blob: 65277122a2798b66d2e9107efe87771e876278b9 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Ben Widawskydc39fff2013-10-18 12:32:07 -070035/**
Jani Nikula18afd442016-01-18 09:19:48 +020036 * DOC: RC6
37 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070038 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058static void gen9_init_clock_gating(struct drm_device *dev)
59{
Mika Kuoppala11b28342016-06-07 17:19:04 +030060 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061
62 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
63 I915_WRITE(CHICKEN_PAR1_1,
64 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
65
66 I915_WRITE(GEN8_CONFIG0,
67 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030068
69 /* WaEnableChickenDCPR:skl,bxt,kbl */
70 I915_WRITE(GEN8_CHICKEN_DCPR_1,
71 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030072
73 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 /* WaFbcWakeMemOn:skl,bxt,kbl */
75 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
76 DISP_FBC_WM_DIS |
77 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030078
79 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
80 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
81 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082}
83
Imre Deaka82abe42015-03-27 14:00:04 +020084static void bxt_init_clock_gating(struct drm_device *dev)
85{
Chris Wilsonfac5e232016-07-04 11:34:36 +010086 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020087
Mika Kuoppalab033bb62016-06-07 17:19:04 +030088 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020089
Nick Hoatha7546152015-06-29 14:07:32 +010090 /* WaDisableSDEUnitClockGating:bxt */
91 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
92 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
93
Imre Deak32608ca2015-03-11 11:10:27 +020094 /*
95 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020096 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020097 */
Imre Deak32608ca2015-03-11 11:10:27 +020098 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020099 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200100
101 /*
102 * Wa: Backlight PWM may stop in the asserted state, causing backlight
103 * to stay fully on.
104 */
105 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
106 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
107 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200108}
109
Daniel Vetterc921aba2012-04-26 23:28:17 +0200110static void i915_pineview_get_mem_freq(struct drm_device *dev)
111{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100112 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u32 tmp;
114
115 tmp = I915_READ(CLKCFG);
116
117 switch (tmp & CLKCFG_FSB_MASK) {
118 case CLKCFG_FSB_533:
119 dev_priv->fsb_freq = 533; /* 133*4 */
120 break;
121 case CLKCFG_FSB_800:
122 dev_priv->fsb_freq = 800; /* 200*4 */
123 break;
124 case CLKCFG_FSB_667:
125 dev_priv->fsb_freq = 667; /* 167*4 */
126 break;
127 case CLKCFG_FSB_400:
128 dev_priv->fsb_freq = 400; /* 100*4 */
129 break;
130 }
131
132 switch (tmp & CLKCFG_MEM_MASK) {
133 case CLKCFG_MEM_533:
134 dev_priv->mem_freq = 533;
135 break;
136 case CLKCFG_MEM_667:
137 dev_priv->mem_freq = 667;
138 break;
139 case CLKCFG_MEM_800:
140 dev_priv->mem_freq = 800;
141 break;
142 }
143
144 /* detect pineview DDR3 setting */
145 tmp = I915_READ(CSHRDDR3CTL);
146 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
147}
148
149static void i915_ironlake_get_mem_freq(struct drm_device *dev)
150{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100151 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200152 u16 ddrpll, csipll;
153
154 ddrpll = I915_READ16(DDRMPLL1);
155 csipll = I915_READ16(CSIPLL0);
156
157 switch (ddrpll & 0xff) {
158 case 0xc:
159 dev_priv->mem_freq = 800;
160 break;
161 case 0x10:
162 dev_priv->mem_freq = 1066;
163 break;
164 case 0x14:
165 dev_priv->mem_freq = 1333;
166 break;
167 case 0x18:
168 dev_priv->mem_freq = 1600;
169 break;
170 default:
171 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
172 ddrpll & 0xff);
173 dev_priv->mem_freq = 0;
174 break;
175 }
176
Daniel Vetter20e4d402012-08-08 23:35:39 +0200177 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200178
179 switch (csipll & 0x3ff) {
180 case 0x00c:
181 dev_priv->fsb_freq = 3200;
182 break;
183 case 0x00e:
184 dev_priv->fsb_freq = 3733;
185 break;
186 case 0x010:
187 dev_priv->fsb_freq = 4266;
188 break;
189 case 0x012:
190 dev_priv->fsb_freq = 4800;
191 break;
192 case 0x014:
193 dev_priv->fsb_freq = 5333;
194 break;
195 case 0x016:
196 dev_priv->fsb_freq = 5866;
197 break;
198 case 0x018:
199 dev_priv->fsb_freq = 6400;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
203 csipll & 0x3ff);
204 dev_priv->fsb_freq = 0;
205 break;
206 }
207
208 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200209 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200211 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200212 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200213 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200214 }
215}
216
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300217static const struct cxsr_latency cxsr_latency_table[] = {
218 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
219 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
220 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
221 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
222 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
223
224 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
225 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
226 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
227 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
228 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
229
230 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
231 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
232 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
233 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
234 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
235
236 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
237 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
238 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
239 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
240 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
241
242 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
243 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
244 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
245 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
246 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
247
248 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
249 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
250 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
251 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
252 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
253};
254
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100255static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
256 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300257 int fsb,
258 int mem)
259{
260 const struct cxsr_latency *latency;
261 int i;
262
263 if (fsb == 0 || mem == 0)
264 return NULL;
265
266 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
267 latency = &cxsr_latency_table[i];
268 if (is_desktop == latency->is_desktop &&
269 is_ddr3 == latency->is_ddr3 &&
270 fsb == latency->fsb_freq && mem == latency->mem_freq)
271 return latency;
272 }
273
274 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
275
276 return NULL;
277}
278
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200279static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
280{
281 u32 val;
282
283 mutex_lock(&dev_priv->rps.hw_lock);
284
285 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
286 if (enable)
287 val &= ~FORCE_DDR_HIGH_FREQ;
288 else
289 val |= FORCE_DDR_HIGH_FREQ;
290 val &= ~FORCE_DDR_LOW_FREQ;
291 val |= FORCE_DDR_FREQ_REQ_ACK;
292 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
293
294 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
295 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
296 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
297
298 mutex_unlock(&dev_priv->rps.hw_lock);
299}
300
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200301static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
302{
303 u32 val;
304
305 mutex_lock(&dev_priv->rps.hw_lock);
306
307 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
308 if (enable)
309 val |= DSP_MAXFIFO_PM5_ENABLE;
310 else
311 val &= ~DSP_MAXFIFO_PM5_ENABLE;
312 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
313
314 mutex_unlock(&dev_priv->rps.hw_lock);
315}
316
Ville Syrjäläf4998962015-03-10 17:02:21 +0200317#define FW_WM(value, plane) \
318 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
319
Imre Deak5209b1f2014-07-01 12:36:17 +0300320void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300321{
Chris Wilson91c8a322016-07-05 10:40:23 +0100322 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300323 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300324
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100325 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300328 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100329 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300330 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300331 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 } else if (IS_PINEVIEW(dev)) {
333 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
334 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300338 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
339 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
340 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300341 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100342 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300343 /*
344 * FIXME can't find a bit like this for 915G, and
345 * and yet it does have the related watermark in
346 * FW_BLC_SELF. What's going on?
347 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
349 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
350 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300351 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300352 } else {
353 return;
354 }
355
356 DRM_DEBUG_KMS("memory self-refresh is %s\n",
357 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358}
359
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200360
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361/*
362 * Latency for FIFO fetches is dependent on several factors:
363 * - memory configuration (speed, channels)
364 * - chipset
365 * - current MCH state
366 * It can be fairly high in some situations, so here we assume a fairly
367 * pessimal value. It's a tradeoff between extra memory fetches (if we
368 * set this value too high, the FIFO will fetch frequently to stay full)
369 * and power consumption (set it too low to save power and we might see
370 * FIFO underruns and display "flicker").
371 *
372 * A value of 5us seems to be a good balance; safe for very low end
373 * platforms but not overly aggressive on lower latency configs.
374 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100375static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300376
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
378 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
379
380static int vlv_get_fifo_size(struct drm_device *dev,
381 enum pipe pipe, int plane)
382{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100383 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200384 int sprite0_start, sprite1_start, size;
385
386 switch (pipe) {
387 uint32_t dsparb, dsparb2, dsparb3;
388 case PIPE_A:
389 dsparb = I915_READ(DSPARB);
390 dsparb2 = I915_READ(DSPARB2);
391 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
392 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
393 break;
394 case PIPE_B:
395 dsparb = I915_READ(DSPARB);
396 dsparb2 = I915_READ(DSPARB2);
397 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
398 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
399 break;
400 case PIPE_C:
401 dsparb2 = I915_READ(DSPARB2);
402 dsparb3 = I915_READ(DSPARB3);
403 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
404 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
405 break;
406 default:
407 return 0;
408 }
409
410 switch (plane) {
411 case 0:
412 size = sprite0_start;
413 break;
414 case 1:
415 size = sprite1_start - sprite0_start;
416 break;
417 case 2:
418 size = 512 - 1 - sprite1_start;
419 break;
420 default:
421 return 0;
422 }
423
424 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
425 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
426 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
427 size);
428
429 return size;
430}
431
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300432static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300433{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100434 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300435 uint32_t dsparb = I915_READ(DSPARB);
436 int size;
437
438 size = dsparb & 0x7f;
439 if (plane)
440 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
441
442 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
443 plane ? "B" : "A", size);
444
445 return size;
446}
447
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200448static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100450 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300451 uint32_t dsparb = I915_READ(DSPARB);
452 int size;
453
454 size = dsparb & 0x1ff;
455 if (plane)
456 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
457 size >>= 1; /* Convert to cachelines */
458
459 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
460 plane ? "B" : "A", size);
461
462 return size;
463}
464
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300465static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100467 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300468 uint32_t dsparb = I915_READ(DSPARB);
469 int size;
470
471 size = dsparb & 0x7f;
472 size >>= 2; /* Convert to cachelines */
473
474 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
475 plane ? "B" : "A",
476 size);
477
478 return size;
479}
480
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300481/* Pineview has different values for various configs */
482static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300483 .fifo_size = PINEVIEW_DISPLAY_FIFO,
484 .max_wm = PINEVIEW_MAX_WM,
485 .default_wm = PINEVIEW_DFT_WM,
486 .guard_size = PINEVIEW_GUARD_WM,
487 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300488};
489static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300490 .fifo_size = PINEVIEW_DISPLAY_FIFO,
491 .max_wm = PINEVIEW_MAX_WM,
492 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
493 .guard_size = PINEVIEW_GUARD_WM,
494 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300495};
496static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300497 .fifo_size = PINEVIEW_CURSOR_FIFO,
498 .max_wm = PINEVIEW_CURSOR_MAX_WM,
499 .default_wm = PINEVIEW_CURSOR_DFT_WM,
500 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
501 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300502};
503static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300504 .fifo_size = PINEVIEW_CURSOR_FIFO,
505 .max_wm = PINEVIEW_CURSOR_MAX_WM,
506 .default_wm = PINEVIEW_CURSOR_DFT_WM,
507 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
508 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300509};
510static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300511 .fifo_size = G4X_FIFO_SIZE,
512 .max_wm = G4X_MAX_WM,
513 .default_wm = G4X_MAX_WM,
514 .guard_size = 2,
515 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516};
517static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300518 .fifo_size = I965_CURSOR_FIFO,
519 .max_wm = I965_CURSOR_MAX_WM,
520 .default_wm = I965_CURSOR_DFT_WM,
521 .guard_size = 2,
522 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300525 .fifo_size = I965_CURSOR_FIFO,
526 .max_wm = I965_CURSOR_MAX_WM,
527 .default_wm = I965_CURSOR_DFT_WM,
528 .guard_size = 2,
529 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530};
531static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300532 .fifo_size = I945_FIFO_SIZE,
533 .max_wm = I915_MAX_WM,
534 .default_wm = 1,
535 .guard_size = 2,
536 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537};
538static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300539 .fifo_size = I915_FIFO_SIZE,
540 .max_wm = I915_MAX_WM,
541 .default_wm = 1,
542 .guard_size = 2,
543 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300544};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300545static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300546 .fifo_size = I855GM_FIFO_SIZE,
547 .max_wm = I915_MAX_WM,
548 .default_wm = 1,
549 .guard_size = 2,
550 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300552static const struct intel_watermark_params i830_bc_wm_info = {
553 .fifo_size = I855GM_FIFO_SIZE,
554 .max_wm = I915_MAX_WM/2,
555 .default_wm = 1,
556 .guard_size = 2,
557 .cacheline_size = I830_FIFO_LINE_SIZE,
558};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200559static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300560 .fifo_size = I830_FIFO_SIZE,
561 .max_wm = I915_MAX_WM,
562 .default_wm = 1,
563 .guard_size = 2,
564 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565};
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/**
568 * intel_calculate_wm - calculate watermark level
569 * @clock_in_khz: pixel clock
570 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200571 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300572 * @latency_ns: memory latency for the platform
573 *
574 * Calculate the watermark level (the level at which the display plane will
575 * start fetching from memory again). Each chip has a different display
576 * FIFO size and allocation, so the caller needs to figure that out and pass
577 * in the correct intel_watermark_params structure.
578 *
579 * As the pixel clock runs, the FIFO will be drained at a rate that depends
580 * on the pixel size. When it reaches the watermark level, it'll start
581 * fetching FIFO line sized based chunks from memory until the FIFO fills
582 * past the watermark point. If the FIFO drains completely, a FIFO underrun
583 * will occur, and a display engine hang could result.
584 */
585static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
586 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 unsigned long latency_ns)
589{
590 long entries_required, wm_size;
591
592 /*
593 * Note: we need to make sure we don't overflow for various clock &
594 * latency values.
595 * clocks go from a few thousand to several hundred thousand.
596 * latency is usually a few thousand
597 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200598 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599 1000;
600 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
601
602 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
603
604 wm_size = fifo_size - (entries_required + wm->guard_size);
605
606 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
607
608 /* Don't promote wm_size to unsigned... */
609 if (wm_size > (long)wm->max_wm)
610 wm_size = wm->max_wm;
611 if (wm_size <= 0)
612 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300613
614 /*
615 * Bspec seems to indicate that the value shouldn't be lower than
616 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
617 * Lets go for 8 which is the burst size since certain platforms
618 * already use a hardcoded 8 (which is what the spec says should be
619 * done).
620 */
621 if (wm_size <= 8)
622 wm_size = 8;
623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624 return wm_size;
625}
626
627static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
628{
629 struct drm_crtc *crtc, *enabled = NULL;
630
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100631 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000632 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 if (enabled)
634 return NULL;
635 enabled = crtc;
636 }
637 }
638
639 return enabled;
640}
641
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300642static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300644 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646 struct drm_crtc *crtc;
647 const struct cxsr_latency *latency;
648 u32 reg;
649 unsigned long wm;
650
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100651 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
652 dev_priv->is_ddr3,
653 dev_priv->fsb_freq,
654 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655 if (!latency) {
656 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300657 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 return;
659 }
660
661 crtc = single_enabled_crtc(dev);
662 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300663 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200664 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300665 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666
667 /* Display SR */
668 wm = intel_calculate_wm(clock, &pineview_display_wm,
669 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200670 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 reg = I915_READ(DSPFW1);
672 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200673 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300674 I915_WRITE(DSPFW1, reg);
675 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
676
677 /* cursor SR */
678 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
679 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200680 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300681 reg = I915_READ(DSPFW3);
682 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200683 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 I915_WRITE(DSPFW3, reg);
685
686 /* Display HPLL off SR */
687 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
688 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200689 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 reg = I915_READ(DSPFW3);
691 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200692 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300693 I915_WRITE(DSPFW3, reg);
694
695 /* cursor HPLL off SR */
696 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
697 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200698 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 reg = I915_READ(DSPFW3);
700 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200701 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702 I915_WRITE(DSPFW3, reg);
703 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
704
Imre Deak5209b1f2014-07-01 12:36:17 +0300705 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300706 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300707 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300708 }
709}
710
711static bool g4x_compute_wm0(struct drm_device *dev,
712 int plane,
713 const struct intel_watermark_params *display,
714 int display_latency_ns,
715 const struct intel_watermark_params *cursor,
716 int cursor_latency_ns,
717 int *plane_wm,
718 int *cursor_wm)
719{
720 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300721 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200722 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300723 int line_time_us, line_count;
724 int entries, tlb_miss;
725
726 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000727 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 *cursor_wm = cursor->guard_size;
729 *plane_wm = display->guard_size;
730 return false;
731 }
732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200733 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100734 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800735 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200736 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738
739 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200740 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
742 if (tlb_miss > 0)
743 entries += tlb_miss;
744 entries = DIV_ROUND_UP(entries, display->cacheline_size);
745 *plane_wm = entries + display->guard_size;
746 if (*plane_wm > (int)display->max_wm)
747 *plane_wm = display->max_wm;
748
749 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200750 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200752 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
754 if (tlb_miss > 0)
755 entries += tlb_miss;
756 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
757 *cursor_wm = entries + cursor->guard_size;
758 if (*cursor_wm > (int)cursor->max_wm)
759 *cursor_wm = (int)cursor->max_wm;
760
761 return true;
762}
763
764/*
765 * Check the wm result.
766 *
767 * If any calculated watermark values is larger than the maximum value that
768 * can be programmed into the associated watermark register, that watermark
769 * must be disabled.
770 */
771static bool g4x_check_srwm(struct drm_device *dev,
772 int display_wm, int cursor_wm,
773 const struct intel_watermark_params *display,
774 const struct intel_watermark_params *cursor)
775{
776 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
777 display_wm, cursor_wm);
778
779 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100780 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 display_wm, display->max_wm);
782 return false;
783 }
784
785 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100786 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300787 cursor_wm, cursor->max_wm);
788 return false;
789 }
790
791 if (!(display_wm || cursor_wm)) {
792 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
793 return false;
794 }
795
796 return true;
797}
798
799static bool g4x_compute_srwm(struct drm_device *dev,
800 int plane,
801 int latency_ns,
802 const struct intel_watermark_params *display,
803 const struct intel_watermark_params *cursor,
804 int *display_wm, int *cursor_wm)
805{
806 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300807 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200808 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 unsigned long line_time_us;
810 int line_count, line_size;
811 int small, large;
812 int entries;
813
814 if (!latency_ns) {
815 *display_wm = *cursor_wm = 0;
816 return false;
817 }
818
819 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200820 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100821 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800822 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200823 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200824 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825
Ville Syrjälä922044c2014-02-14 14:18:57 +0200826 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200828 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
830 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200831 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 large = line_count * line_size;
833
834 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
835 *display_wm = entries + display->guard_size;
836
837 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200838 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
840 *cursor_wm = entries + cursor->guard_size;
841
842 return g4x_check_srwm(dev,
843 *display_wm, *cursor_wm,
844 display, cursor);
845}
846
Ville Syrjälä15665972015-03-10 16:16:28 +0200847#define FW_WM_VLV(value, plane) \
848 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
849
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200850static void vlv_write_wm_values(struct intel_crtc *crtc,
851 const struct vlv_wm_values *wm)
852{
853 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
854 enum pipe pipe = crtc->pipe;
855
856 I915_WRITE(VLV_DDL(pipe),
857 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
858 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
859 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
860 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
861
Ville Syrjäläae801522015-03-05 21:19:49 +0200862 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200863 FW_WM(wm->sr.plane, SR) |
864 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
865 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
866 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
869 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
870 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200871 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200873
874 if (IS_CHERRYVIEW(dev_priv)) {
875 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200876 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
877 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200878 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200879 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
880 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200881 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200882 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
883 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200885 FW_WM(wm->sr.plane >> 9, SR_HI) |
886 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
887 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
888 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
889 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
891 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
892 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
894 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200895 } else {
896 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200897 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
898 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200899 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200900 FW_WM(wm->sr.plane >> 9, SR_HI) |
901 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
902 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
903 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
904 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
905 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
906 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 }
908
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300909 /* zero (unused) WM1 watermarks */
910 I915_WRITE(DSPFW4, 0);
911 I915_WRITE(DSPFW5, 0);
912 I915_WRITE(DSPFW6, 0);
913 I915_WRITE(DSPHOWM1, 0);
914
Ville Syrjäläae801522015-03-05 21:19:49 +0200915 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200916}
917
Ville Syrjälä15665972015-03-10 16:16:28 +0200918#undef FW_WM_VLV
919
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300920enum vlv_wm_level {
921 VLV_WM_LEVEL_PM2,
922 VLV_WM_LEVEL_PM5,
923 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300924};
925
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300926/* latency must be in 0.1us units. */
927static unsigned int vlv_wm_method2(unsigned int pixel_rate,
928 unsigned int pipe_htotal,
929 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200930 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300931 unsigned int latency)
932{
933 unsigned int ret;
934
935 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200936 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300937 ret = DIV_ROUND_UP(ret, 64);
938
939 return ret;
940}
941
942static void vlv_setup_wm_latency(struct drm_device *dev)
943{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100944 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945
946 /* all latencies in usec */
947 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
948
Ville Syrjälä58590c12015-09-08 21:05:12 +0300949 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
950
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300951 if (IS_CHERRYVIEW(dev_priv)) {
952 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
953 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300954
955 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300956 }
957}
958
959static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
960 struct intel_crtc *crtc,
961 const struct intel_plane_state *state,
962 int level)
963{
964 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200965 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300966
967 if (dev_priv->wm.pri_latency[level] == 0)
968 return USHRT_MAX;
969
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300970 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300971 return 0;
972
Ville Syrjäläac484962016-01-20 21:05:26 +0200973 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300974 clock = crtc->config->base.adjusted_mode.crtc_clock;
975 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
976 width = crtc->config->pipe_src_w;
977 if (WARN_ON(htotal == 0))
978 htotal = 1;
979
980 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
981 /*
982 * FIXME the formula gives values that are
983 * too big for the cursor FIFO, and hence we
984 * would never be able to use cursors. For
985 * now just hardcode the watermark.
986 */
987 wm = 63;
988 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200989 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990 dev_priv->wm.pri_latency[level] * 10);
991 }
992
993 return min_t(int, wm, USHRT_MAX);
994}
995
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300996static void vlv_compute_fifo(struct intel_crtc *crtc)
997{
998 struct drm_device *dev = crtc->base.dev;
999 struct vlv_wm_state *wm_state = &crtc->wm_state;
1000 struct intel_plane *plane;
1001 unsigned int total_rate = 0;
1002 const int fifo_size = 512 - 1;
1003 int fifo_extra, fifo_left = fifo_size;
1004
1005 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1006 struct intel_plane_state *state =
1007 to_intel_plane_state(plane->base.state);
1008
1009 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1010 continue;
1011
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001012 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001013 wm_state->num_active_planes++;
1014 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1015 }
1016 }
1017
1018 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1019 struct intel_plane_state *state =
1020 to_intel_plane_state(plane->base.state);
1021 unsigned int rate;
1022
1023 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1024 plane->wm.fifo_size = 63;
1025 continue;
1026 }
1027
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001028 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001029 plane->wm.fifo_size = 0;
1030 continue;
1031 }
1032
1033 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1034 plane->wm.fifo_size = fifo_size * rate / total_rate;
1035 fifo_left -= plane->wm.fifo_size;
1036 }
1037
1038 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1039
1040 /* spread the remainder evenly */
1041 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1042 int plane_extra;
1043
1044 if (fifo_left == 0)
1045 break;
1046
1047 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1048 continue;
1049
1050 /* give it all to the first plane if none are active */
1051 if (plane->wm.fifo_size == 0 &&
1052 wm_state->num_active_planes)
1053 continue;
1054
1055 plane_extra = min(fifo_extra, fifo_left);
1056 plane->wm.fifo_size += plane_extra;
1057 fifo_left -= plane_extra;
1058 }
1059
1060 WARN_ON(fifo_left != 0);
1061}
1062
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001063static void vlv_invert_wms(struct intel_crtc *crtc)
1064{
1065 struct vlv_wm_state *wm_state = &crtc->wm_state;
1066 int level;
1067
1068 for (level = 0; level < wm_state->num_levels; level++) {
1069 struct drm_device *dev = crtc->base.dev;
1070 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1071 struct intel_plane *plane;
1072
1073 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1074 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1075
1076 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1077 switch (plane->base.type) {
1078 int sprite;
1079 case DRM_PLANE_TYPE_CURSOR:
1080 wm_state->wm[level].cursor = plane->wm.fifo_size -
1081 wm_state->wm[level].cursor;
1082 break;
1083 case DRM_PLANE_TYPE_PRIMARY:
1084 wm_state->wm[level].primary = plane->wm.fifo_size -
1085 wm_state->wm[level].primary;
1086 break;
1087 case DRM_PLANE_TYPE_OVERLAY:
1088 sprite = plane->plane;
1089 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1090 wm_state->wm[level].sprite[sprite];
1091 break;
1092 }
1093 }
1094 }
1095}
1096
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001097static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001098{
1099 struct drm_device *dev = crtc->base.dev;
1100 struct vlv_wm_state *wm_state = &crtc->wm_state;
1101 struct intel_plane *plane;
1102 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1103 int level;
1104
1105 memset(wm_state, 0, sizeof(*wm_state));
1106
Ville Syrjälä852eb002015-06-24 22:00:07 +03001107 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001108 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
1110 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001111
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001112 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001113
1114 if (wm_state->num_active_planes != 1)
1115 wm_state->cxsr = false;
1116
1117 if (wm_state->cxsr) {
1118 for (level = 0; level < wm_state->num_levels; level++) {
1119 wm_state->sr[level].plane = sr_fifo_size;
1120 wm_state->sr[level].cursor = 63;
1121 }
1122 }
1123
1124 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1125 struct intel_plane_state *state =
1126 to_intel_plane_state(plane->base.state);
1127
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001128 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001129 continue;
1130
1131 /* normal watermarks */
1132 for (level = 0; level < wm_state->num_levels; level++) {
1133 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1134 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1135
1136 /* hack */
1137 if (WARN_ON(level == 0 && wm > max_wm))
1138 wm = max_wm;
1139
1140 if (wm > plane->wm.fifo_size)
1141 break;
1142
1143 switch (plane->base.type) {
1144 int sprite;
1145 case DRM_PLANE_TYPE_CURSOR:
1146 wm_state->wm[level].cursor = wm;
1147 break;
1148 case DRM_PLANE_TYPE_PRIMARY:
1149 wm_state->wm[level].primary = wm;
1150 break;
1151 case DRM_PLANE_TYPE_OVERLAY:
1152 sprite = plane->plane;
1153 wm_state->wm[level].sprite[sprite] = wm;
1154 break;
1155 }
1156 }
1157
1158 wm_state->num_levels = level;
1159
1160 if (!wm_state->cxsr)
1161 continue;
1162
1163 /* maxfifo watermarks */
1164 switch (plane->base.type) {
1165 int sprite, level;
1166 case DRM_PLANE_TYPE_CURSOR:
1167 for (level = 0; level < wm_state->num_levels; level++)
1168 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001169 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001170 break;
1171 case DRM_PLANE_TYPE_PRIMARY:
1172 for (level = 0; level < wm_state->num_levels; level++)
1173 wm_state->sr[level].plane =
1174 min(wm_state->sr[level].plane,
1175 wm_state->wm[level].primary);
1176 break;
1177 case DRM_PLANE_TYPE_OVERLAY:
1178 sprite = plane->plane;
1179 for (level = 0; level < wm_state->num_levels; level++)
1180 wm_state->sr[level].plane =
1181 min(wm_state->sr[level].plane,
1182 wm_state->wm[level].sprite[sprite]);
1183 break;
1184 }
1185 }
1186
1187 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001188 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001189 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1190 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1191 }
1192
1193 vlv_invert_wms(crtc);
1194}
1195
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001196#define VLV_FIFO(plane, value) \
1197 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1198
1199static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1200{
1201 struct drm_device *dev = crtc->base.dev;
1202 struct drm_i915_private *dev_priv = to_i915(dev);
1203 struct intel_plane *plane;
1204 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1205
1206 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1207 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1208 WARN_ON(plane->wm.fifo_size != 63);
1209 continue;
1210 }
1211
1212 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1213 sprite0_start = plane->wm.fifo_size;
1214 else if (plane->plane == 0)
1215 sprite1_start = sprite0_start + plane->wm.fifo_size;
1216 else
1217 fifo_size = sprite1_start + plane->wm.fifo_size;
1218 }
1219
1220 WARN_ON(fifo_size != 512 - 1);
1221
1222 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1223 pipe_name(crtc->pipe), sprite0_start,
1224 sprite1_start, fifo_size);
1225
1226 switch (crtc->pipe) {
1227 uint32_t dsparb, dsparb2, dsparb3;
1228 case PIPE_A:
1229 dsparb = I915_READ(DSPARB);
1230 dsparb2 = I915_READ(DSPARB2);
1231
1232 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1233 VLV_FIFO(SPRITEB, 0xff));
1234 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1235 VLV_FIFO(SPRITEB, sprite1_start));
1236
1237 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1238 VLV_FIFO(SPRITEB_HI, 0x1));
1239 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1240 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1241
1242 I915_WRITE(DSPARB, dsparb);
1243 I915_WRITE(DSPARB2, dsparb2);
1244 break;
1245 case PIPE_B:
1246 dsparb = I915_READ(DSPARB);
1247 dsparb2 = I915_READ(DSPARB2);
1248
1249 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1250 VLV_FIFO(SPRITED, 0xff));
1251 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1252 VLV_FIFO(SPRITED, sprite1_start));
1253
1254 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1255 VLV_FIFO(SPRITED_HI, 0xff));
1256 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1257 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1258
1259 I915_WRITE(DSPARB, dsparb);
1260 I915_WRITE(DSPARB2, dsparb2);
1261 break;
1262 case PIPE_C:
1263 dsparb3 = I915_READ(DSPARB3);
1264 dsparb2 = I915_READ(DSPARB2);
1265
1266 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1267 VLV_FIFO(SPRITEF, 0xff));
1268 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1269 VLV_FIFO(SPRITEF, sprite1_start));
1270
1271 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1272 VLV_FIFO(SPRITEF_HI, 0xff));
1273 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1274 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1275
1276 I915_WRITE(DSPARB3, dsparb3);
1277 I915_WRITE(DSPARB2, dsparb2);
1278 break;
1279 default:
1280 break;
1281 }
1282}
1283
1284#undef VLV_FIFO
1285
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001286static void vlv_merge_wm(struct drm_device *dev,
1287 struct vlv_wm_values *wm)
1288{
1289 struct intel_crtc *crtc;
1290 int num_active_crtcs = 0;
1291
Ville Syrjälä58590c12015-09-08 21:05:12 +03001292 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 wm->cxsr = true;
1294
1295 for_each_intel_crtc(dev, crtc) {
1296 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1297
1298 if (!crtc->active)
1299 continue;
1300
1301 if (!wm_state->cxsr)
1302 wm->cxsr = false;
1303
1304 num_active_crtcs++;
1305 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1306 }
1307
1308 if (num_active_crtcs != 1)
1309 wm->cxsr = false;
1310
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001311 if (num_active_crtcs > 1)
1312 wm->level = VLV_WM_LEVEL_PM2;
1313
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001314 for_each_intel_crtc(dev, crtc) {
1315 struct vlv_wm_state *wm_state = &crtc->wm_state;
1316 enum pipe pipe = crtc->pipe;
1317
1318 if (!crtc->active)
1319 continue;
1320
1321 wm->pipe[pipe] = wm_state->wm[wm->level];
1322 if (wm->cxsr)
1323 wm->sr = wm_state->sr[wm->level];
1324
1325 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1326 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1327 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1328 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1329 }
1330}
1331
1332static void vlv_update_wm(struct drm_crtc *crtc)
1333{
1334 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001335 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1337 enum pipe pipe = intel_crtc->pipe;
1338 struct vlv_wm_values wm = {};
1339
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001340 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 vlv_merge_wm(dev, &wm);
1342
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001343 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1344 /* FIXME should be part of crtc atomic commit */
1345 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001347 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348
1349 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1350 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1351 chv_set_memory_dvfs(dev_priv, false);
1352
1353 if (wm.level < VLV_WM_LEVEL_PM5 &&
1354 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1355 chv_set_memory_pm5(dev_priv, false);
1356
Ville Syrjälä852eb002015-06-24 22:00:07 +03001357 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001360 /* FIXME should be part of crtc atomic commit */
1361 vlv_pipe_set_fifo_size(intel_crtc);
1362
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001363 vlv_write_wm_values(intel_crtc, &wm);
1364
1365 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1366 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1367 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1368 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1369 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1370
Ville Syrjälä852eb002015-06-24 22:00:07 +03001371 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
1374 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1375 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1376 chv_set_memory_pm5(dev_priv, true);
1377
1378 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1379 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1380 chv_set_memory_dvfs(dev_priv, true);
1381
1382 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001383}
1384
Ville Syrjäläae801522015-03-05 21:19:49 +02001385#define single_plane_enabled(mask) is_power_of_2(mask)
1386
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001387static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001389 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001391 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1393 int plane_sr, cursor_sr;
1394 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001395 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001397 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001403 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001404 &g4x_wm_info, pessimal_latency_ns,
1405 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001407 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 if (single_plane_enabled(enabled) &&
1410 g4x_compute_srwm(dev, ffs(enabled) - 1,
1411 sr_latency_ns,
1412 &g4x_wm_info,
1413 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001414 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001415 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001416 } else {
Imre Deak98584252014-06-13 14:54:20 +03001417 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001418 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001419 plane_sr = cursor_sr = 0;
1420 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421
Ville Syrjäläa5043452014-06-28 02:04:18 +03001422 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1423 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001424 planea_wm, cursora_wm,
1425 planeb_wm, cursorb_wm,
1426 plane_sr, cursor_sr);
1427
1428 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(plane_sr, SR) |
1430 FW_WM(cursorb_wm, CURSORB) |
1431 FW_WM(planeb_wm, PLANEB) |
1432 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001434 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001435 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436 /* HPLL off in SR has some issues on G4x... disable it */
1437 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001438 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001439 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001440
1441 if (cxsr_enabled)
1442 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443}
1444
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001445static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001447 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001448 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 struct drm_crtc *crtc;
1450 int srwm = 1;
1451 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001452 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453
1454 /* Calc sr entries for one plane configs */
1455 crtc = single_enabled_crtc(dev);
1456 if (crtc) {
1457 /* self-refresh has much higher latency */
1458 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001459 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001460 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001461 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001462 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001463 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464 unsigned long line_time_us;
1465 int entries;
1466
Ville Syrjälä922044c2014-02-14 14:18:57 +02001467 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468
1469 /* Use ns/us then divide to preserve precision */
1470 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001471 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1473 srwm = I965_FIFO_SIZE - entries;
1474 if (srwm < 0)
1475 srwm = 1;
1476 srwm &= 0x1ff;
1477 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1478 entries, srwm);
1479
1480 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001481 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001482 entries = DIV_ROUND_UP(entries,
1483 i965_cursor_wm_info.cacheline_size);
1484 cursor_sr = i965_cursor_wm_info.fifo_size -
1485 (entries + i965_cursor_wm_info.guard_size);
1486
1487 if (cursor_sr > i965_cursor_wm_info.max_wm)
1488 cursor_sr = i965_cursor_wm_info.max_wm;
1489
1490 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1491 "cursor %d\n", srwm, cursor_sr);
1492
Imre Deak98584252014-06-13 14:54:20 +03001493 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 } else {
Imre Deak98584252014-06-13 14:54:20 +03001495 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001497 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 }
1499
1500 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1501 srwm);
1502
1503 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001504 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1505 FW_WM(8, CURSORB) |
1506 FW_WM(8, PLANEB) |
1507 FW_WM(8, PLANEA));
1508 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1509 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001511 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001512
1513 if (cxsr_enabled)
1514 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515}
1516
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517#undef FW_WM
1518
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001519static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001521 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001522 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 const struct intel_watermark_params *wm_info;
1524 uint32_t fwater_lo;
1525 uint32_t fwater_hi;
1526 int cwm, srwm = 1;
1527 int fifo_size;
1528 int planea_wm, planeb_wm;
1529 struct drm_crtc *crtc, *enabled = NULL;
1530
1531 if (IS_I945GM(dev))
1532 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001533 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001534 wm_info = &i915_wm_info;
1535 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001536 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537
1538 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1539 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001540 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001541 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001542 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001543 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001544 cpp = 4;
1545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001546 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001557 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
1560 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1561 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001562 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001563 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001564 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001565 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001566 cpp = 4;
1567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001568 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001569 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001571 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572 if (enabled == NULL)
1573 enabled = crtc;
1574 else
1575 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001576 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001578 if (planeb_wm > (long)wm_info->max_wm)
1579 planeb_wm = wm_info->max_wm;
1580 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581
1582 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1583
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001584 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001585 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001586
Matt Roper59bea882015-02-27 10:12:01 -08001587 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001588
1589 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001590 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591 enabled = NULL;
1592 }
1593
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 /*
1595 * Overlay gets an aggressive default since video jitter is bad.
1596 */
1597 cwm = 2;
1598
1599 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001600 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001601
1602 /* Calc sr entries for one plane configs */
1603 if (HAS_FW_BLC(dev) && enabled) {
1604 /* self-refresh has much higher latency */
1605 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001606 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001607 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001608 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001609 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001610 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611 unsigned long line_time_us;
1612 int entries;
1613
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001614 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001615 cpp = 4;
1616
Ville Syrjälä922044c2014-02-14 14:18:57 +02001617 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618
1619 /* Use ns/us then divide to preserve precision */
1620 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001621 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1623 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1624 srwm = wm_info->fifo_size - entries;
1625 if (srwm < 0)
1626 srwm = 1;
1627
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 I915_WRITE(FW_BLC_SELF,
1630 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001631 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1633 }
1634
1635 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1636 planea_wm, planeb_wm, cwm, srwm);
1637
1638 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1639 fwater_hi = (cwm & 0x1f);
1640
1641 /* Set request length to 8 cachelines per fetch */
1642 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1643 fwater_hi = fwater_hi | (1 << 8);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646 I915_WRITE(FW_BLC2, fwater_hi);
1647
Imre Deak5209b1f2014-07-01 12:36:17 +03001648 if (enabled)
1649 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001650}
1651
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001652static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001654 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001655 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001657 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 uint32_t fwater_lo;
1659 int planea_wm;
1660
1661 crtc = single_enabled_crtc(dev);
1662 if (crtc == NULL)
1663 return;
1664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001665 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001667 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001669 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1671 fwater_lo |= (3<<8) | planea_wm;
1672
1673 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1674
1675 I915_WRITE(FW_BLC, fwater_lo);
1676}
1677
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001678uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001679{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001680 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001681
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001682 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683
1684 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1685 * adjust the pixel_rate here. */
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001689 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pipe_w = pipe_config->pipe_src_w;
1692 pipe_h = pipe_config->pipe_src_h;
1693
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001694 pfit_w = (pfit_size >> 16) & 0xFFFF;
1695 pfit_h = pfit_size & 0xFFFF;
1696 if (pipe_w < pfit_w)
1697 pipe_w = pfit_w;
1698 if (pipe_h < pfit_h)
1699 pipe_h = pfit_h;
1700
Matt Roper15126882015-12-03 11:37:40 -08001701 if (WARN_ON(!pfit_w || !pfit_h))
1702 return pixel_rate;
1703
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1705 pfit_w * pfit_h);
1706 }
1707
1708 return pixel_rate;
1709}
1710
Ville Syrjälä37126462013-08-01 16:18:55 +03001711/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001712static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713{
1714 uint64_t ret;
1715
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001716 if (WARN(latency == 0, "Latency value missing\n"))
1717 return UINT_MAX;
1718
Ville Syrjäläac484962016-01-20 21:05:26 +02001719 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1721
1722 return ret;
1723}
1724
Ville Syrjälä37126462013-08-01 16:18:55 +03001725/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001726static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001727 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728 uint32_t latency)
1729{
1730 uint32_t ret;
1731
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001732 if (WARN(latency == 0, "Latency value missing\n"))
1733 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001734 if (WARN_ON(!pipe_htotal))
1735 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001736
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001738 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739 ret = DIV_ROUND_UP(ret, 64) + 2;
1740 return ret;
1741}
1742
Ville Syrjälä23297042013-07-05 11:57:17 +03001743static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001745{
Matt Roper15126882015-12-03 11:37:40 -08001746 /*
1747 * Neither of these should be possible since this function shouldn't be
1748 * called if the CRTC is off or the plane is invisible. But let's be
1749 * extra paranoid to avoid a potential divide-by-zero if we screw up
1750 * elsewhere in the driver.
1751 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001753 return 0;
1754 if (WARN_ON(!horiz_pixels))
1755 return 0;
1756
Ville Syrjäläac484962016-01-20 21:05:26 +02001757 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001758}
1759
Imre Deak820c1982013-12-17 14:46:36 +02001760struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001761 uint16_t pri;
1762 uint16_t spr;
1763 uint16_t cur;
1764 uint16_t fbc;
1765};
1766
Ville Syrjälä37126462013-08-01 16:18:55 +03001767/*
1768 * For both WM_PIPE and WM_LP.
1769 * mem_value must be in 0.1us units.
1770 */
Matt Roper7221fc32015-09-24 15:53:08 -07001771static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001772 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001773 uint32_t mem_value,
1774 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001775{
Ville Syrjäläac484962016-01-20 21:05:26 +02001776 int cpp = pstate->base.fb ?
1777 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001778 uint32_t method1, method2;
1779
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001780 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784
1785 if (!is_lp)
1786 return method1;
1787
Matt Roper7221fc32015-09-24 15:53:08 -07001788 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1789 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001790 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001791 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001792
1793 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794}
1795
Ville Syrjälä37126462013-08-01 16:18:55 +03001796/*
1797 * For both WM_PIPE and WM_LP.
1798 * mem_value must be in 0.1us units.
1799 */
Matt Roper7221fc32015-09-24 15:53:08 -07001800static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001801 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802 uint32_t mem_value)
1803{
Ville Syrjäläac484962016-01-20 21:05:26 +02001804 int cpp = pstate->base.fb ?
1805 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 uint32_t method1, method2;
1807
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001808 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 return 0;
1810
Ville Syrjäläac484962016-01-20 21:05:26 +02001811 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001812 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1813 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001814 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001815 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001816 return min(method1, method2);
1817}
1818
Ville Syrjälä37126462013-08-01 16:18:55 +03001819/*
1820 * For both WM_PIPE and WM_LP.
1821 * mem_value must be in 0.1us units.
1822 */
Matt Roper7221fc32015-09-24 15:53:08 -07001823static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001824 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 uint32_t mem_value)
1826{
Matt Roperb2435692016-02-02 22:06:51 -08001827 /*
1828 * We treat the cursor plane as always-on for the purposes of watermark
1829 * calculation. Until we have two-stage watermark programming merged,
1830 * this is necessary to avoid flickering.
1831 */
1832 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001833 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001834
Matt Roperb2435692016-02-02 22:06:51 -08001835 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001836 return 0;
1837
Matt Roper7221fc32015-09-24 15:53:08 -07001838 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1839 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001840 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001841}
1842
Paulo Zanonicca32e92013-05-31 11:45:06 -03001843/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001844static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001845 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001846 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001847{
Ville Syrjäläac484962016-01-20 21:05:26 +02001848 int cpp = pstate->base.fb ?
1849 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001850
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001851 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852 return 0;
1853
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001854 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001855}
1856
Ville Syrjälä158ae642013-08-07 13:28:19 +03001857static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1858{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001859 if (INTEL_INFO(dev)->gen >= 8)
1860 return 3072;
1861 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862 return 768;
1863 else
1864 return 512;
1865}
1866
Ville Syrjälä4e975082014-03-07 18:32:11 +02001867static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1868 int level, bool is_sprite)
1869{
1870 if (INTEL_INFO(dev)->gen >= 8)
1871 /* BDW primary/sprite plane watermarks */
1872 return level == 0 ? 255 : 2047;
1873 else if (INTEL_INFO(dev)->gen >= 7)
1874 /* IVB/HSW primary/sprite plane watermarks */
1875 return level == 0 ? 127 : 1023;
1876 else if (!is_sprite)
1877 /* ILK/SNB primary plane watermarks */
1878 return level == 0 ? 127 : 511;
1879 else
1880 /* ILK/SNB sprite plane watermarks */
1881 return level == 0 ? 63 : 255;
1882}
1883
1884static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1885 int level)
1886{
1887 if (INTEL_INFO(dev)->gen >= 7)
1888 return level == 0 ? 63 : 255;
1889 else
1890 return level == 0 ? 31 : 63;
1891}
1892
1893static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1894{
1895 if (INTEL_INFO(dev)->gen >= 8)
1896 return 31;
1897 else
1898 return 15;
1899}
1900
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901/* Calculate the maximum primary/sprite plane watermark */
1902static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1903 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001904 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001905 enum intel_ddb_partitioning ddb_partitioning,
1906 bool is_sprite)
1907{
1908 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001909
1910 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 return 0;
1913
1914 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001915 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916 fifo_size /= INTEL_INFO(dev)->num_pipes;
1917
1918 /*
1919 * For some reason the non self refresh
1920 * FIFO size is only half of the self
1921 * refresh FIFO size on ILK/SNB.
1922 */
1923 if (INTEL_INFO(dev)->gen <= 6)
1924 fifo_size /= 2;
1925 }
1926
Ville Syrjälä240264f2013-08-07 13:29:12 +03001927 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001928 /* level 0 is always calculated with 1:1 split */
1929 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1930 if (is_sprite)
1931 fifo_size *= 5;
1932 fifo_size /= 6;
1933 } else {
1934 fifo_size /= 2;
1935 }
1936 }
1937
1938 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001939 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001940}
1941
1942/* Calculate the maximum cursor plane watermark */
1943static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 int level,
1945 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946{
1947 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001948 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949 return 64;
1950
1951 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001952 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953}
1954
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001955static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001956 int level,
1957 const struct intel_wm_config *config,
1958 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001959 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001961 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1962 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1963 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001964 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965}
1966
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001967static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1968 int level,
1969 struct ilk_wm_maximums *max)
1970{
1971 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1972 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1973 max->cur = ilk_cursor_wm_reg_max(dev, level);
1974 max->fbc = ilk_fbc_wm_reg_max(dev);
1975}
1976
Ville Syrjäläd9395652013-10-09 19:18:10 +03001977static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001978 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001979 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001980{
1981 bool ret;
1982
1983 /* already determined to be invalid? */
1984 if (!result->enable)
1985 return false;
1986
1987 result->enable = result->pri_val <= max->pri &&
1988 result->spr_val <= max->spr &&
1989 result->cur_val <= max->cur;
1990
1991 ret = result->enable;
1992
1993 /*
1994 * HACK until we can pre-compute everything,
1995 * and thus fail gracefully if LP0 watermarks
1996 * are exceeded...
1997 */
1998 if (level == 0 && !result->enable) {
1999 if (result->pri_val > max->pri)
2000 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2001 level, result->pri_val, max->pri);
2002 if (result->spr_val > max->spr)
2003 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2004 level, result->spr_val, max->spr);
2005 if (result->cur_val > max->cur)
2006 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2007 level, result->cur_val, max->cur);
2008
2009 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2010 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2011 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2012 result->enable = true;
2013 }
2014
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002015 return ret;
2016}
2017
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002018static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002019 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002020 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002021 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002022 struct intel_plane_state *pristate,
2023 struct intel_plane_state *sprstate,
2024 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002025 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002026{
2027 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2028 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2029 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2030
2031 /* WM1+ latency values stored in 0.5us units */
2032 if (level > 0) {
2033 pri_latency *= 5;
2034 spr_latency *= 5;
2035 cur_latency *= 5;
2036 }
2037
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002038 if (pristate) {
2039 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2040 pri_latency, level);
2041 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2042 }
2043
2044 if (sprstate)
2045 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2046
2047 if (curstate)
2048 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2049
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002050 result->enable = true;
2051}
2052
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002053static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002054hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002055{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002056 const struct intel_atomic_state *intel_state =
2057 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002058 const struct drm_display_mode *adjusted_mode =
2059 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002060 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002061
Matt Roperee91a152015-12-03 11:37:39 -08002062 if (!cstate->base.active)
2063 return 0;
2064 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2065 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002066 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002067 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002068
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002069 /* The WM are computed with base on how long it takes to fill a single
2070 * row at the given clock rate, multiplied by 8.
2071 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002072 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2073 adjusted_mode->crtc_clock);
2074 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002076
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002077 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2078 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002079}
2080
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002081static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002083 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002084
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002085 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002086 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002087 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002088 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002089
2090 /* read the first set of memory latencies[0:3] */
2091 val = 0; /* data0 to be programmed to 0 for first set */
2092 mutex_lock(&dev_priv->rps.hw_lock);
2093 ret = sandybridge_pcode_read(dev_priv,
2094 GEN9_PCODE_READ_MEM_LATENCY,
2095 &val);
2096 mutex_unlock(&dev_priv->rps.hw_lock);
2097
2098 if (ret) {
2099 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2100 return;
2101 }
2102
2103 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2104 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2105 GEN9_MEM_LATENCY_LEVEL_MASK;
2106 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2107 GEN9_MEM_LATENCY_LEVEL_MASK;
2108 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2109 GEN9_MEM_LATENCY_LEVEL_MASK;
2110
2111 /* read the second set of memory latencies[4:7] */
2112 val = 1; /* data0 to be programmed to 1 for second set */
2113 mutex_lock(&dev_priv->rps.hw_lock);
2114 ret = sandybridge_pcode_read(dev_priv,
2115 GEN9_PCODE_READ_MEM_LATENCY,
2116 &val);
2117 mutex_unlock(&dev_priv->rps.hw_lock);
2118 if (ret) {
2119 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2120 return;
2121 }
2122
2123 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2124 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2125 GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2129 GEN9_MEM_LATENCY_LEVEL_MASK;
2130
Vandana Kannan367294b2014-11-04 17:06:46 +00002131 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002132 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2133 * need to be disabled. We make sure to sanitize the values out
2134 * of the punit to satisfy this requirement.
2135 */
2136 for (level = 1; level <= max_level; level++) {
2137 if (wm[level] == 0) {
2138 for (i = level + 1; i <= max_level; i++)
2139 wm[i] = 0;
2140 break;
2141 }
2142 }
2143
2144 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002145 * WaWmMemoryReadLatency:skl
2146 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002147 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002148 * to add 2us to the various latency levels we retrieve from the
2149 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002150 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002151 if (wm[0] == 0) {
2152 wm[0] += 2;
2153 for (level = 1; level <= max_level; level++) {
2154 if (wm[level] == 0)
2155 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002157 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002158 }
2159
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002160 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002161 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2162
2163 wm[0] = (sskpd >> 56) & 0xFF;
2164 if (wm[0] == 0)
2165 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002166 wm[1] = (sskpd >> 4) & 0xFF;
2167 wm[2] = (sskpd >> 12) & 0xFF;
2168 wm[3] = (sskpd >> 20) & 0x1FF;
2169 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002170 } else if (INTEL_INFO(dev)->gen >= 6) {
2171 uint32_t sskpd = I915_READ(MCH_SSKPD);
2172
2173 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2174 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2175 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2176 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002177 } else if (INTEL_INFO(dev)->gen >= 5) {
2178 uint32_t mltr = I915_READ(MLTR_ILK);
2179
2180 /* ILK primary LP0 latency is 700 ns */
2181 wm[0] = 7;
2182 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2183 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002184 }
2185}
2186
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002187static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2188 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002189{
2190 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002191 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002192 wm[0] = 13;
2193}
2194
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002195static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2196 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002197{
2198 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002199 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002200 wm[0] = 13;
2201
2202 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002203 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002204 wm[3] *= 2;
2205}
2206
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002207int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002208{
2209 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002210 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002211 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002212 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002213 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002214 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002215 return 3;
2216 else
2217 return 2;
2218}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002219
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002220static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002221 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002222 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002223{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002224 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002225
2226 for (level = 0; level <= max_level; level++) {
2227 unsigned int latency = wm[level];
2228
2229 if (latency == 0) {
2230 DRM_ERROR("%s WM%d latency not provided\n",
2231 name, level);
2232 continue;
2233 }
2234
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002235 /*
2236 * - latencies are in us on gen9.
2237 * - before then, WM1+ latency values are in 0.5us units
2238 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002239 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002240 latency *= 10;
2241 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002242 latency *= 5;
2243
2244 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2245 name, level, wm[level],
2246 latency / 10, latency % 10);
2247 }
2248}
2249
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002250static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2251 uint16_t wm[5], uint16_t min)
2252{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002253 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002254
2255 if (wm[0] >= min)
2256 return false;
2257
2258 wm[0] = max(wm[0], min);
2259 for (level = 1; level <= max_level; level++)
2260 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2261
2262 return true;
2263}
2264
2265static void snb_wm_latency_quirk(struct drm_device *dev)
2266{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002268 bool changed;
2269
2270 /*
2271 * The BIOS provided WM memory latency values are often
2272 * inadequate for high resolution displays. Adjust them.
2273 */
2274 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2275 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2276 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2277
2278 if (!changed)
2279 return;
2280
2281 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002282 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2283 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2284 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002285}
2286
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002287static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002288{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002289 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002290
2291 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2292
2293 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2294 sizeof(dev_priv->wm.pri_latency));
2295 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2296 sizeof(dev_priv->wm.pri_latency));
2297
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002298 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002299 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002300
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002301 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2302 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2303 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN6(dev_priv))
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002306 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002307}
2308
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002309static void skl_setup_wm_latency(struct drm_device *dev)
2310{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002311 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002312
2313 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002314 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002315}
2316
Matt Ropered4a6a72016-02-23 17:20:13 -08002317static bool ilk_validate_pipe_wm(struct drm_device *dev,
2318 struct intel_pipe_wm *pipe_wm)
2319{
2320 /* LP0 watermark maximums depend on this pipe alone */
2321 const struct intel_wm_config config = {
2322 .num_pipes_active = 1,
2323 .sprites_enabled = pipe_wm->sprites_enabled,
2324 .sprites_scaled = pipe_wm->sprites_scaled,
2325 };
2326 struct ilk_wm_maximums max;
2327
2328 /* LP0 watermarks always use 1/2 DDB partitioning */
2329 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2330
2331 /* At least LP0 must be valid */
2332 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2333 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2334 return false;
2335 }
2336
2337 return true;
2338}
2339
Matt Roper261a27d2015-10-08 15:28:25 -07002340/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002341static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002342{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002343 struct drm_atomic_state *state = cstate->base.state;
2344 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002345 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002347 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002348 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002349 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002350 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002351 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002352 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002353 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354
Matt Ropere8f1f022016-05-12 07:05:55 -07002355 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002356
Matt Roper43d59ed2015-09-24 15:53:07 -07002357 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002358 struct intel_plane_state *ps;
2359
2360 ps = intel_atomic_get_existing_plane_state(state,
2361 intel_plane);
2362 if (!ps)
2363 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002364
2365 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002366 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002367 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002368 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002369 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002370 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002371 }
2372
Matt Ropered4a6a72016-02-23 17:20:13 -08002373 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002374 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002375 pipe_wm->sprites_enabled = sprstate->base.visible;
2376 pipe_wm->sprites_scaled = sprstate->base.visible &&
2377 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2378 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002379 }
2380
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002381 usable_level = max_level;
2382
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002383 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002384 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002385 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002386
2387 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002388 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002389 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002390
Matt Roper86c8bbb2015-09-24 15:53:16 -07002391 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002392 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2393
2394 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2395 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002396
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002397 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002398 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002399
Matt Ropered4a6a72016-02-23 17:20:13 -08002400 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002401 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002402
2403 ilk_compute_wm_reg_maximums(dev, 1, &max);
2404
2405 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002406 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002407
Matt Roper86c8bbb2015-09-24 15:53:16 -07002408 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002409 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002410
2411 /*
2412 * Disable any watermark level that exceeds the
2413 * register maximums since such watermarks are
2414 * always invalid.
2415 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002416 if (level > usable_level)
2417 continue;
2418
2419 if (ilk_validate_wm_level(level, &max, wm))
2420 pipe_wm->wm[level] = *wm;
2421 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002422 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002423 }
2424
Matt Roper86c8bbb2015-09-24 15:53:16 -07002425 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002426}
2427
2428/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002429 * Build a set of 'intermediate' watermark values that satisfy both the old
2430 * state and the new state. These can be programmed to the hardware
2431 * immediately.
2432 */
2433static int ilk_compute_intermediate_wm(struct drm_device *dev,
2434 struct intel_crtc *intel_crtc,
2435 struct intel_crtc_state *newstate)
2436{
Matt Ropere8f1f022016-05-12 07:05:55 -07002437 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002438 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002439 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002440
2441 /*
2442 * Start with the final, target watermarks, then combine with the
2443 * currently active watermarks to get values that are safe both before
2444 * and after the vblank.
2445 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002446 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002447 a->pipe_enabled |= b->pipe_enabled;
2448 a->sprites_enabled |= b->sprites_enabled;
2449 a->sprites_scaled |= b->sprites_scaled;
2450
2451 for (level = 0; level <= max_level; level++) {
2452 struct intel_wm_level *a_wm = &a->wm[level];
2453 const struct intel_wm_level *b_wm = &b->wm[level];
2454
2455 a_wm->enable &= b_wm->enable;
2456 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2457 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2458 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2459 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2460 }
2461
2462 /*
2463 * We need to make sure that these merged watermark values are
2464 * actually a valid configuration themselves. If they're not,
2465 * there's no safe way to transition from the old state to
2466 * the new state, so we need to fail the atomic transaction.
2467 */
2468 if (!ilk_validate_pipe_wm(dev, a))
2469 return -EINVAL;
2470
2471 /*
2472 * If our intermediate WM are identical to the final WM, then we can
2473 * omit the post-vblank programming; only update if it's different.
2474 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002475 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002476 newstate->wm.need_postvbl_update = false;
2477
2478 return 0;
2479}
2480
2481/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002482 * Merge the watermarks from all active pipes for a specific level.
2483 */
2484static void ilk_merge_wm_level(struct drm_device *dev,
2485 int level,
2486 struct intel_wm_level *ret_wm)
2487{
2488 const struct intel_crtc *intel_crtc;
2489
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002490 ret_wm->enable = true;
2491
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002492 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002493 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002494 const struct intel_wm_level *wm = &active->wm[level];
2495
2496 if (!active->pipe_enabled)
2497 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002498
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002499 /*
2500 * The watermark values may have been used in the past,
2501 * so we must maintain them in the registers for some
2502 * time even if the level is now disabled.
2503 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002504 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002505 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002506
2507 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2508 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2509 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2510 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2511 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002512}
2513
2514/*
2515 * Merge all low power watermarks for all active pipes.
2516 */
2517static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002518 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002519 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002520 struct intel_pipe_wm *merged)
2521{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002522 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002523 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002524 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002526 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002527 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002528 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002529 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002530
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002531 /* ILK: FBC WM must be disabled always */
2532 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002533
2534 /* merge each WM1+ level */
2535 for (level = 1; level <= max_level; level++) {
2536 struct intel_wm_level *wm = &merged->wm[level];
2537
2538 ilk_merge_wm_level(dev, level, wm);
2539
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002540 if (level > last_enabled_level)
2541 wm->enable = false;
2542 else if (!ilk_validate_wm_level(level, max, wm))
2543 /* make sure all following levels get disabled */
2544 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002545
2546 /*
2547 * The spec says it is preferred to disable
2548 * FBC WMs instead of disabling a WM level.
2549 */
2550 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002551 if (wm->enable)
2552 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002553 wm->fbc_val = 0;
2554 }
2555 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002556
2557 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2558 /*
2559 * FIXME this is racy. FBC might get enabled later.
2560 * What we should check here is whether FBC can be
2561 * enabled sometime later.
2562 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002563 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002564 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002565 for (level = 2; level <= max_level; level++) {
2566 struct intel_wm_level *wm = &merged->wm[level];
2567
2568 wm->enable = false;
2569 }
2570 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002571}
2572
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002573static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2574{
2575 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2576 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2577}
2578
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002579/* The value we need to program into the WM_LPx latency field */
2580static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2581{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002582 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002583
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002584 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002585 return 2 * level;
2586 else
2587 return dev_priv->wm.pri_latency[level];
2588}
2589
Imre Deak820c1982013-12-17 14:46:36 +02002590static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002591 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002592 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002593 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002594{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002595 struct intel_crtc *intel_crtc;
2596 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002597
Ville Syrjälä0362c782013-10-09 19:17:57 +03002598 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002599 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002600
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002601 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002602 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002603 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002604
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002605 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002606
Ville Syrjälä0362c782013-10-09 19:17:57 +03002607 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002608
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002609 /*
2610 * Maintain the watermark values even if the level is
2611 * disabled. Doing otherwise could cause underruns.
2612 */
2613 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002614 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002615 (r->pri_val << WM1_LP_SR_SHIFT) |
2616 r->cur_val;
2617
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002618 if (r->enable)
2619 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2620
Ville Syrjälä416f4722013-11-02 21:07:46 -07002621 if (INTEL_INFO(dev)->gen >= 8)
2622 results->wm_lp[wm_lp - 1] |=
2623 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2624 else
2625 results->wm_lp[wm_lp - 1] |=
2626 r->fbc_val << WM1_LP_FBC_SHIFT;
2627
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002628 /*
2629 * Always set WM1S_LP_EN when spr_val != 0, even if the
2630 * level is disabled. Doing otherwise could cause underruns.
2631 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002632 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2633 WARN_ON(wm_lp != 1);
2634 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2635 } else
2636 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002637 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002638
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002639 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002640 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002641 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002642 const struct intel_wm_level *r =
2643 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002644
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002645 if (WARN_ON(!r->enable))
2646 continue;
2647
Matt Ropered4a6a72016-02-23 17:20:13 -08002648 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002649
2650 results->wm_pipe[pipe] =
2651 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2652 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2653 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002654 }
2655}
2656
Paulo Zanoni861f3382013-05-31 10:19:21 -03002657/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2658 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002659static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002660 struct intel_pipe_wm *r1,
2661 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002662{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002663 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002664 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002665
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002666 for (level = 1; level <= max_level; level++) {
2667 if (r1->wm[level].enable)
2668 level1 = level;
2669 if (r2->wm[level].enable)
2670 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002671 }
2672
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002673 if (level1 == level2) {
2674 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002675 return r2;
2676 else
2677 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002678 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002679 return r1;
2680 } else {
2681 return r2;
2682 }
2683}
2684
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002685/* dirty bits used to track which watermarks need changes */
2686#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2687#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2688#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2689#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2690#define WM_DIRTY_FBC (1 << 24)
2691#define WM_DIRTY_DDB (1 << 25)
2692
Damien Lespiau055e3932014-08-18 13:49:10 +01002693static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002694 const struct ilk_wm_values *old,
2695 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002696{
2697 unsigned int dirty = 0;
2698 enum pipe pipe;
2699 int wm_lp;
2700
Damien Lespiau055e3932014-08-18 13:49:10 +01002701 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002702 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2703 dirty |= WM_DIRTY_LINETIME(pipe);
2704 /* Must disable LP1+ watermarks too */
2705 dirty |= WM_DIRTY_LP_ALL;
2706 }
2707
2708 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2709 dirty |= WM_DIRTY_PIPE(pipe);
2710 /* Must disable LP1+ watermarks too */
2711 dirty |= WM_DIRTY_LP_ALL;
2712 }
2713 }
2714
2715 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2716 dirty |= WM_DIRTY_FBC;
2717 /* Must disable LP1+ watermarks too */
2718 dirty |= WM_DIRTY_LP_ALL;
2719 }
2720
2721 if (old->partitioning != new->partitioning) {
2722 dirty |= WM_DIRTY_DDB;
2723 /* Must disable LP1+ watermarks too */
2724 dirty |= WM_DIRTY_LP_ALL;
2725 }
2726
2727 /* LP1+ watermarks already deemed dirty, no need to continue */
2728 if (dirty & WM_DIRTY_LP_ALL)
2729 return dirty;
2730
2731 /* Find the lowest numbered LP1+ watermark in need of an update... */
2732 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2733 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2734 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2735 break;
2736 }
2737
2738 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2739 for (; wm_lp <= 3; wm_lp++)
2740 dirty |= WM_DIRTY_LP(wm_lp);
2741
2742 return dirty;
2743}
2744
Ville Syrjälä8553c182013-12-05 15:51:39 +02002745static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2746 unsigned int dirty)
2747{
Imre Deak820c1982013-12-17 14:46:36 +02002748 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002749 bool changed = false;
2750
2751 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2752 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2753 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2754 changed = true;
2755 }
2756 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2757 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2758 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2759 changed = true;
2760 }
2761 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2762 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2763 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2764 changed = true;
2765 }
2766
2767 /*
2768 * Don't touch WM1S_LP_EN here.
2769 * Doing so could cause underruns.
2770 */
2771
2772 return changed;
2773}
2774
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002775/*
2776 * The spec says we shouldn't write when we don't need, because every write
2777 * causes WMs to be re-evaluated, expending some power.
2778 */
Imre Deak820c1982013-12-17 14:46:36 +02002779static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2780 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781{
Chris Wilson91c8a322016-07-05 10:40:23 +01002782 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002783 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002784 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786
Damien Lespiau055e3932014-08-18 13:49:10 +01002787 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002788 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002789 return;
2790
Ville Syrjälä8553c182013-12-05 15:51:39 +02002791 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002792
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002793 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002795 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002797 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2799
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002800 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002802 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002803 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002804 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2806
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002808 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002809 val = I915_READ(WM_MISC);
2810 if (results->partitioning == INTEL_DDB_PART_1_2)
2811 val &= ~WM_MISC_DATA_PARTITION_5_6;
2812 else
2813 val |= WM_MISC_DATA_PARTITION_5_6;
2814 I915_WRITE(WM_MISC, val);
2815 } else {
2816 val = I915_READ(DISP_ARB_CTL2);
2817 if (results->partitioning == INTEL_DDB_PART_1_2)
2818 val &= ~DISP_DATA_PARTITION_5_6;
2819 else
2820 val |= DISP_DATA_PARTITION_5_6;
2821 I915_WRITE(DISP_ARB_CTL2, val);
2822 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002823 }
2824
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002825 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002826 val = I915_READ(DISP_ARB_CTL);
2827 if (results->enable_fbc_wm)
2828 val &= ~DISP_FBC_WM_DIS;
2829 else
2830 val |= DISP_FBC_WM_DIS;
2831 I915_WRITE(DISP_ARB_CTL, val);
2832 }
2833
Imre Deak954911e2013-12-17 14:46:34 +02002834 if (dirty & WM_DIRTY_LP(1) &&
2835 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2836 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2837
2838 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002839 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2840 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2841 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2842 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2843 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002844
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002845 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002846 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002847 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002848 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002849 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002850 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002851
2852 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853}
2854
Matt Ropered4a6a72016-02-23 17:20:13 -08002855bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002856{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002857 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002858
2859 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2860}
2861
Lyude656d1b82016-08-17 15:55:54 -04002862#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002863
Matt Roper024c9042015-09-24 15:53:11 -07002864/*
2865 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2866 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2867 * other universal planes are in indices 1..n. Note that this may leave unused
2868 * indices between the top "sprite" plane and the cursor.
2869 */
2870static int
2871skl_wm_plane_id(const struct intel_plane *plane)
2872{
2873 switch (plane->base.type) {
2874 case DRM_PLANE_TYPE_PRIMARY:
2875 return 0;
2876 case DRM_PLANE_TYPE_CURSOR:
2877 return PLANE_CURSOR;
2878 case DRM_PLANE_TYPE_OVERLAY:
2879 return plane->plane + 1;
2880 default:
2881 MISSING_CASE(plane->base.type);
2882 return plane->plane;
2883 }
2884}
2885
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002886/*
2887 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2888 * so assume we'll always need it in order to avoid underruns.
2889 */
2890static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2891{
2892 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2893
2894 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2895 IS_KABYLAKE(dev_priv))
2896 return true;
2897
2898 return false;
2899}
2900
Paulo Zanoni56feca92016-09-22 18:00:28 -03002901static bool
2902intel_has_sagv(struct drm_i915_private *dev_priv)
2903{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002904 if (IS_KABYLAKE(dev_priv))
2905 return true;
2906
2907 if (IS_SKYLAKE(dev_priv) &&
2908 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2909 return true;
2910
2911 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002912}
2913
Lyude656d1b82016-08-17 15:55:54 -04002914/*
2915 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2916 * depending on power and performance requirements. The display engine access
2917 * to system memory is blocked during the adjustment time. Because of the
2918 * blocking time, having this enabled can cause full system hangs and/or pipe
2919 * underruns if we don't meet all of the following requirements:
2920 *
2921 * - <= 1 pipe enabled
2922 * - All planes can enable watermarks for latencies >= SAGV engine block time
2923 * - We're not using an interlaced display configuration
2924 */
2925int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002926intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002927{
2928 int ret;
2929
Paulo Zanoni56feca92016-09-22 18:00:28 -03002930 if (!intel_has_sagv(dev_priv))
2931 return 0;
2932
2933 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002934 return 0;
2935
2936 DRM_DEBUG_KMS("Enabling the SAGV\n");
2937 mutex_lock(&dev_priv->rps.hw_lock);
2938
2939 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2940 GEN9_SAGV_ENABLE);
2941
2942 /* We don't need to wait for the SAGV when enabling */
2943 mutex_unlock(&dev_priv->rps.hw_lock);
2944
2945 /*
2946 * Some skl systems, pre-release machines in particular,
2947 * don't actually have an SAGV.
2948 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002949 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002950 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002951 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002952 return 0;
2953 } else if (ret < 0) {
2954 DRM_ERROR("Failed to enable the SAGV\n");
2955 return ret;
2956 }
2957
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002958 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002959 return 0;
2960}
2961
2962static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002963intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002964{
2965 int ret;
2966 uint32_t temp = GEN9_SAGV_DISABLE;
2967
2968 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2969 &temp);
2970 if (ret)
2971 return ret;
2972 else
2973 return temp & GEN9_SAGV_IS_DISABLED;
2974}
2975
2976int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002977intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002978{
2979 int ret, result;
2980
Paulo Zanoni56feca92016-09-22 18:00:28 -03002981 if (!intel_has_sagv(dev_priv))
2982 return 0;
2983
2984 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002985 return 0;
2986
2987 DRM_DEBUG_KMS("Disabling the SAGV\n");
2988 mutex_lock(&dev_priv->rps.hw_lock);
2989
2990 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002991 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002992 mutex_unlock(&dev_priv->rps.hw_lock);
2993
2994 if (ret == -ETIMEDOUT) {
2995 DRM_ERROR("Request to disable SAGV timed out\n");
2996 return -ETIMEDOUT;
2997 }
2998
2999 /*
3000 * Some skl systems, pre-release machines in particular,
3001 * don't actually have an SAGV.
3002 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003003 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003004 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003005 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003006 return 0;
3007 } else if (result < 0) {
3008 DRM_ERROR("Failed to disable the SAGV\n");
3009 return result;
3010 }
3011
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003012 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003013 return 0;
3014}
3015
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003016bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003017{
3018 struct drm_device *dev = state->dev;
3019 struct drm_i915_private *dev_priv = to_i915(dev);
3020 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003021 struct intel_crtc *crtc;
3022 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003023 struct intel_crtc_state *cstate;
3024 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003025 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003026 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003027
Paulo Zanoni56feca92016-09-22 18:00:28 -03003028 if (!intel_has_sagv(dev_priv))
3029 return false;
3030
Lyude656d1b82016-08-17 15:55:54 -04003031 /*
3032 * SKL workaround: bspec recommends we disable the SAGV when we have
3033 * more then one pipe enabled
3034 *
3035 * If there are no active CRTCs, no additional checks need be performed
3036 */
3037 if (hweight32(intel_state->active_crtcs) == 0)
3038 return true;
3039 else if (hweight32(intel_state->active_crtcs) > 1)
3040 return false;
3041
3042 /* Since we're now guaranteed to only have one active CRTC... */
3043 pipe = ffs(intel_state->active_crtcs) - 1;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003044 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003045 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003046
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003047 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003048 return false;
3049
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003050 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003051 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003052
Lyude656d1b82016-08-17 15:55:54 -04003053 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003054 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003055 continue;
3056
3057 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003058 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003059 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003060 { }
3061
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003062 latency = dev_priv->wm.skl_latency[level];
3063
3064 if (skl_needs_memory_bw_wa(intel_state) &&
3065 plane->base.state->fb->modifier[0] ==
3066 I915_FORMAT_MOD_X_TILED)
3067 latency += 15;
3068
Lyude656d1b82016-08-17 15:55:54 -04003069 /*
3070 * If any of the planes on this pipe don't enable wm levels
3071 * that incur memory latencies higher then 30µs we can't enable
3072 * the SAGV
3073 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003074 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003075 return false;
3076 }
3077
3078 return true;
3079}
3080
Damien Lespiaub9cec072014-11-04 17:06:43 +00003081static void
3082skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003083 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003084 struct skl_ddb_entry *alloc, /* out */
3085 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003086{
Matt Roperc107acf2016-05-12 07:06:01 -07003087 struct drm_atomic_state *state = cstate->base.state;
3088 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3089 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003090 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003091 unsigned int pipe_size, ddb_size;
3092 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003093
Matt Ropera6d3460e2016-05-12 07:06:04 -07003094 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003095 alloc->start = 0;
3096 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003097 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003098 return;
3099 }
3100
Matt Ropera6d3460e2016-05-12 07:06:04 -07003101 if (intel_state->active_pipe_changes)
3102 *num_active = hweight32(intel_state->active_crtcs);
3103 else
3104 *num_active = hweight32(dev_priv->active_crtcs);
3105
Deepak M6f3fff62016-09-15 15:01:10 +05303106 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3107 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003108
3109 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3110
Matt Roperc107acf2016-05-12 07:06:01 -07003111 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003112 * If the state doesn't change the active CRTC's, then there's
3113 * no need to recalculate; the existing pipe allocation limits
3114 * should remain unchanged. Note that we're safe from racing
3115 * commits since any racing commit that changes the active CRTC
3116 * list would need to grab _all_ crtc locks, including the one
3117 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003118 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003119 if (!intel_state->active_pipe_changes) {
Lyudece0ba282016-09-15 10:46:35 -04003120 *alloc = to_intel_crtc(for_crtc)->hw_ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003121 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003122 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003123
3124 nth_active_pipe = hweight32(intel_state->active_crtcs &
3125 (drm_crtc_mask(for_crtc) - 1));
3126 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3127 alloc->start = nth_active_pipe * ddb_size / *num_active;
3128 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003129}
3130
Matt Roperc107acf2016-05-12 07:06:01 -07003131static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003132{
Matt Roperc107acf2016-05-12 07:06:01 -07003133 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003134 return 32;
3135
3136 return 8;
3137}
3138
Damien Lespiaua269c582014-11-04 17:06:49 +00003139static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3140{
3141 entry->start = reg & 0x3ff;
3142 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003143 if (entry->end)
3144 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003145}
3146
Damien Lespiau08db6652014-11-04 17:06:52 +00003147void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3148 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003149{
Damien Lespiaua269c582014-11-04 17:06:49 +00003150 enum pipe pipe;
3151 int plane;
3152 u32 val;
3153
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003154 memset(ddb, 0, sizeof(*ddb));
3155
Damien Lespiaua269c582014-11-04 17:06:49 +00003156 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003157 enum intel_display_power_domain power_domain;
3158
3159 power_domain = POWER_DOMAIN_PIPE(pipe);
3160 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003161 continue;
3162
Damien Lespiaudd740782015-02-28 14:54:08 +00003163 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003164 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3165 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3166 val);
3167 }
3168
3169 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003170 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3171 val);
Imre Deak4d800032016-02-17 16:31:29 +02003172
3173 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003174 }
3175}
3176
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003177/*
3178 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3179 * The bspec defines downscale amount as:
3180 *
3181 * """
3182 * Horizontal down scale amount = maximum[1, Horizontal source size /
3183 * Horizontal destination size]
3184 * Vertical down scale amount = maximum[1, Vertical source size /
3185 * Vertical destination size]
3186 * Total down scale amount = Horizontal down scale amount *
3187 * Vertical down scale amount
3188 * """
3189 *
3190 * Return value is provided in 16.16 fixed point form to retain fractional part.
3191 * Caller should take care of dividing & rounding off the value.
3192 */
3193static uint32_t
3194skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3195{
3196 uint32_t downscale_h, downscale_w;
3197 uint32_t src_w, src_h, dst_w, dst_h;
3198
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003199 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003200 return DRM_PLANE_HELPER_NO_SCALING;
3201
3202 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003203 src_w = drm_rect_width(&pstate->base.src);
3204 src_h = drm_rect_height(&pstate->base.src);
3205 dst_w = drm_rect_width(&pstate->base.dst);
3206 dst_h = drm_rect_height(&pstate->base.dst);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003207 if (intel_rotation_90_or_270(pstate->base.rotation))
3208 swap(dst_w, dst_h);
3209
3210 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3211 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3212
3213 /* Provide result in 16.16 fixed point */
3214 return (uint64_t)downscale_w * downscale_h >> 16;
3215}
3216
Damien Lespiaub9cec072014-11-04 17:06:43 +00003217static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003218skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3219 const struct drm_plane_state *pstate,
3220 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003221{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003222 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003223 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003224 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003225 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003226 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3227
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003228 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003229 return 0;
3230 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3231 return 0;
3232 if (y && format != DRM_FORMAT_NV12)
3233 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003234
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003235 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3236 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003237
3238 if (intel_rotation_90_or_270(pstate->rotation))
3239 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003240
3241 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003242 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003243 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003244 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003245 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003246 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003247 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003248 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003249 } else {
3250 /* for packed formats */
3251 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003252 }
3253
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003254 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3255
3256 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003257}
3258
3259/*
3260 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3261 * a 8192x4096@32bpp framebuffer:
3262 * 3 * 4096 * 8192 * 4 < 2^32
3263 */
3264static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003265skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003266{
Matt Roper9c74d822016-05-12 07:05:58 -07003267 struct drm_crtc_state *cstate = &intel_cstate->base;
3268 struct drm_atomic_state *state = cstate->state;
3269 struct drm_crtc *crtc = cstate->crtc;
3270 struct drm_device *dev = crtc->dev;
3271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003272 const struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003273 const struct intel_plane *intel_plane;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003274 struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003275 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003276 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003277 int i;
3278
3279 if (WARN_ON(!state))
3280 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003281
Matt Ropera1de91e2016-05-12 07:05:57 -07003282 /* Calculate and cache data rate for each plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003283 for_each_plane_in_state(state, plane, pstate, i) {
3284 id = skl_wm_plane_id(to_intel_plane(plane));
3285 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003286
Matt Ropera6d3460e2016-05-12 07:06:04 -07003287 if (intel_plane->pipe != intel_crtc->pipe)
3288 continue;
Matt Roper024c9042015-09-24 15:53:11 -07003289
Matt Ropera6d3460e2016-05-12 07:06:04 -07003290 /* packed/uv */
3291 rate = skl_plane_relative_data_rate(intel_cstate,
3292 pstate, 0);
3293 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003294
Matt Ropera6d3460e2016-05-12 07:06:04 -07003295 /* y-plane */
3296 rate = skl_plane_relative_data_rate(intel_cstate,
3297 pstate, 1);
3298 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003299 }
3300
3301 /* Calculate CRTC's total data rate from cached values */
3302 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3303 int id = skl_wm_plane_id(intel_plane);
3304
3305 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003306 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3307 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003308 }
3309
3310 return total_data_rate;
3311}
3312
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003313static uint16_t
3314skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3315 const int y)
3316{
3317 struct drm_framebuffer *fb = pstate->fb;
3318 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3319 uint32_t src_w, src_h;
3320 uint32_t min_scanlines = 8;
3321 uint8_t plane_bpp;
3322
3323 if (WARN_ON(!fb))
3324 return 0;
3325
3326 /* For packed formats, no y-plane, return 0 */
3327 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3328 return 0;
3329
3330 /* For Non Y-tile return 8-blocks */
3331 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3332 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3333 return 8;
3334
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003335 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3336 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003337
3338 if (intel_rotation_90_or_270(pstate->rotation))
3339 swap(src_w, src_h);
3340
3341 /* Halve UV plane width and height for NV12 */
3342 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3343 src_w /= 2;
3344 src_h /= 2;
3345 }
3346
3347 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3348 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3349 else
3350 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3351
3352 if (intel_rotation_90_or_270(pstate->rotation)) {
3353 switch (plane_bpp) {
3354 case 1:
3355 min_scanlines = 32;
3356 break;
3357 case 2:
3358 min_scanlines = 16;
3359 break;
3360 case 4:
3361 min_scanlines = 8;
3362 break;
3363 case 8:
3364 min_scanlines = 4;
3365 break;
3366 default:
3367 WARN(1, "Unsupported pixel depth %u for rotation",
3368 plane_bpp);
3369 min_scanlines = 32;
3370 }
3371 }
3372
3373 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3374}
3375
Matt Roperc107acf2016-05-12 07:06:01 -07003376static int
Matt Roper024c9042015-09-24 15:53:11 -07003377skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003378 struct skl_ddb_allocation *ddb /* out */)
3379{
Matt Roperc107acf2016-05-12 07:06:01 -07003380 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003381 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003382 struct drm_device *dev = crtc->dev;
3383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003384 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003385 struct drm_plane *plane;
3386 struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003387 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003388 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003389 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003390 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3391 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003392 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003393 int num_active;
3394 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003395
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003396 /* Clear the partitioning for disabled planes. */
3397 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3398 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3399
Matt Ropera6d3460e2016-05-12 07:06:04 -07003400 if (WARN_ON(!state))
3401 return 0;
3402
Matt Roperc107acf2016-05-12 07:06:01 -07003403 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003404 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003405 return 0;
3406 }
3407
Matt Ropera6d3460e2016-05-12 07:06:04 -07003408 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003409 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003410 if (alloc_size == 0) {
3411 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003412 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003413 }
3414
Matt Roperc107acf2016-05-12 07:06:01 -07003415 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003416 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3417 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003418
3419 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003420
Damien Lespiau80958152015-02-09 13:35:10 +00003421 /* 1. Allocate the mininum required blocks for each active plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003422 for_each_plane_in_state(state, plane, pstate, i) {
3423 intel_plane = to_intel_plane(plane);
3424 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003425
Matt Ropera6d3460e2016-05-12 07:06:04 -07003426 if (intel_plane->pipe != pipe)
3427 continue;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003428
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003429 if (!to_intel_plane_state(pstate)->base.visible) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003430 minimum[id] = 0;
3431 y_minimum[id] = 0;
3432 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003433 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003434 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3435 minimum[id] = 0;
3436 y_minimum[id] = 0;
3437 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003438 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003439
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003440 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3441 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003442 }
3443
3444 for (i = 0; i < PLANE_CURSOR; i++) {
3445 alloc_size -= minimum[i];
3446 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003447 }
3448
Damien Lespiaub9cec072014-11-04 17:06:43 +00003449 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003450 * 2. Distribute the remaining space in proportion to the amount of
3451 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003452 *
3453 * FIXME: we may not allocate every single block here.
3454 */
Matt Roper024c9042015-09-24 15:53:11 -07003455 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003456 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003457 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003458
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003459 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003460 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003461 unsigned int data_rate, y_data_rate;
3462 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003463 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003464
Matt Ropera1de91e2016-05-12 07:05:57 -07003465 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003466
3467 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003468 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003469 * promote the expression to 64 bits to avoid overflowing, the
3470 * result is < available as data_rate / total_data_rate < 1
3471 */
Matt Roper024c9042015-09-24 15:53:11 -07003472 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003473 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3474 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003475
Matt Roperc107acf2016-05-12 07:06:01 -07003476 /* Leave disabled planes at (0,0) */
3477 if (data_rate) {
3478 ddb->plane[pipe][id].start = start;
3479 ddb->plane[pipe][id].end = start + plane_blocks;
3480 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003481
3482 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003483
3484 /*
3485 * allocation for y_plane part of planar format:
3486 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003487 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003488
Matt Ropera1de91e2016-05-12 07:05:57 -07003489 y_plane_blocks = y_minimum[id];
3490 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3491 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003492
Matt Roperc107acf2016-05-12 07:06:01 -07003493 if (y_data_rate) {
3494 ddb->y_plane[pipe][id].start = start;
3495 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3496 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003497
Matt Ropera1de91e2016-05-12 07:05:57 -07003498 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003499 }
3500
Matt Roperc107acf2016-05-12 07:06:01 -07003501 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003502}
3503
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003504/*
3505 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003506 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003507 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3508 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3509*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003510static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003511{
3512 uint32_t wm_intermediate_val, ret;
3513
3514 if (latency == 0)
3515 return UINT_MAX;
3516
Ville Syrjäläac484962016-01-20 21:05:26 +02003517 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003518 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3519
3520 return ret;
3521}
3522
3523static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003524 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003525{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003526 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003527 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003528
3529 if (latency == 0)
3530 return UINT_MAX;
3531
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003532 wm_intermediate_val = latency * pixel_rate;
3533 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003534 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003535
3536 return ret;
3537}
3538
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003539static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3540 struct intel_plane_state *pstate)
3541{
3542 uint64_t adjusted_pixel_rate;
3543 uint64_t downscale_amount;
3544 uint64_t pixel_rate;
3545
3546 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003547 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003548 return 0;
3549
3550 /*
3551 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3552 * with additional adjustments for plane-specific scaling.
3553 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003554 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003555 downscale_amount = skl_plane_downscale_amount(pstate);
3556
3557 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3558 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3559
3560 return pixel_rate;
3561}
3562
Matt Roper55994c22016-05-12 07:06:08 -07003563static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3564 struct intel_crtc_state *cstate,
3565 struct intel_plane_state *intel_pstate,
3566 uint16_t ddb_allocation,
3567 int level,
3568 uint16_t *out_blocks, /* out */
3569 uint8_t *out_lines, /* out */
3570 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003571{
Matt Roper33815fa2016-05-12 07:06:05 -07003572 struct drm_plane_state *pstate = &intel_pstate->base;
3573 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003574 uint32_t latency = dev_priv->wm.skl_latency[level];
3575 uint32_t method1, method2;
3576 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3577 uint32_t res_blocks, res_lines;
3578 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003579 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003580 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003581 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003582 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003583 struct intel_atomic_state *state =
3584 to_intel_atomic_state(cstate->base.state);
3585 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003586
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003587 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003588 *enabled = false;
3589 return 0;
3590 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003591
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003592 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3593 latency += 15;
3594
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003595 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3596 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003597
Matt Roper33815fa2016-05-12 07:06:05 -07003598 if (intel_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003599 swap(width, height);
3600
Ville Syrjäläac484962016-01-20 21:05:26 +02003601 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003602 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3603
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003604 if (intel_rotation_90_or_270(pstate->rotation)) {
3605 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3606 drm_format_plane_cpp(fb->pixel_format, 1) :
3607 drm_format_plane_cpp(fb->pixel_format, 0);
3608
3609 switch (cpp) {
3610 case 1:
3611 y_min_scanlines = 16;
3612 break;
3613 case 2:
3614 y_min_scanlines = 8;
3615 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003616 case 4:
3617 y_min_scanlines = 4;
3618 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003619 default:
3620 MISSING_CASE(cpp);
3621 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003622 }
3623 } else {
3624 y_min_scanlines = 4;
3625 }
3626
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003627 plane_bytes_per_line = width * cpp;
3628 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3629 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3630 plane_blocks_per_line =
3631 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3632 plane_blocks_per_line /= y_min_scanlines;
3633 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3634 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3635 + 1;
3636 } else {
3637 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3638 }
3639
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003640 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3641 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003642 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003643 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003644 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003645
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003646 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003647 if (apply_memory_bw_wa)
3648 y_tile_minimum *= 2;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003649
Matt Roper024c9042015-09-24 15:53:11 -07003650 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3651 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003652 selected_result = max(method2, y_tile_minimum);
3653 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003654 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3655 (plane_bytes_per_line / 512 < 1))
3656 selected_result = method2;
3657 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003658 selected_result = min(method1, method2);
3659 else
3660 selected_result = method1;
3661 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003662
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003663 res_blocks = selected_result + 1;
3664 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003665
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003666 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003667 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003668 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3669 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003670 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003671 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003672 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003673 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003674 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003675
Matt Roper55994c22016-05-12 07:06:08 -07003676 if (res_blocks >= ddb_allocation || res_lines > 31) {
3677 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003678
3679 /*
3680 * If there are no valid level 0 watermarks, then we can't
3681 * support this display configuration.
3682 */
3683 if (level) {
3684 return 0;
3685 } else {
3686 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3687 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3688 to_intel_crtc(cstate->base.crtc)->pipe,
3689 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3690 res_blocks, ddb_allocation, res_lines);
3691
3692 return -EINVAL;
3693 }
Matt Roper55994c22016-05-12 07:06:08 -07003694 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003695
3696 *out_blocks = res_blocks;
3697 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003698 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003699
Matt Roper55994c22016-05-12 07:06:08 -07003700 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003701}
3702
Matt Roperf4a96752016-05-12 07:06:06 -07003703static int
3704skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3705 struct skl_ddb_allocation *ddb,
3706 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003707 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003708 int level,
3709 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003710{
Matt Roperf4a96752016-05-12 07:06:06 -07003711 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003712 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003713 struct drm_plane *plane = &intel_plane->base;
3714 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003715 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003716 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003717 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003718 int i = skl_wm_plane_id(intel_plane);
3719
3720 if (state)
3721 intel_pstate =
3722 intel_atomic_get_existing_plane_state(state,
3723 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003724
Matt Roperf4a96752016-05-12 07:06:06 -07003725 /*
Lyudea62163e2016-10-04 14:28:20 -04003726 * Note: If we start supporting multiple pending atomic commits against
3727 * the same planes/CRTC's in the future, plane->state will no longer be
3728 * the correct pre-state to use for the calculations here and we'll
3729 * need to change where we get the 'unchanged' plane data from.
3730 *
3731 * For now this is fine because we only allow one queued commit against
3732 * a CRTC. Even if the plane isn't modified by this transaction and we
3733 * don't have a plane lock, we still have the CRTC's lock, so we know
3734 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003735 */
Lyudea62163e2016-10-04 14:28:20 -04003736 if (!intel_pstate)
3737 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003738
Lyudea62163e2016-10-04 14:28:20 -04003739 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003740
Lyudea62163e2016-10-04 14:28:20 -04003741 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003742
Lyudea62163e2016-10-04 14:28:20 -04003743 ret = skl_compute_plane_wm(dev_priv,
3744 cstate,
3745 intel_pstate,
3746 ddb_blocks,
3747 level,
3748 &result->plane_res_b,
3749 &result->plane_res_l,
3750 &result->plane_en);
3751 if (ret)
3752 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003753
3754 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003755}
3756
Damien Lespiau407b50f2014-11-04 17:06:57 +00003757static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003758skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003759{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003760 uint32_t pixel_rate;
3761
Matt Roper024c9042015-09-24 15:53:11 -07003762 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003763 return 0;
3764
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003765 pixel_rate = ilk_pipe_pixel_rate(cstate);
3766
3767 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003768 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003769
Matt Roper024c9042015-09-24 15:53:11 -07003770 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003771 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003772}
3773
Matt Roper024c9042015-09-24 15:53:11 -07003774static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003775 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003776{
Matt Roper024c9042015-09-24 15:53:11 -07003777 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003778 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003779
3780 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003781 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003782}
3783
Matt Roper55994c22016-05-12 07:06:08 -07003784static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3785 struct skl_ddb_allocation *ddb,
3786 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003787{
Matt Roper024c9042015-09-24 15:53:11 -07003788 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003789 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003790 struct intel_plane *intel_plane;
3791 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003792 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003793 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003794
Lyudea62163e2016-10-04 14:28:20 -04003795 /*
3796 * We'll only calculate watermarks for planes that are actually
3797 * enabled, so make sure all other planes are set as disabled.
3798 */
3799 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3800
3801 for_each_intel_plane_mask(&dev_priv->drm,
3802 intel_plane,
3803 cstate->base.plane_mask) {
3804 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3805
3806 for (level = 0; level <= max_level; level++) {
3807 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3808 intel_plane, level,
3809 &wm->wm[level]);
3810 if (ret)
3811 return ret;
3812 }
3813 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003814 }
Matt Roper024c9042015-09-24 15:53:11 -07003815 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003816
Matt Roper55994c22016-05-12 07:06:08 -07003817 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003818}
3819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003820static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3821 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003822 const struct skl_ddb_entry *entry)
3823{
3824 if (entry->end)
3825 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3826 else
3827 I915_WRITE(reg, 0);
3828}
3829
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003830static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3831 i915_reg_t reg,
3832 const struct skl_wm_level *level)
3833{
3834 uint32_t val = 0;
3835
3836 if (level->plane_en) {
3837 val |= PLANE_WM_EN;
3838 val |= level->plane_res_b;
3839 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3840 }
3841
3842 I915_WRITE(reg, val);
3843}
3844
Lyude62e0fb82016-08-22 12:50:08 -04003845void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003846 const struct skl_plane_wm *wm,
3847 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003848 int plane)
3849{
3850 struct drm_crtc *crtc = &intel_crtc->base;
3851 struct drm_device *dev = crtc->dev;
3852 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003853 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003854 enum pipe pipe = intel_crtc->pipe;
3855
3856 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003857 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3858 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003859 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003860 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3861 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003862
3863 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003864 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003865 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003866 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003867}
3868
3869void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003870 const struct skl_plane_wm *wm,
3871 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003872{
3873 struct drm_crtc *crtc = &intel_crtc->base;
3874 struct drm_device *dev = crtc->dev;
3875 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003876 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003877 enum pipe pipe = intel_crtc->pipe;
3878
3879 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003880 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3881 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003882 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003883 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003884
3885 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003886 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003887}
3888
Lyude27082492016-08-24 07:48:10 +02003889static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3890 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003891{
Lyude27082492016-08-24 07:48:10 +02003892 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003893}
3894
Lyude27082492016-08-24 07:48:10 +02003895bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
Lyudece0ba282016-09-15 10:46:35 -04003896 struct intel_crtc *intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003897{
Lyudece0ba282016-09-15 10:46:35 -04003898 struct drm_crtc *other_crtc;
3899 struct drm_crtc_state *other_cstate;
3900 struct intel_crtc *other_intel_crtc;
3901 const struct skl_ddb_entry *ddb =
3902 &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb;
3903 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003904
Lyudece0ba282016-09-15 10:46:35 -04003905 for_each_crtc_in_state(state, other_crtc, other_cstate, i) {
3906 other_intel_crtc = to_intel_crtc(other_crtc);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003907
Lyudece0ba282016-09-15 10:46:35 -04003908 if (other_intel_crtc == intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003909 continue;
3910
Lyudece0ba282016-09-15 10:46:35 -04003911 if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb))
Lyude27082492016-08-24 07:48:10 +02003912 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003913 }
3914
Lyude27082492016-08-24 07:48:10 +02003915 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003916}
3917
Matt Roper55994c22016-05-12 07:06:08 -07003918static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3919 struct skl_ddb_allocation *ddb, /* out */
3920 struct skl_pipe_wm *pipe_wm, /* out */
3921 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003922{
Matt Roperf4a96752016-05-12 07:06:06 -07003923 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3924 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003925 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003926
Matt Roper55994c22016-05-12 07:06:08 -07003927 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3928 if (ret)
3929 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003930
Matt Roper4e0963c2015-09-24 15:53:15 -07003931 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003932 *changed = false;
3933 else
3934 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003935
Matt Roper55994c22016-05-12 07:06:08 -07003936 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003937}
3938
Matt Roper9b613022016-06-27 16:42:44 -07003939static uint32_t
3940pipes_modified(struct drm_atomic_state *state)
3941{
3942 struct drm_crtc *crtc;
3943 struct drm_crtc_state *cstate;
3944 uint32_t i, ret = 0;
3945
3946 for_each_crtc_in_state(state, crtc, cstate, i)
3947 ret |= drm_crtc_mask(crtc);
3948
3949 return ret;
3950}
3951
Jani Nikulabb7791b2016-10-04 12:29:17 +03003952static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003953skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3954{
3955 struct drm_atomic_state *state = cstate->base.state;
3956 struct drm_device *dev = state->dev;
3957 struct drm_crtc *crtc = cstate->base.crtc;
3958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3959 struct drm_i915_private *dev_priv = to_i915(dev);
3960 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3961 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3962 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3963 struct drm_plane_state *plane_state;
3964 struct drm_plane *plane;
3965 enum pipe pipe = intel_crtc->pipe;
3966 int id;
3967
3968 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3969
3970 drm_for_each_plane_mask(plane, dev, crtc->state->plane_mask) {
3971 id = skl_wm_plane_id(to_intel_plane(plane));
3972
3973 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3974 &new_ddb->plane[pipe][id]) &&
3975 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3976 &new_ddb->y_plane[pipe][id]))
3977 continue;
3978
3979 plane_state = drm_atomic_get_plane_state(state, plane);
3980 if (IS_ERR(plane_state))
3981 return PTR_ERR(plane_state);
3982 }
3983
3984 return 0;
3985}
3986
Matt Roper98d39492016-05-12 07:06:03 -07003987static int
3988skl_compute_ddb(struct drm_atomic_state *state)
3989{
3990 struct drm_device *dev = state->dev;
3991 struct drm_i915_private *dev_priv = to_i915(dev);
3992 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3993 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07003994 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07003995 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07003996 int ret;
3997
3998 /*
3999 * If this is our first atomic update following hardware readout,
4000 * we can't trust the DDB that the BIOS programmed for us. Let's
4001 * pretend that all pipes switched active status so that we'll
4002 * ensure a full DDB recompute.
4003 */
Matt Roper1b54a882016-06-17 13:42:18 -07004004 if (dev_priv->wm.distrust_bios_wm) {
4005 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4006 state->acquire_ctx);
4007 if (ret)
4008 return ret;
4009
Matt Roper98d39492016-05-12 07:06:03 -07004010 intel_state->active_pipe_changes = ~0;
4011
Matt Roper1b54a882016-06-17 13:42:18 -07004012 /*
4013 * We usually only initialize intel_state->active_crtcs if we
4014 * we're doing a modeset; make sure this field is always
4015 * initialized during the sanitization process that happens
4016 * on the first commit too.
4017 */
4018 if (!intel_state->modeset)
4019 intel_state->active_crtcs = dev_priv->active_crtcs;
4020 }
4021
Matt Roper98d39492016-05-12 07:06:03 -07004022 /*
4023 * If the modeset changes which CRTC's are active, we need to
4024 * recompute the DDB allocation for *all* active pipes, even
4025 * those that weren't otherwise being modified in any way by this
4026 * atomic commit. Due to the shrinking of the per-pipe allocations
4027 * when new active CRTC's are added, it's possible for a pipe that
4028 * we were already using and aren't changing at all here to suddenly
4029 * become invalid if its DDB needs exceeds its new allocation.
4030 *
4031 * Note that if we wind up doing a full DDB recompute, we can't let
4032 * any other display updates race with this transaction, so we need
4033 * to grab the lock on *all* CRTC's.
4034 */
Matt Roper734fa012016-05-12 15:11:40 -07004035 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004036 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004037 intel_state->wm_results.dirty_pipes = ~0;
4038 }
Matt Roper98d39492016-05-12 07:06:03 -07004039
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004040 /*
4041 * We're not recomputing for the pipes not included in the commit, so
4042 * make sure we start with the current state.
4043 */
4044 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4045
Matt Roper98d39492016-05-12 07:06:03 -07004046 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4047 struct intel_crtc_state *cstate;
4048
4049 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4050 if (IS_ERR(cstate))
4051 return PTR_ERR(cstate);
4052
Matt Roper734fa012016-05-12 15:11:40 -07004053 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004054 if (ret)
4055 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004056
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004057 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004058 if (ret)
4059 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004060 }
4061
4062 return 0;
4063}
4064
Matt Roper2722efb2016-08-17 15:55:55 -04004065static void
4066skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4067 struct skl_wm_values *src,
4068 enum pipe pipe)
4069{
Matt Roper2722efb2016-08-17 15:55:55 -04004070 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4071 sizeof(dst->ddb.y_plane[pipe]));
4072 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4073 sizeof(dst->ddb.plane[pipe]));
4074}
4075
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004076static void
4077skl_print_wm_changes(const struct drm_atomic_state *state)
4078{
4079 const struct drm_device *dev = state->dev;
4080 const struct drm_i915_private *dev_priv = to_i915(dev);
4081 const struct intel_atomic_state *intel_state =
4082 to_intel_atomic_state(state);
4083 const struct drm_crtc *crtc;
4084 const struct drm_crtc_state *cstate;
4085 const struct drm_plane *plane;
4086 const struct intel_plane *intel_plane;
4087 const struct drm_plane_state *pstate;
4088 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4089 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4090 enum pipe pipe;
4091 int id;
4092 int i, j;
4093
4094 for_each_crtc_in_state(state, crtc, cstate, i) {
4095 pipe = to_intel_crtc(crtc)->pipe;
4096
4097 for_each_plane_in_state(state, plane, pstate, j) {
4098 const struct skl_ddb_entry *old, *new;
4099
4100 intel_plane = to_intel_plane(plane);
4101 id = skl_wm_plane_id(intel_plane);
4102 old = &old_ddb->plane[pipe][id];
4103 new = &new_ddb->plane[pipe][id];
4104
4105 if (intel_plane->pipe != pipe)
4106 continue;
4107
4108 if (skl_ddb_entry_equal(old, new))
4109 continue;
4110
4111 if (id != PLANE_CURSOR) {
4112 DRM_DEBUG_ATOMIC("[PLANE:%d:plane %d%c] ddb (%d - %d) -> (%d - %d)\n",
4113 plane->base.id, id + 1,
4114 pipe_name(pipe),
4115 old->start, old->end,
4116 new->start, new->end);
4117 } else {
4118 DRM_DEBUG_ATOMIC("[PLANE:%d:cursor %c] ddb (%d - %d) -> (%d - %d)\n",
4119 plane->base.id,
4120 pipe_name(pipe),
4121 old->start, old->end,
4122 new->start, new->end);
4123 }
4124 }
4125 }
4126}
4127
Matt Roper98d39492016-05-12 07:06:03 -07004128static int
4129skl_compute_wm(struct drm_atomic_state *state)
4130{
4131 struct drm_crtc *crtc;
4132 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004133 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4134 struct skl_wm_values *results = &intel_state->wm_results;
4135 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004136 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004137 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004138
4139 /*
4140 * If this transaction isn't actually touching any CRTC's, don't
4141 * bother with watermark calculation. Note that if we pass this
4142 * test, we're guaranteed to hold at least one CRTC state mutex,
4143 * which means we can safely use values like dev_priv->active_crtcs
4144 * since any racing commits that want to update them would need to
4145 * hold _all_ CRTC state mutexes.
4146 */
4147 for_each_crtc_in_state(state, crtc, cstate, i)
4148 changed = true;
4149 if (!changed)
4150 return 0;
4151
Matt Roper734fa012016-05-12 15:11:40 -07004152 /* Clear all dirty flags */
4153 results->dirty_pipes = 0;
4154
Matt Roper98d39492016-05-12 07:06:03 -07004155 ret = skl_compute_ddb(state);
4156 if (ret)
4157 return ret;
4158
Matt Roper734fa012016-05-12 15:11:40 -07004159 /*
4160 * Calculate WM's for all pipes that are part of this transaction.
4161 * Note that the DDB allocation above may have added more CRTC's that
4162 * weren't otherwise being modified (and set bits in dirty_pipes) if
4163 * pipe allocations had to change.
4164 *
4165 * FIXME: Now that we're doing this in the atomic check phase, we
4166 * should allow skl_update_pipe_wm() to return failure in cases where
4167 * no suitable watermark values can be found.
4168 */
4169 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004170 struct intel_crtc_state *intel_cstate =
4171 to_intel_crtc_state(cstate);
4172
4173 pipe_wm = &intel_cstate->wm.skl.optimal;
4174 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
4175 &changed);
4176 if (ret)
4177 return ret;
4178
4179 if (changed)
4180 results->dirty_pipes |= drm_crtc_mask(crtc);
4181
4182 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4183 /* This pipe's WM's did not change */
4184 continue;
4185
4186 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004187 }
4188
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004189 skl_print_wm_changes(state);
4190
Matt Roper98d39492016-05-12 07:06:03 -07004191 return 0;
4192}
4193
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004194static void skl_update_wm(struct drm_crtc *crtc)
4195{
4196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004198 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004199 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004200 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Matt Roper4e0963c2015-09-24 15:53:15 -07004201 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004202 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004203 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004204
Matt Roper734fa012016-05-12 15:11:40 -07004205 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004206 return;
4207
Matt Roper734fa012016-05-12 15:11:40 -07004208 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004209
Matt Roper734fa012016-05-12 15:11:40 -07004210 mutex_lock(&dev_priv->wm.wm_mutex);
4211
Matt Roper2722efb2016-08-17 15:55:55 -04004212 /*
Lyude27082492016-08-24 07:48:10 +02004213 * If this pipe isn't active already, we're going to be enabling it
4214 * very soon. Since it's safe to update a pipe's ddb allocation while
4215 * the pipe's shut off, just do so here. Already active pipes will have
4216 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004217 */
Lyude27082492016-08-24 07:48:10 +02004218 if (crtc->state->active_changed) {
4219 int plane;
4220
4221 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004222 skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane],
4223 &results->ddb, plane);
Lyude27082492016-08-24 07:48:10 +02004224
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004225 skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR],
4226 &results->ddb);
Lyude27082492016-08-24 07:48:10 +02004227 }
4228
4229 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004230
Lyudece0ba282016-09-15 10:46:35 -04004231 intel_crtc->hw_ddb = cstate->wm.skl.ddb;
4232
Matt Roper734fa012016-05-12 15:11:40 -07004233 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004234}
4235
Ville Syrjäläd8905652016-01-14 14:53:35 +02004236static void ilk_compute_wm_config(struct drm_device *dev,
4237 struct intel_wm_config *config)
4238{
4239 struct intel_crtc *crtc;
4240
4241 /* Compute the currently _active_ config */
4242 for_each_intel_crtc(dev, crtc) {
4243 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4244
4245 if (!wm->pipe_enabled)
4246 continue;
4247
4248 config->sprites_enabled |= wm->sprites_enabled;
4249 config->sprites_scaled |= wm->sprites_scaled;
4250 config->num_pipes_active++;
4251 }
4252}
4253
Matt Ropered4a6a72016-02-23 17:20:13 -08004254static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004255{
Chris Wilson91c8a322016-07-05 10:40:23 +01004256 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004257 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004258 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004259 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004260 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004261 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004262
Ville Syrjäläd8905652016-01-14 14:53:35 +02004263 ilk_compute_wm_config(dev, &config);
4264
4265 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4266 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004267
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004268 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004269 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004270 config.num_pipes_active == 1 && config.sprites_enabled) {
4271 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4272 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004273
Imre Deak820c1982013-12-17 14:46:36 +02004274 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004275 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004276 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004277 }
4278
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004279 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004280 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004281
Imre Deak820c1982013-12-17 14:46:36 +02004282 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004283
Imre Deak820c1982013-12-17 14:46:36 +02004284 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004285}
4286
Matt Ropered4a6a72016-02-23 17:20:13 -08004287static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004288{
Matt Ropered4a6a72016-02-23 17:20:13 -08004289 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4290 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004291
Matt Ropered4a6a72016-02-23 17:20:13 -08004292 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004293 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004294 ilk_program_watermarks(dev_priv);
4295 mutex_unlock(&dev_priv->wm.wm_mutex);
4296}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004297
Matt Ropered4a6a72016-02-23 17:20:13 -08004298static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4299{
4300 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4301 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4302
4303 mutex_lock(&dev_priv->wm.wm_mutex);
4304 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004305 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004306 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004307 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004308 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004309}
4310
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004311static inline void skl_wm_level_from_reg_val(uint32_t val,
4312 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004313{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004314 level->plane_en = val & PLANE_WM_EN;
4315 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4316 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4317 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004318}
4319
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004320void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4321 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004322{
4323 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004324 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004326 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004327 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004328 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004329 int level, id, max_level;
4330 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004331
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004332 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004333
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004334 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4335 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004336 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004337
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004338 for (level = 0; level <= max_level; level++) {
4339 if (id != PLANE_CURSOR)
4340 val = I915_READ(PLANE_WM(pipe, id, level));
4341 else
4342 val = I915_READ(CUR_WM(pipe, level));
4343
4344 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4345 }
4346
4347 if (id != PLANE_CURSOR)
4348 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4349 else
4350 val = I915_READ(CUR_WM_TRANS(pipe));
4351
4352 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4353 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004354
Matt Roper3ef00282015-03-09 10:19:24 -07004355 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004356 return;
4357
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004358 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004359}
4360
4361void skl_wm_get_hw_state(struct drm_device *dev)
4362{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004363 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004364 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004365 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004366 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004367 struct intel_crtc *intel_crtc;
4368 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004369
Damien Lespiaua269c582014-11-04 17:06:49 +00004370 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004371 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4372 intel_crtc = to_intel_crtc(crtc);
4373 cstate = to_intel_crtc_state(crtc->state);
4374
4375 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4376
4377 if (intel_crtc->active) {
4378 hw->dirty_pipes |= drm_crtc_mask(crtc);
4379 intel_crtc->wm.active.skl = cstate->wm.skl.optimal;
4380 }
4381 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004382
Matt Roper279e99d2016-05-12 07:06:02 -07004383 if (dev_priv->active_crtcs) {
4384 /* Fully recompute DDB on first atomic commit */
4385 dev_priv->wm.distrust_bios_wm = true;
4386 } else {
4387 /* Easy/common case; just sanitize DDB now if everything off */
4388 memset(ddb, 0, sizeof(*ddb));
4389 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004390}
4391
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004392static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4393{
4394 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004395 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004396 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004398 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004399 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004400 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004401 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004402 [PIPE_A] = WM0_PIPEA_ILK,
4403 [PIPE_B] = WM0_PIPEB_ILK,
4404 [PIPE_C] = WM0_PIPEC_IVB,
4405 };
4406
4407 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004408 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004409 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004410
Ville Syrjälä15606532016-05-13 17:55:17 +03004411 memset(active, 0, sizeof(*active));
4412
Matt Roper3ef00282015-03-09 10:19:24 -07004413 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004414
4415 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004416 u32 tmp = hw->wm_pipe[pipe];
4417
4418 /*
4419 * For active pipes LP0 watermark is marked as
4420 * enabled, and LP1+ watermaks as disabled since
4421 * we can't really reverse compute them in case
4422 * multiple pipes are active.
4423 */
4424 active->wm[0].enable = true;
4425 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4426 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4427 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4428 active->linetime = hw->wm_linetime[pipe];
4429 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004430 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004431
4432 /*
4433 * For inactive pipes, all watermark levels
4434 * should be marked as enabled but zeroed,
4435 * which is what we'd compute them to.
4436 */
4437 for (level = 0; level <= max_level; level++)
4438 active->wm[level].enable = true;
4439 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004440
4441 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004442}
4443
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004444#define _FW_WM(value, plane) \
4445 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4446#define _FW_WM_VLV(value, plane) \
4447 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4448
4449static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4450 struct vlv_wm_values *wm)
4451{
4452 enum pipe pipe;
4453 uint32_t tmp;
4454
4455 for_each_pipe(dev_priv, pipe) {
4456 tmp = I915_READ(VLV_DDL(pipe));
4457
4458 wm->ddl[pipe].primary =
4459 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4460 wm->ddl[pipe].cursor =
4461 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4462 wm->ddl[pipe].sprite[0] =
4463 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4464 wm->ddl[pipe].sprite[1] =
4465 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4466 }
4467
4468 tmp = I915_READ(DSPFW1);
4469 wm->sr.plane = _FW_WM(tmp, SR);
4470 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4471 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4472 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4473
4474 tmp = I915_READ(DSPFW2);
4475 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4476 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4477 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4478
4479 tmp = I915_READ(DSPFW3);
4480 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4481
4482 if (IS_CHERRYVIEW(dev_priv)) {
4483 tmp = I915_READ(DSPFW7_CHV);
4484 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4485 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4486
4487 tmp = I915_READ(DSPFW8_CHV);
4488 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4489 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4490
4491 tmp = I915_READ(DSPFW9_CHV);
4492 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4493 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4494
4495 tmp = I915_READ(DSPHOWM);
4496 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4497 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4498 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4499 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4500 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4501 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4502 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4503 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4504 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4505 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4506 } else {
4507 tmp = I915_READ(DSPFW7);
4508 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4509 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4510
4511 tmp = I915_READ(DSPHOWM);
4512 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4513 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4514 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4515 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4516 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4517 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4518 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4519 }
4520}
4521
4522#undef _FW_WM
4523#undef _FW_WM_VLV
4524
4525void vlv_wm_get_hw_state(struct drm_device *dev)
4526{
4527 struct drm_i915_private *dev_priv = to_i915(dev);
4528 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4529 struct intel_plane *plane;
4530 enum pipe pipe;
4531 u32 val;
4532
4533 vlv_read_wm_values(dev_priv, wm);
4534
4535 for_each_intel_plane(dev, plane) {
4536 switch (plane->base.type) {
4537 int sprite;
4538 case DRM_PLANE_TYPE_CURSOR:
4539 plane->wm.fifo_size = 63;
4540 break;
4541 case DRM_PLANE_TYPE_PRIMARY:
4542 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4543 break;
4544 case DRM_PLANE_TYPE_OVERLAY:
4545 sprite = plane->plane;
4546 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4547 break;
4548 }
4549 }
4550
4551 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4552 wm->level = VLV_WM_LEVEL_PM2;
4553
4554 if (IS_CHERRYVIEW(dev_priv)) {
4555 mutex_lock(&dev_priv->rps.hw_lock);
4556
4557 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4558 if (val & DSP_MAXFIFO_PM5_ENABLE)
4559 wm->level = VLV_WM_LEVEL_PM5;
4560
Ville Syrjälä58590c12015-09-08 21:05:12 +03004561 /*
4562 * If DDR DVFS is disabled in the BIOS, Punit
4563 * will never ack the request. So if that happens
4564 * assume we don't have to enable/disable DDR DVFS
4565 * dynamically. To test that just set the REQ_ACK
4566 * bit to poke the Punit, but don't change the
4567 * HIGH/LOW bits so that we don't actually change
4568 * the current state.
4569 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004570 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004571 val |= FORCE_DDR_FREQ_REQ_ACK;
4572 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4573
4574 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4575 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4576 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4577 "assuming DDR DVFS is disabled\n");
4578 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4579 } else {
4580 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4581 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4582 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4583 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004584
4585 mutex_unlock(&dev_priv->rps.hw_lock);
4586 }
4587
4588 for_each_pipe(dev_priv, pipe)
4589 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4590 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4591 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4592
4593 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4594 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4595}
4596
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004597void ilk_wm_get_hw_state(struct drm_device *dev)
4598{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004599 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004600 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004601 struct drm_crtc *crtc;
4602
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004603 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004604 ilk_pipe_wm_get_hw_state(crtc);
4605
4606 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4607 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4608 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4609
4610 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004611 if (INTEL_INFO(dev)->gen >= 7) {
4612 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4613 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4614 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004615
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004616 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004617 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4618 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004619 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004620 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4621 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004622
4623 hw->enable_fbc_wm =
4624 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4625}
4626
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004627/**
4628 * intel_update_watermarks - update FIFO watermark values based on current modes
4629 *
4630 * Calculate watermark values for the various WM regs based on current mode
4631 * and plane configuration.
4632 *
4633 * There are several cases to deal with here:
4634 * - normal (i.e. non-self-refresh)
4635 * - self-refresh (SR) mode
4636 * - lines are large relative to FIFO size (buffer can hold up to 2)
4637 * - lines are small relative to FIFO size (buffer can hold more than 2
4638 * lines), so need to account for TLB latency
4639 *
4640 * The normal calculation is:
4641 * watermark = dotclock * bytes per pixel * latency
4642 * where latency is platform & configuration dependent (we assume pessimal
4643 * values here).
4644 *
4645 * The SR calculation is:
4646 * watermark = (trunc(latency/line time)+1) * surface width *
4647 * bytes per pixel
4648 * where
4649 * line time = htotal / dotclock
4650 * surface width = hdisplay for normal plane and 64 for cursor
4651 * and latency is assumed to be high, as above.
4652 *
4653 * The final value programmed to the register should always be rounded up,
4654 * and include an extra 2 entries to account for clock crossings.
4655 *
4656 * We don't use the sprite, so we can ignore that. And on Crestline we have
4657 * to set the non-SR watermarks to 8.
4658 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004659void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004660{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004661 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004662
4663 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004664 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004665}
4666
Jani Nikulae2828912016-01-18 09:19:47 +02004667/*
Daniel Vetter92703882012-08-09 16:46:01 +02004668 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004669 */
4670DEFINE_SPINLOCK(mchdev_lock);
4671
4672/* Global for IPS driver to get at the current i915 device. Protected by
4673 * mchdev_lock. */
4674static struct drm_i915_private *i915_mch_dev;
4675
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004676bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004677{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004678 u16 rgvswctl;
4679
Daniel Vetter92703882012-08-09 16:46:01 +02004680 assert_spin_locked(&mchdev_lock);
4681
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004682 rgvswctl = I915_READ16(MEMSWCTL);
4683 if (rgvswctl & MEMCTL_CMD_STS) {
4684 DRM_DEBUG("gpu busy, RCS change rejected\n");
4685 return false; /* still busy with another command */
4686 }
4687
4688 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4689 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4690 I915_WRITE16(MEMSWCTL, rgvswctl);
4691 POSTING_READ16(MEMSWCTL);
4692
4693 rgvswctl |= MEMCTL_CMD_STS;
4694 I915_WRITE16(MEMSWCTL, rgvswctl);
4695
4696 return true;
4697}
4698
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004699static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004700{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004701 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004702 u8 fmax, fmin, fstart, vstart;
4703
Daniel Vetter92703882012-08-09 16:46:01 +02004704 spin_lock_irq(&mchdev_lock);
4705
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004706 rgvmodectl = I915_READ(MEMMODECTL);
4707
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004708 /* Enable temp reporting */
4709 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4710 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4711
4712 /* 100ms RC evaluation intervals */
4713 I915_WRITE(RCUPEI, 100000);
4714 I915_WRITE(RCDNEI, 100000);
4715
4716 /* Set max/min thresholds to 90ms and 80ms respectively */
4717 I915_WRITE(RCBMAXAVG, 90000);
4718 I915_WRITE(RCBMINAVG, 80000);
4719
4720 I915_WRITE(MEMIHYST, 1);
4721
4722 /* Set up min, max, and cur for interrupt handling */
4723 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4724 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4725 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4726 MEMMODE_FSTART_SHIFT;
4727
Ville Syrjälä616847e2015-09-18 20:03:19 +03004728 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004729 PXVFREQ_PX_SHIFT;
4730
Daniel Vetter20e4d402012-08-08 23:35:39 +02004731 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4732 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004733
Daniel Vetter20e4d402012-08-08 23:35:39 +02004734 dev_priv->ips.max_delay = fstart;
4735 dev_priv->ips.min_delay = fmin;
4736 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004737
4738 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4739 fmax, fmin, fstart);
4740
4741 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4742
4743 /*
4744 * Interrupts will be enabled in ironlake_irq_postinstall
4745 */
4746
4747 I915_WRITE(VIDSTART, vstart);
4748 POSTING_READ(VIDSTART);
4749
4750 rgvmodectl |= MEMMODE_SWMODE_EN;
4751 I915_WRITE(MEMMODECTL, rgvmodectl);
4752
Daniel Vetter92703882012-08-09 16:46:01 +02004753 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004754 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004755 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004756
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004757 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004758
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004759 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4760 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004761 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004762 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004763 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004764
4765 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004766}
4767
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004768static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004769{
Daniel Vetter92703882012-08-09 16:46:01 +02004770 u16 rgvswctl;
4771
4772 spin_lock_irq(&mchdev_lock);
4773
4774 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004775
4776 /* Ack interrupts, disable EFC interrupt */
4777 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4778 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4779 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4780 I915_WRITE(DEIIR, DE_PCU_EVENT);
4781 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4782
4783 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004784 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004785 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004786 rgvswctl |= MEMCTL_CMD_STS;
4787 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004788 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004789
Daniel Vetter92703882012-08-09 16:46:01 +02004790 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004791}
4792
Daniel Vetteracbe9472012-07-26 11:50:05 +02004793/* There's a funny hw issue where the hw returns all 0 when reading from
4794 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4795 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4796 * all limits and the gpu stuck at whatever frequency it is at atm).
4797 */
Akash Goel74ef1172015-03-06 11:07:19 +05304798static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004799{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004800 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004801
Daniel Vetter20b46e52012-07-26 11:16:14 +02004802 /* Only set the down limit when we've reached the lowest level to avoid
4803 * getting more interrupts, otherwise leave this clear. This prevents a
4804 * race in the hw when coming out of rc6: There's a tiny window where
4805 * the hw runs at the minimal clock before selecting the desired
4806 * frequency, if the down threshold expires in that window we will not
4807 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004808 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304809 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4810 if (val <= dev_priv->rps.min_freq_softlimit)
4811 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4812 } else {
4813 limits = dev_priv->rps.max_freq_softlimit << 24;
4814 if (val <= dev_priv->rps.min_freq_softlimit)
4815 limits |= dev_priv->rps.min_freq_softlimit << 16;
4816 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004817
4818 return limits;
4819}
4820
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004821static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4822{
4823 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304824 u32 threshold_up = 0, threshold_down = 0; /* in % */
4825 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004826
4827 new_power = dev_priv->rps.power;
4828 switch (dev_priv->rps.power) {
4829 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004830 if (val > dev_priv->rps.efficient_freq + 1 &&
4831 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004832 new_power = BETWEEN;
4833 break;
4834
4835 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004836 if (val <= dev_priv->rps.efficient_freq &&
4837 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004838 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004839 else if (val >= dev_priv->rps.rp0_freq &&
4840 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004841 new_power = HIGH_POWER;
4842 break;
4843
4844 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004845 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4846 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004847 new_power = BETWEEN;
4848 break;
4849 }
4850 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004851 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004852 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004853 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004854 new_power = HIGH_POWER;
4855 if (new_power == dev_priv->rps.power)
4856 return;
4857
4858 /* Note the units here are not exactly 1us, but 1280ns. */
4859 switch (new_power) {
4860 case LOW_POWER:
4861 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304862 ei_up = 16000;
4863 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004864
4865 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304866 ei_down = 32000;
4867 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004868 break;
4869
4870 case BETWEEN:
4871 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304872 ei_up = 13000;
4873 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004874
4875 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304876 ei_down = 32000;
4877 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004878 break;
4879
4880 case HIGH_POWER:
4881 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304882 ei_up = 10000;
4883 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004884
4885 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304886 ei_down = 32000;
4887 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004888 break;
4889 }
4890
Akash Goel8a586432015-03-06 11:07:18 +05304891 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004892 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304893 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004894 GT_INTERVAL_FROM_US(dev_priv,
4895 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304896
4897 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004898 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304899 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004900 GT_INTERVAL_FROM_US(dev_priv,
4901 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304902
Chris Wilsona72b5622016-07-02 15:35:59 +01004903 I915_WRITE(GEN6_RP_CONTROL,
4904 GEN6_RP_MEDIA_TURBO |
4905 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4906 GEN6_RP_MEDIA_IS_GFX |
4907 GEN6_RP_ENABLE |
4908 GEN6_RP_UP_BUSY_AVG |
4909 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304910
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004911 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004912 dev_priv->rps.up_threshold = threshold_up;
4913 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004914 dev_priv->rps.last_adj = 0;
4915}
4916
Chris Wilson2876ce72014-03-28 08:03:34 +00004917static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4918{
4919 u32 mask = 0;
4920
4921 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004922 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004923 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004924 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004925
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004926 mask &= dev_priv->pm_rps_events;
4927
Imre Deak59d02a12014-12-19 19:33:26 +02004928 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004929}
4930
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004931/* gen6_set_rps is called to update the frequency request, but should also be
4932 * called when the range (min_delay and max_delay) is modified so that we can
4933 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004934static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004935{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304936 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004937 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304938 return;
4939
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004940 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004941 WARN_ON(val > dev_priv->rps.max_freq);
4942 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004943
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004944 /* min/max delay may still have been modified so be sure to
4945 * write the limits value.
4946 */
4947 if (val != dev_priv->rps.cur_freq) {
4948 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004949
Chris Wilsondc979972016-05-10 14:10:04 +01004950 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304951 I915_WRITE(GEN6_RPNSWREQ,
4952 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004953 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004954 I915_WRITE(GEN6_RPNSWREQ,
4955 HSW_FREQUENCY(val));
4956 else
4957 I915_WRITE(GEN6_RPNSWREQ,
4958 GEN6_FREQUENCY(val) |
4959 GEN6_OFFSET(0) |
4960 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004961 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004962
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004963 /* Make sure we continue to get interrupts
4964 * until we hit the minimum or maximum frequencies.
4965 */
Akash Goel74ef1172015-03-06 11:07:19 +05304966 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004967 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004968
Ben Widawskyd5570a72012-09-07 19:43:41 -07004969 POSTING_READ(GEN6_RPNSWREQ);
4970
Ben Widawskyb39fb292014-03-19 18:31:11 -07004971 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004972 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004973}
4974
Chris Wilsondc979972016-05-10 14:10:04 +01004975static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004976{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004977 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004978 WARN_ON(val > dev_priv->rps.max_freq);
4979 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004980
Chris Wilsondc979972016-05-10 14:10:04 +01004981 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004982 "Odd GPU freq value\n"))
4983 val &= ~1;
4984
Deepak Scd25dd52015-07-10 18:31:40 +05304985 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4986
Chris Wilson8fb55192015-04-07 16:20:28 +01004987 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004988 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004989 if (!IS_CHERRYVIEW(dev_priv))
4990 gen6_set_rps_thresholds(dev_priv, val);
4991 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004992
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004993 dev_priv->rps.cur_freq = val;
4994 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4995}
4996
Deepak Sa7f6e232015-05-09 18:04:44 +05304997/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304998 *
4999 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305000 * 1. Forcewake Media well.
5001 * 2. Request idle freq.
5002 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305003*/
5004static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5005{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005006 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305007
Chris Wilsonaed242f2015-03-18 09:48:21 +00005008 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305009 return;
5010
Deepak Sa7f6e232015-05-09 18:04:44 +05305011 /* Wake up the media well, as that takes a lot less
5012 * power than the Render well. */
5013 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005014 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305015 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305016}
5017
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005018void gen6_rps_busy(struct drm_i915_private *dev_priv)
5019{
5020 mutex_lock(&dev_priv->rps.hw_lock);
5021 if (dev_priv->rps.enabled) {
5022 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5023 gen6_rps_reset_ei(dev_priv);
5024 I915_WRITE(GEN6_PMINTRMSK,
5025 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005026
Chris Wilsonc33d2472016-07-04 08:08:36 +01005027 gen6_enable_rps_interrupts(dev_priv);
5028
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005029 /* Ensure we start at the user's desired frequency */
5030 intel_set_rps(dev_priv,
5031 clamp(dev_priv->rps.cur_freq,
5032 dev_priv->rps.min_freq_softlimit,
5033 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005034 }
5035 mutex_unlock(&dev_priv->rps.hw_lock);
5036}
5037
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005038void gen6_rps_idle(struct drm_i915_private *dev_priv)
5039{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005040 /* Flush our bottom-half so that it does not race with us
5041 * setting the idle frequency and so that it is bounded by
5042 * our rpm wakeref. And then disable the interrupts to stop any
5043 * futher RPS reclocking whilst we are asleep.
5044 */
5045 gen6_disable_rps_interrupts(dev_priv);
5046
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005047 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005048 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005049 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305050 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005051 else
Chris Wilsondc979972016-05-10 14:10:04 +01005052 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005053 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005054 I915_WRITE(GEN6_PMINTRMSK,
5055 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005056 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005057 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005058
Chris Wilson8d3afd72015-05-21 21:01:47 +01005059 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005060 while (!list_empty(&dev_priv->rps.clients))
5061 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005062 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005063}
5064
Chris Wilson1854d5c2015-04-07 16:20:32 +01005065void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005066 struct intel_rps_client *rps,
5067 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005068{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005069 /* This is intentionally racy! We peek at the state here, then
5070 * validate inside the RPS worker.
5071 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005072 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005073 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005074 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005075 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005076
Chris Wilsone61b9952015-04-27 13:41:24 +01005077 /* Force a RPS boost (and don't count it against the client) if
5078 * the GPU is severely congested.
5079 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005080 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005081 rps = NULL;
5082
Chris Wilson8d3afd72015-05-21 21:01:47 +01005083 spin_lock(&dev_priv->rps.client_lock);
5084 if (rps == NULL || list_empty(&rps->link)) {
5085 spin_lock_irq(&dev_priv->irq_lock);
5086 if (dev_priv->rps.interrupts_enabled) {
5087 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005088 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005089 }
5090 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005091
Chris Wilson2e1b8732015-04-27 13:41:22 +01005092 if (rps != NULL) {
5093 list_add(&rps->link, &dev_priv->rps.clients);
5094 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005095 } else
5096 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005097 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005098 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005099}
5100
Chris Wilsondc979972016-05-10 14:10:04 +01005101void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005102{
Chris Wilsondc979972016-05-10 14:10:04 +01005103 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5104 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005105 else
Chris Wilsondc979972016-05-10 14:10:04 +01005106 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005107}
5108
Chris Wilsondc979972016-05-10 14:10:04 +01005109static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005110{
Zhe Wang20e49362014-11-04 17:07:05 +00005111 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005112 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005113}
5114
Chris Wilsondc979972016-05-10 14:10:04 +01005115static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305116{
Akash Goel2030d682016-04-23 00:05:45 +05305117 I915_WRITE(GEN6_RP_CONTROL, 0);
5118}
5119
Chris Wilsondc979972016-05-10 14:10:04 +01005120static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005121{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005122 I915_WRITE(GEN6_RC_CONTROL, 0);
5123 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305124 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005125}
5126
Chris Wilsondc979972016-05-10 14:10:04 +01005127static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305128{
Deepak S38807742014-05-23 21:00:15 +05305129 I915_WRITE(GEN6_RC_CONTROL, 0);
5130}
5131
Chris Wilsondc979972016-05-10 14:10:04 +01005132static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005133{
Deepak S98a2e5f2014-08-18 10:35:27 -07005134 /* we're doing forcewake before Disabling RC6,
5135 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005136 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005137
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005138 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005139
Mika Kuoppala59bad942015-01-16 11:34:40 +02005140 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005141}
5142
Chris Wilsondc979972016-05-10 14:10:04 +01005143static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005144{
Chris Wilsondc979972016-05-10 14:10:04 +01005145 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005146 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5147 mode = GEN6_RC_CTL_RC6_ENABLE;
5148 else
5149 mode = 0;
5150 }
Chris Wilsondc979972016-05-10 14:10:04 +01005151 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005152 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5153 "RC6 %s RC6p %s RC6pp %s\n",
5154 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5155 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5156 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005157
5158 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005159 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5160 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005161}
5162
Chris Wilsondc979972016-05-10 14:10:04 +01005163static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305164{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005165 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305166 bool enable_rc6 = true;
5167 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005168 u32 rc_ctl;
5169 int rc_sw_target;
5170
5171 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5172 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5173 RC_SW_TARGET_STATE_SHIFT;
5174 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5175 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5176 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5177 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5178 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305179
5180 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005181 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305182 enable_rc6 = false;
5183 }
5184
5185 /*
5186 * The exact context size is not known for BXT, so assume a page size
5187 * for this check.
5188 */
5189 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005190 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5191 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5192 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005193 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305194 enable_rc6 = false;
5195 }
5196
5197 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5198 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5199 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5200 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005201 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305202 enable_rc6 = false;
5203 }
5204
Imre Deakfc619842016-06-29 19:13:55 +03005205 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5206 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5207 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5208 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5209 enable_rc6 = false;
5210 }
5211
5212 if (!I915_READ(GEN6_GFXPAUSE)) {
5213 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5214 enable_rc6 = false;
5215 }
5216
5217 if (!I915_READ(GEN8_MISC_CTRL0)) {
5218 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305219 enable_rc6 = false;
5220 }
5221
5222 return enable_rc6;
5223}
5224
Chris Wilsondc979972016-05-10 14:10:04 +01005225int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005226{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005227 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005228 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005229 return 0;
5230
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305231 if (!enable_rc6)
5232 return 0;
5233
Chris Wilsondc979972016-05-10 14:10:04 +01005234 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305235 DRM_INFO("RC6 disabled by BIOS\n");
5236 return 0;
5237 }
5238
Daniel Vetter456470e2012-08-08 23:35:40 +02005239 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005240 if (enable_rc6 >= 0) {
5241 int mask;
5242
Chris Wilsondc979972016-05-10 14:10:04 +01005243 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005244 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5245 INTEL_RC6pp_ENABLE;
5246 else
5247 mask = INTEL_RC6_ENABLE;
5248
5249 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005250 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5251 "(requested %d, valid %d)\n",
5252 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005253
5254 return enable_rc6 & mask;
5255 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005256
Chris Wilsondc979972016-05-10 14:10:04 +01005257 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005258 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005259
5260 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005261}
5262
Chris Wilsondc979972016-05-10 14:10:04 +01005263static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005264{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005265 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005266
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005267 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005268 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005269 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005270 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5271 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5272 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5273 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005274 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005275 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5276 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5277 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5278 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005279 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005280 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005281
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005282 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005283 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5284 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005285 u32 ddcc_status = 0;
5286
5287 if (sandybridge_pcode_read(dev_priv,
5288 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5289 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005290 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005291 clamp_t(u8,
5292 ((ddcc_status >> 8) & 0xff),
5293 dev_priv->rps.min_freq,
5294 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005295 }
5296
Chris Wilsondc979972016-05-10 14:10:04 +01005297 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305298 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005299 * the natural hardware unit for SKL
5300 */
Akash Goelc5e06882015-06-29 14:50:19 +05305301 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5302 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5303 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5304 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5305 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5306 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005307}
5308
Chris Wilson3a45b052016-07-13 09:10:32 +01005309static void reset_rps(struct drm_i915_private *dev_priv,
5310 void (*set)(struct drm_i915_private *, u8))
5311{
5312 u8 freq = dev_priv->rps.cur_freq;
5313
5314 /* force a reset */
5315 dev_priv->rps.power = -1;
5316 dev_priv->rps.cur_freq = -1;
5317
5318 set(dev_priv, freq);
5319}
5320
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005321/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005322static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005323{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005324 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5325
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305326 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005327 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305328 /*
5329 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5330 * clear out the Control register just to avoid inconsitency
5331 * with debugfs interface, which will show Turbo as enabled
5332 * only and that is not expected by the User after adding the
5333 * WaGsvDisableTurbo. Apart from this there is no problem even
5334 * if the Turbo is left enabled in the Control register, as the
5335 * Up/Down interrupts would remain masked.
5336 */
Chris Wilsondc979972016-05-10 14:10:04 +01005337 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305338 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5339 return;
5340 }
5341
Akash Goel0beb0592015-03-06 11:07:20 +05305342 /* Program defaults and thresholds for RPS*/
5343 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5344 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005345
Akash Goel0beb0592015-03-06 11:07:20 +05305346 /* 1 second timeout*/
5347 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5348 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5349
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005350 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005351
Akash Goel0beb0592015-03-06 11:07:20 +05305352 /* Leaning on the below call to gen6_set_rps to program/setup the
5353 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5354 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005355 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005356
5357 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5358}
5359
Chris Wilsondc979972016-05-10 14:10:04 +01005360static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005361{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005362 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305363 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005364 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005365
5366 /* 1a: Software RC state - RC0 */
5367 I915_WRITE(GEN6_RC_STATE, 0);
5368
5369 /* 1b: Get forcewake during program sequence. Although the driver
5370 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005371 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005372
5373 /* 2a: Disable RC states. */
5374 I915_WRITE(GEN6_RC_CONTROL, 0);
5375
5376 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305377
5378 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005379 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305380 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5381 else
5382 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005383 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5384 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305385 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005386 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305387
Dave Gordon1a3d1892016-05-13 15:36:30 +01005388 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305389 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5390
Zhe Wang20e49362014-11-04 17:07:05 +00005391 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005392
Zhe Wang38c23522015-01-20 12:23:04 +00005393 /* 2c: Program Coarse Power Gating Policies. */
5394 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5395 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5396
Zhe Wang20e49362014-11-04 17:07:05 +00005397 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005398 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005399 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005400 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005401 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005402 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305403 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305404 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5405 GEN7_RC_CTL_TO_MODE |
5406 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305407 } else {
5408 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305409 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5410 GEN6_RC_CTL_EI_MODE(1) |
5411 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305412 }
Zhe Wang20e49362014-11-04 17:07:05 +00005413
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305414 /*
5415 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305416 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305417 */
Chris Wilsondc979972016-05-10 14:10:04 +01005418 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305419 I915_WRITE(GEN9_PG_ENABLE, 0);
5420 else
5421 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5422 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005423
Mika Kuoppala59bad942015-01-16 11:34:40 +02005424 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005425}
5426
Chris Wilsondc979972016-05-10 14:10:04 +01005427static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005428{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005429 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305430 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005431 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005432
5433 /* 1a: Software RC state - RC0 */
5434 I915_WRITE(GEN6_RC_STATE, 0);
5435
5436 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5437 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005438 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005439
5440 /* 2a: Disable RC states. */
5441 I915_WRITE(GEN6_RC_CONTROL, 0);
5442
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005443 /* 2b: Program RC6 thresholds.*/
5444 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5445 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5446 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305447 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005448 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005449 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005450 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005451 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5452 else
5453 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005454
5455 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005456 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005457 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005458 intel_print_rc6_info(dev_priv, rc6_mask);
5459 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005460 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5461 GEN7_RC_CTL_TO_MODE |
5462 rc6_mask);
5463 else
5464 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5465 GEN6_RC_CTL_EI_MODE(1) |
5466 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005467
5468 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005469 I915_WRITE(GEN6_RPNSWREQ,
5470 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5471 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5472 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005473 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5474 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005475
Daniel Vetter7526ed72014-09-29 15:07:19 +02005476 /* Docs recommend 900MHz, and 300 MHz respectively */
5477 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5478 dev_priv->rps.max_freq_softlimit << 24 |
5479 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005480
Daniel Vetter7526ed72014-09-29 15:07:19 +02005481 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5482 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5483 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5484 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005485
Daniel Vetter7526ed72014-09-29 15:07:19 +02005486 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005487
5488 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005489 I915_WRITE(GEN6_RP_CONTROL,
5490 GEN6_RP_MEDIA_TURBO |
5491 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5492 GEN6_RP_MEDIA_IS_GFX |
5493 GEN6_RP_ENABLE |
5494 GEN6_RP_UP_BUSY_AVG |
5495 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005496
Daniel Vetter7526ed72014-09-29 15:07:19 +02005497 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005498
Chris Wilson3a45b052016-07-13 09:10:32 +01005499 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005500
Mika Kuoppala59bad942015-01-16 11:34:40 +02005501 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005502}
5503
Chris Wilsondc979972016-05-10 14:10:04 +01005504static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005505{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005506 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305507 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005508 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005509 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005510 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005511 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005512
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005513 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005514
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005515 /* Here begins a magic sequence of register writes to enable
5516 * auto-downclocking.
5517 *
5518 * Perhaps there might be some value in exposing these to
5519 * userspace...
5520 */
5521 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005522
5523 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005524 gtfifodbg = I915_READ(GTFIFODBG);
5525 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005526 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5527 I915_WRITE(GTFIFODBG, gtfifodbg);
5528 }
5529
Mika Kuoppala59bad942015-01-16 11:34:40 +02005530 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005531
5532 /* disable the counters and set deterministic thresholds */
5533 I915_WRITE(GEN6_RC_CONTROL, 0);
5534
5535 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5536 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5537 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5538 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5539 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5540
Akash Goel3b3f1652016-10-13 22:44:48 +05305541 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005542 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005543
5544 I915_WRITE(GEN6_RC_SLEEP, 0);
5545 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005546 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005547 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5548 else
5549 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005550 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005551 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5552
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005553 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005554 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005555 if (rc6_mode & INTEL_RC6_ENABLE)
5556 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5557
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005558 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005559 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005560 if (rc6_mode & INTEL_RC6p_ENABLE)
5561 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005562
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005563 if (rc6_mode & INTEL_RC6pp_ENABLE)
5564 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5565 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005566
Chris Wilsondc979972016-05-10 14:10:04 +01005567 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005568
5569 I915_WRITE(GEN6_RC_CONTROL,
5570 rc6_mask |
5571 GEN6_RC_CTL_EI_MODE(1) |
5572 GEN6_RC_CTL_HW_ENABLE);
5573
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005574 /* Power down if completely idle for over 50ms */
5575 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005576 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005577
Ben Widawsky42c05262012-09-26 10:34:00 -07005578 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005579 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005580 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005581
Chris Wilson3a45b052016-07-13 09:10:32 +01005582 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005583
Ben Widawsky31643d52012-09-26 10:34:01 -07005584 rc6vids = 0;
5585 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005586 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005587 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005588 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005589 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5590 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5591 rc6vids &= 0xffff00;
5592 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5593 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5594 if (ret)
5595 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5596 }
5597
Mika Kuoppala59bad942015-01-16 11:34:40 +02005598 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005599}
5600
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005601static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005602{
5603 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005604 unsigned int gpu_freq;
5605 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305606 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005607 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005608 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005609
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005610 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005611
Ben Widawskyeda79642013-10-07 17:15:48 -03005612 policy = cpufreq_cpu_get(0);
5613 if (policy) {
5614 max_ia_freq = policy->cpuinfo.max_freq;
5615 cpufreq_cpu_put(policy);
5616 } else {
5617 /*
5618 * Default to measured freq if none found, PCU will ensure we
5619 * don't go over
5620 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005621 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005622 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005623
5624 /* Convert from kHz to MHz */
5625 max_ia_freq /= 1000;
5626
Ben Widawsky153b4b952013-10-22 22:05:09 -07005627 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005628 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5629 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005630
Chris Wilsondc979972016-05-10 14:10:04 +01005631 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305632 /* Convert GT frequency to 50 HZ units */
5633 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5634 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5635 } else {
5636 min_gpu_freq = dev_priv->rps.min_freq;
5637 max_gpu_freq = dev_priv->rps.max_freq;
5638 }
5639
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005640 /*
5641 * For each potential GPU frequency, load a ring frequency we'd like
5642 * to use for memory access. We do this by specifying the IA frequency
5643 * the PCU should use as a reference to determine the ring frequency.
5644 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305645 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5646 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005647 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005648
Chris Wilsondc979972016-05-10 14:10:04 +01005649 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305650 /*
5651 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5652 * No floor required for ring frequency on SKL.
5653 */
5654 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005655 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005656 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5657 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005658 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005659 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005660 ring_freq = max(min_ring_freq, ring_freq);
5661 /* leave ia_freq as the default, chosen by cpufreq */
5662 } else {
5663 /* On older processors, there is no separate ring
5664 * clock domain, so in order to boost the bandwidth
5665 * of the ring, we need to upclock the CPU (ia_freq).
5666 *
5667 * For GPU frequencies less than 750MHz,
5668 * just use the lowest ring freq.
5669 */
5670 if (gpu_freq < min_freq)
5671 ia_freq = 800;
5672 else
5673 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5674 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5675 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005676
Ben Widawsky42c05262012-09-26 10:34:00 -07005677 sandybridge_pcode_write(dev_priv,
5678 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005679 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5680 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5681 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005682 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005683}
5684
Ville Syrjälä03af2042014-06-28 02:03:53 +03005685static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305686{
5687 u32 val, rp0;
5688
Jani Nikula5b5929c2015-10-07 11:17:46 +03005689 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305690
Imre Deak43b67992016-08-31 19:13:02 +03005691 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005692 case 8:
5693 /* (2 * 4) config */
5694 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5695 break;
5696 case 12:
5697 /* (2 * 6) config */
5698 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5699 break;
5700 case 16:
5701 /* (2 * 8) config */
5702 default:
5703 /* Setting (2 * 8) Min RP0 for any other combination */
5704 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5705 break;
Deepak S095acd52015-01-17 11:05:59 +05305706 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005707
5708 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5709
Deepak S2b6b3a02014-05-27 15:59:30 +05305710 return rp0;
5711}
5712
5713static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5714{
5715 u32 val, rpe;
5716
5717 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5718 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5719
5720 return rpe;
5721}
5722
Deepak S7707df42014-07-12 18:46:14 +05305723static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5724{
5725 u32 val, rp1;
5726
Jani Nikula5b5929c2015-10-07 11:17:46 +03005727 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5728 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5729
Deepak S7707df42014-07-12 18:46:14 +05305730 return rp1;
5731}
5732
Deepak Sf8f2b002014-07-10 13:16:21 +05305733static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5734{
5735 u32 val, rp1;
5736
5737 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5738
5739 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5740
5741 return rp1;
5742}
5743
Ville Syrjälä03af2042014-06-28 02:03:53 +03005744static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005745{
5746 u32 val, rp0;
5747
Jani Nikula64936252013-05-22 15:36:20 +03005748 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005749
5750 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5751 /* Clamp to max */
5752 rp0 = min_t(u32, rp0, 0xea);
5753
5754 return rp0;
5755}
5756
5757static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5758{
5759 u32 val, rpe;
5760
Jani Nikula64936252013-05-22 15:36:20 +03005761 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005762 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005763 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005764 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5765
5766 return rpe;
5767}
5768
Ville Syrjälä03af2042014-06-28 02:03:53 +03005769static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005770{
Imre Deak36146032014-12-04 18:39:35 +02005771 u32 val;
5772
5773 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5774 /*
5775 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5776 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5777 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5778 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5779 * to make sure it matches what Punit accepts.
5780 */
5781 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005782}
5783
Imre Deakae484342014-03-31 15:10:44 +03005784/* Check that the pctx buffer wasn't move under us. */
5785static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5786{
5787 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5788
5789 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5790 dev_priv->vlv_pctx->stolen->start);
5791}
5792
Deepak S38807742014-05-23 21:00:15 +05305793
5794/* Check that the pcbr address is not empty. */
5795static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5796{
5797 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5798
5799 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5800}
5801
Chris Wilsondc979972016-05-10 14:10:04 +01005802static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305803{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005804 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005805 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305806 u32 pcbr;
5807 int pctx_size = 32*1024;
5808
Deepak S38807742014-05-23 21:00:15 +05305809 pcbr = I915_READ(VLV_PCBR);
5810 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005811 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305812 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005813 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305814
5815 pctx_paddr = (paddr & (~4095));
5816 I915_WRITE(VLV_PCBR, pctx_paddr);
5817 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005818
5819 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305820}
5821
Chris Wilsondc979972016-05-10 14:10:04 +01005822static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005823{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005824 struct drm_i915_gem_object *pctx;
5825 unsigned long pctx_paddr;
5826 u32 pcbr;
5827 int pctx_size = 24*1024;
5828
5829 pcbr = I915_READ(VLV_PCBR);
5830 if (pcbr) {
5831 /* BIOS set it up already, grab the pre-alloc'd space */
5832 int pcbr_offset;
5833
5834 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005835 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005836 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005837 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005838 pctx_size);
5839 goto out;
5840 }
5841
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005842 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5843
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005844 /*
5845 * From the Gunit register HAS:
5846 * The Gfx driver is expected to program this register and ensure
5847 * proper allocation within Gfx stolen memory. For example, this
5848 * register should be programmed such than the PCBR range does not
5849 * overlap with other ranges, such as the frame buffer, protected
5850 * memory, or any other relevant ranges.
5851 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005852 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005853 if (!pctx) {
5854 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005855 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005856 }
5857
5858 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5859 I915_WRITE(VLV_PCBR, pctx_paddr);
5860
5861out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005862 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005863 dev_priv->vlv_pctx = pctx;
5864}
5865
Chris Wilsondc979972016-05-10 14:10:04 +01005866static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005867{
Imre Deakae484342014-03-31 15:10:44 +03005868 if (WARN_ON(!dev_priv->vlv_pctx))
5869 return;
5870
Chris Wilson34911fd2016-07-20 13:31:54 +01005871 i915_gem_object_put_unlocked(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005872 dev_priv->vlv_pctx = NULL;
5873}
5874
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005875static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5876{
5877 dev_priv->rps.gpll_ref_freq =
5878 vlv_get_cck_clock(dev_priv, "GPLL ref",
5879 CCK_GPLL_CLOCK_CONTROL,
5880 dev_priv->czclk_freq);
5881
5882 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5883 dev_priv->rps.gpll_ref_freq);
5884}
5885
Chris Wilsondc979972016-05-10 14:10:04 +01005886static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005887{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005888 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005889
Chris Wilsondc979972016-05-10 14:10:04 +01005890 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005891
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005892 vlv_init_gpll_ref_freq(dev_priv);
5893
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005894 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5895 switch ((val >> 6) & 3) {
5896 case 0:
5897 case 1:
5898 dev_priv->mem_freq = 800;
5899 break;
5900 case 2:
5901 dev_priv->mem_freq = 1066;
5902 break;
5903 case 3:
5904 dev_priv->mem_freq = 1333;
5905 break;
5906 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005907 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005908
Imre Deak4e805192014-04-14 20:24:41 +03005909 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5910 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5911 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005912 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005913 dev_priv->rps.max_freq);
5914
5915 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5916 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005917 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005918 dev_priv->rps.efficient_freq);
5919
Deepak Sf8f2b002014-07-10 13:16:21 +05305920 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5921 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005922 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305923 dev_priv->rps.rp1_freq);
5924
Imre Deak4e805192014-04-14 20:24:41 +03005925 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5926 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005927 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005928 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005929}
5930
Chris Wilsondc979972016-05-10 14:10:04 +01005931static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305932{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005933 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305934
Chris Wilsondc979972016-05-10 14:10:04 +01005935 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305936
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005937 vlv_init_gpll_ref_freq(dev_priv);
5938
Ville Syrjäläa5805162015-05-26 20:42:30 +03005939 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005940 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005941 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005942
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005943 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005944 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005945 dev_priv->mem_freq = 2000;
5946 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005947 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005948 dev_priv->mem_freq = 1600;
5949 break;
5950 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005951 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005952
Deepak S2b6b3a02014-05-27 15:59:30 +05305953 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5954 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5955 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005956 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305957 dev_priv->rps.max_freq);
5958
5959 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5960 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005961 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305962 dev_priv->rps.efficient_freq);
5963
Deepak S7707df42014-07-12 18:46:14 +05305964 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5965 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005966 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305967 dev_priv->rps.rp1_freq);
5968
Deepak S5b7c91b2015-05-09 18:15:46 +05305969 /* PUnit validated range is only [RPe, RP0] */
5970 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305971 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005972 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305973 dev_priv->rps.min_freq);
5974
Ville Syrjälä1c147622014-08-18 14:42:43 +03005975 WARN_ONCE((dev_priv->rps.max_freq |
5976 dev_priv->rps.efficient_freq |
5977 dev_priv->rps.rp1_freq |
5978 dev_priv->rps.min_freq) & 1,
5979 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305980}
5981
Chris Wilsondc979972016-05-10 14:10:04 +01005982static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005983{
Chris Wilsondc979972016-05-10 14:10:04 +01005984 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005985}
5986
Chris Wilsondc979972016-05-10 14:10:04 +01005987static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305988{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005989 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305990 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305991 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305992
5993 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5994
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005995 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5996 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305997 if (gtfifodbg) {
5998 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5999 gtfifodbg);
6000 I915_WRITE(GTFIFODBG, gtfifodbg);
6001 }
6002
6003 cherryview_check_pctx(dev_priv);
6004
6005 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6006 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006007 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306008
Ville Syrjälä160614a2015-01-19 13:50:47 +02006009 /* Disable RC states. */
6010 I915_WRITE(GEN6_RC_CONTROL, 0);
6011
Deepak S38807742014-05-23 21:00:15 +05306012 /* 2a: Program RC6 thresholds.*/
6013 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6014 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6015 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6016
Akash Goel3b3f1652016-10-13 22:44:48 +05306017 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006018 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306019 I915_WRITE(GEN6_RC_SLEEP, 0);
6020
Deepak Sf4f71c72015-03-28 15:23:35 +05306021 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6022 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306023
6024 /* allows RC6 residency counter to work */
6025 I915_WRITE(VLV_COUNTER_CONTROL,
6026 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6027 VLV_MEDIA_RC6_COUNT_EN |
6028 VLV_RENDER_RC6_COUNT_EN));
6029
6030 /* For now we assume BIOS is allocating and populating the PCBR */
6031 pcbr = I915_READ(VLV_PCBR);
6032
Deepak S38807742014-05-23 21:00:15 +05306033 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006034 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6035 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006036 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306037
6038 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6039
Deepak S2b6b3a02014-05-27 15:59:30 +05306040 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006041 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306042 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6043 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6044 I915_WRITE(GEN6_RP_UP_EI, 66000);
6045 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6046
6047 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6048
6049 /* 5: Enable RPS */
6050 I915_WRITE(GEN6_RP_CONTROL,
6051 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006052 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306053 GEN6_RP_ENABLE |
6054 GEN6_RP_UP_BUSY_AVG |
6055 GEN6_RP_DOWN_IDLE_AVG);
6056
Deepak S3ef62342015-04-29 08:36:24 +05306057 /* Setting Fixed Bias */
6058 val = VLV_OVERRIDE_EN |
6059 VLV_SOC_TDP_EN |
6060 CHV_BIAS_CPU_50_SOC_50;
6061 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6062
Deepak S2b6b3a02014-05-27 15:59:30 +05306063 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6064
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006065 /* RPS code assumes GPLL is used */
6066 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6067
Jani Nikula742f4912015-09-03 11:16:09 +03006068 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306069 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6070
Chris Wilson3a45b052016-07-13 09:10:32 +01006071 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306072
Mika Kuoppala59bad942015-01-16 11:34:40 +02006073 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306074}
6075
Chris Wilsondc979972016-05-10 14:10:04 +01006076static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006077{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006078 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306079 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006080 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006081
6082 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6083
Imre Deakae484342014-03-31 15:10:44 +03006084 valleyview_check_pctx(dev_priv);
6085
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006086 gtfifodbg = I915_READ(GTFIFODBG);
6087 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006088 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6089 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006090 I915_WRITE(GTFIFODBG, gtfifodbg);
6091 }
6092
Deepak Sc8d9a592013-11-23 14:55:42 +05306093 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006094 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006095
Ville Syrjälä160614a2015-01-19 13:50:47 +02006096 /* Disable RC states. */
6097 I915_WRITE(GEN6_RC_CONTROL, 0);
6098
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006099 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006100 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6101 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6102 I915_WRITE(GEN6_RP_UP_EI, 66000);
6103 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6104
6105 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6106
6107 I915_WRITE(GEN6_RP_CONTROL,
6108 GEN6_RP_MEDIA_TURBO |
6109 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6110 GEN6_RP_MEDIA_IS_GFX |
6111 GEN6_RP_ENABLE |
6112 GEN6_RP_UP_BUSY_AVG |
6113 GEN6_RP_DOWN_IDLE_CONT);
6114
6115 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6116 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6117 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6118
Akash Goel3b3f1652016-10-13 22:44:48 +05306119 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006120 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006121
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006122 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006123
6124 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006125 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006126 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6127 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006128 VLV_MEDIA_RC6_COUNT_EN |
6129 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006130
Chris Wilsondc979972016-05-10 14:10:04 +01006131 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006132 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006133
Chris Wilsondc979972016-05-10 14:10:04 +01006134 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006135
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006136 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006137
Deepak S3ef62342015-04-29 08:36:24 +05306138 /* Setting Fixed Bias */
6139 val = VLV_OVERRIDE_EN |
6140 VLV_SOC_TDP_EN |
6141 VLV_BIAS_CPU_125_SOC_875;
6142 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6143
Jani Nikula64936252013-05-22 15:36:20 +03006144 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006145
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006146 /* RPS code assumes GPLL is used */
6147 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6148
Jani Nikula742f4912015-09-03 11:16:09 +03006149 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006150 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6151
Chris Wilson3a45b052016-07-13 09:10:32 +01006152 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006153
Mika Kuoppala59bad942015-01-16 11:34:40 +02006154 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006155}
6156
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006157static unsigned long intel_pxfreq(u32 vidfreq)
6158{
6159 unsigned long freq;
6160 int div = (vidfreq & 0x3f0000) >> 16;
6161 int post = (vidfreq & 0x3000) >> 12;
6162 int pre = (vidfreq & 0x7);
6163
6164 if (!pre)
6165 return 0;
6166
6167 freq = ((div * 133333) / ((1<<post) * pre));
6168
6169 return freq;
6170}
6171
Daniel Vettereb48eb02012-04-26 23:28:12 +02006172static const struct cparams {
6173 u16 i;
6174 u16 t;
6175 u16 m;
6176 u16 c;
6177} cparams[] = {
6178 { 1, 1333, 301, 28664 },
6179 { 1, 1066, 294, 24460 },
6180 { 1, 800, 294, 25192 },
6181 { 0, 1333, 276, 27605 },
6182 { 0, 1066, 276, 27605 },
6183 { 0, 800, 231, 23784 },
6184};
6185
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006186static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006187{
6188 u64 total_count, diff, ret;
6189 u32 count1, count2, count3, m = 0, c = 0;
6190 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6191 int i;
6192
Daniel Vetter02d71952012-08-09 16:44:54 +02006193 assert_spin_locked(&mchdev_lock);
6194
Daniel Vetter20e4d402012-08-08 23:35:39 +02006195 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006196
6197 /* Prevent division-by-zero if we are asking too fast.
6198 * Also, we don't get interesting results if we are polling
6199 * faster than once in 10ms, so just return the saved value
6200 * in such cases.
6201 */
6202 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006203 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006204
6205 count1 = I915_READ(DMIEC);
6206 count2 = I915_READ(DDREC);
6207 count3 = I915_READ(CSIEC);
6208
6209 total_count = count1 + count2 + count3;
6210
6211 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006212 if (total_count < dev_priv->ips.last_count1) {
6213 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006214 diff += total_count;
6215 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006216 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006217 }
6218
6219 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006220 if (cparams[i].i == dev_priv->ips.c_m &&
6221 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006222 m = cparams[i].m;
6223 c = cparams[i].c;
6224 break;
6225 }
6226 }
6227
6228 diff = div_u64(diff, diff1);
6229 ret = ((m * diff) + c);
6230 ret = div_u64(ret, 10);
6231
Daniel Vetter20e4d402012-08-08 23:35:39 +02006232 dev_priv->ips.last_count1 = total_count;
6233 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006234
Daniel Vetter20e4d402012-08-08 23:35:39 +02006235 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006236
6237 return ret;
6238}
6239
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006240unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6241{
6242 unsigned long val;
6243
Chris Wilsondc979972016-05-10 14:10:04 +01006244 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006245 return 0;
6246
6247 spin_lock_irq(&mchdev_lock);
6248
6249 val = __i915_chipset_val(dev_priv);
6250
6251 spin_unlock_irq(&mchdev_lock);
6252
6253 return val;
6254}
6255
Daniel Vettereb48eb02012-04-26 23:28:12 +02006256unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6257{
6258 unsigned long m, x, b;
6259 u32 tsfs;
6260
6261 tsfs = I915_READ(TSFS);
6262
6263 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6264 x = I915_READ8(TR1);
6265
6266 b = tsfs & TSFS_INTR_MASK;
6267
6268 return ((m * x) / 127) - b;
6269}
6270
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006271static int _pxvid_to_vd(u8 pxvid)
6272{
6273 if (pxvid == 0)
6274 return 0;
6275
6276 if (pxvid >= 8 && pxvid < 31)
6277 pxvid = 31;
6278
6279 return (pxvid + 2) * 125;
6280}
6281
6282static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006283{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006284 const int vd = _pxvid_to_vd(pxvid);
6285 const int vm = vd - 1125;
6286
Chris Wilsondc979972016-05-10 14:10:04 +01006287 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006288 return vm > 0 ? vm : 0;
6289
6290 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006291}
6292
Daniel Vetter02d71952012-08-09 16:44:54 +02006293static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006294{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006295 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006296 u32 count;
6297
Daniel Vetter02d71952012-08-09 16:44:54 +02006298 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006299
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006300 now = ktime_get_raw_ns();
6301 diffms = now - dev_priv->ips.last_time2;
6302 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006303
6304 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305 if (!diffms)
6306 return;
6307
6308 count = I915_READ(GFXEC);
6309
Daniel Vetter20e4d402012-08-08 23:35:39 +02006310 if (count < dev_priv->ips.last_count2) {
6311 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006312 diff += count;
6313 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006314 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006315 }
6316
Daniel Vetter20e4d402012-08-08 23:35:39 +02006317 dev_priv->ips.last_count2 = count;
6318 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006319
6320 /* More magic constants... */
6321 diff = diff * 1181;
6322 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006323 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006324}
6325
Daniel Vetter02d71952012-08-09 16:44:54 +02006326void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6327{
Chris Wilsondc979972016-05-10 14:10:04 +01006328 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006329 return;
6330
Daniel Vetter92703882012-08-09 16:46:01 +02006331 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006332
6333 __i915_update_gfx_val(dev_priv);
6334
Daniel Vetter92703882012-08-09 16:46:01 +02006335 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006336}
6337
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006338static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006339{
6340 unsigned long t, corr, state1, corr2, state2;
6341 u32 pxvid, ext_v;
6342
Daniel Vetter02d71952012-08-09 16:44:54 +02006343 assert_spin_locked(&mchdev_lock);
6344
Ville Syrjälä616847e2015-09-18 20:03:19 +03006345 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006346 pxvid = (pxvid >> 24) & 0x7f;
6347 ext_v = pvid_to_extvid(dev_priv, pxvid);
6348
6349 state1 = ext_v;
6350
6351 t = i915_mch_val(dev_priv);
6352
6353 /* Revel in the empirically derived constants */
6354
6355 /* Correction factor in 1/100000 units */
6356 if (t > 80)
6357 corr = ((t * 2349) + 135940);
6358 else if (t >= 50)
6359 corr = ((t * 964) + 29317);
6360 else /* < 50 */
6361 corr = ((t * 301) + 1004);
6362
6363 corr = corr * ((150142 * state1) / 10000 - 78642);
6364 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006365 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006366
6367 state2 = (corr2 * state1) / 10000;
6368 state2 /= 100; /* convert to mW */
6369
Daniel Vetter02d71952012-08-09 16:44:54 +02006370 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006371
Daniel Vetter20e4d402012-08-08 23:35:39 +02006372 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006373}
6374
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006375unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6376{
6377 unsigned long val;
6378
Chris Wilsondc979972016-05-10 14:10:04 +01006379 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006380 return 0;
6381
6382 spin_lock_irq(&mchdev_lock);
6383
6384 val = __i915_gfx_val(dev_priv);
6385
6386 spin_unlock_irq(&mchdev_lock);
6387
6388 return val;
6389}
6390
Daniel Vettereb48eb02012-04-26 23:28:12 +02006391/**
6392 * i915_read_mch_val - return value for IPS use
6393 *
6394 * Calculate and return a value for the IPS driver to use when deciding whether
6395 * we have thermal and power headroom to increase CPU or GPU power budget.
6396 */
6397unsigned long i915_read_mch_val(void)
6398{
6399 struct drm_i915_private *dev_priv;
6400 unsigned long chipset_val, graphics_val, ret = 0;
6401
Daniel Vetter92703882012-08-09 16:46:01 +02006402 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006403 if (!i915_mch_dev)
6404 goto out_unlock;
6405 dev_priv = i915_mch_dev;
6406
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006407 chipset_val = __i915_chipset_val(dev_priv);
6408 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006409
6410 ret = chipset_val + graphics_val;
6411
6412out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006413 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006414
6415 return ret;
6416}
6417EXPORT_SYMBOL_GPL(i915_read_mch_val);
6418
6419/**
6420 * i915_gpu_raise - raise GPU frequency limit
6421 *
6422 * Raise the limit; IPS indicates we have thermal headroom.
6423 */
6424bool i915_gpu_raise(void)
6425{
6426 struct drm_i915_private *dev_priv;
6427 bool ret = true;
6428
Daniel Vetter92703882012-08-09 16:46:01 +02006429 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006430 if (!i915_mch_dev) {
6431 ret = false;
6432 goto out_unlock;
6433 }
6434 dev_priv = i915_mch_dev;
6435
Daniel Vetter20e4d402012-08-08 23:35:39 +02006436 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6437 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006438
6439out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006440 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006441
6442 return ret;
6443}
6444EXPORT_SYMBOL_GPL(i915_gpu_raise);
6445
6446/**
6447 * i915_gpu_lower - lower GPU frequency limit
6448 *
6449 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6450 * frequency maximum.
6451 */
6452bool i915_gpu_lower(void)
6453{
6454 struct drm_i915_private *dev_priv;
6455 bool ret = true;
6456
Daniel Vetter92703882012-08-09 16:46:01 +02006457 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006458 if (!i915_mch_dev) {
6459 ret = false;
6460 goto out_unlock;
6461 }
6462 dev_priv = i915_mch_dev;
6463
Daniel Vetter20e4d402012-08-08 23:35:39 +02006464 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6465 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006466
6467out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006468 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006469
6470 return ret;
6471}
6472EXPORT_SYMBOL_GPL(i915_gpu_lower);
6473
6474/**
6475 * i915_gpu_busy - indicate GPU business to IPS
6476 *
6477 * Tell the IPS driver whether or not the GPU is busy.
6478 */
6479bool i915_gpu_busy(void)
6480{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006481 bool ret = false;
6482
Daniel Vetter92703882012-08-09 16:46:01 +02006483 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006484 if (i915_mch_dev)
6485 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006486 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006487
6488 return ret;
6489}
6490EXPORT_SYMBOL_GPL(i915_gpu_busy);
6491
6492/**
6493 * i915_gpu_turbo_disable - disable graphics turbo
6494 *
6495 * Disable graphics turbo by resetting the max frequency and setting the
6496 * current frequency to the default.
6497 */
6498bool i915_gpu_turbo_disable(void)
6499{
6500 struct drm_i915_private *dev_priv;
6501 bool ret = true;
6502
Daniel Vetter92703882012-08-09 16:46:01 +02006503 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006504 if (!i915_mch_dev) {
6505 ret = false;
6506 goto out_unlock;
6507 }
6508 dev_priv = i915_mch_dev;
6509
Daniel Vetter20e4d402012-08-08 23:35:39 +02006510 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006511
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006512 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006513 ret = false;
6514
6515out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006516 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006517
6518 return ret;
6519}
6520EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6521
6522/**
6523 * Tells the intel_ips driver that the i915 driver is now loaded, if
6524 * IPS got loaded first.
6525 *
6526 * This awkward dance is so that neither module has to depend on the
6527 * other in order for IPS to do the appropriate communication of
6528 * GPU turbo limits to i915.
6529 */
6530static void
6531ips_ping_for_i915_load(void)
6532{
6533 void (*link)(void);
6534
6535 link = symbol_get(ips_link_to_i915_driver);
6536 if (link) {
6537 link();
6538 symbol_put(ips_link_to_i915_driver);
6539 }
6540}
6541
6542void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6543{
Daniel Vetter02d71952012-08-09 16:44:54 +02006544 /* We only register the i915 ips part with intel-ips once everything is
6545 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006546 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006547 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006548 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006549
6550 ips_ping_for_i915_load();
6551}
6552
6553void intel_gpu_ips_teardown(void)
6554{
Daniel Vetter92703882012-08-09 16:46:01 +02006555 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006556 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006557 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006558}
Deepak S76c3552f2014-01-30 23:08:16 +05306559
Chris Wilsondc979972016-05-10 14:10:04 +01006560static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006561{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006562 u32 lcfuse;
6563 u8 pxw[16];
6564 int i;
6565
6566 /* Disable to program */
6567 I915_WRITE(ECR, 0);
6568 POSTING_READ(ECR);
6569
6570 /* Program energy weights for various events */
6571 I915_WRITE(SDEW, 0x15040d00);
6572 I915_WRITE(CSIEW0, 0x007f0000);
6573 I915_WRITE(CSIEW1, 0x1e220004);
6574 I915_WRITE(CSIEW2, 0x04000004);
6575
6576 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006577 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006578 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006579 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006580
6581 /* Program P-state weights to account for frequency power adjustment */
6582 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006583 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006584 unsigned long freq = intel_pxfreq(pxvidfreq);
6585 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6586 PXVFREQ_PX_SHIFT;
6587 unsigned long val;
6588
6589 val = vid * vid;
6590 val *= (freq / 1000);
6591 val *= 255;
6592 val /= (127*127*900);
6593 if (val > 0xff)
6594 DRM_ERROR("bad pxval: %ld\n", val);
6595 pxw[i] = val;
6596 }
6597 /* Render standby states get 0 weight */
6598 pxw[14] = 0;
6599 pxw[15] = 0;
6600
6601 for (i = 0; i < 4; i++) {
6602 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6603 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006604 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006605 }
6606
6607 /* Adjust magic regs to magic values (more experimental results) */
6608 I915_WRITE(OGW0, 0);
6609 I915_WRITE(OGW1, 0);
6610 I915_WRITE(EG0, 0x00007f00);
6611 I915_WRITE(EG1, 0x0000000e);
6612 I915_WRITE(EG2, 0x000e0000);
6613 I915_WRITE(EG3, 0x68000300);
6614 I915_WRITE(EG4, 0x42000000);
6615 I915_WRITE(EG5, 0x00140031);
6616 I915_WRITE(EG6, 0);
6617 I915_WRITE(EG7, 0);
6618
6619 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006620 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006621
6622 /* Enable PMON + select events */
6623 I915_WRITE(ECR, 0x80000019);
6624
6625 lcfuse = I915_READ(LCFUSE02);
6626
Daniel Vetter20e4d402012-08-08 23:35:39 +02006627 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006628}
6629
Chris Wilsondc979972016-05-10 14:10:04 +01006630void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006631{
Imre Deakb268c692015-12-15 20:10:31 +02006632 /*
6633 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6634 * requirement.
6635 */
6636 if (!i915.enable_rc6) {
6637 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6638 intel_runtime_pm_get(dev_priv);
6639 }
Imre Deake6069ca2014-04-18 16:01:02 +03006640
Chris Wilsonb5163db2016-08-10 13:58:24 +01006641 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006642 mutex_lock(&dev_priv->rps.hw_lock);
6643
6644 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006645 if (IS_CHERRYVIEW(dev_priv))
6646 cherryview_init_gt_powersave(dev_priv);
6647 else if (IS_VALLEYVIEW(dev_priv))
6648 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006649 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006650 gen6_init_rps_frequencies(dev_priv);
6651
6652 /* Derive initial user preferences/limits from the hardware limits */
6653 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6654 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6655
6656 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6657 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6658
6659 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6660 dev_priv->rps.min_freq_softlimit =
6661 max_t(int,
6662 dev_priv->rps.efficient_freq,
6663 intel_freq_opcode(dev_priv, 450));
6664
Chris Wilson99ac9612016-07-13 09:10:34 +01006665 /* After setting max-softlimit, find the overclock max freq */
6666 if (IS_GEN6(dev_priv) ||
6667 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6668 u32 params = 0;
6669
6670 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6671 if (params & BIT(31)) { /* OC supported */
6672 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6673 (dev_priv->rps.max_freq & 0xff) * 50,
6674 (params & 0xff) * 50);
6675 dev_priv->rps.max_freq = params & 0xff;
6676 }
6677 }
6678
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006679 /* Finally allow us to boost to max by default */
6680 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6681
Chris Wilson773ea9a2016-07-13 09:10:33 +01006682 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006683 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006684
6685 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006686}
6687
Chris Wilsondc979972016-05-10 14:10:04 +01006688void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006689{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006690 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006691 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006692
6693 if (!i915.enable_rc6)
6694 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006695}
6696
Chris Wilson54b4f682016-07-21 21:16:19 +01006697/**
6698 * intel_suspend_gt_powersave - suspend PM work and helper threads
6699 * @dev_priv: i915 device
6700 *
6701 * We don't want to disable RC6 or other features here, we just want
6702 * to make sure any work we've queued has finished and won't bother
6703 * us while we're suspended.
6704 */
6705void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6706{
6707 if (INTEL_GEN(dev_priv) < 6)
6708 return;
6709
6710 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6711 intel_runtime_pm_put(dev_priv);
6712
6713 /* gen6_rps_idle() will be called later to disable interrupts */
6714}
6715
Chris Wilsonb7137e02016-07-13 09:10:37 +01006716void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6717{
6718 dev_priv->rps.enabled = true; /* force disabling */
6719 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006720
6721 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006722}
6723
Chris Wilsondc979972016-05-10 14:10:04 +01006724void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006725{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006726 if (!READ_ONCE(dev_priv->rps.enabled))
6727 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006728
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006729 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006730
Chris Wilsonb7137e02016-07-13 09:10:37 +01006731 if (INTEL_GEN(dev_priv) >= 9) {
6732 gen9_disable_rc6(dev_priv);
6733 gen9_disable_rps(dev_priv);
6734 } else if (IS_CHERRYVIEW(dev_priv)) {
6735 cherryview_disable_rps(dev_priv);
6736 } else if (IS_VALLEYVIEW(dev_priv)) {
6737 valleyview_disable_rps(dev_priv);
6738 } else if (INTEL_GEN(dev_priv) >= 6) {
6739 gen6_disable_rps(dev_priv);
6740 } else if (IS_IRONLAKE_M(dev_priv)) {
6741 ironlake_disable_drps(dev_priv);
6742 }
6743
6744 dev_priv->rps.enabled = false;
6745 mutex_unlock(&dev_priv->rps.hw_lock);
6746}
6747
6748void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6749{
Chris Wilson54b4f682016-07-21 21:16:19 +01006750 /* We shouldn't be disabling as we submit, so this should be less
6751 * racy than it appears!
6752 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006753 if (READ_ONCE(dev_priv->rps.enabled))
6754 return;
6755
6756 /* Powersaving is controlled by the host when inside a VM */
6757 if (intel_vgpu_active(dev_priv))
6758 return;
6759
6760 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006761
Chris Wilsondc979972016-05-10 14:10:04 +01006762 if (IS_CHERRYVIEW(dev_priv)) {
6763 cherryview_enable_rps(dev_priv);
6764 } else if (IS_VALLEYVIEW(dev_priv)) {
6765 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006766 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006767 gen9_enable_rc6(dev_priv);
6768 gen9_enable_rps(dev_priv);
6769 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006770 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006771 } else if (IS_BROADWELL(dev_priv)) {
6772 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006773 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006774 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006775 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006776 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006777 } else if (IS_IRONLAKE_M(dev_priv)) {
6778 ironlake_enable_drps(dev_priv);
6779 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006780 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006781
6782 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6783 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6784
6785 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6786 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6787
Chris Wilson54b4f682016-07-21 21:16:19 +01006788 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006789 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006790}
Imre Deakc6df39b2014-04-14 20:24:29 +03006791
Chris Wilson54b4f682016-07-21 21:16:19 +01006792static void __intel_autoenable_gt_powersave(struct work_struct *work)
6793{
6794 struct drm_i915_private *dev_priv =
6795 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6796 struct intel_engine_cs *rcs;
6797 struct drm_i915_gem_request *req;
6798
6799 if (READ_ONCE(dev_priv->rps.enabled))
6800 goto out;
6801
Akash Goel3b3f1652016-10-13 22:44:48 +05306802 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006803 if (rcs->last_context)
6804 goto out;
6805
6806 if (!rcs->init_context)
6807 goto out;
6808
6809 mutex_lock(&dev_priv->drm.struct_mutex);
6810
6811 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6812 if (IS_ERR(req))
6813 goto unlock;
6814
6815 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6816 rcs->init_context(req);
6817
6818 /* Mark the device busy, calling intel_enable_gt_powersave() */
6819 i915_add_request_no_flush(req);
6820
6821unlock:
6822 mutex_unlock(&dev_priv->drm.struct_mutex);
6823out:
6824 intel_runtime_pm_put(dev_priv);
6825}
6826
6827void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6828{
6829 if (READ_ONCE(dev_priv->rps.enabled))
6830 return;
6831
6832 if (IS_IRONLAKE_M(dev_priv)) {
6833 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006834 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006835 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6836 /*
6837 * PCU communication is slow and this doesn't need to be
6838 * done at any specific time, so do this out of our fast path
6839 * to make resume and init faster.
6840 *
6841 * We depend on the HW RC6 power context save/restore
6842 * mechanism when entering D3 through runtime PM suspend. So
6843 * disable RPM until RPS/RC6 is properly setup. We can only
6844 * get here via the driver load/system resume/runtime resume
6845 * paths, so the _noresume version is enough (and in case of
6846 * runtime resume it's necessary).
6847 */
6848 if (queue_delayed_work(dev_priv->wq,
6849 &dev_priv->rps.autoenable_work,
6850 round_jiffies_up_relative(HZ)))
6851 intel_runtime_pm_get_noresume(dev_priv);
6852 }
6853}
6854
Daniel Vetter3107bd42012-10-31 22:52:31 +01006855static void ibx_init_clock_gating(struct drm_device *dev)
6856{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006857 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006858
6859 /*
6860 * On Ibex Peak and Cougar Point, we need to disable clock
6861 * gating for the panel power sequencer or it will fail to
6862 * start up when no ports are active.
6863 */
6864 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6865}
6866
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006867static void g4x_disable_trickle_feed(struct drm_device *dev)
6868{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006869 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006870 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006871
Damien Lespiau055e3932014-08-18 13:49:10 +01006872 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006873 I915_WRITE(DSPCNTR(pipe),
6874 I915_READ(DSPCNTR(pipe)) |
6875 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006876
6877 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6878 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006879 }
6880}
6881
Ville Syrjälä017636c2013-12-05 15:51:37 +02006882static void ilk_init_lp_watermarks(struct drm_device *dev)
6883{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006884 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006885
6886 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6887 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6888 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6889
6890 /*
6891 * Don't touch WM1S_LP_EN here.
6892 * Doing so could cause underruns.
6893 */
6894}
6895
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006896static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006897{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006898 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006899 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006900
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006901 /*
6902 * Required for FBC
6903 * WaFbcDisableDpfcClockGating:ilk
6904 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006905 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6906 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6907 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006908
6909 I915_WRITE(PCH_3DCGDIS0,
6910 MARIUNIT_CLOCK_GATE_DISABLE |
6911 SVSMUNIT_CLOCK_GATE_DISABLE);
6912 I915_WRITE(PCH_3DCGDIS1,
6913 VFMUNIT_CLOCK_GATE_DISABLE);
6914
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006915 /*
6916 * According to the spec the following bits should be set in
6917 * order to enable memory self-refresh
6918 * The bit 22/21 of 0x42004
6919 * The bit 5 of 0x42020
6920 * The bit 15 of 0x45000
6921 */
6922 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6923 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6924 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006925 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006926 I915_WRITE(DISP_ARB_CTL,
6927 (I915_READ(DISP_ARB_CTL) |
6928 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006929
6930 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006931
6932 /*
6933 * Based on the document from hardware guys the following bits
6934 * should be set unconditionally in order to enable FBC.
6935 * The bit 22 of 0x42000
6936 * The bit 22 of 0x42004
6937 * The bit 7,8,9 of 0x42020.
6938 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006939 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006940 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006941 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6942 I915_READ(ILK_DISPLAY_CHICKEN1) |
6943 ILK_FBCQ_DIS);
6944 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6945 I915_READ(ILK_DISPLAY_CHICKEN2) |
6946 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006947 }
6948
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006949 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6950
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006951 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6952 I915_READ(ILK_DISPLAY_CHICKEN2) |
6953 ILK_ELPIN_409_SELECT);
6954 I915_WRITE(_3D_CHICKEN2,
6955 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6956 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006957
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006958 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006959 I915_WRITE(CACHE_MODE_0,
6960 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006961
Akash Goel4e046322014-04-04 17:14:38 +05306962 /* WaDisable_RenderCache_OperationalFlush:ilk */
6963 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6964
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006965 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006966
Daniel Vetter3107bd42012-10-31 22:52:31 +01006967 ibx_init_clock_gating(dev);
6968}
6969
6970static void cpt_init_clock_gating(struct drm_device *dev)
6971{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006972 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006973 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006974 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006975
6976 /*
6977 * On Ibex Peak and Cougar Point, we need to disable clock
6978 * gating for the panel power sequencer or it will fail to
6979 * start up when no ports are active.
6980 */
Jesse Barnescd664072013-10-02 10:34:19 -07006981 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6982 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6983 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006984 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6985 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006986 /* The below fixes the weird display corruption, a few pixels shifted
6987 * downward, on (only) LVDS of some HP laptops with IVY.
6988 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006989 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006990 val = I915_READ(TRANS_CHICKEN2(pipe));
6991 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6992 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006993 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006994 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006995 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6996 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6997 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006998 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6999 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007000 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007001 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007002 I915_WRITE(TRANS_CHICKEN1(pipe),
7003 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7004 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007005}
7006
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007007static void gen6_check_mch_setup(struct drm_device *dev)
7008{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007009 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007010 uint32_t tmp;
7011
7012 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007013 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7014 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7015 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007016}
7017
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007018static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007019{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007020 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007021 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007022
Damien Lespiau231e54f2012-10-19 17:55:41 +01007023 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007024
7025 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7026 I915_READ(ILK_DISPLAY_CHICKEN2) |
7027 ILK_ELPIN_409_SELECT);
7028
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007029 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007030 I915_WRITE(_3D_CHICKEN,
7031 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7032
Akash Goel4e046322014-04-04 17:14:38 +05307033 /* WaDisable_RenderCache_OperationalFlush:snb */
7034 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7035
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007036 /*
7037 * BSpec recoomends 8x4 when MSAA is used,
7038 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007039 *
7040 * Note that PS/WM thread counts depend on the WIZ hashing
7041 * disable bit, which we don't touch here, but it's good
7042 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007043 */
7044 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007045 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007046
Ville Syrjälä017636c2013-12-05 15:51:37 +02007047 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007048
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007049 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007050 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007051
7052 I915_WRITE(GEN6_UCGCTL1,
7053 I915_READ(GEN6_UCGCTL1) |
7054 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7055 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7056
7057 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7058 * gating disable must be set. Failure to set it results in
7059 * flickering pixels due to Z write ordering failures after
7060 * some amount of runtime in the Mesa "fire" demo, and Unigine
7061 * Sanctuary and Tropics, and apparently anything else with
7062 * alpha test or pixel discard.
7063 *
7064 * According to the spec, bit 11 (RCCUNIT) must also be set,
7065 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007066 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007067 * WaDisableRCCUnitClockGating:snb
7068 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007069 */
7070 I915_WRITE(GEN6_UCGCTL2,
7071 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7072 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7073
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007074 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007075 I915_WRITE(_3D_CHICKEN3,
7076 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077
7078 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007079 * Bspec says:
7080 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7081 * 3DSTATE_SF number of SF output attributes is more than 16."
7082 */
7083 I915_WRITE(_3D_CHICKEN3,
7084 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7085
7086 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007087 * According to the spec the following bits should be
7088 * set in order to enable memory self-refresh and fbc:
7089 * The bit21 and bit22 of 0x42000
7090 * The bit21 and bit22 of 0x42004
7091 * The bit5 and bit7 of 0x42020
7092 * The bit14 of 0x70180
7093 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007094 *
7095 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007096 */
7097 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7098 I915_READ(ILK_DISPLAY_CHICKEN1) |
7099 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7100 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7101 I915_READ(ILK_DISPLAY_CHICKEN2) |
7102 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007103 I915_WRITE(ILK_DSPCLK_GATE_D,
7104 I915_READ(ILK_DSPCLK_GATE_D) |
7105 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7106 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007107
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007108 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007109
Daniel Vetter3107bd42012-10-31 22:52:31 +01007110 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007111
7112 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007113}
7114
7115static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7116{
7117 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7118
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007119 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007120 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007121 *
7122 * This actually overrides the dispatch
7123 * mode for all thread types.
7124 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007125 reg &= ~GEN7_FF_SCHED_MASK;
7126 reg |= GEN7_FF_TS_SCHED_HW;
7127 reg |= GEN7_FF_VS_SCHED_HW;
7128 reg |= GEN7_FF_DS_SCHED_HW;
7129
7130 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7131}
7132
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007133static void lpt_init_clock_gating(struct drm_device *dev)
7134{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007135 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007136
7137 /*
7138 * TODO: this bit should only be enabled when really needed, then
7139 * disabled when not needed anymore in order to save power.
7140 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007141 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007142 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7143 I915_READ(SOUTH_DSPCLK_GATE_D) |
7144 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007145
7146 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007147 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7148 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007149 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007150}
7151
Imre Deak7d708ee2013-04-17 14:04:50 +03007152static void lpt_suspend_hw(struct drm_device *dev)
7153{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007154 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007155
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007156 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007157 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7158
7159 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7160 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7161 }
7162}
7163
Imre Deak450174f2016-05-03 15:54:21 +03007164static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7165 int general_prio_credits,
7166 int high_prio_credits)
7167{
7168 u32 misccpctl;
7169
7170 /* WaTempDisableDOPClkGating:bdw */
7171 misccpctl = I915_READ(GEN7_MISCCPCTL);
7172 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7173
7174 I915_WRITE(GEN8_L3SQCREG1,
7175 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7176 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7177
7178 /*
7179 * Wait at least 100 clocks before re-enabling clock gating.
7180 * See the definition of L3SQCREG1 in BSpec.
7181 */
7182 POSTING_READ(GEN8_L3SQCREG1);
7183 udelay(1);
7184 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7185}
7186
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007187static void kabylake_init_clock_gating(struct drm_device *dev)
7188{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007189 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007190
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007191 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007192
7193 /* WaDisableSDEUnitClockGating:kbl */
7194 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7195 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7196 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007197
7198 /* WaDisableGamClockGating:kbl */
7199 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7200 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7201 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007202
7203 /* WaFbcNukeOnHostModify:kbl */
7204 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7205 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007206}
7207
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007208static void skylake_init_clock_gating(struct drm_device *dev)
7209{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007210 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007211
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007212 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007213
7214 /* WAC6entrylatency:skl */
7215 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7216 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007217
7218 /* WaFbcNukeOnHostModify:skl */
7219 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7220 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007221}
7222
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007223static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007224{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007225 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007226 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007227
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007228 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007229
Ben Widawskyab57fff2013-12-12 15:28:04 -08007230 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007231 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007232
Ben Widawskyab57fff2013-12-12 15:28:04 -08007233 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007234 I915_WRITE(CHICKEN_PAR1_1,
7235 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7236
Ben Widawskyab57fff2013-12-12 15:28:04 -08007237 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007238 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007239 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007240 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007241 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007242 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007243
Ben Widawskyab57fff2013-12-12 15:28:04 -08007244 /* WaVSRefCountFullforceMissDisable:bdw */
7245 /* WaDSRefCountFullforceMissDisable:bdw */
7246 I915_WRITE(GEN7_FF_THREAD_MODE,
7247 I915_READ(GEN7_FF_THREAD_MODE) &
7248 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007249
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007250 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7251 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007252
7253 /* WaDisableSDEUnitClockGating:bdw */
7254 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7255 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007256
Imre Deak450174f2016-05-03 15:54:21 +03007257 /* WaProgramL3SqcReg1Default:bdw */
7258 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007259
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007260 /*
7261 * WaGttCachingOffByDefault:bdw
7262 * GTT cache may not work with big pages, so if those
7263 * are ever enabled GTT cache may need to be disabled.
7264 */
7265 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7266
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007267 /* WaKVMNotificationOnConfigChange:bdw */
7268 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7269 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7270
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007271 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007272}
7273
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007274static void haswell_init_clock_gating(struct drm_device *dev)
7275{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007276 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007277
Ville Syrjälä017636c2013-12-05 15:51:37 +02007278 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007279
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007280 /* L3 caching of data atomics doesn't work -- disable it. */
7281 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7282 I915_WRITE(HSW_ROW_CHICKEN3,
7283 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7284
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007285 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007286 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7287 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7288 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7289
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007290 /* WaVSRefCountFullforceMissDisable:hsw */
7291 I915_WRITE(GEN7_FF_THREAD_MODE,
7292 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007293
Akash Goel4e046322014-04-04 17:14:38 +05307294 /* WaDisable_RenderCache_OperationalFlush:hsw */
7295 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7296
Chia-I Wufe27c602014-01-28 13:29:33 +08007297 /* enable HiZ Raw Stall Optimization */
7298 I915_WRITE(CACHE_MODE_0_GEN7,
7299 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7300
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007301 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007302 I915_WRITE(CACHE_MODE_1,
7303 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007304
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007305 /*
7306 * BSpec recommends 8x4 when MSAA is used,
7307 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007308 *
7309 * Note that PS/WM thread counts depend on the WIZ hashing
7310 * disable bit, which we don't touch here, but it's good
7311 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007312 */
7313 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007314 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007315
Kenneth Graunke94411592014-12-31 16:23:00 -08007316 /* WaSampleCChickenBitEnable:hsw */
7317 I915_WRITE(HALF_SLICE_CHICKEN3,
7318 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7319
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007320 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007321 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7322
Paulo Zanoni90a88642013-05-03 17:23:45 -03007323 /* WaRsPkgCStateDisplayPMReq:hsw */
7324 I915_WRITE(CHICKEN_PAR1_1,
7325 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007326
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007327 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007328}
7329
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007330static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007331{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007332 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007333 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007334
Ville Syrjälä017636c2013-12-05 15:51:37 +02007335 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007336
Damien Lespiau231e54f2012-10-19 17:55:41 +01007337 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007338
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007339 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007340 I915_WRITE(_3D_CHICKEN3,
7341 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7342
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007343 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007344 I915_WRITE(IVB_CHICKEN3,
7345 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7346 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7347
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007348 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007349 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007350 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7351 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007352
Akash Goel4e046322014-04-04 17:14:38 +05307353 /* WaDisable_RenderCache_OperationalFlush:ivb */
7354 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7355
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007356 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007357 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7358 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7359
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007360 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007361 I915_WRITE(GEN7_L3CNTLREG1,
7362 GEN7_WA_FOR_GEN7_L3_CONTROL);
7363 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007364 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007365 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007366 I915_WRITE(GEN7_ROW_CHICKEN2,
7367 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007368 else {
7369 /* must write both registers */
7370 I915_WRITE(GEN7_ROW_CHICKEN2,
7371 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007372 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7373 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007374 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007375
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007376 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007377 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7378 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7379
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007380 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007381 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007382 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007383 */
7384 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007385 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007386
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007387 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007388 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7389 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7390 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7391
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007392 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007393
7394 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007395
Chris Wilson22721342014-03-04 09:41:43 +00007396 if (0) { /* causes HiZ corruption on ivb:gt1 */
7397 /* enable HiZ Raw Stall Optimization */
7398 I915_WRITE(CACHE_MODE_0_GEN7,
7399 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7400 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007401
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007402 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007403 I915_WRITE(CACHE_MODE_1,
7404 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007405
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007406 /*
7407 * BSpec recommends 8x4 when MSAA is used,
7408 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007409 *
7410 * Note that PS/WM thread counts depend on the WIZ hashing
7411 * disable bit, which we don't touch here, but it's good
7412 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007413 */
7414 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007415 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007416
Ben Widawsky20848222012-05-04 18:58:59 -07007417 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7418 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7419 snpcr |= GEN6_MBC_SNPCR_MED;
7420 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007421
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007422 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007423 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007424
7425 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007426}
7427
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007428static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007429{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007430 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007431
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007432 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007433 I915_WRITE(_3D_CHICKEN3,
7434 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7435
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007436 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007437 I915_WRITE(IVB_CHICKEN3,
7438 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7439 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7440
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007441 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007442 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007443 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007444 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7445 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007446
Akash Goel4e046322014-04-04 17:14:38 +05307447 /* WaDisable_RenderCache_OperationalFlush:vlv */
7448 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7449
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007450 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007451 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7452 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7453
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007454 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007455 I915_WRITE(GEN7_ROW_CHICKEN2,
7456 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7457
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007458 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007459 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7460 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7461 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7462
Ville Syrjälä46680e02014-01-22 21:33:01 +02007463 gen7_setup_fixed_func_scheduler(dev_priv);
7464
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007465 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007466 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007467 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007468 */
7469 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007470 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007471
Akash Goelc98f5062014-03-24 23:00:07 +05307472 /* WaDisableL3Bank2xClockGate:vlv
7473 * Disabling L3 clock gating- MMIO 940c[25] = 1
7474 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7475 I915_WRITE(GEN7_UCGCTL4,
7476 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007477
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007478 /*
7479 * BSpec says this must be set, even though
7480 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7481 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007482 I915_WRITE(CACHE_MODE_1,
7483 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007484
7485 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007486 * BSpec recommends 8x4 when MSAA is used,
7487 * however in practice 16x4 seems fastest.
7488 *
7489 * Note that PS/WM thread counts depend on the WIZ hashing
7490 * disable bit, which we don't touch here, but it's good
7491 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7492 */
7493 I915_WRITE(GEN7_GT_MODE,
7494 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7495
7496 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007497 * WaIncreaseL3CreditsForVLVB0:vlv
7498 * This is the hardware default actually.
7499 */
7500 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7501
7502 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007503 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007504 * Disable clock gating on th GCFG unit to prevent a delay
7505 * in the reporting of vblank events.
7506 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007507 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007508}
7509
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007510static void cherryview_init_clock_gating(struct drm_device *dev)
7511{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007512 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007513
Ville Syrjälä232ce332014-04-09 13:28:35 +03007514 /* WaVSRefCountFullforceMissDisable:chv */
7515 /* WaDSRefCountFullforceMissDisable:chv */
7516 I915_WRITE(GEN7_FF_THREAD_MODE,
7517 I915_READ(GEN7_FF_THREAD_MODE) &
7518 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007519
7520 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7521 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7522 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007523
7524 /* WaDisableCSUnitClockGating:chv */
7525 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7526 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007527
7528 /* WaDisableSDEUnitClockGating:chv */
7529 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7530 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007531
7532 /*
Imre Deak450174f2016-05-03 15:54:21 +03007533 * WaProgramL3SqcReg1Default:chv
7534 * See gfxspecs/Related Documents/Performance Guide/
7535 * LSQC Setting Recommendations.
7536 */
7537 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7538
7539 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007540 * GTT cache may not work with big pages, so if those
7541 * are ever enabled GTT cache may need to be disabled.
7542 */
7543 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007544}
7545
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007546static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007547{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007548 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007549 uint32_t dspclk_gate;
7550
7551 I915_WRITE(RENCLK_GATE_D1, 0);
7552 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7553 GS_UNIT_CLOCK_GATE_DISABLE |
7554 CL_UNIT_CLOCK_GATE_DISABLE);
7555 I915_WRITE(RAMCLK_GATE_D, 0);
7556 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7557 OVRUNIT_CLOCK_GATE_DISABLE |
7558 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007559 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007560 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7561 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007562
7563 /* WaDisableRenderCachePipelinedFlush */
7564 I915_WRITE(CACHE_MODE_0,
7565 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007566
Akash Goel4e046322014-04-04 17:14:38 +05307567 /* WaDisable_RenderCache_OperationalFlush:g4x */
7568 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7569
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007570 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007571}
7572
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007573static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007574{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007575 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007576
7577 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7578 I915_WRITE(RENCLK_GATE_D2, 0);
7579 I915_WRITE(DSPCLK_GATE_D, 0);
7580 I915_WRITE(RAMCLK_GATE_D, 0);
7581 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007582 I915_WRITE(MI_ARB_STATE,
7583 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307584
7585 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7586 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007587}
7588
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007589static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007590{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007591 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007592
7593 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7594 I965_RCC_CLOCK_GATE_DISABLE |
7595 I965_RCPB_CLOCK_GATE_DISABLE |
7596 I965_ISC_CLOCK_GATE_DISABLE |
7597 I965_FBC_CLOCK_GATE_DISABLE);
7598 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007599 I915_WRITE(MI_ARB_STATE,
7600 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307601
7602 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7603 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007604}
7605
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007606static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007608 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007609 u32 dstate = I915_READ(D_STATE);
7610
7611 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7612 DSTATE_DOT_CLOCK_GATING;
7613 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007614
7615 if (IS_PINEVIEW(dev))
7616 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007617
7618 /* IIR "flip pending" means done if this bit is set */
7619 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007620
7621 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007622 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007623
7624 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7625 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007626
7627 I915_WRITE(MI_ARB_STATE,
7628 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007629}
7630
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007631static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007632{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007633 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007634
7635 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007636
7637 /* interrupts should cause a wake up from C3 */
7638 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7639 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007640
7641 I915_WRITE(MEM_MODE,
7642 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007643}
7644
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007645static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007646{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007647 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007648
7649 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007650
7651 I915_WRITE(MEM_MODE,
7652 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7653 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007654}
7655
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007656void intel_init_clock_gating(struct drm_device *dev)
7657{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007658 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007659
Imre Deakbb400da2016-03-16 13:38:54 +02007660 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007661}
7662
Imre Deak7d708ee2013-04-17 14:04:50 +03007663void intel_suspend_hw(struct drm_device *dev)
7664{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007665 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007666 lpt_suspend_hw(dev);
7667}
7668
Imre Deakbb400da2016-03-16 13:38:54 +02007669static void nop_init_clock_gating(struct drm_device *dev)
7670{
7671 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7672}
7673
7674/**
7675 * intel_init_clock_gating_hooks - setup the clock gating hooks
7676 * @dev_priv: device private
7677 *
7678 * Setup the hooks that configure which clocks of a given platform can be
7679 * gated and also apply various GT and display specific workarounds for these
7680 * platforms. Note that some GT specific workarounds are applied separately
7681 * when GPU contexts or batchbuffers start their execution.
7682 */
7683void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7684{
7685 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007686 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007687 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007688 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007689 else if (IS_BROXTON(dev_priv))
7690 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7691 else if (IS_BROADWELL(dev_priv))
7692 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7693 else if (IS_CHERRYVIEW(dev_priv))
7694 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7695 else if (IS_HASWELL(dev_priv))
7696 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7697 else if (IS_IVYBRIDGE(dev_priv))
7698 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7699 else if (IS_VALLEYVIEW(dev_priv))
7700 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7701 else if (IS_GEN6(dev_priv))
7702 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7703 else if (IS_GEN5(dev_priv))
7704 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7705 else if (IS_G4X(dev_priv))
7706 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7707 else if (IS_CRESTLINE(dev_priv))
7708 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7709 else if (IS_BROADWATER(dev_priv))
7710 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7711 else if (IS_GEN3(dev_priv))
7712 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7713 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7714 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7715 else if (IS_GEN2(dev_priv))
7716 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7717 else {
7718 MISSING_CASE(INTEL_DEVID(dev_priv));
7719 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7720 }
7721}
7722
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007723/* Set up chip specific power management-related functions */
7724void intel_init_pm(struct drm_device *dev)
7725{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007726 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007727
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007728 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007729
Daniel Vetterc921aba2012-04-26 23:28:17 +02007730 /* For cxsr */
7731 if (IS_PINEVIEW(dev))
7732 i915_pineview_get_mem_freq(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007733 else if (IS_GEN5(dev_priv))
Daniel Vetterc921aba2012-04-26 23:28:17 +02007734 i915_ironlake_get_mem_freq(dev);
7735
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007736 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007737 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007738 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007739 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007740 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007741 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007742 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007743
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007744 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007745 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007746 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007747 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007748 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007749 dev_priv->display.compute_intermediate_wm =
7750 ilk_compute_intermediate_wm;
7751 dev_priv->display.initial_watermarks =
7752 ilk_initial_watermarks;
7753 dev_priv->display.optimize_watermarks =
7754 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007755 } else {
7756 DRM_DEBUG_KMS("Failed to read display plane latency. "
7757 "Disable CxSR\n");
7758 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007759 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007760 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007761 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007762 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007763 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007764 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007765 } else if (IS_PINEVIEW(dev)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007766 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007767 dev_priv->is_ddr3,
7768 dev_priv->fsb_freq,
7769 dev_priv->mem_freq)) {
7770 DRM_INFO("failed to find known CxSR latency "
7771 "(found ddr%s fsb freq %d, mem freq %d), "
7772 "disabling CxSR\n",
7773 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7774 dev_priv->fsb_freq, dev_priv->mem_freq);
7775 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007776 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007777 dev_priv->display.update_wm = NULL;
7778 } else
7779 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007780 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007781 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007782 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007783 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007784 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007785 dev_priv->display.update_wm = i9xx_update_wm;
7786 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007787 } else if (IS_GEN2(dev_priv)) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007788 if (INTEL_INFO(dev)->num_pipes == 1) {
7789 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007790 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007791 } else {
7792 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007793 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007794 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007795 } else {
7796 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007797 }
7798}
7799
Lyude87660502016-08-17 15:55:53 -04007800static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7801{
7802 uint32_t flags =
7803 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7804
7805 switch (flags) {
7806 case GEN6_PCODE_SUCCESS:
7807 return 0;
7808 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7809 case GEN6_PCODE_ILLEGAL_CMD:
7810 return -ENXIO;
7811 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007812 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007813 return -EOVERFLOW;
7814 case GEN6_PCODE_TIMEOUT:
7815 return -ETIMEDOUT;
7816 default:
7817 MISSING_CASE(flags)
7818 return 0;
7819 }
7820}
7821
7822static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7823{
7824 uint32_t flags =
7825 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7826
7827 switch (flags) {
7828 case GEN6_PCODE_SUCCESS:
7829 return 0;
7830 case GEN6_PCODE_ILLEGAL_CMD:
7831 return -ENXIO;
7832 case GEN7_PCODE_TIMEOUT:
7833 return -ETIMEDOUT;
7834 case GEN7_PCODE_ILLEGAL_DATA:
7835 return -EINVAL;
7836 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7837 return -EOVERFLOW;
7838 default:
7839 MISSING_CASE(flags);
7840 return 0;
7841 }
7842}
7843
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007844int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007845{
Lyude87660502016-08-17 15:55:53 -04007846 int status;
7847
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007848 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007849
Chris Wilson3f5582d2016-06-30 15:32:45 +01007850 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7851 * use te fw I915_READ variants to reduce the amount of work
7852 * required when reading/writing.
7853 */
7854
7855 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007856 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7857 return -EAGAIN;
7858 }
7859
Chris Wilson3f5582d2016-06-30 15:32:45 +01007860 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7861 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7862 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007863
Chris Wilson3f5582d2016-06-30 15:32:45 +01007864 if (intel_wait_for_register_fw(dev_priv,
7865 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7866 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007867 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7868 return -ETIMEDOUT;
7869 }
7870
Chris Wilson3f5582d2016-06-30 15:32:45 +01007871 *val = I915_READ_FW(GEN6_PCODE_DATA);
7872 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007873
Lyude87660502016-08-17 15:55:53 -04007874 if (INTEL_GEN(dev_priv) > 6)
7875 status = gen7_check_mailbox_status(dev_priv);
7876 else
7877 status = gen6_check_mailbox_status(dev_priv);
7878
7879 if (status) {
7880 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7881 status);
7882 return status;
7883 }
7884
Ben Widawsky42c05262012-09-26 10:34:00 -07007885 return 0;
7886}
7887
Chris Wilson3f5582d2016-06-30 15:32:45 +01007888int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007889 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007890{
Lyude87660502016-08-17 15:55:53 -04007891 int status;
7892
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007893 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007894
Chris Wilson3f5582d2016-06-30 15:32:45 +01007895 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7896 * use te fw I915_READ variants to reduce the amount of work
7897 * required when reading/writing.
7898 */
7899
7900 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007901 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7902 return -EAGAIN;
7903 }
7904
Chris Wilson3f5582d2016-06-30 15:32:45 +01007905 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7906 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007907
Chris Wilson3f5582d2016-06-30 15:32:45 +01007908 if (intel_wait_for_register_fw(dev_priv,
7909 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7910 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007911 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7912 return -ETIMEDOUT;
7913 }
7914
Chris Wilson3f5582d2016-06-30 15:32:45 +01007915 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007916
Lyude87660502016-08-17 15:55:53 -04007917 if (INTEL_GEN(dev_priv) > 6)
7918 status = gen7_check_mailbox_status(dev_priv);
7919 else
7920 status = gen6_check_mailbox_status(dev_priv);
7921
7922 if (status) {
7923 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7924 status);
7925 return status;
7926 }
7927
Ben Widawsky42c05262012-09-26 10:34:00 -07007928 return 0;
7929}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007930
Ville Syrjälädd06f882014-11-10 22:55:12 +02007931static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7932{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007933 /*
7934 * N = val - 0xb7
7935 * Slow = Fast = GPLL ref * N
7936 */
7937 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007938}
7939
Fengguang Wub55dd642014-07-12 11:21:39 +02007940static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007941{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007942 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007943}
7944
Fengguang Wub55dd642014-07-12 11:21:39 +02007945static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307946{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007947 /*
7948 * N = val / 2
7949 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7950 */
7951 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307952}
7953
Fengguang Wub55dd642014-07-12 11:21:39 +02007954static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307955{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007956 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007957 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307958}
7959
Ville Syrjälä616bc822015-01-23 21:04:25 +02007960int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7961{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007962 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007963 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7964 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007965 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007966 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007967 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007968 return byt_gpu_freq(dev_priv, val);
7969 else
7970 return val * GT_FREQUENCY_MULTIPLIER;
7971}
7972
Ville Syrjälä616bc822015-01-23 21:04:25 +02007973int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7974{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007975 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007976 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7977 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007978 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007979 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007980 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007981 return byt_freq_opcode(dev_priv, val);
7982 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007983 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307984}
7985
Chris Wilson6ad790c2015-04-07 16:20:31 +01007986struct request_boost {
7987 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007988 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007989};
7990
7991static void __intel_rps_boost_work(struct work_struct *work)
7992{
7993 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007994 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007995
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007996 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007997 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007998
Chris Wilsone8a261e2016-07-20 13:31:49 +01007999 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008000 kfree(boost);
8001}
8002
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008003void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008004{
8005 struct request_boost *boost;
8006
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008007 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008008 return;
8009
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008010 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008011 return;
8012
Chris Wilson6ad790c2015-04-07 16:20:31 +01008013 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8014 if (boost == NULL)
8015 return;
8016
Chris Wilsone8a261e2016-07-20 13:31:49 +01008017 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008018
8019 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008020 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008021}
8022
Daniel Vetterf742a552013-12-06 10:17:53 +01008023void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008024{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008025 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008026
Daniel Vetterf742a552013-12-06 10:17:53 +01008027 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008028 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008029
Chris Wilson54b4f682016-07-21 21:16:19 +01008030 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8031 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008032 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008033
Paulo Zanoni33688d92014-03-07 20:08:19 -03008034 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008035 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02008036 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008037}