blob: 06d5b7cc8b62ad8d439da608b518cf4b78770144 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Sam Ravnborgd0e93592019-01-26 13:25:24 +010028#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010030
31#include <drm/drm_atomic_helper.h>
32#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070033#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010034
Jani Nikuladf0566a2019-06-13 11:44:16 +030035#include "display/intel_atomic.h"
Ville Syrjälä3df3fe22020-11-06 19:30:42 +020036#include "display/intel_atomic_plane.h"
Stanislav Lisovskiycac91e62020-05-22 16:18:43 +030037#include "display/intel_bw.h"
Ville Syrjälä7785ae02021-04-30 17:39:44 +030038#include "display/intel_de.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030039#include "display/intel_display_types.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030040#include "display/intel_fbc.h"
41#include "display/intel_sprite.h"
Dave Airlie46d12f92021-02-05 16:48:36 +020042#include "display/skl_universal_plane.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030043
Andi Shyti0dc3c562019-10-20 19:41:39 +010044#include "gt/intel_llc.h"
45
Eugeni Dodonov85208be2012-04-16 22:20:34 -030046#include "i915_drv.h"
Jani Nikulaa10510a2020-02-27 19:00:47 +020047#include "i915_fixed.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030048#include "i915_irq.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +030049#include "i915_trace.h"
Jani Nikula696173b2019-04-05 14:00:15 +030050#include "intel_pm.h"
Chris Wilson56c50982019-04-26 09:17:22 +010051#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020052#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030053
Jani Nikulaa10510a2020-02-27 19:00:47 +020054/* Stores plane specific WM parameters */
55struct skl_wm_params {
56 bool x_tiled, y_tiled;
57 bool rc_surface;
58 bool is_planar;
59 u32 width;
60 u8 cpp;
61 u32 plane_pixel_rate;
62 u32 y_min_scanlines;
63 u32 plane_bytes_per_line;
64 uint_fixed_16_16_t plane_blocks_per_line;
65 uint_fixed_16_16_t y_tile_minimum;
66 u32 linetime_us;
67 u32 dbuf_block_size;
68};
69
70/* used in computing the new watermarks state */
71struct intel_wm_config {
72 unsigned int num_pipes_active;
73 bool sprites_enabled;
74 bool sprites_scaled;
75};
76
Ville Syrjälä46f16e62016-10-31 22:37:22 +020077static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030078{
Ville Syrjälä93564042017-08-24 22:10:51 +030079 if (HAS_LLC(dev_priv)) {
80 /*
81 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080082 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030083 *
84 * Must match Sampler, Pixel Back End, and Media. See
85 * WaCompressedResourceSamplerPbeMediaNewHashMode.
86 */
Jani Nikula5f461662020-11-30 13:15:58 +020087 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
88 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) |
Ville Syrjälä93564042017-08-24 22:10:51 +030089 SKL_DE_COMPRESSED_HASH_MODE);
90 }
91
Rodrigo Vivi82525c12017-06-08 08:50:00 -070092 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +020093 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
94 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095
Rodrigo Vivi82525c12017-06-08 08:50:00 -070096 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +020097 intel_uncore_write(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
98 intel_uncore_read(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030099
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300100 /*
101 * WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl
102 * Display WA #0859: skl,bxt,kbl,glk,cfl
103 */
Jani Nikula5f461662020-11-30 13:15:58 +0200104 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Mika Kuoppala303d4ea2016-06-07 17:19:17 +0300105 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300106}
107
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200108static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200109{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200110 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200111
Nick Hoatha7546152015-06-29 14:07:32 +0100112 /* WaDisableSDEUnitClockGating:bxt */
Jani Nikula5f461662020-11-30 13:15:58 +0200113 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Nick Hoatha7546152015-06-29 14:07:32 +0100114 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
115
Imre Deak32608ca2015-03-11 11:10:27 +0200116 /*
117 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200118 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200119 */
Jani Nikula5f461662020-11-30 13:15:58 +0200120 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200121 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200122
123 /*
124 * Wa: Backlight PWM may stop in the asserted state, causing backlight
125 * to stay fully on.
126 */
Jani Nikula5f461662020-11-30 13:15:58 +0200127 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Jani Nikula8aeaf642017-02-15 17:21:37 +0200128 PWM1_GATING_DIS | PWM2_GATING_DIS);
Uma Shankar1d85a292018-08-07 21:15:35 +0530129
130 /*
131 * Lower the display internal timeout.
132 * This is needed to avoid any hard hangs when DSI port PLL
133 * is off and a MMIO access is attempted by any privilege
134 * application, using batch buffers or any other means.
135 */
Jani Nikula5f461662020-11-30 13:15:58 +0200136 intel_uncore_write(&dev_priv->uncore, RM_TIMEOUT, MMIO_TIMEOUT_US(950));
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300137
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300138 /*
139 * WaFbcTurnOffFbcWatermark:bxt
140 * Display WA #0562: bxt
141 */
Jani Nikula5f461662020-11-30 13:15:58 +0200142 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300143 DISP_FBC_WM_DIS);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +0300144
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300145 /*
146 * WaFbcHighMemBwCorruptionAvoidance:bxt
147 * Display WA #0883: bxt
148 */
Jani Nikula5f461662020-11-30 13:15:58 +0200149 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjäläcd7a8812020-07-08 16:12:22 +0300150 ILK_DPFC_DISABLE_DUMMY0);
Imre Deaka82abe42015-03-27 14:00:04 +0200151}
152
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200153static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
154{
155 gen9_init_clock_gating(dev_priv);
156
157 /*
158 * WaDisablePWMClockGating:glk
159 * Backlight PWM may stop in the asserted state, causing backlight
160 * to stay fully on.
161 */
Jani Nikula5f461662020-11-30 13:15:58 +0200162 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200163 PWM1_GATING_DIS | PWM2_GATING_DIS);
164}
165
Lucas De Marchi1d218222019-12-24 00:40:04 -0800166static void pnv_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200167{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168 u32 tmp;
169
Jani Nikula5f461662020-11-30 13:15:58 +0200170 tmp = intel_uncore_read(&dev_priv->uncore, CLKCFG);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200171
172 switch (tmp & CLKCFG_FSB_MASK) {
173 case CLKCFG_FSB_533:
174 dev_priv->fsb_freq = 533; /* 133*4 */
175 break;
176 case CLKCFG_FSB_800:
177 dev_priv->fsb_freq = 800; /* 200*4 */
178 break;
179 case CLKCFG_FSB_667:
180 dev_priv->fsb_freq = 667; /* 167*4 */
181 break;
182 case CLKCFG_FSB_400:
183 dev_priv->fsb_freq = 400; /* 100*4 */
184 break;
185 }
186
187 switch (tmp & CLKCFG_MEM_MASK) {
188 case CLKCFG_MEM_533:
189 dev_priv->mem_freq = 533;
190 break;
191 case CLKCFG_MEM_667:
192 dev_priv->mem_freq = 667;
193 break;
194 case CLKCFG_MEM_800:
195 dev_priv->mem_freq = 800;
196 break;
197 }
198
199 /* detect pineview DDR3 setting */
Jani Nikula5f461662020-11-30 13:15:58 +0200200 tmp = intel_uncore_read(&dev_priv->uncore, CSHRDDR3CTL);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200201 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
202}
203
Lucas De Marchi9eae5e22019-12-24 00:40:09 -0800204static void ilk_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200206 u16 ddrpll, csipll;
207
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +0100208 ddrpll = intel_uncore_read16(&dev_priv->uncore, DDRMPLL1);
209 csipll = intel_uncore_read16(&dev_priv->uncore, CSIPLL0);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210
211 switch (ddrpll & 0xff) {
212 case 0xc:
213 dev_priv->mem_freq = 800;
214 break;
215 case 0x10:
216 dev_priv->mem_freq = 1066;
217 break;
218 case 0x14:
219 dev_priv->mem_freq = 1333;
220 break;
221 case 0x18:
222 dev_priv->mem_freq = 1600;
223 break;
224 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300225 drm_dbg(&dev_priv->drm, "unknown memory frequency 0x%02x\n",
226 ddrpll & 0xff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 dev_priv->mem_freq = 0;
228 break;
229 }
230
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 switch (csipll & 0x3ff) {
232 case 0x00c:
233 dev_priv->fsb_freq = 3200;
234 break;
235 case 0x00e:
236 dev_priv->fsb_freq = 3733;
237 break;
238 case 0x010:
239 dev_priv->fsb_freq = 4266;
240 break;
241 case 0x012:
242 dev_priv->fsb_freq = 4800;
243 break;
244 case 0x014:
245 dev_priv->fsb_freq = 5333;
246 break;
247 case 0x016:
248 dev_priv->fsb_freq = 5866;
249 break;
250 case 0x018:
251 dev_priv->fsb_freq = 6400;
252 break;
253 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300254 drm_dbg(&dev_priv->drm, "unknown fsb frequency 0x%04x\n",
255 csipll & 0x3ff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200256 dev_priv->fsb_freq = 0;
257 break;
258 }
Daniel Vetterc921aba2012-04-26 23:28:17 +0200259}
260
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300261static const struct cxsr_latency cxsr_latency_table[] = {
262 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
263 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
264 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
265 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
266 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
267
268 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
269 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
270 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
271 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
272 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
273
274 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
275 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
276 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
277 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
278 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
279
280 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
281 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
282 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
283 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
284 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
285
286 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
287 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
288 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
289 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
290 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
291
292 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
293 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
294 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
295 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
296 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
297};
298
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100299static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
300 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300301 int fsb,
302 int mem)
303{
304 const struct cxsr_latency *latency;
305 int i;
306
307 if (fsb == 0 || mem == 0)
308 return NULL;
309
310 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
311 latency = &cxsr_latency_table[i];
312 if (is_desktop == latency->is_desktop &&
313 is_ddr3 == latency->is_ddr3 &&
314 fsb == latency->fsb_freq && mem == latency->mem_freq)
315 return latency;
316 }
317
318 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
319
320 return NULL;
321}
322
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200323static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
324{
325 u32 val;
326
Chris Wilson337fa6e2019-04-26 09:17:20 +0100327 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200328
329 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
330 if (enable)
331 val &= ~FORCE_DDR_HIGH_FREQ;
332 else
333 val |= FORCE_DDR_HIGH_FREQ;
334 val &= ~FORCE_DDR_LOW_FREQ;
335 val |= FORCE_DDR_FREQ_REQ_ACK;
336 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
337
338 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
339 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300340 drm_err(&dev_priv->drm,
341 "timed out waiting for Punit DDR DVFS request\n");
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200342
Chris Wilson337fa6e2019-04-26 09:17:20 +0100343 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200344}
345
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
347{
348 u32 val;
349
Chris Wilson337fa6e2019-04-26 09:17:20 +0100350 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200351
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200352 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200353 if (enable)
354 val |= DSP_MAXFIFO_PM5_ENABLE;
355 else
356 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200357 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200358
Chris Wilson337fa6e2019-04-26 09:17:20 +0100359 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200360}
361
Ville Syrjäläf4998962015-03-10 17:02:21 +0200362#define FW_WM(value, plane) \
363 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
364
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300366{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300368 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300369
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100370 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200371 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
372 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
373 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200374 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200375 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
376 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
377 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200378 } else if (IS_PINEVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200379 val = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
381 if (enable)
382 val |= PINEVIEW_SELF_REFRESH_EN;
383 else
384 val &= ~PINEVIEW_SELF_REFRESH_EN;
Jani Nikula5f461662020-11-30 13:15:58 +0200385 intel_uncore_write(&dev_priv->uncore, DSPFW3, val);
386 intel_uncore_posting_read(&dev_priv->uncore, DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100387 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200388 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
390 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200391 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, val);
392 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100393 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300394 /*
395 * FIXME can't find a bit like this for 915G, and
396 * and yet it does have the related watermark in
397 * FW_BLC_SELF. What's going on?
398 */
Jani Nikula5f461662020-11-30 13:15:58 +0200399 was_enabled = intel_uncore_read(&dev_priv->uncore, INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300400 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
401 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200402 intel_uncore_write(&dev_priv->uncore, INSTPM, val);
403 intel_uncore_posting_read(&dev_priv->uncore, INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300404 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200405 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300406 }
407
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200408 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
409
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300410 drm_dbg_kms(&dev_priv->drm, "memory self-refresh is %s (was %s)\n",
411 enableddisabled(enable),
412 enableddisabled(was_enabled));
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200413
414 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300415}
416
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300417/**
418 * intel_set_memory_cxsr - Configure CxSR state
419 * @dev_priv: i915 device
420 * @enable: Allow vs. disallow CxSR
421 *
422 * Allow or disallow the system to enter a special CxSR
423 * (C-state self refresh) state. What typically happens in CxSR mode
424 * is that several display FIFOs may get combined into a single larger
425 * FIFO for a particular plane (so called max FIFO mode) to allow the
426 * system to defer memory fetches longer, and the memory will enter
427 * self refresh.
428 *
429 * Note that enabling CxSR does not guarantee that the system enter
430 * this special mode, nor does it guarantee that the system stays
431 * in that mode once entered. So this just allows/disallows the system
432 * to autonomously utilize the CxSR mode. Other factors such as core
433 * C-states will affect when/if the system actually enters/exits the
434 * CxSR mode.
435 *
436 * Note that on VLV/CHV this actually only controls the max FIFO mode,
437 * and the system is free to enter/exit memory self refresh at any time
438 * even when the use of CxSR has been disallowed.
439 *
440 * While the system is actually in the CxSR/max FIFO mode, some plane
441 * control registers will not get latched on vblank. Thus in order to
442 * guarantee the system will respond to changes in the plane registers
443 * we must always disallow CxSR prior to making changes to those registers.
444 * Unfortunately the system will re-evaluate the CxSR conditions at
445 * frame start which happens after vblank start (which is when the plane
446 * registers would get latched), so we can't proceed with the plane update
447 * during the same frame where we disallowed CxSR.
448 *
449 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
450 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
451 * the hardware w.r.t. HPLL SR when writing to plane registers.
452 * Disallowing just CxSR is sufficient.
453 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200454bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200455{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200456 bool ret;
457
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200458 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200459 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300460 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
461 dev_priv->wm.vlv.cxsr = enable;
462 else if (IS_G4X(dev_priv))
463 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200464 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200465
466 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200467}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200468
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469/*
470 * Latency for FIFO fetches is dependent on several factors:
471 * - memory configuration (speed, channels)
472 * - chipset
473 * - current MCH state
474 * It can be fairly high in some situations, so here we assume a fairly
475 * pessimal value. It's a tradeoff between extra memory fetches (if we
476 * set this value too high, the FIFO will fetch frequently to stay full)
477 * and power consumption (set it too low to save power and we might see
478 * FIFO underruns and display "flicker").
479 *
480 * A value of 5us seems to be a good balance; safe for very low end
481 * platforms but not overly aggressive on lower latency configs.
482 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100483static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300484
Ville Syrjäläb5004722015-03-05 21:19:47 +0200485#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
486 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
487
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200488static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200489{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +0100490 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200492 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200493 enum pipe pipe = crtc->pipe;
494 int sprite0_start, sprite1_start;
Kees Cook2713eb42020-02-20 16:05:17 -0800495 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200496
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200497 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200498 case PIPE_A:
Jani Nikula5f461662020-11-30 13:15:58 +0200499 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
500 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200501 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
502 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
503 break;
504 case PIPE_B:
Jani Nikula5f461662020-11-30 13:15:58 +0200505 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
506 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200507 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
508 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
509 break;
510 case PIPE_C:
Jani Nikula5f461662020-11-30 13:15:58 +0200511 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
512 dsparb3 = intel_uncore_read(&dev_priv->uncore, DSPARB3);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200513 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
514 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
515 break;
516 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200517 MISSING_CASE(pipe);
518 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200519 }
520
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200521 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
522 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
523 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
524 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200525}
526
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200527static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
528 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529{
Jani Nikula5f461662020-11-30 13:15:58 +0200530 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 int size;
532
533 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200534 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
536
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300537 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
538 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539
540 return size;
541}
542
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200543static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
544 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545{
Jani Nikula5f461662020-11-30 13:15:58 +0200546 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547 int size;
548
549 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200550 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
552 size >>= 1; /* Convert to cachelines */
553
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300554 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200560static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
561 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300562{
Jani Nikula5f461662020-11-30 13:15:58 +0200563 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564 int size;
565
566 size = dsparb & 0x7f;
567 size >>= 2; /* Convert to cachelines */
568
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300569 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
570 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571
572 return size;
573}
574
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575/* Pineview has different values for various configs */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800576static const struct intel_watermark_params pnv_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_DISPLAY_FIFO,
578 .max_wm = PINEVIEW_MAX_WM,
579 .default_wm = PINEVIEW_DFT_WM,
580 .guard_size = PINEVIEW_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800583
584static const struct intel_watermark_params pnv_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300585 .fifo_size = PINEVIEW_DISPLAY_FIFO,
586 .max_wm = PINEVIEW_MAX_WM,
587 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
588 .guard_size = PINEVIEW_GUARD_WM,
589 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800591
592static const struct intel_watermark_params pnv_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = PINEVIEW_CURSOR_FIFO,
594 .max_wm = PINEVIEW_CURSOR_MAX_WM,
595 .default_wm = PINEVIEW_CURSOR_DFT_WM,
596 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
597 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800599
600static const struct intel_watermark_params pnv_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300601 .fifo_size = PINEVIEW_CURSOR_FIFO,
602 .max_wm = PINEVIEW_CURSOR_MAX_WM,
603 .default_wm = PINEVIEW_CURSOR_DFT_WM,
604 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
605 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300606};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800607
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300608static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300609 .fifo_size = I965_CURSOR_FIFO,
610 .max_wm = I965_CURSOR_MAX_WM,
611 .default_wm = I965_CURSOR_DFT_WM,
612 .guard_size = 2,
613 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800615
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300617 .fifo_size = I945_FIFO_SIZE,
618 .max_wm = I915_MAX_WM,
619 .default_wm = 1,
620 .guard_size = 2,
621 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I915_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800631
Ville Syrjälä9d539102014-08-15 01:21:53 +0300632static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300633 .fifo_size = I855GM_FIFO_SIZE,
634 .max_wm = I915_MAX_WM,
635 .default_wm = 1,
636 .guard_size = 2,
637 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300638};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800639
Ville Syrjälä9d539102014-08-15 01:21:53 +0300640static const struct intel_watermark_params i830_bc_wm_info = {
641 .fifo_size = I855GM_FIFO_SIZE,
642 .max_wm = I915_MAX_WM/2,
643 .default_wm = 1,
644 .guard_size = 2,
645 .cacheline_size = I830_FIFO_LINE_SIZE,
646};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800647
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200648static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300649 .fifo_size = I830_FIFO_SIZE,
650 .max_wm = I915_MAX_WM,
651 .default_wm = 1,
652 .guard_size = 2,
653 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300654};
655
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300656/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300657 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
658 * @pixel_rate: Pipe pixel rate in kHz
659 * @cpp: Plane bytes per pixel
660 * @latency: Memory wakeup latency in 0.1us units
661 *
662 * Compute the watermark using the method 1 or "small buffer"
663 * formula. The caller may additonally add extra cachelines
664 * to account for TLB misses and clock crossings.
665 *
666 * This method is concerned with the short term drain rate
667 * of the FIFO, ie. it does not account for blanking periods
668 * which would effectively reduce the average drain rate across
669 * a longer period. The name "small" refers to the fact the
670 * FIFO is relatively small compared to the amount of data
671 * fetched.
672 *
673 * The FIFO level vs. time graph might look something like:
674 *
675 * |\ |\
676 * | \ | \
677 * __---__---__ (- plane active, _ blanking)
678 * -> time
679 *
680 * or perhaps like this:
681 *
682 * |\|\ |\|\
683 * __----__----__ (- plane active, _ blanking)
684 * -> time
685 *
686 * Returns:
687 * The watermark in bytes
688 */
689static unsigned int intel_wm_method1(unsigned int pixel_rate,
690 unsigned int cpp,
691 unsigned int latency)
692{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200693 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300694
Ville Syrjäläd492a292019-04-08 18:27:01 +0300695 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300696 ret = DIV_ROUND_UP_ULL(ret, 10000);
697
698 return ret;
699}
700
701/**
702 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
703 * @pixel_rate: Pipe pixel rate in kHz
704 * @htotal: Pipe horizontal total
705 * @width: Plane width in pixels
706 * @cpp: Plane bytes per pixel
707 * @latency: Memory wakeup latency in 0.1us units
708 *
709 * Compute the watermark using the method 2 or "large buffer"
710 * formula. The caller may additonally add extra cachelines
711 * to account for TLB misses and clock crossings.
712 *
713 * This method is concerned with the long term drain rate
714 * of the FIFO, ie. it does account for blanking periods
715 * which effectively reduce the average drain rate across
716 * a longer period. The name "large" refers to the fact the
717 * FIFO is relatively large compared to the amount of data
718 * fetched.
719 *
720 * The FIFO level vs. time graph might look something like:
721 *
722 * |\___ |\___
723 * | \___ | \___
724 * | \ | \
725 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
726 * -> time
727 *
728 * Returns:
729 * The watermark in bytes
730 */
731static unsigned int intel_wm_method2(unsigned int pixel_rate,
732 unsigned int htotal,
733 unsigned int width,
734 unsigned int cpp,
735 unsigned int latency)
736{
737 unsigned int ret;
738
739 /*
740 * FIXME remove once all users are computing
741 * watermarks in the correct place.
742 */
743 if (WARN_ON_ONCE(htotal == 0))
744 htotal = 1;
745
746 ret = (latency * pixel_rate) / (htotal * 10000);
747 ret = (ret + 1) * width * cpp;
748
749 return ret;
750}
751
752/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300754 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000756 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200757 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300758 * @latency_ns: memory latency for the platform
759 *
760 * Calculate the watermark level (the level at which the display plane will
761 * start fetching from memory again). Each chip has a different display
762 * FIFO size and allocation, so the caller needs to figure that out and pass
763 * in the correct intel_watermark_params structure.
764 *
765 * As the pixel clock runs, the FIFO will be drained at a rate that depends
766 * on the pixel size. When it reaches the watermark level, it'll start
767 * fetching FIFO line sized based chunks from memory until the FIFO fills
768 * past the watermark point. If the FIFO drains completely, a FIFO underrun
769 * will occur, and a display engine hang could result.
770 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771static unsigned int intel_calculate_wm(int pixel_rate,
772 const struct intel_watermark_params *wm,
773 int fifo_size, int cpp,
774 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300776 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777
778 /*
779 * Note: we need to make sure we don't overflow for various clock &
780 * latency values.
781 * clocks go from a few thousand to several hundred thousand.
782 * latency is usually a few thousand
783 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300784 entries = intel_wm_method1(pixel_rate, cpp,
785 latency_ns / 100);
786 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
787 wm->guard_size;
788 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300790 wm_size = fifo_size - entries;
791 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300792
793 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300794 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300795 wm_size = wm->max_wm;
796 if (wm_size <= 0)
797 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300798
799 /*
800 * Bspec seems to indicate that the value shouldn't be lower than
801 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
802 * Lets go for 8 which is the burst size since certain platforms
803 * already use a hardcoded 8 (which is what the spec says should be
804 * done).
805 */
806 if (wm_size <= 8)
807 wm_size = 8;
808
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 return wm_size;
810}
811
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300812static bool is_disabling(int old, int new, int threshold)
813{
814 return old >= threshold && new < threshold;
815}
816
817static bool is_enabling(int old, int new, int threshold)
818{
819 return old < threshold && new >= threshold;
820}
821
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300822static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
823{
824 return dev_priv->wm.max_level + 1;
825}
826
Ville Syrjälä24304d812017-03-14 17:10:49 +0200827static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
828 const struct intel_plane_state *plane_state)
829{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100830 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä24304d812017-03-14 17:10:49 +0200831
832 /* FIXME check the 'enable' instead */
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100833 if (!crtc_state->hw.active)
Ville Syrjälä24304d812017-03-14 17:10:49 +0200834 return false;
835
836 /*
837 * Treat cursor with fb as always visible since cursor updates
838 * can happen faster than the vrefresh rate, and the current
839 * watermark code doesn't handle that correctly. Cursor updates
840 * which set/clear the fb or change the cursor size are going
841 * to get throttled by intel_legacy_cursor_update() to work
842 * around this problem with the watermark code.
843 */
844 if (plane->id == PLANE_CURSOR)
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +0100845 return plane_state->hw.fb != NULL;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200846 else
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100847 return plane_state->uapi.visible;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200848}
849
Ville Syrjälä04da7b92019-11-27 22:12:11 +0200850static bool intel_crtc_active(struct intel_crtc *crtc)
851{
852 /* Be paranoid as we can arrive here with only partial
853 * state retrieved from the hardware during setup.
854 *
855 * We can ditch the adjusted_mode.crtc_clock check as soon
856 * as Haswell has gained clock readout/fastboot support.
857 *
858 * We can ditch the crtc->primary->state->fb check as soon as we can
859 * properly reconstruct framebuffers.
860 *
861 * FIXME: The intel_crtc->active here should be switched to
862 * crtc->state->active once we have proper CRTC states wired up
863 * for atomic.
864 */
865 return crtc->active && crtc->base.primary->state->fb &&
866 crtc->config->hw.adjusted_mode.crtc_clock;
867}
868
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200869static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300870{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200871 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200873 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200874 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 if (enabled)
876 return NULL;
877 enabled = crtc;
878 }
879 }
880
881 return enabled;
882}
883
Lucas De Marchi1d218222019-12-24 00:40:04 -0800884static void pnv_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200886 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200887 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888 const struct cxsr_latency *latency;
889 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300890 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000892 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100893 dev_priv->is_ddr3,
894 dev_priv->fsb_freq,
895 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300896 if (!latency) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300897 drm_dbg_kms(&dev_priv->drm,
898 "Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300899 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 return;
901 }
902
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200903 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 if (crtc) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200905 const struct drm_display_mode *pipe_mode =
906 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200907 const struct drm_framebuffer *fb =
908 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200909 int cpp = fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200910 int clock = pipe_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911
912 /* Display SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800913 wm = intel_calculate_wm(clock, &pnv_display_wm,
914 pnv_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200915 cpp, latency->display_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200916 reg = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200918 reg |= FW_WM(wm, SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200919 intel_uncore_write(&dev_priv->uncore, DSPFW1, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300920 drm_dbg_kms(&dev_priv->drm, "DSPFW1 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300921
922 /* cursor SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800923 wm = intel_calculate_wm(clock, &pnv_cursor_wm,
924 pnv_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300925 4, latency->cursor_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200926 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300927 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200928 reg |= FW_WM(wm, CURSOR_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200929 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930
931 /* Display HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800932 wm = intel_calculate_wm(clock, &pnv_display_hplloff_wm,
933 pnv_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200934 cpp, latency->display_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200935 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300936 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200937 reg |= FW_WM(wm, HPLL_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200938 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300939
940 /* cursor HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800941 wm = intel_calculate_wm(clock, &pnv_cursor_hplloff_wm,
942 pnv_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300943 4, latency->cursor_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200944 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200946 reg |= FW_WM(wm, HPLL_CURSOR);
Jani Nikula5f461662020-11-30 13:15:58 +0200947 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300948 drm_dbg_kms(&dev_priv->drm, "DSPFW3 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300949
Imre Deak5209b1f2014-07-01 12:36:17 +0300950 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300951 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300952 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300953 }
954}
955
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300956/*
957 * Documentation says:
958 * "If the line size is small, the TLB fetches can get in the way of the
959 * data fetches, causing some lag in the pixel data return which is not
960 * accounted for in the above formulas. The following adjustment only
961 * needs to be applied if eight whole lines fit in the buffer at once.
962 * The WM is adjusted upwards by the difference between the FIFO size
963 * and the size of 8 whole lines. This adjustment is always performed
964 * in the actual pixel depth regardless of whether FBC is enabled or not."
965 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000966static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300967{
968 int tlb_miss = fifo_size * 64 - width * cpp * 8;
969
970 return max(0, tlb_miss);
971}
972
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300973static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
974 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300976 enum pipe pipe;
977
978 for_each_pipe(dev_priv, pipe)
979 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
980
Jani Nikula5f461662020-11-30 13:15:58 +0200981 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300982 FW_WM(wm->sr.plane, SR) |
983 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
984 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
985 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +0200986 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300987 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
988 FW_WM(wm->sr.fbc, FBC_SR) |
989 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
991 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
992 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +0200993 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300994 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
995 FW_WM(wm->sr.cursor, CURSOR_SR) |
996 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
997 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300998
Jani Nikula5f461662020-11-30 13:15:58 +0200999 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001000}
1001
Ville Syrjälä15665972015-03-10 16:16:28 +02001002#define FW_WM_VLV(value, plane) \
1003 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
1004
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001005static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001006 const struct vlv_wm_values *wm)
1007{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001008 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001009
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001010 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +02001011 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
1012
Jani Nikula5f461662020-11-30 13:15:58 +02001013 intel_uncore_write(&dev_priv->uncore, VLV_DDL(pipe),
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001014 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
1015 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
1016 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
1017 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
1018 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001019
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001020 /*
1021 * Zero the (unused) WM1 watermarks, and also clear all the
1022 * high order bits so that there are no out of bounds values
1023 * present in the registers during the reprogramming.
1024 */
Jani Nikula5f461662020-11-30 13:15:58 +02001025 intel_uncore_write(&dev_priv->uncore, DSPHOWM, 0);
1026 intel_uncore_write(&dev_priv->uncore, DSPHOWM1, 0);
1027 intel_uncore_write(&dev_priv->uncore, DSPFW4, 0);
1028 intel_uncore_write(&dev_priv->uncore, DSPFW5, 0);
1029 intel_uncore_write(&dev_priv->uncore, DSPFW6, 0);
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001030
Jani Nikula5f461662020-11-30 13:15:58 +02001031 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +02001032 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001033 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1034 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1035 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001036 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001037 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1038 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1039 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001040 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001041 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001042
1043 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02001044 intel_uncore_write(&dev_priv->uncore, DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001045 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1046 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001047 intel_uncore_write(&dev_priv->uncore, DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001048 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1049 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Jani Nikula5f461662020-11-30 13:15:58 +02001050 intel_uncore_write(&dev_priv->uncore, DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001051 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1052 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Jani Nikula5f461662020-11-30 13:15:58 +02001053 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001054 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001055 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1056 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1057 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1058 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1059 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1060 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1061 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1062 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1063 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001064 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02001065 intel_uncore_write(&dev_priv->uncore, DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001066 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1067 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001068 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001069 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001070 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1071 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1072 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1073 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1074 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1075 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001076 }
1077
Jani Nikula5f461662020-11-30 13:15:58 +02001078 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001079}
1080
Ville Syrjälä15665972015-03-10 16:16:28 +02001081#undef FW_WM_VLV
1082
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001083static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1084{
1085 /* all latencies in usec */
1086 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1087 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001088 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001089
Ville Syrjälä79d94302017-04-21 21:14:30 +03001090 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001091}
1092
1093static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1094{
1095 /*
1096 * DSPCNTR[13] supposedly controls whether the
1097 * primary plane can use the FIFO space otherwise
1098 * reserved for the sprite plane. It's not 100% clear
1099 * what the actual FIFO size is, but it looks like we
1100 * can happily set both primary and sprite watermarks
1101 * up to 127 cachelines. So that would seem to mean
1102 * that either DSPCNTR[13] doesn't do anything, or that
1103 * the total FIFO is >= 256 cachelines in size. Either
1104 * way, we don't seem to have to worry about this
1105 * repartitioning as the maximum watermark value the
1106 * register can hold for each plane is lower than the
1107 * minimum FIFO size.
1108 */
1109 switch (plane_id) {
1110 case PLANE_CURSOR:
1111 return 63;
1112 case PLANE_PRIMARY:
1113 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1114 case PLANE_SPRITE0:
1115 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1116 default:
1117 MISSING_CASE(plane_id);
1118 return 0;
1119 }
1120}
1121
1122static int g4x_fbc_fifo_size(int level)
1123{
1124 switch (level) {
1125 case G4X_WM_LEVEL_SR:
1126 return 7;
1127 case G4X_WM_LEVEL_HPLL:
1128 return 15;
1129 default:
1130 MISSING_CASE(level);
1131 return 0;
1132 }
1133}
1134
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001135static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1136 const struct intel_plane_state *plane_state,
1137 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001138{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001139 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001141 const struct drm_display_mode *pipe_mode =
1142 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001143 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1144 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001145
1146 if (latency == 0)
1147 return USHRT_MAX;
1148
1149 if (!intel_wm_plane_visible(crtc_state, plane_state))
1150 return 0;
1151
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001152 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001153
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154 /*
1155 * Not 100% sure which way ELK should go here as the
1156 * spec only says CL/CTG should assume 32bpp and BW
1157 * doesn't need to. But as these things followed the
1158 * mobile vs. desktop lines on gen3 as well, let's
1159 * assume ELK doesn't need this.
1160 *
1161 * The spec also fails to list such a restriction for
1162 * the HPLL watermark, which seems a little strange.
1163 * Let's use 32bpp for the HPLL watermark as well.
1164 */
1165 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1166 level != G4X_WM_LEVEL_NORMAL)
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001167 cpp = max(cpp, 4u);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001168
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001169 clock = pipe_mode->crtc_clock;
1170 htotal = pipe_mode->crtc_htotal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001171
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001172 width = drm_rect_width(&plane_state->uapi.dst);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001173
1174 if (plane->id == PLANE_CURSOR) {
1175 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1176 } else if (plane->id == PLANE_PRIMARY &&
1177 level == G4X_WM_LEVEL_NORMAL) {
1178 wm = intel_wm_method1(clock, cpp, latency);
1179 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001180 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001181
1182 small = intel_wm_method1(clock, cpp, latency);
1183 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1184
1185 wm = min(small, large);
1186 }
1187
1188 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1189 width, cpp);
1190
1191 wm = DIV_ROUND_UP(wm, 64) + 2;
1192
Chris Wilson1a1f1282017-11-07 14:03:38 +00001193 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001194}
1195
1196static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1197 int level, enum plane_id plane_id, u16 value)
1198{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001199 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001200 bool dirty = false;
1201
1202 for (; level < intel_wm_num_levels(dev_priv); level++) {
1203 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1204
1205 dirty |= raw->plane[plane_id] != value;
1206 raw->plane[plane_id] = value;
1207 }
1208
1209 return dirty;
1210}
1211
1212static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1213 int level, u16 value)
1214{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001215 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001216 bool dirty = false;
1217
1218 /* NORMAL level doesn't have an FBC watermark */
1219 level = max(level, G4X_WM_LEVEL_SR);
1220
1221 for (; level < intel_wm_num_levels(dev_priv); level++) {
1222 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1223
1224 dirty |= raw->fbc != value;
1225 raw->fbc = value;
1226 }
1227
1228 return dirty;
1229}
1230
Maarten Lankhorstec193642019-06-28 10:55:17 +02001231static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
1232 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001233 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001234
1235static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1236 const struct intel_plane_state *plane_state)
1237{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001238 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001239 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001240 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1241 enum plane_id plane_id = plane->id;
1242 bool dirty = false;
1243 int level;
1244
1245 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1246 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1247 if (plane_id == PLANE_PRIMARY)
1248 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1249 goto out;
1250 }
1251
1252 for (level = 0; level < num_levels; level++) {
1253 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1254 int wm, max_wm;
1255
1256 wm = g4x_compute_wm(crtc_state, plane_state, level);
1257 max_wm = g4x_plane_fifo_size(plane_id, level);
1258
1259 if (wm > max_wm)
1260 break;
1261
1262 dirty |= raw->plane[plane_id] != wm;
1263 raw->plane[plane_id] = wm;
1264
1265 if (plane_id != PLANE_PRIMARY ||
1266 level == G4X_WM_LEVEL_NORMAL)
1267 continue;
1268
1269 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1270 raw->plane[plane_id]);
1271 max_wm = g4x_fbc_fifo_size(level);
1272
1273 /*
1274 * FBC wm is not mandatory as we
1275 * can always just disable its use.
1276 */
1277 if (wm > max_wm)
1278 wm = USHRT_MAX;
1279
1280 dirty |= raw->fbc != wm;
1281 raw->fbc = wm;
1282 }
1283
1284 /* mark watermarks as invalid */
1285 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1286
1287 if (plane_id == PLANE_PRIMARY)
1288 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1289
1290 out:
1291 if (dirty) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001292 drm_dbg_kms(&dev_priv->drm,
1293 "%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1294 plane->base.name,
1295 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1296 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1297 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001298
1299 if (plane_id == PLANE_PRIMARY)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001300 drm_dbg_kms(&dev_priv->drm,
1301 "FBC watermarks: SR=%d, HPLL=%d\n",
1302 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1303 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001304 }
1305
1306 return dirty;
1307}
1308
1309static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1310 enum plane_id plane_id, int level)
1311{
1312 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1313
1314 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1315}
1316
1317static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1318 int level)
1319{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001320 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001321
1322 if (level > dev_priv->wm.max_level)
1323 return false;
1324
1325 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1326 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1327 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1328}
1329
1330/* mark all levels starting from 'level' as invalid */
1331static void g4x_invalidate_wms(struct intel_crtc *crtc,
1332 struct g4x_wm_state *wm_state, int level)
1333{
1334 if (level <= G4X_WM_LEVEL_NORMAL) {
1335 enum plane_id plane_id;
1336
1337 for_each_plane_id_on_crtc(crtc, plane_id)
1338 wm_state->wm.plane[plane_id] = USHRT_MAX;
1339 }
1340
1341 if (level <= G4X_WM_LEVEL_SR) {
1342 wm_state->cxsr = false;
1343 wm_state->sr.cursor = USHRT_MAX;
1344 wm_state->sr.plane = USHRT_MAX;
1345 wm_state->sr.fbc = USHRT_MAX;
1346 }
1347
1348 if (level <= G4X_WM_LEVEL_HPLL) {
1349 wm_state->hpll_en = false;
1350 wm_state->hpll.cursor = USHRT_MAX;
1351 wm_state->hpll.plane = USHRT_MAX;
1352 wm_state->hpll.fbc = USHRT_MAX;
1353 }
1354}
1355
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001356static bool g4x_compute_fbc_en(const struct g4x_wm_state *wm_state,
1357 int level)
1358{
1359 if (level < G4X_WM_LEVEL_SR)
1360 return false;
1361
1362 if (level >= G4X_WM_LEVEL_SR &&
1363 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1364 return false;
1365
1366 if (level >= G4X_WM_LEVEL_HPLL &&
1367 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1368 return false;
1369
1370 return true;
1371}
1372
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001373static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1374{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001375 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001376 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001377 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001378 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001379 int num_active_planes = hweight8(crtc_state->active_planes &
1380 ~BIT(PLANE_CURSOR));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001381 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001382 const struct intel_plane_state *old_plane_state;
1383 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001384 struct intel_plane *plane;
1385 enum plane_id plane_id;
1386 int i, level;
1387 unsigned int dirty = 0;
1388
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001389 for_each_oldnew_intel_plane_in_state(state, plane,
1390 old_plane_state,
1391 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001392 if (new_plane_state->hw.crtc != &crtc->base &&
1393 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001394 continue;
1395
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001396 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001397 dirty |= BIT(plane->id);
1398 }
1399
1400 if (!dirty)
1401 return 0;
1402
1403 level = G4X_WM_LEVEL_NORMAL;
1404 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1405 goto out;
1406
1407 raw = &crtc_state->wm.g4x.raw[level];
1408 for_each_plane_id_on_crtc(crtc, plane_id)
1409 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1410
1411 level = G4X_WM_LEVEL_SR;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1413 goto out;
1414
1415 raw = &crtc_state->wm.g4x.raw[level];
1416 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1417 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1418 wm_state->sr.fbc = raw->fbc;
1419
1420 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1421
1422 level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001423 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1424 goto out;
1425
1426 raw = &crtc_state->wm.g4x.raw[level];
1427 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1428 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1429 wm_state->hpll.fbc = raw->fbc;
1430
1431 wm_state->hpll_en = wm_state->cxsr;
1432
1433 level++;
1434
1435 out:
1436 if (level == G4X_WM_LEVEL_NORMAL)
1437 return -EINVAL;
1438
1439 /* invalidate the higher levels */
1440 g4x_invalidate_wms(crtc, wm_state, level);
1441
1442 /*
1443 * Determine if the FBC watermark(s) can be used. IF
1444 * this isn't the case we prefer to disable the FBC
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001445 * watermark(s) rather than disable the SR/HPLL
1446 * level(s) entirely. 'level-1' is the highest valid
1447 * level here.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001448 */
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001449 wm_state->fbc_en = g4x_compute_fbc_en(wm_state, level - 1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001450
1451 return 0;
1452}
1453
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001454static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001455{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001456 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301457 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001458 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1459 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1460 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001461 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001462 const struct intel_crtc_state *old_crtc_state =
1463 intel_atomic_get_old_crtc_state(intel_state, crtc);
1464 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001465 enum plane_id plane_id;
1466
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001467 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001468 *intermediate = *optimal;
1469
1470 intermediate->cxsr = false;
1471 intermediate->hpll_en = false;
1472 goto out;
1473 }
1474
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001475 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001476 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001477 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001478 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001479 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1480
1481 for_each_plane_id_on_crtc(crtc, plane_id) {
1482 intermediate->wm.plane[plane_id] =
1483 max(optimal->wm.plane[plane_id],
1484 active->wm.plane[plane_id]);
1485
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301486 drm_WARN_ON(&dev_priv->drm, intermediate->wm.plane[plane_id] >
1487 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001488 }
1489
1490 intermediate->sr.plane = max(optimal->sr.plane,
1491 active->sr.plane);
1492 intermediate->sr.cursor = max(optimal->sr.cursor,
1493 active->sr.cursor);
1494 intermediate->sr.fbc = max(optimal->sr.fbc,
1495 active->sr.fbc);
1496
1497 intermediate->hpll.plane = max(optimal->hpll.plane,
1498 active->hpll.plane);
1499 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1500 active->hpll.cursor);
1501 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1502 active->hpll.fbc);
1503
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301504 drm_WARN_ON(&dev_priv->drm,
1505 (intermediate->sr.plane >
1506 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1507 intermediate->sr.cursor >
1508 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1509 intermediate->cxsr);
1510 drm_WARN_ON(&dev_priv->drm,
1511 (intermediate->sr.plane >
1512 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1513 intermediate->sr.cursor >
1514 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1515 intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001516
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301517 drm_WARN_ON(&dev_priv->drm,
1518 intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1519 intermediate->fbc_en && intermediate->cxsr);
1520 drm_WARN_ON(&dev_priv->drm,
1521 intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1522 intermediate->fbc_en && intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001523
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001524out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001525 /*
1526 * If our intermediate WM are identical to the final WM, then we can
1527 * omit the post-vblank programming; only update if it's different.
1528 */
1529 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001530 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001531
1532 return 0;
1533}
1534
1535static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1536 struct g4x_wm_values *wm)
1537{
1538 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001539 int num_active_pipes = 0;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001540
1541 wm->cxsr = true;
1542 wm->hpll_en = true;
1543 wm->fbc_en = true;
1544
1545 for_each_intel_crtc(&dev_priv->drm, crtc) {
1546 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1547
1548 if (!crtc->active)
1549 continue;
1550
1551 if (!wm_state->cxsr)
1552 wm->cxsr = false;
1553 if (!wm_state->hpll_en)
1554 wm->hpll_en = false;
1555 if (!wm_state->fbc_en)
1556 wm->fbc_en = false;
1557
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001558 num_active_pipes++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001559 }
1560
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001561 if (num_active_pipes != 1) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001562 wm->cxsr = false;
1563 wm->hpll_en = false;
1564 wm->fbc_en = false;
1565 }
1566
1567 for_each_intel_crtc(&dev_priv->drm, crtc) {
1568 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1569 enum pipe pipe = crtc->pipe;
1570
1571 wm->pipe[pipe] = wm_state->wm;
1572 if (crtc->active && wm->cxsr)
1573 wm->sr = wm_state->sr;
1574 if (crtc->active && wm->hpll_en)
1575 wm->hpll = wm_state->hpll;
1576 }
1577}
1578
1579static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1580{
1581 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1582 struct g4x_wm_values new_wm = {};
1583
1584 g4x_merge_wm(dev_priv, &new_wm);
1585
1586 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1587 return;
1588
1589 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1590 _intel_set_memory_cxsr(dev_priv, false);
1591
1592 g4x_write_wm_values(dev_priv, &new_wm);
1593
1594 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1595 _intel_set_memory_cxsr(dev_priv, true);
1596
1597 *old_wm = new_wm;
1598}
1599
1600static void g4x_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001601 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001602{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001603 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1604 const struct intel_crtc_state *crtc_state =
1605 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001606
1607 mutex_lock(&dev_priv->wm.wm_mutex);
1608 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1609 g4x_program_watermarks(dev_priv);
1610 mutex_unlock(&dev_priv->wm.wm_mutex);
1611}
1612
1613static void g4x_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001614 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001615{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001616 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1617 const struct intel_crtc_state *crtc_state =
1618 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001619
1620 if (!crtc_state->wm.need_postvbl_update)
1621 return;
1622
1623 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03001624 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001625 g4x_program_watermarks(dev_priv);
1626 mutex_unlock(&dev_priv->wm.wm_mutex);
1627}
1628
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001629/* latency must be in 0.1us units. */
1630static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001631 unsigned int htotal,
1632 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001633 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001634 unsigned int latency)
1635{
1636 unsigned int ret;
1637
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001638 ret = intel_wm_method2(pixel_rate, htotal,
1639 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001640 ret = DIV_ROUND_UP(ret, 64);
1641
1642 return ret;
1643}
1644
Ville Syrjäläbb726512016-10-31 22:37:24 +02001645static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001646{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001647 /* all latencies in usec */
1648 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1649
Ville Syrjälä58590c12015-09-08 21:05:12 +03001650 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1651
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001652 if (IS_CHERRYVIEW(dev_priv)) {
1653 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1654 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001655
1656 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001657 }
1658}
1659
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001660static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1661 const struct intel_plane_state *plane_state,
1662 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001663{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001664 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001665 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001666 const struct drm_display_mode *pipe_mode =
1667 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001668 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001669
1670 if (dev_priv->wm.pri_latency[level] == 0)
1671 return USHRT_MAX;
1672
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001673 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001674 return 0;
1675
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001676 cpp = plane_state->hw.fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001677 clock = pipe_mode->crtc_clock;
1678 htotal = pipe_mode->crtc_htotal;
Ville Syrjäläe339d672016-11-28 19:37:17 +02001679 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001680
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001681 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001682 /*
1683 * FIXME the formula gives values that are
1684 * too big for the cursor FIFO, and hence we
1685 * would never be able to use cursors. For
1686 * now just hardcode the watermark.
1687 */
1688 wm = 63;
1689 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001690 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001691 dev_priv->wm.pri_latency[level] * 10);
1692 }
1693
Chris Wilson1a1f1282017-11-07 14:03:38 +00001694 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001695}
1696
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001697static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1698{
1699 return (active_planes & (BIT(PLANE_SPRITE0) |
1700 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1701}
1702
Ville Syrjälä5012e602017-03-02 19:14:56 +02001703static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001704{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001705 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301706 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001707 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001708 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001709 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001710 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001711 int num_active_planes = hweight8(active_planes);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001712 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001714 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 unsigned int total_rate;
1716 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001717
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001718 /*
1719 * When enabling sprite0 after sprite1 has already been enabled
1720 * we tend to get an underrun unless sprite0 already has some
1721 * FIFO space allcoated. Hence we always allocate at least one
1722 * cacheline for sprite0 whenever sprite1 is enabled.
1723 *
1724 * All other plane enable sequences appear immune to this problem.
1725 */
1726 if (vlv_need_sprite0_fifo_workaround(active_planes))
1727 sprite0_fifo_extra = 1;
1728
Ville Syrjälä5012e602017-03-02 19:14:56 +02001729 total_rate = raw->plane[PLANE_PRIMARY] +
1730 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001731 raw->plane[PLANE_SPRITE1] +
1732 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001733
Ville Syrjälä5012e602017-03-02 19:14:56 +02001734 if (total_rate > fifo_size)
1735 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001736
Ville Syrjälä5012e602017-03-02 19:14:56 +02001737 if (total_rate == 0)
1738 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001739
Ville Syrjälä5012e602017-03-02 19:14:56 +02001740 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001741 unsigned int rate;
1742
Ville Syrjälä5012e602017-03-02 19:14:56 +02001743 if ((active_planes & BIT(plane_id)) == 0) {
1744 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001745 continue;
1746 }
1747
Ville Syrjälä5012e602017-03-02 19:14:56 +02001748 rate = raw->plane[plane_id];
1749 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1750 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001751 }
1752
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001753 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1754 fifo_left -= sprite0_fifo_extra;
1755
Ville Syrjälä5012e602017-03-02 19:14:56 +02001756 fifo_state->plane[PLANE_CURSOR] = 63;
1757
1758 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001759
1760 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001761 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001762 int plane_extra;
1763
1764 if (fifo_left == 0)
1765 break;
1766
Ville Syrjälä5012e602017-03-02 19:14:56 +02001767 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001768 continue;
1769
1770 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001771 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001772 fifo_left -= plane_extra;
1773 }
1774
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301775 drm_WARN_ON(&dev_priv->drm, active_planes != 0 && fifo_left != 0);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001776
1777 /* give it all to the first plane if none are active */
1778 if (active_planes == 0) {
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301779 drm_WARN_ON(&dev_priv->drm, fifo_left != fifo_size);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001780 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1781 }
1782
1783 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001784}
1785
Ville Syrjäläff32c542017-03-02 19:14:57 +02001786/* mark all levels starting from 'level' as invalid */
1787static void vlv_invalidate_wms(struct intel_crtc *crtc,
1788 struct vlv_wm_state *wm_state, int level)
1789{
1790 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1791
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001792 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001793 enum plane_id plane_id;
1794
1795 for_each_plane_id_on_crtc(crtc, plane_id)
1796 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1797
1798 wm_state->sr[level].cursor = USHRT_MAX;
1799 wm_state->sr[level].plane = USHRT_MAX;
1800 }
1801}
1802
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001803static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1804{
1805 if (wm > fifo_size)
1806 return USHRT_MAX;
1807 else
1808 return fifo_size - wm;
1809}
1810
Ville Syrjäläff32c542017-03-02 19:14:57 +02001811/*
1812 * Starting from 'level' set all higher
1813 * levels to 'value' in the "raw" watermarks.
1814 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001815static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001817{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001818 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001819 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001820 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001821
Ville Syrjäläff32c542017-03-02 19:14:57 +02001822 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001823 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001824
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001825 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001826 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001827 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001828
1829 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001830}
1831
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001832static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1833 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001834{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001835 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001836 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001837 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001838 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001839 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001840 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001842 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001843 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1844 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001845 }
1846
1847 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001848 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001849 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1850 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1851
Ville Syrjäläff32c542017-03-02 19:14:57 +02001852 if (wm > max_wm)
1853 break;
1854
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001855 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001856 raw->plane[plane_id] = wm;
1857 }
1858
1859 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001860 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001861
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001862out:
1863 if (dirty)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001864 drm_dbg_kms(&dev_priv->drm,
1865 "%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
1866 plane->base.name,
1867 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1868 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1869 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001870
1871 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001872}
1873
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001874static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1875 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001876{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001877 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001878 &crtc_state->wm.vlv.raw[level];
1879 const struct vlv_fifo_state *fifo_state =
1880 &crtc_state->wm.vlv.fifo_state;
1881
1882 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1883}
1884
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001885static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001886{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001887 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1888 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1889 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1890 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001891}
1892
1893static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001894{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001895 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001896 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001897 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001898 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001899 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001900 const struct vlv_fifo_state *fifo_state =
1901 &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001902 int num_active_planes = hweight8(crtc_state->active_planes &
1903 ~BIT(PLANE_CURSOR));
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001904 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->uapi);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001905 const struct intel_plane_state *old_plane_state;
1906 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001907 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001908 enum plane_id plane_id;
1909 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001910 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001911
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001912 for_each_oldnew_intel_plane_in_state(state, plane,
1913 old_plane_state,
1914 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001915 if (new_plane_state->hw.crtc != &crtc->base &&
1916 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001917 continue;
1918
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001919 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001920 dirty |= BIT(plane->id);
1921 }
1922
1923 /*
1924 * DSPARB registers may have been reset due to the
1925 * power well being turned off. Make sure we restore
1926 * them to a consistent state even if no primary/sprite
1927 * planes are initially active.
1928 */
1929 if (needs_modeset)
1930 crtc_state->fifo_changed = true;
1931
1932 if (!dirty)
1933 return 0;
1934
1935 /* cursor changes don't warrant a FIFO recompute */
1936 if (dirty & ~BIT(PLANE_CURSOR)) {
1937 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001938 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001939 const struct vlv_fifo_state *old_fifo_state =
1940 &old_crtc_state->wm.vlv.fifo_state;
1941
1942 ret = vlv_compute_fifo(crtc_state);
1943 if (ret)
1944 return ret;
1945
1946 if (needs_modeset ||
1947 memcmp(old_fifo_state, fifo_state,
1948 sizeof(*fifo_state)) != 0)
1949 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001950 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001951
Ville Syrjäläff32c542017-03-02 19:14:57 +02001952 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001953 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001954 /*
1955 * Note that enabling cxsr with no primary/sprite planes
1956 * enabled can wedge the pipe. Hence we only allow cxsr
1957 * with exactly one enabled primary/sprite plane.
1958 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001959 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001960
Ville Syrjälä5012e602017-03-02 19:14:56 +02001961 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001962 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Jani Nikula24977872019-09-11 12:26:08 +03001963 const int sr_fifo_size = INTEL_NUM_PIPES(dev_priv) * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001964
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001965 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001966 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001967
Ville Syrjäläff32c542017-03-02 19:14:57 +02001968 for_each_plane_id_on_crtc(crtc, plane_id) {
1969 wm_state->wm[level].plane[plane_id] =
1970 vlv_invert_wm_value(raw->plane[plane_id],
1971 fifo_state->plane[plane_id]);
1972 }
1973
1974 wm_state->sr[level].plane =
1975 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001976 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001977 raw->plane[PLANE_SPRITE1]),
1978 sr_fifo_size);
1979
1980 wm_state->sr[level].cursor =
1981 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1982 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001983 }
1984
Ville Syrjäläff32c542017-03-02 19:14:57 +02001985 if (level == 0)
1986 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001987
Ville Syrjäläff32c542017-03-02 19:14:57 +02001988 /* limit to only levels we can actually handle */
1989 wm_state->num_levels = level;
1990
1991 /* invalidate the higher levels */
1992 vlv_invalidate_wms(crtc, wm_state, level);
1993
1994 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001995}
1996
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001997#define VLV_FIFO(plane, value) \
1998 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1999
Ville Syrjäläff32c542017-03-02 19:14:57 +02002000static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002001 struct intel_crtc *crtc)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002002{
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002003 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002004 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002005 const struct intel_crtc_state *crtc_state =
2006 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02002007 const struct vlv_fifo_state *fifo_state =
2008 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002009 int sprite0_start, sprite1_start, fifo_size;
Kees Cook2713eb42020-02-20 16:05:17 -08002010 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002011
Ville Syrjälä236c48e2017-03-02 19:14:58 +02002012 if (!crtc_state->fifo_changed)
2013 return;
2014
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002015 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
2016 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
2017 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002018
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05302019 drm_WARN_ON(&dev_priv->drm, fifo_state->plane[PLANE_CURSOR] != 63);
2020 drm_WARN_ON(&dev_priv->drm, fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002021
Ville Syrjäläc137d662017-03-02 19:15:06 +02002022 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
2023
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002024 /*
2025 * uncore.lock serves a double purpose here. It allows us to
2026 * use the less expensive I915_{READ,WRITE}_FW() functions, and
2027 * it protects the DSPARB registers from getting clobbered by
2028 * parallel updates from multiple pipes.
2029 *
2030 * intel_pipe_update_start() has already disabled interrupts
2031 * for us, so a plain spin_lock() is sufficient here.
2032 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002033 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002034
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002035 switch (crtc->pipe) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002036 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002037 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2038 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002039
2040 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
2041 VLV_FIFO(SPRITEB, 0xff));
2042 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
2043 VLV_FIFO(SPRITEB, sprite1_start));
2044
2045 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
2046 VLV_FIFO(SPRITEB_HI, 0x1));
2047 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
2048 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
2049
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002050 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2051 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002052 break;
2053 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002054 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2055 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002056
2057 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2058 VLV_FIFO(SPRITED, 0xff));
2059 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2060 VLV_FIFO(SPRITED, sprite1_start));
2061
2062 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2063 VLV_FIFO(SPRITED_HI, 0xff));
2064 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2065 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2066
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002067 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2068 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002069 break;
2070 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002071 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
2072 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002073
2074 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2075 VLV_FIFO(SPRITEF, 0xff));
2076 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2077 VLV_FIFO(SPRITEF, sprite1_start));
2078
2079 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2080 VLV_FIFO(SPRITEF_HI, 0xff));
2081 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2082 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2083
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002084 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2085 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002086 break;
2087 default:
2088 break;
2089 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002090
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002091 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002092
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002093 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002094}
2095
2096#undef VLV_FIFO
2097
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002098static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002099{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002100 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002101 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2102 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2103 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002104 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002105 const struct intel_crtc_state *old_crtc_state =
2106 intel_atomic_get_old_crtc_state(intel_state, crtc);
2107 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002108 int level;
2109
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002110 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002111 *intermediate = *optimal;
2112
2113 intermediate->cxsr = false;
2114 goto out;
2115 }
2116
Ville Syrjälä4841da52017-03-02 19:14:59 +02002117 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002118 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002119 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002120
2121 for (level = 0; level < intermediate->num_levels; level++) {
2122 enum plane_id plane_id;
2123
2124 for_each_plane_id_on_crtc(crtc, plane_id) {
2125 intermediate->wm[level].plane[plane_id] =
2126 min(optimal->wm[level].plane[plane_id],
2127 active->wm[level].plane[plane_id]);
2128 }
2129
2130 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2131 active->sr[level].plane);
2132 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2133 active->sr[level].cursor);
2134 }
2135
2136 vlv_invalidate_wms(crtc, intermediate, level);
2137
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002138out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002139 /*
2140 * If our intermediate WM are identical to the final WM, then we can
2141 * omit the post-vblank programming; only update if it's different.
2142 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002143 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002144 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002145
2146 return 0;
2147}
2148
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002149static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002150 struct vlv_wm_values *wm)
2151{
2152 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002153 int num_active_pipes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002155 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002156 wm->cxsr = true;
2157
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002158 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002159 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002160
2161 if (!crtc->active)
2162 continue;
2163
2164 if (!wm_state->cxsr)
2165 wm->cxsr = false;
2166
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002167 num_active_pipes++;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002168 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2169 }
2170
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002171 if (num_active_pipes != 1)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002172 wm->cxsr = false;
2173
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002174 if (num_active_pipes > 1)
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002175 wm->level = VLV_WM_LEVEL_PM2;
2176
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002177 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002178 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002179 enum pipe pipe = crtc->pipe;
2180
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002181 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002182 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002183 wm->sr = wm_state->sr[wm->level];
2184
Ville Syrjälä1b313892016-11-28 19:37:08 +02002185 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2186 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2187 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2188 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002189 }
2190}
2191
Ville Syrjäläff32c542017-03-02 19:14:57 +02002192static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002193{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002194 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2195 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002196
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002197 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002198
Ville Syrjäläff32c542017-03-02 19:14:57 +02002199 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002200 return;
2201
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002202 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002203 chv_set_memory_dvfs(dev_priv, false);
2204
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002205 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002206 chv_set_memory_pm5(dev_priv, false);
2207
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002208 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002209 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002210
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002211 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002212
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002213 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002214 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002215
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002216 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002217 chv_set_memory_pm5(dev_priv, true);
2218
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002219 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002220 chv_set_memory_dvfs(dev_priv, true);
2221
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002222 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002223}
2224
Ville Syrjäläff32c542017-03-02 19:14:57 +02002225static void vlv_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002226 struct intel_crtc *crtc)
Ville Syrjäläff32c542017-03-02 19:14:57 +02002227{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002228 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2229 const struct intel_crtc_state *crtc_state =
2230 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläff32c542017-03-02 19:14:57 +02002231
2232 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002233 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2234 vlv_program_watermarks(dev_priv);
2235 mutex_unlock(&dev_priv->wm.wm_mutex);
2236}
2237
2238static void vlv_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002239 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002240{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002241 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2242 const struct intel_crtc_state *crtc_state =
2243 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002244
2245 if (!crtc_state->wm.need_postvbl_update)
2246 return;
2247
2248 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03002249 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002250 vlv_program_watermarks(dev_priv);
2251 mutex_unlock(&dev_priv->wm.wm_mutex);
2252}
2253
Ville Syrjälä432081b2016-10-31 22:37:03 +02002254static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002255{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002256 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002257 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258 int srwm = 1;
2259 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002260 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002261
2262 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002263 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264 if (crtc) {
2265 /* self-refresh has much higher latency */
2266 static const int sr_latency_ns = 12000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002267 const struct drm_display_mode *pipe_mode =
2268 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002269 const struct drm_framebuffer *fb =
2270 crtc->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002271 int clock = pipe_mode->crtc_clock;
2272 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002273 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002274 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 int entries;
2276
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002277 entries = intel_wm_method2(clock, htotal,
2278 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2280 srwm = I965_FIFO_SIZE - entries;
2281 if (srwm < 0)
2282 srwm = 1;
2283 srwm &= 0x1ff;
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002284 drm_dbg_kms(&dev_priv->drm,
2285 "self-refresh entries: %d, wm: %d\n",
2286 entries, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002287
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002288 entries = intel_wm_method2(clock, htotal,
2289 crtc->base.cursor->state->crtc_w, 4,
2290 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002291 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002292 i965_cursor_wm_info.cacheline_size) +
2293 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002294
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002295 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002296 if (cursor_sr > i965_cursor_wm_info.max_wm)
2297 cursor_sr = i965_cursor_wm_info.max_wm;
2298
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002299 drm_dbg_kms(&dev_priv->drm,
2300 "self-refresh watermark: display plane %d "
2301 "cursor %d\n", srwm, cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002302
Imre Deak98584252014-06-13 14:54:20 +03002303 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002304 } else {
Imre Deak98584252014-06-13 14:54:20 +03002305 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002307 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002308 }
2309
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002310 drm_dbg_kms(&dev_priv->drm,
2311 "Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2312 srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002313
2314 /* 965 has limitations... */
Jani Nikula5f461662020-11-30 13:15:58 +02002315 intel_uncore_write(&dev_priv->uncore, DSPFW1, FW_WM(srwm, SR) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002316 FW_WM(8, CURSORB) |
2317 FW_WM(8, PLANEB) |
2318 FW_WM(8, PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02002319 intel_uncore_write(&dev_priv->uncore, DSPFW2, FW_WM(8, CURSORA) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002320 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002321 /* update cursor SR watermark */
Jani Nikula5f461662020-11-30 13:15:58 +02002322 intel_uncore_write(&dev_priv->uncore, DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002323
2324 if (cxsr_enabled)
2325 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002326}
2327
Ville Syrjäläf4998962015-03-10 17:02:21 +02002328#undef FW_WM
2329
Ville Syrjälä432081b2016-10-31 22:37:03 +02002330static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002331{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002332 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002334 u32 fwater_lo;
2335 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002336 int cwm, srwm = 1;
2337 int fifo_size;
2338 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002339 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002340
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002341 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002342 wm_info = &i945_wm_info;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002343 else if (DISPLAY_VER(dev_priv) != 2)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002344 wm_info = &i915_wm_info;
2345 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002346 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002347
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002348 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2349 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002350 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002351 const struct drm_display_mode *pipe_mode =
2352 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002353 const struct drm_framebuffer *fb =
2354 crtc->base.primary->state->fb;
2355 int cpp;
2356
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002357 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002358 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002359 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002360 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002361
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002362 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002363 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002364 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002366 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002367 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002368 if (planea_wm > (long)wm_info->max_wm)
2369 planea_wm = wm_info->max_wm;
2370 }
2371
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002372 if (DISPLAY_VER(dev_priv) == 2)
Ville Syrjälä9d539102014-08-15 01:21:53 +03002373 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002374
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002375 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2376 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002377 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002378 const struct drm_display_mode *pipe_mode =
2379 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002380 const struct drm_framebuffer *fb =
2381 crtc->base.primary->state->fb;
2382 int cpp;
2383
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002384 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002385 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002386 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002387 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002388
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002389 planeb_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002390 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002391 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002392 if (enabled == NULL)
2393 enabled = crtc;
2394 else
2395 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002396 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002397 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002398 if (planeb_wm > (long)wm_info->max_wm)
2399 planeb_wm = wm_info->max_wm;
2400 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002401
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002402 drm_dbg_kms(&dev_priv->drm,
2403 "FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002404
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002405 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002406 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002407
Ville Syrjäläefc26112016-10-31 22:37:04 +02002408 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002409
2410 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002411 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002412 enabled = NULL;
2413 }
2414
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002415 /*
2416 * Overlay gets an aggressive default since video jitter is bad.
2417 */
2418 cwm = 2;
2419
2420 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002421 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422
2423 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002424 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002425 /* self-refresh has much higher latency */
2426 static const int sr_latency_ns = 6000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002427 const struct drm_display_mode *pipe_mode =
2428 &enabled->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002429 const struct drm_framebuffer *fb =
2430 enabled->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002431 int clock = pipe_mode->crtc_clock;
2432 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002433 int hdisplay = enabled->config->pipe_src_w;
2434 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002435 int entries;
2436
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002437 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002438 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002439 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002441
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002442 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2443 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002444 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002445 drm_dbg_kms(&dev_priv->drm,
2446 "self-refresh entries: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002447 srwm = wm_info->fifo_size - entries;
2448 if (srwm < 0)
2449 srwm = 1;
2450
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002451 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02002452 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002453 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002454 else
Jani Nikula5f461662020-11-30 13:15:58 +02002455 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, srwm & 0x3f);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002456 }
2457
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002458 drm_dbg_kms(&dev_priv->drm,
2459 "Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2460 planea_wm, planeb_wm, cwm, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002461
2462 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2463 fwater_hi = (cwm & 0x1f);
2464
2465 /* Set request length to 8 cachelines per fetch */
2466 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2467 fwater_hi = fwater_hi | (1 << 8);
2468
Jani Nikula5f461662020-11-30 13:15:58 +02002469 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
2470 intel_uncore_write(&dev_priv->uncore, FW_BLC2, fwater_hi);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002471
Imre Deak5209b1f2014-07-01 12:36:17 +03002472 if (enabled)
2473 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002474}
2475
Ville Syrjälä432081b2016-10-31 22:37:03 +02002476static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002477{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002478 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002479 struct intel_crtc *crtc;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002480 const struct drm_display_mode *pipe_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002481 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002482 int planea_wm;
2483
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002484 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002485 if (crtc == NULL)
2486 return;
2487
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002488 pipe_mode = &crtc->config->hw.pipe_mode;
2489 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002490 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002491 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002492 4, pessimal_latency_ns);
Jani Nikula5f461662020-11-30 13:15:58 +02002493 fwater_lo = intel_uncore_read(&dev_priv->uncore, FW_BLC) & ~0xfff;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002494 fwater_lo |= (3<<8) | planea_wm;
2495
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002496 drm_dbg_kms(&dev_priv->drm,
2497 "Setting FIFO watermarks - A: %d\n", planea_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002498
Jani Nikula5f461662020-11-30 13:15:58 +02002499 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002500}
2501
Ville Syrjälä37126462013-08-01 16:18:55 +03002502/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002503static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2504 unsigned int cpp,
2505 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002506{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002507 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002508
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002509 ret = intel_wm_method1(pixel_rate, cpp, latency);
2510 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511
2512 return ret;
2513}
2514
Ville Syrjälä37126462013-08-01 16:18:55 +03002515/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002516static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2517 unsigned int htotal,
2518 unsigned int width,
2519 unsigned int cpp,
2520 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002521{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002522 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002524 ret = intel_wm_method2(pixel_rate, htotal,
2525 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002527
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002528 return ret;
2529}
2530
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002531static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002532{
Matt Roper15126882015-12-03 11:37:40 -08002533 /*
2534 * Neither of these should be possible since this function shouldn't be
2535 * called if the CRTC is off or the plane is invisible. But let's be
2536 * extra paranoid to avoid a potential divide-by-zero if we screw up
2537 * elsewhere in the driver.
2538 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002539 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002540 return 0;
2541 if (WARN_ON(!horiz_pixels))
2542 return 0;
2543
Ville Syrjäläac484962016-01-20 21:05:26 +02002544 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002545}
2546
Imre Deak820c1982013-12-17 14:46:36 +02002547struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002548 u16 pri;
2549 u16 spr;
2550 u16 cur;
2551 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002552};
2553
Ville Syrjälä37126462013-08-01 16:18:55 +03002554/*
2555 * For both WM_PIPE and WM_LP.
2556 * mem_value must be in 0.1us units.
2557 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002558static u32 ilk_compute_pri_wm(const struct intel_crtc_state *crtc_state,
2559 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002560 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002561{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002562 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002563 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002564
Ville Syrjälä03981c62018-11-14 19:34:40 +02002565 if (mem_value == 0)
2566 return U32_MAX;
2567
Maarten Lankhorstec193642019-06-28 10:55:17 +02002568 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002569 return 0;
2570
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002571 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002572
Maarten Lankhorstec193642019-06-28 10:55:17 +02002573 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002574
2575 if (!is_lp)
2576 return method1;
2577
Maarten Lankhorstec193642019-06-28 10:55:17 +02002578 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002579 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002580 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002581 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002582
2583 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002584}
2585
Ville Syrjälä37126462013-08-01 16:18:55 +03002586/*
2587 * For both WM_PIPE and WM_LP.
2588 * mem_value must be in 0.1us units.
2589 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002590static u32 ilk_compute_spr_wm(const struct intel_crtc_state *crtc_state,
2591 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002592 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002593{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002594 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002595 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002596
Ville Syrjälä03981c62018-11-14 19:34:40 +02002597 if (mem_value == 0)
2598 return U32_MAX;
2599
Maarten Lankhorstec193642019-06-28 10:55:17 +02002600 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002601 return 0;
2602
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002603 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002604
Maarten Lankhorstec193642019-06-28 10:55:17 +02002605 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
2606 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002607 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002608 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002609 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002610 return min(method1, method2);
2611}
2612
Ville Syrjälä37126462013-08-01 16:18:55 +03002613/*
2614 * For both WM_PIPE and WM_LP.
2615 * mem_value must be in 0.1us units.
2616 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002617static u32 ilk_compute_cur_wm(const struct intel_crtc_state *crtc_state,
2618 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002619 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002620{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002621 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002622
Ville Syrjälä03981c62018-11-14 19:34:40 +02002623 if (mem_value == 0)
2624 return U32_MAX;
2625
Maarten Lankhorstec193642019-06-28 10:55:17 +02002626 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002627 return 0;
2628
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002629 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002630
Maarten Lankhorstec193642019-06-28 10:55:17 +02002631 return ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002632 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002633 drm_rect_width(&plane_state->uapi.dst),
Maarten Lankhorst3a612762019-10-04 13:34:54 +02002634 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002635}
2636
Paulo Zanonicca32e92013-05-31 11:45:06 -03002637/* Only for WM_LP. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002638static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
2639 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002640 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002641{
Ville Syrjälä83054942016-11-18 21:53:00 +02002642 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002643
Maarten Lankhorstec193642019-06-28 10:55:17 +02002644 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002645 return 0;
2646
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002647 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002648
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002649 return ilk_wm_fbc(pri_val, drm_rect_width(&plane_state->uapi.dst),
2650 cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002651}
2652
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002653static unsigned int
2654ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002655{
Matt Roper7dadd282021-03-19 21:42:43 -07002656 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002657 return 3072;
Matt Roper7dadd282021-03-19 21:42:43 -07002658 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002659 return 768;
2660 else
2661 return 512;
2662}
2663
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002664static unsigned int
2665ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2666 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002667{
Matt Roper7dadd282021-03-19 21:42:43 -07002668 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002669 /* BDW primary/sprite plane watermarks */
2670 return level == 0 ? 255 : 2047;
Matt Roper7dadd282021-03-19 21:42:43 -07002671 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002672 /* IVB/HSW primary/sprite plane watermarks */
2673 return level == 0 ? 127 : 1023;
2674 else if (!is_sprite)
2675 /* ILK/SNB primary plane watermarks */
2676 return level == 0 ? 127 : 511;
2677 else
2678 /* ILK/SNB sprite plane watermarks */
2679 return level == 0 ? 63 : 255;
2680}
2681
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002682static unsigned int
2683ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002684{
Matt Roper7dadd282021-03-19 21:42:43 -07002685 if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002686 return level == 0 ? 63 : 255;
2687 else
2688 return level == 0 ? 31 : 63;
2689}
2690
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002691static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002692{
Matt Roper7dadd282021-03-19 21:42:43 -07002693 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002694 return 31;
2695 else
2696 return 15;
2697}
2698
Ville Syrjälä158ae642013-08-07 13:28:19 +03002699/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002700static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002701 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002702 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002703 enum intel_ddb_partitioning ddb_partitioning,
2704 bool is_sprite)
2705{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002706 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002707
2708 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002709 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002710 return 0;
2711
2712 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002713 if (level == 0 || config->num_pipes_active > 1) {
Jani Nikula24977872019-09-11 12:26:08 +03002714 fifo_size /= INTEL_NUM_PIPES(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002715
2716 /*
2717 * For some reason the non self refresh
2718 * FIFO size is only half of the self
2719 * refresh FIFO size on ILK/SNB.
2720 */
Matt Roper7dadd282021-03-19 21:42:43 -07002721 if (DISPLAY_VER(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002722 fifo_size /= 2;
2723 }
2724
Ville Syrjälä240264f2013-08-07 13:29:12 +03002725 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002726 /* level 0 is always calculated with 1:1 split */
2727 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2728 if (is_sprite)
2729 fifo_size *= 5;
2730 fifo_size /= 6;
2731 } else {
2732 fifo_size /= 2;
2733 }
2734 }
2735
2736 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002737 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002738}
2739
2740/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002741static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002742 int level,
2743 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002744{
2745 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002746 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002747 return 64;
2748
2749 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002750 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002751}
2752
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002753static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002754 int level,
2755 const struct intel_wm_config *config,
2756 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002757 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002758{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002759 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2760 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2761 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2762 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002763}
2764
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002765static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002766 int level,
2767 struct ilk_wm_maximums *max)
2768{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002769 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2770 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2771 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2772 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002773}
2774
Ville Syrjäläd9395652013-10-09 19:18:10 +03002775static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002776 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002777 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002778{
2779 bool ret;
2780
2781 /* already determined to be invalid? */
2782 if (!result->enable)
2783 return false;
2784
2785 result->enable = result->pri_val <= max->pri &&
2786 result->spr_val <= max->spr &&
2787 result->cur_val <= max->cur;
2788
2789 ret = result->enable;
2790
2791 /*
2792 * HACK until we can pre-compute everything,
2793 * and thus fail gracefully if LP0 watermarks
2794 * are exceeded...
2795 */
2796 if (level == 0 && !result->enable) {
2797 if (result->pri_val > max->pri)
2798 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2799 level, result->pri_val, max->pri);
2800 if (result->spr_val > max->spr)
2801 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2802 level, result->spr_val, max->spr);
2803 if (result->cur_val > max->cur)
2804 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2805 level, result->cur_val, max->cur);
2806
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002807 result->pri_val = min_t(u32, result->pri_val, max->pri);
2808 result->spr_val = min_t(u32, result->spr_val, max->spr);
2809 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002810 result->enable = true;
2811 }
2812
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002813 return ret;
2814}
2815
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002816static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02002817 const struct intel_crtc *crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002818 int level,
Maarten Lankhorstec193642019-06-28 10:55:17 +02002819 struct intel_crtc_state *crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002820 const struct intel_plane_state *pristate,
2821 const struct intel_plane_state *sprstate,
2822 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002823 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002824{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002825 u16 pri_latency = dev_priv->wm.pri_latency[level];
2826 u16 spr_latency = dev_priv->wm.spr_latency[level];
2827 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002828
2829 /* WM1+ latency values stored in 0.5us units */
2830 if (level > 0) {
2831 pri_latency *= 5;
2832 spr_latency *= 5;
2833 cur_latency *= 5;
2834 }
2835
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002836 if (pristate) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02002837 result->pri_val = ilk_compute_pri_wm(crtc_state, pristate,
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002838 pri_latency, level);
Maarten Lankhorstec193642019-06-28 10:55:17 +02002839 result->fbc_val = ilk_compute_fbc_wm(crtc_state, pristate, result->pri_val);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002840 }
2841
2842 if (sprstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002843 result->spr_val = ilk_compute_spr_wm(crtc_state, sprstate, spr_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002844
2845 if (curstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002846 result->cur_val = ilk_compute_cur_wm(crtc_state, curstate, cur_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002847
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002848 result->enable = true;
2849}
2850
Ville Syrjäläbb726512016-10-31 22:37:24 +02002851static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002852 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002853{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002854 struct intel_uncore *uncore = &dev_priv->uncore;
2855
Matt Roper7dadd282021-03-19 21:42:43 -07002856 if (DISPLAY_VER(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002857 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002858 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002859 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002860
2861 /* read the first set of memory latencies[0:3] */
2862 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002863 ret = sandybridge_pcode_read(dev_priv,
2864 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002865 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002866
2867 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002868 drm_err(&dev_priv->drm,
2869 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002870 return;
2871 }
2872
2873 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2874 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2875 GEN9_MEM_LATENCY_LEVEL_MASK;
2876 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2877 GEN9_MEM_LATENCY_LEVEL_MASK;
2878 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2879 GEN9_MEM_LATENCY_LEVEL_MASK;
2880
2881 /* read the second set of memory latencies[4:7] */
2882 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002883 ret = sandybridge_pcode_read(dev_priv,
2884 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002885 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002886 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002887 drm_err(&dev_priv->drm,
2888 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002889 return;
2890 }
2891
2892 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2893 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2894 GEN9_MEM_LATENCY_LEVEL_MASK;
2895 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2896 GEN9_MEM_LATENCY_LEVEL_MASK;
2897 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2898 GEN9_MEM_LATENCY_LEVEL_MASK;
2899
Vandana Kannan367294b2014-11-04 17:06:46 +00002900 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002901 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2902 * need to be disabled. We make sure to sanitize the values out
2903 * of the punit to satisfy this requirement.
2904 */
2905 for (level = 1; level <= max_level; level++) {
2906 if (wm[level] == 0) {
2907 for (i = level + 1; i <= max_level; i++)
2908 wm[i] = 0;
2909 break;
2910 }
2911 }
2912
2913 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002914 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002915 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002916 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002917 * to add 2us to the various latency levels we retrieve from the
2918 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002919 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002920 if (wm[0] == 0) {
2921 wm[0] += 2;
2922 for (level = 1; level <= max_level; level++) {
2923 if (wm[level] == 0)
2924 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002925 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002926 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002927 }
2928
Mahesh Kumar86b59282018-08-31 16:39:42 +05302929 /*
2930 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2931 * If we could not get dimm info enable this WA to prevent from
2932 * any underrun. If not able to get Dimm info assume 16GB dimm
2933 * to avoid any underrun.
2934 */
José Roberto de Souza66a24502021-01-28 08:43:12 -08002935 if (dev_priv->dram_info.wm_lv_0_adjust_needed)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302936 wm[0] += 1;
2937
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002938 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002939 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002940
2941 wm[0] = (sskpd >> 56) & 0xFF;
2942 if (wm[0] == 0)
2943 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002944 wm[1] = (sskpd >> 4) & 0xFF;
2945 wm[2] = (sskpd >> 12) & 0xFF;
2946 wm[3] = (sskpd >> 20) & 0x1FF;
2947 wm[4] = (sskpd >> 32) & 0x1FF;
Matt Roper7dadd282021-03-19 21:42:43 -07002948 } else if (DISPLAY_VER(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002949 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002950
2951 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2952 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2953 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2954 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Matt Roper7dadd282021-03-19 21:42:43 -07002955 } else if (DISPLAY_VER(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002956 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002957
2958 /* ILK primary LP0 latency is 700 ns */
2959 wm[0] = 7;
2960 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2961 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002962 } else {
2963 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002964 }
2965}
2966
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002967static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002968 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002969{
2970 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002971 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002972 wm[0] = 13;
2973}
2974
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002975static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002976 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002977{
2978 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002979 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002980 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002981}
2982
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002983int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002984{
2985 /* how many WM levels are we expecting */
Matt Roper7dadd282021-03-19 21:42:43 -07002986 if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002987 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002988 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002989 return 4;
Matt Roper7dadd282021-03-19 21:42:43 -07002990 else if (DISPLAY_VER(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002991 return 3;
2992 else
2993 return 2;
2994}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002995
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002996static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002997 const char *name,
Jason Ekstrandc6deb5e2021-04-13 12:32:59 -05002998 const u16 *wm)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002999{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003000 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003001
3002 for (level = 0; level <= max_level; level++) {
3003 unsigned int latency = wm[level];
3004
3005 if (latency == 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003006 drm_dbg_kms(&dev_priv->drm,
3007 "%s WM%d latency not provided\n",
3008 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003009 continue;
3010 }
3011
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003012 /*
3013 * - latencies are in us on gen9.
3014 * - before then, WM1+ latency values are in 0.5us units
3015 */
Matt Roper7dadd282021-03-19 21:42:43 -07003016 if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003017 latency *= 10;
3018 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003019 latency *= 5;
3020
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003021 drm_dbg_kms(&dev_priv->drm,
3022 "%s WM%d latency %u (%u.%u usec)\n", name, level,
3023 wm[level], latency / 10, latency % 10);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003024 }
3025}
3026
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003027static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003028 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003029{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003030 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003031
3032 if (wm[0] >= min)
3033 return false;
3034
3035 wm[0] = max(wm[0], min);
3036 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003037 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003038
3039 return true;
3040}
3041
Ville Syrjäläbb726512016-10-31 22:37:24 +02003042static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003043{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003044 bool changed;
3045
3046 /*
3047 * The BIOS provided WM memory latency values are often
3048 * inadequate for high resolution displays. Adjust them.
3049 */
3050 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3051 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3052 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3053
3054 if (!changed)
3055 return;
3056
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003057 drm_dbg_kms(&dev_priv->drm,
3058 "WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003059 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3060 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3061 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003062}
3063
Ville Syrjälä03981c62018-11-14 19:34:40 +02003064static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3065{
3066 /*
3067 * On some SNB machines (Thinkpad X220 Tablet at least)
3068 * LP3 usage can cause vblank interrupts to be lost.
3069 * The DEIIR bit will go high but it looks like the CPU
3070 * never gets interrupted.
3071 *
3072 * It's not clear whether other interrupt source could
3073 * be affected or if this is somehow limited to vblank
3074 * interrupts only. To play it safe we disable LP3
3075 * watermarks entirely.
3076 */
3077 if (dev_priv->wm.pri_latency[3] == 0 &&
3078 dev_priv->wm.spr_latency[3] == 0 &&
3079 dev_priv->wm.cur_latency[3] == 0)
3080 return;
3081
3082 dev_priv->wm.pri_latency[3] = 0;
3083 dev_priv->wm.spr_latency[3] = 0;
3084 dev_priv->wm.cur_latency[3] = 0;
3085
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003086 drm_dbg_kms(&dev_priv->drm,
3087 "LP3 watermarks disabled due to potential for lost interrupts\n");
Ville Syrjälä03981c62018-11-14 19:34:40 +02003088 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3089 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3090 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3091}
3092
Ville Syrjäläbb726512016-10-31 22:37:24 +02003093static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003094{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003095 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003096
3097 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3098 sizeof(dev_priv->wm.pri_latency));
3099 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3100 sizeof(dev_priv->wm.pri_latency));
3101
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003102 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003103 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003104
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003105 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3106 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3107 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003108
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003109 if (DISPLAY_VER(dev_priv) == 6) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003110 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003111 snb_wm_lp3_irq_quirk(dev_priv);
3112 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003113}
3114
Ville Syrjäläbb726512016-10-31 22:37:24 +02003115static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003116{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003117 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003118 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003119}
3120
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003121static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003122 struct intel_pipe_wm *pipe_wm)
3123{
3124 /* LP0 watermark maximums depend on this pipe alone */
3125 const struct intel_wm_config config = {
3126 .num_pipes_active = 1,
3127 .sprites_enabled = pipe_wm->sprites_enabled,
3128 .sprites_scaled = pipe_wm->sprites_scaled,
3129 };
3130 struct ilk_wm_maximums max;
3131
3132 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003133 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003134
3135 /* At least LP0 must be valid */
3136 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003137 drm_dbg_kms(&dev_priv->drm, "LP0 watermark invalid\n");
Matt Ropered4a6a72016-02-23 17:20:13 -08003138 return false;
3139 }
3140
3141 return true;
3142}
3143
Matt Roper261a27d2015-10-08 15:28:25 -07003144/* Compute new watermarks for the pipe */
Maarten Lankhorstec193642019-06-28 10:55:17 +02003145static int ilk_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Matt Roper261a27d2015-10-08 15:28:25 -07003146{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003147 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003148 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003149 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003150 struct intel_plane *plane;
3151 const struct intel_plane_state *plane_state;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003152 const struct intel_plane_state *pristate = NULL;
3153 const struct intel_plane_state *sprstate = NULL;
3154 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003155 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003156 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003157
Maarten Lankhorstec193642019-06-28 10:55:17 +02003158 pipe_wm = &crtc_state->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003159
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003160 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
3161 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
3162 pristate = plane_state;
3163 else if (plane->base.type == DRM_PLANE_TYPE_OVERLAY)
3164 sprstate = plane_state;
3165 else if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
3166 curstate = plane_state;
Matt Roper43d59ed2015-09-24 15:53:07 -07003167 }
3168
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003169 pipe_wm->pipe_enabled = crtc_state->hw.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003170 if (sprstate) {
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01003171 pipe_wm->sprites_enabled = sprstate->uapi.visible;
3172 pipe_wm->sprites_scaled = sprstate->uapi.visible &&
3173 (drm_rect_width(&sprstate->uapi.dst) != drm_rect_width(&sprstate->uapi.src) >> 16 ||
3174 drm_rect_height(&sprstate->uapi.dst) != drm_rect_height(&sprstate->uapi.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003175 }
3176
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003177 usable_level = max_level;
3178
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003179 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper7dadd282021-03-19 21:42:43 -07003180 if (DISPLAY_VER(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003181 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003182
3183 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003184 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003185 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003186
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003187 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003188 ilk_compute_wm_level(dev_priv, crtc, 0, crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003189 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003190
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003191 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003192 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003193
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003194 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003195
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003196 for (level = 1; level <= usable_level; level++) {
3197 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003198
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003199 ilk_compute_wm_level(dev_priv, crtc, level, crtc_state,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003200 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003201
3202 /*
3203 * Disable any watermark level that exceeds the
3204 * register maximums since such watermarks are
3205 * always invalid.
3206 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003207 if (!ilk_validate_wm_level(level, &max, wm)) {
3208 memset(wm, 0, sizeof(*wm));
3209 break;
3210 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003211 }
3212
Matt Roper86c8bbb2015-09-24 15:53:16 -07003213 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003214}
3215
3216/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003217 * Build a set of 'intermediate' watermark values that satisfy both the old
3218 * state and the new state. These can be programmed to the hardware
3219 * immediately.
3220 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003221static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003222{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003223 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->uapi.crtc);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003224 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003225 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003226 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003227 to_intel_atomic_state(newstate->uapi.state);
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003228 const struct intel_crtc_state *oldstate =
3229 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3230 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003231 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003232
3233 /*
3234 * Start with the final, target watermarks, then combine with the
3235 * currently active watermarks to get values that are safe both before
3236 * and after the vblank.
3237 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003238 *a = newstate->wm.ilk.optimal;
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003239 if (!newstate->hw.active || drm_atomic_crtc_needs_modeset(&newstate->uapi) ||
Ville Syrjäläf255c622018-11-08 17:10:13 +02003240 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003241 return 0;
3242
Matt Ropered4a6a72016-02-23 17:20:13 -08003243 a->pipe_enabled |= b->pipe_enabled;
3244 a->sprites_enabled |= b->sprites_enabled;
3245 a->sprites_scaled |= b->sprites_scaled;
3246
3247 for (level = 0; level <= max_level; level++) {
3248 struct intel_wm_level *a_wm = &a->wm[level];
3249 const struct intel_wm_level *b_wm = &b->wm[level];
3250
3251 a_wm->enable &= b_wm->enable;
3252 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3253 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3254 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3255 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3256 }
3257
3258 /*
3259 * We need to make sure that these merged watermark values are
3260 * actually a valid configuration themselves. If they're not,
3261 * there's no safe way to transition from the old state to
3262 * the new state, so we need to fail the atomic transaction.
3263 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003264 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003265 return -EINVAL;
3266
3267 /*
3268 * If our intermediate WM are identical to the final WM, then we can
3269 * omit the post-vblank programming; only update if it's different.
3270 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003271 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3272 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003273
3274 return 0;
3275}
3276
3277/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003278 * Merge the watermarks from all active pipes for a specific level.
3279 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003280static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003281 int level,
3282 struct intel_wm_level *ret_wm)
3283{
3284 const struct intel_crtc *intel_crtc;
3285
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003286 ret_wm->enable = true;
3287
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003288 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003289 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003290 const struct intel_wm_level *wm = &active->wm[level];
3291
3292 if (!active->pipe_enabled)
3293 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003294
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003295 /*
3296 * The watermark values may have been used in the past,
3297 * so we must maintain them in the registers for some
3298 * time even if the level is now disabled.
3299 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003300 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003301 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003302
3303 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3304 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3305 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3306 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3307 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003308}
3309
3310/*
3311 * Merge all low power watermarks for all active pipes.
3312 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003313static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003314 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003315 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003316 struct intel_pipe_wm *merged)
3317{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003318 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003319 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003320
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003321 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Matt Roper7dadd282021-03-19 21:42:43 -07003322 if ((DISPLAY_VER(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003323 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003324 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003325
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003326 /* ILK: FBC WM must be disabled always */
Matt Roper7dadd282021-03-19 21:42:43 -07003327 merged->fbc_wm_enabled = DISPLAY_VER(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003328
3329 /* merge each WM1+ level */
3330 for (level = 1; level <= max_level; level++) {
3331 struct intel_wm_level *wm = &merged->wm[level];
3332
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003333 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003334
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003335 if (level > last_enabled_level)
3336 wm->enable = false;
3337 else if (!ilk_validate_wm_level(level, max, wm))
3338 /* make sure all following levels get disabled */
3339 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003340
3341 /*
3342 * The spec says it is preferred to disable
3343 * FBC WMs instead of disabling a WM level.
3344 */
3345 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003346 if (wm->enable)
3347 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348 wm->fbc_val = 0;
3349 }
3350 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003351
3352 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3353 /*
3354 * FIXME this is racy. FBC might get enabled later.
3355 * What we should check here is whether FBC can be
3356 * enabled sometime later.
3357 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003358 if (DISPLAY_VER(dev_priv) == 5 && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003359 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003360 for (level = 2; level <= max_level; level++) {
3361 struct intel_wm_level *wm = &merged->wm[level];
3362
3363 wm->enable = false;
3364 }
3365 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003366}
3367
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003368static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3369{
3370 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3371 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3372}
3373
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003374/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003375static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3376 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003377{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003378 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003379 return 2 * level;
3380 else
3381 return dev_priv->wm.pri_latency[level];
3382}
3383
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003384static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003385 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003386 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003387 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003388{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003389 struct intel_crtc *intel_crtc;
3390 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003391
Ville Syrjälä0362c782013-10-09 19:17:57 +03003392 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003393 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003394
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003395 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003396 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003397 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003398
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003399 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003400
Ville Syrjälä0362c782013-10-09 19:17:57 +03003401 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003402
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003403 /*
3404 * Maintain the watermark values even if the level is
3405 * disabled. Doing otherwise could cause underruns.
3406 */
3407 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003408 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003409 (r->pri_val << WM1_LP_SR_SHIFT) |
3410 r->cur_val;
3411
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003412 if (r->enable)
3413 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3414
Matt Roper7dadd282021-03-19 21:42:43 -07003415 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003416 results->wm_lp[wm_lp - 1] |=
3417 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3418 else
3419 results->wm_lp[wm_lp - 1] |=
3420 r->fbc_val << WM1_LP_FBC_SHIFT;
3421
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003422 /*
3423 * Always set WM1S_LP_EN when spr_val != 0, even if the
3424 * level is disabled. Doing otherwise could cause underruns.
3425 */
Matt Roper7dadd282021-03-19 21:42:43 -07003426 if (DISPLAY_VER(dev_priv) <= 6 && r->spr_val) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303427 drm_WARN_ON(&dev_priv->drm, wm_lp != 1);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003428 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3429 } else
3430 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003431 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003432
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003433 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003434 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003435 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003436 const struct intel_pipe_wm *pipe_wm = &intel_crtc->wm.active.ilk;
3437 const struct intel_wm_level *r = &pipe_wm->wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003438
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303439 if (drm_WARN_ON(&dev_priv->drm, !r->enable))
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003440 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003441
3442 results->wm_pipe[pipe] =
3443 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3444 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3445 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003446 }
3447}
3448
Paulo Zanoni861f3382013-05-31 10:19:21 -03003449/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3450 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003451static struct intel_pipe_wm *
3452ilk_find_best_result(struct drm_i915_private *dev_priv,
3453 struct intel_pipe_wm *r1,
3454 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003455{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003456 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003457 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003458
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003459 for (level = 1; level <= max_level; level++) {
3460 if (r1->wm[level].enable)
3461 level1 = level;
3462 if (r2->wm[level].enable)
3463 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003464 }
3465
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003466 if (level1 == level2) {
3467 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003468 return r2;
3469 else
3470 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003471 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003472 return r1;
3473 } else {
3474 return r2;
3475 }
3476}
3477
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003478/* dirty bits used to track which watermarks need changes */
3479#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003480#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3481#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3482#define WM_DIRTY_FBC (1 << 24)
3483#define WM_DIRTY_DDB (1 << 25)
3484
Damien Lespiau055e3932014-08-18 13:49:10 +01003485static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003486 const struct ilk_wm_values *old,
3487 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003488{
3489 unsigned int dirty = 0;
3490 enum pipe pipe;
3491 int wm_lp;
3492
Damien Lespiau055e3932014-08-18 13:49:10 +01003493 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003494 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3495 dirty |= WM_DIRTY_PIPE(pipe);
3496 /* Must disable LP1+ watermarks too */
3497 dirty |= WM_DIRTY_LP_ALL;
3498 }
3499 }
3500
3501 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3502 dirty |= WM_DIRTY_FBC;
3503 /* Must disable LP1+ watermarks too */
3504 dirty |= WM_DIRTY_LP_ALL;
3505 }
3506
3507 if (old->partitioning != new->partitioning) {
3508 dirty |= WM_DIRTY_DDB;
3509 /* Must disable LP1+ watermarks too */
3510 dirty |= WM_DIRTY_LP_ALL;
3511 }
3512
3513 /* LP1+ watermarks already deemed dirty, no need to continue */
3514 if (dirty & WM_DIRTY_LP_ALL)
3515 return dirty;
3516
3517 /* Find the lowest numbered LP1+ watermark in need of an update... */
3518 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3519 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3520 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3521 break;
3522 }
3523
3524 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3525 for (; wm_lp <= 3; wm_lp++)
3526 dirty |= WM_DIRTY_LP(wm_lp);
3527
3528 return dirty;
3529}
3530
Ville Syrjälä8553c182013-12-05 15:51:39 +02003531static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3532 unsigned int dirty)
3533{
Imre Deak820c1982013-12-17 14:46:36 +02003534 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003535 bool changed = false;
3536
3537 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3538 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003539 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, previous->wm_lp[2]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003540 changed = true;
3541 }
3542 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3543 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003544 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, previous->wm_lp[1]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003545 changed = true;
3546 }
3547 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3548 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003549 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, previous->wm_lp[0]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003550 changed = true;
3551 }
3552
3553 /*
3554 * Don't touch WM1S_LP_EN here.
3555 * Doing so could cause underruns.
3556 */
3557
3558 return changed;
3559}
3560
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561/*
3562 * The spec says we shouldn't write when we don't need, because every write
3563 * causes WMs to be re-evaluated, expending some power.
3564 */
Imre Deak820c1982013-12-17 14:46:36 +02003565static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3566 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003567{
Imre Deak820c1982013-12-17 14:46:36 +02003568 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003569 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003570 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003571
Damien Lespiau055e3932014-08-18 13:49:10 +01003572 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003573 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003574 return;
3575
Ville Syrjälä8553c182013-12-05 15:51:39 +02003576 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003577
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003578 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Jani Nikula5f461662020-11-30 13:15:58 +02003579 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_A), results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003580 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Jani Nikula5f461662020-11-30 13:15:58 +02003581 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_B), results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003582 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Jani Nikula5f461662020-11-30 13:15:58 +02003583 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_C), results->wm_pipe[2]);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003584
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003585 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003586 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02003587 val = intel_uncore_read(&dev_priv->uncore, WM_MISC);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003588 if (results->partitioning == INTEL_DDB_PART_1_2)
3589 val &= ~WM_MISC_DATA_PARTITION_5_6;
3590 else
3591 val |= WM_MISC_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003592 intel_uncore_write(&dev_priv->uncore, WM_MISC, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003593 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02003594 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003595 if (results->partitioning == INTEL_DDB_PART_1_2)
3596 val &= ~DISP_DATA_PARTITION_5_6;
3597 else
3598 val |= DISP_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003599 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003600 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003601 }
3602
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003603 if (dirty & WM_DIRTY_FBC) {
Jani Nikula5f461662020-11-30 13:15:58 +02003604 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003605 if (results->enable_fbc_wm)
3606 val &= ~DISP_FBC_WM_DIS;
3607 else
3608 val |= DISP_FBC_WM_DIS;
Jani Nikula5f461662020-11-30 13:15:58 +02003609 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, val);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003610 }
3611
Imre Deak954911e2013-12-17 14:46:34 +02003612 if (dirty & WM_DIRTY_LP(1) &&
3613 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003614 intel_uncore_write(&dev_priv->uncore, WM1S_LP_ILK, results->wm_lp_spr[0]);
Imre Deak954911e2013-12-17 14:46:34 +02003615
Matt Roper7dadd282021-03-19 21:42:43 -07003616 if (DISPLAY_VER(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003617 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003618 intel_uncore_write(&dev_priv->uncore, WM2S_LP_IVB, results->wm_lp_spr[1]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003619 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003620 intel_uncore_write(&dev_priv->uncore, WM3S_LP_IVB, results->wm_lp_spr[2]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003621 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003622
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003623 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003624 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003625 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003626 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003627 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003628 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003629
3630 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003631}
3632
Ville Syrjälä60aca572019-11-27 21:05:51 +02003633bool ilk_disable_lp_wm(struct drm_i915_private *dev_priv)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003634{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003635 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3636}
3637
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003638u8 intel_enabled_dbuf_slices_mask(struct drm_i915_private *dev_priv)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303639{
Ville Syrjäläb88da662021-04-16 20:10:09 +03003640 u8 enabled_slices = 0;
3641 enum dbuf_slice slice;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303642
Ville Syrjäläb88da662021-04-16 20:10:09 +03003643 for_each_dbuf_slice(dev_priv, slice) {
3644 if (intel_uncore_read(&dev_priv->uncore,
3645 DBUF_CTL_S(slice)) & DBUF_POWER_STATE)
3646 enabled_slices |= BIT(slice);
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003647 }
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303648
Ville Syrjäläb88da662021-04-16 20:10:09 +03003649 return enabled_slices;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303650}
3651
Matt Roper024c9042015-09-24 15:53:11 -07003652/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003653 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3654 * so assume we'll always need it in order to avoid underruns.
3655 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003656static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003657{
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003658 return DISPLAY_VER(dev_priv) == 9;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003659}
3660
Paulo Zanoni56feca92016-09-22 18:00:28 -03003661static bool
3662intel_has_sagv(struct drm_i915_private *dev_priv)
3663{
Matt Roper70bfb302021-04-07 13:39:45 -07003664 return DISPLAY_VER(dev_priv) >= 9 && !IS_LP(dev_priv) &&
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003665 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003666}
3667
James Ausmusb068a862019-10-09 10:23:14 -07003668static void
3669skl_setup_sagv_block_time(struct drm_i915_private *dev_priv)
3670{
Matt Roper7dadd282021-03-19 21:42:43 -07003671 if (DISPLAY_VER(dev_priv) >= 12) {
James Ausmusda80f042019-10-09 10:23:15 -07003672 u32 val = 0;
3673 int ret;
3674
3675 ret = sandybridge_pcode_read(dev_priv,
3676 GEN12_PCODE_READ_SAGV_BLOCK_TIME_US,
3677 &val, NULL);
3678 if (!ret) {
3679 dev_priv->sagv_block_time_us = val;
3680 return;
3681 }
3682
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003683 drm_dbg(&dev_priv->drm, "Couldn't read SAGV block time!\n");
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003684 } else if (DISPLAY_VER(dev_priv) == 11) {
James Ausmusb068a862019-10-09 10:23:14 -07003685 dev_priv->sagv_block_time_us = 10;
3686 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003687 } else if (DISPLAY_VER(dev_priv) == 10) {
James Ausmusb068a862019-10-09 10:23:14 -07003688 dev_priv->sagv_block_time_us = 20;
3689 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003690 } else if (DISPLAY_VER(dev_priv) == 9) {
James Ausmusb068a862019-10-09 10:23:14 -07003691 dev_priv->sagv_block_time_us = 30;
3692 return;
3693 } else {
Matt Roper7dadd282021-03-19 21:42:43 -07003694 MISSING_CASE(DISPLAY_VER(dev_priv));
James Ausmusb068a862019-10-09 10:23:14 -07003695 }
3696
3697 /* Default to an unusable block time */
3698 dev_priv->sagv_block_time_us = -1;
3699}
3700
Lyude656d1b82016-08-17 15:55:54 -04003701/*
3702 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3703 * depending on power and performance requirements. The display engine access
3704 * to system memory is blocked during the adjustment time. Because of the
3705 * blocking time, having this enabled can cause full system hangs and/or pipe
3706 * underruns if we don't meet all of the following requirements:
3707 *
3708 * - <= 1 pipe enabled
3709 * - All planes can enable watermarks for latencies >= SAGV engine block time
3710 * - We're not using an interlaced display configuration
3711 */
Ville Syrjälä71024042020-09-25 15:17:48 +03003712static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003713intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003714{
3715 int ret;
3716
Paulo Zanoni56feca92016-09-22 18:00:28 -03003717 if (!intel_has_sagv(dev_priv))
3718 return 0;
3719
3720 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003721 return 0;
3722
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003723 drm_dbg_kms(&dev_priv->drm, "Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003724 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3725 GEN9_SAGV_ENABLE);
3726
Ville Syrjäläff61a972018-12-21 19:14:34 +02003727 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003728
3729 /*
3730 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003731 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003732 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003733 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003734 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003735 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003736 return 0;
3737 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003738 drm_err(&dev_priv->drm, "Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003739 return ret;
3740 }
3741
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003742 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003743 return 0;
3744}
3745
Ville Syrjälä71024042020-09-25 15:17:48 +03003746static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003747intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003748{
Imre Deakb3b8e992016-12-05 18:27:38 +02003749 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003750
Paulo Zanoni56feca92016-09-22 18:00:28 -03003751 if (!intel_has_sagv(dev_priv))
3752 return 0;
3753
3754 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003755 return 0;
3756
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003757 drm_dbg_kms(&dev_priv->drm, "Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003758 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003759 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3760 GEN9_SAGV_DISABLE,
3761 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3762 1);
Lyude656d1b82016-08-17 15:55:54 -04003763 /*
3764 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003765 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003766 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003767 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003768 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003769 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003770 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003771 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003772 drm_err(&dev_priv->drm, "Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003773 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003774 }
3775
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003776 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003777 return 0;
3778}
3779
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003780void intel_sagv_pre_plane_update(struct intel_atomic_state *state)
3781{
3782 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003783 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003784 const struct intel_bw_state *old_bw_state;
3785 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003786
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003787 /*
3788 * Just return if we can't control SAGV or don't have it.
3789 * This is different from situation when we have SAGV but just can't
3790 * afford it due to DBuf limitation - in case if SAGV is completely
3791 * disabled in a BIOS, we are not even allowed to send a PCode request,
3792 * as it will throw an error. So have to check it here.
3793 */
3794 if (!intel_has_sagv(dev_priv))
3795 return;
3796
3797 new_bw_state = intel_atomic_get_new_bw_state(state);
3798 if (!new_bw_state)
3799 return;
3800
Matt Roper7dadd282021-03-19 21:42:43 -07003801 if (DISPLAY_VER(dev_priv) < 11 && !intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003802 intel_disable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003803 return;
3804 }
3805
3806 old_bw_state = intel_atomic_get_old_bw_state(state);
3807 /*
3808 * Nothing to mask
3809 */
3810 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3811 return;
3812
3813 new_mask = old_bw_state->qgv_points_mask | new_bw_state->qgv_points_mask;
3814
3815 /*
3816 * If new mask is zero - means there is nothing to mask,
3817 * we can only unmask, which should be done in unmask.
3818 */
3819 if (!new_mask)
3820 return;
3821
3822 /*
3823 * Restrict required qgv points before updating the configuration.
3824 * According to BSpec we can't mask and unmask qgv points at the same
3825 * time. Also masking should be done before updating the configuration
3826 * and unmasking afterwards.
3827 */
3828 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003829}
3830
3831void intel_sagv_post_plane_update(struct intel_atomic_state *state)
3832{
3833 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003834 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003835 const struct intel_bw_state *old_bw_state;
3836 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003837
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003838 /*
3839 * Just return if we can't control SAGV or don't have it.
3840 * This is different from situation when we have SAGV but just can't
3841 * afford it due to DBuf limitation - in case if SAGV is completely
3842 * disabled in a BIOS, we are not even allowed to send a PCode request,
3843 * as it will throw an error. So have to check it here.
3844 */
3845 if (!intel_has_sagv(dev_priv))
3846 return;
3847
3848 new_bw_state = intel_atomic_get_new_bw_state(state);
3849 if (!new_bw_state)
3850 return;
3851
Matt Roper7dadd282021-03-19 21:42:43 -07003852 if (DISPLAY_VER(dev_priv) < 11 && intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003853 intel_enable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003854 return;
3855 }
3856
3857 old_bw_state = intel_atomic_get_old_bw_state(state);
3858 /*
3859 * Nothing to unmask
3860 */
3861 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3862 return;
3863
3864 new_mask = new_bw_state->qgv_points_mask;
3865
3866 /*
3867 * Allow required qgv points after updating the configuration.
3868 * According to BSpec we can't mask and unmask qgv points at the same
3869 * time. Also masking should be done before updating the configuration
3870 * and unmasking afterwards.
3871 */
3872 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003873}
3874
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003875static bool skl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
Lyude656d1b82016-08-17 15:55:54 -04003876{
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003877 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä9c312122020-11-06 19:30:40 +02003879 enum plane_id plane_id;
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003880 int max_level = INT_MAX;
Lyude656d1b82016-08-17 15:55:54 -04003881
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003882 if (!intel_has_sagv(dev_priv))
3883 return false;
3884
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003885 if (!crtc_state->hw.active)
Lyude656d1b82016-08-17 15:55:54 -04003886 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003887
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02003888 if (crtc_state->hw.pipe_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003889 return false;
3890
Ville Syrjälä9c312122020-11-06 19:30:40 +02003891 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003892 const struct skl_plane_wm *wm =
Ville Syrjälä9c312122020-11-06 19:30:40 +02003893 &crtc_state->wm.skl.optimal.planes[plane_id];
3894 int level;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003895
Lyude656d1b82016-08-17 15:55:54 -04003896 /* Skip this plane if it's not enabled */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003897 if (!wm->wm[0].enable)
Lyude656d1b82016-08-17 15:55:54 -04003898 continue;
3899
3900 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003901 for (level = ilk_wm_max_level(dev_priv);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003902 !wm->wm[level].enable; --level)
Lyude656d1b82016-08-17 15:55:54 -04003903 { }
3904
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003905 /* Highest common enabled wm level for all planes */
3906 max_level = min(level, max_level);
3907 }
3908
3909 /* No enabled planes? */
3910 if (max_level == INT_MAX)
3911 return true;
3912
3913 for_each_plane_id_on_crtc(crtc, plane_id) {
3914 const struct skl_plane_wm *wm =
3915 &crtc_state->wm.skl.optimal.planes[plane_id];
3916
Lyude656d1b82016-08-17 15:55:54 -04003917 /*
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003918 * All enabled planes must have enabled a common wm level that
3919 * can tolerate memory latencies higher than sagv_block_time_us
Lyude656d1b82016-08-17 15:55:54 -04003920 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003921 if (wm->wm[0].enable && !wm->wm[max_level].can_sagv)
Lyude656d1b82016-08-17 15:55:54 -04003922 return false;
3923 }
3924
3925 return true;
3926}
3927
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003928static bool tgl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3929{
3930 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3931 enum plane_id plane_id;
3932
3933 if (!crtc_state->hw.active)
3934 return true;
3935
3936 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003937 const struct skl_plane_wm *wm =
3938 &crtc_state->wm.skl.optimal.planes[plane_id];
3939
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003940 if (wm->wm[0].enable && !wm->sagv.wm0.enable)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003941 return false;
3942 }
3943
3944 return true;
3945}
3946
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003947static bool intel_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3948{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3951
Matt Roper7dadd282021-03-19 21:42:43 -07003952 if (DISPLAY_VER(dev_priv) >= 12)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003953 return tgl_crtc_can_enable_sagv(crtc_state);
3954 else
3955 return skl_crtc_can_enable_sagv(crtc_state);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003956}
3957
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003958bool intel_can_enable_sagv(struct drm_i915_private *dev_priv,
3959 const struct intel_bw_state *bw_state)
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003960{
Matt Roper7dadd282021-03-19 21:42:43 -07003961 if (DISPLAY_VER(dev_priv) < 11 &&
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003962 bw_state->active_pipes && !is_power_of_2(bw_state->active_pipes))
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003963 return false;
3964
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003965 return bw_state->pipe_sagv_reject == 0;
3966}
3967
3968static int intel_compute_sagv_mask(struct intel_atomic_state *state)
3969{
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003970 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003971 int ret;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003972 struct intel_crtc *crtc;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003973 struct intel_crtc_state *new_crtc_state;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003974 struct intel_bw_state *new_bw_state = NULL;
3975 const struct intel_bw_state *old_bw_state = NULL;
3976 int i;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003977
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003978 for_each_new_intel_crtc_in_state(state, crtc,
3979 new_crtc_state, i) {
3980 new_bw_state = intel_atomic_get_bw_state(state);
3981 if (IS_ERR(new_bw_state))
3982 return PTR_ERR(new_bw_state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003983
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003984 old_bw_state = intel_atomic_get_old_bw_state(state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003985
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003986 if (intel_crtc_can_enable_sagv(new_crtc_state))
3987 new_bw_state->pipe_sagv_reject &= ~BIT(crtc->pipe);
3988 else
3989 new_bw_state->pipe_sagv_reject |= BIT(crtc->pipe);
3990 }
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003991
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003992 if (!new_bw_state)
3993 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003994
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003995 new_bw_state->active_pipes =
3996 intel_calc_active_pipes(state, old_bw_state->active_pipes);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003997
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003998 if (new_bw_state->active_pipes != old_bw_state->active_pipes) {
3999 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4000 if (ret)
4001 return ret;
4002 }
4003
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004004 for_each_new_intel_crtc_in_state(state, crtc,
4005 new_crtc_state, i) {
4006 struct skl_pipe_wm *pipe_wm = &new_crtc_state->wm.skl.optimal;
4007
4008 /*
4009 * We store use_sagv_wm in the crtc state rather than relying on
4010 * that bw state since we have no convenient way to get at the
4011 * latter from the plane commit hooks (especially in the legacy
4012 * cursor case)
4013 */
Matt Roper7dadd282021-03-19 21:42:43 -07004014 pipe_wm->use_sagv_wm = DISPLAY_VER(dev_priv) >= 12 &&
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004015 intel_can_enable_sagv(dev_priv, new_bw_state);
4016 }
4017
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03004018 if (intel_can_enable_sagv(dev_priv, new_bw_state) !=
4019 intel_can_enable_sagv(dev_priv, old_bw_state)) {
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004020 ret = intel_atomic_serialize_global_state(&new_bw_state->base);
4021 if (ret)
4022 return ret;
4023 } else if (new_bw_state->pipe_sagv_reject != old_bw_state->pipe_sagv_reject) {
4024 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4025 if (ret)
4026 return ret;
4027 }
4028
4029 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004030}
4031
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004032static int intel_dbuf_slice_size(struct drm_i915_private *dev_priv)
4033{
Ville Syrjäläb88da662021-04-16 20:10:09 +03004034 return INTEL_INFO(dev_priv)->dbuf.size /
4035 hweight8(INTEL_INFO(dev_priv)->dbuf.slice_mask);
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004036}
4037
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004038static void
4039skl_ddb_entry_for_slices(struct drm_i915_private *dev_priv, u8 slice_mask,
4040 struct skl_ddb_entry *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304041{
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004042 int slice_size = intel_dbuf_slice_size(dev_priv);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004043
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004044 if (!slice_mask) {
4045 ddb->start = 0;
4046 ddb->end = 0;
4047 return;
4048 }
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004049
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004050 ddb->start = (ffs(slice_mask) - 1) * slice_size;
4051 ddb->end = fls(slice_mask) * slice_size;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004052
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004053 WARN_ON(ddb->start >= ddb->end);
Ville Syrjäläb88da662021-04-16 20:10:09 +03004054 WARN_ON(ddb->end > INTEL_INFO(dev_priv)->dbuf.size);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004055}
4056
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004057u32 skl_ddb_dbuf_slice_mask(struct drm_i915_private *dev_priv,
4058 const struct skl_ddb_entry *entry)
4059{
Ville Syrjälä6390e5a2021-04-16 20:10:07 +03004060 int slice_size = intel_dbuf_slice_size(dev_priv);
4061 enum dbuf_slice start_slice, end_slice;
4062 u8 slice_mask = 0;
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004063
4064 if (!skl_ddb_entry_size(entry))
4065 return 0;
4066
4067 start_slice = entry->start / slice_size;
4068 end_slice = (entry->end - 1) / slice_size;
4069
4070 /*
4071 * Per plane DDB entry can in a really worst case be on multiple slices
4072 * but single entry is anyway contigious.
4073 */
4074 while (start_slice <= end_slice) {
4075 slice_mask |= BIT(start_slice);
4076 start_slice++;
4077 }
4078
4079 return slice_mask;
4080}
4081
Ville Syrjälä2791a402021-01-22 22:56:26 +02004082static unsigned int intel_crtc_ddb_weight(const struct intel_crtc_state *crtc_state)
4083{
4084 const struct drm_display_mode *pipe_mode = &crtc_state->hw.pipe_mode;
4085 int hdisplay, vdisplay;
4086
4087 if (!crtc_state->hw.active)
4088 return 0;
4089
4090 /*
4091 * Watermark/ddb requirement highly depends upon width of the
4092 * framebuffer, So instead of allocating DDB equally among pipes
4093 * distribute DDB based on resolution/width of the display.
4094 */
4095 drm_mode_get_hv_timing(pipe_mode, &hdisplay, &vdisplay);
4096
4097 return hdisplay;
4098}
4099
Ville Syrjäläef79d622021-01-22 22:56:32 +02004100static void intel_crtc_dbuf_weights(const struct intel_dbuf_state *dbuf_state,
4101 enum pipe for_pipe,
4102 unsigned int *weight_start,
4103 unsigned int *weight_end,
4104 unsigned int *weight_total)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004105{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004106 struct drm_i915_private *dev_priv =
4107 to_i915(dbuf_state->base.state->base.dev);
4108 enum pipe pipe;
Ville Syrjälä53630962021-01-22 22:56:31 +02004109
4110 *weight_start = 0;
4111 *weight_end = 0;
4112 *weight_total = 0;
4113
Ville Syrjäläef79d622021-01-22 22:56:32 +02004114 for_each_pipe(dev_priv, pipe) {
4115 int weight = dbuf_state->weight[pipe];
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004116
4117 /*
4118 * Do not account pipes using other slice sets
4119 * luckily as of current BSpec slice sets do not partially
4120 * intersect(pipes share either same one slice or same slice set
4121 * i.e no partial intersection), so it is enough to check for
4122 * equality for now.
4123 */
Ville Syrjäläef79d622021-01-22 22:56:32 +02004124 if (dbuf_state->slices[pipe] != dbuf_state->slices[for_pipe])
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304125 continue;
4126
Ville Syrjälä53630962021-01-22 22:56:31 +02004127 *weight_total += weight;
Ville Syrjälä53630962021-01-22 22:56:31 +02004128 if (pipe < for_pipe) {
4129 *weight_start += weight;
4130 *weight_end += weight;
4131 } else if (pipe == for_pipe) {
4132 *weight_end += weight;
4133 }
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304134 }
Ville Syrjälä53630962021-01-22 22:56:31 +02004135}
4136
4137static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02004138skl_crtc_allocate_ddb(struct intel_atomic_state *state, struct intel_crtc *crtc)
Ville Syrjälä53630962021-01-22 22:56:31 +02004139{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004140 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4141 unsigned int weight_total, weight_start, weight_end;
Ville Syrjälä53630962021-01-22 22:56:31 +02004142 const struct intel_dbuf_state *old_dbuf_state =
4143 intel_atomic_get_old_dbuf_state(state);
4144 struct intel_dbuf_state *new_dbuf_state =
4145 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02004146 struct intel_crtc_state *crtc_state;
Ville Syrjälä53630962021-01-22 22:56:31 +02004147 struct skl_ddb_entry ddb_slices;
Ville Syrjäläef79d622021-01-22 22:56:32 +02004148 enum pipe pipe = crtc->pipe;
Ville Syrjälä53630962021-01-22 22:56:31 +02004149 u32 ddb_range_size;
4150 u32 dbuf_slice_mask;
4151 u32 start, end;
4152 int ret;
4153
Ville Syrjäläef79d622021-01-22 22:56:32 +02004154 if (new_dbuf_state->weight[pipe] == 0) {
4155 new_dbuf_state->ddb[pipe].start = 0;
4156 new_dbuf_state->ddb[pipe].end = 0;
4157 goto out;
Ville Syrjälä53630962021-01-22 22:56:31 +02004158 }
4159
Ville Syrjäläef79d622021-01-22 22:56:32 +02004160 dbuf_slice_mask = new_dbuf_state->slices[pipe];
Ville Syrjälä53630962021-01-22 22:56:31 +02004161
4162 skl_ddb_entry_for_slices(dev_priv, dbuf_slice_mask, &ddb_slices);
4163 ddb_range_size = skl_ddb_entry_size(&ddb_slices);
4164
Ville Syrjäläef79d622021-01-22 22:56:32 +02004165 intel_crtc_dbuf_weights(new_dbuf_state, pipe,
4166 &weight_start, &weight_end, &weight_total);
Ville Syrjälä53630962021-01-22 22:56:31 +02004167
4168 start = ddb_range_size * weight_start / weight_total;
4169 end = ddb_range_size * weight_end / weight_total;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004170
Ville Syrjäläef79d622021-01-22 22:56:32 +02004171 new_dbuf_state->ddb[pipe].start = ddb_slices.start + start;
4172 new_dbuf_state->ddb[pipe].end = ddb_slices.start + end;
4173
4174out:
4175 if (skl_ddb_entry_equal(&old_dbuf_state->ddb[pipe],
4176 &new_dbuf_state->ddb[pipe]))
4177 return 0;
4178
4179 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
4180 if (ret)
4181 return ret;
4182
4183 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
4184 if (IS_ERR(crtc_state))
4185 return PTR_ERR(crtc_state);
4186
4187 crtc_state->wm.skl.ddb = new_dbuf_state->ddb[pipe];
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004188
Ville Syrjälä70b1a262020-02-25 19:11:16 +02004189 drm_dbg_kms(&dev_priv->drm,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004190 "[CRTC:%d:%s] dbuf slices 0x%x -> 0x%x, ddb (%d - %d) -> (%d - %d), active pipes 0x%x -> 0x%x\n",
Ville Syrjälä53630962021-01-22 22:56:31 +02004191 crtc->base.base.id, crtc->base.name,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004192 old_dbuf_state->slices[pipe], new_dbuf_state->slices[pipe],
4193 old_dbuf_state->ddb[pipe].start, old_dbuf_state->ddb[pipe].end,
4194 new_dbuf_state->ddb[pipe].start, new_dbuf_state->ddb[pipe].end,
4195 old_dbuf_state->active_pipes, new_dbuf_state->active_pipes);
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004196
4197 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004198}
4199
Ville Syrjälädf331de2019-03-19 18:03:11 +02004200static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4201 int width, const struct drm_format_info *format,
4202 u64 modifier, unsigned int rotation,
4203 u32 plane_pixel_rate, struct skl_wm_params *wp,
4204 int color_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004205static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004206 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004207 unsigned int latency,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004208 const struct skl_wm_params *wp,
4209 const struct skl_wm_level *result_prev,
4210 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004211
Ville Syrjälädf331de2019-03-19 18:03:11 +02004212static unsigned int
4213skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
4214 int num_active)
4215{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004216 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004217 int level, max_level = ilk_wm_max_level(dev_priv);
4218 struct skl_wm_level wm = {};
4219 int ret, min_ddb_alloc = 0;
4220 struct skl_wm_params wp;
4221
4222 ret = skl_compute_wm_params(crtc_state, 256,
4223 drm_format_info(DRM_FORMAT_ARGB8888),
4224 DRM_FORMAT_MOD_LINEAR,
4225 DRM_MODE_ROTATE_0,
4226 crtc_state->pixel_rate, &wp, 0);
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304227 drm_WARN_ON(&dev_priv->drm, ret);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004228
4229 for (level = 0; level <= max_level; level++) {
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004230 unsigned int latency = dev_priv->wm.skl_latency[level];
4231
4232 skl_compute_plane_wm(crtc_state, level, latency, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004233 if (wm.min_ddb_alloc == U16_MAX)
4234 break;
4235
4236 min_ddb_alloc = wm.min_ddb_alloc;
4237 }
4238
4239 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004240}
4241
Mahesh Kumar37cde112018-04-26 19:55:17 +05304242static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
4243 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00004244{
Mahesh Kumar37cde112018-04-26 19:55:17 +05304245
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02004246 entry->start = reg & DDB_ENTRY_MASK;
4247 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05304248
Damien Lespiau16160e32014-11-04 17:06:53 +00004249 if (entry->end)
4250 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00004251}
4252
Mahesh Kumarddf34312018-04-09 09:11:03 +05304253static void
4254skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
4255 const enum pipe pipe,
4256 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004257 struct skl_ddb_entry *ddb_y,
4258 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05304259{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004260 u32 val, val2;
4261 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05304262
4263 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
4264 if (plane_id == PLANE_CURSOR) {
Jani Nikula5f461662020-11-30 13:15:58 +02004265 val = intel_uncore_read(&dev_priv->uncore, CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004266 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304267 return;
4268 }
4269
Jani Nikula5f461662020-11-30 13:15:58 +02004270 val = intel_uncore_read(&dev_priv->uncore, PLANE_CTL(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304271
4272 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004273 if (val & PLANE_CTL_ENABLE)
4274 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4275 val & PLANE_CTL_ORDER_RGBX,
4276 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304277
Matt Roper7dadd282021-03-19 21:42:43 -07004278 if (DISPLAY_VER(dev_priv) >= 11) {
Jani Nikula5f461662020-11-30 13:15:58 +02004279 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004280 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4281 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02004282 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
4283 val2 = intel_uncore_read(&dev_priv->uncore, PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304284
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004285 if (fourcc &&
4286 drm_format_info_is_yuv_semiplanar(drm_format_info(fourcc)))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004287 swap(val, val2);
4288
4289 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4290 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304291 }
4292}
4293
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004294void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4295 struct skl_ddb_entry *ddb_y,
4296 struct skl_ddb_entry *ddb_uv)
4297{
4298 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4299 enum intel_display_power_domain power_domain;
4300 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004301 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004302 enum plane_id plane_id;
4303
4304 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004305 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4306 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004307 return;
4308
4309 for_each_plane_id_on_crtc(crtc, plane_id)
4310 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4311 plane_id,
4312 &ddb_y[plane_id],
4313 &ddb_uv[plane_id]);
4314
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004315 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004316}
4317
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004318/*
4319 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4320 * The bspec defines downscale amount as:
4321 *
4322 * """
4323 * Horizontal down scale amount = maximum[1, Horizontal source size /
4324 * Horizontal destination size]
4325 * Vertical down scale amount = maximum[1, Vertical source size /
4326 * Vertical destination size]
4327 * Total down scale amount = Horizontal down scale amount *
4328 * Vertical down scale amount
4329 * """
4330 *
4331 * Return value is provided in 16.16 fixed point form to retain fractional part.
4332 * Caller should take care of dividing & rounding off the value.
4333 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304334static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004335skl_plane_downscale_amount(const struct intel_crtc_state *crtc_state,
4336 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004337{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304338 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004339 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304340 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4341 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004342
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304343 if (drm_WARN_ON(&dev_priv->drm,
4344 !intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304345 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004346
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004347 /*
4348 * Src coordinates are already rotated by 270 degrees for
4349 * the 90/270 degree plane rotation cases (to match the
4350 * GTT mapping), hence no need to account for rotation here.
4351 *
4352 * n.b., src is 16.16 fixed point, dst is whole integer.
4353 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004354 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
4355 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
4356 dst_w = drm_rect_width(&plane_state->uapi.dst);
4357 dst_h = drm_rect_height(&plane_state->uapi.dst);
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004358
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304359 fp_w_ratio = div_fixed16(src_w, dst_w);
4360 fp_h_ratio = div_fixed16(src_h, dst_h);
4361 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4362 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004363
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304364 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004365}
4366
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004367struct dbuf_slice_conf_entry {
4368 u8 active_pipes;
4369 u8 dbuf_mask[I915_MAX_PIPES];
4370};
4371
4372/*
4373 * Table taken from Bspec 12716
4374 * Pipes do have some preferred DBuf slice affinity,
4375 * plus there are some hardcoded requirements on how
4376 * those should be distributed for multipipe scenarios.
4377 * For more DBuf slices algorithm can get even more messy
4378 * and less readable, so decided to use a table almost
4379 * as is from BSpec itself - that way it is at least easier
4380 * to compare, change and check.
4381 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004382static const struct dbuf_slice_conf_entry icl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004383/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4384{
4385 {
4386 .active_pipes = BIT(PIPE_A),
4387 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004388 [PIPE_A] = BIT(DBUF_S1),
4389 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004390 },
4391 {
4392 .active_pipes = BIT(PIPE_B),
4393 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004394 [PIPE_B] = BIT(DBUF_S1),
4395 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004396 },
4397 {
4398 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4399 .dbuf_mask = {
4400 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004401 [PIPE_B] = BIT(DBUF_S2),
4402 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004403 },
4404 {
4405 .active_pipes = BIT(PIPE_C),
4406 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004407 [PIPE_C] = BIT(DBUF_S2),
4408 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004409 },
4410 {
4411 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4412 .dbuf_mask = {
4413 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004414 [PIPE_C] = BIT(DBUF_S2),
4415 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004416 },
4417 {
4418 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4419 .dbuf_mask = {
4420 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004421 [PIPE_C] = BIT(DBUF_S2),
4422 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004423 },
4424 {
4425 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4426 .dbuf_mask = {
4427 [PIPE_A] = BIT(DBUF_S1),
4428 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004429 [PIPE_C] = BIT(DBUF_S2),
4430 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004431 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004432 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004433};
4434
4435/*
4436 * Table taken from Bspec 49255
4437 * Pipes do have some preferred DBuf slice affinity,
4438 * plus there are some hardcoded requirements on how
4439 * those should be distributed for multipipe scenarios.
4440 * For more DBuf slices algorithm can get even more messy
4441 * and less readable, so decided to use a table almost
4442 * as is from BSpec itself - that way it is at least easier
4443 * to compare, change and check.
4444 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004445static const struct dbuf_slice_conf_entry tgl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004446/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4447{
4448 {
4449 .active_pipes = BIT(PIPE_A),
4450 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004451 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4452 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004453 },
4454 {
4455 .active_pipes = BIT(PIPE_B),
4456 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004457 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4458 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004459 },
4460 {
4461 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4462 .dbuf_mask = {
4463 [PIPE_A] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004464 [PIPE_B] = BIT(DBUF_S1),
4465 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004466 },
4467 {
4468 .active_pipes = BIT(PIPE_C),
4469 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004470 [PIPE_C] = BIT(DBUF_S2) | BIT(DBUF_S1),
4471 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004472 },
4473 {
4474 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4475 .dbuf_mask = {
4476 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004477 [PIPE_C] = BIT(DBUF_S2),
4478 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004479 },
4480 {
4481 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4482 .dbuf_mask = {
4483 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004484 [PIPE_C] = BIT(DBUF_S2),
4485 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004486 },
4487 {
4488 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4489 .dbuf_mask = {
4490 [PIPE_A] = BIT(DBUF_S1),
4491 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004492 [PIPE_C] = BIT(DBUF_S2),
4493 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004494 },
4495 {
4496 .active_pipes = BIT(PIPE_D),
4497 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004498 [PIPE_D] = BIT(DBUF_S2) | BIT(DBUF_S1),
4499 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004500 },
4501 {
4502 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4503 .dbuf_mask = {
4504 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004505 [PIPE_D] = BIT(DBUF_S2),
4506 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004507 },
4508 {
4509 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4510 .dbuf_mask = {
4511 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004512 [PIPE_D] = BIT(DBUF_S2),
4513 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004514 },
4515 {
4516 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4517 .dbuf_mask = {
4518 [PIPE_A] = BIT(DBUF_S1),
4519 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004520 [PIPE_D] = BIT(DBUF_S2),
4521 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004522 },
4523 {
4524 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4525 .dbuf_mask = {
4526 [PIPE_C] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004527 [PIPE_D] = BIT(DBUF_S2),
4528 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004529 },
4530 {
4531 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4532 .dbuf_mask = {
4533 [PIPE_A] = BIT(DBUF_S1),
4534 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004535 [PIPE_D] = BIT(DBUF_S2),
4536 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004537 },
4538 {
4539 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4540 .dbuf_mask = {
4541 [PIPE_B] = BIT(DBUF_S1),
4542 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004543 [PIPE_D] = BIT(DBUF_S2),
4544 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004545 },
4546 {
4547 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4548 .dbuf_mask = {
4549 [PIPE_A] = BIT(DBUF_S1),
4550 [PIPE_B] = BIT(DBUF_S1),
4551 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004552 [PIPE_D] = BIT(DBUF_S2),
4553 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004554 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004555 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004556};
4557
Ville Syrjälä05e81552020-02-25 19:11:09 +02004558static u8 compute_dbuf_slices(enum pipe pipe, u8 active_pipes,
4559 const struct dbuf_slice_conf_entry *dbuf_slices)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004560{
4561 int i;
4562
Ville Syrjälä05e81552020-02-25 19:11:09 +02004563 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004564 if (dbuf_slices[i].active_pipes == active_pipes)
4565 return dbuf_slices[i].dbuf_mask[pipe];
4566 }
4567 return 0;
4568}
4569
4570/*
4571 * This function finds an entry with same enabled pipe configuration and
4572 * returns correspondent DBuf slice mask as stated in BSpec for particular
4573 * platform.
4574 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004575static u8 icl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004576{
4577 /*
4578 * FIXME: For ICL this is still a bit unclear as prev BSpec revision
4579 * required calculating "pipe ratio" in order to determine
4580 * if one or two slices can be used for single pipe configurations
4581 * as additional constraint to the existing table.
4582 * However based on recent info, it should be not "pipe ratio"
4583 * but rather ratio between pixel_rate and cdclk with additional
4584 * constants, so for now we are using only table until this is
4585 * clarified. Also this is the reason why crtc_state param is
4586 * still here - we will need it once those additional constraints
4587 * pop up.
4588 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004589 return compute_dbuf_slices(pipe, active_pipes, icl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004590}
4591
Ville Syrjälä05e81552020-02-25 19:11:09 +02004592static u8 tgl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004593{
Ville Syrjälä05e81552020-02-25 19:11:09 +02004594 return compute_dbuf_slices(pipe, active_pipes, tgl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004595}
4596
Ville Syrjälä2d42f322021-01-22 22:56:27 +02004597static u8 skl_compute_dbuf_slices(struct intel_crtc *crtc, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004598{
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004599 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4600 enum pipe pipe = crtc->pipe;
4601
Lucas De Marchi93e7e612021-04-12 22:09:53 -07004602 if (DISPLAY_VER(dev_priv) == 12)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004603 return tgl_compute_dbuf_slices(pipe, active_pipes);
Lucas De Marchi93e7e612021-04-12 22:09:53 -07004604 else if (DISPLAY_VER(dev_priv) == 11)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004605 return icl_compute_dbuf_slices(pipe, active_pipes);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004606 /*
4607 * For anything else just return one slice yet.
4608 * Should be extended for other platforms.
4609 */
Ville Syrjälä2f9078c2020-02-25 19:11:10 +02004610 return active_pipes & BIT(pipe) ? BIT(DBUF_S1) : 0;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004611}
4612
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004613static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004614skl_plane_relative_data_rate(const struct intel_crtc_state *crtc_state,
4615 const struct intel_plane_state *plane_state,
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004616 int color_plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004617{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004618 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004619 const struct drm_framebuffer *fb = plane_state->hw.fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004620 u32 data_rate;
4621 u32 width = 0, height = 0;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304622 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004623 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004624
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004625 if (!plane_state->uapi.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004626 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004627
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004628 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004629 return 0;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004630
4631 if (color_plane == 1 &&
Imre Deak4941f352019-12-21 14:05:43 +02004632 !intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier))
Matt Ropera1de91e2016-05-12 07:05:57 -07004633 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004634
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004635 /*
4636 * Src coordinates are already rotated by 270 degrees for
4637 * the 90/270 degree plane rotation cases (to match the
4638 * GTT mapping), hence no need to account for rotation here.
4639 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004640 width = drm_rect_width(&plane_state->uapi.src) >> 16;
4641 height = drm_rect_height(&plane_state->uapi.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004642
Mahesh Kumarb879d582018-04-09 09:11:01 +05304643 /* UV plane does 1/2 pixel sub-sampling */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004644 if (color_plane == 1) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304645 width /= 2;
4646 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004647 }
4648
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004649 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304650
Maarten Lankhorstec193642019-06-28 10:55:17 +02004651 down_scale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004652
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004653 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4654
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004655 rate *= fb->format->cpp[color_plane];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004656 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004657}
4658
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004659static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004660skl_get_total_relative_data_rate(struct intel_atomic_state *state,
4661 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004662{
Ville Syrjäläab016302020-11-06 19:30:41 +02004663 struct intel_crtc_state *crtc_state =
4664 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004665 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004666 struct intel_plane *plane;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004667 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004668 enum plane_id plane_id;
4669 int i;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004670
Matt Ropera1de91e2016-05-12 07:05:57 -07004671 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004672 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
4673 if (plane->pipe != crtc->pipe)
4674 continue;
4675
4676 plane_id = plane->id;
Matt Roper024c9042015-09-24 15:53:11 -07004677
Mahesh Kumarb879d582018-04-09 09:11:01 +05304678 /* packed/y */
Ville Syrjäläab016302020-11-06 19:30:41 +02004679 crtc_state->plane_data_rate[plane_id] =
4680 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Matt Roper9c74d822016-05-12 07:05:58 -07004681
Mahesh Kumarb879d582018-04-09 09:11:01 +05304682 /* uv-plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004683 crtc_state->uv_plane_data_rate[plane_id] =
4684 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
4685 }
4686
4687 for_each_plane_id_on_crtc(crtc, plane_id) {
4688 total_data_rate += crtc_state->plane_data_rate[plane_id];
4689 total_data_rate += crtc_state->uv_plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004690 }
4691
4692 return total_data_rate;
4693}
4694
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004695static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004696icl_get_total_relative_data_rate(struct intel_atomic_state *state,
4697 struct intel_crtc *crtc)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004698{
Ville Syrjäläab016302020-11-06 19:30:41 +02004699 struct intel_crtc_state *crtc_state =
4700 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004701 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004702 struct intel_plane *plane;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004703 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004704 enum plane_id plane_id;
4705 int i;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004706
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004707 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004708 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
4709 if (plane->pipe != crtc->pipe)
4710 continue;
4711
4712 plane_id = plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004713
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004714 if (!plane_state->planar_linked_plane) {
Ville Syrjäläab016302020-11-06 19:30:41 +02004715 crtc_state->plane_data_rate[plane_id] =
4716 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004717 } else {
4718 enum plane_id y_plane_id;
4719
4720 /*
4721 * The slave plane might not iterate in
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004722 * intel_atomic_crtc_state_for_each_plane_state(),
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004723 * and needs the master plane state which may be
4724 * NULL if we try get_new_plane_state(), so we
4725 * always calculate from the master.
4726 */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004727 if (plane_state->planar_slave)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004728 continue;
4729
4730 /* Y plane rate is calculated on the slave */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004731 y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjäläab016302020-11-06 19:30:41 +02004732 crtc_state->plane_data_rate[y_plane_id] =
4733 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004734
Ville Syrjäläab016302020-11-06 19:30:41 +02004735 crtc_state->plane_data_rate[plane_id] =
4736 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004737 }
4738 }
4739
Ville Syrjäläab016302020-11-06 19:30:41 +02004740 for_each_plane_id_on_crtc(crtc, plane_id)
4741 total_data_rate += crtc_state->plane_data_rate[plane_id];
4742
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004743 return total_data_rate;
4744}
4745
Ville Syrjälä5516e892021-02-26 17:32:03 +02004746const struct skl_wm_level *
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02004747skl_plane_wm_level(const struct skl_pipe_wm *pipe_wm,
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03004748 enum plane_id plane_id,
4749 int level)
4750{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004751 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4752
4753 if (level == 0 && pipe_wm->use_sagv_wm)
Ville Syrjäläa68aa482021-02-26 17:32:01 +02004754 return &wm->sagv.wm0;
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03004755
4756 return &wm->wm[level];
4757}
4758
Ville Syrjälä5516e892021-02-26 17:32:03 +02004759const struct skl_wm_level *
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02004760skl_plane_trans_wm(const struct skl_pipe_wm *pipe_wm,
4761 enum plane_id plane_id)
4762{
4763 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4764
4765 if (pipe_wm->use_sagv_wm)
4766 return &wm->sagv.trans_wm;
4767
4768 return &wm->trans_wm;
4769}
4770
Ville Syrjäläa5941b42021-03-05 17:36:09 +02004771/*
4772 * We only disable the watermarks for each plane if
4773 * they exceed the ddb allocation of said plane. This
4774 * is done so that we don't end up touching cursor
4775 * watermarks needlessly when some other plane reduces
4776 * our max possible watermark level.
4777 *
4778 * Bspec has this to say about the PLANE_WM enable bit:
4779 * "All the watermarks at this level for all enabled
4780 * planes must be enabled before the level will be used."
4781 * So this is actually safe to do.
4782 */
4783static void
4784skl_check_wm_level(struct skl_wm_level *wm, u64 total)
4785{
4786 if (wm->min_ddb_alloc > total)
4787 memset(wm, 0, sizeof(*wm));
4788}
4789
4790static void
4791skl_check_nv12_wm_level(struct skl_wm_level *wm, struct skl_wm_level *uv_wm,
4792 u64 total, u64 uv_total)
4793{
4794 if (wm->min_ddb_alloc > total ||
4795 uv_wm->min_ddb_alloc > uv_total) {
4796 memset(wm, 0, sizeof(*wm));
4797 memset(uv_wm, 0, sizeof(*uv_wm));
4798 }
4799}
4800
Matt Roperc107acf2016-05-12 07:06:01 -07004801static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02004802skl_allocate_plane_ddb(struct intel_atomic_state *state,
4803 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004804{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004805 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläffc90032020-11-06 19:30:37 +02004806 struct intel_crtc_state *crtc_state =
4807 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläef79d622021-01-22 22:56:32 +02004808 const struct intel_dbuf_state *dbuf_state =
Ville Syrjälä47a14952021-01-22 22:56:30 +02004809 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02004810 const struct skl_ddb_entry *alloc = &dbuf_state->ddb[crtc->pipe];
4811 int num_active = hweight8(dbuf_state->active_pipes);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004812 u16 alloc_size, start = 0;
4813 u16 total[I915_MAX_PLANES] = {};
4814 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004815 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004816 enum plane_id plane_id;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004817 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004818 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004819
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004820 /* Clear the partitioning for disabled planes. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004821 memset(crtc_state->wm.skl.plane_ddb_y, 0, sizeof(crtc_state->wm.skl.plane_ddb_y));
4822 memset(crtc_state->wm.skl.plane_ddb_uv, 0, sizeof(crtc_state->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004823
Ville Syrjäläef79d622021-01-22 22:56:32 +02004824 if (!crtc_state->hw.active)
Matt Roperc107acf2016-05-12 07:06:01 -07004825 return 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004826
Matt Roper7dadd282021-03-19 21:42:43 -07004827 if (DISPLAY_VER(dev_priv) >= 11)
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004828 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02004829 icl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004830 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004831 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02004832 skl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004833
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004834 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304835 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004836 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004837
Matt Roperd8e87492018-12-11 09:31:07 -08004838 /* Allocate fixed number of blocks for cursor. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004839 total[PLANE_CURSOR] = skl_cursor_allocation(crtc_state, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004840 alloc_size -= total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004841 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
Matt Roperd8e87492018-12-11 09:31:07 -08004842 alloc->end - total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004843 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004844
Matt Ropera1de91e2016-05-12 07:05:57 -07004845 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004846 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004847
Matt Roperd8e87492018-12-11 09:31:07 -08004848 /*
4849 * Find the highest watermark level for which we can satisfy the block
4850 * requirement of active planes.
4851 */
4852 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004853 blocks = 0;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004854 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004855 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004856 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004857
4858 if (plane_id == PLANE_CURSOR) {
Vandita Kulkarni4ba48702019-12-16 13:36:19 +05304859 if (wm->wm[level].min_ddb_alloc > total[PLANE_CURSOR]) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304860 drm_WARN_ON(&dev_priv->drm,
4861 wm->wm[level].min_ddb_alloc != U16_MAX);
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004862 blocks = U32_MAX;
4863 break;
4864 }
4865 continue;
4866 }
4867
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004868 blocks += wm->wm[level].min_ddb_alloc;
4869 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004870 }
4871
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004872 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004873 alloc_size -= blocks;
4874 break;
4875 }
4876 }
4877
4878 if (level < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03004879 drm_dbg_kms(&dev_priv->drm,
4880 "Requested display configuration exceeds system DDB limitations");
4881 drm_dbg_kms(&dev_priv->drm, "minimum required %d/%d\n",
4882 blocks, alloc_size);
Matt Roperd8e87492018-12-11 09:31:07 -08004883 return -EINVAL;
4884 }
4885
4886 /*
4887 * Grant each plane the blocks it requires at the highest achievable
4888 * watermark level, plus an extra share of the leftover blocks
4889 * proportional to its relative data rate.
4890 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004891 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004892 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004893 &crtc_state->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004894 u64 rate;
4895 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004896
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004897 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004898 continue;
4899
Damien Lespiaub9cec072014-11-04 17:06:43 +00004900 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004901 * We've accounted for all active planes; remaining planes are
4902 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004903 */
Matt Roperd8e87492018-12-11 09:31:07 -08004904 if (total_data_rate == 0)
4905 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004906
Ville Syrjäläab016302020-11-06 19:30:41 +02004907 rate = crtc_state->plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004908 extra = min_t(u16, alloc_size,
4909 DIV64_U64_ROUND_UP(alloc_size * rate,
4910 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004911 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004912 alloc_size -= extra;
4913 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004914
Matt Roperd8e87492018-12-11 09:31:07 -08004915 if (total_data_rate == 0)
4916 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004917
Ville Syrjäläab016302020-11-06 19:30:41 +02004918 rate = crtc_state->uv_plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004919 extra = min_t(u16, alloc_size,
4920 DIV64_U64_ROUND_UP(alloc_size * rate,
4921 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004922 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004923 alloc_size -= extra;
4924 total_data_rate -= rate;
4925 }
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304926 drm_WARN_ON(&dev_priv->drm, alloc_size != 0 || total_data_rate != 0);
Matt Roperd8e87492018-12-11 09:31:07 -08004927
4928 /* Set the actual DDB start/end points for each plane */
4929 start = alloc->start;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004930 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004931 struct skl_ddb_entry *plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004932 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004933 struct skl_ddb_entry *uv_plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004934 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004935
4936 if (plane_id == PLANE_CURSOR)
4937 continue;
4938
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004939 /* Gen11+ uses a separate plane for UV watermarks */
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304940 drm_WARN_ON(&dev_priv->drm,
Matt Roper7dadd282021-03-19 21:42:43 -07004941 DISPLAY_VER(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004942
Matt Roperd8e87492018-12-11 09:31:07 -08004943 /* Leave disabled planes at (0,0) */
4944 if (total[plane_id]) {
4945 plane_alloc->start = start;
4946 start += total[plane_id];
4947 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004948 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004949
Matt Roperd8e87492018-12-11 09:31:07 -08004950 if (uv_total[plane_id]) {
4951 uv_plane_alloc->start = start;
4952 start += uv_total[plane_id];
4953 uv_plane_alloc->end = start;
4954 }
4955 }
4956
4957 /*
4958 * When we calculated watermark values we didn't know how high
4959 * of a level we'd actually be able to hit, so we just marked
4960 * all levels as "enabled." Go back now and disable the ones
4961 * that aren't actually possible.
4962 */
4963 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004964 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004965 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004966 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004967
Ville Syrjäläa5941b42021-03-05 17:36:09 +02004968 skl_check_nv12_wm_level(&wm->wm[level], &wm->uv_wm[level],
4969 total[plane_id], uv_total[plane_id]);
Ville Syrjälä290248c2019-02-13 18:54:24 +02004970
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004971 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07004972 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004973 * Underruns with WM1+ disabled
4974 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07004975 if (DISPLAY_VER(dev_priv) == 11 &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02004976 level == 1 && wm->wm[0].enable) {
4977 wm->wm[level].blocks = wm->wm[0].blocks;
4978 wm->wm[level].lines = wm->wm[0].lines;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004979 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004980 }
Matt Roperd8e87492018-12-11 09:31:07 -08004981 }
4982 }
4983
4984 /*
Ville Syrjälädf4a50a2021-02-26 17:31:59 +02004985 * Go back and disable the transition and SAGV watermarks
4986 * if it turns out we don't have enough DDB blocks for them.
Matt Roperd8e87492018-12-11 09:31:07 -08004987 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004988 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004989 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004990 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004991
Ville Syrjäläa5941b42021-03-05 17:36:09 +02004992 skl_check_wm_level(&wm->trans_wm, total[plane_id]);
4993 skl_check_wm_level(&wm->sagv.wm0, total[plane_id]);
4994 skl_check_wm_level(&wm->sagv.trans_wm, total[plane_id]);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004995 }
4996
Matt Roperc107acf2016-05-12 07:06:01 -07004997 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004998}
4999
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005000/*
5001 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02005002 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005003 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
5004 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
5005*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005006static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005007skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
5008 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005009{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005010 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305011 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005012
5013 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305014 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005015
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305016 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005017 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005018
Matt Roper2b5a4562021-03-22 16:38:40 -07005019 if (DISPLAY_VER(dev_priv) >= 10)
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005020 ret = add_fixed16_u32(ret, 1);
5021
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005022 return ret;
5023}
5024
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005025static uint_fixed_16_16_t
5026skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
5027 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005028{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005029 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305030 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005031
5032 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305033 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005034
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005035 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305036 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
5037 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305038 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005039 return ret;
5040}
5041
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305042static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02005043intel_get_linetime_us(const struct intel_crtc_state *crtc_state)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305044{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305045 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005046 u32 pixel_rate;
5047 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305048 uint_fixed_16_16_t linetime_us;
5049
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005050 if (!crtc_state->hw.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305051 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305052
Maarten Lankhorstec193642019-06-28 10:55:17 +02005053 pixel_rate = crtc_state->pixel_rate;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305054
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305055 if (drm_WARN_ON(&dev_priv->drm, pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305056 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305057
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005058 crtc_htotal = crtc_state->hw.pipe_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305059 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305060
5061 return linetime_us;
5062}
5063
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305064static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005065skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
5066 int width, const struct drm_format_info *format,
5067 u64 modifier, unsigned int rotation,
5068 u32 plane_pixel_rate, struct skl_wm_params *wp,
5069 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305070{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005071 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005072 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005073 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305074
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05305075 /* only planar format has two planes */
Imre Deak4941f352019-12-21 14:05:43 +02005076 if (color_plane == 1 &&
5077 !intel_format_info_is_yuv_semiplanar(format, modifier)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005078 drm_dbg_kms(&dev_priv->drm,
5079 "Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305080 return -EINVAL;
5081 }
5082
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005083 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
5084 modifier == I915_FORMAT_MOD_Yf_TILED ||
5085 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5086 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
5087 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
5088 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5089 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Imre Deak4941f352019-12-21 14:05:43 +02005090 wp->is_planar = intel_format_info_is_yuv_semiplanar(format, modifier);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305091
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005092 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02005093 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305094 wp->width /= 2;
5095
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005096 wp->cpp = format->cpp[color_plane];
5097 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305098
Matt Roper7dadd282021-03-19 21:42:43 -07005099 if (DISPLAY_VER(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005100 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005101 wp->dbuf_block_size = 256;
5102 else
5103 wp->dbuf_block_size = 512;
5104
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005105 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305106 switch (wp->cpp) {
5107 case 1:
5108 wp->y_min_scanlines = 16;
5109 break;
5110 case 2:
5111 wp->y_min_scanlines = 8;
5112 break;
5113 case 4:
5114 wp->y_min_scanlines = 4;
5115 break;
5116 default:
5117 MISSING_CASE(wp->cpp);
5118 return -EINVAL;
5119 }
5120 } else {
5121 wp->y_min_scanlines = 4;
5122 }
5123
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005124 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305125 wp->y_min_scanlines *= 2;
5126
5127 wp->plane_bytes_per_line = wp->width * wp->cpp;
5128 if (wp->y_tiled) {
5129 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005130 wp->y_min_scanlines,
5131 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305132
Matt Roper2b5a4562021-03-22 16:38:40 -07005133 if (DISPLAY_VER(dev_priv) >= 10)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305134 interm_pbpl++;
5135
5136 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
5137 wp->y_min_scanlines);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305138 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005139 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005140 wp->dbuf_block_size);
5141
Matt Roper2b5a4562021-03-22 16:38:40 -07005142 if (!wp->x_tiled || DISPLAY_VER(dev_priv) >= 10)
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005143 interm_pbpl++;
5144
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305145 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
5146 }
5147
5148 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
5149 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005150
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305151 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005152 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305153
5154 return 0;
5155}
5156
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005157static int
5158skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
5159 const struct intel_plane_state *plane_state,
5160 struct skl_wm_params *wp, int color_plane)
5161{
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005162 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005163 int width;
5164
Maarten Lankhorst3a612762019-10-04 13:34:54 +02005165 /*
5166 * Src coordinates are already rotated by 270 degrees for
5167 * the 90/270 degree plane rotation cases (to match the
5168 * GTT mapping), hence no need to account for rotation here.
5169 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005170 width = drm_rect_width(&plane_state->uapi.src) >> 16;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005171
5172 return skl_compute_wm_params(crtc_state, width,
5173 fb->format, fb->modifier,
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005174 plane_state->hw.rotation,
Ville Syrjälä3df3fe22020-11-06 19:30:42 +02005175 intel_plane_pixel_rate(crtc_state, plane_state),
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005176 wp, color_plane);
5177}
5178
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005179static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
5180{
Matt Roper2b5a4562021-03-22 16:38:40 -07005181 if (DISPLAY_VER(dev_priv) >= 10)
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005182 return true;
5183
5184 /* The number of lines are ignored for the level 0 watermark. */
5185 return level > 0;
5186}
5187
Maarten Lankhorstec193642019-06-28 10:55:17 +02005188static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Matt Roperd8e87492018-12-11 09:31:07 -08005189 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005190 unsigned int latency,
Matt Roperd8e87492018-12-11 09:31:07 -08005191 const struct skl_wm_params *wp,
5192 const struct skl_wm_level *result_prev,
5193 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005194{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005195 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305196 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305197 uint_fixed_16_16_t selected_result;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005198 u32 blocks, lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02005199
Ville Syrjälä0aded172019-02-05 17:50:53 +02005200 if (latency == 0) {
5201 /* reject it */
5202 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02005203 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005204 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02005205
Ville Syrjälä25312ef2019-05-03 20:38:05 +03005206 /*
5207 * WaIncreaseLatencyIPCEnabled: kbl,cfl
5208 * Display WA #1141: kbl,cfl
5209 */
Chris Wilson5f4ae272020-06-02 15:05:40 +01005210 if ((IS_KABYLAKE(dev_priv) ||
5211 IS_COFFEELAKE(dev_priv) ||
5212 IS_COMETLAKE(dev_priv)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07005213 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05305214 latency += 4;
5215
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005216 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03005217 latency += 15;
5218
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305219 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005220 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305221 method2 = skl_wm_method2(wp->plane_pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005222 crtc_state->hw.pipe_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03005223 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305224 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005225
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305226 if (wp->y_tiled) {
5227 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005228 } else {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005229 if ((wp->cpp * crtc_state->hw.pipe_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005230 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07005231 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03005232 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005233 } else if (latency >= wp->linetime_us) {
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005234 if (DISPLAY_VER(dev_priv) == 9)
Paulo Zanoni077b5822018-10-04 16:15:57 -07005235 selected_result = min_fixed16(method1, method2);
5236 else
5237 selected_result = method2;
5238 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005239 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005240 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005241 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005242
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005243 blocks = fixed16_to_u32_round_up(selected_result) + 1;
5244 lines = div_round_up_fixed16(selected_result,
5245 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00005246
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005247 if (DISPLAY_VER(dev_priv) == 9) {
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005248 /* Display WA #1125: skl,bxt,kbl */
5249 if (level == 0 && wp->rc_surface)
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005250 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07005251
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005252 /* Display WA #1126: skl,bxt,kbl */
5253 if (level >= 1 && level <= 7) {
5254 if (wp->y_tiled) {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005255 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
5256 lines += wp->y_min_scanlines;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005257 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005258 blocks++;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005259 }
5260
5261 /*
5262 * Make sure result blocks for higher latency levels are
5263 * atleast as high as level below the current level.
5264 * Assumption in DDB algorithm optimization for special
5265 * cases. Also covers Display WA #1125 for RC.
5266 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005267 if (result_prev->blocks > blocks)
5268 blocks = result_prev->blocks;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03005269 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005270 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00005271
Matt Roper7dadd282021-03-19 21:42:43 -07005272 if (DISPLAY_VER(dev_priv) >= 11) {
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005273 if (wp->y_tiled) {
5274 int extra_lines;
5275
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005276 if (lines % wp->y_min_scanlines == 0)
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005277 extra_lines = wp->y_min_scanlines;
5278 else
5279 extra_lines = wp->y_min_scanlines * 2 -
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005280 lines % wp->y_min_scanlines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005281
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005282 min_ddb_alloc = mul_round_up_u32_fixed16(lines + extra_lines,
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005283 wp->plane_blocks_per_line);
5284 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005285 min_ddb_alloc = blocks + DIV_ROUND_UP(blocks, 10);
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005286 }
5287 }
5288
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005289 if (!skl_wm_has_lines(dev_priv, level))
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005290 lines = 0;
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005291
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005292 if (lines > 31) {
Ville Syrjälä0aded172019-02-05 17:50:53 +02005293 /* reject it */
5294 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08005295 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005296 }
Matt Roperd8e87492018-12-11 09:31:07 -08005297
5298 /*
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005299 * If lines is valid, assume we can use this watermark level
Matt Roperd8e87492018-12-11 09:31:07 -08005300 * for now. We'll come back and disable it after we calculate the
5301 * DDB allocation if it turns out we don't actually have enough
5302 * blocks to satisfy it.
5303 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005304 result->blocks = blocks;
5305 result->lines = lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005306 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005307 result->min_ddb_alloc = max(min_ddb_alloc, blocks) + 1;
5308 result->enable = true;
Ville Syrjälä9c312122020-11-06 19:30:40 +02005309
Matt Roper7dadd282021-03-19 21:42:43 -07005310 if (DISPLAY_VER(dev_priv) < 12)
Ville Syrjälä9c312122020-11-06 19:30:40 +02005311 result->can_sagv = latency >= dev_priv->sagv_block_time_us;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005312}
5313
Matt Roperd8e87492018-12-11 09:31:07 -08005314static void
Maarten Lankhorstec193642019-06-28 10:55:17 +02005315skl_compute_wm_levels(const struct intel_crtc_state *crtc_state,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305316 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005317 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005318{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005319 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305320 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005321 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04005322
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305323 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005324 struct skl_wm_level *result = &levels[level];
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005325 unsigned int latency = dev_priv->wm.skl_latency[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305326
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005327 skl_compute_plane_wm(crtc_state, level, latency,
5328 wm_params, result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005329
5330 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305331 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005332}
5333
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005334static void tgl_compute_sagv_wm(const struct intel_crtc_state *crtc_state,
5335 const struct skl_wm_params *wm_params,
5336 struct skl_plane_wm *plane_wm)
5337{
5338 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005339 struct skl_wm_level *sagv_wm = &plane_wm->sagv.wm0;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005340 struct skl_wm_level *levels = plane_wm->wm;
5341 unsigned int latency = dev_priv->wm.skl_latency[0] + dev_priv->sagv_block_time_us;
5342
5343 skl_compute_plane_wm(crtc_state, 0, latency,
5344 wm_params, &levels[0],
5345 sagv_wm);
5346}
5347
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005348static void skl_compute_transition_wm(struct drm_i915_private *dev_priv,
5349 struct skl_wm_level *trans_wm,
5350 const struct skl_wm_level *wm0,
5351 const struct skl_wm_params *wp)
Damien Lespiau407b50f2014-11-04 17:06:57 +00005352{
Ville Syrjäläc834d032020-02-28 22:35:52 +02005353 u16 trans_min, trans_amount, trans_y_tile_min;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005354 u16 wm0_blocks, trans_offset, blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00005355
Kumar, Maheshca476672017-08-17 19:15:24 +05305356 /* Transition WM don't make any sense if ipc is disabled */
5357 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02005358 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05305359
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005360 /*
5361 * WaDisableTWM:skl,kbl,cfl,bxt
5362 * Transition WM are not recommended by HW team for GEN9
5363 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005364 if (DISPLAY_VER(dev_priv) == 9)
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005365 return;
5366
Matt Roper7dadd282021-03-19 21:42:43 -07005367 if (DISPLAY_VER(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05305368 trans_min = 4;
Ville Syrjäläc834d032020-02-28 22:35:52 +02005369 else
5370 trans_min = 14;
5371
5372 /* Display WA #1140: glk,cnl */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005373 if (DISPLAY_VER(dev_priv) == 10)
Ville Syrjäläc834d032020-02-28 22:35:52 +02005374 trans_amount = 0;
5375 else
5376 trans_amount = 10; /* This is configurable amount */
Kumar, Maheshca476672017-08-17 19:15:24 +05305377
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005378 trans_offset = trans_min + trans_amount;
Kumar, Maheshca476672017-08-17 19:15:24 +05305379
Paulo Zanonicbacc792018-10-04 16:15:58 -07005380 /*
5381 * The spec asks for Selected Result Blocks for wm0 (the real value),
5382 * not Result Blocks (the integer value). Pay attention to the capital
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005383 * letters. The value wm_l0->blocks is actually Result Blocks, but
Paulo Zanonicbacc792018-10-04 16:15:58 -07005384 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
5385 * and since we later will have to get the ceiling of the sum in the
5386 * transition watermarks calculation, we can just pretend Selected
5387 * Result Blocks is Result Blocks minus 1 and it should work for the
5388 * current platforms.
5389 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005390 wm0_blocks = wm0->blocks - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07005391
Kumar, Maheshca476672017-08-17 19:15:24 +05305392 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005393 trans_y_tile_min =
5394 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005395 blocks = max(wm0_blocks, trans_y_tile_min) + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305396 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005397 blocks = wm0_blocks + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305398 }
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005399 blocks++;
Kumar, Maheshca476672017-08-17 19:15:24 +05305400
Matt Roperd8e87492018-12-11 09:31:07 -08005401 /*
5402 * Just assume we can enable the transition watermark. After
5403 * computing the DDB we'll come back and disable it if that
5404 * assumption turns out to be false.
5405 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005406 trans_wm->blocks = blocks;
5407 trans_wm->min_ddb_alloc = max_t(u16, wm0->min_ddb_alloc, blocks + 1);
5408 trans_wm->enable = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00005409}
5410
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005411static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005412 const struct intel_plane_state *plane_state,
5413 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005414{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005415 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
5416 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälädbf71382020-11-06 19:30:38 +02005417 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005418 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005419 int ret;
5420
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005421 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005422 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005423 if (ret)
5424 return ret;
5425
Ville Syrjälä67155a62019-03-12 22:58:37 +02005426 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005427
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005428 skl_compute_transition_wm(dev_priv, &wm->trans_wm,
5429 &wm->wm[0], &wm_params);
5430
Matt Roper7dadd282021-03-19 21:42:43 -07005431 if (DISPLAY_VER(dev_priv) >= 12) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005432 tgl_compute_sagv_wm(crtc_state, &wm_params, wm);
5433
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005434 skl_compute_transition_wm(dev_priv, &wm->sagv.trans_wm,
5435 &wm->sagv.wm0, &wm_params);
5436 }
Ville Syrjälä83158472018-11-27 18:57:26 +02005437
5438 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005439}
5440
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005441static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005442 const struct intel_plane_state *plane_state,
5443 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005444{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005445 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005446 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005447 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005448
Ville Syrjälä83158472018-11-27 18:57:26 +02005449 wm->is_planar = true;
5450
5451 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005452 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005453 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005454 if (ret)
5455 return ret;
5456
Ville Syrjälä67155a62019-03-12 22:58:37 +02005457 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005458
5459 return 0;
5460}
5461
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005462static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005463 const struct intel_plane_state *plane_state)
5464{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005465 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä83158472018-11-27 18:57:26 +02005466 enum plane_id plane_id = plane->id;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005467 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
5468 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjälä83158472018-11-27 18:57:26 +02005469 int ret;
5470
Ville Syrjälädbf71382020-11-06 19:30:38 +02005471 memset(wm, 0, sizeof(*wm));
5472
Ville Syrjälä83158472018-11-27 18:57:26 +02005473 if (!intel_wm_plane_visible(crtc_state, plane_state))
5474 return 0;
5475
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005476 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005477 plane_id, 0);
5478 if (ret)
5479 return ret;
5480
5481 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005482 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005483 plane_id);
5484 if (ret)
5485 return ret;
5486 }
5487
5488 return 0;
5489}
5490
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005491static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005492 const struct intel_plane_state *plane_state)
5493{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005494 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
5495 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
5496 enum plane_id plane_id = plane->id;
5497 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005498 int ret;
5499
5500 /* Watermarks calculated in master */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005501 if (plane_state->planar_slave)
Ville Syrjälä83158472018-11-27 18:57:26 +02005502 return 0;
5503
Ville Syrjäläf99b8052021-03-27 02:59:45 +02005504 memset(wm, 0, sizeof(*wm));
5505
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005506 if (plane_state->planar_linked_plane) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005507 const struct drm_framebuffer *fb = plane_state->hw.fb;
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005508 enum plane_id y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02005509
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305510 drm_WARN_ON(&dev_priv->drm,
5511 !intel_wm_plane_visible(crtc_state, plane_state));
5512 drm_WARN_ON(&dev_priv->drm, !fb->format->is_yuv ||
5513 fb->format->num_planes == 1);
Ville Syrjälä83158472018-11-27 18:57:26 +02005514
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005515 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005516 y_plane_id, 0);
5517 if (ret)
5518 return ret;
5519
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005520 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005521 plane_id, 1);
5522 if (ret)
5523 return ret;
5524 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005525 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005526 plane_id, 0);
5527 if (ret)
5528 return ret;
5529 }
5530
5531 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005532}
5533
Ville Syrjäläffc90032020-11-06 19:30:37 +02005534static int skl_build_pipe_wm(struct intel_atomic_state *state,
5535 struct intel_crtc *crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005536{
Ville Syrjäläffc90032020-11-06 19:30:37 +02005537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5538 struct intel_crtc_state *crtc_state =
5539 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005540 const struct intel_plane_state *plane_state;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005541 struct intel_plane *plane;
5542 int ret, i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005543
Ville Syrjälädbf71382020-11-06 19:30:38 +02005544 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
5545 /*
5546 * FIXME should perhaps check {old,new}_plane_crtc->hw.crtc
5547 * instead but we don't populate that correctly for NV12 Y
5548 * planes so for now hack this.
5549 */
5550 if (plane->pipe != crtc->pipe)
5551 continue;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305552
Matt Roper7dadd282021-03-19 21:42:43 -07005553 if (DISPLAY_VER(dev_priv) >= 11)
Maarten Lankhorstec193642019-06-28 10:55:17 +02005554 ret = icl_build_plane_wm(crtc_state, plane_state);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005555 else
Maarten Lankhorstec193642019-06-28 10:55:17 +02005556 ret = skl_build_plane_wm(crtc_state, plane_state);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305557 if (ret)
5558 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005559 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305560
Ville Syrjälädbf71382020-11-06 19:30:38 +02005561 crtc_state->wm.skl.optimal = crtc_state->wm.skl.raw;
5562
Matt Roper55994c22016-05-12 07:06:08 -07005563 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005564}
5565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005566static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5567 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005568 const struct skl_ddb_entry *entry)
5569{
5570 if (entry->end)
Jani Nikula9b6320a2020-01-23 16:00:04 +02005571 intel_de_write_fw(dev_priv, reg,
5572 (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005573 else
Jani Nikula9b6320a2020-01-23 16:00:04 +02005574 intel_de_write_fw(dev_priv, reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005575}
5576
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005577static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5578 i915_reg_t reg,
5579 const struct skl_wm_level *level)
5580{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005581 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005582
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005583 if (level->enable)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005584 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005585 if (level->ignore_lines)
5586 val |= PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005587 val |= level->blocks;
5588 val |= level->lines << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005589
Jani Nikula9b6320a2020-01-23 16:00:04 +02005590 intel_de_write_fw(dev_priv, reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005591}
5592
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005593void skl_write_plane_wm(struct intel_plane *plane,
5594 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005595{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005596 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005597 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005598 enum plane_id plane_id = plane->id;
5599 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005600 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
5601 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005602 const struct skl_ddb_entry *ddb_y =
5603 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5604 const struct skl_ddb_entry *ddb_uv =
5605 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005606
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005607 for (level = 0; level <= max_level; level++)
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005608 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005609 skl_plane_wm_level(pipe_wm, plane_id, level));
5610
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005611 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005612 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005613
Matt Roper7dadd282021-03-19 21:42:43 -07005614 if (DISPLAY_VER(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005615 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005616 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5617 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305618 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005619
5620 if (wm->is_planar)
5621 swap(ddb_y, ddb_uv);
5622
5623 skl_ddb_entry_write(dev_priv,
5624 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5625 skl_ddb_entry_write(dev_priv,
5626 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005627}
5628
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005629void skl_write_cursor_wm(struct intel_plane *plane,
5630 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005631{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005632 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005633 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005634 enum plane_id plane_id = plane->id;
5635 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005636 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005637 const struct skl_ddb_entry *ddb =
5638 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005639
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005640 for (level = 0; level <= max_level; level++)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005641 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005642 skl_plane_wm_level(pipe_wm, plane_id, level));
5643
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005644 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe),
5645 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005646
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005647 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005648}
5649
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005650bool skl_wm_level_equals(const struct skl_wm_level *l1,
5651 const struct skl_wm_level *l2)
5652{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005653 return l1->enable == l2->enable &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005654 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005655 l1->lines == l2->lines &&
5656 l1->blocks == l2->blocks;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005657}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005658
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005659static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5660 const struct skl_plane_wm *wm1,
5661 const struct skl_plane_wm *wm2)
5662{
5663 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005664
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005665 for (level = 0; level <= max_level; level++) {
Ville Syrjäläe7f54e62020-02-28 22:35:49 +02005666 /*
5667 * We don't check uv_wm as the hardware doesn't actually
5668 * use it. It only gets used for calculating the required
5669 * ddb allocation.
5670 */
5671 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005672 return false;
5673 }
5674
Ville Syrjäläf11449d2021-02-26 17:32:00 +02005675 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm) &&
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005676 skl_wm_level_equals(&wm1->sagv.wm0, &wm2->sagv.wm0) &&
5677 skl_wm_level_equals(&wm1->sagv.trans_wm, &wm2->sagv.trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005678}
5679
Jani Nikula81b55ef2020-04-20 17:04:38 +03005680static bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5681 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005682{
Lyude27082492016-08-24 07:48:10 +02005683 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005684}
5685
Ville Syrjälä33c9c502021-01-22 22:56:33 +02005686static void skl_ddb_entry_union(struct skl_ddb_entry *a,
5687 const struct skl_ddb_entry *b)
5688{
5689 if (a->end && b->end) {
5690 a->start = min(a->start, b->start);
5691 a->end = max(a->end, b->end);
5692 } else if (b->end) {
5693 a->start = b->start;
5694 a->end = b->end;
5695 }
5696}
5697
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005698bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005699 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005700 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005701{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005702 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005703
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005704 for (i = 0; i < num_entries; i++) {
5705 if (i != ignore_idx &&
5706 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005707 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005708 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005709
Lyude27082492016-08-24 07:48:10 +02005710 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005711}
5712
Jani Nikulabb7791b2016-10-04 12:29:17 +03005713static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005714skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5715 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005716{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005717 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->uapi.state);
5718 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005719 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5720 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005721
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005722 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5723 struct intel_plane_state *plane_state;
5724 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005725
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005726 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5727 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5728 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5729 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005730 continue;
5731
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005732 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005733 if (IS_ERR(plane_state))
5734 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005735
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005736 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005737 }
5738
5739 return 0;
5740}
5741
Ville Syrjäläef79d622021-01-22 22:56:32 +02005742static u8 intel_dbuf_enabled_slices(const struct intel_dbuf_state *dbuf_state)
5743{
5744 struct drm_i915_private *dev_priv = to_i915(dbuf_state->base.state->base.dev);
5745 u8 enabled_slices;
5746 enum pipe pipe;
5747
5748 /*
5749 * FIXME: For now we always enable slice S1 as per
5750 * the Bspec display initialization sequence.
5751 */
5752 enabled_slices = BIT(DBUF_S1);
5753
5754 for_each_pipe(dev_priv, pipe)
5755 enabled_slices |= dbuf_state->slices[pipe];
5756
5757 return enabled_slices;
5758}
5759
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005760static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005761skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005762{
Ville Syrjälä70b1a262020-02-25 19:11:16 +02005763 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5764 const struct intel_dbuf_state *old_dbuf_state;
Ville Syrjäläef79d622021-01-22 22:56:32 +02005765 struct intel_dbuf_state *new_dbuf_state = NULL;
Ville Syrjälä70b1a262020-02-25 19:11:16 +02005766 const struct intel_crtc_state *old_crtc_state;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005767 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305768 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305769 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005770
Ville Syrjäläef79d622021-01-22 22:56:32 +02005771 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
5772 new_dbuf_state = intel_atomic_get_dbuf_state(state);
5773 if (IS_ERR(new_dbuf_state))
5774 return PTR_ERR(new_dbuf_state);
5775
5776 old_dbuf_state = intel_atomic_get_old_dbuf_state(state);
5777 break;
5778 }
5779
5780 if (!new_dbuf_state)
5781 return 0;
5782
5783 new_dbuf_state->active_pipes =
5784 intel_calc_active_pipes(state, old_dbuf_state->active_pipes);
5785
5786 if (old_dbuf_state->active_pipes != new_dbuf_state->active_pipes) {
5787 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
5788 if (ret)
5789 return ret;
5790 }
5791
5792 for_each_intel_crtc(&dev_priv->drm, crtc) {
5793 enum pipe pipe = crtc->pipe;
5794
5795 new_dbuf_state->slices[pipe] =
5796 skl_compute_dbuf_slices(crtc, new_dbuf_state->active_pipes);
5797
5798 if (old_dbuf_state->slices[pipe] == new_dbuf_state->slices[pipe])
5799 continue;
5800
5801 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
5802 if (ret)
5803 return ret;
5804 }
5805
5806 new_dbuf_state->enabled_slices = intel_dbuf_enabled_slices(new_dbuf_state);
5807
5808 if (old_dbuf_state->enabled_slices != new_dbuf_state->enabled_slices) {
5809 ret = intel_atomic_serialize_global_state(&new_dbuf_state->base);
5810 if (ret)
5811 return ret;
5812
5813 drm_dbg_kms(&dev_priv->drm,
Ville Syrjäläb88da662021-04-16 20:10:09 +03005814 "Enabled dbuf slices 0x%x -> 0x%x (total dbuf slices 0x%x)\n",
Ville Syrjäläef79d622021-01-22 22:56:32 +02005815 old_dbuf_state->enabled_slices,
5816 new_dbuf_state->enabled_slices,
Ville Syrjäläb88da662021-04-16 20:10:09 +03005817 INTEL_INFO(dev_priv)->dbuf.slice_mask);
Ville Syrjäläef79d622021-01-22 22:56:32 +02005818 }
5819
5820 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
5821 enum pipe pipe = crtc->pipe;
5822
5823 new_dbuf_state->weight[pipe] = intel_crtc_ddb_weight(new_crtc_state);
5824
5825 if (old_dbuf_state->weight[pipe] == new_dbuf_state->weight[pipe])
5826 continue;
5827
5828 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
5829 if (ret)
5830 return ret;
5831 }
5832
5833 for_each_intel_crtc(&dev_priv->drm, crtc) {
5834 ret = skl_crtc_allocate_ddb(state, crtc);
5835 if (ret)
5836 return ret;
5837 }
5838
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005839 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005840 new_crtc_state, i) {
Ville Syrjäläef79d622021-01-22 22:56:32 +02005841 ret = skl_allocate_plane_ddb(state, crtc);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005842 if (ret)
5843 return ret;
5844
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005845 ret = skl_ddb_add_affected_planes(old_crtc_state,
5846 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005847 if (ret)
5848 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005849 }
5850
5851 return 0;
5852}
5853
Ville Syrjäläab98e942019-02-08 22:05:27 +02005854static char enast(bool enable)
5855{
5856 return enable ? '*' : ' ';
5857}
5858
Matt Roper2722efb2016-08-17 15:55:55 -04005859static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005860skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005861{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005862 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5863 const struct intel_crtc_state *old_crtc_state;
5864 const struct intel_crtc_state *new_crtc_state;
5865 struct intel_plane *plane;
5866 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005867 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005868
Jani Nikulabdbf43d2019-10-28 12:38:15 +02005869 if (!drm_debug_enabled(DRM_UT_KMS))
Ville Syrjäläab98e942019-02-08 22:05:27 +02005870 return;
5871
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005872 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5873 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005874 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5875
5876 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5877 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5878
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005879 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5880 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005881 const struct skl_ddb_entry *old, *new;
5882
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005883 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5884 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005885
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005886 if (skl_ddb_entry_equal(old, new))
5887 continue;
5888
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005889 drm_dbg_kms(&dev_priv->drm,
5890 "[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
5891 plane->base.base.id, plane->base.name,
5892 old->start, old->end, new->start, new->end,
5893 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
Ville Syrjäläab98e942019-02-08 22:05:27 +02005894 }
5895
5896 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5897 enum plane_id plane_id = plane->id;
5898 const struct skl_plane_wm *old_wm, *new_wm;
5899
5900 old_wm = &old_pipe_wm->planes[plane_id];
5901 new_wm = &new_pipe_wm->planes[plane_id];
5902
5903 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5904 continue;
5905
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005906 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005907 "[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm"
5908 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005909 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005910 enast(old_wm->wm[0].enable), enast(old_wm->wm[1].enable),
5911 enast(old_wm->wm[2].enable), enast(old_wm->wm[3].enable),
5912 enast(old_wm->wm[4].enable), enast(old_wm->wm[5].enable),
5913 enast(old_wm->wm[6].enable), enast(old_wm->wm[7].enable),
5914 enast(old_wm->trans_wm.enable),
5915 enast(old_wm->sagv.wm0.enable),
5916 enast(old_wm->sagv.trans_wm.enable),
5917 enast(new_wm->wm[0].enable), enast(new_wm->wm[1].enable),
5918 enast(new_wm->wm[2].enable), enast(new_wm->wm[3].enable),
5919 enast(new_wm->wm[4].enable), enast(new_wm->wm[5].enable),
5920 enast(new_wm->wm[6].enable), enast(new_wm->wm[7].enable),
5921 enast(new_wm->trans_wm.enable),
5922 enast(new_wm->sagv.wm0.enable),
5923 enast(new_wm->sagv.trans_wm.enable));
Ville Syrjäläab98e942019-02-08 22:05:27 +02005924
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005925 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005926 "[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d"
5927 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005928 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005929 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].lines,
5930 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].lines,
5931 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].lines,
5932 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].lines,
5933 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].lines,
5934 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].lines,
5935 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].lines,
5936 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].lines,
5937 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.lines,
5938 enast(old_wm->sagv.wm0.ignore_lines), old_wm->sagv.wm0.lines,
5939 enast(old_wm->sagv.trans_wm.ignore_lines), old_wm->sagv.trans_wm.lines,
5940 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].lines,
5941 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].lines,
5942 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].lines,
5943 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].lines,
5944 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].lines,
5945 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].lines,
5946 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].lines,
5947 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].lines,
5948 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.lines,
5949 enast(new_wm->sagv.wm0.ignore_lines), new_wm->sagv.wm0.lines,
5950 enast(new_wm->sagv.trans_wm.ignore_lines), new_wm->sagv.trans_wm.lines);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005951
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005952 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005953 "[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
5954 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005955 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005956 old_wm->wm[0].blocks, old_wm->wm[1].blocks,
5957 old_wm->wm[2].blocks, old_wm->wm[3].blocks,
5958 old_wm->wm[4].blocks, old_wm->wm[5].blocks,
5959 old_wm->wm[6].blocks, old_wm->wm[7].blocks,
5960 old_wm->trans_wm.blocks,
5961 old_wm->sagv.wm0.blocks,
5962 old_wm->sagv.trans_wm.blocks,
5963 new_wm->wm[0].blocks, new_wm->wm[1].blocks,
5964 new_wm->wm[2].blocks, new_wm->wm[3].blocks,
5965 new_wm->wm[4].blocks, new_wm->wm[5].blocks,
5966 new_wm->wm[6].blocks, new_wm->wm[7].blocks,
5967 new_wm->trans_wm.blocks,
5968 new_wm->sagv.wm0.blocks,
5969 new_wm->sagv.trans_wm.blocks);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005970
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005971 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005972 "[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
5973 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005974 plane->base.base.id, plane->base.name,
5975 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5976 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5977 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5978 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5979 old_wm->trans_wm.min_ddb_alloc,
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005980 old_wm->sagv.wm0.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005981 old_wm->sagv.trans_wm.min_ddb_alloc,
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005982 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5983 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5984 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5985 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005986 new_wm->trans_wm.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005987 new_wm->sagv.wm0.min_ddb_alloc,
5988 new_wm->sagv.trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005989 }
5990 }
5991}
5992
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005993static bool skl_plane_selected_wm_equals(struct intel_plane *plane,
5994 const struct skl_pipe_wm *old_pipe_wm,
5995 const struct skl_pipe_wm *new_pipe_wm)
5996{
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005997 struct drm_i915_private *i915 = to_i915(plane->base.dev);
5998 int level, max_level = ilk_wm_max_level(i915);
5999
6000 for (level = 0; level <= max_level; level++) {
6001 /*
6002 * We don't check uv_wm as the hardware doesn't actually
6003 * use it. It only gets used for calculating the required
6004 * ddb allocation.
6005 */
Ville Syrjälä93fe8622021-03-25 02:44:14 +02006006 if (!skl_wm_level_equals(skl_plane_wm_level(old_pipe_wm, plane->id, level),
6007 skl_plane_wm_level(new_pipe_wm, plane->id, level)))
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006008 return false;
6009 }
6010
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006011 return skl_wm_level_equals(skl_plane_trans_wm(old_pipe_wm, plane->id),
6012 skl_plane_trans_wm(new_pipe_wm, plane->id));
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006013}
6014
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006015/*
6016 * To make sure the cursor watermark registers are always consistent
6017 * with our computed state the following scenario needs special
6018 * treatment:
6019 *
6020 * 1. enable cursor
6021 * 2. move cursor entirely offscreen
6022 * 3. disable cursor
6023 *
6024 * Step 2. does call .disable_plane() but does not zero the watermarks
6025 * (since we consider an offscreen cursor still active for the purposes
6026 * of watermarks). Step 3. would not normally call .disable_plane()
6027 * because the actual plane visibility isn't changing, and we don't
6028 * deallocate the cursor ddb until the pipe gets disabled. So we must
6029 * force step 3. to call .disable_plane() to update the watermark
6030 * registers properly.
6031 *
6032 * Other planes do not suffer from this issues as their watermarks are
6033 * calculated based on the actual plane visibility. The only time this
6034 * can trigger for the other planes is during the initial readout as the
6035 * default value of the watermarks registers is not zero.
6036 */
6037static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
6038 struct intel_crtc *crtc)
6039{
6040 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6041 const struct intel_crtc_state *old_crtc_state =
6042 intel_atomic_get_old_crtc_state(state, crtc);
6043 struct intel_crtc_state *new_crtc_state =
6044 intel_atomic_get_new_crtc_state(state, crtc);
6045 struct intel_plane *plane;
6046
6047 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6048 struct intel_plane_state *plane_state;
6049 enum plane_id plane_id = plane->id;
6050
6051 /*
6052 * Force a full wm update for every plane on modeset.
6053 * Required because the reset value of the wm registers
6054 * is non-zero, whereas we want all disabled planes to
6055 * have zero watermarks. So if we turn off the relevant
6056 * power well the hardware state will go out of sync
6057 * with the software state.
6058 */
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006059 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) &&
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006060 skl_plane_selected_wm_equals(plane,
6061 &old_crtc_state->wm.skl.optimal,
6062 &new_crtc_state->wm.skl.optimal))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006063 continue;
6064
6065 plane_state = intel_atomic_get_plane_state(state, plane);
6066 if (IS_ERR(plane_state))
6067 return PTR_ERR(plane_state);
6068
6069 new_crtc_state->update_planes |= BIT(plane_id);
6070 }
6071
6072 return 0;
6073}
6074
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306075static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006076skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306077{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006078 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02006079 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306080 int ret, i;
6081
Ville Syrjäläffc90032020-11-06 19:30:37 +02006082 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6083 ret = skl_build_pipe_wm(state, crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006084 if (ret)
6085 return ret;
Matt Roper734fa012016-05-12 15:11:40 -07006086 }
6087
Matt Roperd8e87492018-12-11 09:31:07 -08006088 ret = skl_compute_ddb(state);
6089 if (ret)
6090 return ret;
6091
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03006092 ret = intel_compute_sagv_mask(state);
6093 if (ret)
6094 return ret;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03006095
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006096 /*
6097 * skl_compute_ddb() will have adjusted the final watermarks
6098 * based on how much ddb is available. Now we can actually
6099 * check if the final watermarks changed.
6100 */
Ville Syrjäläffc90032020-11-06 19:30:37 +02006101 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006102 ret = skl_wm_add_affected_planes(state, crtc);
6103 if (ret)
6104 return ret;
6105 }
6106
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006107 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006108
Matt Roper98d39492016-05-12 07:06:03 -07006109 return 0;
6110}
6111
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006112static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02006113 struct intel_wm_config *config)
6114{
6115 struct intel_crtc *crtc;
6116
6117 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006118 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02006119 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
6120
6121 if (!wm->pipe_enabled)
6122 continue;
6123
6124 config->sprites_enabled |= wm->sprites_enabled;
6125 config->sprites_scaled |= wm->sprites_scaled;
6126 config->num_pipes_active++;
6127 }
6128}
6129
Matt Ropered4a6a72016-02-23 17:20:13 -08006130static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006131{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006132 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02006133 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02006134 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02006135 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006136 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07006137
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006138 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02006139
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006140 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
6141 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03006142
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006143 /* 5/6 split only in single pipe config on IVB+ */
Matt Roper7dadd282021-03-19 21:42:43 -07006144 if (DISPLAY_VER(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02006145 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006146 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
6147 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006148
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006149 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03006150 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006151 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006152 }
6153
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006154 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006155 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006156
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006157 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03006158
Imre Deak820c1982013-12-17 14:46:36 +02006159 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03006160}
6161
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006162static void ilk_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006163 struct intel_crtc *crtc)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006164{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006165 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6166 const struct intel_crtc_state *crtc_state =
6167 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006168
Matt Ropered4a6a72016-02-23 17:20:13 -08006169 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006170 crtc->wm.active.ilk = crtc_state->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08006171 ilk_program_watermarks(dev_priv);
6172 mutex_unlock(&dev_priv->wm.wm_mutex);
6173}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006174
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006175static void ilk_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006176 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08006177{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006178 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6179 const struct intel_crtc_state *crtc_state =
6180 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006181
6182 if (!crtc_state->wm.need_postvbl_update)
6183 return;
Matt Ropered4a6a72016-02-23 17:20:13 -08006184
6185 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006186 crtc->wm.active.ilk = crtc_state->wm.ilk.optimal;
6187 ilk_program_watermarks(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08006188 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006189}
6190
Jani Nikula81b55ef2020-04-20 17:04:38 +03006191static void skl_wm_level_from_reg_val(u32 val, struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00006192{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006193 level->enable = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006194 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006195 level->blocks = val & PLANE_WM_BLOCKS_MASK;
6196 level->lines = (val >> PLANE_WM_LINES_SHIFT) &
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006197 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00006198}
6199
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006200void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006201 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00006202{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006203 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6204 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006205 int level, max_level;
6206 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006207 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00006208
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006209 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00006210
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006211 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006212 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00006213
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006214 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006215 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006216 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006217 else
Jani Nikula5f461662020-11-30 13:15:58 +02006218 val = intel_uncore_read(&dev_priv->uncore, CUR_WM(pipe, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006219
6220 skl_wm_level_from_reg_val(val, &wm->wm[level]);
6221 }
6222
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006223 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006224 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006225 else
Jani Nikula5f461662020-11-30 13:15:58 +02006226 val = intel_uncore_read(&dev_priv->uncore, CUR_WM_TRANS(pipe));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006227
6228 skl_wm_level_from_reg_val(val, &wm->trans_wm);
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006229
Matt Roper7dadd282021-03-19 21:42:43 -07006230 if (DISPLAY_VER(dev_priv) >= 12) {
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006231 wm->sagv.wm0 = wm->wm[0];
6232 wm->sagv.trans_wm = wm->trans_wm;
6233 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006234 }
Pradeep Bhat30789992014-11-04 17:06:45 +00006235}
6236
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006237void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00006238{
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006239 struct intel_dbuf_state *dbuf_state =
6240 to_intel_dbuf_state(dev_priv->dbuf.obj.state);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006241 struct intel_crtc *crtc;
Pradeep Bhat30789992014-11-04 17:06:45 +00006242
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006243 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006244 struct intel_crtc_state *crtc_state =
6245 to_intel_crtc_state(crtc->base.state);
6246 enum pipe pipe = crtc->pipe;
6247 enum plane_id plane_id;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006248
Maarten Lankhorstec193642019-06-28 10:55:17 +02006249 skl_pipe_wm_get_hw_state(crtc, &crtc_state->wm.skl.optimal);
Ville Syrjälädbf71382020-11-06 19:30:38 +02006250 crtc_state->wm.skl.raw = crtc_state->wm.skl.optimal;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006251
6252 memset(&dbuf_state->ddb[pipe], 0, sizeof(dbuf_state->ddb[pipe]));
6253
6254 for_each_plane_id_on_crtc(crtc, plane_id) {
6255 struct skl_ddb_entry *ddb_y =
6256 &crtc_state->wm.skl.plane_ddb_y[plane_id];
6257 struct skl_ddb_entry *ddb_uv =
6258 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
6259
6260 skl_ddb_get_hw_plane_state(dev_priv, crtc->pipe,
6261 plane_id, ddb_y, ddb_uv);
6262
6263 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_y);
6264 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_uv);
6265 }
6266
6267 dbuf_state->slices[pipe] =
6268 skl_compute_dbuf_slices(crtc, dbuf_state->active_pipes);
6269
6270 dbuf_state->weight[pipe] = intel_crtc_ddb_weight(crtc_state);
6271
6272 crtc_state->wm.skl.ddb = dbuf_state->ddb[pipe];
6273
6274 drm_dbg_kms(&dev_priv->drm,
6275 "[CRTC:%d:%s] dbuf slices 0x%x, ddb (%d - %d), active pipes 0x%x\n",
6276 crtc->base.base.id, crtc->base.name,
6277 dbuf_state->slices[pipe], dbuf_state->ddb[pipe].start,
6278 dbuf_state->ddb[pipe].end, dbuf_state->active_pipes);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006279 }
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006280
6281 dbuf_state->enabled_slices = dev_priv->dbuf.enabled_slices;
Pradeep Bhat30789992014-11-04 17:06:45 +00006282}
6283
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006284static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006285{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006286 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006287 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006288 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Maarten Lankhorstec193642019-06-28 10:55:17 +02006289 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
6290 struct intel_pipe_wm *active = &crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006291 enum pipe pipe = crtc->pipe;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006292
Jani Nikula5f461662020-11-30 13:15:58 +02006293 hw->wm_pipe[pipe] = intel_uncore_read(&dev_priv->uncore, WM0_PIPE_ILK(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006294
Ville Syrjälä15606532016-05-13 17:55:17 +03006295 memset(active, 0, sizeof(*active));
6296
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006297 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02006298
6299 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006300 u32 tmp = hw->wm_pipe[pipe];
6301
6302 /*
6303 * For active pipes LP0 watermark is marked as
6304 * enabled, and LP1+ watermaks as disabled since
6305 * we can't really reverse compute them in case
6306 * multiple pipes are active.
6307 */
6308 active->wm[0].enable = true;
6309 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
6310 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
6311 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006312 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006313 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006314
6315 /*
6316 * For inactive pipes, all watermark levels
6317 * should be marked as enabled but zeroed,
6318 * which is what we'd compute them to.
6319 */
6320 for (level = 0; level <= max_level; level++)
6321 active->wm[level].enable = true;
6322 }
Matt Roper4e0963c2015-09-24 15:53:15 -07006323
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006324 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006325}
6326
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006327#define _FW_WM(value, plane) \
6328 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
6329#define _FW_WM_VLV(value, plane) \
6330 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
6331
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006332static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
6333 struct g4x_wm_values *wm)
6334{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006335 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006336
Jani Nikula5f461662020-11-30 13:15:58 +02006337 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006338 wm->sr.plane = _FW_WM(tmp, SR);
6339 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6340 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
6341 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
6342
Jani Nikula5f461662020-11-30 13:15:58 +02006343 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006344 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
6345 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
6346 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
6347 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
6348 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6349 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
6350
Jani Nikula5f461662020-11-30 13:15:58 +02006351 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006352 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
6353 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6354 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
6355 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
6356}
6357
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006358static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
6359 struct vlv_wm_values *wm)
6360{
6361 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006362 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006363
6364 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02006365 tmp = intel_uncore_read(&dev_priv->uncore, VLV_DDL(pipe));
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006366
Ville Syrjälä1b313892016-11-28 19:37:08 +02006367 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006368 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006369 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006370 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006371 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006372 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006373 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006374 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
6375 }
6376
Jani Nikula5f461662020-11-30 13:15:58 +02006377 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006378 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006379 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6380 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
6381 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006382
Jani Nikula5f461662020-11-30 13:15:58 +02006383 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006384 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
6385 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6386 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006387
Jani Nikula5f461662020-11-30 13:15:58 +02006388 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006389 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6390
6391 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02006392 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006393 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6394 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006395
Jani Nikula5f461662020-11-30 13:15:58 +02006396 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006397 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
6398 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006399
Jani Nikula5f461662020-11-30 13:15:58 +02006400 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006401 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
6402 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006403
Jani Nikula5f461662020-11-30 13:15:58 +02006404 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006405 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006406 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
6407 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
6408 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
6409 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6410 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6411 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6412 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6413 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6414 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006415 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02006416 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006417 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6418 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006419
Jani Nikula5f461662020-11-30 13:15:58 +02006420 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006421 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006422 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6423 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6424 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6425 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6426 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6427 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006428 }
6429}
6430
6431#undef _FW_WM
6432#undef _FW_WM_VLV
6433
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006434void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006435{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006436 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
6437 struct intel_crtc *crtc;
6438
6439 g4x_read_wm_values(dev_priv, wm);
6440
Jani Nikula5f461662020-11-30 13:15:58 +02006441 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006442
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006443 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006444 struct intel_crtc_state *crtc_state =
6445 to_intel_crtc_state(crtc->base.state);
6446 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6447 struct g4x_pipe_wm *raw;
6448 enum pipe pipe = crtc->pipe;
6449 enum plane_id plane_id;
6450 int level, max_level;
6451
6452 active->cxsr = wm->cxsr;
6453 active->hpll_en = wm->hpll_en;
6454 active->fbc_en = wm->fbc_en;
6455
6456 active->sr = wm->sr;
6457 active->hpll = wm->hpll;
6458
6459 for_each_plane_id_on_crtc(crtc, plane_id) {
6460 active->wm.plane[plane_id] =
6461 wm->pipe[pipe].plane[plane_id];
6462 }
6463
6464 if (wm->cxsr && wm->hpll_en)
6465 max_level = G4X_WM_LEVEL_HPLL;
6466 else if (wm->cxsr)
6467 max_level = G4X_WM_LEVEL_SR;
6468 else
6469 max_level = G4X_WM_LEVEL_NORMAL;
6470
6471 level = G4X_WM_LEVEL_NORMAL;
6472 raw = &crtc_state->wm.g4x.raw[level];
6473 for_each_plane_id_on_crtc(crtc, plane_id)
6474 raw->plane[plane_id] = active->wm.plane[plane_id];
6475
6476 if (++level > max_level)
6477 goto out;
6478
6479 raw = &crtc_state->wm.g4x.raw[level];
6480 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6481 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6482 raw->plane[PLANE_SPRITE0] = 0;
6483 raw->fbc = active->sr.fbc;
6484
6485 if (++level > max_level)
6486 goto out;
6487
6488 raw = &crtc_state->wm.g4x.raw[level];
6489 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6490 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6491 raw->plane[PLANE_SPRITE0] = 0;
6492 raw->fbc = active->hpll.fbc;
6493
6494 out:
6495 for_each_plane_id_on_crtc(crtc, plane_id)
6496 g4x_raw_plane_wm_set(crtc_state, level,
6497 plane_id, USHRT_MAX);
6498 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6499
6500 crtc_state->wm.g4x.optimal = *active;
6501 crtc_state->wm.g4x.intermediate = *active;
6502
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006503 drm_dbg_kms(&dev_priv->drm,
6504 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6505 pipe_name(pipe),
6506 wm->pipe[pipe].plane[PLANE_PRIMARY],
6507 wm->pipe[pipe].plane[PLANE_CURSOR],
6508 wm->pipe[pipe].plane[PLANE_SPRITE0]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006509 }
6510
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006511 drm_dbg_kms(&dev_priv->drm,
6512 "Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6513 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6514 drm_dbg_kms(&dev_priv->drm,
6515 "Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6516 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6517 drm_dbg_kms(&dev_priv->drm, "Initial SR=%s HPLL=%s FBC=%s\n",
6518 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006519}
6520
6521void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6522{
6523 struct intel_plane *plane;
6524 struct intel_crtc *crtc;
6525
6526 mutex_lock(&dev_priv->wm.wm_mutex);
6527
6528 for_each_intel_plane(&dev_priv->drm, plane) {
6529 struct intel_crtc *crtc =
6530 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6531 struct intel_crtc_state *crtc_state =
6532 to_intel_crtc_state(crtc->base.state);
6533 struct intel_plane_state *plane_state =
6534 to_intel_plane_state(plane->base.state);
6535 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6536 enum plane_id plane_id = plane->id;
6537 int level;
6538
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006539 if (plane_state->uapi.visible)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006540 continue;
6541
6542 for (level = 0; level < 3; level++) {
6543 struct g4x_pipe_wm *raw =
6544 &crtc_state->wm.g4x.raw[level];
6545
6546 raw->plane[plane_id] = 0;
6547 wm_state->wm.plane[plane_id] = 0;
6548 }
6549
6550 if (plane_id == PLANE_PRIMARY) {
6551 for (level = 0; level < 3; level++) {
6552 struct g4x_pipe_wm *raw =
6553 &crtc_state->wm.g4x.raw[level];
6554 raw->fbc = 0;
6555 }
6556
6557 wm_state->sr.fbc = 0;
6558 wm_state->hpll.fbc = 0;
6559 wm_state->fbc_en = false;
6560 }
6561 }
6562
6563 for_each_intel_crtc(&dev_priv->drm, crtc) {
6564 struct intel_crtc_state *crtc_state =
6565 to_intel_crtc_state(crtc->base.state);
6566
6567 crtc_state->wm.g4x.intermediate =
6568 crtc_state->wm.g4x.optimal;
6569 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6570 }
6571
6572 g4x_program_watermarks(dev_priv);
6573
6574 mutex_unlock(&dev_priv->wm.wm_mutex);
6575}
6576
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006577void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006578{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006579 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006580 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006581 u32 val;
6582
6583 vlv_read_wm_values(dev_priv, wm);
6584
Jani Nikula5f461662020-11-30 13:15:58 +02006585 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006586 wm->level = VLV_WM_LEVEL_PM2;
6587
6588 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006589 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006590
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006591 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006592 if (val & DSP_MAXFIFO_PM5_ENABLE)
6593 wm->level = VLV_WM_LEVEL_PM5;
6594
Ville Syrjälä58590c12015-09-08 21:05:12 +03006595 /*
6596 * If DDR DVFS is disabled in the BIOS, Punit
6597 * will never ack the request. So if that happens
6598 * assume we don't have to enable/disable DDR DVFS
6599 * dynamically. To test that just set the REQ_ACK
6600 * bit to poke the Punit, but don't change the
6601 * HIGH/LOW bits so that we don't actually change
6602 * the current state.
6603 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006604 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006605 val |= FORCE_DDR_FREQ_REQ_ACK;
6606 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6607
6608 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6609 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006610 drm_dbg_kms(&dev_priv->drm,
6611 "Punit not acking DDR DVFS request, "
6612 "assuming DDR DVFS is disabled\n");
Ville Syrjälä58590c12015-09-08 21:05:12 +03006613 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6614 } else {
6615 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6616 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6617 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6618 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006619
Chris Wilson337fa6e2019-04-26 09:17:20 +01006620 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006621 }
6622
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006623 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006624 struct intel_crtc_state *crtc_state =
6625 to_intel_crtc_state(crtc->base.state);
6626 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6627 const struct vlv_fifo_state *fifo_state =
6628 &crtc_state->wm.vlv.fifo_state;
6629 enum pipe pipe = crtc->pipe;
6630 enum plane_id plane_id;
6631 int level;
6632
6633 vlv_get_fifo_size(crtc_state);
6634
6635 active->num_levels = wm->level + 1;
6636 active->cxsr = wm->cxsr;
6637
Ville Syrjäläff32c542017-03-02 19:14:57 +02006638 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006639 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006640 &crtc_state->wm.vlv.raw[level];
6641
6642 active->sr[level].plane = wm->sr.plane;
6643 active->sr[level].cursor = wm->sr.cursor;
6644
6645 for_each_plane_id_on_crtc(crtc, plane_id) {
6646 active->wm[level].plane[plane_id] =
6647 wm->pipe[pipe].plane[plane_id];
6648
6649 raw->plane[plane_id] =
6650 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6651 fifo_state->plane[plane_id]);
6652 }
6653 }
6654
6655 for_each_plane_id_on_crtc(crtc, plane_id)
6656 vlv_raw_plane_wm_set(crtc_state, level,
6657 plane_id, USHRT_MAX);
6658 vlv_invalidate_wms(crtc, active, level);
6659
6660 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006661 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006662
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006663 drm_dbg_kms(&dev_priv->drm,
6664 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
6665 pipe_name(pipe),
6666 wm->pipe[pipe].plane[PLANE_PRIMARY],
6667 wm->pipe[pipe].plane[PLANE_CURSOR],
6668 wm->pipe[pipe].plane[PLANE_SPRITE0],
6669 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006670 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006671
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006672 drm_dbg_kms(&dev_priv->drm,
6673 "Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6674 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006675}
6676
Ville Syrjälä602ae832017-03-02 19:15:02 +02006677void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6678{
6679 struct intel_plane *plane;
6680 struct intel_crtc *crtc;
6681
6682 mutex_lock(&dev_priv->wm.wm_mutex);
6683
6684 for_each_intel_plane(&dev_priv->drm, plane) {
6685 struct intel_crtc *crtc =
6686 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6687 struct intel_crtc_state *crtc_state =
6688 to_intel_crtc_state(crtc->base.state);
6689 struct intel_plane_state *plane_state =
6690 to_intel_plane_state(plane->base.state);
6691 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6692 const struct vlv_fifo_state *fifo_state =
6693 &crtc_state->wm.vlv.fifo_state;
6694 enum plane_id plane_id = plane->id;
6695 int level;
6696
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006697 if (plane_state->uapi.visible)
Ville Syrjälä602ae832017-03-02 19:15:02 +02006698 continue;
6699
6700 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006701 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006702 &crtc_state->wm.vlv.raw[level];
6703
6704 raw->plane[plane_id] = 0;
6705
6706 wm_state->wm[level].plane[plane_id] =
6707 vlv_invert_wm_value(raw->plane[plane_id],
6708 fifo_state->plane[plane_id]);
6709 }
6710 }
6711
6712 for_each_intel_crtc(&dev_priv->drm, crtc) {
6713 struct intel_crtc_state *crtc_state =
6714 to_intel_crtc_state(crtc->base.state);
6715
6716 crtc_state->wm.vlv.intermediate =
6717 crtc_state->wm.vlv.optimal;
6718 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6719 }
6720
6721 vlv_program_watermarks(dev_priv);
6722
6723 mutex_unlock(&dev_priv->wm.wm_mutex);
6724}
6725
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006726/*
6727 * FIXME should probably kill this and improve
6728 * the real watermark readout/sanitation instead
6729 */
6730static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6731{
Jani Nikula5f461662020-11-30 13:15:58 +02006732 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK) & ~WM1_LP_SR_EN);
6733 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK) & ~WM1_LP_SR_EN);
6734 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK) & ~WM1_LP_SR_EN);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006735
6736 /*
6737 * Don't touch WM1S_LP_EN here.
6738 * Doing so could cause underruns.
6739 */
6740}
6741
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006742void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006743{
Imre Deak820c1982013-12-17 14:46:36 +02006744 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006745 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006746
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006747 ilk_init_lp_watermarks(dev_priv);
6748
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006749 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006750 ilk_pipe_wm_get_hw_state(crtc);
6751
Jani Nikula5f461662020-11-30 13:15:58 +02006752 hw->wm_lp[0] = intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK);
6753 hw->wm_lp[1] = intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK);
6754 hw->wm_lp[2] = intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006755
Jani Nikula5f461662020-11-30 13:15:58 +02006756 hw->wm_lp_spr[0] = intel_uncore_read(&dev_priv->uncore, WM1S_LP_ILK);
Matt Roper7dadd282021-03-19 21:42:43 -07006757 if (DISPLAY_VER(dev_priv) >= 7) {
Jani Nikula5f461662020-11-30 13:15:58 +02006758 hw->wm_lp_spr[1] = intel_uncore_read(&dev_priv->uncore, WM2S_LP_IVB);
6759 hw->wm_lp_spr[2] = intel_uncore_read(&dev_priv->uncore, WM3S_LP_IVB);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006760 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006761
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006762 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02006763 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006764 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006765 else if (IS_IVYBRIDGE(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02006766 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006767 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006768
6769 hw->enable_fbc_wm =
Jani Nikula5f461662020-11-30 13:15:58 +02006770 !(intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) & DISP_FBC_WM_DIS);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006771}
6772
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006773/**
6774 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006775 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006776 *
6777 * Calculate watermark values for the various WM regs based on current mode
6778 * and plane configuration.
6779 *
6780 * There are several cases to deal with here:
6781 * - normal (i.e. non-self-refresh)
6782 * - self-refresh (SR) mode
6783 * - lines are large relative to FIFO size (buffer can hold up to 2)
6784 * - lines are small relative to FIFO size (buffer can hold more than 2
6785 * lines), so need to account for TLB latency
6786 *
6787 * The normal calculation is:
6788 * watermark = dotclock * bytes per pixel * latency
6789 * where latency is platform & configuration dependent (we assume pessimal
6790 * values here).
6791 *
6792 * The SR calculation is:
6793 * watermark = (trunc(latency/line time)+1) * surface width *
6794 * bytes per pixel
6795 * where
6796 * line time = htotal / dotclock
6797 * surface width = hdisplay for normal plane and 64 for cursor
6798 * and latency is assumed to be high, as above.
6799 *
6800 * The final value programmed to the register should always be rounded up,
6801 * and include an extra 2 entries to account for clock crossings.
6802 *
6803 * We don't use the sprite, so we can ignore that. And on Crestline we have
6804 * to set the non-SR watermarks to 8.
6805 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006806void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006807{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006808 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006809
6810 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006811 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006812}
6813
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306814void intel_enable_ipc(struct drm_i915_private *dev_priv)
6815{
6816 u32 val;
6817
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006818 if (!HAS_IPC(dev_priv))
6819 return;
6820
Jani Nikula5f461662020-11-30 13:15:58 +02006821 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306822
6823 if (dev_priv->ipc_enabled)
6824 val |= DISP_IPC_ENABLE;
6825 else
6826 val &= ~DISP_IPC_ENABLE;
6827
Jani Nikula5f461662020-11-30 13:15:58 +02006828 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306829}
6830
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006831static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
6832{
6833 /* Display WA #0477 WaDisableIPC: skl */
6834 if (IS_SKYLAKE(dev_priv))
6835 return false;
6836
6837 /* Display WA #1141: SKL:all KBL:all CFL */
Chris Wilson5f4ae272020-06-02 15:05:40 +01006838 if (IS_KABYLAKE(dev_priv) ||
6839 IS_COFFEELAKE(dev_priv) ||
6840 IS_COMETLAKE(dev_priv))
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006841 return dev_priv->dram_info.symmetric_memory;
6842
6843 return true;
6844}
6845
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306846void intel_init_ipc(struct drm_i915_private *dev_priv)
6847{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306848 if (!HAS_IPC(dev_priv))
6849 return;
6850
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006851 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006852
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306853 intel_enable_ipc(dev_priv);
6854}
6855
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006856static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006857{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006858 /*
6859 * On Ibex Peak and Cougar Point, we need to disable clock
6860 * gating for the panel power sequencer or it will fail to
6861 * start up when no ports are active.
6862 */
Jani Nikula5f461662020-11-30 13:15:58 +02006863 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006864}
6865
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006866static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006867{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006868 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006869
Damien Lespiau055e3932014-08-18 13:49:10 +01006870 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02006871 intel_uncore_write(&dev_priv->uncore, DSPCNTR(pipe),
6872 intel_uncore_read(&dev_priv->uncore, DSPCNTR(pipe)) |
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006873 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006874
Jani Nikula5f461662020-11-30 13:15:58 +02006875 intel_uncore_write(&dev_priv->uncore, DSPSURF(pipe), intel_uncore_read(&dev_priv->uncore, DSPSURF(pipe)));
6876 intel_uncore_posting_read(&dev_priv->uncore, DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006877 }
6878}
6879
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006880static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006881{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006882 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006883
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006884 /*
6885 * Required for FBC
6886 * WaFbcDisableDpfcClockGating:ilk
6887 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006888 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6889 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6890 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006891
Jani Nikula5f461662020-11-30 13:15:58 +02006892 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS0,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006893 MARIUNIT_CLOCK_GATE_DISABLE |
6894 SVSMUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02006895 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS1,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006896 VFMUNIT_CLOCK_GATE_DISABLE);
6897
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006898 /*
6899 * According to the spec the following bits should be set in
6900 * order to enable memory self-refresh
6901 * The bit 22/21 of 0x42004
6902 * The bit 5 of 0x42020
6903 * The bit 15 of 0x45000
6904 */
Jani Nikula5f461662020-11-30 13:15:58 +02006905 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
6906 (intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006907 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006908 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02006909 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL,
6910 (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006912
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006913 /*
6914 * Based on the document from hardware guys the following bits
6915 * should be set unconditionally in order to enable FBC.
6916 * The bit 22 of 0x42000
6917 * The bit 22 of 0x42004
6918 * The bit 7,8,9 of 0x42020.
6919 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006920 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006921 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Jani Nikula5f461662020-11-30 13:15:58 +02006922 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
6923 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006924 ILK_FBCQ_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02006925 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
6926 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006927 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006928 }
6929
Jani Nikula5f461662020-11-30 13:15:58 +02006930 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006931
Jani Nikula5f461662020-11-30 13:15:58 +02006932 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
6933 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006934 ILK_ELPIN_409_SELECT);
Akash Goel4e046322014-04-04 17:14:38 +05306935
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006936 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006937
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006938 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006939}
6940
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006941static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006942{
Ville Syrjäläd048a262019-08-21 20:30:31 +03006943 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006944 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006945
6946 /*
6947 * On Ibex Peak and Cougar Point, we need to disable clock
6948 * gating for the panel power sequencer or it will fail to
6949 * start up when no ports are active.
6950 */
Jani Nikula5f461662020-11-30 13:15:58 +02006951 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
Jesse Barnescd664072013-10-02 10:34:19 -07006952 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6953 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02006954 intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN2, intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN2) |
Daniel Vetter3107bd42012-10-31 22:52:31 +01006955 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006956 /* The below fixes the weird display corruption, a few pixels shifted
6957 * downward, on (only) LVDS of some HP laptops with IVY.
6958 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006959 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02006960 val = intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN2(pipe));
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006961 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6962 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006963 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006964 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006965 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6966 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Jani Nikula5f461662020-11-30 13:15:58 +02006967 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN2(pipe), val);
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006968 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006969 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006970 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02006971 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(pipe),
Daniel Vetter3107bd42012-10-31 22:52:31 +01006972 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6973 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006974}
6975
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006976static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006977{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006978 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006979
Jani Nikula5f461662020-11-30 13:15:58 +02006980 tmp = intel_uncore_read(&dev_priv->uncore, MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006981 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006982 drm_dbg_kms(&dev_priv->drm,
6983 "Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6984 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006985}
6986
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006987static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006988{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006989 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006990
Jani Nikula5f461662020-11-30 13:15:58 +02006991 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006992
Jani Nikula5f461662020-11-30 13:15:58 +02006993 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
6994 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006995 ILK_ELPIN_409_SELECT);
6996
Jani Nikula5f461662020-11-30 13:15:58 +02006997 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
6998 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006999 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7000 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7001
7002 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7003 * gating disable must be set. Failure to set it results in
7004 * flickering pixels due to Z write ordering failures after
7005 * some amount of runtime in the Mesa "fire" demo, and Unigine
7006 * Sanctuary and Tropics, and apparently anything else with
7007 * alpha test or pixel discard.
7008 *
7009 * According to the spec, bit 11 (RCCUNIT) must also be set,
7010 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007011 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007012 * WaDisableRCCUnitClockGating:snb
7013 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007014 */
Jani Nikula5f461662020-11-30 13:15:58 +02007015 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007016 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7017 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7018
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007019 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007020 * According to the spec the following bits should be
7021 * set in order to enable memory self-refresh and fbc:
7022 * The bit21 and bit22 of 0x42000
7023 * The bit21 and bit22 of 0x42004
7024 * The bit5 and bit7 of 0x42020
7025 * The bit14 of 0x70180
7026 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007027 *
7028 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007029 */
Jani Nikula5f461662020-11-30 13:15:58 +02007030 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7031 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007032 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02007033 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7034 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007035 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Jani Nikula5f461662020-11-30 13:15:58 +02007036 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D,
7037 intel_uncore_read(&dev_priv->uncore, ILK_DSPCLK_GATE_D) |
Damien Lespiau231e54f2012-10-19 17:55:41 +01007038 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7039 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007040
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007041 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007042
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007043 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007044
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007045 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007046}
7047
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007048static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007049{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007050 /*
7051 * TODO: this bit should only be enabled when really needed, then
7052 * disabled when not needed anymore in order to save power.
7053 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007054 if (HAS_PCH_LPT_LP(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007055 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D,
7056 intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007057 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007058
7059 /* WADPOClockGatingDisable:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007060 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A),
7061 intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007062 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007063}
7064
Ville Syrjälä712bf362016-10-31 22:37:23 +02007065static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007066{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007067 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02007068 u32 val = intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03007069
7070 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007071 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, val);
Imre Deak7d708ee2013-04-17 14:04:50 +03007072 }
7073}
7074
Imre Deak450174f2016-05-03 15:54:21 +03007075static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7076 int general_prio_credits,
7077 int high_prio_credits)
7078{
7079 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07007080 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03007081
7082 /* WaTempDisableDOPClkGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007083 misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
7084 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
Imre Deak450174f2016-05-03 15:54:21 +03007085
Jani Nikula5f461662020-11-30 13:15:58 +02007086 val = intel_uncore_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Oscar Mateo930a7842017-10-17 13:25:45 -07007087 val &= ~L3_PRIO_CREDITS_MASK;
7088 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
7089 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
Jani Nikula5f461662020-11-30 13:15:58 +02007090 intel_uncore_write(&dev_priv->uncore, GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03007091
7092 /*
7093 * Wait at least 100 clocks before re-enabling clock gating.
7094 * See the definition of L3SQCREG1 in BSpec.
7095 */
Jani Nikula5f461662020-11-30 13:15:58 +02007096 intel_uncore_posting_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Imre Deak450174f2016-05-03 15:54:21 +03007097 udelay(1);
Jani Nikula5f461662020-11-30 13:15:58 +02007098 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
Imre Deak450174f2016-05-03 15:54:21 +03007099}
7100
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007101static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
7102{
Ville Syrjälä885f1822020-07-08 16:12:20 +03007103 /* Wa_1409120013:icl,ehl */
Jani Nikula5f461662020-11-30 13:15:58 +02007104 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
Ville Syrjälä885f1822020-07-08 16:12:20 +03007105 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
7106
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007107 /* This is not an Wa. Enable to reduce Sampler power */
Jani Nikula5f461662020-11-30 13:15:58 +02007108 intel_uncore_write(&dev_priv->uncore, GEN10_DFR_RATIO_EN_AND_CHICKEN,
7109 intel_uncore_read(&dev_priv->uncore, GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07007110
Matt Atwood6f4194c2020-01-13 23:11:28 -05007111 /*Wa_14010594013:icl, ehl */
7112 intel_uncore_rmw(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
7113 0, CNL_DELAY_PMRSP);
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007114}
7115
José Roberto de Souza35f08372021-01-13 05:37:59 -08007116static void gen12lp_init_clock_gating(struct drm_i915_private *dev_priv)
Michel Thierry5d869232019-08-23 01:20:34 -07007117{
José Roberto de Souza35f08372021-01-13 05:37:59 -08007118 /* Wa_1409120013:tgl,rkl,adl_s,dg1 */
Jani Nikula5f461662020-11-30 13:15:58 +02007119 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
José Roberto de Souza35f08372021-01-13 05:37:59 -08007120 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
Ville Syrjälä885f1822020-07-08 16:12:20 +03007121
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007122 /* Wa_1409825376:tgl (pre-prod)*/
Jani Nikulacd0fcf52021-03-26 15:21:36 +02007123 if (IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B1))
Jani Nikula5f461662020-11-30 13:15:58 +02007124 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007125 TGL_VRH_GATING_DIS);
Matt Atwoodf9d77422020-04-15 15:35:35 -04007126
José Roberto de Souza35f08372021-01-13 05:37:59 -08007127 /* Wa_14011059788:tgl,rkl,adl_s,dg1 */
Matt Atwoodf9d77422020-04-15 15:35:35 -04007128 intel_uncore_rmw(&dev_priv->uncore, GEN10_DFR_RATIO_EN_AND_CHICKEN,
7129 0, DFR_DISABLE);
José Roberto de Souza41c70d22021-04-08 13:49:16 -07007130
7131 /* Wa_14013723622:tgl,rkl,dg1,adl-s */
7132 if (DISPLAY_VER(dev_priv) == 12)
7133 intel_uncore_rmw(&dev_priv->uncore, CLKREQ_POLICY,
7134 CLKREQ_POLICY_MEM_UP_OVRD, 0);
Michel Thierry5d869232019-08-23 01:20:34 -07007135}
7136
Stuart Summersda9427502020-10-14 12:19:34 -07007137static void dg1_init_clock_gating(struct drm_i915_private *dev_priv)
7138{
José Roberto de Souza35f08372021-01-13 05:37:59 -08007139 gen12lp_init_clock_gating(dev_priv);
7140
Stuart Summersda9427502020-10-14 12:19:34 -07007141 /* Wa_1409836686:dg1[a0] */
7142 if (IS_DG1_REVID(dev_priv, DG1_REVID_A0, DG1_REVID_A0))
Jani Nikula5f461662020-11-30 13:15:58 +02007143 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Stuart Summersda9427502020-10-14 12:19:34 -07007144 DPT_GATING_DIS);
7145}
7146
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007147static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
7148{
7149 if (!HAS_PCH_CNP(dev_priv))
7150 return;
7151
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08007152 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Jani Nikula5f461662020-11-30 13:15:58 +02007153 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07007154 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007155}
7156
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007157static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007158{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07007159 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007160 cnp_init_clock_gating(dev_priv);
7161
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07007162 /* This is not an Wa. Enable for better image quality */
Jani Nikula5f461662020-11-30 13:15:58 +02007163 intel_uncore_write(&dev_priv->uncore, _3D_CHICKEN3,
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07007164 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
7165
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007166 /* WaEnableChickenDCPR:cnl */
Jani Nikula5f461662020-11-30 13:15:58 +02007167 intel_uncore_write(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
7168 intel_uncore_read(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007169
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007170 /*
7171 * WaFbcWakeMemOn:cnl
7172 * Display WA #0859: cnl
7173 */
Jani Nikula5f461662020-11-30 13:15:58 +02007174 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007175 DISP_FBC_MEMORY_WAKE);
7176
Jani Nikula5f461662020-11-30 13:15:58 +02007177 val = intel_uncore_read(&dev_priv->uncore, SLICE_UNIT_LEVEL_CLKGATE);
Chris Wilson34991bd2017-11-11 10:03:36 +00007178 /* ReadHitWriteOnlyDisable:cnl */
7179 val |= RCCUNIT_CLKGATE_DIS;
Jani Nikula5f461662020-11-30 13:15:58 +02007180 intel_uncore_write(&dev_priv->uncore, SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08007181
Rodrigo Vivia4713c52018-03-07 14:09:12 -08007182 /* Wa_2201832410:cnl */
Jani Nikula5f461662020-11-30 13:15:58 +02007183 val = intel_uncore_read(&dev_priv->uncore, SUBSLICE_UNIT_LEVEL_CLKGATE);
Rodrigo Vivia4713c52018-03-07 14:09:12 -08007184 val |= GWUNIT_CLKGATE_DIS;
Jani Nikula5f461662020-11-30 13:15:58 +02007185 intel_uncore_write(&dev_priv->uncore, SUBSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivia4713c52018-03-07 14:09:12 -08007186
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08007187 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08007188 /* WaVFUnitClockGatingDisable:cnl */
Jani Nikula5f461662020-11-30 13:15:58 +02007189 val = intel_uncore_read(&dev_priv->uncore, UNSLICE_UNIT_LEVEL_CLKGATE);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08007190 val |= VFUNIT_CLKGATE_DIS;
Jani Nikula5f461662020-11-30 13:15:58 +02007191 intel_uncore_write(&dev_priv->uncore, UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007192}
7193
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007194static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
7195{
7196 cnp_init_clock_gating(dev_priv);
7197 gen9_init_clock_gating(dev_priv);
7198
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007199 /* WAC6entrylatency:cfl */
Jani Nikula5f461662020-11-30 13:15:58 +02007200 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007201 FBC_LLC_FULLY_OPEN);
7202
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007203 /*
7204 * WaFbcTurnOffFbcWatermark:cfl
7205 * Display WA #0562: cfl
7206 */
Jani Nikula5f461662020-11-30 13:15:58 +02007207 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007208 DISP_FBC_WM_DIS);
7209
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007210 /*
7211 * WaFbcNukeOnHostModify:cfl
7212 * Display WA #0873: cfl
7213 */
Jani Nikula5f461662020-11-30 13:15:58 +02007214 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007215 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
7216}
7217
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007218static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007219{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007220 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007221
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007222 /* WAC6entrylatency:kbl */
Jani Nikula5f461662020-11-30 13:15:58 +02007223 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007224 FBC_LLC_FULLY_OPEN);
7225
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007226 /* WaDisableSDEUnitClockGating:kbl */
Jani Nikulaef47b7a2021-03-26 15:21:34 +02007227 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_B0))
Jani Nikula5f461662020-11-30 13:15:58 +02007228 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007229 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007230
7231 /* WaDisableGamClockGating:kbl */
Jani Nikulaef47b7a2021-03-26 15:21:34 +02007232 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_B0))
Jani Nikula5f461662020-11-30 13:15:58 +02007233 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007234 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007235
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007236 /*
7237 * WaFbcTurnOffFbcWatermark:kbl
7238 * Display WA #0562: kbl
7239 */
Jani Nikula5f461662020-11-30 13:15:58 +02007240 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007241 DISP_FBC_WM_DIS);
7242
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007243 /*
7244 * WaFbcNukeOnHostModify:kbl
7245 * Display WA #0873: kbl
7246 */
Jani Nikula5f461662020-11-30 13:15:58 +02007247 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007248 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007249}
7250
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007251static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007252{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007253 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007254
Ville Syrjäläf1421192020-07-16 22:04:25 +03007255 /* WaDisableDopClockGating:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007256 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL) &
Ville Syrjäläf1421192020-07-16 22:04:25 +03007257 ~GEN7_DOP_CLOCK_GATE_ENABLE);
7258
Mika Kuoppala44fff992016-06-07 17:19:09 +03007259 /* WAC6entrylatency:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007260 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Mika Kuoppala44fff992016-06-07 17:19:09 +03007261 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007262
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007263 /*
7264 * WaFbcTurnOffFbcWatermark:skl
7265 * Display WA #0562: skl
7266 */
Jani Nikula5f461662020-11-30 13:15:58 +02007267 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007268 DISP_FBC_WM_DIS);
7269
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007270 /*
7271 * WaFbcNukeOnHostModify:skl
7272 * Display WA #0873: skl
7273 */
Jani Nikula5f461662020-11-30 13:15:58 +02007274 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007275 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +03007276
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007277 /*
7278 * WaFbcHighMemBwCorruptionAvoidance:skl
7279 * Display WA #0883: skl
7280 */
Jani Nikula5f461662020-11-30 13:15:58 +02007281 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjäläcd7a8812020-07-08 16:12:22 +03007282 ILK_DPFC_DISABLE_DUMMY0);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007283}
7284
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007285static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007286{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007287 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007288
Ville Syrjälä885f1822020-07-08 16:12:20 +03007289 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007290 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7291 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007292 HSW_FBCQ_DIS);
7293
Ben Widawskyab57fff2013-12-12 15:28:04 -08007294 /* WaSwitchSolVfFArbitrationPriority:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007295 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007296
Ben Widawskyab57fff2013-12-12 15:28:04 -08007297 /* WaPsrDPAMaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007298 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
7299 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007300
Damien Lespiau055e3932014-08-18 13:49:10 +01007301 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007302 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007303 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7304 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007305 BDW_DPRS_MASK_VBLANK_SRD);
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007306
7307 /* Undocumented but fixes async flip + VT-d corruption */
7308 if (intel_vtd_active())
7309 intel_uncore_rmw(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7310 HSW_PRI_STRETCH_MAX_MASK, HSW_PRI_STRETCH_MAX_X1);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007311 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007312
Ben Widawskyab57fff2013-12-12 15:28:04 -08007313 /* WaVSRefCountFullforceMissDisable:bdw */
7314 /* WaDSRefCountFullforceMissDisable:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007315 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7316 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ben Widawskyab57fff2013-12-12 15:28:04 -08007317 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007318
Jani Nikula5f461662020-11-30 13:15:58 +02007319 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007320 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007321
7322 /* WaDisableSDEUnitClockGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007323 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007324 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007325
Imre Deak450174f2016-05-03 15:54:21 +03007326 /* WaProgramL3SqcReg1Default:bdw */
7327 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007328
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007329 /* WaKVMNotificationOnConfigChange:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007330 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR2_1, intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR2_1)
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007331 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7332
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007333 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007334
7335 /* WaDisableDopClockGating:bdw
7336 *
7337 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7338 * clock gating.
7339 */
Jani Nikula5f461662020-11-30 13:15:58 +02007340 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
7341 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007342}
7343
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007344static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007345{
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007346 enum pipe pipe;
7347
Ville Syrjälä885f1822020-07-08 16:12:20 +03007348 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007349 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7350 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007351 HSW_FBCQ_DIS);
7352
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007353 for_each_pipe(dev_priv, pipe) {
7354 /* Undocumented but fixes async flip + VT-d corruption */
7355 if (intel_vtd_active())
7356 intel_uncore_rmw(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7357 HSW_PRI_STRETCH_MAX_MASK, HSW_PRI_STRETCH_MAX_X1);
7358 }
7359
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007360 /* This is required by WaCatErrorRejectionIssue:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007361 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7362 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Chris Wilsonf93ec5f2020-06-11 10:30:15 +01007363 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
Kenneth Graunke94411592014-12-31 16:23:00 -08007364
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007365 /* WaSwitchSolVfFArbitrationPriority:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007366 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskye3dff582013-03-20 14:49:14 -07007367
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007368 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007369}
7370
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007371static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007372{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007373 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007374
Jani Nikula5f461662020-11-30 13:15:58 +02007375 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007376
Ville Syrjälä885f1822020-07-08 16:12:20 +03007377 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007378 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7379 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007380 ILK_FBCQ_DIS);
7381
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007382 /* WaDisableBackToBackFlipFix:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007383 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007384 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7385 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7386
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007387 if (IS_IVB_GT1(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007388 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007389 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007390 else {
7391 /* must write both registers */
Jani Nikula5f461662020-11-30 13:15:58 +02007392 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Ville Syrjälä412236c2014-01-22 21:32:44 +02007393 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jani Nikula5f461662020-11-30 13:15:58 +02007394 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2_GT2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007395 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007396 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007397
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007398 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007399 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007400 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007401 */
Jani Nikula5f461662020-11-30 13:15:58 +02007402 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007403 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007404
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007405 /* This is required by WaCatErrorRejectionIssue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007406 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7407 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007408 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7409
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007410 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007411
Jani Nikula5f461662020-11-30 13:15:58 +02007412 snpcr = intel_uncore_read(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR);
Ben Widawsky20848222012-05-04 18:58:59 -07007413 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7414 snpcr |= GEN6_MBC_SNPCR_MED;
Jani Nikula5f461662020-11-30 13:15:58 +02007415 intel_uncore_write(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007416
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007417 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007418 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007419
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007420 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007421}
7422
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007423static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007424{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007425 /* WaDisableBackToBackFlipFix:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007426 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007427 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7428 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7429
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007430 /* WaDisableDopClockGating:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007431 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007432 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7433
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007434 /* This is required by WaCatErrorRejectionIssue:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007435 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7436 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007437 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7438
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007439 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007440 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007441 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007442 */
Jani Nikula5f461662020-11-30 13:15:58 +02007443 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007444 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007445
Akash Goelc98f5062014-03-24 23:00:07 +05307446 /* WaDisableL3Bank2xClockGate:vlv
7447 * Disabling L3 clock gating- MMIO 940c[25] = 1
7448 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
Jani Nikula5f461662020-11-30 13:15:58 +02007449 intel_uncore_write(&dev_priv->uncore, GEN7_UCGCTL4,
7450 intel_uncore_read(&dev_priv->uncore, GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007451
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007452 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007453 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007454 * Disable clock gating on th GCFG unit to prevent a delay
7455 * in the reporting of vblank events.
7456 */
Jani Nikula5f461662020-11-30 13:15:58 +02007457 intel_uncore_write(&dev_priv->uncore, VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007458}
7459
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007460static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007461{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007462 /* WaVSRefCountFullforceMissDisable:chv */
7463 /* WaDSRefCountFullforceMissDisable:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007464 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7465 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ville Syrjälä232ce332014-04-09 13:28:35 +03007466 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007467
7468 /* WaDisableSemaphoreAndSyncFlipWait:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007469 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007470 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007471
7472 /* WaDisableCSUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007473 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Ville Syrjälä08466972014-04-09 13:28:37 +03007474 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007475
7476 /* WaDisableSDEUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007477 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjäläc6317802014-04-09 13:28:38 +03007478 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007479
7480 /*
Imre Deak450174f2016-05-03 15:54:21 +03007481 * WaProgramL3SqcReg1Default:chv
7482 * See gfxspecs/Related Documents/Performance Guide/
7483 * LSQC Setting Recommendations.
7484 */
7485 gen8_set_l3sqc_credits(dev_priv, 38, 2);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007486}
7487
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007488static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007489{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007490 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007491
Jani Nikula5f461662020-11-30 13:15:58 +02007492 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, 0);
7493 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007494 GS_UNIT_CLOCK_GATE_DISABLE |
7495 CL_UNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007496 intel_uncore_write(&dev_priv->uncore, RAMCLK_GATE_D, 0);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007497 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7498 OVRUNIT_CLOCK_GATE_DISABLE |
7499 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007500 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007501 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007502 intel_uncore_write(&dev_priv->uncore, DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007503
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007504 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007505}
7506
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007507static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007508{
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007509 struct intel_uncore *uncore = &dev_priv->uncore;
7510
7511 intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7512 intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
7513 intel_uncore_write(uncore, DSPCLK_GATE_D, 0);
7514 intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
7515 intel_uncore_write16(uncore, DEUC, 0);
7516 intel_uncore_write(uncore,
7517 MI_ARB_STATE,
7518 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007519}
7520
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007521static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007522{
Jani Nikula5f461662020-11-30 13:15:58 +02007523 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007524 I965_RCC_CLOCK_GATE_DISABLE |
7525 I965_RCPB_CLOCK_GATE_DISABLE |
7526 I965_ISC_CLOCK_GATE_DISABLE |
7527 I965_FBC_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007528 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, 0);
7529 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä20f94962013-06-07 10:47:02 +03007530 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007531}
7532
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007533static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007534{
Jani Nikula5f461662020-11-30 13:15:58 +02007535 u32 dstate = intel_uncore_read(&dev_priv->uncore, D_STATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007536
7537 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7538 DSTATE_DOT_CLOCK_GATING;
Jani Nikula5f461662020-11-30 13:15:58 +02007539 intel_uncore_write(&dev_priv->uncore, D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007540
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007541 if (IS_PINEVIEW(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007542 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007543
7544 /* IIR "flip pending" means done if this bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007545 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007546
7547 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007548 intel_uncore_write(&dev_priv->uncore, INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007549
7550 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007551 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007552
Jani Nikula5f461662020-11-30 13:15:58 +02007553 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007554 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007555}
7556
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007557static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007558{
Jani Nikula5f461662020-11-30 13:15:58 +02007559 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007560
7561 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007562 intel_uncore_write(&dev_priv->uncore, MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007563 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007564
Jani Nikula5f461662020-11-30 13:15:58 +02007565 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007566 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007567
7568 /*
7569 * Have FBC ignore 3D activity since we use software
7570 * render tracking, and otherwise a pure 3D workload
7571 * (even if it just renders a single frame and then does
7572 * abosultely nothing) would not allow FBC to recompress
7573 * until a 2D blit occurs.
7574 */
Jani Nikula5f461662020-11-30 13:15:58 +02007575 intel_uncore_write(&dev_priv->uncore, SCPD0,
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007576 _MASKED_BIT_ENABLE(SCPD_FBC_IGNORE_3D));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007577}
7578
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007579static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007580{
Jani Nikula5f461662020-11-30 13:15:58 +02007581 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007582 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7583 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007584}
7585
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007586void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007587{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007588 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007589}
7590
Ville Syrjälä712bf362016-10-31 22:37:23 +02007591void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007592{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007593 if (HAS_PCH_LPT(dev_priv))
7594 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007595}
7596
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007597static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007598{
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007599 drm_dbg_kms(&dev_priv->drm,
7600 "No clock gating settings or workarounds applied.\n");
Imre Deakbb400da2016-03-16 13:38:54 +02007601}
7602
7603/**
7604 * intel_init_clock_gating_hooks - setup the clock gating hooks
7605 * @dev_priv: device private
7606 *
7607 * Setup the hooks that configure which clocks of a given platform can be
7608 * gated and also apply various GT and display specific workarounds for these
7609 * platforms. Note that some GT specific workarounds are applied separately
7610 * when GPU contexts or batchbuffers start their execution.
7611 */
7612void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7613{
Stuart Summersda9427502020-10-14 12:19:34 -07007614 if (IS_DG1(dev_priv))
7615 dev_priv->display.init_clock_gating = dg1_init_clock_gating;
7616 else if (IS_GEN(dev_priv, 12))
José Roberto de Souza35f08372021-01-13 05:37:59 -08007617 dev_priv->display.init_clock_gating = gen12lp_init_clock_gating;
Lucas De Marchi13e53c52019-08-17 02:38:42 -07007618 else if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007619 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07007620 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007621 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Chris Wilson5f4ae272020-06-02 15:05:40 +01007622 else if (IS_COFFEELAKE(dev_priv) || IS_COMETLAKE(dev_priv))
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007623 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007624 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007625 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007626 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007627 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007628 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007629 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007630 else if (IS_GEMINILAKE(dev_priv))
7631 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007632 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007633 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007634 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007635 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007636 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007637 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007638 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007639 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007640 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007641 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007642 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02007643 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007644 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007645 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007646 else if (IS_G4X(dev_priv))
7647 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007648 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007649 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007650 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007651 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007652 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02007653 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7654 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7655 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007656 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02007657 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7658 else {
7659 MISSING_CASE(INTEL_DEVID(dev_priv));
7660 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7661 }
7662}
7663
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007664/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007665void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007666{
Daniel Vetterc921aba2012-04-26 23:28:17 +02007667 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007668 if (IS_PINEVIEW(dev_priv))
Lucas De Marchi1d218222019-12-24 00:40:04 -08007669 pnv_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007670 else if (IS_GEN(dev_priv, 5))
Lucas De Marchi9eae5e22019-12-24 00:40:09 -08007671 ilk_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007672
James Ausmusb068a862019-10-09 10:23:14 -07007673 if (intel_has_sagv(dev_priv))
7674 skl_setup_sagv_block_time(dev_priv);
7675
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007676 /* For FIFO watermark updates */
Matt Roper7dadd282021-03-19 21:42:43 -07007677 if (DISPLAY_VER(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007678 skl_setup_wm_latency(dev_priv);
Matt Roper98d39492016-05-12 07:06:03 -07007679 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007680 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007681 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007682
Lucas De Marchi93e7e612021-04-12 22:09:53 -07007683 if ((DISPLAY_VER(dev_priv) == 5 && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007684 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchi93e7e612021-04-12 22:09:53 -07007685 (DISPLAY_VER(dev_priv) != 5 && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007686 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007687 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007688 dev_priv->display.compute_intermediate_wm =
7689 ilk_compute_intermediate_wm;
7690 dev_priv->display.initial_watermarks =
7691 ilk_initial_watermarks;
7692 dev_priv->display.optimize_watermarks =
7693 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007694 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007695 drm_dbg_kms(&dev_priv->drm,
7696 "Failed to read display plane latency. "
7697 "Disable CxSR\n");
Ville Syrjäläbd602542014-01-07 16:14:10 +02007698 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007699 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007700 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007701 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007702 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007703 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007704 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007705 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03007706 } else if (IS_G4X(dev_priv)) {
7707 g4x_setup_wm_latency(dev_priv);
7708 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
7709 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
7710 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
7711 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007712 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00007713 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007714 dev_priv->is_ddr3,
7715 dev_priv->fsb_freq,
7716 dev_priv->mem_freq)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007717 drm_info(&dev_priv->drm,
7718 "failed to find known CxSR latency "
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007719 "(found ddr%s fsb freq %d, mem freq %d), "
7720 "disabling CxSR\n",
7721 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7722 dev_priv->fsb_freq, dev_priv->mem_freq);
7723 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007724 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007725 dev_priv->display.update_wm = NULL;
7726 } else
Lucas De Marchi1d218222019-12-24 00:40:04 -08007727 dev_priv->display.update_wm = pnv_update_wm;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07007728 } else if (DISPLAY_VER(dev_priv) == 4) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007729 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07007730 } else if (DISPLAY_VER(dev_priv) == 3) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007731 dev_priv->display.update_wm = i9xx_update_wm;
7732 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07007733 } else if (DISPLAY_VER(dev_priv) == 2) {
Jani Nikula24977872019-09-11 12:26:08 +03007734 if (INTEL_NUM_PIPES(dev_priv) == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007735 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007736 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007737 } else {
7738 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007739 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007740 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007741 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007742 drm_err(&dev_priv->drm,
7743 "unexpected fall-through in %s\n", __func__);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007744 }
7745}
7746
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00007747void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01007748{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01007749 dev_priv->runtime_pm.suspended = false;
7750 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007751}
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02007752
7753static struct intel_global_state *intel_dbuf_duplicate_state(struct intel_global_obj *obj)
7754{
7755 struct intel_dbuf_state *dbuf_state;
7756
7757 dbuf_state = kmemdup(obj->state, sizeof(*dbuf_state), GFP_KERNEL);
7758 if (!dbuf_state)
7759 return NULL;
7760
7761 return &dbuf_state->base;
7762}
7763
7764static void intel_dbuf_destroy_state(struct intel_global_obj *obj,
7765 struct intel_global_state *state)
7766{
7767 kfree(state);
7768}
7769
7770static const struct intel_global_state_funcs intel_dbuf_funcs = {
7771 .atomic_duplicate_state = intel_dbuf_duplicate_state,
7772 .atomic_destroy_state = intel_dbuf_destroy_state,
7773};
7774
7775struct intel_dbuf_state *
7776intel_atomic_get_dbuf_state(struct intel_atomic_state *state)
7777{
7778 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
7779 struct intel_global_state *dbuf_state;
7780
7781 dbuf_state = intel_atomic_get_global_obj_state(state, &dev_priv->dbuf.obj);
7782 if (IS_ERR(dbuf_state))
7783 return ERR_CAST(dbuf_state);
7784
7785 return to_intel_dbuf_state(dbuf_state);
7786}
7787
7788int intel_dbuf_init(struct drm_i915_private *dev_priv)
7789{
7790 struct intel_dbuf_state *dbuf_state;
7791
7792 dbuf_state = kzalloc(sizeof(*dbuf_state), GFP_KERNEL);
7793 if (!dbuf_state)
7794 return -ENOMEM;
7795
7796 intel_atomic_global_obj_init(dev_priv, &dev_priv->dbuf.obj,
7797 &dbuf_state->base, &intel_dbuf_funcs);
7798
7799 return 0;
7800}
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02007801
7802void intel_dbuf_pre_plane_update(struct intel_atomic_state *state)
7803{
7804 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
7805 const struct intel_dbuf_state *new_dbuf_state =
7806 intel_atomic_get_new_dbuf_state(state);
7807 const struct intel_dbuf_state *old_dbuf_state =
7808 intel_atomic_get_old_dbuf_state(state);
7809
7810 if (!new_dbuf_state ||
7811 new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
7812 return;
7813
7814 WARN_ON(!new_dbuf_state->base.changed);
7815
7816 gen9_dbuf_slices_update(dev_priv,
7817 old_dbuf_state->enabled_slices |
7818 new_dbuf_state->enabled_slices);
7819}
7820
7821void intel_dbuf_post_plane_update(struct intel_atomic_state *state)
7822{
7823 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
7824 const struct intel_dbuf_state *new_dbuf_state =
7825 intel_atomic_get_new_dbuf_state(state);
7826 const struct intel_dbuf_state *old_dbuf_state =
7827 intel_atomic_get_old_dbuf_state(state);
7828
7829 if (!new_dbuf_state ||
7830 new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
7831 return;
7832
7833 WARN_ON(!new_dbuf_state->base.changed);
7834
7835 gen9_dbuf_slices_update(dev_priv,
7836 new_dbuf_state->enabled_slices);
7837}