blob: c43fcd5d29b25a6ee2d5cf04e88657f721b289ab [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300387}
388
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300389/**
390 * intel_set_memory_cxsr - Configure CxSR state
391 * @dev_priv: i915 device
392 * @enable: Allow vs. disallow CxSR
393 *
394 * Allow or disallow the system to enter a special CxSR
395 * (C-state self refresh) state. What typically happens in CxSR mode
396 * is that several display FIFOs may get combined into a single larger
397 * FIFO for a particular plane (so called max FIFO mode) to allow the
398 * system to defer memory fetches longer, and the memory will enter
399 * self refresh.
400 *
401 * Note that enabling CxSR does not guarantee that the system enter
402 * this special mode, nor does it guarantee that the system stays
403 * in that mode once entered. So this just allows/disallows the system
404 * to autonomously utilize the CxSR mode. Other factors such as core
405 * C-states will affect when/if the system actually enters/exits the
406 * CxSR mode.
407 *
408 * Note that on VLV/CHV this actually only controls the max FIFO mode,
409 * and the system is free to enter/exit memory self refresh at any time
410 * even when the use of CxSR has been disallowed.
411 *
412 * While the system is actually in the CxSR/max FIFO mode, some plane
413 * control registers will not get latched on vblank. Thus in order to
414 * guarantee the system will respond to changes in the plane registers
415 * we must always disallow CxSR prior to making changes to those registers.
416 * Unfortunately the system will re-evaluate the CxSR conditions at
417 * frame start which happens after vblank start (which is when the plane
418 * registers would get latched), so we can't proceed with the plane update
419 * during the same frame where we disallowed CxSR.
420 *
421 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
422 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
423 * the hardware w.r.t. HPLL SR when writing to plane registers.
424 * Disallowing just CxSR is sufficient.
425 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200426bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200427{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200428 bool ret;
429
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200430 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200431 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200432 dev_priv->wm.vlv.cxsr = enable;
433 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200434
435 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200436}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200437
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300438/*
439 * Latency for FIFO fetches is dependent on several factors:
440 * - memory configuration (speed, channels)
441 * - chipset
442 * - current MCH state
443 * It can be fairly high in some situations, so here we assume a fairly
444 * pessimal value. It's a tradeoff between extra memory fetches (if we
445 * set this value too high, the FIFO will fetch frequently to stay full)
446 * and power consumption (set it too low to save power and we might see
447 * FIFO underruns and display "flicker").
448 *
449 * A value of 5us seems to be a good balance; safe for very low end
450 * platforms but not overly aggressive on lower latency configs.
451 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100452static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300453
Ville Syrjäläb5004722015-03-05 21:19:47 +0200454#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
455 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
456
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200457static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200458{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200459 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200461 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200462 enum pipe pipe = crtc->pipe;
463 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200464
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200465 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200466 uint32_t dsparb, dsparb2, dsparb3;
467 case PIPE_A:
468 dsparb = I915_READ(DSPARB);
469 dsparb2 = I915_READ(DSPARB2);
470 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
471 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
472 break;
473 case PIPE_B:
474 dsparb = I915_READ(DSPARB);
475 dsparb2 = I915_READ(DSPARB2);
476 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
477 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
478 break;
479 case PIPE_C:
480 dsparb2 = I915_READ(DSPARB2);
481 dsparb3 = I915_READ(DSPARB3);
482 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
483 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
484 break;
485 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200486 MISSING_CASE(pipe);
487 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200488 }
489
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200490 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
491 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
492 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
493 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200494}
495
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200496static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300497{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498 uint32_t dsparb = I915_READ(DSPARB);
499 int size;
500
501 size = dsparb & 0x7f;
502 if (plane)
503 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
504
505 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
506 plane ? "B" : "A", size);
507
508 return size;
509}
510
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200511static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513 uint32_t dsparb = I915_READ(DSPARB);
514 int size;
515
516 size = dsparb & 0x1ff;
517 if (plane)
518 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
519 size >>= 1; /* Convert to cachelines */
520
521 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
522 plane ? "B" : "A", size);
523
524 return size;
525}
526
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200527static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529 uint32_t dsparb = I915_READ(DSPARB);
530 int size;
531
532 size = dsparb & 0x7f;
533 size >>= 2; /* Convert to cachelines */
534
535 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
536 plane ? "B" : "A",
537 size);
538
539 return size;
540}
541
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542/* Pineview has different values for various configs */
543static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300544 .fifo_size = PINEVIEW_DISPLAY_FIFO,
545 .max_wm = PINEVIEW_MAX_WM,
546 .default_wm = PINEVIEW_DFT_WM,
547 .guard_size = PINEVIEW_GUARD_WM,
548 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549};
550static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = PINEVIEW_DISPLAY_FIFO,
552 .max_wm = PINEVIEW_MAX_WM,
553 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
554 .guard_size = PINEVIEW_GUARD_WM,
555 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
557static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300558 .fifo_size = PINEVIEW_CURSOR_FIFO,
559 .max_wm = PINEVIEW_CURSOR_MAX_WM,
560 .default_wm = PINEVIEW_CURSOR_DFT_WM,
561 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
562 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563};
564static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300565 .fifo_size = PINEVIEW_CURSOR_FIFO,
566 .max_wm = PINEVIEW_CURSOR_MAX_WM,
567 .default_wm = PINEVIEW_CURSOR_DFT_WM,
568 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
569 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300570};
571static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = G4X_FIFO_SIZE,
573 .max_wm = G4X_MAX_WM,
574 .default_wm = G4X_MAX_WM,
575 .guard_size = 2,
576 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300579 .fifo_size = I965_CURSOR_FIFO,
580 .max_wm = I965_CURSOR_MAX_WM,
581 .default_wm = I965_CURSOR_DFT_WM,
582 .guard_size = 2,
583 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300586 .fifo_size = I965_CURSOR_FIFO,
587 .max_wm = I965_CURSOR_MAX_WM,
588 .default_wm = I965_CURSOR_DFT_WM,
589 .guard_size = 2,
590 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591};
592static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = I945_FIFO_SIZE,
594 .max_wm = I915_MAX_WM,
595 .default_wm = 1,
596 .guard_size = 2,
597 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
599static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300600 .fifo_size = I915_FIFO_SIZE,
601 .max_wm = I915_MAX_WM,
602 .default_wm = 1,
603 .guard_size = 2,
604 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300605};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300606static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300607 .fifo_size = I855GM_FIFO_SIZE,
608 .max_wm = I915_MAX_WM,
609 .default_wm = 1,
610 .guard_size = 2,
611 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300613static const struct intel_watermark_params i830_bc_wm_info = {
614 .fifo_size = I855GM_FIFO_SIZE,
615 .max_wm = I915_MAX_WM/2,
616 .default_wm = 1,
617 .guard_size = 2,
618 .cacheline_size = I830_FIFO_LINE_SIZE,
619};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200620static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300621 .fifo_size = I830_FIFO_SIZE,
622 .max_wm = I915_MAX_WM,
623 .default_wm = 1,
624 .guard_size = 2,
625 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300626};
627
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300628/**
629 * intel_calculate_wm - calculate watermark level
630 * @clock_in_khz: pixel clock
631 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200632 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 * @latency_ns: memory latency for the platform
634 *
635 * Calculate the watermark level (the level at which the display plane will
636 * start fetching from memory again). Each chip has a different display
637 * FIFO size and allocation, so the caller needs to figure that out and pass
638 * in the correct intel_watermark_params structure.
639 *
640 * As the pixel clock runs, the FIFO will be drained at a rate that depends
641 * on the pixel size. When it reaches the watermark level, it'll start
642 * fetching FIFO line sized based chunks from memory until the FIFO fills
643 * past the watermark point. If the FIFO drains completely, a FIFO underrun
644 * will occur, and a display engine hang could result.
645 */
646static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
647 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200648 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300649 unsigned long latency_ns)
650{
651 long entries_required, wm_size;
652
653 /*
654 * Note: we need to make sure we don't overflow for various clock &
655 * latency values.
656 * clocks go from a few thousand to several hundred thousand.
657 * latency is usually a few thousand
658 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200659 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300660 1000;
661 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
662
663 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
664
665 wm_size = fifo_size - (entries_required + wm->guard_size);
666
667 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
668
669 /* Don't promote wm_size to unsigned... */
670 if (wm_size > (long)wm->max_wm)
671 wm_size = wm->max_wm;
672 if (wm_size <= 0)
673 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300674
675 /*
676 * Bspec seems to indicate that the value shouldn't be lower than
677 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
678 * Lets go for 8 which is the burst size since certain platforms
679 * already use a hardcoded 8 (which is what the spec says should be
680 * done).
681 */
682 if (wm_size <= 8)
683 wm_size = 8;
684
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 return wm_size;
686}
687
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300688static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
689{
690 return dev_priv->wm.max_level + 1;
691}
692
Ville Syrjälä24304d812017-03-14 17:10:49 +0200693static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
694 const struct intel_plane_state *plane_state)
695{
696 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
697
698 /* FIXME check the 'enable' instead */
699 if (!crtc_state->base.active)
700 return false;
701
702 /*
703 * Treat cursor with fb as always visible since cursor updates
704 * can happen faster than the vrefresh rate, and the current
705 * watermark code doesn't handle that correctly. Cursor updates
706 * which set/clear the fb or change the cursor size are going
707 * to get throttled by intel_legacy_cursor_update() to work
708 * around this problem with the watermark code.
709 */
710 if (plane->id == PLANE_CURSOR)
711 return plane_state->base.fb != NULL;
712 else
713 return plane_state->base.visible;
714}
715
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200716static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300717{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200718 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300719
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200720 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200721 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 if (enabled)
723 return NULL;
724 enabled = crtc;
725 }
726 }
727
728 return enabled;
729}
730
Ville Syrjälä432081b2016-10-31 22:37:03 +0200731static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200733 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200734 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 const struct cxsr_latency *latency;
736 u32 reg;
737 unsigned long wm;
738
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100739 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
740 dev_priv->is_ddr3,
741 dev_priv->fsb_freq,
742 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 if (!latency) {
744 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300745 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300746 return;
747 }
748
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200749 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300750 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200751 const struct drm_display_mode *adjusted_mode =
752 &crtc->config->base.adjusted_mode;
753 const struct drm_framebuffer *fb =
754 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200755 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300756 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757
758 /* Display SR */
759 wm = intel_calculate_wm(clock, &pineview_display_wm,
760 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200761 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762 reg = I915_READ(DSPFW1);
763 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200764 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765 I915_WRITE(DSPFW1, reg);
766 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
767
768 /* cursor SR */
769 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
770 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300771 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 reg = I915_READ(DSPFW3);
773 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200774 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775 I915_WRITE(DSPFW3, reg);
776
777 /* Display HPLL off SR */
778 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
779 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200780 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 reg = I915_READ(DSPFW3);
782 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200783 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300784 I915_WRITE(DSPFW3, reg);
785
786 /* cursor HPLL off SR */
787 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
788 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300789 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300790 reg = I915_READ(DSPFW3);
791 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200792 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 I915_WRITE(DSPFW3, reg);
794 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
795
Imre Deak5209b1f2014-07-01 12:36:17 +0300796 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300798 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300799 }
800}
801
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300802/*
803 * Documentation says:
804 * "If the line size is small, the TLB fetches can get in the way of the
805 * data fetches, causing some lag in the pixel data return which is not
806 * accounted for in the above formulas. The following adjustment only
807 * needs to be applied if eight whole lines fit in the buffer at once.
808 * The WM is adjusted upwards by the difference between the FIFO size
809 * and the size of 8 whole lines. This adjustment is always performed
810 * in the actual pixel depth regardless of whether FBC is enabled or not."
811 */
812static int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
813{
814 int tlb_miss = fifo_size * 64 - width * cpp * 8;
815
816 return max(0, tlb_miss);
817}
818
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200819static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820 int plane,
821 const struct intel_watermark_params *display,
822 int display_latency_ns,
823 const struct intel_watermark_params *cursor,
824 int cursor_latency_ns,
825 int *plane_wm,
826 int *cursor_wm)
827{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300829 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200830 const struct drm_framebuffer *fb;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300831 int htotal, plane_width, cursor_width, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 int line_time_us, line_count;
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300833 int entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200835 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200836 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837 *cursor_wm = cursor->guard_size;
838 *plane_wm = display->guard_size;
839 return false;
840 }
841
Ville Syrjäläefc26112016-10-31 22:37:04 +0200842 adjusted_mode = &crtc->config->base.adjusted_mode;
843 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100844 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800845 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300846 plane_width = crtc->config->pipe_src_w;
847 cursor_width = crtc->base.cursor->state->crtc_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200848 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
850 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200851 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300852 entries += g4x_tlb_miss_wa(display->fifo_size, plane_width, cpp);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 entries = DIV_ROUND_UP(entries, display->cacheline_size);
854 *plane_wm = entries + display->guard_size;
855 if (*plane_wm > (int)display->max_wm)
856 *plane_wm = display->max_wm;
857
858 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200859 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300861 entries = line_count * cursor_width * 4;
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300862 entries += g4x_tlb_miss_wa(cursor->fifo_size, cursor_width, 4);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300863 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
864 *cursor_wm = entries + cursor->guard_size;
865 if (*cursor_wm > (int)cursor->max_wm)
866 *cursor_wm = (int)cursor->max_wm;
867
868 return true;
869}
870
871/*
872 * Check the wm result.
873 *
874 * If any calculated watermark values is larger than the maximum value that
875 * can be programmed into the associated watermark register, that watermark
876 * must be disabled.
877 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200878static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879 int display_wm, int cursor_wm,
880 const struct intel_watermark_params *display,
881 const struct intel_watermark_params *cursor)
882{
883 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
884 display_wm, cursor_wm);
885
886 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100887 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888 display_wm, display->max_wm);
889 return false;
890 }
891
892 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100893 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 cursor_wm, cursor->max_wm);
895 return false;
896 }
897
898 if (!(display_wm || cursor_wm)) {
899 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
900 return false;
901 }
902
903 return true;
904}
905
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200906static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 int plane,
908 int latency_ns,
909 const struct intel_watermark_params *display,
910 const struct intel_watermark_params *cursor,
911 int *display_wm, int *cursor_wm)
912{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200913 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300914 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200915 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200916 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917 unsigned long line_time_us;
918 int line_count, line_size;
919 int small, large;
920 int entries;
921
922 if (!latency_ns) {
923 *display_wm = *cursor_wm = 0;
924 return false;
925 }
926
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200927 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200928 adjusted_mode = &crtc->config->base.adjusted_mode;
929 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100930 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800931 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200932 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200933 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300934
Ville Syrjälä922044c2014-02-14 14:18:57 +0200935 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300936 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200937 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938
939 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200940 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300941 large = line_count * line_size;
942
943 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
944 *display_wm = entries + display->guard_size;
945
946 /* calculate the self-refresh watermark for display cursor */
Ville Syrjälä99834b12017-04-21 21:14:24 +0300947 entries = line_count * 4 * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300948 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
949 *cursor_wm = entries + cursor->guard_size;
950
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200951 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300952 *display_wm, *cursor_wm,
953 display, cursor);
954}
955
Ville Syrjälä15665972015-03-10 16:16:28 +0200956#define FW_WM_VLV(value, plane) \
957 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
958
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200959static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200960 const struct vlv_wm_values *wm)
961{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200962 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200963
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200964 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200965 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
966
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200967 I915_WRITE(VLV_DDL(pipe),
968 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
969 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
970 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
971 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
972 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200973
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200974 /*
975 * Zero the (unused) WM1 watermarks, and also clear all the
976 * high order bits so that there are no out of bounds values
977 * present in the registers during the reprogramming.
978 */
979 I915_WRITE(DSPHOWM, 0);
980 I915_WRITE(DSPHOWM1, 0);
981 I915_WRITE(DSPFW4, 0);
982 I915_WRITE(DSPFW5, 0);
983 I915_WRITE(DSPFW6, 0);
984
Ville Syrjäläae801522015-03-05 21:19:49 +0200985 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200986 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200987 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
988 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
989 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200990 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200991 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
992 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
993 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200994 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200995 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996
997 if (IS_CHERRYVIEW(dev_priv)) {
998 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200999 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1000 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001001 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1003 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1006 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001008 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001009 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1010 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1011 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1012 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1013 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1014 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1015 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1016 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1017 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001018 } else {
1019 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001020 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1021 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001022 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001023 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001024 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1025 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1027 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1028 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001030 }
1031
1032 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001033}
1034
Ville Syrjälä15665972015-03-10 16:16:28 +02001035#undef FW_WM_VLV
1036
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001037/* latency must be in 0.1us units. */
1038static unsigned int vlv_wm_method2(unsigned int pixel_rate,
1039 unsigned int pipe_htotal,
1040 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001041 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001042 unsigned int latency)
1043{
1044 unsigned int ret;
1045
1046 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001047 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001048 ret = DIV_ROUND_UP(ret, 64);
1049
1050 return ret;
1051}
1052
Ville Syrjäläbb726512016-10-31 22:37:24 +02001053static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001054{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001055 /* all latencies in usec */
1056 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1057
Ville Syrjälä58590c12015-09-08 21:05:12 +03001058 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1059
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001060 if (IS_CHERRYVIEW(dev_priv)) {
1061 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1062 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001063
1064 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001065 }
1066}
1067
Ville Syrjäläe339d672016-11-28 19:37:17 +02001068static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1069 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001070 int level)
1071{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001072 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001073 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001074 const struct drm_display_mode *adjusted_mode =
1075 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001076 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001077
1078 if (dev_priv->wm.pri_latency[level] == 0)
1079 return USHRT_MAX;
1080
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001081 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001082 return 0;
1083
Daniel Vetteref426c12017-01-04 11:41:10 +01001084 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001085 clock = adjusted_mode->crtc_clock;
1086 htotal = adjusted_mode->crtc_htotal;
1087 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001088 if (WARN_ON(htotal == 0))
1089 htotal = 1;
1090
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001091 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001092 /*
1093 * FIXME the formula gives values that are
1094 * too big for the cursor FIFO, and hence we
1095 * would never be able to use cursors. For
1096 * now just hardcode the watermark.
1097 */
1098 wm = 63;
1099 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001100 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001101 dev_priv->wm.pri_latency[level] * 10);
1102 }
1103
1104 return min_t(int, wm, USHRT_MAX);
1105}
1106
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001107static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1108{
1109 return (active_planes & (BIT(PLANE_SPRITE0) |
1110 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1111}
1112
Ville Syrjälä5012e602017-03-02 19:14:56 +02001113static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001114{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001115 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001116 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001117 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001118 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001119 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1120 int num_active_planes = hweight32(active_planes);
1121 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001122 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001123 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001124 unsigned int total_rate;
1125 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001126
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001127 /*
1128 * When enabling sprite0 after sprite1 has already been enabled
1129 * we tend to get an underrun unless sprite0 already has some
1130 * FIFO space allcoated. Hence we always allocate at least one
1131 * cacheline for sprite0 whenever sprite1 is enabled.
1132 *
1133 * All other plane enable sequences appear immune to this problem.
1134 */
1135 if (vlv_need_sprite0_fifo_workaround(active_planes))
1136 sprite0_fifo_extra = 1;
1137
Ville Syrjälä5012e602017-03-02 19:14:56 +02001138 total_rate = raw->plane[PLANE_PRIMARY] +
1139 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001140 raw->plane[PLANE_SPRITE1] +
1141 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001142
Ville Syrjälä5012e602017-03-02 19:14:56 +02001143 if (total_rate > fifo_size)
1144 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001145
Ville Syrjälä5012e602017-03-02 19:14:56 +02001146 if (total_rate == 0)
1147 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001148
Ville Syrjälä5012e602017-03-02 19:14:56 +02001149 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001150 unsigned int rate;
1151
Ville Syrjälä5012e602017-03-02 19:14:56 +02001152 if ((active_planes & BIT(plane_id)) == 0) {
1153 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001154 continue;
1155 }
1156
Ville Syrjälä5012e602017-03-02 19:14:56 +02001157 rate = raw->plane[plane_id];
1158 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1159 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001160 }
1161
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001162 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1163 fifo_left -= sprite0_fifo_extra;
1164
Ville Syrjälä5012e602017-03-02 19:14:56 +02001165 fifo_state->plane[PLANE_CURSOR] = 63;
1166
1167 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001168
1169 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001170 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001171 int plane_extra;
1172
1173 if (fifo_left == 0)
1174 break;
1175
Ville Syrjälä5012e602017-03-02 19:14:56 +02001176 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001177 continue;
1178
1179 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001180 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001181 fifo_left -= plane_extra;
1182 }
1183
Ville Syrjälä5012e602017-03-02 19:14:56 +02001184 WARN_ON(active_planes != 0 && fifo_left != 0);
1185
1186 /* give it all to the first plane if none are active */
1187 if (active_planes == 0) {
1188 WARN_ON(fifo_left != fifo_size);
1189 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1190 }
1191
1192 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001193}
1194
Ville Syrjäläff32c542017-03-02 19:14:57 +02001195/* mark all levels starting from 'level' as invalid */
1196static void vlv_invalidate_wms(struct intel_crtc *crtc,
1197 struct vlv_wm_state *wm_state, int level)
1198{
1199 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1200
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001201 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001202 enum plane_id plane_id;
1203
1204 for_each_plane_id_on_crtc(crtc, plane_id)
1205 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1206
1207 wm_state->sr[level].cursor = USHRT_MAX;
1208 wm_state->sr[level].plane = USHRT_MAX;
1209 }
1210}
1211
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001212static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1213{
1214 if (wm > fifo_size)
1215 return USHRT_MAX;
1216 else
1217 return fifo_size - wm;
1218}
1219
Ville Syrjäläff32c542017-03-02 19:14:57 +02001220/*
1221 * Starting from 'level' set all higher
1222 * levels to 'value' in the "raw" watermarks.
1223 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001224static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001225 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001226{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001227 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001228 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001229 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001230
Ville Syrjäläff32c542017-03-02 19:14:57 +02001231 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001232 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001233
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001234 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001235 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001236 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001237
1238 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001239}
1240
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001241static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1242 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001243{
1244 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1245 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001246 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001247 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001248 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001249
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001250 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001251 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1252 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001253 }
1254
1255 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001256 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001257 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1258 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1259
Ville Syrjäläff32c542017-03-02 19:14:57 +02001260 if (wm > max_wm)
1261 break;
1262
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001263 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001264 raw->plane[plane_id] = wm;
1265 }
1266
1267 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001268 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001269
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001270out:
1271 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001272 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001273 plane->base.name,
1274 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1275 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1276 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1277
1278 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001279}
1280
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001281static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1282 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001283{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001284 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001285 &crtc_state->wm.vlv.raw[level];
1286 const struct vlv_fifo_state *fifo_state =
1287 &crtc_state->wm.vlv.fifo_state;
1288
1289 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1290}
1291
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001292static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001293{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001294 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1295 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1296 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1297 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001298}
1299
1300static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001301{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001302 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001303 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001304 struct intel_atomic_state *state =
1305 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001306 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001307 const struct vlv_fifo_state *fifo_state =
1308 &crtc_state->wm.vlv.fifo_state;
1309 int num_active_planes = hweight32(crtc_state->active_planes &
1310 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001311 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001312 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001313 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001314 enum plane_id plane_id;
1315 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001316 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001317
Ville Syrjäläff32c542017-03-02 19:14:57 +02001318 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1319 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001320 to_intel_plane_state(plane->base.state);
1321
Ville Syrjäläff32c542017-03-02 19:14:57 +02001322 if (plane_state->base.crtc != &crtc->base &&
1323 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001324 continue;
1325
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001326 if (vlv_raw_plane_wm_compute(crtc_state, plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001327 dirty |= BIT(plane->id);
1328 }
1329
1330 /*
1331 * DSPARB registers may have been reset due to the
1332 * power well being turned off. Make sure we restore
1333 * them to a consistent state even if no primary/sprite
1334 * planes are initially active.
1335 */
1336 if (needs_modeset)
1337 crtc_state->fifo_changed = true;
1338
1339 if (!dirty)
1340 return 0;
1341
1342 /* cursor changes don't warrant a FIFO recompute */
1343 if (dirty & ~BIT(PLANE_CURSOR)) {
1344 const struct intel_crtc_state *old_crtc_state =
1345 to_intel_crtc_state(crtc->base.state);
1346 const struct vlv_fifo_state *old_fifo_state =
1347 &old_crtc_state->wm.vlv.fifo_state;
1348
1349 ret = vlv_compute_fifo(crtc_state);
1350 if (ret)
1351 return ret;
1352
1353 if (needs_modeset ||
1354 memcmp(old_fifo_state, fifo_state,
1355 sizeof(*fifo_state)) != 0)
1356 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001357 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358
Ville Syrjäläff32c542017-03-02 19:14:57 +02001359 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001360 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001361 /*
1362 * Note that enabling cxsr with no primary/sprite planes
1363 * enabled can wedge the pipe. Hence we only allow cxsr
1364 * with exactly one enabled primary/sprite plane.
1365 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001366 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001367
Ville Syrjälä5012e602017-03-02 19:14:56 +02001368 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001369 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001370 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001371
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001372 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001373 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001374
Ville Syrjäläff32c542017-03-02 19:14:57 +02001375 for_each_plane_id_on_crtc(crtc, plane_id) {
1376 wm_state->wm[level].plane[plane_id] =
1377 vlv_invert_wm_value(raw->plane[plane_id],
1378 fifo_state->plane[plane_id]);
1379 }
1380
1381 wm_state->sr[level].plane =
1382 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001383 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001384 raw->plane[PLANE_SPRITE1]),
1385 sr_fifo_size);
1386
1387 wm_state->sr[level].cursor =
1388 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1389 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001390 }
1391
Ville Syrjäläff32c542017-03-02 19:14:57 +02001392 if (level == 0)
1393 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001394
Ville Syrjäläff32c542017-03-02 19:14:57 +02001395 /* limit to only levels we can actually handle */
1396 wm_state->num_levels = level;
1397
1398 /* invalidate the higher levels */
1399 vlv_invalidate_wms(crtc, wm_state, level);
1400
1401 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001402}
1403
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001404#define VLV_FIFO(plane, value) \
1405 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1406
Ville Syrjäläff32c542017-03-02 19:14:57 +02001407static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1408 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001409{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001410 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001411 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001412 const struct vlv_fifo_state *fifo_state =
1413 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001414 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001415
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001416 if (!crtc_state->fifo_changed)
1417 return;
1418
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001419 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1420 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1421 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001422
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001423 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1424 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001425
Ville Syrjäläc137d662017-03-02 19:15:06 +02001426 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1427
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001428 /*
1429 * uncore.lock serves a double purpose here. It allows us to
1430 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1431 * it protects the DSPARB registers from getting clobbered by
1432 * parallel updates from multiple pipes.
1433 *
1434 * intel_pipe_update_start() has already disabled interrupts
1435 * for us, so a plain spin_lock() is sufficient here.
1436 */
1437 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001438
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001439 switch (crtc->pipe) {
1440 uint32_t dsparb, dsparb2, dsparb3;
1441 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001442 dsparb = I915_READ_FW(DSPARB);
1443 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001444
1445 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1446 VLV_FIFO(SPRITEB, 0xff));
1447 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1448 VLV_FIFO(SPRITEB, sprite1_start));
1449
1450 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1451 VLV_FIFO(SPRITEB_HI, 0x1));
1452 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1453 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1454
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001455 I915_WRITE_FW(DSPARB, dsparb);
1456 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001457 break;
1458 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001459 dsparb = I915_READ_FW(DSPARB);
1460 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001461
1462 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1463 VLV_FIFO(SPRITED, 0xff));
1464 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1465 VLV_FIFO(SPRITED, sprite1_start));
1466
1467 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1468 VLV_FIFO(SPRITED_HI, 0xff));
1469 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1470 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1471
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001472 I915_WRITE_FW(DSPARB, dsparb);
1473 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001474 break;
1475 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001476 dsparb3 = I915_READ_FW(DSPARB3);
1477 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001478
1479 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1480 VLV_FIFO(SPRITEF, 0xff));
1481 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1482 VLV_FIFO(SPRITEF, sprite1_start));
1483
1484 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1485 VLV_FIFO(SPRITEF_HI, 0xff));
1486 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1487 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1488
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001489 I915_WRITE_FW(DSPARB3, dsparb3);
1490 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001491 break;
1492 default:
1493 break;
1494 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001495
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001496 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001497
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001498 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001499}
1500
1501#undef VLV_FIFO
1502
Ville Syrjälä4841da52017-03-02 19:14:59 +02001503static int vlv_compute_intermediate_wm(struct drm_device *dev,
1504 struct intel_crtc *crtc,
1505 struct intel_crtc_state *crtc_state)
1506{
1507 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
1508 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
1509 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
1510 int level;
1511
1512 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001513 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1514 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001515
1516 for (level = 0; level < intermediate->num_levels; level++) {
1517 enum plane_id plane_id;
1518
1519 for_each_plane_id_on_crtc(crtc, plane_id) {
1520 intermediate->wm[level].plane[plane_id] =
1521 min(optimal->wm[level].plane[plane_id],
1522 active->wm[level].plane[plane_id]);
1523 }
1524
1525 intermediate->sr[level].plane = min(optimal->sr[level].plane,
1526 active->sr[level].plane);
1527 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
1528 active->sr[level].cursor);
1529 }
1530
1531 vlv_invalidate_wms(crtc, intermediate, level);
1532
1533 /*
1534 * If our intermediate WM are identical to the final WM, then we can
1535 * omit the post-vblank programming; only update if it's different.
1536 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001537 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1538 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001539
1540 return 0;
1541}
1542
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001543static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001544 struct vlv_wm_values *wm)
1545{
1546 struct intel_crtc *crtc;
1547 int num_active_crtcs = 0;
1548
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001549 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001550 wm->cxsr = true;
1551
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001552 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001553 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001554
1555 if (!crtc->active)
1556 continue;
1557
1558 if (!wm_state->cxsr)
1559 wm->cxsr = false;
1560
1561 num_active_crtcs++;
1562 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1563 }
1564
1565 if (num_active_crtcs != 1)
1566 wm->cxsr = false;
1567
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001568 if (num_active_crtcs > 1)
1569 wm->level = VLV_WM_LEVEL_PM2;
1570
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001571 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001572 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001573 enum pipe pipe = crtc->pipe;
1574
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001576 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001577 wm->sr = wm_state->sr[wm->level];
1578
Ville Syrjälä1b313892016-11-28 19:37:08 +02001579 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1580 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1581 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1582 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001583 }
1584}
1585
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001586static bool is_disabling(int old, int new, int threshold)
1587{
1588 return old >= threshold && new < threshold;
1589}
1590
1591static bool is_enabling(int old, int new, int threshold)
1592{
1593 return old < threshold && new >= threshold;
1594}
1595
Ville Syrjäläff32c542017-03-02 19:14:57 +02001596static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001597{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001598 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1599 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001600
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001601 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001602
Ville Syrjäläff32c542017-03-02 19:14:57 +02001603 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 return;
1605
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001606 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607 chv_set_memory_dvfs(dev_priv, false);
1608
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001609 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610 chv_set_memory_pm5(dev_priv, false);
1611
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001612 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001613 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001614
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001615 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001616
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001617 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001618 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001619
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001620 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621 chv_set_memory_pm5(dev_priv, true);
1622
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001623 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624 chv_set_memory_dvfs(dev_priv, true);
1625
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001626 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001627}
1628
Ville Syrjäläff32c542017-03-02 19:14:57 +02001629static void vlv_initial_watermarks(struct intel_atomic_state *state,
1630 struct intel_crtc_state *crtc_state)
1631{
1632 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1633 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1634
1635 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02001636 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
1637 vlv_program_watermarks(dev_priv);
1638 mutex_unlock(&dev_priv->wm.wm_mutex);
1639}
1640
1641static void vlv_optimize_watermarks(struct intel_atomic_state *state,
1642 struct intel_crtc_state *crtc_state)
1643{
1644 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1646
1647 if (!crtc_state->wm.need_postvbl_update)
1648 return;
1649
1650 mutex_lock(&dev_priv->wm.wm_mutex);
1651 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001652 vlv_program_watermarks(dev_priv);
1653 mutex_unlock(&dev_priv->wm.wm_mutex);
1654}
1655
Ville Syrjäläae801522015-03-05 21:19:49 +02001656#define single_plane_enabled(mask) is_power_of_2(mask)
1657
Ville Syrjälä432081b2016-10-31 22:37:03 +02001658static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001660 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001661 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001662 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1663 int plane_sr, cursor_sr;
1664 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001665 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001666
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001667 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001668 &g4x_wm_info, pessimal_latency_ns,
1669 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001671 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001672
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001673 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001674 &g4x_wm_info, pessimal_latency_ns,
1675 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001676 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001677 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001679 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001680 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 sr_latency_ns,
1682 &g4x_wm_info,
1683 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001684 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001685 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001686 } else {
Imre Deak98584252014-06-13 14:54:20 +03001687 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001688 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001689 plane_sr = cursor_sr = 0;
1690 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001691
Ville Syrjäläa5043452014-06-28 02:04:18 +03001692 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1693 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001694 planea_wm, cursora_wm,
1695 planeb_wm, cursorb_wm,
1696 plane_sr, cursor_sr);
1697
1698 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001699 FW_WM(plane_sr, SR) |
1700 FW_WM(cursorb_wm, CURSORB) |
1701 FW_WM(planeb_wm, PLANEB) |
1702 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001703 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001704 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001705 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001706 /* HPLL off in SR has some issues on G4x... disable it */
1707 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001708 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001709 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001710
1711 if (cxsr_enabled)
1712 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001713}
1714
Ville Syrjälä432081b2016-10-31 22:37:03 +02001715static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001716{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001717 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001718 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001719 int srwm = 1;
1720 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001721 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001722
1723 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001724 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001725 if (crtc) {
1726 /* self-refresh has much higher latency */
1727 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001728 const struct drm_display_mode *adjusted_mode =
1729 &crtc->config->base.adjusted_mode;
1730 const struct drm_framebuffer *fb =
1731 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001732 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001733 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001734 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001735 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001736 unsigned long line_time_us;
1737 int entries;
1738
Ville Syrjälä922044c2014-02-14 14:18:57 +02001739 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001740
1741 /* Use ns/us then divide to preserve precision */
1742 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001743 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001744 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1745 srwm = I965_FIFO_SIZE - entries;
1746 if (srwm < 0)
1747 srwm = 1;
1748 srwm &= 0x1ff;
1749 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1750 entries, srwm);
1751
1752 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjälä99834b12017-04-21 21:14:24 +03001753 4 * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001754 entries = DIV_ROUND_UP(entries,
1755 i965_cursor_wm_info.cacheline_size);
1756 cursor_sr = i965_cursor_wm_info.fifo_size -
1757 (entries + i965_cursor_wm_info.guard_size);
1758
1759 if (cursor_sr > i965_cursor_wm_info.max_wm)
1760 cursor_sr = i965_cursor_wm_info.max_wm;
1761
1762 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1763 "cursor %d\n", srwm, cursor_sr);
1764
Imre Deak98584252014-06-13 14:54:20 +03001765 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001766 } else {
Imre Deak98584252014-06-13 14:54:20 +03001767 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001768 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001769 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001770 }
1771
1772 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1773 srwm);
1774
1775 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001776 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1777 FW_WM(8, CURSORB) |
1778 FW_WM(8, PLANEB) |
1779 FW_WM(8, PLANEA));
1780 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1781 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001782 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001783 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001784
1785 if (cxsr_enabled)
1786 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001787}
1788
Ville Syrjäläf4998962015-03-10 17:02:21 +02001789#undef FW_WM
1790
Ville Syrjälä432081b2016-10-31 22:37:03 +02001791static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001792{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001793 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001794 const struct intel_watermark_params *wm_info;
1795 uint32_t fwater_lo;
1796 uint32_t fwater_hi;
1797 int cwm, srwm = 1;
1798 int fifo_size;
1799 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001800 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001801
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001802 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001803 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001804 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001805 wm_info = &i915_wm_info;
1806 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001807 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001808
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001809 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001810 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001811 if (intel_crtc_active(crtc)) {
1812 const struct drm_display_mode *adjusted_mode =
1813 &crtc->config->base.adjusted_mode;
1814 const struct drm_framebuffer *fb =
1815 crtc->base.primary->state->fb;
1816 int cpp;
1817
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001818 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001819 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001820 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001821 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001822
Damien Lespiau241bfc32013-09-25 16:45:37 +01001823 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001824 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001825 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001826 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001827 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001828 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001829 if (planea_wm > (long)wm_info->max_wm)
1830 planea_wm = wm_info->max_wm;
1831 }
1832
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001833 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001834 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001835
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001836 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001837 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001838 if (intel_crtc_active(crtc)) {
1839 const struct drm_display_mode *adjusted_mode =
1840 &crtc->config->base.adjusted_mode;
1841 const struct drm_framebuffer *fb =
1842 crtc->base.primary->state->fb;
1843 int cpp;
1844
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001845 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001846 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001847 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001848 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001849
Damien Lespiau241bfc32013-09-25 16:45:37 +01001850 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001851 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001852 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001853 if (enabled == NULL)
1854 enabled = crtc;
1855 else
1856 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001857 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001858 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001859 if (planeb_wm > (long)wm_info->max_wm)
1860 planeb_wm = wm_info->max_wm;
1861 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001862
1863 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1864
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001865 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001866 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001867
Ville Syrjäläefc26112016-10-31 22:37:04 +02001868 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001869
1870 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001871 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001872 enabled = NULL;
1873 }
1874
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001875 /*
1876 * Overlay gets an aggressive default since video jitter is bad.
1877 */
1878 cwm = 2;
1879
1880 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001881 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001882
1883 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001884 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001885 /* self-refresh has much higher latency */
1886 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001887 const struct drm_display_mode *adjusted_mode =
1888 &enabled->config->base.adjusted_mode;
1889 const struct drm_framebuffer *fb =
1890 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001891 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001892 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001893 int hdisplay = enabled->config->pipe_src_w;
1894 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001895 unsigned long line_time_us;
1896 int entries;
1897
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001898 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001899 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001900 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001901 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001902
Ville Syrjälä922044c2014-02-14 14:18:57 +02001903 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001904
1905 /* Use ns/us then divide to preserve precision */
1906 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001907 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001908 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1909 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1910 srwm = wm_info->fifo_size - entries;
1911 if (srwm < 0)
1912 srwm = 1;
1913
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001914 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001915 I915_WRITE(FW_BLC_SELF,
1916 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001917 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001918 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1919 }
1920
1921 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1922 planea_wm, planeb_wm, cwm, srwm);
1923
1924 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1925 fwater_hi = (cwm & 0x1f);
1926
1927 /* Set request length to 8 cachelines per fetch */
1928 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1929 fwater_hi = fwater_hi | (1 << 8);
1930
1931 I915_WRITE(FW_BLC, fwater_lo);
1932 I915_WRITE(FW_BLC2, fwater_hi);
1933
Imre Deak5209b1f2014-07-01 12:36:17 +03001934 if (enabled)
1935 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001936}
1937
Ville Syrjälä432081b2016-10-31 22:37:03 +02001938static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001939{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001940 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001941 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001942 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001943 uint32_t fwater_lo;
1944 int planea_wm;
1945
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001946 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001947 if (crtc == NULL)
1948 return;
1949
Ville Syrjäläefc26112016-10-31 22:37:04 +02001950 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001951 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001952 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001953 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001954 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001955 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1956 fwater_lo |= (3<<8) | planea_wm;
1957
1958 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1959
1960 I915_WRITE(FW_BLC, fwater_lo);
1961}
1962
Ville Syrjälä37126462013-08-01 16:18:55 +03001963/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001964static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001965{
1966 uint64_t ret;
1967
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001968 if (WARN(latency == 0, "Latency value missing\n"))
1969 return UINT_MAX;
1970
Ville Syrjäläac484962016-01-20 21:05:26 +02001971 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001972 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1973
1974 return ret;
1975}
1976
Ville Syrjälä37126462013-08-01 16:18:55 +03001977/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001978static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001979 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001980 uint32_t latency)
1981{
1982 uint32_t ret;
1983
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001984 if (WARN(latency == 0, "Latency value missing\n"))
1985 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001986 if (WARN_ON(!pipe_htotal))
1987 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001988
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001989 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001990 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001991 ret = DIV_ROUND_UP(ret, 64) + 2;
1992 return ret;
1993}
1994
Ville Syrjälä23297042013-07-05 11:57:17 +03001995static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001996 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001997{
Matt Roper15126882015-12-03 11:37:40 -08001998 /*
1999 * Neither of these should be possible since this function shouldn't be
2000 * called if the CRTC is off or the plane is invisible. But let's be
2001 * extra paranoid to avoid a potential divide-by-zero if we screw up
2002 * elsewhere in the driver.
2003 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002004 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002005 return 0;
2006 if (WARN_ON(!horiz_pixels))
2007 return 0;
2008
Ville Syrjäläac484962016-01-20 21:05:26 +02002009 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002010}
2011
Imre Deak820c1982013-12-17 14:46:36 +02002012struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002013 uint16_t pri;
2014 uint16_t spr;
2015 uint16_t cur;
2016 uint16_t fbc;
2017};
2018
Ville Syrjälä37126462013-08-01 16:18:55 +03002019/*
2020 * For both WM_PIPE and WM_LP.
2021 * mem_value must be in 0.1us units.
2022 */
Matt Roper7221fc32015-09-24 15:53:08 -07002023static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002024 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002025 uint32_t mem_value,
2026 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002027{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002028 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002029 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002030
Ville Syrjälä24304d812017-03-14 17:10:49 +02002031 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002032 return 0;
2033
Ville Syrjälä353c8592016-12-14 23:30:57 +02002034 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002035
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002036 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002037
2038 if (!is_lp)
2039 return method1;
2040
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002041 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002042 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002043 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002044 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002045
2046 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002047}
2048
Ville Syrjälä37126462013-08-01 16:18:55 +03002049/*
2050 * For both WM_PIPE and WM_LP.
2051 * mem_value must be in 0.1us units.
2052 */
Matt Roper7221fc32015-09-24 15:53:08 -07002053static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002054 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002055 uint32_t mem_value)
2056{
2057 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002058 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002059
Ville Syrjälä24304d812017-03-14 17:10:49 +02002060 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002061 return 0;
2062
Ville Syrjälä353c8592016-12-14 23:30:57 +02002063 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002064
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002065 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2066 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002067 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002068 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002069 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002070 return min(method1, method2);
2071}
2072
Ville Syrjälä37126462013-08-01 16:18:55 +03002073/*
2074 * For both WM_PIPE and WM_LP.
2075 * mem_value must be in 0.1us units.
2076 */
Matt Roper7221fc32015-09-24 15:53:08 -07002077static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002078 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002079 uint32_t mem_value)
2080{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002081 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002082
Ville Syrjälä24304d812017-03-14 17:10:49 +02002083 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002084 return 0;
2085
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002086 cpp = pstate->base.fb->format->cpp[0];
2087
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002088 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002089 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002090 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002091}
2092
Paulo Zanonicca32e92013-05-31 11:45:06 -03002093/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002094static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002095 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002096 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002097{
Ville Syrjälä83054942016-11-18 21:53:00 +02002098 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002099
Ville Syrjälä24304d812017-03-14 17:10:49 +02002100 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002101 return 0;
2102
Ville Syrjälä353c8592016-12-14 23:30:57 +02002103 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002104
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002105 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002106}
2107
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002108static unsigned int
2109ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002110{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002111 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002112 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002113 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002114 return 768;
2115 else
2116 return 512;
2117}
2118
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002119static unsigned int
2120ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2121 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002122{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002123 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002124 /* BDW primary/sprite plane watermarks */
2125 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002126 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002127 /* IVB/HSW primary/sprite plane watermarks */
2128 return level == 0 ? 127 : 1023;
2129 else if (!is_sprite)
2130 /* ILK/SNB primary plane watermarks */
2131 return level == 0 ? 127 : 511;
2132 else
2133 /* ILK/SNB sprite plane watermarks */
2134 return level == 0 ? 63 : 255;
2135}
2136
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002137static unsigned int
2138ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002139{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002140 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002141 return level == 0 ? 63 : 255;
2142 else
2143 return level == 0 ? 31 : 63;
2144}
2145
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002146static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002147{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002148 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002149 return 31;
2150 else
2151 return 15;
2152}
2153
Ville Syrjälä158ae642013-08-07 13:28:19 +03002154/* Calculate the maximum primary/sprite plane watermark */
2155static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2156 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002157 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002158 enum intel_ddb_partitioning ddb_partitioning,
2159 bool is_sprite)
2160{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002161 struct drm_i915_private *dev_priv = to_i915(dev);
2162 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002163
2164 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002165 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002166 return 0;
2167
2168 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002169 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002170 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002171
2172 /*
2173 * For some reason the non self refresh
2174 * FIFO size is only half of the self
2175 * refresh FIFO size on ILK/SNB.
2176 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002177 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002178 fifo_size /= 2;
2179 }
2180
Ville Syrjälä240264f2013-08-07 13:29:12 +03002181 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002182 /* level 0 is always calculated with 1:1 split */
2183 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2184 if (is_sprite)
2185 fifo_size *= 5;
2186 fifo_size /= 6;
2187 } else {
2188 fifo_size /= 2;
2189 }
2190 }
2191
2192 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002193 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002194}
2195
2196/* Calculate the maximum cursor plane watermark */
2197static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002198 int level,
2199 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002200{
2201 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002202 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002203 return 64;
2204
2205 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002206 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002207}
2208
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002209static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002210 int level,
2211 const struct intel_wm_config *config,
2212 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002213 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002214{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002215 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2216 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2217 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002218 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002219}
2220
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002221static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002222 int level,
2223 struct ilk_wm_maximums *max)
2224{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002225 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2226 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2227 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2228 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002229}
2230
Ville Syrjäläd9395652013-10-09 19:18:10 +03002231static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002232 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002233 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002234{
2235 bool ret;
2236
2237 /* already determined to be invalid? */
2238 if (!result->enable)
2239 return false;
2240
2241 result->enable = result->pri_val <= max->pri &&
2242 result->spr_val <= max->spr &&
2243 result->cur_val <= max->cur;
2244
2245 ret = result->enable;
2246
2247 /*
2248 * HACK until we can pre-compute everything,
2249 * and thus fail gracefully if LP0 watermarks
2250 * are exceeded...
2251 */
2252 if (level == 0 && !result->enable) {
2253 if (result->pri_val > max->pri)
2254 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2255 level, result->pri_val, max->pri);
2256 if (result->spr_val > max->spr)
2257 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2258 level, result->spr_val, max->spr);
2259 if (result->cur_val > max->cur)
2260 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2261 level, result->cur_val, max->cur);
2262
2263 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2264 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2265 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2266 result->enable = true;
2267 }
2268
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002269 return ret;
2270}
2271
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002272static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002273 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002274 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002275 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002276 struct intel_plane_state *pristate,
2277 struct intel_plane_state *sprstate,
2278 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002279 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002280{
2281 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2282 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2283 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2284
2285 /* WM1+ latency values stored in 0.5us units */
2286 if (level > 0) {
2287 pri_latency *= 5;
2288 spr_latency *= 5;
2289 cur_latency *= 5;
2290 }
2291
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002292 if (pristate) {
2293 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2294 pri_latency, level);
2295 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2296 }
2297
2298 if (sprstate)
2299 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2300
2301 if (curstate)
2302 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2303
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002304 result->enable = true;
2305}
2306
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002307static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002308hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002309{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002310 const struct intel_atomic_state *intel_state =
2311 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002312 const struct drm_display_mode *adjusted_mode =
2313 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002314 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002315
Matt Roperee91a152015-12-03 11:37:39 -08002316 if (!cstate->base.active)
2317 return 0;
2318 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2319 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002320 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002321 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002322
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002323 /* The WM are computed with base on how long it takes to fill a single
2324 * row at the given clock rate, multiplied by 8.
2325 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002326 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2327 adjusted_mode->crtc_clock);
2328 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002329 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002330
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002331 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2332 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002333}
2334
Ville Syrjäläbb726512016-10-31 22:37:24 +02002335static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2336 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002337{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002338 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002339 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002340 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002341 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002342
2343 /* read the first set of memory latencies[0:3] */
2344 val = 0; /* data0 to be programmed to 0 for first set */
2345 mutex_lock(&dev_priv->rps.hw_lock);
2346 ret = sandybridge_pcode_read(dev_priv,
2347 GEN9_PCODE_READ_MEM_LATENCY,
2348 &val);
2349 mutex_unlock(&dev_priv->rps.hw_lock);
2350
2351 if (ret) {
2352 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2353 return;
2354 }
2355
2356 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2357 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2358 GEN9_MEM_LATENCY_LEVEL_MASK;
2359 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2360 GEN9_MEM_LATENCY_LEVEL_MASK;
2361 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2362 GEN9_MEM_LATENCY_LEVEL_MASK;
2363
2364 /* read the second set of memory latencies[4:7] */
2365 val = 1; /* data0 to be programmed to 1 for second set */
2366 mutex_lock(&dev_priv->rps.hw_lock);
2367 ret = sandybridge_pcode_read(dev_priv,
2368 GEN9_PCODE_READ_MEM_LATENCY,
2369 &val);
2370 mutex_unlock(&dev_priv->rps.hw_lock);
2371 if (ret) {
2372 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2373 return;
2374 }
2375
2376 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2377 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2378 GEN9_MEM_LATENCY_LEVEL_MASK;
2379 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2380 GEN9_MEM_LATENCY_LEVEL_MASK;
2381 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2382 GEN9_MEM_LATENCY_LEVEL_MASK;
2383
Vandana Kannan367294b2014-11-04 17:06:46 +00002384 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002385 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2386 * need to be disabled. We make sure to sanitize the values out
2387 * of the punit to satisfy this requirement.
2388 */
2389 for (level = 1; level <= max_level; level++) {
2390 if (wm[level] == 0) {
2391 for (i = level + 1; i <= max_level; i++)
2392 wm[i] = 0;
2393 break;
2394 }
2395 }
2396
2397 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002398 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002399 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002400 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002401 * to add 2us to the various latency levels we retrieve from the
2402 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002403 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002404 if (wm[0] == 0) {
2405 wm[0] += 2;
2406 for (level = 1; level <= max_level; level++) {
2407 if (wm[level] == 0)
2408 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002409 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002410 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002411 }
2412
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002413 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002414 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2415
2416 wm[0] = (sskpd >> 56) & 0xFF;
2417 if (wm[0] == 0)
2418 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002419 wm[1] = (sskpd >> 4) & 0xFF;
2420 wm[2] = (sskpd >> 12) & 0xFF;
2421 wm[3] = (sskpd >> 20) & 0x1FF;
2422 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002423 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002424 uint32_t sskpd = I915_READ(MCH_SSKPD);
2425
2426 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2427 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2428 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2429 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002430 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002431 uint32_t mltr = I915_READ(MLTR_ILK);
2432
2433 /* ILK primary LP0 latency is 700 ns */
2434 wm[0] = 7;
2435 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2436 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002437 }
2438}
2439
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002440static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2441 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002442{
2443 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002444 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002445 wm[0] = 13;
2446}
2447
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002448static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2449 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002450{
2451 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002452 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002453 wm[0] = 13;
2454
2455 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002456 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002457 wm[3] *= 2;
2458}
2459
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002460int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002461{
2462 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002463 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002464 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002465 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002466 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002467 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002468 return 3;
2469 else
2470 return 2;
2471}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002472
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002473static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002474 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002475 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002476{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002477 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002478
2479 for (level = 0; level <= max_level; level++) {
2480 unsigned int latency = wm[level];
2481
2482 if (latency == 0) {
2483 DRM_ERROR("%s WM%d latency not provided\n",
2484 name, level);
2485 continue;
2486 }
2487
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002488 /*
2489 * - latencies are in us on gen9.
2490 * - before then, WM1+ latency values are in 0.5us units
2491 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002492 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002493 latency *= 10;
2494 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002495 latency *= 5;
2496
2497 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2498 name, level, wm[level],
2499 latency / 10, latency % 10);
2500 }
2501}
2502
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002503static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2504 uint16_t wm[5], uint16_t min)
2505{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002506 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002507
2508 if (wm[0] >= min)
2509 return false;
2510
2511 wm[0] = max(wm[0], min);
2512 for (level = 1; level <= max_level; level++)
2513 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2514
2515 return true;
2516}
2517
Ville Syrjäläbb726512016-10-31 22:37:24 +02002518static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002519{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002520 bool changed;
2521
2522 /*
2523 * The BIOS provided WM memory latency values are often
2524 * inadequate for high resolution displays. Adjust them.
2525 */
2526 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2527 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2528 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2529
2530 if (!changed)
2531 return;
2532
2533 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002534 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2535 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2536 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002537}
2538
Ville Syrjäläbb726512016-10-31 22:37:24 +02002539static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002540{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002541 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002542
2543 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2544 sizeof(dev_priv->wm.pri_latency));
2545 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2546 sizeof(dev_priv->wm.pri_latency));
2547
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002548 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002549 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002550
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002551 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2552 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2553 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002554
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002555 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002556 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002557}
2558
Ville Syrjäläbb726512016-10-31 22:37:24 +02002559static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002560{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002561 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002562 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002563}
2564
Matt Ropered4a6a72016-02-23 17:20:13 -08002565static bool ilk_validate_pipe_wm(struct drm_device *dev,
2566 struct intel_pipe_wm *pipe_wm)
2567{
2568 /* LP0 watermark maximums depend on this pipe alone */
2569 const struct intel_wm_config config = {
2570 .num_pipes_active = 1,
2571 .sprites_enabled = pipe_wm->sprites_enabled,
2572 .sprites_scaled = pipe_wm->sprites_scaled,
2573 };
2574 struct ilk_wm_maximums max;
2575
2576 /* LP0 watermarks always use 1/2 DDB partitioning */
2577 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2578
2579 /* At least LP0 must be valid */
2580 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2581 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2582 return false;
2583 }
2584
2585 return true;
2586}
2587
Matt Roper261a27d2015-10-08 15:28:25 -07002588/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002589static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002590{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002591 struct drm_atomic_state *state = cstate->base.state;
2592 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002593 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002594 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002595 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002596 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002597 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002598 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002599 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002600 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002601 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002602
Matt Ropere8f1f022016-05-12 07:05:55 -07002603 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002604
Matt Roper43d59ed2015-09-24 15:53:07 -07002605 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002606 struct intel_plane_state *ps;
2607
2608 ps = intel_atomic_get_existing_plane_state(state,
2609 intel_plane);
2610 if (!ps)
2611 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002612
2613 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002614 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002615 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002616 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002617 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002618 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002619 }
2620
Matt Ropered4a6a72016-02-23 17:20:13 -08002621 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002622 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002623 pipe_wm->sprites_enabled = sprstate->base.visible;
2624 pipe_wm->sprites_scaled = sprstate->base.visible &&
2625 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2626 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002627 }
2628
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002629 usable_level = max_level;
2630
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002631 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002632 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002633 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002634
2635 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002636 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002637 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002638
Matt Roper86c8bbb2015-09-24 15:53:16 -07002639 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002640 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2641
2642 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2643 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002644
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002645 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002646 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002647
Matt Ropered4a6a72016-02-23 17:20:13 -08002648 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002649 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002650
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002651 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002652
2653 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002654 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002655
Matt Roper86c8bbb2015-09-24 15:53:16 -07002656 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002657 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002658
2659 /*
2660 * Disable any watermark level that exceeds the
2661 * register maximums since such watermarks are
2662 * always invalid.
2663 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002664 if (level > usable_level)
2665 continue;
2666
2667 if (ilk_validate_wm_level(level, &max, wm))
2668 pipe_wm->wm[level] = *wm;
2669 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002670 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002671 }
2672
Matt Roper86c8bbb2015-09-24 15:53:16 -07002673 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002674}
2675
2676/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002677 * Build a set of 'intermediate' watermark values that satisfy both the old
2678 * state and the new state. These can be programmed to the hardware
2679 * immediately.
2680 */
2681static int ilk_compute_intermediate_wm(struct drm_device *dev,
2682 struct intel_crtc *intel_crtc,
2683 struct intel_crtc_state *newstate)
2684{
Matt Ropere8f1f022016-05-12 07:05:55 -07002685 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002686 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002687 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002688
2689 /*
2690 * Start with the final, target watermarks, then combine with the
2691 * currently active watermarks to get values that are safe both before
2692 * and after the vblank.
2693 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002694 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002695 a->pipe_enabled |= b->pipe_enabled;
2696 a->sprites_enabled |= b->sprites_enabled;
2697 a->sprites_scaled |= b->sprites_scaled;
2698
2699 for (level = 0; level <= max_level; level++) {
2700 struct intel_wm_level *a_wm = &a->wm[level];
2701 const struct intel_wm_level *b_wm = &b->wm[level];
2702
2703 a_wm->enable &= b_wm->enable;
2704 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2705 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2706 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2707 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2708 }
2709
2710 /*
2711 * We need to make sure that these merged watermark values are
2712 * actually a valid configuration themselves. If they're not,
2713 * there's no safe way to transition from the old state to
2714 * the new state, so we need to fail the atomic transaction.
2715 */
2716 if (!ilk_validate_pipe_wm(dev, a))
2717 return -EINVAL;
2718
2719 /*
2720 * If our intermediate WM are identical to the final WM, then we can
2721 * omit the post-vblank programming; only update if it's different.
2722 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002723 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
2724 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08002725
2726 return 0;
2727}
2728
2729/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002730 * Merge the watermarks from all active pipes for a specific level.
2731 */
2732static void ilk_merge_wm_level(struct drm_device *dev,
2733 int level,
2734 struct intel_wm_level *ret_wm)
2735{
2736 const struct intel_crtc *intel_crtc;
2737
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002738 ret_wm->enable = true;
2739
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002740 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002741 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002742 const struct intel_wm_level *wm = &active->wm[level];
2743
2744 if (!active->pipe_enabled)
2745 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002746
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002747 /*
2748 * The watermark values may have been used in the past,
2749 * so we must maintain them in the registers for some
2750 * time even if the level is now disabled.
2751 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002752 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002753 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002754
2755 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2756 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2757 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2758 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2759 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002760}
2761
2762/*
2763 * Merge all low power watermarks for all active pipes.
2764 */
2765static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002766 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002767 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002768 struct intel_pipe_wm *merged)
2769{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002770 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002771 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002772 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002773
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002774 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002775 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002776 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002777 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002778
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002779 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002780 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002781
2782 /* merge each WM1+ level */
2783 for (level = 1; level <= max_level; level++) {
2784 struct intel_wm_level *wm = &merged->wm[level];
2785
2786 ilk_merge_wm_level(dev, level, wm);
2787
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002788 if (level > last_enabled_level)
2789 wm->enable = false;
2790 else if (!ilk_validate_wm_level(level, max, wm))
2791 /* make sure all following levels get disabled */
2792 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002793
2794 /*
2795 * The spec says it is preferred to disable
2796 * FBC WMs instead of disabling a WM level.
2797 */
2798 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002799 if (wm->enable)
2800 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002801 wm->fbc_val = 0;
2802 }
2803 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002804
2805 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2806 /*
2807 * FIXME this is racy. FBC might get enabled later.
2808 * What we should check here is whether FBC can be
2809 * enabled sometime later.
2810 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002811 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002812 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002813 for (level = 2; level <= max_level; level++) {
2814 struct intel_wm_level *wm = &merged->wm[level];
2815
2816 wm->enable = false;
2817 }
2818 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002819}
2820
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002821static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2822{
2823 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2824 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2825}
2826
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002827/* The value we need to program into the WM_LPx latency field */
2828static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2829{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002830 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002831
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002832 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002833 return 2 * level;
2834 else
2835 return dev_priv->wm.pri_latency[level];
2836}
2837
Imre Deak820c1982013-12-17 14:46:36 +02002838static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002839 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002840 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002841 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002842{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002843 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002844 struct intel_crtc *intel_crtc;
2845 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002846
Ville Syrjälä0362c782013-10-09 19:17:57 +03002847 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002848 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002849
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002850 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002851 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002852 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002853
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002854 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002855
Ville Syrjälä0362c782013-10-09 19:17:57 +03002856 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002857
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002858 /*
2859 * Maintain the watermark values even if the level is
2860 * disabled. Doing otherwise could cause underruns.
2861 */
2862 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002863 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002864 (r->pri_val << WM1_LP_SR_SHIFT) |
2865 r->cur_val;
2866
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002867 if (r->enable)
2868 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2869
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002870 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002871 results->wm_lp[wm_lp - 1] |=
2872 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2873 else
2874 results->wm_lp[wm_lp - 1] |=
2875 r->fbc_val << WM1_LP_FBC_SHIFT;
2876
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002877 /*
2878 * Always set WM1S_LP_EN when spr_val != 0, even if the
2879 * level is disabled. Doing otherwise could cause underruns.
2880 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002881 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002882 WARN_ON(wm_lp != 1);
2883 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2884 } else
2885 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002886 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002887
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002888 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002889 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002890 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002891 const struct intel_wm_level *r =
2892 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002893
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002894 if (WARN_ON(!r->enable))
2895 continue;
2896
Matt Ropered4a6a72016-02-23 17:20:13 -08002897 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002898
2899 results->wm_pipe[pipe] =
2900 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2901 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2902 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002903 }
2904}
2905
Paulo Zanoni861f3382013-05-31 10:19:21 -03002906/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2907 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002908static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002909 struct intel_pipe_wm *r1,
2910 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002911{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002912 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002913 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002914
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002915 for (level = 1; level <= max_level; level++) {
2916 if (r1->wm[level].enable)
2917 level1 = level;
2918 if (r2->wm[level].enable)
2919 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002920 }
2921
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002922 if (level1 == level2) {
2923 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002924 return r2;
2925 else
2926 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002927 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002928 return r1;
2929 } else {
2930 return r2;
2931 }
2932}
2933
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002934/* dirty bits used to track which watermarks need changes */
2935#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2936#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2937#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2938#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2939#define WM_DIRTY_FBC (1 << 24)
2940#define WM_DIRTY_DDB (1 << 25)
2941
Damien Lespiau055e3932014-08-18 13:49:10 +01002942static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002943 const struct ilk_wm_values *old,
2944 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002945{
2946 unsigned int dirty = 0;
2947 enum pipe pipe;
2948 int wm_lp;
2949
Damien Lespiau055e3932014-08-18 13:49:10 +01002950 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002951 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2952 dirty |= WM_DIRTY_LINETIME(pipe);
2953 /* Must disable LP1+ watermarks too */
2954 dirty |= WM_DIRTY_LP_ALL;
2955 }
2956
2957 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2958 dirty |= WM_DIRTY_PIPE(pipe);
2959 /* Must disable LP1+ watermarks too */
2960 dirty |= WM_DIRTY_LP_ALL;
2961 }
2962 }
2963
2964 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2965 dirty |= WM_DIRTY_FBC;
2966 /* Must disable LP1+ watermarks too */
2967 dirty |= WM_DIRTY_LP_ALL;
2968 }
2969
2970 if (old->partitioning != new->partitioning) {
2971 dirty |= WM_DIRTY_DDB;
2972 /* Must disable LP1+ watermarks too */
2973 dirty |= WM_DIRTY_LP_ALL;
2974 }
2975
2976 /* LP1+ watermarks already deemed dirty, no need to continue */
2977 if (dirty & WM_DIRTY_LP_ALL)
2978 return dirty;
2979
2980 /* Find the lowest numbered LP1+ watermark in need of an update... */
2981 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2982 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2983 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2984 break;
2985 }
2986
2987 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2988 for (; wm_lp <= 3; wm_lp++)
2989 dirty |= WM_DIRTY_LP(wm_lp);
2990
2991 return dirty;
2992}
2993
Ville Syrjälä8553c182013-12-05 15:51:39 +02002994static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2995 unsigned int dirty)
2996{
Imre Deak820c1982013-12-17 14:46:36 +02002997 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002998 bool changed = false;
2999
3000 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3001 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3002 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3003 changed = true;
3004 }
3005 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3006 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3007 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3008 changed = true;
3009 }
3010 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3011 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3012 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3013 changed = true;
3014 }
3015
3016 /*
3017 * Don't touch WM1S_LP_EN here.
3018 * Doing so could cause underruns.
3019 */
3020
3021 return changed;
3022}
3023
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003024/*
3025 * The spec says we shouldn't write when we don't need, because every write
3026 * causes WMs to be re-evaluated, expending some power.
3027 */
Imre Deak820c1982013-12-17 14:46:36 +02003028static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3029 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003030{
Imre Deak820c1982013-12-17 14:46:36 +02003031 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003032 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003033 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003034
Damien Lespiau055e3932014-08-18 13:49:10 +01003035 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003036 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003037 return;
3038
Ville Syrjälä8553c182013-12-05 15:51:39 +02003039 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003040
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003041 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003042 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003043 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003044 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003045 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003046 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3047
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003048 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003049 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003050 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003051 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003052 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003053 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3054
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003055 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003056 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003057 val = I915_READ(WM_MISC);
3058 if (results->partitioning == INTEL_DDB_PART_1_2)
3059 val &= ~WM_MISC_DATA_PARTITION_5_6;
3060 else
3061 val |= WM_MISC_DATA_PARTITION_5_6;
3062 I915_WRITE(WM_MISC, val);
3063 } else {
3064 val = I915_READ(DISP_ARB_CTL2);
3065 if (results->partitioning == INTEL_DDB_PART_1_2)
3066 val &= ~DISP_DATA_PARTITION_5_6;
3067 else
3068 val |= DISP_DATA_PARTITION_5_6;
3069 I915_WRITE(DISP_ARB_CTL2, val);
3070 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003071 }
3072
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003073 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003074 val = I915_READ(DISP_ARB_CTL);
3075 if (results->enable_fbc_wm)
3076 val &= ~DISP_FBC_WM_DIS;
3077 else
3078 val |= DISP_FBC_WM_DIS;
3079 I915_WRITE(DISP_ARB_CTL, val);
3080 }
3081
Imre Deak954911e2013-12-17 14:46:34 +02003082 if (dirty & WM_DIRTY_LP(1) &&
3083 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3084 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3085
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003086 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003087 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3088 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3089 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3090 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3091 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003092
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003093 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003094 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003095 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003096 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003097 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003098 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003099
3100 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003101}
3102
Matt Ropered4a6a72016-02-23 17:20:13 -08003103bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003104{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003105 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003106
3107 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3108}
3109
Lyude656d1b82016-08-17 15:55:54 -04003110#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003111
Matt Roper024c9042015-09-24 15:53:11 -07003112/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003113 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3114 * so assume we'll always need it in order to avoid underruns.
3115 */
3116static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3117{
3118 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3119
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003120 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003121 return true;
3122
3123 return false;
3124}
3125
Paulo Zanoni56feca92016-09-22 18:00:28 -03003126static bool
3127intel_has_sagv(struct drm_i915_private *dev_priv)
3128{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003129 if (IS_KABYLAKE(dev_priv))
3130 return true;
3131
3132 if (IS_SKYLAKE(dev_priv) &&
3133 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3134 return true;
3135
3136 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003137}
3138
Lyude656d1b82016-08-17 15:55:54 -04003139/*
3140 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3141 * depending on power and performance requirements. The display engine access
3142 * to system memory is blocked during the adjustment time. Because of the
3143 * blocking time, having this enabled can cause full system hangs and/or pipe
3144 * underruns if we don't meet all of the following requirements:
3145 *
3146 * - <= 1 pipe enabled
3147 * - All planes can enable watermarks for latencies >= SAGV engine block time
3148 * - We're not using an interlaced display configuration
3149 */
3150int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003151intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003152{
3153 int ret;
3154
Paulo Zanoni56feca92016-09-22 18:00:28 -03003155 if (!intel_has_sagv(dev_priv))
3156 return 0;
3157
3158 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003159 return 0;
3160
3161 DRM_DEBUG_KMS("Enabling the SAGV\n");
3162 mutex_lock(&dev_priv->rps.hw_lock);
3163
3164 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3165 GEN9_SAGV_ENABLE);
3166
3167 /* We don't need to wait for the SAGV when enabling */
3168 mutex_unlock(&dev_priv->rps.hw_lock);
3169
3170 /*
3171 * Some skl systems, pre-release machines in particular,
3172 * don't actually have an SAGV.
3173 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003174 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003175 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003176 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003177 return 0;
3178 } else if (ret < 0) {
3179 DRM_ERROR("Failed to enable the SAGV\n");
3180 return ret;
3181 }
3182
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003183 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003184 return 0;
3185}
3186
Lyude656d1b82016-08-17 15:55:54 -04003187int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003188intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003189{
Imre Deakb3b8e992016-12-05 18:27:38 +02003190 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003191
Paulo Zanoni56feca92016-09-22 18:00:28 -03003192 if (!intel_has_sagv(dev_priv))
3193 return 0;
3194
3195 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003196 return 0;
3197
3198 DRM_DEBUG_KMS("Disabling the SAGV\n");
3199 mutex_lock(&dev_priv->rps.hw_lock);
3200
3201 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003202 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3203 GEN9_SAGV_DISABLE,
3204 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3205 1);
Lyude656d1b82016-08-17 15:55:54 -04003206 mutex_unlock(&dev_priv->rps.hw_lock);
3207
Lyude656d1b82016-08-17 15:55:54 -04003208 /*
3209 * Some skl systems, pre-release machines in particular,
3210 * don't actually have an SAGV.
3211 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003212 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003213 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003214 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003215 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003216 } else if (ret < 0) {
3217 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3218 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003219 }
3220
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003221 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003222 return 0;
3223}
3224
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003225bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003226{
3227 struct drm_device *dev = state->dev;
3228 struct drm_i915_private *dev_priv = to_i915(dev);
3229 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003230 struct intel_crtc *crtc;
3231 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003232 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003233 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003234 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003235
Paulo Zanoni56feca92016-09-22 18:00:28 -03003236 if (!intel_has_sagv(dev_priv))
3237 return false;
3238
Lyude656d1b82016-08-17 15:55:54 -04003239 /*
3240 * SKL workaround: bspec recommends we disable the SAGV when we have
3241 * more then one pipe enabled
3242 *
3243 * If there are no active CRTCs, no additional checks need be performed
3244 */
3245 if (hweight32(intel_state->active_crtcs) == 0)
3246 return true;
3247 else if (hweight32(intel_state->active_crtcs) > 1)
3248 return false;
3249
3250 /* Since we're now guaranteed to only have one active CRTC... */
3251 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003252 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003253 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003254
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003255 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003256 return false;
3257
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003258 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003259 struct skl_plane_wm *wm =
3260 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003261
Lyude656d1b82016-08-17 15:55:54 -04003262 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003263 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003264 continue;
3265
3266 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003267 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003268 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003269 { }
3270
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003271 latency = dev_priv->wm.skl_latency[level];
3272
3273 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003274 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003275 I915_FORMAT_MOD_X_TILED)
3276 latency += 15;
3277
Lyude656d1b82016-08-17 15:55:54 -04003278 /*
3279 * If any of the planes on this pipe don't enable wm levels
3280 * that incur memory latencies higher then 30µs we can't enable
3281 * the SAGV
3282 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003283 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003284 return false;
3285 }
3286
3287 return true;
3288}
3289
Damien Lespiaub9cec072014-11-04 17:06:43 +00003290static void
3291skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003292 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003293 struct skl_ddb_entry *alloc, /* out */
3294 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003295{
Matt Roperc107acf2016-05-12 07:06:01 -07003296 struct drm_atomic_state *state = cstate->base.state;
3297 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3298 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003299 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003300 unsigned int pipe_size, ddb_size;
3301 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003302
Matt Ropera6d3460e2016-05-12 07:06:04 -07003303 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003304 alloc->start = 0;
3305 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003306 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003307 return;
3308 }
3309
Matt Ropera6d3460e2016-05-12 07:06:04 -07003310 if (intel_state->active_pipe_changes)
3311 *num_active = hweight32(intel_state->active_crtcs);
3312 else
3313 *num_active = hweight32(dev_priv->active_crtcs);
3314
Deepak M6f3fff62016-09-15 15:01:10 +05303315 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3316 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003317
3318 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3319
Matt Roperc107acf2016-05-12 07:06:01 -07003320 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003321 * If the state doesn't change the active CRTC's, then there's
3322 * no need to recalculate; the existing pipe allocation limits
3323 * should remain unchanged. Note that we're safe from racing
3324 * commits since any racing commit that changes the active CRTC
3325 * list would need to grab _all_ crtc locks, including the one
3326 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003327 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003328 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003329 /*
3330 * alloc may be cleared by clear_intel_crtc_state,
3331 * copy from old state to be sure
3332 */
3333 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003334 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003335 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003336
3337 nth_active_pipe = hweight32(intel_state->active_crtcs &
3338 (drm_crtc_mask(for_crtc) - 1));
3339 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3340 alloc->start = nth_active_pipe * ddb_size / *num_active;
3341 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003342}
3343
Matt Roperc107acf2016-05-12 07:06:01 -07003344static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003345{
Matt Roperc107acf2016-05-12 07:06:01 -07003346 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003347 return 32;
3348
3349 return 8;
3350}
3351
Damien Lespiaua269c582014-11-04 17:06:49 +00003352static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3353{
3354 entry->start = reg & 0x3ff;
3355 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003356 if (entry->end)
3357 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003358}
3359
Damien Lespiau08db6652014-11-04 17:06:52 +00003360void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3361 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003362{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003363 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003364
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003365 memset(ddb, 0, sizeof(*ddb));
3366
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003367 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003368 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003369 enum plane_id plane_id;
3370 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003371
3372 power_domain = POWER_DOMAIN_PIPE(pipe);
3373 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003374 continue;
3375
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003376 for_each_plane_id_on_crtc(crtc, plane_id) {
3377 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003378
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003379 if (plane_id != PLANE_CURSOR)
3380 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3381 else
3382 val = I915_READ(CUR_BUF_CFG(pipe));
3383
3384 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3385 }
Imre Deak4d800032016-02-17 16:31:29 +02003386
3387 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003388 }
3389}
3390
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003391/*
3392 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3393 * The bspec defines downscale amount as:
3394 *
3395 * """
3396 * Horizontal down scale amount = maximum[1, Horizontal source size /
3397 * Horizontal destination size]
3398 * Vertical down scale amount = maximum[1, Vertical source size /
3399 * Vertical destination size]
3400 * Total down scale amount = Horizontal down scale amount *
3401 * Vertical down scale amount
3402 * """
3403 *
3404 * Return value is provided in 16.16 fixed point form to retain fractional part.
3405 * Caller should take care of dividing & rounding off the value.
3406 */
3407static uint32_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003408skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3409 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003410{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003411 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003412 uint32_t downscale_h, downscale_w;
3413 uint32_t src_w, src_h, dst_w, dst_h;
3414
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003415 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003416 return DRM_PLANE_HELPER_NO_SCALING;
3417
3418 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003419 if (plane->id == PLANE_CURSOR) {
3420 src_w = pstate->base.src_w;
3421 src_h = pstate->base.src_h;
3422 dst_w = pstate->base.crtc_w;
3423 dst_h = pstate->base.crtc_h;
3424 } else {
3425 src_w = drm_rect_width(&pstate->base.src);
3426 src_h = drm_rect_height(&pstate->base.src);
3427 dst_w = drm_rect_width(&pstate->base.dst);
3428 dst_h = drm_rect_height(&pstate->base.dst);
3429 }
3430
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003431 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003432 swap(dst_w, dst_h);
3433
3434 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3435 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3436
3437 /* Provide result in 16.16 fixed point */
3438 return (uint64_t)downscale_w * downscale_h >> 16;
3439}
3440
Damien Lespiaub9cec072014-11-04 17:06:43 +00003441static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003442skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3443 const struct drm_plane_state *pstate,
3444 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003445{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003446 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003447 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003448 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003449 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003450 struct drm_framebuffer *fb;
3451 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003452
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003453 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003454 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003455
3456 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003457 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003458
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003459 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07003460 return 0;
3461 if (y && format != DRM_FORMAT_NV12)
3462 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003463
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003464 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3465 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003466
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003467 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003468 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003469
3470 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003471 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003472 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003473 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003474 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003475 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003476 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003477 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003478 } else {
3479 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003480 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003481 }
3482
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003483 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003484
3485 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003486}
3487
3488/*
3489 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3490 * a 8192x4096@32bpp framebuffer:
3491 * 3 * 4096 * 8192 * 4 < 2^32
3492 */
3493static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003494skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3495 unsigned *plane_data_rate,
3496 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003497{
Matt Roper9c74d822016-05-12 07:05:58 -07003498 struct drm_crtc_state *cstate = &intel_cstate->base;
3499 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003500 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003501 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003502 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003503
3504 if (WARN_ON(!state))
3505 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003506
Matt Ropera1de91e2016-05-12 07:05:57 -07003507 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003508 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003509 enum plane_id plane_id = to_intel_plane(plane)->id;
3510 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003511
Matt Ropera6d3460e2016-05-12 07:06:04 -07003512 /* packed/uv */
3513 rate = skl_plane_relative_data_rate(intel_cstate,
3514 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003515 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003516
3517 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003518
Matt Ropera6d3460e2016-05-12 07:06:04 -07003519 /* y-plane */
3520 rate = skl_plane_relative_data_rate(intel_cstate,
3521 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003522 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003523
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003524 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003525 }
3526
3527 return total_data_rate;
3528}
3529
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003530static uint16_t
3531skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3532 const int y)
3533{
3534 struct drm_framebuffer *fb = pstate->fb;
3535 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3536 uint32_t src_w, src_h;
3537 uint32_t min_scanlines = 8;
3538 uint8_t plane_bpp;
3539
3540 if (WARN_ON(!fb))
3541 return 0;
3542
3543 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003544 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003545 return 0;
3546
3547 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003548 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3549 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003550 return 8;
3551
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003552 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3553 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003554
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003555 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003556 swap(src_w, src_h);
3557
3558 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003559 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003560 src_w /= 2;
3561 src_h /= 2;
3562 }
3563
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003564 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003565 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003566 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003567 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003568
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003569 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003570 switch (plane_bpp) {
3571 case 1:
3572 min_scanlines = 32;
3573 break;
3574 case 2:
3575 min_scanlines = 16;
3576 break;
3577 case 4:
3578 min_scanlines = 8;
3579 break;
3580 case 8:
3581 min_scanlines = 4;
3582 break;
3583 default:
3584 WARN(1, "Unsupported pixel depth %u for rotation",
3585 plane_bpp);
3586 min_scanlines = 32;
3587 }
3588 }
3589
3590 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3591}
3592
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003593static void
3594skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3595 uint16_t *minimum, uint16_t *y_minimum)
3596{
3597 const struct drm_plane_state *pstate;
3598 struct drm_plane *plane;
3599
3600 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003601 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003602
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003603 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003604 continue;
3605
3606 if (!pstate->visible)
3607 continue;
3608
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003609 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3610 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003611 }
3612
3613 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3614}
3615
Matt Roperc107acf2016-05-12 07:06:01 -07003616static int
Matt Roper024c9042015-09-24 15:53:11 -07003617skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003618 struct skl_ddb_allocation *ddb /* out */)
3619{
Matt Roperc107acf2016-05-12 07:06:01 -07003620 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003621 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003622 struct drm_device *dev = crtc->dev;
3623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3624 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003625 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003626 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003627 uint16_t minimum[I915_MAX_PLANES] = {};
3628 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003629 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003630 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003631 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003632 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3633 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003634
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003635 /* Clear the partitioning for disabled planes. */
3636 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3637 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3638
Matt Ropera6d3460e2016-05-12 07:06:04 -07003639 if (WARN_ON(!state))
3640 return 0;
3641
Matt Roperc107acf2016-05-12 07:06:01 -07003642 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003643 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003644 return 0;
3645 }
3646
Matt Ropera6d3460e2016-05-12 07:06:04 -07003647 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003648 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003649 if (alloc_size == 0) {
3650 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003651 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003652 }
3653
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003654 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003655
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003656 /*
3657 * 1. Allocate the mininum required blocks for each active plane
3658 * and allocate the cursor, it doesn't require extra allocation
3659 * proportional to the data rate.
3660 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003661
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003662 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3663 alloc_size -= minimum[plane_id];
3664 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003665 }
3666
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003667 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3668 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3669
Damien Lespiaub9cec072014-11-04 17:06:43 +00003670 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003671 * 2. Distribute the remaining space in proportion to the amount of
3672 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003673 *
3674 * FIXME: we may not allocate every single block here.
3675 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003676 total_data_rate = skl_get_total_relative_data_rate(cstate,
3677 plane_data_rate,
3678 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003679 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003680 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003681
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003682 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003683 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003684 unsigned int data_rate, y_data_rate;
3685 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003686
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003687 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003688 continue;
3689
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003690 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003691
3692 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003693 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003694 * promote the expression to 64 bits to avoid overflowing, the
3695 * result is < available as data_rate / total_data_rate < 1
3696 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003697 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003698 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3699 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003700
Matt Roperc107acf2016-05-12 07:06:01 -07003701 /* Leave disabled planes at (0,0) */
3702 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003703 ddb->plane[pipe][plane_id].start = start;
3704 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003705 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003706
3707 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003708
3709 /*
3710 * allocation for y_plane part of planar format:
3711 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003712 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003713
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003714 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003715 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3716 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003717
Matt Roperc107acf2016-05-12 07:06:01 -07003718 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003719 ddb->y_plane[pipe][plane_id].start = start;
3720 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003721 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003722
Matt Ropera1de91e2016-05-12 07:05:57 -07003723 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003724 }
3725
Matt Roperc107acf2016-05-12 07:06:01 -07003726 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003727}
3728
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003729/*
3730 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003731 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003732 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3733 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3734*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303735static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3736 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003737{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303738 uint32_t wm_intermediate_val;
3739 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003740
3741 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303742 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003743
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303744 wm_intermediate_val = latency * pixel_rate * cpp;
3745 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003746 return ret;
3747}
3748
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303749static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3750 uint32_t pipe_htotal,
3751 uint32_t latency,
3752 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003753{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003754 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303755 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003756
3757 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303758 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003759
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003760 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303761 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3762 pipe_htotal * 1000);
3763 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003764 return ret;
3765}
3766
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003767static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3768 struct intel_plane_state *pstate)
3769{
3770 uint64_t adjusted_pixel_rate;
3771 uint64_t downscale_amount;
3772 uint64_t pixel_rate;
3773
3774 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003775 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003776 return 0;
3777
3778 /*
3779 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3780 * with additional adjustments for plane-specific scaling.
3781 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003782 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003783 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003784
3785 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3786 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3787
3788 return pixel_rate;
3789}
3790
Matt Roper55994c22016-05-12 07:06:08 -07003791static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3792 struct intel_crtc_state *cstate,
3793 struct intel_plane_state *intel_pstate,
3794 uint16_t ddb_allocation,
3795 int level,
3796 uint16_t *out_blocks, /* out */
3797 uint8_t *out_lines, /* out */
3798 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003799{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003800 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Matt Roper33815fa2016-05-12 07:06:05 -07003801 struct drm_plane_state *pstate = &intel_pstate->base;
3802 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003803 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303804 uint_fixed_16_16_t method1, method2;
3805 uint_fixed_16_16_t plane_blocks_per_line;
3806 uint_fixed_16_16_t selected_result;
3807 uint32_t interm_pbpl;
3808 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003809 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003810 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003811 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003812 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303813 uint_fixed_16_16_t y_tile_minimum;
3814 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003815 struct intel_atomic_state *state =
3816 to_intel_atomic_state(cstate->base.state);
3817 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303818 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003819
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003820 if (latency == 0 ||
3821 !intel_wm_plane_visible(cstate, intel_pstate)) {
Matt Roper55994c22016-05-12 07:06:08 -07003822 *enabled = false;
3823 return 0;
3824 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003825
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303826 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3827 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3828 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3829
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303830 /* Display WA #1141: kbl. */
3831 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3832 latency += 4;
3833
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303834 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003835 latency += 15;
3836
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003837 if (plane->id == PLANE_CURSOR) {
3838 width = intel_pstate->base.crtc_w;
3839 height = intel_pstate->base.crtc_h;
3840 } else {
3841 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3842 height = drm_rect_height(&intel_pstate->base.src) >> 16;
3843 }
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003844
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003845 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003846 swap(width, height);
3847
Ville Syrjälä353c8592016-12-14 23:30:57 +02003848 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003849 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3850
Dave Airlie61d0a042016-10-25 16:35:20 +10003851 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003852 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003853 fb->format->cpp[1] :
3854 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003855
3856 switch (cpp) {
3857 case 1:
3858 y_min_scanlines = 16;
3859 break;
3860 case 2:
3861 y_min_scanlines = 8;
3862 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003863 case 4:
3864 y_min_scanlines = 4;
3865 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003866 default:
3867 MISSING_CASE(cpp);
3868 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003869 }
3870 } else {
3871 y_min_scanlines = 4;
3872 }
3873
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003874 if (apply_memory_bw_wa)
3875 y_min_scanlines *= 2;
3876
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003877 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303878 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303879 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3880 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003881 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303882 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303883 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303884 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3885 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303886 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303887 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3888 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003889 }
3890
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003891 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3892 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003893 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003894 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003895 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003896
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303897 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3898 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003899
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303900 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303901 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003902 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003903 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3904 (plane_bytes_per_line / 512 < 1))
3905 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303906 else if ((ddb_allocation /
3907 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3908 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003909 else
3910 selected_result = method1;
3911 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003912
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303913 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3914 res_lines = DIV_ROUND_UP(selected_result.val,
3915 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003916
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003917 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303918 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303919 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003920 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003921 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003922 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003923 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003924 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003925
Matt Roper55994c22016-05-12 07:06:08 -07003926 if (res_blocks >= ddb_allocation || res_lines > 31) {
3927 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003928
3929 /*
3930 * If there are no valid level 0 watermarks, then we can't
3931 * support this display configuration.
3932 */
3933 if (level) {
3934 return 0;
3935 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003936 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003937
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003938 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3939 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3940 plane->base.id, plane->name,
3941 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003942 return -EINVAL;
3943 }
Matt Roper55994c22016-05-12 07:06:08 -07003944 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003945
3946 *out_blocks = res_blocks;
3947 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003948 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003949
Matt Roper55994c22016-05-12 07:06:08 -07003950 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003951}
3952
Matt Roperf4a96752016-05-12 07:06:06 -07003953static int
3954skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3955 struct skl_ddb_allocation *ddb,
3956 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003957 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003958 int level,
3959 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003960{
Matt Roperf4a96752016-05-12 07:06:06 -07003961 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003962 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003963 struct drm_plane *plane = &intel_plane->base;
3964 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003965 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003966 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003967 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003968
3969 if (state)
3970 intel_pstate =
3971 intel_atomic_get_existing_plane_state(state,
3972 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003973
Matt Roperf4a96752016-05-12 07:06:06 -07003974 /*
Lyudea62163e2016-10-04 14:28:20 -04003975 * Note: If we start supporting multiple pending atomic commits against
3976 * the same planes/CRTC's in the future, plane->state will no longer be
3977 * the correct pre-state to use for the calculations here and we'll
3978 * need to change where we get the 'unchanged' plane data from.
3979 *
3980 * For now this is fine because we only allow one queued commit against
3981 * a CRTC. Even if the plane isn't modified by this transaction and we
3982 * don't have a plane lock, we still have the CRTC's lock, so we know
3983 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003984 */
Lyudea62163e2016-10-04 14:28:20 -04003985 if (!intel_pstate)
3986 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003987
Lyudea62163e2016-10-04 14:28:20 -04003988 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003989
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003990 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003991
Lyudea62163e2016-10-04 14:28:20 -04003992 ret = skl_compute_plane_wm(dev_priv,
3993 cstate,
3994 intel_pstate,
3995 ddb_blocks,
3996 level,
3997 &result->plane_res_b,
3998 &result->plane_res_l,
3999 &result->plane_en);
4000 if (ret)
4001 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07004002
4003 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004004}
4005
Damien Lespiau407b50f2014-11-04 17:06:57 +00004006static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004007skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004008{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304009 struct drm_atomic_state *state = cstate->base.state;
4010 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004011 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304012 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004013
Matt Roper024c9042015-09-24 15:53:11 -07004014 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004015 return 0;
4016
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004017 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004018
4019 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03004020 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004021
Mahesh Kumara3a89862016-12-01 21:19:34 +05304022 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
4023 1000, pixel_rate);
4024
4025 /* Display WA #1135: bxt. */
4026 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
4027 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
4028
4029 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004030}
4031
Matt Roper024c9042015-09-24 15:53:11 -07004032static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00004033 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004034{
Matt Roper024c9042015-09-24 15:53:11 -07004035 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004036 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00004037
4038 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04004039 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004040}
4041
Matt Roper55994c22016-05-12 07:06:08 -07004042static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4043 struct skl_ddb_allocation *ddb,
4044 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004045{
Matt Roper024c9042015-09-24 15:53:11 -07004046 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004047 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04004048 struct intel_plane *intel_plane;
4049 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004050 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004051 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004052
Lyudea62163e2016-10-04 14:28:20 -04004053 /*
4054 * We'll only calculate watermarks for planes that are actually
4055 * enabled, so make sure all other planes are set as disabled.
4056 */
4057 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4058
4059 for_each_intel_plane_mask(&dev_priv->drm,
4060 intel_plane,
4061 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004062 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04004063
4064 for (level = 0; level <= max_level; level++) {
4065 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
4066 intel_plane, level,
4067 &wm->wm[level]);
4068 if (ret)
4069 return ret;
4070 }
4071 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004072 }
Matt Roper024c9042015-09-24 15:53:11 -07004073 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004074
Matt Roper55994c22016-05-12 07:06:08 -07004075 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004076}
4077
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004078static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4079 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004080 const struct skl_ddb_entry *entry)
4081{
4082 if (entry->end)
4083 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4084 else
4085 I915_WRITE(reg, 0);
4086}
4087
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004088static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4089 i915_reg_t reg,
4090 const struct skl_wm_level *level)
4091{
4092 uint32_t val = 0;
4093
4094 if (level->plane_en) {
4095 val |= PLANE_WM_EN;
4096 val |= level->plane_res_b;
4097 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4098 }
4099
4100 I915_WRITE(reg, val);
4101}
4102
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004103static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4104 const struct skl_plane_wm *wm,
4105 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004106 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004107{
4108 struct drm_crtc *crtc = &intel_crtc->base;
4109 struct drm_device *dev = crtc->dev;
4110 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004111 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004112 enum pipe pipe = intel_crtc->pipe;
4113
4114 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004115 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004116 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004117 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004118 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004119 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004120
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004121 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4122 &ddb->plane[pipe][plane_id]);
4123 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4124 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004125}
4126
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004127static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4128 const struct skl_plane_wm *wm,
4129 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004130{
4131 struct drm_crtc *crtc = &intel_crtc->base;
4132 struct drm_device *dev = crtc->dev;
4133 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004134 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004135 enum pipe pipe = intel_crtc->pipe;
4136
4137 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004138 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4139 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004140 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004141 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004142
4143 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004144 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004145}
4146
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004147bool skl_wm_level_equals(const struct skl_wm_level *l1,
4148 const struct skl_wm_level *l2)
4149{
4150 if (l1->plane_en != l2->plane_en)
4151 return false;
4152
4153 /* If both planes aren't enabled, the rest shouldn't matter */
4154 if (!l1->plane_en)
4155 return true;
4156
4157 return (l1->plane_res_l == l2->plane_res_l &&
4158 l1->plane_res_b == l2->plane_res_b);
4159}
4160
Lyude27082492016-08-24 07:48:10 +02004161static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4162 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004163{
Lyude27082492016-08-24 07:48:10 +02004164 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004165}
4166
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004167bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4168 const struct skl_ddb_entry *ddb,
4169 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004170{
Lyudece0ba282016-09-15 10:46:35 -04004171 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004172
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004173 for (i = 0; i < I915_MAX_PIPES; i++)
4174 if (i != ignore && entries[i] &&
4175 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02004176 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004177
Lyude27082492016-08-24 07:48:10 +02004178 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004179}
4180
Matt Roper55994c22016-05-12 07:06:08 -07004181static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004182 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004183 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004184 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004185 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004186{
Matt Roperf4a96752016-05-12 07:06:06 -07004187 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004188 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004189
Matt Roper55994c22016-05-12 07:06:08 -07004190 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4191 if (ret)
4192 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004193
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004194 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004195 *changed = false;
4196 else
4197 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004198
Matt Roper55994c22016-05-12 07:06:08 -07004199 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004200}
4201
Matt Roper9b613022016-06-27 16:42:44 -07004202static uint32_t
4203pipes_modified(struct drm_atomic_state *state)
4204{
4205 struct drm_crtc *crtc;
4206 struct drm_crtc_state *cstate;
4207 uint32_t i, ret = 0;
4208
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004209 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004210 ret |= drm_crtc_mask(crtc);
4211
4212 return ret;
4213}
4214
Jani Nikulabb7791b2016-10-04 12:29:17 +03004215static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004216skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4217{
4218 struct drm_atomic_state *state = cstate->base.state;
4219 struct drm_device *dev = state->dev;
4220 struct drm_crtc *crtc = cstate->base.crtc;
4221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4222 struct drm_i915_private *dev_priv = to_i915(dev);
4223 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4224 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4225 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4226 struct drm_plane_state *plane_state;
4227 struct drm_plane *plane;
4228 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004229
4230 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4231
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004232 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004233 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004234
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004235 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4236 &new_ddb->plane[pipe][plane_id]) &&
4237 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4238 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004239 continue;
4240
4241 plane_state = drm_atomic_get_plane_state(state, plane);
4242 if (IS_ERR(plane_state))
4243 return PTR_ERR(plane_state);
4244 }
4245
4246 return 0;
4247}
4248
Matt Roper98d39492016-05-12 07:06:03 -07004249static int
4250skl_compute_ddb(struct drm_atomic_state *state)
4251{
4252 struct drm_device *dev = state->dev;
4253 struct drm_i915_private *dev_priv = to_i915(dev);
4254 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4255 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004256 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004257 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004258 int ret;
4259
4260 /*
4261 * If this is our first atomic update following hardware readout,
4262 * we can't trust the DDB that the BIOS programmed for us. Let's
4263 * pretend that all pipes switched active status so that we'll
4264 * ensure a full DDB recompute.
4265 */
Matt Roper1b54a882016-06-17 13:42:18 -07004266 if (dev_priv->wm.distrust_bios_wm) {
4267 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4268 state->acquire_ctx);
4269 if (ret)
4270 return ret;
4271
Matt Roper98d39492016-05-12 07:06:03 -07004272 intel_state->active_pipe_changes = ~0;
4273
Matt Roper1b54a882016-06-17 13:42:18 -07004274 /*
4275 * We usually only initialize intel_state->active_crtcs if we
4276 * we're doing a modeset; make sure this field is always
4277 * initialized during the sanitization process that happens
4278 * on the first commit too.
4279 */
4280 if (!intel_state->modeset)
4281 intel_state->active_crtcs = dev_priv->active_crtcs;
4282 }
4283
Matt Roper98d39492016-05-12 07:06:03 -07004284 /*
4285 * If the modeset changes which CRTC's are active, we need to
4286 * recompute the DDB allocation for *all* active pipes, even
4287 * those that weren't otherwise being modified in any way by this
4288 * atomic commit. Due to the shrinking of the per-pipe allocations
4289 * when new active CRTC's are added, it's possible for a pipe that
4290 * we were already using and aren't changing at all here to suddenly
4291 * become invalid if its DDB needs exceeds its new allocation.
4292 *
4293 * Note that if we wind up doing a full DDB recompute, we can't let
4294 * any other display updates race with this transaction, so we need
4295 * to grab the lock on *all* CRTC's.
4296 */
Matt Roper734fa012016-05-12 15:11:40 -07004297 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004298 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004299 intel_state->wm_results.dirty_pipes = ~0;
4300 }
Matt Roper98d39492016-05-12 07:06:03 -07004301
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004302 /*
4303 * We're not recomputing for the pipes not included in the commit, so
4304 * make sure we start with the current state.
4305 */
4306 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4307
Matt Roper98d39492016-05-12 07:06:03 -07004308 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4309 struct intel_crtc_state *cstate;
4310
4311 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4312 if (IS_ERR(cstate))
4313 return PTR_ERR(cstate);
4314
Matt Roper734fa012016-05-12 15:11:40 -07004315 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004316 if (ret)
4317 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004318
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004319 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004320 if (ret)
4321 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004322 }
4323
4324 return 0;
4325}
4326
Matt Roper2722efb2016-08-17 15:55:55 -04004327static void
4328skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4329 struct skl_wm_values *src,
4330 enum pipe pipe)
4331{
Matt Roper2722efb2016-08-17 15:55:55 -04004332 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4333 sizeof(dst->ddb.y_plane[pipe]));
4334 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4335 sizeof(dst->ddb.plane[pipe]));
4336}
4337
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004338static void
4339skl_print_wm_changes(const struct drm_atomic_state *state)
4340{
4341 const struct drm_device *dev = state->dev;
4342 const struct drm_i915_private *dev_priv = to_i915(dev);
4343 const struct intel_atomic_state *intel_state =
4344 to_intel_atomic_state(state);
4345 const struct drm_crtc *crtc;
4346 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004347 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004348 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4349 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004350 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004351
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004352 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004353 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4354 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004355
Maarten Lankhorst75704982016-11-01 12:04:10 +01004356 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004357 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004358 const struct skl_ddb_entry *old, *new;
4359
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004360 old = &old_ddb->plane[pipe][plane_id];
4361 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004362
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004363 if (skl_ddb_entry_equal(old, new))
4364 continue;
4365
Maarten Lankhorst75704982016-11-01 12:04:10 +01004366 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4367 intel_plane->base.base.id,
4368 intel_plane->base.name,
4369 old->start, old->end,
4370 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004371 }
4372 }
4373}
4374
Matt Roper98d39492016-05-12 07:06:03 -07004375static int
4376skl_compute_wm(struct drm_atomic_state *state)
4377{
4378 struct drm_crtc *crtc;
4379 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004380 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4381 struct skl_wm_values *results = &intel_state->wm_results;
4382 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004383 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004384 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004385
4386 /*
4387 * If this transaction isn't actually touching any CRTC's, don't
4388 * bother with watermark calculation. Note that if we pass this
4389 * test, we're guaranteed to hold at least one CRTC state mutex,
4390 * which means we can safely use values like dev_priv->active_crtcs
4391 * since any racing commits that want to update them would need to
4392 * hold _all_ CRTC state mutexes.
4393 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004394 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07004395 changed = true;
4396 if (!changed)
4397 return 0;
4398
Matt Roper734fa012016-05-12 15:11:40 -07004399 /* Clear all dirty flags */
4400 results->dirty_pipes = 0;
4401
Matt Roper98d39492016-05-12 07:06:03 -07004402 ret = skl_compute_ddb(state);
4403 if (ret)
4404 return ret;
4405
Matt Roper734fa012016-05-12 15:11:40 -07004406 /*
4407 * Calculate WM's for all pipes that are part of this transaction.
4408 * Note that the DDB allocation above may have added more CRTC's that
4409 * weren't otherwise being modified (and set bits in dirty_pipes) if
4410 * pipe allocations had to change.
4411 *
4412 * FIXME: Now that we're doing this in the atomic check phase, we
4413 * should allow skl_update_pipe_wm() to return failure in cases where
4414 * no suitable watermark values can be found.
4415 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004416 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004417 struct intel_crtc_state *intel_cstate =
4418 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004419 const struct skl_pipe_wm *old_pipe_wm =
4420 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004421
4422 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004423 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4424 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004425 if (ret)
4426 return ret;
4427
4428 if (changed)
4429 results->dirty_pipes |= drm_crtc_mask(crtc);
4430
4431 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4432 /* This pipe's WM's did not change */
4433 continue;
4434
4435 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004436 }
4437
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004438 skl_print_wm_changes(state);
4439
Matt Roper98d39492016-05-12 07:06:03 -07004440 return 0;
4441}
4442
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004443static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4444 struct intel_crtc_state *cstate)
4445{
4446 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4447 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4448 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004449 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004450 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004451 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004452
4453 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4454 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004455
4456 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004457
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004458 for_each_plane_id_on_crtc(crtc, plane_id) {
4459 if (plane_id != PLANE_CURSOR)
4460 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4461 ddb, plane_id);
4462 else
4463 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4464 ddb);
4465 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004466}
4467
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004468static void skl_initial_wm(struct intel_atomic_state *state,
4469 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004470{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004471 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004472 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004473 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004474 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004475 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004476 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004477
Ville Syrjälä432081b2016-10-31 22:37:03 +02004478 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004479 return;
4480
Matt Roper734fa012016-05-12 15:11:40 -07004481 mutex_lock(&dev_priv->wm.wm_mutex);
4482
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004483 if (cstate->base.active_changed)
4484 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004485
4486 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004487
4488 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004489}
4490
Ville Syrjäläd8905652016-01-14 14:53:35 +02004491static void ilk_compute_wm_config(struct drm_device *dev,
4492 struct intel_wm_config *config)
4493{
4494 struct intel_crtc *crtc;
4495
4496 /* Compute the currently _active_ config */
4497 for_each_intel_crtc(dev, crtc) {
4498 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4499
4500 if (!wm->pipe_enabled)
4501 continue;
4502
4503 config->sprites_enabled |= wm->sprites_enabled;
4504 config->sprites_scaled |= wm->sprites_scaled;
4505 config->num_pipes_active++;
4506 }
4507}
4508
Matt Ropered4a6a72016-02-23 17:20:13 -08004509static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004510{
Chris Wilson91c8a322016-07-05 10:40:23 +01004511 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004512 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004513 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004514 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004515 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004516 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004517
Ville Syrjäläd8905652016-01-14 14:53:35 +02004518 ilk_compute_wm_config(dev, &config);
4519
4520 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4521 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004522
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004523 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004524 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004525 config.num_pipes_active == 1 && config.sprites_enabled) {
4526 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4527 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004528
Imre Deak820c1982013-12-17 14:46:36 +02004529 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004530 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004531 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004532 }
4533
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004534 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004535 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004536
Imre Deak820c1982013-12-17 14:46:36 +02004537 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004538
Imre Deak820c1982013-12-17 14:46:36 +02004539 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004540}
4541
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004542static void ilk_initial_watermarks(struct intel_atomic_state *state,
4543 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004544{
Matt Ropered4a6a72016-02-23 17:20:13 -08004545 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4546 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004547
Matt Ropered4a6a72016-02-23 17:20:13 -08004548 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004549 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004550 ilk_program_watermarks(dev_priv);
4551 mutex_unlock(&dev_priv->wm.wm_mutex);
4552}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004553
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004554static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4555 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004556{
4557 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4558 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4559
4560 mutex_lock(&dev_priv->wm.wm_mutex);
4561 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004562 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004563 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004564 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004565 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004566}
4567
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004568static inline void skl_wm_level_from_reg_val(uint32_t val,
4569 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004570{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004571 level->plane_en = val & PLANE_WM_EN;
4572 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4573 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4574 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004575}
4576
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004577void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4578 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004579{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004580 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004582 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004583 int level, max_level;
4584 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004585 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004586
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004587 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004588
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004589 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4590 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004591
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004592 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004593 if (plane_id != PLANE_CURSOR)
4594 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004595 else
4596 val = I915_READ(CUR_WM(pipe, level));
4597
4598 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4599 }
4600
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004601 if (plane_id != PLANE_CURSOR)
4602 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004603 else
4604 val = I915_READ(CUR_WM_TRANS(pipe));
4605
4606 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4607 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004608
Matt Roper3ef00282015-03-09 10:19:24 -07004609 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004610 return;
4611
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004612 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004613}
4614
4615void skl_wm_get_hw_state(struct drm_device *dev)
4616{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004617 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004618 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004619 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004620 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004621 struct intel_crtc *intel_crtc;
4622 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004623
Damien Lespiaua269c582014-11-04 17:06:49 +00004624 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004625 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4626 intel_crtc = to_intel_crtc(crtc);
4627 cstate = to_intel_crtc_state(crtc->state);
4628
4629 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4630
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004631 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004632 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004633 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004634
Matt Roper279e99d2016-05-12 07:06:02 -07004635 if (dev_priv->active_crtcs) {
4636 /* Fully recompute DDB on first atomic commit */
4637 dev_priv->wm.distrust_bios_wm = true;
4638 } else {
4639 /* Easy/common case; just sanitize DDB now if everything off */
4640 memset(ddb, 0, sizeof(*ddb));
4641 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004642}
4643
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004644static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4645{
4646 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004647 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004648 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004650 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004651 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004652 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004653 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004654 [PIPE_A] = WM0_PIPEA_ILK,
4655 [PIPE_B] = WM0_PIPEB_ILK,
4656 [PIPE_C] = WM0_PIPEC_IVB,
4657 };
4658
4659 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004660 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004661 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004662
Ville Syrjälä15606532016-05-13 17:55:17 +03004663 memset(active, 0, sizeof(*active));
4664
Matt Roper3ef00282015-03-09 10:19:24 -07004665 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004666
4667 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004668 u32 tmp = hw->wm_pipe[pipe];
4669
4670 /*
4671 * For active pipes LP0 watermark is marked as
4672 * enabled, and LP1+ watermaks as disabled since
4673 * we can't really reverse compute them in case
4674 * multiple pipes are active.
4675 */
4676 active->wm[0].enable = true;
4677 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4678 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4679 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4680 active->linetime = hw->wm_linetime[pipe];
4681 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004682 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004683
4684 /*
4685 * For inactive pipes, all watermark levels
4686 * should be marked as enabled but zeroed,
4687 * which is what we'd compute them to.
4688 */
4689 for (level = 0; level <= max_level; level++)
4690 active->wm[level].enable = true;
4691 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004692
4693 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004694}
4695
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004696#define _FW_WM(value, plane) \
4697 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4698#define _FW_WM_VLV(value, plane) \
4699 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4700
4701static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4702 struct vlv_wm_values *wm)
4703{
4704 enum pipe pipe;
4705 uint32_t tmp;
4706
4707 for_each_pipe(dev_priv, pipe) {
4708 tmp = I915_READ(VLV_DDL(pipe));
4709
Ville Syrjälä1b313892016-11-28 19:37:08 +02004710 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004711 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004712 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004713 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004714 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004715 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004716 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004717 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4718 }
4719
4720 tmp = I915_READ(DSPFW1);
4721 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004722 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4723 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4724 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004725
4726 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004727 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4728 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4729 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004730
4731 tmp = I915_READ(DSPFW3);
4732 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4733
4734 if (IS_CHERRYVIEW(dev_priv)) {
4735 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004736 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4737 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004738
4739 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004740 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4741 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004742
4743 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004744 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4745 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004746
4747 tmp = I915_READ(DSPHOWM);
4748 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004749 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4750 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4751 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4752 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4753 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4754 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4755 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4756 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4757 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004758 } else {
4759 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004760 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4761 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004762
4763 tmp = I915_READ(DSPHOWM);
4764 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004765 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4766 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4767 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4768 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4769 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4770 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004771 }
4772}
4773
4774#undef _FW_WM
4775#undef _FW_WM_VLV
4776
4777void vlv_wm_get_hw_state(struct drm_device *dev)
4778{
4779 struct drm_i915_private *dev_priv = to_i915(dev);
4780 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02004781 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004782 u32 val;
4783
4784 vlv_read_wm_values(dev_priv, wm);
4785
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004786 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4787 wm->level = VLV_WM_LEVEL_PM2;
4788
4789 if (IS_CHERRYVIEW(dev_priv)) {
4790 mutex_lock(&dev_priv->rps.hw_lock);
4791
4792 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4793 if (val & DSP_MAXFIFO_PM5_ENABLE)
4794 wm->level = VLV_WM_LEVEL_PM5;
4795
Ville Syrjälä58590c12015-09-08 21:05:12 +03004796 /*
4797 * If DDR DVFS is disabled in the BIOS, Punit
4798 * will never ack the request. So if that happens
4799 * assume we don't have to enable/disable DDR DVFS
4800 * dynamically. To test that just set the REQ_ACK
4801 * bit to poke the Punit, but don't change the
4802 * HIGH/LOW bits so that we don't actually change
4803 * the current state.
4804 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004805 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004806 val |= FORCE_DDR_FREQ_REQ_ACK;
4807 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4808
4809 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4810 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4811 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4812 "assuming DDR DVFS is disabled\n");
4813 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4814 } else {
4815 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4816 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4817 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4818 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004819
4820 mutex_unlock(&dev_priv->rps.hw_lock);
4821 }
4822
Ville Syrjäläff32c542017-03-02 19:14:57 +02004823 for_each_intel_crtc(dev, crtc) {
4824 struct intel_crtc_state *crtc_state =
4825 to_intel_crtc_state(crtc->base.state);
4826 struct vlv_wm_state *active = &crtc->wm.active.vlv;
4827 const struct vlv_fifo_state *fifo_state =
4828 &crtc_state->wm.vlv.fifo_state;
4829 enum pipe pipe = crtc->pipe;
4830 enum plane_id plane_id;
4831 int level;
4832
4833 vlv_get_fifo_size(crtc_state);
4834
4835 active->num_levels = wm->level + 1;
4836 active->cxsr = wm->cxsr;
4837
Ville Syrjäläff32c542017-03-02 19:14:57 +02004838 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03004839 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02004840 &crtc_state->wm.vlv.raw[level];
4841
4842 active->sr[level].plane = wm->sr.plane;
4843 active->sr[level].cursor = wm->sr.cursor;
4844
4845 for_each_plane_id_on_crtc(crtc, plane_id) {
4846 active->wm[level].plane[plane_id] =
4847 wm->pipe[pipe].plane[plane_id];
4848
4849 raw->plane[plane_id] =
4850 vlv_invert_wm_value(active->wm[level].plane[plane_id],
4851 fifo_state->plane[plane_id]);
4852 }
4853 }
4854
4855 for_each_plane_id_on_crtc(crtc, plane_id)
4856 vlv_raw_plane_wm_set(crtc_state, level,
4857 plane_id, USHRT_MAX);
4858 vlv_invalidate_wms(crtc, active, level);
4859
4860 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02004861 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02004862
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004863 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004864 pipe_name(pipe),
4865 wm->pipe[pipe].plane[PLANE_PRIMARY],
4866 wm->pipe[pipe].plane[PLANE_CURSOR],
4867 wm->pipe[pipe].plane[PLANE_SPRITE0],
4868 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02004869 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004870
4871 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4872 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4873}
4874
Ville Syrjälä602ae832017-03-02 19:15:02 +02004875void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
4876{
4877 struct intel_plane *plane;
4878 struct intel_crtc *crtc;
4879
4880 mutex_lock(&dev_priv->wm.wm_mutex);
4881
4882 for_each_intel_plane(&dev_priv->drm, plane) {
4883 struct intel_crtc *crtc =
4884 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
4885 struct intel_crtc_state *crtc_state =
4886 to_intel_crtc_state(crtc->base.state);
4887 struct intel_plane_state *plane_state =
4888 to_intel_plane_state(plane->base.state);
4889 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
4890 const struct vlv_fifo_state *fifo_state =
4891 &crtc_state->wm.vlv.fifo_state;
4892 enum plane_id plane_id = plane->id;
4893 int level;
4894
4895 if (plane_state->base.visible)
4896 continue;
4897
4898 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03004899 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02004900 &crtc_state->wm.vlv.raw[level];
4901
4902 raw->plane[plane_id] = 0;
4903
4904 wm_state->wm[level].plane[plane_id] =
4905 vlv_invert_wm_value(raw->plane[plane_id],
4906 fifo_state->plane[plane_id]);
4907 }
4908 }
4909
4910 for_each_intel_crtc(&dev_priv->drm, crtc) {
4911 struct intel_crtc_state *crtc_state =
4912 to_intel_crtc_state(crtc->base.state);
4913
4914 crtc_state->wm.vlv.intermediate =
4915 crtc_state->wm.vlv.optimal;
4916 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
4917 }
4918
4919 vlv_program_watermarks(dev_priv);
4920
4921 mutex_unlock(&dev_priv->wm.wm_mutex);
4922}
4923
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004924void ilk_wm_get_hw_state(struct drm_device *dev)
4925{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004926 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004927 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004928 struct drm_crtc *crtc;
4929
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004930 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004931 ilk_pipe_wm_get_hw_state(crtc);
4932
4933 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4934 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4935 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4936
4937 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004938 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004939 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4940 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4941 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004942
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004943 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004944 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4945 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004946 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004947 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4948 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004949
4950 hw->enable_fbc_wm =
4951 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4952}
4953
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004954/**
4955 * intel_update_watermarks - update FIFO watermark values based on current modes
4956 *
4957 * Calculate watermark values for the various WM regs based on current mode
4958 * and plane configuration.
4959 *
4960 * There are several cases to deal with here:
4961 * - normal (i.e. non-self-refresh)
4962 * - self-refresh (SR) mode
4963 * - lines are large relative to FIFO size (buffer can hold up to 2)
4964 * - lines are small relative to FIFO size (buffer can hold more than 2
4965 * lines), so need to account for TLB latency
4966 *
4967 * The normal calculation is:
4968 * watermark = dotclock * bytes per pixel * latency
4969 * where latency is platform & configuration dependent (we assume pessimal
4970 * values here).
4971 *
4972 * The SR calculation is:
4973 * watermark = (trunc(latency/line time)+1) * surface width *
4974 * bytes per pixel
4975 * where
4976 * line time = htotal / dotclock
4977 * surface width = hdisplay for normal plane and 64 for cursor
4978 * and latency is assumed to be high, as above.
4979 *
4980 * The final value programmed to the register should always be rounded up,
4981 * and include an extra 2 entries to account for clock crossings.
4982 *
4983 * We don't use the sprite, so we can ignore that. And on Crestline we have
4984 * to set the non-SR watermarks to 8.
4985 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004986void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004987{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004988 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004989
4990 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004991 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004992}
4993
Jani Nikulae2828912016-01-18 09:19:47 +02004994/*
Daniel Vetter92703882012-08-09 16:46:01 +02004995 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004996 */
4997DEFINE_SPINLOCK(mchdev_lock);
4998
4999/* Global for IPS driver to get at the current i915 device. Protected by
5000 * mchdev_lock. */
5001static struct drm_i915_private *i915_mch_dev;
5002
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005003bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005004{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005005 u16 rgvswctl;
5006
Chris Wilson67520412017-03-02 13:28:01 +00005007 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02005008
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005009 rgvswctl = I915_READ16(MEMSWCTL);
5010 if (rgvswctl & MEMCTL_CMD_STS) {
5011 DRM_DEBUG("gpu busy, RCS change rejected\n");
5012 return false; /* still busy with another command */
5013 }
5014
5015 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5016 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5017 I915_WRITE16(MEMSWCTL, rgvswctl);
5018 POSTING_READ16(MEMSWCTL);
5019
5020 rgvswctl |= MEMCTL_CMD_STS;
5021 I915_WRITE16(MEMSWCTL, rgvswctl);
5022
5023 return true;
5024}
5025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005026static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005027{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005028 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005029 u8 fmax, fmin, fstart, vstart;
5030
Daniel Vetter92703882012-08-09 16:46:01 +02005031 spin_lock_irq(&mchdev_lock);
5032
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005033 rgvmodectl = I915_READ(MEMMODECTL);
5034
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005035 /* Enable temp reporting */
5036 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5037 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5038
5039 /* 100ms RC evaluation intervals */
5040 I915_WRITE(RCUPEI, 100000);
5041 I915_WRITE(RCDNEI, 100000);
5042
5043 /* Set max/min thresholds to 90ms and 80ms respectively */
5044 I915_WRITE(RCBMAXAVG, 90000);
5045 I915_WRITE(RCBMINAVG, 80000);
5046
5047 I915_WRITE(MEMIHYST, 1);
5048
5049 /* Set up min, max, and cur for interrupt handling */
5050 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5051 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5052 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5053 MEMMODE_FSTART_SHIFT;
5054
Ville Syrjälä616847e2015-09-18 20:03:19 +03005055 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005056 PXVFREQ_PX_SHIFT;
5057
Daniel Vetter20e4d402012-08-08 23:35:39 +02005058 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5059 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005060
Daniel Vetter20e4d402012-08-08 23:35:39 +02005061 dev_priv->ips.max_delay = fstart;
5062 dev_priv->ips.min_delay = fmin;
5063 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005064
5065 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5066 fmax, fmin, fstart);
5067
5068 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5069
5070 /*
5071 * Interrupts will be enabled in ironlake_irq_postinstall
5072 */
5073
5074 I915_WRITE(VIDSTART, vstart);
5075 POSTING_READ(VIDSTART);
5076
5077 rgvmodectl |= MEMMODE_SWMODE_EN;
5078 I915_WRITE(MEMMODECTL, rgvmodectl);
5079
Daniel Vetter92703882012-08-09 16:46:01 +02005080 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005081 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005082 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005083
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005084 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005085
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005086 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5087 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005088 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005089 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005090 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005091
5092 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005093}
5094
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005095static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005096{
Daniel Vetter92703882012-08-09 16:46:01 +02005097 u16 rgvswctl;
5098
5099 spin_lock_irq(&mchdev_lock);
5100
5101 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005102
5103 /* Ack interrupts, disable EFC interrupt */
5104 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5105 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5106 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5107 I915_WRITE(DEIIR, DE_PCU_EVENT);
5108 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5109
5110 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005111 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005112 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005113 rgvswctl |= MEMCTL_CMD_STS;
5114 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005115 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005116
Daniel Vetter92703882012-08-09 16:46:01 +02005117 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005118}
5119
Daniel Vetteracbe9472012-07-26 11:50:05 +02005120/* There's a funny hw issue where the hw returns all 0 when reading from
5121 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5122 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5123 * all limits and the gpu stuck at whatever frequency it is at atm).
5124 */
Akash Goel74ef1172015-03-06 11:07:19 +05305125static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005126{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005127 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005128
Daniel Vetter20b46e52012-07-26 11:16:14 +02005129 /* Only set the down limit when we've reached the lowest level to avoid
5130 * getting more interrupts, otherwise leave this clear. This prevents a
5131 * race in the hw when coming out of rc6: There's a tiny window where
5132 * the hw runs at the minimal clock before selecting the desired
5133 * frequency, if the down threshold expires in that window we will not
5134 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03005135 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05305136 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5137 if (val <= dev_priv->rps.min_freq_softlimit)
5138 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5139 } else {
5140 limits = dev_priv->rps.max_freq_softlimit << 24;
5141 if (val <= dev_priv->rps.min_freq_softlimit)
5142 limits |= dev_priv->rps.min_freq_softlimit << 16;
5143 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02005144
5145 return limits;
5146}
5147
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005148static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5149{
5150 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05305151 u32 threshold_up = 0, threshold_down = 0; /* in % */
5152 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005153
5154 new_power = dev_priv->rps.power;
5155 switch (dev_priv->rps.power) {
5156 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005157 if (val > dev_priv->rps.efficient_freq + 1 &&
5158 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005159 new_power = BETWEEN;
5160 break;
5161
5162 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01005163 if (val <= dev_priv->rps.efficient_freq &&
5164 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005165 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01005166 else if (val >= dev_priv->rps.rp0_freq &&
5167 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005168 new_power = HIGH_POWER;
5169 break;
5170
5171 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005172 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5173 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005174 new_power = BETWEEN;
5175 break;
5176 }
5177 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005178 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005179 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00005180 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005181 new_power = HIGH_POWER;
5182 if (new_power == dev_priv->rps.power)
5183 return;
5184
5185 /* Note the units here are not exactly 1us, but 1280ns. */
5186 switch (new_power) {
5187 case LOW_POWER:
5188 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05305189 ei_up = 16000;
5190 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005191
5192 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305193 ei_down = 32000;
5194 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005195 break;
5196
5197 case BETWEEN:
5198 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05305199 ei_up = 13000;
5200 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005201
5202 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305203 ei_down = 32000;
5204 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005205 break;
5206
5207 case HIGH_POWER:
5208 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05305209 ei_up = 10000;
5210 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005211
5212 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305213 ei_down = 32000;
5214 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005215 break;
5216 }
5217
Mika Kuoppala6067a272017-02-15 15:52:59 +02005218 /* When byt can survive without system hang with dynamic
5219 * sw freq adjustments, this restriction can be lifted.
5220 */
5221 if (IS_VALLEYVIEW(dev_priv))
5222 goto skip_hw_write;
5223
Akash Goel8a586432015-03-06 11:07:18 +05305224 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005225 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05305226 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005227 GT_INTERVAL_FROM_US(dev_priv,
5228 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305229
5230 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005231 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05305232 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005233 GT_INTERVAL_FROM_US(dev_priv,
5234 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305235
Chris Wilsona72b5622016-07-02 15:35:59 +01005236 I915_WRITE(GEN6_RP_CONTROL,
5237 GEN6_RP_MEDIA_TURBO |
5238 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5239 GEN6_RP_MEDIA_IS_GFX |
5240 GEN6_RP_ENABLE |
5241 GEN6_RP_UP_BUSY_AVG |
5242 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05305243
Mika Kuoppala6067a272017-02-15 15:52:59 +02005244skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005245 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01005246 dev_priv->rps.up_threshold = threshold_up;
5247 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005248 dev_priv->rps.last_adj = 0;
5249}
5250
Chris Wilson2876ce72014-03-28 08:03:34 +00005251static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5252{
5253 u32 mask = 0;
5254
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005255 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00005256 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005257 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005258 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005259 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005260
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005261 mask &= dev_priv->pm_rps_events;
5262
Imre Deak59d02a12014-12-19 19:33:26 +02005263 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005264}
5265
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005266/* gen6_set_rps is called to update the frequency request, but should also be
5267 * called when the range (min_delay and max_delay) is modified so that we can
5268 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005269static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005270{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005271 /* min/max delay may still have been modified so be sure to
5272 * write the limits value.
5273 */
5274 if (val != dev_priv->rps.cur_freq) {
5275 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005276
Chris Wilsondc979972016-05-10 14:10:04 +01005277 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05305278 I915_WRITE(GEN6_RPNSWREQ,
5279 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005280 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005281 I915_WRITE(GEN6_RPNSWREQ,
5282 HSW_FREQUENCY(val));
5283 else
5284 I915_WRITE(GEN6_RPNSWREQ,
5285 GEN6_FREQUENCY(val) |
5286 GEN6_OFFSET(0) |
5287 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005288 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005289
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005290 /* Make sure we continue to get interrupts
5291 * until we hit the minimum or maximum frequencies.
5292 */
Akash Goel74ef1172015-03-06 11:07:19 +05305293 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00005294 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005295
Ben Widawskyb39fb292014-03-19 18:31:11 -07005296 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02005297 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005298
5299 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005300}
5301
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005302static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005303{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005304 int err;
5305
Chris Wilsondc979972016-05-10 14:10:04 +01005306 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005307 "Odd GPU freq value\n"))
5308 val &= ~1;
5309
Deepak Scd25dd52015-07-10 18:31:40 +05305310 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5311
Chris Wilson8fb55192015-04-07 16:20:28 +01005312 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005313 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5314 if (err)
5315 return err;
5316
Chris Wilsondb4c5e02017-02-10 15:03:46 +00005317 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005318 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005319
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005320 dev_priv->rps.cur_freq = val;
5321 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005322
5323 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005324}
5325
Deepak Sa7f6e232015-05-09 18:04:44 +05305326/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305327 *
5328 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305329 * 1. Forcewake Media well.
5330 * 2. Request idle freq.
5331 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305332*/
5333static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5334{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005335 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005336 int err;
Deepak S5549d252014-06-28 11:26:11 +05305337
Chris Wilsonaed242f2015-03-18 09:48:21 +00005338 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305339 return;
5340
Chris Wilsonc9efef72017-01-02 15:28:45 +00005341 /* The punit delays the write of the frequency and voltage until it
5342 * determines the GPU is awake. During normal usage we don't want to
5343 * waste power changing the frequency if the GPU is sleeping (rc6).
5344 * However, the GPU and driver is now idle and we do not want to delay
5345 * switching to minimum voltage (reducing power whilst idle) as we do
5346 * not expect to be woken in the near future and so must flush the
5347 * change by waking the device.
5348 *
5349 * We choose to take the media powerwell (either would do to trick the
5350 * punit into committing the voltage change) as that takes a lot less
5351 * power than the render powerwell.
5352 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305353 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005354 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305355 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005356
5357 if (err)
5358 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305359}
5360
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005361void gen6_rps_busy(struct drm_i915_private *dev_priv)
5362{
5363 mutex_lock(&dev_priv->rps.hw_lock);
5364 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005365 u8 freq;
5366
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005367 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005368 gen6_rps_reset_ei(dev_priv);
5369 I915_WRITE(GEN6_PMINTRMSK,
5370 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005371
Chris Wilsonc33d2472016-07-04 08:08:36 +01005372 gen6_enable_rps_interrupts(dev_priv);
5373
Chris Wilsonbd648182017-02-10 15:03:48 +00005374 /* Use the user's desired frequency as a guide, but for better
5375 * performance, jump directly to RPe as our starting frequency.
5376 */
5377 freq = max(dev_priv->rps.cur_freq,
5378 dev_priv->rps.efficient_freq);
5379
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005380 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005381 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005382 dev_priv->rps.min_freq_softlimit,
5383 dev_priv->rps.max_freq_softlimit)))
5384 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005385 }
5386 mutex_unlock(&dev_priv->rps.hw_lock);
5387}
5388
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005389void gen6_rps_idle(struct drm_i915_private *dev_priv)
5390{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005391 /* Flush our bottom-half so that it does not race with us
5392 * setting the idle frequency and so that it is bounded by
5393 * our rpm wakeref. And then disable the interrupts to stop any
5394 * futher RPS reclocking whilst we are asleep.
5395 */
5396 gen6_disable_rps_interrupts(dev_priv);
5397
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005398 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005399 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005400 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305401 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005402 else
Chris Wilsondc979972016-05-10 14:10:04 +01005403 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005404 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005405 I915_WRITE(GEN6_PMINTRMSK,
5406 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005407 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005408 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005409
Chris Wilson8d3afd72015-05-21 21:01:47 +01005410 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005411 while (!list_empty(&dev_priv->rps.clients))
5412 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005413 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005414}
5415
Chris Wilson1854d5c2015-04-07 16:20:32 +01005416void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005417 struct intel_rps_client *rps,
5418 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005419{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005420 /* This is intentionally racy! We peek at the state here, then
5421 * validate inside the RPS worker.
5422 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005423 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005424 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005425 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005426 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005427
Chris Wilsone61b9952015-04-27 13:41:24 +01005428 /* Force a RPS boost (and don't count it against the client) if
5429 * the GPU is severely congested.
5430 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005431 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005432 rps = NULL;
5433
Chris Wilson8d3afd72015-05-21 21:01:47 +01005434 spin_lock(&dev_priv->rps.client_lock);
5435 if (rps == NULL || list_empty(&rps->link)) {
5436 spin_lock_irq(&dev_priv->irq_lock);
5437 if (dev_priv->rps.interrupts_enabled) {
5438 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005439 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005440 }
5441 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005442
Chris Wilson2e1b8732015-04-27 13:41:22 +01005443 if (rps != NULL) {
5444 list_add(&rps->link, &dev_priv->rps.clients);
5445 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005446 } else
5447 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005448 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005449 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005450}
5451
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005452int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005453{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005454 int err;
5455
Chris Wilsoncfd1c482017-02-20 09:47:07 +00005456 lockdep_assert_held(&dev_priv->rps.hw_lock);
5457 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5458 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5459
Chris Wilson76e4e4b2017-02-20 09:47:08 +00005460 if (!dev_priv->rps.enabled) {
5461 dev_priv->rps.cur_freq = val;
5462 return 0;
5463 }
5464
Chris Wilsondc979972016-05-10 14:10:04 +01005465 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005466 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005467 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005468 err = gen6_set_rps(dev_priv, val);
5469
5470 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005471}
5472
Chris Wilsondc979972016-05-10 14:10:04 +01005473static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005474{
Zhe Wang20e49362014-11-04 17:07:05 +00005475 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005476 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005477}
5478
Chris Wilsondc979972016-05-10 14:10:04 +01005479static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305480{
Akash Goel2030d682016-04-23 00:05:45 +05305481 I915_WRITE(GEN6_RP_CONTROL, 0);
5482}
5483
Chris Wilsondc979972016-05-10 14:10:04 +01005484static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005485{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005486 I915_WRITE(GEN6_RC_CONTROL, 0);
5487 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305488 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005489}
5490
Chris Wilsondc979972016-05-10 14:10:04 +01005491static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305492{
Deepak S38807742014-05-23 21:00:15 +05305493 I915_WRITE(GEN6_RC_CONTROL, 0);
5494}
5495
Chris Wilsondc979972016-05-10 14:10:04 +01005496static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005497{
Deepak S98a2e5f2014-08-18 10:35:27 -07005498 /* we're doing forcewake before Disabling RC6,
5499 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005500 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005501
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005502 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005503
Mika Kuoppala59bad942015-01-16 11:34:40 +02005504 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005505}
5506
Chris Wilsondc979972016-05-10 14:10:04 +01005507static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005508{
Chris Wilsondc979972016-05-10 14:10:04 +01005509 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005510 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5511 mode = GEN6_RC_CTL_RC6_ENABLE;
5512 else
5513 mode = 0;
5514 }
Chris Wilsondc979972016-05-10 14:10:04 +01005515 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005516 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5517 "RC6 %s RC6p %s RC6pp %s\n",
5518 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5519 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5520 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005521
5522 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005523 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5524 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005525}
5526
Chris Wilsondc979972016-05-10 14:10:04 +01005527static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305528{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005529 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305530 bool enable_rc6 = true;
5531 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005532 u32 rc_ctl;
5533 int rc_sw_target;
5534
5535 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5536 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5537 RC_SW_TARGET_STATE_SHIFT;
5538 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5539 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5540 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5541 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5542 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305543
5544 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005545 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305546 enable_rc6 = false;
5547 }
5548
5549 /*
5550 * The exact context size is not known for BXT, so assume a page size
5551 * for this check.
5552 */
5553 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005554 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5555 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5556 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005557 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305558 enable_rc6 = false;
5559 }
5560
5561 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5562 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5563 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5564 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005565 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305566 enable_rc6 = false;
5567 }
5568
Imre Deakfc619842016-06-29 19:13:55 +03005569 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5570 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5571 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5572 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5573 enable_rc6 = false;
5574 }
5575
5576 if (!I915_READ(GEN6_GFXPAUSE)) {
5577 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5578 enable_rc6 = false;
5579 }
5580
5581 if (!I915_READ(GEN8_MISC_CTRL0)) {
5582 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305583 enable_rc6 = false;
5584 }
5585
5586 return enable_rc6;
5587}
5588
Chris Wilsondc979972016-05-10 14:10:04 +01005589int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005590{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005591 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005592 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005593 return 0;
5594
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305595 if (!enable_rc6)
5596 return 0;
5597
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005598 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305599 DRM_INFO("RC6 disabled by BIOS\n");
5600 return 0;
5601 }
5602
Daniel Vetter456470e2012-08-08 23:35:40 +02005603 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005604 if (enable_rc6 >= 0) {
5605 int mask;
5606
Chris Wilsondc979972016-05-10 14:10:04 +01005607 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005608 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5609 INTEL_RC6pp_ENABLE;
5610 else
5611 mask = INTEL_RC6_ENABLE;
5612
5613 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005614 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5615 "(requested %d, valid %d)\n",
5616 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005617
5618 return enable_rc6 & mask;
5619 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005620
Chris Wilsondc979972016-05-10 14:10:04 +01005621 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005622 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005623
5624 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005625}
5626
Chris Wilsondc979972016-05-10 14:10:04 +01005627static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005628{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005629 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005630
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005631 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005632 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005633 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005634 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5635 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5636 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5637 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005638 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005639 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5640 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5641 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5642 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005643 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005644 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005645
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005646 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005647 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005648 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005649 u32 ddcc_status = 0;
5650
5651 if (sandybridge_pcode_read(dev_priv,
5652 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5653 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005654 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005655 clamp_t(u8,
5656 ((ddcc_status >> 8) & 0xff),
5657 dev_priv->rps.min_freq,
5658 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005659 }
5660
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005661 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305662 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005663 * the natural hardware unit for SKL
5664 */
Akash Goelc5e06882015-06-29 14:50:19 +05305665 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5666 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5667 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5668 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5669 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5670 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005671}
5672
Chris Wilson3a45b052016-07-13 09:10:32 +01005673static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005674 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01005675{
5676 u8 freq = dev_priv->rps.cur_freq;
5677
5678 /* force a reset */
5679 dev_priv->rps.power = -1;
5680 dev_priv->rps.cur_freq = -1;
5681
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005682 if (set(dev_priv, freq))
5683 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01005684}
5685
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005686/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005687static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005688{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005689 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5690
Akash Goel0beb0592015-03-06 11:07:20 +05305691 /* Program defaults and thresholds for RPS*/
5692 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5693 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005694
Akash Goel0beb0592015-03-06 11:07:20 +05305695 /* 1 second timeout*/
5696 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5697 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5698
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005699 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005700
Akash Goel0beb0592015-03-06 11:07:20 +05305701 /* Leaning on the below call to gen6_set_rps to program/setup the
5702 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5703 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005704 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005705
5706 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5707}
5708
Chris Wilsondc979972016-05-10 14:10:04 +01005709static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005710{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005711 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305712 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005713 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005714
5715 /* 1a: Software RC state - RC0 */
5716 I915_WRITE(GEN6_RC_STATE, 0);
5717
5718 /* 1b: Get forcewake during program sequence. Although the driver
5719 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005720 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005721
5722 /* 2a: Disable RC states. */
5723 I915_WRITE(GEN6_RC_CONTROL, 0);
5724
5725 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305726
5727 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005728 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305729 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5730 else
5731 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005732 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5733 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305734 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005735 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305736
Dave Gordon1a3d1892016-05-13 15:36:30 +01005737 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305738 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5739
Zhe Wang20e49362014-11-04 17:07:05 +00005740 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005741
Zhe Wang38c23522015-01-20 12:23:04 +00005742 /* 2c: Program Coarse Power Gating Policies. */
5743 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5744 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5745
Zhe Wang20e49362014-11-04 17:07:05 +00005746 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005747 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005748 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005749 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00005750 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5751 I915_WRITE(GEN6_RC_CONTROL,
5752 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00005753
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305754 /*
5755 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305756 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305757 */
Chris Wilsondc979972016-05-10 14:10:04 +01005758 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305759 I915_WRITE(GEN9_PG_ENABLE, 0);
5760 else
5761 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5762 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005763
Mika Kuoppala59bad942015-01-16 11:34:40 +02005764 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005765}
5766
Chris Wilsondc979972016-05-10 14:10:04 +01005767static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005768{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005769 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305770 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005771 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005772
5773 /* 1a: Software RC state - RC0 */
5774 I915_WRITE(GEN6_RC_STATE, 0);
5775
5776 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5777 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005778 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005779
5780 /* 2a: Disable RC states. */
5781 I915_WRITE(GEN6_RC_CONTROL, 0);
5782
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005783 /* 2b: Program RC6 thresholds.*/
5784 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5785 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5786 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305787 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005788 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005789 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005790 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005791 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5792 else
5793 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005794
5795 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005796 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005797 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005798 intel_print_rc6_info(dev_priv, rc6_mask);
5799 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005800 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5801 GEN7_RC_CTL_TO_MODE |
5802 rc6_mask);
5803 else
5804 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5805 GEN6_RC_CTL_EI_MODE(1) |
5806 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005807
5808 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005809 I915_WRITE(GEN6_RPNSWREQ,
5810 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5811 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5812 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005813 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5814 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005815
Daniel Vetter7526ed72014-09-29 15:07:19 +02005816 /* Docs recommend 900MHz, and 300 MHz respectively */
5817 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5818 dev_priv->rps.max_freq_softlimit << 24 |
5819 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005820
Daniel Vetter7526ed72014-09-29 15:07:19 +02005821 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5822 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5823 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5824 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005825
Daniel Vetter7526ed72014-09-29 15:07:19 +02005826 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005827
5828 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005829 I915_WRITE(GEN6_RP_CONTROL,
5830 GEN6_RP_MEDIA_TURBO |
5831 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5832 GEN6_RP_MEDIA_IS_GFX |
5833 GEN6_RP_ENABLE |
5834 GEN6_RP_UP_BUSY_AVG |
5835 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005836
Daniel Vetter7526ed72014-09-29 15:07:19 +02005837 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005838
Chris Wilson3a45b052016-07-13 09:10:32 +01005839 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005840
Mika Kuoppala59bad942015-01-16 11:34:40 +02005841 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005842}
5843
Chris Wilsondc979972016-05-10 14:10:04 +01005844static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005845{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005846 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305847 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005848 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005849 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005850 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005851 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005852
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005853 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005854
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005855 /* Here begins a magic sequence of register writes to enable
5856 * auto-downclocking.
5857 *
5858 * Perhaps there might be some value in exposing these to
5859 * userspace...
5860 */
5861 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005862
5863 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005864 gtfifodbg = I915_READ(GTFIFODBG);
5865 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005866 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5867 I915_WRITE(GTFIFODBG, gtfifodbg);
5868 }
5869
Mika Kuoppala59bad942015-01-16 11:34:40 +02005870 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005871
5872 /* disable the counters and set deterministic thresholds */
5873 I915_WRITE(GEN6_RC_CONTROL, 0);
5874
5875 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5876 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5877 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5878 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5879 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5880
Akash Goel3b3f1652016-10-13 22:44:48 +05305881 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005882 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005883
5884 I915_WRITE(GEN6_RC_SLEEP, 0);
5885 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005886 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005887 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5888 else
5889 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005890 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005891 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5892
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005893 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005894 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005895 if (rc6_mode & INTEL_RC6_ENABLE)
5896 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5897
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005898 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005899 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005900 if (rc6_mode & INTEL_RC6p_ENABLE)
5901 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005902
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005903 if (rc6_mode & INTEL_RC6pp_ENABLE)
5904 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5905 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005906
Chris Wilsondc979972016-05-10 14:10:04 +01005907 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005908
5909 I915_WRITE(GEN6_RC_CONTROL,
5910 rc6_mask |
5911 GEN6_RC_CTL_EI_MODE(1) |
5912 GEN6_RC_CTL_HW_ENABLE);
5913
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005914 /* Power down if completely idle for over 50ms */
5915 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005916 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005917
Chris Wilson3a45b052016-07-13 09:10:32 +01005918 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005919
Ben Widawsky31643d52012-09-26 10:34:01 -07005920 rc6vids = 0;
5921 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005922 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005923 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005924 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005925 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5926 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5927 rc6vids &= 0xffff00;
5928 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5929 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5930 if (ret)
5931 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5932 }
5933
Mika Kuoppala59bad942015-01-16 11:34:40 +02005934 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005935}
5936
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005937static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005938{
5939 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005940 unsigned int gpu_freq;
5941 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305942 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005943 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005944 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005945
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005946 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005947
Ben Widawskyeda79642013-10-07 17:15:48 -03005948 policy = cpufreq_cpu_get(0);
5949 if (policy) {
5950 max_ia_freq = policy->cpuinfo.max_freq;
5951 cpufreq_cpu_put(policy);
5952 } else {
5953 /*
5954 * Default to measured freq if none found, PCU will ensure we
5955 * don't go over
5956 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005957 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005958 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005959
5960 /* Convert from kHz to MHz */
5961 max_ia_freq /= 1000;
5962
Ben Widawsky153b4b952013-10-22 22:05:09 -07005963 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005964 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5965 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005966
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005967 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305968 /* Convert GT frequency to 50 HZ units */
5969 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5970 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5971 } else {
5972 min_gpu_freq = dev_priv->rps.min_freq;
5973 max_gpu_freq = dev_priv->rps.max_freq;
5974 }
5975
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005976 /*
5977 * For each potential GPU frequency, load a ring frequency we'd like
5978 * to use for memory access. We do this by specifying the IA frequency
5979 * the PCU should use as a reference to determine the ring frequency.
5980 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305981 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5982 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005983 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005984
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005985 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305986 /*
5987 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5988 * No floor required for ring frequency on SKL.
5989 */
5990 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005991 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005992 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5993 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005994 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005995 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005996 ring_freq = max(min_ring_freq, ring_freq);
5997 /* leave ia_freq as the default, chosen by cpufreq */
5998 } else {
5999 /* On older processors, there is no separate ring
6000 * clock domain, so in order to boost the bandwidth
6001 * of the ring, we need to upclock the CPU (ia_freq).
6002 *
6003 * For GPU frequencies less than 750MHz,
6004 * just use the lowest ring freq.
6005 */
6006 if (gpu_freq < min_freq)
6007 ia_freq = 800;
6008 else
6009 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6010 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6011 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006012
Ben Widawsky42c05262012-09-26 10:34:00 -07006013 sandybridge_pcode_write(dev_priv,
6014 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006015 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6016 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6017 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006018 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006019}
6020
Ville Syrjälä03af2042014-06-28 02:03:53 +03006021static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306022{
6023 u32 val, rp0;
6024
Jani Nikula5b5929c2015-10-07 11:17:46 +03006025 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306026
Imre Deak43b67992016-08-31 19:13:02 +03006027 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006028 case 8:
6029 /* (2 * 4) config */
6030 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6031 break;
6032 case 12:
6033 /* (2 * 6) config */
6034 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6035 break;
6036 case 16:
6037 /* (2 * 8) config */
6038 default:
6039 /* Setting (2 * 8) Min RP0 for any other combination */
6040 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6041 break;
Deepak S095acd52015-01-17 11:05:59 +05306042 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03006043
6044 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6045
Deepak S2b6b3a02014-05-27 15:59:30 +05306046 return rp0;
6047}
6048
6049static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6050{
6051 u32 val, rpe;
6052
6053 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6054 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6055
6056 return rpe;
6057}
6058
Deepak S7707df42014-07-12 18:46:14 +05306059static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6060{
6061 u32 val, rp1;
6062
Jani Nikula5b5929c2015-10-07 11:17:46 +03006063 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6064 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6065
Deepak S7707df42014-07-12 18:46:14 +05306066 return rp1;
6067}
6068
Deepak S96676fe2016-08-12 18:46:41 +05306069static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6070{
6071 u32 val, rpn;
6072
6073 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6074 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6075 FB_GFX_FREQ_FUSE_MASK);
6076
6077 return rpn;
6078}
6079
Deepak Sf8f2b002014-07-10 13:16:21 +05306080static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6081{
6082 u32 val, rp1;
6083
6084 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6085
6086 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6087
6088 return rp1;
6089}
6090
Ville Syrjälä03af2042014-06-28 02:03:53 +03006091static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006092{
6093 u32 val, rp0;
6094
Jani Nikula64936252013-05-22 15:36:20 +03006095 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006096
6097 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6098 /* Clamp to max */
6099 rp0 = min_t(u32, rp0, 0xea);
6100
6101 return rp0;
6102}
6103
6104static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6105{
6106 u32 val, rpe;
6107
Jani Nikula64936252013-05-22 15:36:20 +03006108 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006109 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006110 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006111 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6112
6113 return rpe;
6114}
6115
Ville Syrjälä03af2042014-06-28 02:03:53 +03006116static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006117{
Imre Deak36146032014-12-04 18:39:35 +02006118 u32 val;
6119
6120 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6121 /*
6122 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6123 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6124 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6125 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6126 * to make sure it matches what Punit accepts.
6127 */
6128 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006129}
6130
Imre Deakae484342014-03-31 15:10:44 +03006131/* Check that the pctx buffer wasn't move under us. */
6132static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6133{
6134 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6135
6136 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6137 dev_priv->vlv_pctx->stolen->start);
6138}
6139
Deepak S38807742014-05-23 21:00:15 +05306140
6141/* Check that the pcbr address is not empty. */
6142static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6143{
6144 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6145
6146 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6147}
6148
Chris Wilsondc979972016-05-10 14:10:04 +01006149static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306150{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006152 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05306153 u32 pcbr;
6154 int pctx_size = 32*1024;
6155
Deepak S38807742014-05-23 21:00:15 +05306156 pcbr = I915_READ(VLV_PCBR);
6157 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006158 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05306159 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006160 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05306161
6162 pctx_paddr = (paddr & (~4095));
6163 I915_WRITE(VLV_PCBR, pctx_paddr);
6164 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006165
6166 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05306167}
6168
Chris Wilsondc979972016-05-10 14:10:04 +01006169static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006170{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006171 struct drm_i915_gem_object *pctx;
6172 unsigned long pctx_paddr;
6173 u32 pcbr;
6174 int pctx_size = 24*1024;
6175
6176 pcbr = I915_READ(VLV_PCBR);
6177 if (pcbr) {
6178 /* BIOS set it up already, grab the pre-alloc'd space */
6179 int pcbr_offset;
6180
6181 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006182 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006183 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02006184 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006185 pctx_size);
6186 goto out;
6187 }
6188
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006189 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6190
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006191 /*
6192 * From the Gunit register HAS:
6193 * The Gfx driver is expected to program this register and ensure
6194 * proper allocation within Gfx stolen memory. For example, this
6195 * register should be programmed such than the PCBR range does not
6196 * overlap with other ranges, such as the frame buffer, protected
6197 * memory, or any other relevant ranges.
6198 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006199 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006200 if (!pctx) {
6201 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00006202 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006203 }
6204
6205 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6206 I915_WRITE(VLV_PCBR, pctx_paddr);
6207
6208out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006209 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006210 dev_priv->vlv_pctx = pctx;
6211}
6212
Chris Wilsondc979972016-05-10 14:10:04 +01006213static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006214{
Imre Deakae484342014-03-31 15:10:44 +03006215 if (WARN_ON(!dev_priv->vlv_pctx))
6216 return;
6217
Chris Wilsonf0cd5182016-10-28 13:58:43 +01006218 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03006219 dev_priv->vlv_pctx = NULL;
6220}
6221
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006222static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6223{
6224 dev_priv->rps.gpll_ref_freq =
6225 vlv_get_cck_clock(dev_priv, "GPLL ref",
6226 CCK_GPLL_CLOCK_CONTROL,
6227 dev_priv->czclk_freq);
6228
6229 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6230 dev_priv->rps.gpll_ref_freq);
6231}
6232
Chris Wilsondc979972016-05-10 14:10:04 +01006233static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006234{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006235 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03006236
Chris Wilsondc979972016-05-10 14:10:04 +01006237 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006238
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006239 vlv_init_gpll_ref_freq(dev_priv);
6240
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006241 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6242 switch ((val >> 6) & 3) {
6243 case 0:
6244 case 1:
6245 dev_priv->mem_freq = 800;
6246 break;
6247 case 2:
6248 dev_priv->mem_freq = 1066;
6249 break;
6250 case 3:
6251 dev_priv->mem_freq = 1333;
6252 break;
6253 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006254 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006255
Imre Deak4e805192014-04-14 20:24:41 +03006256 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6257 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6258 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006259 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006260 dev_priv->rps.max_freq);
6261
6262 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6263 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006264 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006265 dev_priv->rps.efficient_freq);
6266
Deepak Sf8f2b002014-07-10 13:16:21 +05306267 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6268 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006269 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306270 dev_priv->rps.rp1_freq);
6271
Imre Deak4e805192014-04-14 20:24:41 +03006272 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6273 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006274 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006275 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006276}
6277
Chris Wilsondc979972016-05-10 14:10:04 +01006278static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306279{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006280 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306281
Chris Wilsondc979972016-05-10 14:10:04 +01006282 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306283
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006284 vlv_init_gpll_ref_freq(dev_priv);
6285
Ville Syrjäläa5805162015-05-26 20:42:30 +03006286 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006287 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006288 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006289
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006290 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006291 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006292 dev_priv->mem_freq = 2000;
6293 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006294 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006295 dev_priv->mem_freq = 1600;
6296 break;
6297 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006298 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006299
Deepak S2b6b3a02014-05-27 15:59:30 +05306300 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6301 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6302 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006303 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306304 dev_priv->rps.max_freq);
6305
6306 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6307 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006308 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306309 dev_priv->rps.efficient_freq);
6310
Deepak S7707df42014-07-12 18:46:14 +05306311 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6312 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006313 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05306314 dev_priv->rps.rp1_freq);
6315
Deepak S96676fe2016-08-12 18:46:41 +05306316 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306317 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006318 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306319 dev_priv->rps.min_freq);
6320
Ville Syrjälä1c147622014-08-18 14:42:43 +03006321 WARN_ONCE((dev_priv->rps.max_freq |
6322 dev_priv->rps.efficient_freq |
6323 dev_priv->rps.rp1_freq |
6324 dev_priv->rps.min_freq) & 1,
6325 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05306326}
6327
Chris Wilsondc979972016-05-10 14:10:04 +01006328static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006329{
Chris Wilsondc979972016-05-10 14:10:04 +01006330 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006331}
6332
Chris Wilsondc979972016-05-10 14:10:04 +01006333static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306334{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006335 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306336 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306337 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306338
6339 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6340
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006341 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6342 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306343 if (gtfifodbg) {
6344 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6345 gtfifodbg);
6346 I915_WRITE(GTFIFODBG, gtfifodbg);
6347 }
6348
6349 cherryview_check_pctx(dev_priv);
6350
6351 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6352 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006353 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306354
Ville Syrjälä160614a2015-01-19 13:50:47 +02006355 /* Disable RC states. */
6356 I915_WRITE(GEN6_RC_CONTROL, 0);
6357
Deepak S38807742014-05-23 21:00:15 +05306358 /* 2a: Program RC6 thresholds.*/
6359 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6360 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6361 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6362
Akash Goel3b3f1652016-10-13 22:44:48 +05306363 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006364 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306365 I915_WRITE(GEN6_RC_SLEEP, 0);
6366
Deepak Sf4f71c72015-03-28 15:23:35 +05306367 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6368 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306369
6370 /* allows RC6 residency counter to work */
6371 I915_WRITE(VLV_COUNTER_CONTROL,
6372 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6373 VLV_MEDIA_RC6_COUNT_EN |
6374 VLV_RENDER_RC6_COUNT_EN));
6375
6376 /* For now we assume BIOS is allocating and populating the PCBR */
6377 pcbr = I915_READ(VLV_PCBR);
6378
Deepak S38807742014-05-23 21:00:15 +05306379 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006380 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6381 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006382 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306383
6384 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6385
Deepak S2b6b3a02014-05-27 15:59:30 +05306386 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006387 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306388 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6389 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6390 I915_WRITE(GEN6_RP_UP_EI, 66000);
6391 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6392
6393 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6394
6395 /* 5: Enable RPS */
6396 I915_WRITE(GEN6_RP_CONTROL,
6397 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006398 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306399 GEN6_RP_ENABLE |
6400 GEN6_RP_UP_BUSY_AVG |
6401 GEN6_RP_DOWN_IDLE_AVG);
6402
Deepak S3ef62342015-04-29 08:36:24 +05306403 /* Setting Fixed Bias */
6404 val = VLV_OVERRIDE_EN |
6405 VLV_SOC_TDP_EN |
6406 CHV_BIAS_CPU_50_SOC_50;
6407 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6408
Deepak S2b6b3a02014-05-27 15:59:30 +05306409 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6410
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006411 /* RPS code assumes GPLL is used */
6412 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6413
Jani Nikula742f4912015-09-03 11:16:09 +03006414 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306415 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6416
Chris Wilson3a45b052016-07-13 09:10:32 +01006417 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306418
Mika Kuoppala59bad942015-01-16 11:34:40 +02006419 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306420}
6421
Chris Wilsondc979972016-05-10 14:10:04 +01006422static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006423{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006424 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306425 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006426 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006427
6428 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6429
Imre Deakae484342014-03-31 15:10:44 +03006430 valleyview_check_pctx(dev_priv);
6431
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006432 gtfifodbg = I915_READ(GTFIFODBG);
6433 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006434 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6435 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006436 I915_WRITE(GTFIFODBG, gtfifodbg);
6437 }
6438
Deepak Sc8d9a592013-11-23 14:55:42 +05306439 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006440 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006441
Ville Syrjälä160614a2015-01-19 13:50:47 +02006442 /* Disable RC states. */
6443 I915_WRITE(GEN6_RC_CONTROL, 0);
6444
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006445 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006446 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6447 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6448 I915_WRITE(GEN6_RP_UP_EI, 66000);
6449 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6450
6451 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6452
6453 I915_WRITE(GEN6_RP_CONTROL,
6454 GEN6_RP_MEDIA_TURBO |
6455 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6456 GEN6_RP_MEDIA_IS_GFX |
6457 GEN6_RP_ENABLE |
6458 GEN6_RP_UP_BUSY_AVG |
6459 GEN6_RP_DOWN_IDLE_CONT);
6460
6461 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6462 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6463 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6464
Akash Goel3b3f1652016-10-13 22:44:48 +05306465 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006466 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006467
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006468 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006469
6470 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006471 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02006472 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6473 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04006474 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006475 VLV_MEDIA_RC6_COUNT_EN |
6476 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006477
Chris Wilsondc979972016-05-10 14:10:04 +01006478 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006479 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006480
Chris Wilsondc979972016-05-10 14:10:04 +01006481 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006482
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006483 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006484
Deepak S3ef62342015-04-29 08:36:24 +05306485 /* Setting Fixed Bias */
6486 val = VLV_OVERRIDE_EN |
6487 VLV_SOC_TDP_EN |
6488 VLV_BIAS_CPU_125_SOC_875;
6489 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6490
Jani Nikula64936252013-05-22 15:36:20 +03006491 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006492
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006493 /* RPS code assumes GPLL is used */
6494 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6495
Jani Nikula742f4912015-09-03 11:16:09 +03006496 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006497 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6498
Chris Wilson3a45b052016-07-13 09:10:32 +01006499 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006500
Mika Kuoppala59bad942015-01-16 11:34:40 +02006501 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006502}
6503
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006504static unsigned long intel_pxfreq(u32 vidfreq)
6505{
6506 unsigned long freq;
6507 int div = (vidfreq & 0x3f0000) >> 16;
6508 int post = (vidfreq & 0x3000) >> 12;
6509 int pre = (vidfreq & 0x7);
6510
6511 if (!pre)
6512 return 0;
6513
6514 freq = ((div * 133333) / ((1<<post) * pre));
6515
6516 return freq;
6517}
6518
Daniel Vettereb48eb02012-04-26 23:28:12 +02006519static const struct cparams {
6520 u16 i;
6521 u16 t;
6522 u16 m;
6523 u16 c;
6524} cparams[] = {
6525 { 1, 1333, 301, 28664 },
6526 { 1, 1066, 294, 24460 },
6527 { 1, 800, 294, 25192 },
6528 { 0, 1333, 276, 27605 },
6529 { 0, 1066, 276, 27605 },
6530 { 0, 800, 231, 23784 },
6531};
6532
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006533static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006534{
6535 u64 total_count, diff, ret;
6536 u32 count1, count2, count3, m = 0, c = 0;
6537 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6538 int i;
6539
Chris Wilson67520412017-03-02 13:28:01 +00006540 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006541
Daniel Vetter20e4d402012-08-08 23:35:39 +02006542 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006543
6544 /* Prevent division-by-zero if we are asking too fast.
6545 * Also, we don't get interesting results if we are polling
6546 * faster than once in 10ms, so just return the saved value
6547 * in such cases.
6548 */
6549 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006550 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006551
6552 count1 = I915_READ(DMIEC);
6553 count2 = I915_READ(DDREC);
6554 count3 = I915_READ(CSIEC);
6555
6556 total_count = count1 + count2 + count3;
6557
6558 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006559 if (total_count < dev_priv->ips.last_count1) {
6560 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006561 diff += total_count;
6562 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006563 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006564 }
6565
6566 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006567 if (cparams[i].i == dev_priv->ips.c_m &&
6568 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006569 m = cparams[i].m;
6570 c = cparams[i].c;
6571 break;
6572 }
6573 }
6574
6575 diff = div_u64(diff, diff1);
6576 ret = ((m * diff) + c);
6577 ret = div_u64(ret, 10);
6578
Daniel Vetter20e4d402012-08-08 23:35:39 +02006579 dev_priv->ips.last_count1 = total_count;
6580 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006581
Daniel Vetter20e4d402012-08-08 23:35:39 +02006582 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006583
6584 return ret;
6585}
6586
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006587unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6588{
6589 unsigned long val;
6590
Chris Wilsondc979972016-05-10 14:10:04 +01006591 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006592 return 0;
6593
6594 spin_lock_irq(&mchdev_lock);
6595
6596 val = __i915_chipset_val(dev_priv);
6597
6598 spin_unlock_irq(&mchdev_lock);
6599
6600 return val;
6601}
6602
Daniel Vettereb48eb02012-04-26 23:28:12 +02006603unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6604{
6605 unsigned long m, x, b;
6606 u32 tsfs;
6607
6608 tsfs = I915_READ(TSFS);
6609
6610 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6611 x = I915_READ8(TR1);
6612
6613 b = tsfs & TSFS_INTR_MASK;
6614
6615 return ((m * x) / 127) - b;
6616}
6617
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006618static int _pxvid_to_vd(u8 pxvid)
6619{
6620 if (pxvid == 0)
6621 return 0;
6622
6623 if (pxvid >= 8 && pxvid < 31)
6624 pxvid = 31;
6625
6626 return (pxvid + 2) * 125;
6627}
6628
6629static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006630{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006631 const int vd = _pxvid_to_vd(pxvid);
6632 const int vm = vd - 1125;
6633
Chris Wilsondc979972016-05-10 14:10:04 +01006634 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006635 return vm > 0 ? vm : 0;
6636
6637 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006638}
6639
Daniel Vetter02d71952012-08-09 16:44:54 +02006640static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006641{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006642 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006643 u32 count;
6644
Chris Wilson67520412017-03-02 13:28:01 +00006645 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006646
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006647 now = ktime_get_raw_ns();
6648 diffms = now - dev_priv->ips.last_time2;
6649 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006650
6651 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006652 if (!diffms)
6653 return;
6654
6655 count = I915_READ(GFXEC);
6656
Daniel Vetter20e4d402012-08-08 23:35:39 +02006657 if (count < dev_priv->ips.last_count2) {
6658 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006659 diff += count;
6660 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006661 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006662 }
6663
Daniel Vetter20e4d402012-08-08 23:35:39 +02006664 dev_priv->ips.last_count2 = count;
6665 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006666
6667 /* More magic constants... */
6668 diff = diff * 1181;
6669 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006670 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006671}
6672
Daniel Vetter02d71952012-08-09 16:44:54 +02006673void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6674{
Chris Wilsondc979972016-05-10 14:10:04 +01006675 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006676 return;
6677
Daniel Vetter92703882012-08-09 16:46:01 +02006678 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006679
6680 __i915_update_gfx_val(dev_priv);
6681
Daniel Vetter92703882012-08-09 16:46:01 +02006682 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006683}
6684
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006685static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006686{
6687 unsigned long t, corr, state1, corr2, state2;
6688 u32 pxvid, ext_v;
6689
Chris Wilson67520412017-03-02 13:28:01 +00006690 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006691
Ville Syrjälä616847e2015-09-18 20:03:19 +03006692 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006693 pxvid = (pxvid >> 24) & 0x7f;
6694 ext_v = pvid_to_extvid(dev_priv, pxvid);
6695
6696 state1 = ext_v;
6697
6698 t = i915_mch_val(dev_priv);
6699
6700 /* Revel in the empirically derived constants */
6701
6702 /* Correction factor in 1/100000 units */
6703 if (t > 80)
6704 corr = ((t * 2349) + 135940);
6705 else if (t >= 50)
6706 corr = ((t * 964) + 29317);
6707 else /* < 50 */
6708 corr = ((t * 301) + 1004);
6709
6710 corr = corr * ((150142 * state1) / 10000 - 78642);
6711 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006712 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006713
6714 state2 = (corr2 * state1) / 10000;
6715 state2 /= 100; /* convert to mW */
6716
Daniel Vetter02d71952012-08-09 16:44:54 +02006717 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006718
Daniel Vetter20e4d402012-08-08 23:35:39 +02006719 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006720}
6721
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006722unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6723{
6724 unsigned long val;
6725
Chris Wilsondc979972016-05-10 14:10:04 +01006726 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006727 return 0;
6728
6729 spin_lock_irq(&mchdev_lock);
6730
6731 val = __i915_gfx_val(dev_priv);
6732
6733 spin_unlock_irq(&mchdev_lock);
6734
6735 return val;
6736}
6737
Daniel Vettereb48eb02012-04-26 23:28:12 +02006738/**
6739 * i915_read_mch_val - return value for IPS use
6740 *
6741 * Calculate and return a value for the IPS driver to use when deciding whether
6742 * we have thermal and power headroom to increase CPU or GPU power budget.
6743 */
6744unsigned long i915_read_mch_val(void)
6745{
6746 struct drm_i915_private *dev_priv;
6747 unsigned long chipset_val, graphics_val, ret = 0;
6748
Daniel Vetter92703882012-08-09 16:46:01 +02006749 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006750 if (!i915_mch_dev)
6751 goto out_unlock;
6752 dev_priv = i915_mch_dev;
6753
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006754 chipset_val = __i915_chipset_val(dev_priv);
6755 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006756
6757 ret = chipset_val + graphics_val;
6758
6759out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006760 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006761
6762 return ret;
6763}
6764EXPORT_SYMBOL_GPL(i915_read_mch_val);
6765
6766/**
6767 * i915_gpu_raise - raise GPU frequency limit
6768 *
6769 * Raise the limit; IPS indicates we have thermal headroom.
6770 */
6771bool i915_gpu_raise(void)
6772{
6773 struct drm_i915_private *dev_priv;
6774 bool ret = true;
6775
Daniel Vetter92703882012-08-09 16:46:01 +02006776 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006777 if (!i915_mch_dev) {
6778 ret = false;
6779 goto out_unlock;
6780 }
6781 dev_priv = i915_mch_dev;
6782
Daniel Vetter20e4d402012-08-08 23:35:39 +02006783 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6784 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006785
6786out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006787 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006788
6789 return ret;
6790}
6791EXPORT_SYMBOL_GPL(i915_gpu_raise);
6792
6793/**
6794 * i915_gpu_lower - lower GPU frequency limit
6795 *
6796 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6797 * frequency maximum.
6798 */
6799bool i915_gpu_lower(void)
6800{
6801 struct drm_i915_private *dev_priv;
6802 bool ret = true;
6803
Daniel Vetter92703882012-08-09 16:46:01 +02006804 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006805 if (!i915_mch_dev) {
6806 ret = false;
6807 goto out_unlock;
6808 }
6809 dev_priv = i915_mch_dev;
6810
Daniel Vetter20e4d402012-08-08 23:35:39 +02006811 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6812 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006813
6814out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006815 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006816
6817 return ret;
6818}
6819EXPORT_SYMBOL_GPL(i915_gpu_lower);
6820
6821/**
6822 * i915_gpu_busy - indicate GPU business to IPS
6823 *
6824 * Tell the IPS driver whether or not the GPU is busy.
6825 */
6826bool i915_gpu_busy(void)
6827{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006828 bool ret = false;
6829
Daniel Vetter92703882012-08-09 16:46:01 +02006830 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006831 if (i915_mch_dev)
6832 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006833 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006834
6835 return ret;
6836}
6837EXPORT_SYMBOL_GPL(i915_gpu_busy);
6838
6839/**
6840 * i915_gpu_turbo_disable - disable graphics turbo
6841 *
6842 * Disable graphics turbo by resetting the max frequency and setting the
6843 * current frequency to the default.
6844 */
6845bool i915_gpu_turbo_disable(void)
6846{
6847 struct drm_i915_private *dev_priv;
6848 bool ret = true;
6849
Daniel Vetter92703882012-08-09 16:46:01 +02006850 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006851 if (!i915_mch_dev) {
6852 ret = false;
6853 goto out_unlock;
6854 }
6855 dev_priv = i915_mch_dev;
6856
Daniel Vetter20e4d402012-08-08 23:35:39 +02006857 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006858
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006859 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006860 ret = false;
6861
6862out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006863 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006864
6865 return ret;
6866}
6867EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6868
6869/**
6870 * Tells the intel_ips driver that the i915 driver is now loaded, if
6871 * IPS got loaded first.
6872 *
6873 * This awkward dance is so that neither module has to depend on the
6874 * other in order for IPS to do the appropriate communication of
6875 * GPU turbo limits to i915.
6876 */
6877static void
6878ips_ping_for_i915_load(void)
6879{
6880 void (*link)(void);
6881
6882 link = symbol_get(ips_link_to_i915_driver);
6883 if (link) {
6884 link();
6885 symbol_put(ips_link_to_i915_driver);
6886 }
6887}
6888
6889void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6890{
Daniel Vetter02d71952012-08-09 16:44:54 +02006891 /* We only register the i915 ips part with intel-ips once everything is
6892 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006893 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006894 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006895 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006896
6897 ips_ping_for_i915_load();
6898}
6899
6900void intel_gpu_ips_teardown(void)
6901{
Daniel Vetter92703882012-08-09 16:46:01 +02006902 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006903 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006904 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006905}
Deepak S76c3552f2014-01-30 23:08:16 +05306906
Chris Wilsondc979972016-05-10 14:10:04 +01006907static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006908{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006909 u32 lcfuse;
6910 u8 pxw[16];
6911 int i;
6912
6913 /* Disable to program */
6914 I915_WRITE(ECR, 0);
6915 POSTING_READ(ECR);
6916
6917 /* Program energy weights for various events */
6918 I915_WRITE(SDEW, 0x15040d00);
6919 I915_WRITE(CSIEW0, 0x007f0000);
6920 I915_WRITE(CSIEW1, 0x1e220004);
6921 I915_WRITE(CSIEW2, 0x04000004);
6922
6923 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006924 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006925 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006926 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006927
6928 /* Program P-state weights to account for frequency power adjustment */
6929 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006930 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006931 unsigned long freq = intel_pxfreq(pxvidfreq);
6932 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6933 PXVFREQ_PX_SHIFT;
6934 unsigned long val;
6935
6936 val = vid * vid;
6937 val *= (freq / 1000);
6938 val *= 255;
6939 val /= (127*127*900);
6940 if (val > 0xff)
6941 DRM_ERROR("bad pxval: %ld\n", val);
6942 pxw[i] = val;
6943 }
6944 /* Render standby states get 0 weight */
6945 pxw[14] = 0;
6946 pxw[15] = 0;
6947
6948 for (i = 0; i < 4; i++) {
6949 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6950 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006951 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006952 }
6953
6954 /* Adjust magic regs to magic values (more experimental results) */
6955 I915_WRITE(OGW0, 0);
6956 I915_WRITE(OGW1, 0);
6957 I915_WRITE(EG0, 0x00007f00);
6958 I915_WRITE(EG1, 0x0000000e);
6959 I915_WRITE(EG2, 0x000e0000);
6960 I915_WRITE(EG3, 0x68000300);
6961 I915_WRITE(EG4, 0x42000000);
6962 I915_WRITE(EG5, 0x00140031);
6963 I915_WRITE(EG6, 0);
6964 I915_WRITE(EG7, 0);
6965
6966 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006967 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006968
6969 /* Enable PMON + select events */
6970 I915_WRITE(ECR, 0x80000019);
6971
6972 lcfuse = I915_READ(LCFUSE02);
6973
Daniel Vetter20e4d402012-08-08 23:35:39 +02006974 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006975}
6976
Chris Wilsondc979972016-05-10 14:10:04 +01006977void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006978{
Imre Deakb268c692015-12-15 20:10:31 +02006979 /*
6980 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6981 * requirement.
6982 */
6983 if (!i915.enable_rc6) {
6984 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6985 intel_runtime_pm_get(dev_priv);
6986 }
Imre Deake6069ca2014-04-18 16:01:02 +03006987
Chris Wilsonb5163db2016-08-10 13:58:24 +01006988 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006989 mutex_lock(&dev_priv->rps.hw_lock);
6990
6991 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006992 if (IS_CHERRYVIEW(dev_priv))
6993 cherryview_init_gt_powersave(dev_priv);
6994 else if (IS_VALLEYVIEW(dev_priv))
6995 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006996 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006997 gen6_init_rps_frequencies(dev_priv);
6998
6999 /* Derive initial user preferences/limits from the hardware limits */
7000 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
7001 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
7002
7003 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
7004 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
7005
7006 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
7007 dev_priv->rps.min_freq_softlimit =
7008 max_t(int,
7009 dev_priv->rps.efficient_freq,
7010 intel_freq_opcode(dev_priv, 450));
7011
Chris Wilson99ac9612016-07-13 09:10:34 +01007012 /* After setting max-softlimit, find the overclock max freq */
7013 if (IS_GEN6(dev_priv) ||
7014 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7015 u32 params = 0;
7016
7017 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7018 if (params & BIT(31)) { /* OC supported */
7019 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
7020 (dev_priv->rps.max_freq & 0xff) * 50,
7021 (params & 0xff) * 50);
7022 dev_priv->rps.max_freq = params & 0xff;
7023 }
7024 }
7025
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007026 /* Finally allow us to boost to max by default */
7027 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
7028
Chris Wilson773ea9a2016-07-13 09:10:33 +01007029 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01007030 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01007031
7032 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007033}
7034
Chris Wilsondc979972016-05-10 14:10:04 +01007035void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007036{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03007037 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01007038 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02007039
7040 if (!i915.enable_rc6)
7041 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007042}
7043
Chris Wilson54b4f682016-07-21 21:16:19 +01007044/**
7045 * intel_suspend_gt_powersave - suspend PM work and helper threads
7046 * @dev_priv: i915 device
7047 *
7048 * We don't want to disable RC6 or other features here, we just want
7049 * to make sure any work we've queued has finished and won't bother
7050 * us while we're suspended.
7051 */
7052void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7053{
7054 if (INTEL_GEN(dev_priv) < 6)
7055 return;
7056
7057 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7058 intel_runtime_pm_put(dev_priv);
7059
7060 /* gen6_rps_idle() will be called later to disable interrupts */
7061}
7062
Chris Wilsonb7137e02016-07-13 09:10:37 +01007063void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7064{
7065 dev_priv->rps.enabled = true; /* force disabling */
7066 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007067
7068 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007069}
7070
Chris Wilsondc979972016-05-10 14:10:04 +01007071void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007072{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007073 if (!READ_ONCE(dev_priv->rps.enabled))
7074 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007075
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007076 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007077
Chris Wilsonb7137e02016-07-13 09:10:37 +01007078 if (INTEL_GEN(dev_priv) >= 9) {
7079 gen9_disable_rc6(dev_priv);
7080 gen9_disable_rps(dev_priv);
7081 } else if (IS_CHERRYVIEW(dev_priv)) {
7082 cherryview_disable_rps(dev_priv);
7083 } else if (IS_VALLEYVIEW(dev_priv)) {
7084 valleyview_disable_rps(dev_priv);
7085 } else if (INTEL_GEN(dev_priv) >= 6) {
7086 gen6_disable_rps(dev_priv);
7087 } else if (IS_IRONLAKE_M(dev_priv)) {
7088 ironlake_disable_drps(dev_priv);
7089 }
7090
7091 dev_priv->rps.enabled = false;
7092 mutex_unlock(&dev_priv->rps.hw_lock);
7093}
7094
7095void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7096{
Chris Wilson54b4f682016-07-21 21:16:19 +01007097 /* We shouldn't be disabling as we submit, so this should be less
7098 * racy than it appears!
7099 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007100 if (READ_ONCE(dev_priv->rps.enabled))
7101 return;
7102
7103 /* Powersaving is controlled by the host when inside a VM */
7104 if (intel_vgpu_active(dev_priv))
7105 return;
7106
7107 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007108
Chris Wilsondc979972016-05-10 14:10:04 +01007109 if (IS_CHERRYVIEW(dev_priv)) {
7110 cherryview_enable_rps(dev_priv);
7111 } else if (IS_VALLEYVIEW(dev_priv)) {
7112 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007113 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007114 gen9_enable_rc6(dev_priv);
7115 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08007116 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007117 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007118 } else if (IS_BROADWELL(dev_priv)) {
7119 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007120 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007121 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007122 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007123 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007124 } else if (IS_IRONLAKE_M(dev_priv)) {
7125 ironlake_enable_drps(dev_priv);
7126 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007127 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007128
7129 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7130 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7131
7132 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7133 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7134
Chris Wilson54b4f682016-07-21 21:16:19 +01007135 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007136 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007137}
Imre Deakc6df39b2014-04-14 20:24:29 +03007138
Chris Wilson54b4f682016-07-21 21:16:19 +01007139static void __intel_autoenable_gt_powersave(struct work_struct *work)
7140{
7141 struct drm_i915_private *dev_priv =
7142 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7143 struct intel_engine_cs *rcs;
7144 struct drm_i915_gem_request *req;
7145
7146 if (READ_ONCE(dev_priv->rps.enabled))
7147 goto out;
7148
Akash Goel3b3f1652016-10-13 22:44:48 +05307149 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00007150 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01007151 goto out;
7152
7153 if (!rcs->init_context)
7154 goto out;
7155
7156 mutex_lock(&dev_priv->drm.struct_mutex);
7157
7158 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7159 if (IS_ERR(req))
7160 goto unlock;
7161
7162 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7163 rcs->init_context(req);
7164
7165 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00007166 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01007167
7168unlock:
7169 mutex_unlock(&dev_priv->drm.struct_mutex);
7170out:
7171 intel_runtime_pm_put(dev_priv);
7172}
7173
7174void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7175{
7176 if (READ_ONCE(dev_priv->rps.enabled))
7177 return;
7178
7179 if (IS_IRONLAKE_M(dev_priv)) {
7180 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007181 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007182 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7183 /*
7184 * PCU communication is slow and this doesn't need to be
7185 * done at any specific time, so do this out of our fast path
7186 * to make resume and init faster.
7187 *
7188 * We depend on the HW RC6 power context save/restore
7189 * mechanism when entering D3 through runtime PM suspend. So
7190 * disable RPM until RPS/RC6 is properly setup. We can only
7191 * get here via the driver load/system resume/runtime resume
7192 * paths, so the _noresume version is enough (and in case of
7193 * runtime resume it's necessary).
7194 */
7195 if (queue_delayed_work(dev_priv->wq,
7196 &dev_priv->rps.autoenable_work,
7197 round_jiffies_up_relative(HZ)))
7198 intel_runtime_pm_get_noresume(dev_priv);
7199 }
7200}
7201
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007202static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007203{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007204 /*
7205 * On Ibex Peak and Cougar Point, we need to disable clock
7206 * gating for the panel power sequencer or it will fail to
7207 * start up when no ports are active.
7208 */
7209 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7210}
7211
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007212static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007213{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007214 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007215
Damien Lespiau055e3932014-08-18 13:49:10 +01007216 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007217 I915_WRITE(DSPCNTR(pipe),
7218 I915_READ(DSPCNTR(pipe)) |
7219 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007220
7221 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7222 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007223 }
7224}
7225
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007226static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02007227{
Ville Syrjälä017636c2013-12-05 15:51:37 +02007228 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7229 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7230 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7231
7232 /*
7233 * Don't touch WM1S_LP_EN here.
7234 * Doing so could cause underruns.
7235 */
7236}
7237
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007238static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007239{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007240 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007241
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007242 /*
7243 * Required for FBC
7244 * WaFbcDisableDpfcClockGating:ilk
7245 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007246 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7247 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7248 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007249
7250 I915_WRITE(PCH_3DCGDIS0,
7251 MARIUNIT_CLOCK_GATE_DISABLE |
7252 SVSMUNIT_CLOCK_GATE_DISABLE);
7253 I915_WRITE(PCH_3DCGDIS1,
7254 VFMUNIT_CLOCK_GATE_DISABLE);
7255
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007256 /*
7257 * According to the spec the following bits should be set in
7258 * order to enable memory self-refresh
7259 * The bit 22/21 of 0x42004
7260 * The bit 5 of 0x42020
7261 * The bit 15 of 0x45000
7262 */
7263 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7264 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7265 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007266 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007267 I915_WRITE(DISP_ARB_CTL,
7268 (I915_READ(DISP_ARB_CTL) |
7269 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007270
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007271 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007272
7273 /*
7274 * Based on the document from hardware guys the following bits
7275 * should be set unconditionally in order to enable FBC.
7276 * The bit 22 of 0x42000
7277 * The bit 22 of 0x42004
7278 * The bit 7,8,9 of 0x42020.
7279 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007280 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007281 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007282 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7283 I915_READ(ILK_DISPLAY_CHICKEN1) |
7284 ILK_FBCQ_DIS);
7285 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7286 I915_READ(ILK_DISPLAY_CHICKEN2) |
7287 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007288 }
7289
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007290 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7291
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007292 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7293 I915_READ(ILK_DISPLAY_CHICKEN2) |
7294 ILK_ELPIN_409_SELECT);
7295 I915_WRITE(_3D_CHICKEN2,
7296 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7297 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02007298
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007299 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02007300 I915_WRITE(CACHE_MODE_0,
7301 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01007302
Akash Goel4e046322014-04-04 17:14:38 +05307303 /* WaDisable_RenderCache_OperationalFlush:ilk */
7304 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7305
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007306 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007307
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007308 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007309}
7310
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007311static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007312{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007313 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007314 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007315
7316 /*
7317 * On Ibex Peak and Cougar Point, we need to disable clock
7318 * gating for the panel power sequencer or it will fail to
7319 * start up when no ports are active.
7320 */
Jesse Barnescd664072013-10-02 10:34:19 -07007321 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7322 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7323 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007324 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7325 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007326 /* The below fixes the weird display corruption, a few pixels shifted
7327 * downward, on (only) LVDS of some HP laptops with IVY.
7328 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007329 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007330 val = I915_READ(TRANS_CHICKEN2(pipe));
7331 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7332 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007333 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007334 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007335 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7336 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7337 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007338 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7339 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007340 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007341 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007342 I915_WRITE(TRANS_CHICKEN1(pipe),
7343 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7344 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007345}
7346
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007347static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007348{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007349 uint32_t tmp;
7350
7351 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007352 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7353 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7354 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007355}
7356
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007357static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007358{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007359 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007360
Damien Lespiau231e54f2012-10-19 17:55:41 +01007361 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007362
7363 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7364 I915_READ(ILK_DISPLAY_CHICKEN2) |
7365 ILK_ELPIN_409_SELECT);
7366
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007367 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007368 I915_WRITE(_3D_CHICKEN,
7369 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7370
Akash Goel4e046322014-04-04 17:14:38 +05307371 /* WaDisable_RenderCache_OperationalFlush:snb */
7372 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7373
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007374 /*
7375 * BSpec recoomends 8x4 when MSAA is used,
7376 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007377 *
7378 * Note that PS/WM thread counts depend on the WIZ hashing
7379 * disable bit, which we don't touch here, but it's good
7380 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007381 */
7382 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007383 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007384
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007385 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007386
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007387 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007388 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007389
7390 I915_WRITE(GEN6_UCGCTL1,
7391 I915_READ(GEN6_UCGCTL1) |
7392 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7393 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7394
7395 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7396 * gating disable must be set. Failure to set it results in
7397 * flickering pixels due to Z write ordering failures after
7398 * some amount of runtime in the Mesa "fire" demo, and Unigine
7399 * Sanctuary and Tropics, and apparently anything else with
7400 * alpha test or pixel discard.
7401 *
7402 * According to the spec, bit 11 (RCCUNIT) must also be set,
7403 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007404 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007405 * WaDisableRCCUnitClockGating:snb
7406 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007407 */
7408 I915_WRITE(GEN6_UCGCTL2,
7409 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7410 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7411
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007412 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007413 I915_WRITE(_3D_CHICKEN3,
7414 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007415
7416 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007417 * Bspec says:
7418 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7419 * 3DSTATE_SF number of SF output attributes is more than 16."
7420 */
7421 I915_WRITE(_3D_CHICKEN3,
7422 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7423
7424 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007425 * According to the spec the following bits should be
7426 * set in order to enable memory self-refresh and fbc:
7427 * The bit21 and bit22 of 0x42000
7428 * The bit21 and bit22 of 0x42004
7429 * The bit5 and bit7 of 0x42020
7430 * The bit14 of 0x70180
7431 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007432 *
7433 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007434 */
7435 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7436 I915_READ(ILK_DISPLAY_CHICKEN1) |
7437 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7438 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7439 I915_READ(ILK_DISPLAY_CHICKEN2) |
7440 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007441 I915_WRITE(ILK_DSPCLK_GATE_D,
7442 I915_READ(ILK_DSPCLK_GATE_D) |
7443 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7444 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007445
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007446 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007447
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007448 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007449
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007450 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007451}
7452
7453static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7454{
7455 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7456
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007457 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007458 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007459 *
7460 * This actually overrides the dispatch
7461 * mode for all thread types.
7462 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007463 reg &= ~GEN7_FF_SCHED_MASK;
7464 reg |= GEN7_FF_TS_SCHED_HW;
7465 reg |= GEN7_FF_VS_SCHED_HW;
7466 reg |= GEN7_FF_DS_SCHED_HW;
7467
7468 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7469}
7470
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007471static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007472{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007473 /*
7474 * TODO: this bit should only be enabled when really needed, then
7475 * disabled when not needed anymore in order to save power.
7476 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007477 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007478 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7479 I915_READ(SOUTH_DSPCLK_GATE_D) |
7480 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007481
7482 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007483 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7484 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007485 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007486}
7487
Ville Syrjälä712bf362016-10-31 22:37:23 +02007488static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007489{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007490 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007491 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7492
7493 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7494 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7495 }
7496}
7497
Imre Deak450174f2016-05-03 15:54:21 +03007498static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7499 int general_prio_credits,
7500 int high_prio_credits)
7501{
7502 u32 misccpctl;
7503
7504 /* WaTempDisableDOPClkGating:bdw */
7505 misccpctl = I915_READ(GEN7_MISCCPCTL);
7506 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7507
7508 I915_WRITE(GEN8_L3SQCREG1,
7509 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7510 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7511
7512 /*
7513 * Wait at least 100 clocks before re-enabling clock gating.
7514 * See the definition of L3SQCREG1 in BSpec.
7515 */
7516 POSTING_READ(GEN8_L3SQCREG1);
7517 udelay(1);
7518 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7519}
7520
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007521static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007522{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007523 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007524
7525 /* WaDisableSDEUnitClockGating:kbl */
7526 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7527 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7528 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007529
7530 /* WaDisableGamClockGating:kbl */
7531 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7532 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7533 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007534
7535 /* WaFbcNukeOnHostModify:kbl */
7536 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7537 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007538}
7539
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007540static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007541{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007542 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007543
7544 /* WAC6entrylatency:skl */
7545 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7546 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007547
7548 /* WaFbcNukeOnHostModify:skl */
7549 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7550 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007551}
7552
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007553static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007554{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007555 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007556
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007557 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007558
Ben Widawskyab57fff2013-12-12 15:28:04 -08007559 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007560 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007561
Ben Widawskyab57fff2013-12-12 15:28:04 -08007562 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007563 I915_WRITE(CHICKEN_PAR1_1,
7564 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7565
Ben Widawskyab57fff2013-12-12 15:28:04 -08007566 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007567 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007568 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007569 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007570 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007571 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007572
Ben Widawskyab57fff2013-12-12 15:28:04 -08007573 /* WaVSRefCountFullforceMissDisable:bdw */
7574 /* WaDSRefCountFullforceMissDisable:bdw */
7575 I915_WRITE(GEN7_FF_THREAD_MODE,
7576 I915_READ(GEN7_FF_THREAD_MODE) &
7577 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007578
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007579 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7580 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007581
7582 /* WaDisableSDEUnitClockGating:bdw */
7583 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7584 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007585
Imre Deak450174f2016-05-03 15:54:21 +03007586 /* WaProgramL3SqcReg1Default:bdw */
7587 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007588
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007589 /*
7590 * WaGttCachingOffByDefault:bdw
7591 * GTT cache may not work with big pages, so if those
7592 * are ever enabled GTT cache may need to be disabled.
7593 */
7594 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7595
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007596 /* WaKVMNotificationOnConfigChange:bdw */
7597 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7598 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7599
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007600 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007601
7602 /* WaDisableDopClockGating:bdw
7603 *
7604 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7605 * clock gating.
7606 */
7607 I915_WRITE(GEN6_UCGCTL1,
7608 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007609}
7610
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007611static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007612{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007613 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007614
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007615 /* L3 caching of data atomics doesn't work -- disable it. */
7616 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7617 I915_WRITE(HSW_ROW_CHICKEN3,
7618 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7619
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007620 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007621 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7622 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7623 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7624
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007625 /* WaVSRefCountFullforceMissDisable:hsw */
7626 I915_WRITE(GEN7_FF_THREAD_MODE,
7627 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007628
Akash Goel4e046322014-04-04 17:14:38 +05307629 /* WaDisable_RenderCache_OperationalFlush:hsw */
7630 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7631
Chia-I Wufe27c602014-01-28 13:29:33 +08007632 /* enable HiZ Raw Stall Optimization */
7633 I915_WRITE(CACHE_MODE_0_GEN7,
7634 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7635
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007636 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007637 I915_WRITE(CACHE_MODE_1,
7638 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007639
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007640 /*
7641 * BSpec recommends 8x4 when MSAA is used,
7642 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007643 *
7644 * Note that PS/WM thread counts depend on the WIZ hashing
7645 * disable bit, which we don't touch here, but it's good
7646 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007647 */
7648 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007649 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007650
Kenneth Graunke94411592014-12-31 16:23:00 -08007651 /* WaSampleCChickenBitEnable:hsw */
7652 I915_WRITE(HALF_SLICE_CHICKEN3,
7653 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7654
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007655 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007656 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7657
Paulo Zanoni90a88642013-05-03 17:23:45 -03007658 /* WaRsPkgCStateDisplayPMReq:hsw */
7659 I915_WRITE(CHICKEN_PAR1_1,
7660 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007661
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007662 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007663}
7664
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007665static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007666{
Ben Widawsky20848222012-05-04 18:58:59 -07007667 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007668
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007669 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007670
Damien Lespiau231e54f2012-10-19 17:55:41 +01007671 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007672
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007673 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007674 I915_WRITE(_3D_CHICKEN3,
7675 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7676
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007677 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007678 I915_WRITE(IVB_CHICKEN3,
7679 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7680 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7681
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007682 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007683 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007684 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7685 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007686
Akash Goel4e046322014-04-04 17:14:38 +05307687 /* WaDisable_RenderCache_OperationalFlush:ivb */
7688 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7689
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007690 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007691 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7692 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7693
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007694 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007695 I915_WRITE(GEN7_L3CNTLREG1,
7696 GEN7_WA_FOR_GEN7_L3_CONTROL);
7697 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007698 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007699 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007700 I915_WRITE(GEN7_ROW_CHICKEN2,
7701 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007702 else {
7703 /* must write both registers */
7704 I915_WRITE(GEN7_ROW_CHICKEN2,
7705 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007706 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7707 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007708 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007709
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007710 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007711 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7712 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7713
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007714 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007715 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007716 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007717 */
7718 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007719 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007720
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007721 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007722 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7723 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7724 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7725
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007726 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007727
7728 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007729
Chris Wilson22721342014-03-04 09:41:43 +00007730 if (0) { /* causes HiZ corruption on ivb:gt1 */
7731 /* enable HiZ Raw Stall Optimization */
7732 I915_WRITE(CACHE_MODE_0_GEN7,
7733 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7734 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007735
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007736 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007737 I915_WRITE(CACHE_MODE_1,
7738 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007739
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007740 /*
7741 * BSpec recommends 8x4 when MSAA is used,
7742 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007743 *
7744 * Note that PS/WM thread counts depend on the WIZ hashing
7745 * disable bit, which we don't touch here, but it's good
7746 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007747 */
7748 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007749 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007750
Ben Widawsky20848222012-05-04 18:58:59 -07007751 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7752 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7753 snpcr |= GEN6_MBC_SNPCR_MED;
7754 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007755
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007756 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007757 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007758
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007759 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007760}
7761
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007762static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007763{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007764 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007765 I915_WRITE(_3D_CHICKEN3,
7766 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7767
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007768 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007769 I915_WRITE(IVB_CHICKEN3,
7770 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7771 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7772
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007773 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007774 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007775 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007776 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7777 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007778
Akash Goel4e046322014-04-04 17:14:38 +05307779 /* WaDisable_RenderCache_OperationalFlush:vlv */
7780 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7781
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007782 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007783 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7784 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7785
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007786 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007787 I915_WRITE(GEN7_ROW_CHICKEN2,
7788 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7789
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007790 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007791 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7792 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7793 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7794
Ville Syrjälä46680e02014-01-22 21:33:01 +02007795 gen7_setup_fixed_func_scheduler(dev_priv);
7796
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007797 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007798 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007799 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007800 */
7801 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007802 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007803
Akash Goelc98f5062014-03-24 23:00:07 +05307804 /* WaDisableL3Bank2xClockGate:vlv
7805 * Disabling L3 clock gating- MMIO 940c[25] = 1
7806 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7807 I915_WRITE(GEN7_UCGCTL4,
7808 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007809
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007810 /*
7811 * BSpec says this must be set, even though
7812 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7813 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007814 I915_WRITE(CACHE_MODE_1,
7815 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007816
7817 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007818 * BSpec recommends 8x4 when MSAA is used,
7819 * however in practice 16x4 seems fastest.
7820 *
7821 * Note that PS/WM thread counts depend on the WIZ hashing
7822 * disable bit, which we don't touch here, but it's good
7823 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7824 */
7825 I915_WRITE(GEN7_GT_MODE,
7826 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7827
7828 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007829 * WaIncreaseL3CreditsForVLVB0:vlv
7830 * This is the hardware default actually.
7831 */
7832 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7833
7834 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007835 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007836 * Disable clock gating on th GCFG unit to prevent a delay
7837 * in the reporting of vblank events.
7838 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007839 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007840}
7841
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007842static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007843{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007844 /* WaVSRefCountFullforceMissDisable:chv */
7845 /* WaDSRefCountFullforceMissDisable:chv */
7846 I915_WRITE(GEN7_FF_THREAD_MODE,
7847 I915_READ(GEN7_FF_THREAD_MODE) &
7848 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007849
7850 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7851 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7852 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007853
7854 /* WaDisableCSUnitClockGating:chv */
7855 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7856 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007857
7858 /* WaDisableSDEUnitClockGating:chv */
7859 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7860 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007861
7862 /*
Imre Deak450174f2016-05-03 15:54:21 +03007863 * WaProgramL3SqcReg1Default:chv
7864 * See gfxspecs/Related Documents/Performance Guide/
7865 * LSQC Setting Recommendations.
7866 */
7867 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7868
7869 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007870 * GTT cache may not work with big pages, so if those
7871 * are ever enabled GTT cache may need to be disabled.
7872 */
7873 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007874}
7875
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007876static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007877{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007878 uint32_t dspclk_gate;
7879
7880 I915_WRITE(RENCLK_GATE_D1, 0);
7881 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7882 GS_UNIT_CLOCK_GATE_DISABLE |
7883 CL_UNIT_CLOCK_GATE_DISABLE);
7884 I915_WRITE(RAMCLK_GATE_D, 0);
7885 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7886 OVRUNIT_CLOCK_GATE_DISABLE |
7887 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007888 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007889 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7890 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007891
7892 /* WaDisableRenderCachePipelinedFlush */
7893 I915_WRITE(CACHE_MODE_0,
7894 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007895
Akash Goel4e046322014-04-04 17:14:38 +05307896 /* WaDisable_RenderCache_OperationalFlush:g4x */
7897 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7898
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007899 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007900}
7901
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007902static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007903{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007904 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7905 I915_WRITE(RENCLK_GATE_D2, 0);
7906 I915_WRITE(DSPCLK_GATE_D, 0);
7907 I915_WRITE(RAMCLK_GATE_D, 0);
7908 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007909 I915_WRITE(MI_ARB_STATE,
7910 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307911
7912 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7913 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007914}
7915
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007916static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007917{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007918 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7919 I965_RCC_CLOCK_GATE_DISABLE |
7920 I965_RCPB_CLOCK_GATE_DISABLE |
7921 I965_ISC_CLOCK_GATE_DISABLE |
7922 I965_FBC_CLOCK_GATE_DISABLE);
7923 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007924 I915_WRITE(MI_ARB_STATE,
7925 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307926
7927 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7928 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007929}
7930
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007931static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007932{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007933 u32 dstate = I915_READ(D_STATE);
7934
7935 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7936 DSTATE_DOT_CLOCK_GATING;
7937 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007938
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007939 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007940 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007941
7942 /* IIR "flip pending" means done if this bit is set */
7943 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007944
7945 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007946 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007947
7948 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7949 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007950
7951 I915_WRITE(MI_ARB_STATE,
7952 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007953}
7954
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007955static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007956{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007957 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007958
7959 /* interrupts should cause a wake up from C3 */
7960 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7961 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007962
7963 I915_WRITE(MEM_MODE,
7964 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007965}
7966
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007967static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007968{
Ville Syrjälä10383922014-08-15 01:21:54 +03007969 I915_WRITE(MEM_MODE,
7970 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7971 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007972}
7973
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007974void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007975{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007976 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007977}
7978
Ville Syrjälä712bf362016-10-31 22:37:23 +02007979void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007980{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007981 if (HAS_PCH_LPT(dev_priv))
7982 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007983}
7984
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007985static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007986{
7987 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7988}
7989
7990/**
7991 * intel_init_clock_gating_hooks - setup the clock gating hooks
7992 * @dev_priv: device private
7993 *
7994 * Setup the hooks that configure which clocks of a given platform can be
7995 * gated and also apply various GT and display specific workarounds for these
7996 * platforms. Note that some GT specific workarounds are applied separately
7997 * when GPU contexts or batchbuffers start their execution.
7998 */
7999void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
8000{
8001 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008002 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008003 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008004 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008005 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008006 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008007 else if (IS_GEMINILAKE(dev_priv))
8008 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008009 else if (IS_BROADWELL(dev_priv))
8010 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
8011 else if (IS_CHERRYVIEW(dev_priv))
8012 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
8013 else if (IS_HASWELL(dev_priv))
8014 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
8015 else if (IS_IVYBRIDGE(dev_priv))
8016 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
8017 else if (IS_VALLEYVIEW(dev_priv))
8018 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
8019 else if (IS_GEN6(dev_priv))
8020 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8021 else if (IS_GEN5(dev_priv))
8022 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
8023 else if (IS_G4X(dev_priv))
8024 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008025 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008026 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008027 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008028 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8029 else if (IS_GEN3(dev_priv))
8030 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8031 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
8032 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8033 else if (IS_GEN2(dev_priv))
8034 dev_priv->display.init_clock_gating = i830_init_clock_gating;
8035 else {
8036 MISSING_CASE(INTEL_DEVID(dev_priv));
8037 dev_priv->display.init_clock_gating = nop_init_clock_gating;
8038 }
8039}
8040
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008041/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008042void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008043{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008044 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008045
Daniel Vetterc921aba2012-04-26 23:28:17 +02008046 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008047 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008048 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008049 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008050 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008051
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008052 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008053 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008054 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01008055 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01008056 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07008057 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008058 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008059 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008060
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008061 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008062 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008063 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008064 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008065 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008066 dev_priv->display.compute_intermediate_wm =
8067 ilk_compute_intermediate_wm;
8068 dev_priv->display.initial_watermarks =
8069 ilk_initial_watermarks;
8070 dev_priv->display.optimize_watermarks =
8071 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008072 } else {
8073 DRM_DEBUG_KMS("Failed to read display plane latency. "
8074 "Disable CxSR\n");
8075 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008076 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008077 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008078 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008079 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008080 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008081 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008082 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008083 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008084 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008085 dev_priv->is_ddr3,
8086 dev_priv->fsb_freq,
8087 dev_priv->mem_freq)) {
8088 DRM_INFO("failed to find known CxSR latency "
8089 "(found ddr%s fsb freq %d, mem freq %d), "
8090 "disabling CxSR\n",
8091 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8092 dev_priv->fsb_freq, dev_priv->mem_freq);
8093 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008094 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008095 dev_priv->display.update_wm = NULL;
8096 } else
8097 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008098 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008099 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008100 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008101 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008102 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008103 dev_priv->display.update_wm = i9xx_update_wm;
8104 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008105 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008106 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008107 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008108 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008109 } else {
8110 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008111 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008112 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008113 } else {
8114 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008115 }
8116}
8117
Lyude87660502016-08-17 15:55:53 -04008118static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8119{
8120 uint32_t flags =
8121 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8122
8123 switch (flags) {
8124 case GEN6_PCODE_SUCCESS:
8125 return 0;
8126 case GEN6_PCODE_UNIMPLEMENTED_CMD:
8127 case GEN6_PCODE_ILLEGAL_CMD:
8128 return -ENXIO;
8129 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01008130 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04008131 return -EOVERFLOW;
8132 case GEN6_PCODE_TIMEOUT:
8133 return -ETIMEDOUT;
8134 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00008135 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04008136 return 0;
8137 }
8138}
8139
8140static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8141{
8142 uint32_t flags =
8143 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8144
8145 switch (flags) {
8146 case GEN6_PCODE_SUCCESS:
8147 return 0;
8148 case GEN6_PCODE_ILLEGAL_CMD:
8149 return -ENXIO;
8150 case GEN7_PCODE_TIMEOUT:
8151 return -ETIMEDOUT;
8152 case GEN7_PCODE_ILLEGAL_DATA:
8153 return -EINVAL;
8154 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8155 return -EOVERFLOW;
8156 default:
8157 MISSING_CASE(flags);
8158 return 0;
8159 }
8160}
8161
Tom O'Rourke151a49d2014-11-13 18:50:10 -08008162int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008163{
Lyude87660502016-08-17 15:55:53 -04008164 int status;
8165
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008166 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008167
Chris Wilson3f5582d2016-06-30 15:32:45 +01008168 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8169 * use te fw I915_READ variants to reduce the amount of work
8170 * required when reading/writing.
8171 */
8172
8173 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008174 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
8175 return -EAGAIN;
8176 }
8177
Chris Wilson3f5582d2016-06-30 15:32:45 +01008178 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8179 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8180 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008181
Chris Wilsone09a3032017-04-11 11:13:39 +01008182 if (__intel_wait_for_register_fw(dev_priv,
8183 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8184 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008185 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
8186 return -ETIMEDOUT;
8187 }
8188
Chris Wilson3f5582d2016-06-30 15:32:45 +01008189 *val = I915_READ_FW(GEN6_PCODE_DATA);
8190 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008191
Lyude87660502016-08-17 15:55:53 -04008192 if (INTEL_GEN(dev_priv) > 6)
8193 status = gen7_check_mailbox_status(dev_priv);
8194 else
8195 status = gen6_check_mailbox_status(dev_priv);
8196
8197 if (status) {
8198 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
8199 status);
8200 return status;
8201 }
8202
Ben Widawsky42c05262012-09-26 10:34:00 -07008203 return 0;
8204}
8205
Chris Wilson3f5582d2016-06-30 15:32:45 +01008206int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04008207 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008208{
Lyude87660502016-08-17 15:55:53 -04008209 int status;
8210
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008211 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008212
Chris Wilson3f5582d2016-06-30 15:32:45 +01008213 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8214 * use te fw I915_READ variants to reduce the amount of work
8215 * required when reading/writing.
8216 */
8217
8218 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008219 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8220 return -EAGAIN;
8221 }
8222
Chris Wilson3f5582d2016-06-30 15:32:45 +01008223 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02008224 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01008225 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008226
Chris Wilsone09a3032017-04-11 11:13:39 +01008227 if (__intel_wait_for_register_fw(dev_priv,
8228 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8229 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008230 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8231 return -ETIMEDOUT;
8232 }
8233
Chris Wilson3f5582d2016-06-30 15:32:45 +01008234 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008235
Lyude87660502016-08-17 15:55:53 -04008236 if (INTEL_GEN(dev_priv) > 6)
8237 status = gen7_check_mailbox_status(dev_priv);
8238 else
8239 status = gen6_check_mailbox_status(dev_priv);
8240
8241 if (status) {
8242 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
8243 status);
8244 return status;
8245 }
8246
Ben Widawsky42c05262012-09-26 10:34:00 -07008247 return 0;
8248}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07008249
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008250static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8251 u32 request, u32 reply_mask, u32 reply,
8252 u32 *status)
8253{
8254 u32 val = request;
8255
8256 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8257
8258 return *status || ((val & reply_mask) == reply);
8259}
8260
8261/**
8262 * skl_pcode_request - send PCODE request until acknowledgment
8263 * @dev_priv: device private
8264 * @mbox: PCODE mailbox ID the request is targeted for
8265 * @request: request ID
8266 * @reply_mask: mask used to check for request acknowledgment
8267 * @reply: value used to check for request acknowledgment
8268 * @timeout_base_ms: timeout for polling with preemption enabled
8269 *
8270 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008271 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008272 * The request is acknowledged once the PCODE reply dword equals @reply after
8273 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008274 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008275 * preemption disabled.
8276 *
8277 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8278 * other error as reported by PCODE.
8279 */
8280int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8281 u32 reply_mask, u32 reply, int timeout_base_ms)
8282{
8283 u32 status;
8284 int ret;
8285
8286 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8287
8288#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8289 &status)
8290
8291 /*
8292 * Prime the PCODE by doing a request first. Normally it guarantees
8293 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8294 * _wait_for() doesn't guarantee when its passed condition is evaluated
8295 * first, so send the first request explicitly.
8296 */
8297 if (COND) {
8298 ret = 0;
8299 goto out;
8300 }
8301 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8302 if (!ret)
8303 goto out;
8304
8305 /*
8306 * The above can time out if the number of requests was low (2 in the
8307 * worst case) _and_ PCODE was busy for some reason even after a
8308 * (queued) request and @timeout_base_ms delay. As a workaround retry
8309 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02008310 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008311 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02008312 * requests, and for any quirks of the PCODE firmware that delays
8313 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008314 */
8315 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8316 WARN_ON_ONCE(timeout_base_ms > 3);
8317 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02008318 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008319 preempt_enable();
8320
8321out:
8322 return ret ? ret : status;
8323#undef COND
8324}
8325
Ville Syrjälädd06f882014-11-10 22:55:12 +02008326static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8327{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008328 /*
8329 * N = val - 0xb7
8330 * Slow = Fast = GPLL ref * N
8331 */
8332 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008333}
8334
Fengguang Wub55dd642014-07-12 11:21:39 +02008335static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008336{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008337 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008338}
8339
Fengguang Wub55dd642014-07-12 11:21:39 +02008340static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308341{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008342 /*
8343 * N = val / 2
8344 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8345 */
8346 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308347}
8348
Fengguang Wub55dd642014-07-12 11:21:39 +02008349static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308350{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008351 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008352 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308353}
8354
Ville Syrjälä616bc822015-01-23 21:04:25 +02008355int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8356{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008357 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008358 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8359 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008360 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008361 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008362 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008363 return byt_gpu_freq(dev_priv, val);
8364 else
8365 return val * GT_FREQUENCY_MULTIPLIER;
8366}
8367
Ville Syrjälä616bc822015-01-23 21:04:25 +02008368int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8369{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008370 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008371 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8372 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008373 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008374 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008375 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008376 return byt_freq_opcode(dev_priv, val);
8377 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008378 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308379}
8380
Chris Wilson6ad790c2015-04-07 16:20:31 +01008381struct request_boost {
8382 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008383 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008384};
8385
8386static void __intel_rps_boost_work(struct work_struct *work)
8387{
8388 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008389 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008390
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008391 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008392 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008393
Chris Wilsone8a261e2016-07-20 13:31:49 +01008394 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008395 kfree(boost);
8396}
8397
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008398void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008399{
8400 struct request_boost *boost;
8401
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008402 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008403 return;
8404
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008405 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008406 return;
8407
Chris Wilson6ad790c2015-04-07 16:20:31 +01008408 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8409 if (boost == NULL)
8410 return;
8411
Chris Wilsone8a261e2016-07-20 13:31:49 +01008412 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008413
8414 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008415 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008416}
8417
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008418void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008419{
Daniel Vetterf742a552013-12-06 10:17:53 +01008420 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008421 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008422
Chris Wilson54b4f682016-07-21 21:16:19 +01008423 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8424 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008425 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008426
Paulo Zanoni33688d92014-03-07 20:08:19 -03008427 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008428 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008429}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008430
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008431static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
8432 const i915_reg_t reg)
8433{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008434 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00008435 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008436
8437 /* The register accessed do not need forcewake. We borrow
8438 * uncore lock to prevent concurrent access to range reg.
8439 */
8440 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008441
8442 /* vlv and chv residency counters are 40 bits in width.
8443 * With a control bit, we can choose between upper or lower
8444 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008445 *
8446 * Although we always use the counter in high-range mode elsewhere,
8447 * userspace may attempt to read the value before rc6 is initialised,
8448 * before we have set the default VLV_COUNTER_CONTROL value. So always
8449 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008450 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008451 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8452 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008453 upper = I915_READ_FW(reg);
8454 do {
8455 tmp = upper;
8456
8457 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8458 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
8459 lower = I915_READ_FW(reg);
8460
8461 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8462 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
8463 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00008464 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008465
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008466 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
8467 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
8468 * now.
8469 */
8470
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008471 spin_unlock_irq(&dev_priv->uncore.lock);
8472
8473 return lower | (u64)upper << 8;
8474}
8475
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008476u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
8477 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008478{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008479 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008480
8481 if (!intel_enable_rc6())
8482 return 0;
8483
8484 intel_runtime_pm_get(dev_priv);
8485
8486 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
8487 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008488 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008489 div = dev_priv->czclk_freq;
8490
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008491 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008492 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008493 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008494 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008495
8496 time_hw = I915_READ(reg);
8497 } else {
8498 units = 128000; /* 1.28us */
8499 div = 100000;
8500
8501 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008502 }
8503
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008504 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008505 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008506}