blob: 84588ff8732f59e2e5a90686d0751dfec0e3c4e9 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010029#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010030#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010031
32#include <drm/drm_atomic_helper.h>
33#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070034#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010035
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030037#include "i915_irq.h"
Jani Nikula12392a72019-04-29 15:53:31 +030038#include "intel_atomic.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030039#include "intel_drv.h"
Jani Nikula98afa312019-04-05 14:00:08 +030040#include "intel_fbc.h"
Jani Nikula696173b2019-04-05 14:00:15 +030041#include "intel_pm.h"
Jani Nikulaf9a79f92019-04-05 14:00:24 +030042#include "intel_sprite.h"
Chris Wilson56c50982019-04-26 09:17:22 +010043#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020044#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030045
Ben Widawskydc39fff2013-10-18 12:32:07 -070046/**
Jani Nikula18afd442016-01-18 09:19:48 +020047 * DOC: RC6
48 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070049 * RC6 is a special power stage which allows the GPU to enter an very
50 * low-voltage mode when idle, using down to 0V while at this stage. This
51 * stage is entered automatically when the GPU is idle when RC6 support is
52 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
53 *
54 * There are different RC6 modes available in Intel GPU, which differentiate
55 * among each other with the latency required to enter and leave RC6 and
56 * voltage consumed by the GPU in different states.
57 *
58 * The combination of the following flags define which states GPU is allowed
59 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
60 * RC6pp is deepest RC6. Their support by hardware varies according to the
61 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
62 * which brings the most power savings; deeper states save more power, but
63 * require higher latency to switch to and wake up.
64 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070065
Ville Syrjälä46f16e62016-10-31 22:37:22 +020066static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030067{
Ville Syrjälä93564042017-08-24 22:10:51 +030068 if (HAS_LLC(dev_priv)) {
69 /*
70 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080071 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030072 *
73 * Must match Sampler, Pixel Back End, and Media. See
74 * WaCompressedResourceSamplerPbeMediaNewHashMode.
75 */
76 I915_WRITE(CHICKEN_PAR1_1,
77 I915_READ(CHICKEN_PAR1_1) |
78 SKL_DE_COMPRESSED_HASH_MODE);
79 }
80
Rodrigo Vivi82525c12017-06-08 08:50:00 -070081 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082 I915_WRITE(CHICKEN_PAR1_1,
83 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
84
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030086 I915_WRITE(GEN8_CHICKEN_DCPR_1,
87 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030088
Rodrigo Vivi82525c12017-06-08 08:50:00 -070089 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
90 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030091 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
92 DISP_FBC_WM_DIS |
93 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030094
Rodrigo Vivi82525c12017-06-08 08:50:00 -070095 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030096 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
97 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053098
99 if (IS_SKYLAKE(dev_priv)) {
100 /* WaDisableDopClockGating */
101 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
102 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
103 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300104}
105
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200106static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200107{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200108 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200109
Nick Hoatha7546152015-06-29 14:07:32 +0100110 /* WaDisableSDEUnitClockGating:bxt */
111 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
112 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
113
Imre Deak32608ca2015-03-11 11:10:27 +0200114 /*
115 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200116 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200117 */
Imre Deak32608ca2015-03-11 11:10:27 +0200118 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200119 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200120
121 /*
122 * Wa: Backlight PWM may stop in the asserted state, causing backlight
123 * to stay fully on.
124 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200125 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
126 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200127}
128
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200129static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
130{
131 gen9_init_clock_gating(dev_priv);
132
133 /*
134 * WaDisablePWMClockGating:glk
135 * Backlight PWM may stop in the asserted state, causing backlight
136 * to stay fully on.
137 */
138 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
139 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200140
141 /* WaDDIIOTimeout:glk */
142 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
143 u32 val = I915_READ(CHICKEN_MISC_2);
144 val &= ~(GLK_CL0_PWR_DOWN |
145 GLK_CL1_PWR_DOWN |
146 GLK_CL2_PWR_DOWN);
147 I915_WRITE(CHICKEN_MISC_2, val);
148 }
149
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200150}
151
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200152static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200153{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200154 u32 tmp;
155
156 tmp = I915_READ(CLKCFG);
157
158 switch (tmp & CLKCFG_FSB_MASK) {
159 case CLKCFG_FSB_533:
160 dev_priv->fsb_freq = 533; /* 133*4 */
161 break;
162 case CLKCFG_FSB_800:
163 dev_priv->fsb_freq = 800; /* 200*4 */
164 break;
165 case CLKCFG_FSB_667:
166 dev_priv->fsb_freq = 667; /* 167*4 */
167 break;
168 case CLKCFG_FSB_400:
169 dev_priv->fsb_freq = 400; /* 100*4 */
170 break;
171 }
172
173 switch (tmp & CLKCFG_MEM_MASK) {
174 case CLKCFG_MEM_533:
175 dev_priv->mem_freq = 533;
176 break;
177 case CLKCFG_MEM_667:
178 dev_priv->mem_freq = 667;
179 break;
180 case CLKCFG_MEM_800:
181 dev_priv->mem_freq = 800;
182 break;
183 }
184
185 /* detect pineview DDR3 setting */
186 tmp = I915_READ(CSHRDDR3CTL);
187 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
188}
189
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200190static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200191{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200192 u16 ddrpll, csipll;
193
194 ddrpll = I915_READ16(DDRMPLL1);
195 csipll = I915_READ16(CSIPLL0);
196
197 switch (ddrpll & 0xff) {
198 case 0xc:
199 dev_priv->mem_freq = 800;
200 break;
201 case 0x10:
202 dev_priv->mem_freq = 1066;
203 break;
204 case 0x14:
205 dev_priv->mem_freq = 1333;
206 break;
207 case 0x18:
208 dev_priv->mem_freq = 1600;
209 break;
210 default:
211 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
212 ddrpll & 0xff);
213 dev_priv->mem_freq = 0;
214 break;
215 }
216
Daniel Vetter20e4d402012-08-08 23:35:39 +0200217 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200218
219 switch (csipll & 0x3ff) {
220 case 0x00c:
221 dev_priv->fsb_freq = 3200;
222 break;
223 case 0x00e:
224 dev_priv->fsb_freq = 3733;
225 break;
226 case 0x010:
227 dev_priv->fsb_freq = 4266;
228 break;
229 case 0x012:
230 dev_priv->fsb_freq = 4800;
231 break;
232 case 0x014:
233 dev_priv->fsb_freq = 5333;
234 break;
235 case 0x016:
236 dev_priv->fsb_freq = 5866;
237 break;
238 case 0x018:
239 dev_priv->fsb_freq = 6400;
240 break;
241 default:
242 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
243 csipll & 0x3ff);
244 dev_priv->fsb_freq = 0;
245 break;
246 }
247
248 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200249 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200250 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200251 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200252 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200253 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200254 }
255}
256
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300257static const struct cxsr_latency cxsr_latency_table[] = {
258 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
259 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
260 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
261 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
262 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
263
264 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
265 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
266 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
267 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
268 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
269
270 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
271 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
272 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
273 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
274 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
275
276 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
277 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
278 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
279 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
280 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
281
282 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
283 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
284 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
285 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
286 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
287
288 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
289 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
290 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
291 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
292 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
293};
294
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100295static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
296 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300297 int fsb,
298 int mem)
299{
300 const struct cxsr_latency *latency;
301 int i;
302
303 if (fsb == 0 || mem == 0)
304 return NULL;
305
306 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
307 latency = &cxsr_latency_table[i];
308 if (is_desktop == latency->is_desktop &&
309 is_ddr3 == latency->is_ddr3 &&
310 fsb == latency->fsb_freq && mem == latency->mem_freq)
311 return latency;
312 }
313
314 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
315
316 return NULL;
317}
318
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200319static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
320{
321 u32 val;
322
Chris Wilson337fa6e2019-04-26 09:17:20 +0100323 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200324
325 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
326 if (enable)
327 val &= ~FORCE_DDR_HIGH_FREQ;
328 else
329 val |= FORCE_DDR_HIGH_FREQ;
330 val &= ~FORCE_DDR_LOW_FREQ;
331 val |= FORCE_DDR_FREQ_REQ_ACK;
332 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
333
334 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
335 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
336 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
337
Chris Wilson337fa6e2019-04-26 09:17:20 +0100338 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200339}
340
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200341static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
342{
343 u32 val;
344
Chris Wilson337fa6e2019-04-26 09:17:20 +0100345 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200347 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200348 if (enable)
349 val |= DSP_MAXFIFO_PM5_ENABLE;
350 else
351 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200352 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200353
Chris Wilson337fa6e2019-04-26 09:17:20 +0100354 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200355}
356
Ville Syrjäläf4998962015-03-10 17:02:21 +0200357#define FW_WM(value, plane) \
358 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
359
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200362 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300363 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300364
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100365 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200366 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300367 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300368 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200369 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200370 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200373 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 val = I915_READ(DSPFW3);
375 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
376 if (enable)
377 val |= PINEVIEW_SELF_REFRESH_EN;
378 else
379 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300380 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300381 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100382 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200383 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300384 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
385 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
386 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300387 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100388 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300389 /*
390 * FIXME can't find a bit like this for 915G, and
391 * and yet it does have the related watermark in
392 * FW_BLC_SELF. What's going on?
393 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200394 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300395 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
396 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
397 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300398 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300399 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200400 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300401 }
402
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200403 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
404
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200405 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
406 enableddisabled(enable),
407 enableddisabled(was_enabled));
408
409 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300410}
411
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300412/**
413 * intel_set_memory_cxsr - Configure CxSR state
414 * @dev_priv: i915 device
415 * @enable: Allow vs. disallow CxSR
416 *
417 * Allow or disallow the system to enter a special CxSR
418 * (C-state self refresh) state. What typically happens in CxSR mode
419 * is that several display FIFOs may get combined into a single larger
420 * FIFO for a particular plane (so called max FIFO mode) to allow the
421 * system to defer memory fetches longer, and the memory will enter
422 * self refresh.
423 *
424 * Note that enabling CxSR does not guarantee that the system enter
425 * this special mode, nor does it guarantee that the system stays
426 * in that mode once entered. So this just allows/disallows the system
427 * to autonomously utilize the CxSR mode. Other factors such as core
428 * C-states will affect when/if the system actually enters/exits the
429 * CxSR mode.
430 *
431 * Note that on VLV/CHV this actually only controls the max FIFO mode,
432 * and the system is free to enter/exit memory self refresh at any time
433 * even when the use of CxSR has been disallowed.
434 *
435 * While the system is actually in the CxSR/max FIFO mode, some plane
436 * control registers will not get latched on vblank. Thus in order to
437 * guarantee the system will respond to changes in the plane registers
438 * we must always disallow CxSR prior to making changes to those registers.
439 * Unfortunately the system will re-evaluate the CxSR conditions at
440 * frame start which happens after vblank start (which is when the plane
441 * registers would get latched), so we can't proceed with the plane update
442 * during the same frame where we disallowed CxSR.
443 *
444 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
445 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
446 * the hardware w.r.t. HPLL SR when writing to plane registers.
447 * Disallowing just CxSR is sufficient.
448 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200449bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451 bool ret;
452
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200454 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300455 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
456 dev_priv->wm.vlv.cxsr = enable;
457 else if (IS_G4X(dev_priv))
458 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200459 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200460
461 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200462}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200463
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300464/*
465 * Latency for FIFO fetches is dependent on several factors:
466 * - memory configuration (speed, channels)
467 * - chipset
468 * - current MCH state
469 * It can be fairly high in some situations, so here we assume a fairly
470 * pessimal value. It's a tradeoff between extra memory fetches (if we
471 * set this value too high, the FIFO will fetch frequently to stay full)
472 * and power consumption (set it too low to save power and we might see
473 * FIFO underruns and display "flicker").
474 *
475 * A value of 5us seems to be a good balance; safe for very low end
476 * platforms but not overly aggressive on lower latency configs.
477 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100478static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
481 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
482
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200483static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200484{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200485 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200486 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200487 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200488 enum pipe pipe = crtc->pipe;
489 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200490
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200491 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200492 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200493 case PIPE_A:
494 dsparb = I915_READ(DSPARB);
495 dsparb2 = I915_READ(DSPARB2);
496 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
497 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
498 break;
499 case PIPE_B:
500 dsparb = I915_READ(DSPARB);
501 dsparb2 = I915_READ(DSPARB2);
502 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
503 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
504 break;
505 case PIPE_C:
506 dsparb2 = I915_READ(DSPARB2);
507 dsparb3 = I915_READ(DSPARB3);
508 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
509 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
510 break;
511 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200512 MISSING_CASE(pipe);
513 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200514 }
515
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200516 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
517 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
518 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
519 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200520}
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
523 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200525 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526 int size;
527
528 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
531
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200532 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
533 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300534
535 return size;
536}
537
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200538static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
539 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200541 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542 int size;
543
544 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300546 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
547 size >>= 1; /* Convert to cachelines */
548
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200549 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
550 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551
552 return size;
553}
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
556 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200558 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559 int size;
560
561 size = dsparb & 0x7f;
562 size >>= 2; /* Convert to cachelines */
563
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200564 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
565 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566
567 return size;
568}
569
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300570/* Pineview has different values for various configs */
571static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = PINEVIEW_DISPLAY_FIFO,
573 .max_wm = PINEVIEW_MAX_WM,
574 .default_wm = PINEVIEW_DFT_WM,
575 .guard_size = PINEVIEW_GUARD_WM,
576 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300579 .fifo_size = PINEVIEW_DISPLAY_FIFO,
580 .max_wm = PINEVIEW_MAX_WM,
581 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
582 .guard_size = PINEVIEW_GUARD_WM,
583 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584};
585static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300586 .fifo_size = PINEVIEW_CURSOR_FIFO,
587 .max_wm = PINEVIEW_CURSOR_MAX_WM,
588 .default_wm = PINEVIEW_CURSOR_DFT_WM,
589 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
590 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591};
592static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = PINEVIEW_CURSOR_FIFO,
594 .max_wm = PINEVIEW_CURSOR_MAX_WM,
595 .default_wm = PINEVIEW_CURSOR_DFT_WM,
596 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
597 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300600 .fifo_size = I965_CURSOR_FIFO,
601 .max_wm = I965_CURSOR_MAX_WM,
602 .default_wm = I965_CURSOR_DFT_WM,
603 .guard_size = 2,
604 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300605};
606static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300607 .fifo_size = I945_FIFO_SIZE,
608 .max_wm = I915_MAX_WM,
609 .default_wm = 1,
610 .guard_size = 2,
611 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612};
613static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300614 .fifo_size = I915_FIFO_SIZE,
615 .max_wm = I915_MAX_WM,
616 .default_wm = 1,
617 .guard_size = 2,
618 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300619};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300620static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300621 .fifo_size = I855GM_FIFO_SIZE,
622 .max_wm = I915_MAX_WM,
623 .default_wm = 1,
624 .guard_size = 2,
625 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300626};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300627static const struct intel_watermark_params i830_bc_wm_info = {
628 .fifo_size = I855GM_FIFO_SIZE,
629 .max_wm = I915_MAX_WM/2,
630 .default_wm = 1,
631 .guard_size = 2,
632 .cacheline_size = I830_FIFO_LINE_SIZE,
633};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200634static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300635 .fifo_size = I830_FIFO_SIZE,
636 .max_wm = I915_MAX_WM,
637 .default_wm = 1,
638 .guard_size = 2,
639 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300640};
641
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300642/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300643 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
644 * @pixel_rate: Pipe pixel rate in kHz
645 * @cpp: Plane bytes per pixel
646 * @latency: Memory wakeup latency in 0.1us units
647 *
648 * Compute the watermark using the method 1 or "small buffer"
649 * formula. The caller may additonally add extra cachelines
650 * to account for TLB misses and clock crossings.
651 *
652 * This method is concerned with the short term drain rate
653 * of the FIFO, ie. it does not account for blanking periods
654 * which would effectively reduce the average drain rate across
655 * a longer period. The name "small" refers to the fact the
656 * FIFO is relatively small compared to the amount of data
657 * fetched.
658 *
659 * The FIFO level vs. time graph might look something like:
660 *
661 * |\ |\
662 * | \ | \
663 * __---__---__ (- plane active, _ blanking)
664 * -> time
665 *
666 * or perhaps like this:
667 *
668 * |\|\ |\|\
669 * __----__----__ (- plane active, _ blanking)
670 * -> time
671 *
672 * Returns:
673 * The watermark in bytes
674 */
675static unsigned int intel_wm_method1(unsigned int pixel_rate,
676 unsigned int cpp,
677 unsigned int latency)
678{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200679 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300680
Ville Syrjäläd492a292019-04-08 18:27:01 +0300681 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300682 ret = DIV_ROUND_UP_ULL(ret, 10000);
683
684 return ret;
685}
686
687/**
688 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
689 * @pixel_rate: Pipe pixel rate in kHz
690 * @htotal: Pipe horizontal total
691 * @width: Plane width in pixels
692 * @cpp: Plane bytes per pixel
693 * @latency: Memory wakeup latency in 0.1us units
694 *
695 * Compute the watermark using the method 2 or "large buffer"
696 * formula. The caller may additonally add extra cachelines
697 * to account for TLB misses and clock crossings.
698 *
699 * This method is concerned with the long term drain rate
700 * of the FIFO, ie. it does account for blanking periods
701 * which effectively reduce the average drain rate across
702 * a longer period. The name "large" refers to the fact the
703 * FIFO is relatively large compared to the amount of data
704 * fetched.
705 *
706 * The FIFO level vs. time graph might look something like:
707 *
708 * |\___ |\___
709 * | \___ | \___
710 * | \ | \
711 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
712 * -> time
713 *
714 * Returns:
715 * The watermark in bytes
716 */
717static unsigned int intel_wm_method2(unsigned int pixel_rate,
718 unsigned int htotal,
719 unsigned int width,
720 unsigned int cpp,
721 unsigned int latency)
722{
723 unsigned int ret;
724
725 /*
726 * FIXME remove once all users are computing
727 * watermarks in the correct place.
728 */
729 if (WARN_ON_ONCE(htotal == 0))
730 htotal = 1;
731
732 ret = (latency * pixel_rate) / (htotal * 10000);
733 ret = (ret + 1) * width * cpp;
734
735 return ret;
736}
737
738/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300740 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000742 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200743 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744 * @latency_ns: memory latency for the platform
745 *
746 * Calculate the watermark level (the level at which the display plane will
747 * start fetching from memory again). Each chip has a different display
748 * FIFO size and allocation, so the caller needs to figure that out and pass
749 * in the correct intel_watermark_params structure.
750 *
751 * As the pixel clock runs, the FIFO will be drained at a rate that depends
752 * on the pixel size. When it reaches the watermark level, it'll start
753 * fetching FIFO line sized based chunks from memory until the FIFO fills
754 * past the watermark point. If the FIFO drains completely, a FIFO underrun
755 * will occur, and a display engine hang could result.
756 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300757static unsigned int intel_calculate_wm(int pixel_rate,
758 const struct intel_watermark_params *wm,
759 int fifo_size, int cpp,
760 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300761{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300762 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300763
764 /*
765 * Note: we need to make sure we don't overflow for various clock &
766 * latency values.
767 * clocks go from a few thousand to several hundred thousand.
768 * latency is usually a few thousand
769 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 entries = intel_wm_method1(pixel_rate, cpp,
771 latency_ns / 100);
772 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
773 wm->guard_size;
774 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300776 wm_size = fifo_size - entries;
777 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300778
779 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300780 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 wm_size = wm->max_wm;
782 if (wm_size <= 0)
783 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300784
785 /*
786 * Bspec seems to indicate that the value shouldn't be lower than
787 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
788 * Lets go for 8 which is the burst size since certain platforms
789 * already use a hardcoded 8 (which is what the spec says should be
790 * done).
791 */
792 if (wm_size <= 8)
793 wm_size = 8;
794
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300795 return wm_size;
796}
797
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300798static bool is_disabling(int old, int new, int threshold)
799{
800 return old >= threshold && new < threshold;
801}
802
803static bool is_enabling(int old, int new, int threshold)
804{
805 return old < threshold && new >= threshold;
806}
807
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300808static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
809{
810 return dev_priv->wm.max_level + 1;
811}
812
Ville Syrjälä24304d812017-03-14 17:10:49 +0200813static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
814 const struct intel_plane_state *plane_state)
815{
816 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
817
818 /* FIXME check the 'enable' instead */
819 if (!crtc_state->base.active)
820 return false;
821
822 /*
823 * Treat cursor with fb as always visible since cursor updates
824 * can happen faster than the vrefresh rate, and the current
825 * watermark code doesn't handle that correctly. Cursor updates
826 * which set/clear the fb or change the cursor size are going
827 * to get throttled by intel_legacy_cursor_update() to work
828 * around this problem with the watermark code.
829 */
830 if (plane->id == PLANE_CURSOR)
831 return plane_state->base.fb != NULL;
832 else
833 return plane_state->base.visible;
834}
835
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200836static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200838 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200840 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200841 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842 if (enabled)
843 return NULL;
844 enabled = crtc;
845 }
846 }
847
848 return enabled;
849}
850
Ville Syrjälä432081b2016-10-31 22:37:03 +0200851static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200853 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200854 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300855 const struct cxsr_latency *latency;
856 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300857 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300858
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000859 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100860 dev_priv->is_ddr3,
861 dev_priv->fsb_freq,
862 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300863 if (!latency) {
864 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300865 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866 return;
867 }
868
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200869 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300870 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200871 const struct drm_display_mode *adjusted_mode =
872 &crtc->config->base.adjusted_mode;
873 const struct drm_framebuffer *fb =
874 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200875 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300876 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300877
878 /* Display SR */
879 wm = intel_calculate_wm(clock, &pineview_display_wm,
880 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200881 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW1);
883 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW1, reg);
886 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
887
888 /* cursor SR */
889 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
890 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300891 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* Display HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200900 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905
906 /* cursor HPLL off SR */
907 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
908 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300909 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 reg = I915_READ(DSPFW3);
911 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200912 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300913 I915_WRITE(DSPFW3, reg);
914 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
915
Imre Deak5209b1f2014-07-01 12:36:17 +0300916 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300918 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300919 }
920}
921
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300922/*
923 * Documentation says:
924 * "If the line size is small, the TLB fetches can get in the way of the
925 * data fetches, causing some lag in the pixel data return which is not
926 * accounted for in the above formulas. The following adjustment only
927 * needs to be applied if eight whole lines fit in the buffer at once.
928 * The WM is adjusted upwards by the difference between the FIFO size
929 * and the size of 8 whole lines. This adjustment is always performed
930 * in the actual pixel depth regardless of whether FBC is enabled or not."
931 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000932static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300933{
934 int tlb_miss = fifo_size * 64 - width * cpp * 8;
935
936 return max(0, tlb_miss);
937}
938
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300939static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
940 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300941{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300942 enum pipe pipe;
943
944 for_each_pipe(dev_priv, pipe)
945 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
946
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300947 I915_WRITE(DSPFW1,
948 FW_WM(wm->sr.plane, SR) |
949 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
950 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
951 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
952 I915_WRITE(DSPFW2,
953 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
954 FW_WM(wm->sr.fbc, FBC_SR) |
955 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
956 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
957 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
958 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
959 I915_WRITE(DSPFW3,
960 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
961 FW_WM(wm->sr.cursor, CURSOR_SR) |
962 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
963 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300964
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300965 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300966}
967
Ville Syrjälä15665972015-03-10 16:16:28 +0200968#define FW_WM_VLV(value, plane) \
969 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
970
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200971static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200972 const struct vlv_wm_values *wm)
973{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200974 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200975
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200976 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200977 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
978
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200979 I915_WRITE(VLV_DDL(pipe),
980 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
981 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
982 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
983 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
984 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200985
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200986 /*
987 * Zero the (unused) WM1 watermarks, and also clear all the
988 * high order bits so that there are no out of bounds values
989 * present in the registers during the reprogramming.
990 */
991 I915_WRITE(DSPHOWM, 0);
992 I915_WRITE(DSPHOWM1, 0);
993 I915_WRITE(DSPFW4, 0);
994 I915_WRITE(DSPFW5, 0);
995 I915_WRITE(DSPFW6, 0);
996
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200999 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1000 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1001 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001002 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001003 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1004 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1005 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001006 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001007 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001008
1009 if (IS_CHERRYVIEW(dev_priv)) {
1010 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1012 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001013 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001014 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1015 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001016 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001017 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1018 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001019 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001020 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001021 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1022 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1023 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1024 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1025 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1027 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1028 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001030 } else {
1031 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001032 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1033 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001034 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001035 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001036 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1037 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1038 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1039 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1040 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1041 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001042 }
1043
1044 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001045}
1046
Ville Syrjälä15665972015-03-10 16:16:28 +02001047#undef FW_WM_VLV
1048
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001049static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1050{
1051 /* all latencies in usec */
1052 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1053 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001054 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001055
Ville Syrjälä79d94302017-04-21 21:14:30 +03001056 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001057}
1058
1059static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1060{
1061 /*
1062 * DSPCNTR[13] supposedly controls whether the
1063 * primary plane can use the FIFO space otherwise
1064 * reserved for the sprite plane. It's not 100% clear
1065 * what the actual FIFO size is, but it looks like we
1066 * can happily set both primary and sprite watermarks
1067 * up to 127 cachelines. So that would seem to mean
1068 * that either DSPCNTR[13] doesn't do anything, or that
1069 * the total FIFO is >= 256 cachelines in size. Either
1070 * way, we don't seem to have to worry about this
1071 * repartitioning as the maximum watermark value the
1072 * register can hold for each plane is lower than the
1073 * minimum FIFO size.
1074 */
1075 switch (plane_id) {
1076 case PLANE_CURSOR:
1077 return 63;
1078 case PLANE_PRIMARY:
1079 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1080 case PLANE_SPRITE0:
1081 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1082 default:
1083 MISSING_CASE(plane_id);
1084 return 0;
1085 }
1086}
1087
1088static int g4x_fbc_fifo_size(int level)
1089{
1090 switch (level) {
1091 case G4X_WM_LEVEL_SR:
1092 return 7;
1093 case G4X_WM_LEVEL_HPLL:
1094 return 15;
1095 default:
1096 MISSING_CASE(level);
1097 return 0;
1098 }
1099}
1100
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001101static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1102 const struct intel_plane_state *plane_state,
1103 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001104{
1105 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1106 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1107 const struct drm_display_mode *adjusted_mode =
1108 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001109 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1110 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001111
1112 if (latency == 0)
1113 return USHRT_MAX;
1114
1115 if (!intel_wm_plane_visible(crtc_state, plane_state))
1116 return 0;
1117
1118 /*
1119 * Not 100% sure which way ELK should go here as the
1120 * spec only says CL/CTG should assume 32bpp and BW
1121 * doesn't need to. But as these things followed the
1122 * mobile vs. desktop lines on gen3 as well, let's
1123 * assume ELK doesn't need this.
1124 *
1125 * The spec also fails to list such a restriction for
1126 * the HPLL watermark, which seems a little strange.
1127 * Let's use 32bpp for the HPLL watermark as well.
1128 */
1129 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1130 level != G4X_WM_LEVEL_NORMAL)
1131 cpp = 4;
1132 else
1133 cpp = plane_state->base.fb->format->cpp[0];
1134
1135 clock = adjusted_mode->crtc_clock;
1136 htotal = adjusted_mode->crtc_htotal;
1137
1138 if (plane->id == PLANE_CURSOR)
1139 width = plane_state->base.crtc_w;
1140 else
1141 width = drm_rect_width(&plane_state->base.dst);
1142
1143 if (plane->id == PLANE_CURSOR) {
1144 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1145 } else if (plane->id == PLANE_PRIMARY &&
1146 level == G4X_WM_LEVEL_NORMAL) {
1147 wm = intel_wm_method1(clock, cpp, latency);
1148 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001149 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001150
1151 small = intel_wm_method1(clock, cpp, latency);
1152 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1153
1154 wm = min(small, large);
1155 }
1156
1157 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1158 width, cpp);
1159
1160 wm = DIV_ROUND_UP(wm, 64) + 2;
1161
Chris Wilson1a1f1282017-11-07 14:03:38 +00001162 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001163}
1164
1165static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1166 int level, enum plane_id plane_id, u16 value)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1169 bool dirty = false;
1170
1171 for (; level < intel_wm_num_levels(dev_priv); level++) {
1172 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1173
1174 dirty |= raw->plane[plane_id] != value;
1175 raw->plane[plane_id] = value;
1176 }
1177
1178 return dirty;
1179}
1180
1181static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1182 int level, u16 value)
1183{
1184 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1185 bool dirty = false;
1186
1187 /* NORMAL level doesn't have an FBC watermark */
1188 level = max(level, G4X_WM_LEVEL_SR);
1189
1190 for (; level < intel_wm_num_levels(dev_priv); level++) {
1191 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1192
1193 dirty |= raw->fbc != value;
1194 raw->fbc = value;
1195 }
1196
1197 return dirty;
1198}
1199
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001200static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1201 const struct intel_plane_state *pstate,
1202 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001203
1204static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1205 const struct intel_plane_state *plane_state)
1206{
1207 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1208 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1209 enum plane_id plane_id = plane->id;
1210 bool dirty = false;
1211 int level;
1212
1213 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1214 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1215 if (plane_id == PLANE_PRIMARY)
1216 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1217 goto out;
1218 }
1219
1220 for (level = 0; level < num_levels; level++) {
1221 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1222 int wm, max_wm;
1223
1224 wm = g4x_compute_wm(crtc_state, plane_state, level);
1225 max_wm = g4x_plane_fifo_size(plane_id, level);
1226
1227 if (wm > max_wm)
1228 break;
1229
1230 dirty |= raw->plane[plane_id] != wm;
1231 raw->plane[plane_id] = wm;
1232
1233 if (plane_id != PLANE_PRIMARY ||
1234 level == G4X_WM_LEVEL_NORMAL)
1235 continue;
1236
1237 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1238 raw->plane[plane_id]);
1239 max_wm = g4x_fbc_fifo_size(level);
1240
1241 /*
1242 * FBC wm is not mandatory as we
1243 * can always just disable its use.
1244 */
1245 if (wm > max_wm)
1246 wm = USHRT_MAX;
1247
1248 dirty |= raw->fbc != wm;
1249 raw->fbc = wm;
1250 }
1251
1252 /* mark watermarks as invalid */
1253 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1254
1255 if (plane_id == PLANE_PRIMARY)
1256 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1257
1258 out:
1259 if (dirty) {
1260 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1261 plane->base.name,
1262 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1263 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1264 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1265
1266 if (plane_id == PLANE_PRIMARY)
1267 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1268 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1269 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1270 }
1271
1272 return dirty;
1273}
1274
1275static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1276 enum plane_id plane_id, int level)
1277{
1278 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1279
1280 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1281}
1282
1283static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1284 int level)
1285{
1286 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1287
1288 if (level > dev_priv->wm.max_level)
1289 return false;
1290
1291 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1292 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1293 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1294}
1295
1296/* mark all levels starting from 'level' as invalid */
1297static void g4x_invalidate_wms(struct intel_crtc *crtc,
1298 struct g4x_wm_state *wm_state, int level)
1299{
1300 if (level <= G4X_WM_LEVEL_NORMAL) {
1301 enum plane_id plane_id;
1302
1303 for_each_plane_id_on_crtc(crtc, plane_id)
1304 wm_state->wm.plane[plane_id] = USHRT_MAX;
1305 }
1306
1307 if (level <= G4X_WM_LEVEL_SR) {
1308 wm_state->cxsr = false;
1309 wm_state->sr.cursor = USHRT_MAX;
1310 wm_state->sr.plane = USHRT_MAX;
1311 wm_state->sr.fbc = USHRT_MAX;
1312 }
1313
1314 if (level <= G4X_WM_LEVEL_HPLL) {
1315 wm_state->hpll_en = false;
1316 wm_state->hpll.cursor = USHRT_MAX;
1317 wm_state->hpll.plane = USHRT_MAX;
1318 wm_state->hpll.fbc = USHRT_MAX;
1319 }
1320}
1321
1322static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1323{
1324 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1325 struct intel_atomic_state *state =
1326 to_intel_atomic_state(crtc_state->base.state);
1327 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1328 int num_active_planes = hweight32(crtc_state->active_planes &
1329 ~BIT(PLANE_CURSOR));
1330 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001331 const struct intel_plane_state *old_plane_state;
1332 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 struct intel_plane *plane;
1334 enum plane_id plane_id;
1335 int i, level;
1336 unsigned int dirty = 0;
1337
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001338 for_each_oldnew_intel_plane_in_state(state, plane,
1339 old_plane_state,
1340 new_plane_state, i) {
1341 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001342 old_plane_state->base.crtc != &crtc->base)
1343 continue;
1344
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001345 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001346 dirty |= BIT(plane->id);
1347 }
1348
1349 if (!dirty)
1350 return 0;
1351
1352 level = G4X_WM_LEVEL_NORMAL;
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 for_each_plane_id_on_crtc(crtc, plane_id)
1358 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1359
1360 level = G4X_WM_LEVEL_SR;
1361
1362 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1363 goto out;
1364
1365 raw = &crtc_state->wm.g4x.raw[level];
1366 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1367 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1368 wm_state->sr.fbc = raw->fbc;
1369
1370 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1371
1372 level = G4X_WM_LEVEL_HPLL;
1373
1374 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1375 goto out;
1376
1377 raw = &crtc_state->wm.g4x.raw[level];
1378 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1379 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1380 wm_state->hpll.fbc = raw->fbc;
1381
1382 wm_state->hpll_en = wm_state->cxsr;
1383
1384 level++;
1385
1386 out:
1387 if (level == G4X_WM_LEVEL_NORMAL)
1388 return -EINVAL;
1389
1390 /* invalidate the higher levels */
1391 g4x_invalidate_wms(crtc, wm_state, level);
1392
1393 /*
1394 * Determine if the FBC watermark(s) can be used. IF
1395 * this isn't the case we prefer to disable the FBC
1396 ( watermark(s) rather than disable the SR/HPLL
1397 * level(s) entirely.
1398 */
1399 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1400
1401 if (level >= G4X_WM_LEVEL_SR &&
1402 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1403 wm_state->fbc_en = false;
1404 else if (level >= G4X_WM_LEVEL_HPLL &&
1405 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1406 wm_state->fbc_en = false;
1407
1408 return 0;
1409}
1410
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001411static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001413 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1415 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1416 struct intel_atomic_state *intel_state =
1417 to_intel_atomic_state(new_crtc_state->base.state);
1418 const struct intel_crtc_state *old_crtc_state =
1419 intel_atomic_get_old_crtc_state(intel_state, crtc);
1420 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001421 enum plane_id plane_id;
1422
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1424 *intermediate = *optimal;
1425
1426 intermediate->cxsr = false;
1427 intermediate->hpll_en = false;
1428 goto out;
1429 }
1430
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001431 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001432 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001433 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001434 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001435 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1436
1437 for_each_plane_id_on_crtc(crtc, plane_id) {
1438 intermediate->wm.plane[plane_id] =
1439 max(optimal->wm.plane[plane_id],
1440 active->wm.plane[plane_id]);
1441
1442 WARN_ON(intermediate->wm.plane[plane_id] >
1443 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1444 }
1445
1446 intermediate->sr.plane = max(optimal->sr.plane,
1447 active->sr.plane);
1448 intermediate->sr.cursor = max(optimal->sr.cursor,
1449 active->sr.cursor);
1450 intermediate->sr.fbc = max(optimal->sr.fbc,
1451 active->sr.fbc);
1452
1453 intermediate->hpll.plane = max(optimal->hpll.plane,
1454 active->hpll.plane);
1455 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1456 active->hpll.cursor);
1457 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1458 active->hpll.fbc);
1459
1460 WARN_ON((intermediate->sr.plane >
1461 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1462 intermediate->sr.cursor >
1463 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1464 intermediate->cxsr);
1465 WARN_ON((intermediate->sr.plane >
1466 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1467 intermediate->sr.cursor >
1468 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1469 intermediate->hpll_en);
1470
1471 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1472 intermediate->fbc_en && intermediate->cxsr);
1473 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1474 intermediate->fbc_en && intermediate->hpll_en);
1475
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001476out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001477 /*
1478 * If our intermediate WM are identical to the final WM, then we can
1479 * omit the post-vblank programming; only update if it's different.
1480 */
1481 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001482 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001483
1484 return 0;
1485}
1486
1487static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1488 struct g4x_wm_values *wm)
1489{
1490 struct intel_crtc *crtc;
1491 int num_active_crtcs = 0;
1492
1493 wm->cxsr = true;
1494 wm->hpll_en = true;
1495 wm->fbc_en = true;
1496
1497 for_each_intel_crtc(&dev_priv->drm, crtc) {
1498 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1499
1500 if (!crtc->active)
1501 continue;
1502
1503 if (!wm_state->cxsr)
1504 wm->cxsr = false;
1505 if (!wm_state->hpll_en)
1506 wm->hpll_en = false;
1507 if (!wm_state->fbc_en)
1508 wm->fbc_en = false;
1509
1510 num_active_crtcs++;
1511 }
1512
1513 if (num_active_crtcs != 1) {
1514 wm->cxsr = false;
1515 wm->hpll_en = false;
1516 wm->fbc_en = false;
1517 }
1518
1519 for_each_intel_crtc(&dev_priv->drm, crtc) {
1520 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1521 enum pipe pipe = crtc->pipe;
1522
1523 wm->pipe[pipe] = wm_state->wm;
1524 if (crtc->active && wm->cxsr)
1525 wm->sr = wm_state->sr;
1526 if (crtc->active && wm->hpll_en)
1527 wm->hpll = wm_state->hpll;
1528 }
1529}
1530
1531static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1532{
1533 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1534 struct g4x_wm_values new_wm = {};
1535
1536 g4x_merge_wm(dev_priv, &new_wm);
1537
1538 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1539 return;
1540
1541 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1542 _intel_set_memory_cxsr(dev_priv, false);
1543
1544 g4x_write_wm_values(dev_priv, &new_wm);
1545
1546 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1547 _intel_set_memory_cxsr(dev_priv, true);
1548
1549 *old_wm = new_wm;
1550}
1551
1552static void g4x_initial_watermarks(struct intel_atomic_state *state,
1553 struct intel_crtc_state *crtc_state)
1554{
1555 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1556 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1557
1558 mutex_lock(&dev_priv->wm.wm_mutex);
1559 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1560 g4x_program_watermarks(dev_priv);
1561 mutex_unlock(&dev_priv->wm.wm_mutex);
1562}
1563
1564static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1565 struct intel_crtc_state *crtc_state)
1566{
1567 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1569
1570 if (!crtc_state->wm.need_postvbl_update)
1571 return;
1572
1573 mutex_lock(&dev_priv->wm.wm_mutex);
1574 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1575 g4x_program_watermarks(dev_priv);
1576 mutex_unlock(&dev_priv->wm.wm_mutex);
1577}
1578
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001579/* latency must be in 0.1us units. */
1580static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001581 unsigned int htotal,
1582 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001583 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001584 unsigned int latency)
1585{
1586 unsigned int ret;
1587
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001588 ret = intel_wm_method2(pixel_rate, htotal,
1589 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001590 ret = DIV_ROUND_UP(ret, 64);
1591
1592 return ret;
1593}
1594
Ville Syrjäläbb726512016-10-31 22:37:24 +02001595static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001596{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001597 /* all latencies in usec */
1598 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1599
Ville Syrjälä58590c12015-09-08 21:05:12 +03001600 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1601
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001602 if (IS_CHERRYVIEW(dev_priv)) {
1603 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1604 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001605
1606 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607 }
1608}
1609
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001610static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1611 const struct intel_plane_state *plane_state,
1612 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001613{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001614 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001616 const struct drm_display_mode *adjusted_mode =
1617 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001618 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001619
1620 if (dev_priv->wm.pri_latency[level] == 0)
1621 return USHRT_MAX;
1622
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001623 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624 return 0;
1625
Daniel Vetteref426c12017-01-04 11:41:10 +01001626 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001627 clock = adjusted_mode->crtc_clock;
1628 htotal = adjusted_mode->crtc_htotal;
1629 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001630
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001631 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 /*
1633 * FIXME the formula gives values that are
1634 * too big for the cursor FIFO, and hence we
1635 * would never be able to use cursors. For
1636 * now just hardcode the watermark.
1637 */
1638 wm = 63;
1639 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001640 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001641 dev_priv->wm.pri_latency[level] * 10);
1642 }
1643
Chris Wilson1a1f1282017-11-07 14:03:38 +00001644 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001645}
1646
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001647static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1648{
1649 return (active_planes & (BIT(PLANE_SPRITE0) |
1650 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1651}
1652
Ville Syrjälä5012e602017-03-02 19:14:56 +02001653static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001654{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001655 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001656 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001657 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001658 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001659 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1660 int num_active_planes = hweight32(active_planes);
1661 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001662 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001663 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001664 unsigned int total_rate;
1665 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001666
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001667 /*
1668 * When enabling sprite0 after sprite1 has already been enabled
1669 * we tend to get an underrun unless sprite0 already has some
1670 * FIFO space allcoated. Hence we always allocate at least one
1671 * cacheline for sprite0 whenever sprite1 is enabled.
1672 *
1673 * All other plane enable sequences appear immune to this problem.
1674 */
1675 if (vlv_need_sprite0_fifo_workaround(active_planes))
1676 sprite0_fifo_extra = 1;
1677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 total_rate = raw->plane[PLANE_PRIMARY] +
1679 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001680 raw->plane[PLANE_SPRITE1] +
1681 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if (total_rate > fifo_size)
1684 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 if (total_rate == 0)
1687 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001690 unsigned int rate;
1691
Ville Syrjälä5012e602017-03-02 19:14:56 +02001692 if ((active_planes & BIT(plane_id)) == 0) {
1693 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001694 continue;
1695 }
1696
Ville Syrjälä5012e602017-03-02 19:14:56 +02001697 rate = raw->plane[plane_id];
1698 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1699 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700 }
1701
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001702 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1703 fifo_left -= sprite0_fifo_extra;
1704
Ville Syrjälä5012e602017-03-02 19:14:56 +02001705 fifo_state->plane[PLANE_CURSOR] = 63;
1706
1707 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708
1709 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001710 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001711 int plane_extra;
1712
1713 if (fifo_left == 0)
1714 break;
1715
Ville Syrjälä5012e602017-03-02 19:14:56 +02001716 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001717 continue;
1718
1719 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001720 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001721 fifo_left -= plane_extra;
1722 }
1723
Ville Syrjälä5012e602017-03-02 19:14:56 +02001724 WARN_ON(active_planes != 0 && fifo_left != 0);
1725
1726 /* give it all to the first plane if none are active */
1727 if (active_planes == 0) {
1728 WARN_ON(fifo_left != fifo_size);
1729 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1730 }
1731
1732 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001733}
1734
Ville Syrjäläff32c542017-03-02 19:14:57 +02001735/* mark all levels starting from 'level' as invalid */
1736static void vlv_invalidate_wms(struct intel_crtc *crtc,
1737 struct vlv_wm_state *wm_state, int level)
1738{
1739 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1740
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001741 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001742 enum plane_id plane_id;
1743
1744 for_each_plane_id_on_crtc(crtc, plane_id)
1745 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1746
1747 wm_state->sr[level].cursor = USHRT_MAX;
1748 wm_state->sr[level].plane = USHRT_MAX;
1749 }
1750}
1751
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001752static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1753{
1754 if (wm > fifo_size)
1755 return USHRT_MAX;
1756 else
1757 return fifo_size - wm;
1758}
1759
Ville Syrjäläff32c542017-03-02 19:14:57 +02001760/*
1761 * Starting from 'level' set all higher
1762 * levels to 'value' in the "raw" watermarks.
1763 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001764static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001765 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001766{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001767 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001768 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001769 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770
Ville Syrjäläff32c542017-03-02 19:14:57 +02001771 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001772 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001773
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001774 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001775 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001776 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001777
1778 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001779}
1780
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001781static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1782 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001783{
1784 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1785 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001786 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001788 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001790 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001791 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1792 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001793 }
1794
1795 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001796 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001797 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1798 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1799
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800 if (wm > max_wm)
1801 break;
1802
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001803 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001804 raw->plane[plane_id] = wm;
1805 }
1806
1807 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001808 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001809
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001810out:
1811 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001812 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001813 plane->base.name,
1814 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1815 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1816 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1817
1818 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001819}
1820
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001821static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1822 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001823{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001824 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825 &crtc_state->wm.vlv.raw[level];
1826 const struct vlv_fifo_state *fifo_state =
1827 &crtc_state->wm.vlv.fifo_state;
1828
1829 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1830}
1831
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001832static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001833{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001834 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1835 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1836 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1837 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838}
1839
1840static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001841{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001842 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001843 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001844 struct intel_atomic_state *state =
1845 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001846 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001847 const struct vlv_fifo_state *fifo_state =
1848 &crtc_state->wm.vlv.fifo_state;
1849 int num_active_planes = hweight32(crtc_state->active_planes &
1850 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001851 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001852 const struct intel_plane_state *old_plane_state;
1853 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001854 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001855 enum plane_id plane_id;
1856 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001857 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001858
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001859 for_each_oldnew_intel_plane_in_state(state, plane,
1860 old_plane_state,
1861 new_plane_state, i) {
1862 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001863 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001864 continue;
1865
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001866 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001867 dirty |= BIT(plane->id);
1868 }
1869
1870 /*
1871 * DSPARB registers may have been reset due to the
1872 * power well being turned off. Make sure we restore
1873 * them to a consistent state even if no primary/sprite
1874 * planes are initially active.
1875 */
1876 if (needs_modeset)
1877 crtc_state->fifo_changed = true;
1878
1879 if (!dirty)
1880 return 0;
1881
1882 /* cursor changes don't warrant a FIFO recompute */
1883 if (dirty & ~BIT(PLANE_CURSOR)) {
1884 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001885 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001886 const struct vlv_fifo_state *old_fifo_state =
1887 &old_crtc_state->wm.vlv.fifo_state;
1888
1889 ret = vlv_compute_fifo(crtc_state);
1890 if (ret)
1891 return ret;
1892
1893 if (needs_modeset ||
1894 memcmp(old_fifo_state, fifo_state,
1895 sizeof(*fifo_state)) != 0)
1896 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001897 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001898
Ville Syrjäläff32c542017-03-02 19:14:57 +02001899 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001900 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 /*
1902 * Note that enabling cxsr with no primary/sprite planes
1903 * enabled can wedge the pipe. Hence we only allow cxsr
1904 * with exactly one enabled primary/sprite plane.
1905 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001906 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907
Ville Syrjälä5012e602017-03-02 19:14:56 +02001908 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001909 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001910 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001911
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001912 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001913 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 for_each_plane_id_on_crtc(crtc, plane_id) {
1916 wm_state->wm[level].plane[plane_id] =
1917 vlv_invert_wm_value(raw->plane[plane_id],
1918 fifo_state->plane[plane_id]);
1919 }
1920
1921 wm_state->sr[level].plane =
1922 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001923 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001924 raw->plane[PLANE_SPRITE1]),
1925 sr_fifo_size);
1926
1927 wm_state->sr[level].cursor =
1928 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1929 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001930 }
1931
Ville Syrjäläff32c542017-03-02 19:14:57 +02001932 if (level == 0)
1933 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001934
Ville Syrjäläff32c542017-03-02 19:14:57 +02001935 /* limit to only levels we can actually handle */
1936 wm_state->num_levels = level;
1937
1938 /* invalidate the higher levels */
1939 vlv_invalidate_wms(crtc, wm_state, level);
1940
1941 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001942}
1943
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001944#define VLV_FIFO(plane, value) \
1945 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1946
Ville Syrjäläff32c542017-03-02 19:14:57 +02001947static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1948 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001949{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001952 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001953 const struct vlv_fifo_state *fifo_state =
1954 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001955 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001957 if (!crtc_state->fifo_changed)
1958 return;
1959
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001960 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1961 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1962 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001963
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001964 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1965 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001966
Ville Syrjäläc137d662017-03-02 19:15:06 +02001967 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1968
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001969 /*
1970 * uncore.lock serves a double purpose here. It allows us to
1971 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1972 * it protects the DSPARB registers from getting clobbered by
1973 * parallel updates from multiple pipes.
1974 *
1975 * intel_pipe_update_start() has already disabled interrupts
1976 * for us, so a plain spin_lock() is sufficient here.
1977 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001978 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001979
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001980 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001981 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001982 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001983 dsparb = intel_uncore_read_fw(uncore, DSPARB);
1984 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001985
1986 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1987 VLV_FIFO(SPRITEB, 0xff));
1988 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1989 VLV_FIFO(SPRITEB, sprite1_start));
1990
1991 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1992 VLV_FIFO(SPRITEB_HI, 0x1));
1993 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1994 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1995
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001996 intel_uncore_write_fw(uncore, DSPARB, dsparb);
1997 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001998 break;
1999 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002000 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2001 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002002
2003 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2004 VLV_FIFO(SPRITED, 0xff));
2005 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2006 VLV_FIFO(SPRITED, sprite1_start));
2007
2008 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2009 VLV_FIFO(SPRITED_HI, 0xff));
2010 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2011 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2012
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002013 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2014 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002015 break;
2016 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002017 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
2018 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002019
2020 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2021 VLV_FIFO(SPRITEF, 0xff));
2022 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2023 VLV_FIFO(SPRITEF, sprite1_start));
2024
2025 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2026 VLV_FIFO(SPRITEF_HI, 0xff));
2027 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2028 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2029
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002030 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2031 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002032 break;
2033 default:
2034 break;
2035 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002036
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002037 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002038
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002039 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002040}
2041
2042#undef VLV_FIFO
2043
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002044static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002045{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002046 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002047 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2048 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2049 struct intel_atomic_state *intel_state =
2050 to_intel_atomic_state(new_crtc_state->base.state);
2051 const struct intel_crtc_state *old_crtc_state =
2052 intel_atomic_get_old_crtc_state(intel_state, crtc);
2053 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002054 int level;
2055
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002056 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2057 *intermediate = *optimal;
2058
2059 intermediate->cxsr = false;
2060 goto out;
2061 }
2062
Ville Syrjälä4841da52017-03-02 19:14:59 +02002063 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002064 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002065 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002066
2067 for (level = 0; level < intermediate->num_levels; level++) {
2068 enum plane_id plane_id;
2069
2070 for_each_plane_id_on_crtc(crtc, plane_id) {
2071 intermediate->wm[level].plane[plane_id] =
2072 min(optimal->wm[level].plane[plane_id],
2073 active->wm[level].plane[plane_id]);
2074 }
2075
2076 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2077 active->sr[level].plane);
2078 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2079 active->sr[level].cursor);
2080 }
2081
2082 vlv_invalidate_wms(crtc, intermediate, level);
2083
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002084out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002085 /*
2086 * If our intermediate WM are identical to the final WM, then we can
2087 * omit the post-vblank programming; only update if it's different.
2088 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002089 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002090 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002091
2092 return 0;
2093}
2094
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002095static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002096 struct vlv_wm_values *wm)
2097{
2098 struct intel_crtc *crtc;
2099 int num_active_crtcs = 0;
2100
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002101 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002102 wm->cxsr = true;
2103
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002104 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002105 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002106
2107 if (!crtc->active)
2108 continue;
2109
2110 if (!wm_state->cxsr)
2111 wm->cxsr = false;
2112
2113 num_active_crtcs++;
2114 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2115 }
2116
2117 if (num_active_crtcs != 1)
2118 wm->cxsr = false;
2119
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002120 if (num_active_crtcs > 1)
2121 wm->level = VLV_WM_LEVEL_PM2;
2122
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002123 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002124 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002125 enum pipe pipe = crtc->pipe;
2126
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002127 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002128 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002129 wm->sr = wm_state->sr[wm->level];
2130
Ville Syrjälä1b313892016-11-28 19:37:08 +02002131 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2132 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2133 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2134 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135 }
2136}
2137
Ville Syrjäläff32c542017-03-02 19:14:57 +02002138static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002139{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002140 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2141 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002143 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002144
Ville Syrjäläff32c542017-03-02 19:14:57 +02002145 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002146 return;
2147
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002148 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149 chv_set_memory_dvfs(dev_priv, false);
2150
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002151 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152 chv_set_memory_pm5(dev_priv, false);
2153
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002154 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002155 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002156
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002157 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002158
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002159 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002160 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002161
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002162 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002163 chv_set_memory_pm5(dev_priv, true);
2164
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002165 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002166 chv_set_memory_dvfs(dev_priv, true);
2167
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002168 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002169}
2170
Ville Syrjäläff32c542017-03-02 19:14:57 +02002171static void vlv_initial_watermarks(struct intel_atomic_state *state,
2172 struct intel_crtc_state *crtc_state)
2173{
2174 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2175 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2176
2177 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002178 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2179 vlv_program_watermarks(dev_priv);
2180 mutex_unlock(&dev_priv->wm.wm_mutex);
2181}
2182
2183static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2184 struct intel_crtc_state *crtc_state)
2185{
2186 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2188
2189 if (!crtc_state->wm.need_postvbl_update)
2190 return;
2191
2192 mutex_lock(&dev_priv->wm.wm_mutex);
2193 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002194 vlv_program_watermarks(dev_priv);
2195 mutex_unlock(&dev_priv->wm.wm_mutex);
2196}
2197
Ville Syrjälä432081b2016-10-31 22:37:03 +02002198static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002199{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002200 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002201 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002202 int srwm = 1;
2203 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002204 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002205
2206 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002207 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002208 if (crtc) {
2209 /* self-refresh has much higher latency */
2210 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002211 const struct drm_display_mode *adjusted_mode =
2212 &crtc->config->base.adjusted_mode;
2213 const struct drm_framebuffer *fb =
2214 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002215 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002216 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002217 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002219 int entries;
2220
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002221 entries = intel_wm_method2(clock, htotal,
2222 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002223 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2224 srwm = I965_FIFO_SIZE - entries;
2225 if (srwm < 0)
2226 srwm = 1;
2227 srwm &= 0x1ff;
2228 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2229 entries, srwm);
2230
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002231 entries = intel_wm_method2(clock, htotal,
2232 crtc->base.cursor->state->crtc_w, 4,
2233 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002234 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002235 i965_cursor_wm_info.cacheline_size) +
2236 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002238 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 if (cursor_sr > i965_cursor_wm_info.max_wm)
2240 cursor_sr = i965_cursor_wm_info.max_wm;
2241
2242 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2243 "cursor %d\n", srwm, cursor_sr);
2244
Imre Deak98584252014-06-13 14:54:20 +03002245 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002246 } else {
Imre Deak98584252014-06-13 14:54:20 +03002247 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002248 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002249 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002250 }
2251
2252 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2253 srwm);
2254
2255 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002256 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2257 FW_WM(8, CURSORB) |
2258 FW_WM(8, PLANEB) |
2259 FW_WM(8, PLANEA));
2260 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2261 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002262 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002263 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002264
2265 if (cxsr_enabled)
2266 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002267}
2268
Ville Syrjäläf4998962015-03-10 17:02:21 +02002269#undef FW_WM
2270
Ville Syrjälä432081b2016-10-31 22:37:03 +02002271static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002273 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002275 u32 fwater_lo;
2276 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002277 int cwm, srwm = 1;
2278 int fifo_size;
2279 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002280 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002281
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002282 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002283 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002284 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002285 wm_info = &i915_wm_info;
2286 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002287 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002289 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2290 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002291 if (intel_crtc_active(crtc)) {
2292 const struct drm_display_mode *adjusted_mode =
2293 &crtc->config->base.adjusted_mode;
2294 const struct drm_framebuffer *fb =
2295 crtc->base.primary->state->fb;
2296 int cpp;
2297
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002298 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002299 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002300 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002301 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002302
Damien Lespiau241bfc32013-09-25 16:45:37 +01002303 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002304 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002305 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002307 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002308 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002309 if (planea_wm > (long)wm_info->max_wm)
2310 planea_wm = wm_info->max_wm;
2311 }
2312
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002313 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002314 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002315
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002316 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2317 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002318 if (intel_crtc_active(crtc)) {
2319 const struct drm_display_mode *adjusted_mode =
2320 &crtc->config->base.adjusted_mode;
2321 const struct drm_framebuffer *fb =
2322 crtc->base.primary->state->fb;
2323 int cpp;
2324
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002325 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002326 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002327 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002328 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002329
Damien Lespiau241bfc32013-09-25 16:45:37 +01002330 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002331 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002332 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333 if (enabled == NULL)
2334 enabled = crtc;
2335 else
2336 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002337 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002338 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002339 if (planeb_wm > (long)wm_info->max_wm)
2340 planeb_wm = wm_info->max_wm;
2341 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002342
2343 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2344
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002345 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002346 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002347
Ville Syrjäläefc26112016-10-31 22:37:04 +02002348 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002349
2350 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002351 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002352 enabled = NULL;
2353 }
2354
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002355 /*
2356 * Overlay gets an aggressive default since video jitter is bad.
2357 */
2358 cwm = 2;
2359
2360 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002361 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002362
2363 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002364 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365 /* self-refresh has much higher latency */
2366 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002367 const struct drm_display_mode *adjusted_mode =
2368 &enabled->config->base.adjusted_mode;
2369 const struct drm_framebuffer *fb =
2370 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002371 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002372 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002373 int hdisplay = enabled->config->pipe_src_w;
2374 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002375 int entries;
2376
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002377 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002378 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002379 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002380 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002381
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002382 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2383 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2385 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2386 srwm = wm_info->fifo_size - entries;
2387 if (srwm < 0)
2388 srwm = 1;
2389
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002390 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002391 I915_WRITE(FW_BLC_SELF,
2392 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002393 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002394 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2395 }
2396
2397 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2398 planea_wm, planeb_wm, cwm, srwm);
2399
2400 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2401 fwater_hi = (cwm & 0x1f);
2402
2403 /* Set request length to 8 cachelines per fetch */
2404 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2405 fwater_hi = fwater_hi | (1 << 8);
2406
2407 I915_WRITE(FW_BLC, fwater_lo);
2408 I915_WRITE(FW_BLC2, fwater_hi);
2409
Imre Deak5209b1f2014-07-01 12:36:17 +03002410 if (enabled)
2411 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002412}
2413
Ville Syrjälä432081b2016-10-31 22:37:03 +02002414static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002415{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002416 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002417 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002418 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002419 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002420 int planea_wm;
2421
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002422 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002423 if (crtc == NULL)
2424 return;
2425
Ville Syrjäläefc26112016-10-31 22:37:04 +02002426 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002427 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002428 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002429 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002430 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002431 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2432 fwater_lo |= (3<<8) | planea_wm;
2433
2434 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2435
2436 I915_WRITE(FW_BLC, fwater_lo);
2437}
2438
Ville Syrjälä37126462013-08-01 16:18:55 +03002439/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002440static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2441 unsigned int cpp,
2442 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002443{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002444 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002445
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002446 ret = intel_wm_method1(pixel_rate, cpp, latency);
2447 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002448
2449 return ret;
2450}
2451
Ville Syrjälä37126462013-08-01 16:18:55 +03002452/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002453static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2454 unsigned int htotal,
2455 unsigned int width,
2456 unsigned int cpp,
2457 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002458{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002459 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002460
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002461 ret = intel_wm_method2(pixel_rate, htotal,
2462 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002463 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002464
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002465 return ret;
2466}
2467
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002468static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002469{
Matt Roper15126882015-12-03 11:37:40 -08002470 /*
2471 * Neither of these should be possible since this function shouldn't be
2472 * called if the CRTC is off or the plane is invisible. But let's be
2473 * extra paranoid to avoid a potential divide-by-zero if we screw up
2474 * elsewhere in the driver.
2475 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002476 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002477 return 0;
2478 if (WARN_ON(!horiz_pixels))
2479 return 0;
2480
Ville Syrjäläac484962016-01-20 21:05:26 +02002481 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002482}
2483
Imre Deak820c1982013-12-17 14:46:36 +02002484struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002485 u16 pri;
2486 u16 spr;
2487 u16 cur;
2488 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002489};
2490
Ville Syrjälä37126462013-08-01 16:18:55 +03002491/*
2492 * For both WM_PIPE and WM_LP.
2493 * mem_value must be in 0.1us units.
2494 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002495static u32 ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
2496 const struct intel_plane_state *pstate,
2497 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002498{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002499 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002500 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002501
Ville Syrjälä03981c62018-11-14 19:34:40 +02002502 if (mem_value == 0)
2503 return U32_MAX;
2504
Ville Syrjälä24304d812017-03-14 17:10:49 +02002505 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002506 return 0;
2507
Ville Syrjälä353c8592016-12-14 23:30:57 +02002508 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002509
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002510 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002511
2512 if (!is_lp)
2513 return method1;
2514
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002515 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002516 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002517 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002518 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002519
2520 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002521}
2522
Ville Syrjälä37126462013-08-01 16:18:55 +03002523/*
2524 * For both WM_PIPE and WM_LP.
2525 * mem_value must be in 0.1us units.
2526 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002527static u32 ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
2528 const struct intel_plane_state *pstate,
2529 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002530{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002531 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002532 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002533
Ville Syrjälä03981c62018-11-14 19:34:40 +02002534 if (mem_value == 0)
2535 return U32_MAX;
2536
Ville Syrjälä24304d812017-03-14 17:10:49 +02002537 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002538 return 0;
2539
Ville Syrjälä353c8592016-12-14 23:30:57 +02002540 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002541
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002542 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2543 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002544 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002545 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002546 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002547 return min(method1, method2);
2548}
2549
Ville Syrjälä37126462013-08-01 16:18:55 +03002550/*
2551 * For both WM_PIPE and WM_LP.
2552 * mem_value must be in 0.1us units.
2553 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002554static u32 ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
2555 const struct intel_plane_state *pstate,
2556 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002557{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002558 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002559
Ville Syrjälä03981c62018-11-14 19:34:40 +02002560 if (mem_value == 0)
2561 return U32_MAX;
2562
Ville Syrjälä24304d812017-03-14 17:10:49 +02002563 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002564 return 0;
2565
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002566 cpp = pstate->base.fb->format->cpp[0];
2567
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002568 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002569 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002570 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002571}
2572
Paulo Zanonicca32e92013-05-31 11:45:06 -03002573/* Only for WM_LP. */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002574static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
2575 const struct intel_plane_state *pstate,
2576 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002577{
Ville Syrjälä83054942016-11-18 21:53:00 +02002578 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002579
Ville Syrjälä24304d812017-03-14 17:10:49 +02002580 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002581 return 0;
2582
Ville Syrjälä353c8592016-12-14 23:30:57 +02002583 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002584
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002585 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002586}
2587
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588static unsigned int
2589ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002590{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002591 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002592 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002593 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002594 return 768;
2595 else
2596 return 512;
2597}
2598
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002599static unsigned int
2600ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2601 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002602{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002603 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002604 /* BDW primary/sprite plane watermarks */
2605 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002606 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002607 /* IVB/HSW primary/sprite plane watermarks */
2608 return level == 0 ? 127 : 1023;
2609 else if (!is_sprite)
2610 /* ILK/SNB primary plane watermarks */
2611 return level == 0 ? 127 : 511;
2612 else
2613 /* ILK/SNB sprite plane watermarks */
2614 return level == 0 ? 63 : 255;
2615}
2616
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002617static unsigned int
2618ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002619{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002620 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002621 return level == 0 ? 63 : 255;
2622 else
2623 return level == 0 ? 31 : 63;
2624}
2625
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002626static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002627{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002628 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002629 return 31;
2630 else
2631 return 15;
2632}
2633
Ville Syrjälä158ae642013-08-07 13:28:19 +03002634/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002635static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002636 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002637 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002638 enum intel_ddb_partitioning ddb_partitioning,
2639 bool is_sprite)
2640{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642
2643 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002644 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002645 return 0;
2646
2647 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002648 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002649 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002650
2651 /*
2652 * For some reason the non self refresh
2653 * FIFO size is only half of the self
2654 * refresh FIFO size on ILK/SNB.
2655 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002656 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002657 fifo_size /= 2;
2658 }
2659
Ville Syrjälä240264f2013-08-07 13:29:12 +03002660 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002661 /* level 0 is always calculated with 1:1 split */
2662 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2663 if (is_sprite)
2664 fifo_size *= 5;
2665 fifo_size /= 6;
2666 } else {
2667 fifo_size /= 2;
2668 }
2669 }
2670
2671 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002672 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002673}
2674
2675/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002676static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002677 int level,
2678 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002679{
2680 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002681 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002682 return 64;
2683
2684 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002685 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002686}
2687
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002688static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002689 int level,
2690 const struct intel_wm_config *config,
2691 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002692 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002693{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002694 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2695 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2696 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2697 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002698}
2699
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002700static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002701 int level,
2702 struct ilk_wm_maximums *max)
2703{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002704 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2705 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2706 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2707 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002708}
2709
Ville Syrjäläd9395652013-10-09 19:18:10 +03002710static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002711 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002712 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002713{
2714 bool ret;
2715
2716 /* already determined to be invalid? */
2717 if (!result->enable)
2718 return false;
2719
2720 result->enable = result->pri_val <= max->pri &&
2721 result->spr_val <= max->spr &&
2722 result->cur_val <= max->cur;
2723
2724 ret = result->enable;
2725
2726 /*
2727 * HACK until we can pre-compute everything,
2728 * and thus fail gracefully if LP0 watermarks
2729 * are exceeded...
2730 */
2731 if (level == 0 && !result->enable) {
2732 if (result->pri_val > max->pri)
2733 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2734 level, result->pri_val, max->pri);
2735 if (result->spr_val > max->spr)
2736 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2737 level, result->spr_val, max->spr);
2738 if (result->cur_val > max->cur)
2739 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2740 level, result->cur_val, max->cur);
2741
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002742 result->pri_val = min_t(u32, result->pri_val, max->pri);
2743 result->spr_val = min_t(u32, result->spr_val, max->spr);
2744 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002745 result->enable = true;
2746 }
2747
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002748 return ret;
2749}
2750
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002751static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002752 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002753 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002754 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002755 const struct intel_plane_state *pristate,
2756 const struct intel_plane_state *sprstate,
2757 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002758 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002759{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002760 u16 pri_latency = dev_priv->wm.pri_latency[level];
2761 u16 spr_latency = dev_priv->wm.spr_latency[level];
2762 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002763
2764 /* WM1+ latency values stored in 0.5us units */
2765 if (level > 0) {
2766 pri_latency *= 5;
2767 spr_latency *= 5;
2768 cur_latency *= 5;
2769 }
2770
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002771 if (pristate) {
2772 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2773 pri_latency, level);
2774 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2775 }
2776
2777 if (sprstate)
2778 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2779
2780 if (curstate)
2781 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2782
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002783 result->enable = true;
2784}
2785
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002786static u32
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002787hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002788{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002789 const struct intel_atomic_state *intel_state =
2790 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002791 const struct drm_display_mode *adjusted_mode =
2792 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002793 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794
Matt Roperee91a152015-12-03 11:37:39 -08002795 if (!cstate->base.active)
2796 return 0;
2797 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2798 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002799 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002801
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002802 /* The WM are computed with base on how long it takes to fill a single
2803 * row at the given clock rate, multiplied by 8.
2804 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002805 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2806 adjusted_mode->crtc_clock);
2807 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002808 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002809
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002810 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2811 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002812}
2813
Ville Syrjäläbb726512016-10-31 22:37:24 +02002814static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002815 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002816{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002817 struct intel_uncore *uncore = &dev_priv->uncore;
2818
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002819 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002820 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002821 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002822 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002823
2824 /* read the first set of memory latencies[0:3] */
2825 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002826 ret = sandybridge_pcode_read(dev_priv,
2827 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002828 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002829
2830 if (ret) {
2831 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2832 return;
2833 }
2834
2835 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2836 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2837 GEN9_MEM_LATENCY_LEVEL_MASK;
2838 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2839 GEN9_MEM_LATENCY_LEVEL_MASK;
2840 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2841 GEN9_MEM_LATENCY_LEVEL_MASK;
2842
2843 /* read the second set of memory latencies[4:7] */
2844 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002845 ret = sandybridge_pcode_read(dev_priv,
2846 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002847 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002848 if (ret) {
2849 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2850 return;
2851 }
2852
2853 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2854 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2855 GEN9_MEM_LATENCY_LEVEL_MASK;
2856 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2857 GEN9_MEM_LATENCY_LEVEL_MASK;
2858 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2859 GEN9_MEM_LATENCY_LEVEL_MASK;
2860
Vandana Kannan367294b2014-11-04 17:06:46 +00002861 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002862 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2863 * need to be disabled. We make sure to sanitize the values out
2864 * of the punit to satisfy this requirement.
2865 */
2866 for (level = 1; level <= max_level; level++) {
2867 if (wm[level] == 0) {
2868 for (i = level + 1; i <= max_level; i++)
2869 wm[i] = 0;
2870 break;
2871 }
2872 }
2873
2874 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002875 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002876 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002877 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002878 * to add 2us to the various latency levels we retrieve from the
2879 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002880 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002881 if (wm[0] == 0) {
2882 wm[0] += 2;
2883 for (level = 1; level <= max_level; level++) {
2884 if (wm[level] == 0)
2885 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002886 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002887 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002888 }
2889
Mahesh Kumar86b59282018-08-31 16:39:42 +05302890 /*
2891 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2892 * If we could not get dimm info enable this WA to prevent from
2893 * any underrun. If not able to get Dimm info assume 16GB dimm
2894 * to avoid any underrun.
2895 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002896 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302897 wm[0] += 1;
2898
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002899 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002900 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002901
2902 wm[0] = (sskpd >> 56) & 0xFF;
2903 if (wm[0] == 0)
2904 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002905 wm[1] = (sskpd >> 4) & 0xFF;
2906 wm[2] = (sskpd >> 12) & 0xFF;
2907 wm[3] = (sskpd >> 20) & 0x1FF;
2908 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002909 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002910 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002911
2912 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2913 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2914 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2915 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002916 } else if (INTEL_GEN(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002917 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002918
2919 /* ILK primary LP0 latency is 700 ns */
2920 wm[0] = 7;
2921 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2922 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002923 } else {
2924 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002925 }
2926}
2927
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002928static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002929 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002930{
2931 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002932 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002933 wm[0] = 13;
2934}
2935
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002936static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002937 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002938{
2939 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002940 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002941 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002942}
2943
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002944int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002945{
2946 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002947 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002948 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002949 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002950 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002951 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002952 return 3;
2953 else
2954 return 2;
2955}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002956
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002957static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002958 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002959 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002960{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002961 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002962
2963 for (level = 0; level <= max_level; level++) {
2964 unsigned int latency = wm[level];
2965
2966 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002967 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2968 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002969 continue;
2970 }
2971
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002972 /*
2973 * - latencies are in us on gen9.
2974 * - before then, WM1+ latency values are in 0.5us units
2975 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002976 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002977 latency *= 10;
2978 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002979 latency *= 5;
2980
2981 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2982 name, level, wm[level],
2983 latency / 10, latency % 10);
2984 }
2985}
2986
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002987static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002988 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002989{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002990 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002991
2992 if (wm[0] >= min)
2993 return false;
2994
2995 wm[0] = max(wm[0], min);
2996 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002997 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002998
2999 return true;
3000}
3001
Ville Syrjäläbb726512016-10-31 22:37:24 +02003002static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003003{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003004 bool changed;
3005
3006 /*
3007 * The BIOS provided WM memory latency values are often
3008 * inadequate for high resolution displays. Adjust them.
3009 */
3010 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3011 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3012 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3013
3014 if (!changed)
3015 return;
3016
3017 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003018 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3019 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3020 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003021}
3022
Ville Syrjälä03981c62018-11-14 19:34:40 +02003023static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3024{
3025 /*
3026 * On some SNB machines (Thinkpad X220 Tablet at least)
3027 * LP3 usage can cause vblank interrupts to be lost.
3028 * The DEIIR bit will go high but it looks like the CPU
3029 * never gets interrupted.
3030 *
3031 * It's not clear whether other interrupt source could
3032 * be affected or if this is somehow limited to vblank
3033 * interrupts only. To play it safe we disable LP3
3034 * watermarks entirely.
3035 */
3036 if (dev_priv->wm.pri_latency[3] == 0 &&
3037 dev_priv->wm.spr_latency[3] == 0 &&
3038 dev_priv->wm.cur_latency[3] == 0)
3039 return;
3040
3041 dev_priv->wm.pri_latency[3] = 0;
3042 dev_priv->wm.spr_latency[3] = 0;
3043 dev_priv->wm.cur_latency[3] = 0;
3044
3045 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3046 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3047 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3048 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3049}
3050
Ville Syrjäläbb726512016-10-31 22:37:24 +02003051static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003052{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003053 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003054
3055 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3056 sizeof(dev_priv->wm.pri_latency));
3057 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3058 sizeof(dev_priv->wm.pri_latency));
3059
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003060 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003061 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003062
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003063 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3064 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3065 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003066
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003067 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003068 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003069 snb_wm_lp3_irq_quirk(dev_priv);
3070 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003071}
3072
Ville Syrjäläbb726512016-10-31 22:37:24 +02003073static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003074{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003075 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003076 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003077}
3078
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003079static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003080 struct intel_pipe_wm *pipe_wm)
3081{
3082 /* LP0 watermark maximums depend on this pipe alone */
3083 const struct intel_wm_config config = {
3084 .num_pipes_active = 1,
3085 .sprites_enabled = pipe_wm->sprites_enabled,
3086 .sprites_scaled = pipe_wm->sprites_scaled,
3087 };
3088 struct ilk_wm_maximums max;
3089
3090 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003091 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003092
3093 /* At least LP0 must be valid */
3094 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3095 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3096 return false;
3097 }
3098
3099 return true;
3100}
3101
Matt Roper261a27d2015-10-08 15:28:25 -07003102/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003103static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003104{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003105 struct drm_atomic_state *state = cstate->base.state;
3106 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003107 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003108 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003109 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003110 struct drm_plane *plane;
3111 const struct drm_plane_state *plane_state;
3112 const struct intel_plane_state *pristate = NULL;
3113 const struct intel_plane_state *sprstate = NULL;
3114 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003115 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003116 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003117
Matt Ropere8f1f022016-05-12 07:05:55 -07003118 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003119
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3121 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003122
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003123 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003124 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003125 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003126 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003127 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003128 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003129 }
3130
Matt Ropered4a6a72016-02-23 17:20:13 -08003131 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003132 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003133 pipe_wm->sprites_enabled = sprstate->base.visible;
3134 pipe_wm->sprites_scaled = sprstate->base.visible &&
3135 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3136 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003137 }
3138
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003139 usable_level = max_level;
3140
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003141 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003142 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003143 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003144
3145 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003146 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003147 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003148
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003149 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003150 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3151 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003152
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003153 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003154 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003155
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003156 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003157 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003158
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003159 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003160
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003161 for (level = 1; level <= usable_level; level++) {
3162 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003163
Matt Roper86c8bbb2015-09-24 15:53:16 -07003164 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003165 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003166
3167 /*
3168 * Disable any watermark level that exceeds the
3169 * register maximums since such watermarks are
3170 * always invalid.
3171 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003172 if (!ilk_validate_wm_level(level, &max, wm)) {
3173 memset(wm, 0, sizeof(*wm));
3174 break;
3175 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003176 }
3177
Matt Roper86c8bbb2015-09-24 15:53:16 -07003178 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003179}
3180
3181/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003182 * Build a set of 'intermediate' watermark values that satisfy both the old
3183 * state and the new state. These can be programmed to the hardware
3184 * immediately.
3185 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003186static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003187{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003188 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3189 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003190 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003191 struct intel_atomic_state *intel_state =
3192 to_intel_atomic_state(newstate->base.state);
3193 const struct intel_crtc_state *oldstate =
3194 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3195 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003196 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003197
3198 /*
3199 * Start with the final, target watermarks, then combine with the
3200 * currently active watermarks to get values that are safe both before
3201 * and after the vblank.
3202 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003203 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003204 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3205 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003206 return 0;
3207
Matt Ropered4a6a72016-02-23 17:20:13 -08003208 a->pipe_enabled |= b->pipe_enabled;
3209 a->sprites_enabled |= b->sprites_enabled;
3210 a->sprites_scaled |= b->sprites_scaled;
3211
3212 for (level = 0; level <= max_level; level++) {
3213 struct intel_wm_level *a_wm = &a->wm[level];
3214 const struct intel_wm_level *b_wm = &b->wm[level];
3215
3216 a_wm->enable &= b_wm->enable;
3217 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3218 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3219 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3220 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3221 }
3222
3223 /*
3224 * We need to make sure that these merged watermark values are
3225 * actually a valid configuration themselves. If they're not,
3226 * there's no safe way to transition from the old state to
3227 * the new state, so we need to fail the atomic transaction.
3228 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003229 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003230 return -EINVAL;
3231
3232 /*
3233 * If our intermediate WM are identical to the final WM, then we can
3234 * omit the post-vblank programming; only update if it's different.
3235 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003236 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3237 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003238
3239 return 0;
3240}
3241
3242/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003243 * Merge the watermarks from all active pipes for a specific level.
3244 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003245static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003246 int level,
3247 struct intel_wm_level *ret_wm)
3248{
3249 const struct intel_crtc *intel_crtc;
3250
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003251 ret_wm->enable = true;
3252
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003253 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003254 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003255 const struct intel_wm_level *wm = &active->wm[level];
3256
3257 if (!active->pipe_enabled)
3258 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003259
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003260 /*
3261 * The watermark values may have been used in the past,
3262 * so we must maintain them in the registers for some
3263 * time even if the level is now disabled.
3264 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003265 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003266 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003267
3268 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3269 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3270 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3271 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3272 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003273}
3274
3275/*
3276 * Merge all low power watermarks for all active pipes.
3277 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003278static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003279 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003280 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003281 struct intel_pipe_wm *merged)
3282{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003283 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003284 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003285
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003286 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003287 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003288 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003289 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003290
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003291 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003292 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003293
3294 /* merge each WM1+ level */
3295 for (level = 1; level <= max_level; level++) {
3296 struct intel_wm_level *wm = &merged->wm[level];
3297
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003298 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003299
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003300 if (level > last_enabled_level)
3301 wm->enable = false;
3302 else if (!ilk_validate_wm_level(level, max, wm))
3303 /* make sure all following levels get disabled */
3304 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003305
3306 /*
3307 * The spec says it is preferred to disable
3308 * FBC WMs instead of disabling a WM level.
3309 */
3310 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003311 if (wm->enable)
3312 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003313 wm->fbc_val = 0;
3314 }
3315 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003316
3317 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3318 /*
3319 * FIXME this is racy. FBC might get enabled later.
3320 * What we should check here is whether FBC can be
3321 * enabled sometime later.
3322 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003323 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003324 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003325 for (level = 2; level <= max_level; level++) {
3326 struct intel_wm_level *wm = &merged->wm[level];
3327
3328 wm->enable = false;
3329 }
3330 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003331}
3332
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003333static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3334{
3335 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3336 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3337}
3338
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003339/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003340static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3341 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003342{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003343 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003344 return 2 * level;
3345 else
3346 return dev_priv->wm.pri_latency[level];
3347}
3348
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003349static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003350 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003351 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003352 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003353{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 struct intel_crtc *intel_crtc;
3355 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003356
Ville Syrjälä0362c782013-10-09 19:17:57 +03003357 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003358 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003359
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003360 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003361 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003362 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003363
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003364 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003365
Ville Syrjälä0362c782013-10-09 19:17:57 +03003366 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003367
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003368 /*
3369 * Maintain the watermark values even if the level is
3370 * disabled. Doing otherwise could cause underruns.
3371 */
3372 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003373 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003374 (r->pri_val << WM1_LP_SR_SHIFT) |
3375 r->cur_val;
3376
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003377 if (r->enable)
3378 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3379
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003380 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003381 results->wm_lp[wm_lp - 1] |=
3382 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3383 else
3384 results->wm_lp[wm_lp - 1] |=
3385 r->fbc_val << WM1_LP_FBC_SHIFT;
3386
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003387 /*
3388 * Always set WM1S_LP_EN when spr_val != 0, even if the
3389 * level is disabled. Doing otherwise could cause underruns.
3390 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003391 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003392 WARN_ON(wm_lp != 1);
3393 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3394 } else
3395 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003396 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003397
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003398 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003399 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003400 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003401 const struct intel_wm_level *r =
3402 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003403
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003404 if (WARN_ON(!r->enable))
3405 continue;
3406
Matt Ropered4a6a72016-02-23 17:20:13 -08003407 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003408
3409 results->wm_pipe[pipe] =
3410 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3411 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3412 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003413 }
3414}
3415
Paulo Zanoni861f3382013-05-31 10:19:21 -03003416/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3417 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003418static struct intel_pipe_wm *
3419ilk_find_best_result(struct drm_i915_private *dev_priv,
3420 struct intel_pipe_wm *r1,
3421 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003422{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003423 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003424 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003425
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003426 for (level = 1; level <= max_level; level++) {
3427 if (r1->wm[level].enable)
3428 level1 = level;
3429 if (r2->wm[level].enable)
3430 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003431 }
3432
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003433 if (level1 == level2) {
3434 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003435 return r2;
3436 else
3437 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003438 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003439 return r1;
3440 } else {
3441 return r2;
3442 }
3443}
3444
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003445/* dirty bits used to track which watermarks need changes */
3446#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3447#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3448#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3449#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3450#define WM_DIRTY_FBC (1 << 24)
3451#define WM_DIRTY_DDB (1 << 25)
3452
Damien Lespiau055e3932014-08-18 13:49:10 +01003453static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003454 const struct ilk_wm_values *old,
3455 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003456{
3457 unsigned int dirty = 0;
3458 enum pipe pipe;
3459 int wm_lp;
3460
Damien Lespiau055e3932014-08-18 13:49:10 +01003461 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003462 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3463 dirty |= WM_DIRTY_LINETIME(pipe);
3464 /* Must disable LP1+ watermarks too */
3465 dirty |= WM_DIRTY_LP_ALL;
3466 }
3467
3468 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3469 dirty |= WM_DIRTY_PIPE(pipe);
3470 /* Must disable LP1+ watermarks too */
3471 dirty |= WM_DIRTY_LP_ALL;
3472 }
3473 }
3474
3475 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3476 dirty |= WM_DIRTY_FBC;
3477 /* Must disable LP1+ watermarks too */
3478 dirty |= WM_DIRTY_LP_ALL;
3479 }
3480
3481 if (old->partitioning != new->partitioning) {
3482 dirty |= WM_DIRTY_DDB;
3483 /* Must disable LP1+ watermarks too */
3484 dirty |= WM_DIRTY_LP_ALL;
3485 }
3486
3487 /* LP1+ watermarks already deemed dirty, no need to continue */
3488 if (dirty & WM_DIRTY_LP_ALL)
3489 return dirty;
3490
3491 /* Find the lowest numbered LP1+ watermark in need of an update... */
3492 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3493 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3494 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3495 break;
3496 }
3497
3498 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3499 for (; wm_lp <= 3; wm_lp++)
3500 dirty |= WM_DIRTY_LP(wm_lp);
3501
3502 return dirty;
3503}
3504
Ville Syrjälä8553c182013-12-05 15:51:39 +02003505static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3506 unsigned int dirty)
3507{
Imre Deak820c1982013-12-17 14:46:36 +02003508 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003509 bool changed = false;
3510
3511 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3512 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3513 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3514 changed = true;
3515 }
3516 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3517 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3518 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3519 changed = true;
3520 }
3521 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3522 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3523 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3524 changed = true;
3525 }
3526
3527 /*
3528 * Don't touch WM1S_LP_EN here.
3529 * Doing so could cause underruns.
3530 */
3531
3532 return changed;
3533}
3534
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003535/*
3536 * The spec says we shouldn't write when we don't need, because every write
3537 * causes WMs to be re-evaluated, expending some power.
3538 */
Imre Deak820c1982013-12-17 14:46:36 +02003539static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3540 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003541{
Imre Deak820c1982013-12-17 14:46:36 +02003542 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003543 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003544 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003545
Damien Lespiau055e3932014-08-18 13:49:10 +01003546 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003547 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003548 return;
3549
Ville Syrjälä8553c182013-12-05 15:51:39 +02003550 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003551
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003552 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003553 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003554 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003555 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003556 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003557 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3558
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003559 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003560 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003561 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003562 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003563 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003564 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3565
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003566 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003567 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003568 val = I915_READ(WM_MISC);
3569 if (results->partitioning == INTEL_DDB_PART_1_2)
3570 val &= ~WM_MISC_DATA_PARTITION_5_6;
3571 else
3572 val |= WM_MISC_DATA_PARTITION_5_6;
3573 I915_WRITE(WM_MISC, val);
3574 } else {
3575 val = I915_READ(DISP_ARB_CTL2);
3576 if (results->partitioning == INTEL_DDB_PART_1_2)
3577 val &= ~DISP_DATA_PARTITION_5_6;
3578 else
3579 val |= DISP_DATA_PARTITION_5_6;
3580 I915_WRITE(DISP_ARB_CTL2, val);
3581 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003582 }
3583
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003584 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003585 val = I915_READ(DISP_ARB_CTL);
3586 if (results->enable_fbc_wm)
3587 val &= ~DISP_FBC_WM_DIS;
3588 else
3589 val |= DISP_FBC_WM_DIS;
3590 I915_WRITE(DISP_ARB_CTL, val);
3591 }
3592
Imre Deak954911e2013-12-17 14:46:34 +02003593 if (dirty & WM_DIRTY_LP(1) &&
3594 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3595 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3596
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003597 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003598 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3599 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3600 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3601 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3602 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003603
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003604 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003605 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003606 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003607 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003608 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003609 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003610
3611 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003612}
3613
Matt Ropered4a6a72016-02-23 17:20:13 -08003614bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003615{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003616 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003617
3618 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3619}
3620
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303621static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3622{
3623 u8 enabled_slices;
3624
3625 /* Slice 1 will always be enabled */
3626 enabled_slices = 1;
3627
3628 /* Gen prior to GEN11 have only one DBuf slice */
3629 if (INTEL_GEN(dev_priv) < 11)
3630 return enabled_slices;
3631
Imre Deak209d7352019-03-07 12:32:35 +02003632 /*
3633 * FIXME: for now we'll only ever use 1 slice; pretend that we have
3634 * only that 1 slice enabled until we have a proper way for on-demand
3635 * toggling of the second slice.
3636 */
3637 if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303638 enabled_slices++;
3639
3640 return enabled_slices;
3641}
3642
Matt Roper024c9042015-09-24 15:53:11 -07003643/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003644 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3645 * so assume we'll always need it in order to avoid underruns.
3646 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003647static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003648{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003649 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003650}
3651
Paulo Zanoni56feca92016-09-22 18:00:28 -03003652static bool
3653intel_has_sagv(struct drm_i915_private *dev_priv)
3654{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003655 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3656 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003657}
3658
Lyude656d1b82016-08-17 15:55:54 -04003659/*
3660 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3661 * depending on power and performance requirements. The display engine access
3662 * to system memory is blocked during the adjustment time. Because of the
3663 * blocking time, having this enabled can cause full system hangs and/or pipe
3664 * underruns if we don't meet all of the following requirements:
3665 *
3666 * - <= 1 pipe enabled
3667 * - All planes can enable watermarks for latencies >= SAGV engine block time
3668 * - We're not using an interlaced display configuration
3669 */
3670int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003671intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003672{
3673 int ret;
3674
Paulo Zanoni56feca92016-09-22 18:00:28 -03003675 if (!intel_has_sagv(dev_priv))
3676 return 0;
3677
3678 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003679 return 0;
3680
Ville Syrjäläff61a972018-12-21 19:14:34 +02003681 DRM_DEBUG_KMS("Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003682 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3683 GEN9_SAGV_ENABLE);
3684
Ville Syrjäläff61a972018-12-21 19:14:34 +02003685 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003686
3687 /*
3688 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003689 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003690 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003691 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003692 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003693 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003694 return 0;
3695 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003696 DRM_ERROR("Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003697 return ret;
3698 }
3699
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003700 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003701 return 0;
3702}
3703
Lyude656d1b82016-08-17 15:55:54 -04003704int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003705intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003706{
Imre Deakb3b8e992016-12-05 18:27:38 +02003707 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003708
Paulo Zanoni56feca92016-09-22 18:00:28 -03003709 if (!intel_has_sagv(dev_priv))
3710 return 0;
3711
3712 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003713 return 0;
3714
Ville Syrjäläff61a972018-12-21 19:14:34 +02003715 DRM_DEBUG_KMS("Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003716 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003717 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3718 GEN9_SAGV_DISABLE,
3719 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3720 1);
Lyude656d1b82016-08-17 15:55:54 -04003721 /*
3722 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003723 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003724 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003725 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003726 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003727 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003728 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003729 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003730 DRM_ERROR("Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003731 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003732 }
3733
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003734 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003735 return 0;
3736}
3737
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003738bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003739{
3740 struct drm_device *dev = state->dev;
3741 struct drm_i915_private *dev_priv = to_i915(dev);
3742 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003743 struct intel_crtc *crtc;
3744 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003745 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003746 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003747 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003748 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003749
Paulo Zanoni56feca92016-09-22 18:00:28 -03003750 if (!intel_has_sagv(dev_priv))
3751 return false;
3752
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003753 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003754 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003755 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003756 sagv_block_time_us = 20;
3757 else
3758 sagv_block_time_us = 10;
3759
Lyude656d1b82016-08-17 15:55:54 -04003760 /*
Lyude656d1b82016-08-17 15:55:54 -04003761 * If there are no active CRTCs, no additional checks need be performed
3762 */
3763 if (hweight32(intel_state->active_crtcs) == 0)
3764 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003765
3766 /*
3767 * SKL+ workaround: bspec recommends we disable SAGV when we have
3768 * more then one pipe enabled
3769 */
3770 if (hweight32(intel_state->active_crtcs) > 1)
Lyude656d1b82016-08-17 15:55:54 -04003771 return false;
3772
3773 /* Since we're now guaranteed to only have one active CRTC... */
3774 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003775 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003776 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003777
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003778 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003779 return false;
3780
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003781 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003782 struct skl_plane_wm *wm =
3783 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003784
Lyude656d1b82016-08-17 15:55:54 -04003785 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003786 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003787 continue;
3788
3789 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003790 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003791 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003792 { }
3793
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003794 latency = dev_priv->wm.skl_latency[level];
3795
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003796 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003797 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003798 I915_FORMAT_MOD_X_TILED)
3799 latency += 15;
3800
Lyude656d1b82016-08-17 15:55:54 -04003801 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003802 * If any of the planes on this pipe don't enable wm levels that
3803 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003804 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003805 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003806 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003807 return false;
3808 }
3809
3810 return true;
3811}
3812
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303813static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3814 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003815 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303816 const int num_active,
3817 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303818{
3819 const struct drm_display_mode *adjusted_mode;
3820 u64 total_data_bw;
3821 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3822
3823 WARN_ON(ddb_size == 0);
3824
3825 if (INTEL_GEN(dev_priv) < 11)
3826 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3827
3828 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003829 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303830
3831 /*
3832 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003833 *
3834 * FIXME dbuf slice code is broken:
3835 * - must wait for planes to stop using the slice before powering it off
3836 * - plane straddling both slices is illegal in multi-pipe scenarios
3837 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303838 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003839 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303840 ddb->enabled_slices = 2;
3841 } else {
3842 ddb->enabled_slices = 1;
3843 ddb_size /= 2;
3844 }
3845
3846 return ddb_size;
3847}
3848
Damien Lespiaub9cec072014-11-04 17:06:43 +00003849static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003850skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003851 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003852 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303853 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003854 struct skl_ddb_entry *alloc, /* out */
3855 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003856{
Matt Roperc107acf2016-05-12 07:06:01 -07003857 struct drm_atomic_state *state = cstate->base.state;
3858 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003859 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303860 const struct drm_crtc_state *crtc_state;
3861 const struct drm_crtc *crtc;
3862 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3863 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3864 u16 ddb_size;
3865 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003866
Matt Ropera6d3460e2016-05-12 07:06:04 -07003867 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003868 alloc->start = 0;
3869 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003870 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003871 return;
3872 }
3873
Matt Ropera6d3460e2016-05-12 07:06:04 -07003874 if (intel_state->active_pipe_changes)
3875 *num_active = hweight32(intel_state->active_crtcs);
3876 else
3877 *num_active = hweight32(dev_priv->active_crtcs);
3878
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303879 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3880 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003881
Matt Roperc107acf2016-05-12 07:06:01 -07003882 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303883 * If the state doesn't change the active CRTC's or there is no
3884 * modeset request, then there's no need to recalculate;
3885 * the existing pipe allocation limits should remain unchanged.
3886 * Note that we're safe from racing commits since any racing commit
3887 * that changes the active CRTC list or do modeset would need to
3888 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003889 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303890 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003891 /*
3892 * alloc may be cleared by clear_intel_crtc_state,
3893 * copy from old state to be sure
3894 */
3895 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003896 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003897 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003898
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303899 /*
3900 * Watermark/ddb requirement highly depends upon width of the
3901 * framebuffer, So instead of allocating DDB equally among pipes
3902 * distribute DDB based on resolution/width of the display.
3903 */
3904 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3905 const struct drm_display_mode *adjusted_mode;
3906 int hdisplay, vdisplay;
3907 enum pipe pipe;
3908
3909 if (!crtc_state->enable)
3910 continue;
3911
3912 pipe = to_intel_crtc(crtc)->pipe;
3913 adjusted_mode = &crtc_state->adjusted_mode;
3914 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3915 total_width += hdisplay;
3916
3917 if (pipe < for_pipe)
3918 width_before_pipe += hdisplay;
3919 else if (pipe == for_pipe)
3920 pipe_width = hdisplay;
3921 }
3922
3923 alloc->start = ddb_size * width_before_pipe / total_width;
3924 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003925}
3926
Ville Syrjälädf331de2019-03-19 18:03:11 +02003927static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
3928 int width, const struct drm_format_info *format,
3929 u64 modifier, unsigned int rotation,
3930 u32 plane_pixel_rate, struct skl_wm_params *wp,
3931 int color_plane);
3932static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
3933 int level,
3934 const struct skl_wm_params *wp,
3935 const struct skl_wm_level *result_prev,
3936 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003937
Ville Syrjälädf331de2019-03-19 18:03:11 +02003938static unsigned int
3939skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
3940 int num_active)
3941{
3942 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
3943 int level, max_level = ilk_wm_max_level(dev_priv);
3944 struct skl_wm_level wm = {};
3945 int ret, min_ddb_alloc = 0;
3946 struct skl_wm_params wp;
3947
3948 ret = skl_compute_wm_params(crtc_state, 256,
3949 drm_format_info(DRM_FORMAT_ARGB8888),
3950 DRM_FORMAT_MOD_LINEAR,
3951 DRM_MODE_ROTATE_0,
3952 crtc_state->pixel_rate, &wp, 0);
3953 WARN_ON(ret);
3954
3955 for (level = 0; level <= max_level; level++) {
Ville Syrjälä6086e472019-03-21 19:51:28 +02003956 skl_compute_plane_wm(crtc_state, level, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02003957 if (wm.min_ddb_alloc == U16_MAX)
3958 break;
3959
3960 min_ddb_alloc = wm.min_ddb_alloc;
3961 }
3962
3963 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003964}
3965
Mahesh Kumar37cde112018-04-26 19:55:17 +05303966static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3967 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003968{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303969
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02003970 entry->start = reg & DDB_ENTRY_MASK;
3971 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05303972
Damien Lespiau16160e32014-11-04 17:06:53 +00003973 if (entry->end)
3974 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003975}
3976
Mahesh Kumarddf34312018-04-09 09:11:03 +05303977static void
3978skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3979 const enum pipe pipe,
3980 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003981 struct skl_ddb_entry *ddb_y,
3982 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303983{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003984 u32 val, val2;
3985 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303986
3987 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3988 if (plane_id == PLANE_CURSOR) {
3989 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003990 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303991 return;
3992 }
3993
3994 val = I915_READ(PLANE_CTL(pipe, plane_id));
3995
3996 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003997 if (val & PLANE_CTL_ENABLE)
3998 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
3999 val & PLANE_CTL_ORDER_RGBX,
4000 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304001
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004002 if (INTEL_GEN(dev_priv) >= 11) {
4003 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
4004 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4005 } else {
4006 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07004007 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304008
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304009 if (is_planar_yuv_format(fourcc))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004010 swap(val, val2);
4011
4012 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4013 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304014 }
4015}
4016
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004017void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4018 struct skl_ddb_entry *ddb_y,
4019 struct skl_ddb_entry *ddb_uv)
4020{
4021 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4022 enum intel_display_power_domain power_domain;
4023 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004024 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004025 enum plane_id plane_id;
4026
4027 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004028 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4029 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004030 return;
4031
4032 for_each_plane_id_on_crtc(crtc, plane_id)
4033 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4034 plane_id,
4035 &ddb_y[plane_id],
4036 &ddb_uv[plane_id]);
4037
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004038 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004039}
4040
Damien Lespiau08db6652014-11-04 17:06:52 +00004041void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4042 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004043{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304044 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004045}
4046
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004047/*
4048 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4049 * The bspec defines downscale amount as:
4050 *
4051 * """
4052 * Horizontal down scale amount = maximum[1, Horizontal source size /
4053 * Horizontal destination size]
4054 * Vertical down scale amount = maximum[1, Vertical source size /
4055 * Vertical destination size]
4056 * Total down scale amount = Horizontal down scale amount *
4057 * Vertical down scale amount
4058 * """
4059 *
4060 * Return value is provided in 16.16 fixed point form to retain fractional part.
4061 * Caller should take care of dividing & rounding off the value.
4062 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304063static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004064skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4065 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004066{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004067 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004068 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304069 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4070 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004071
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004072 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304073 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004074
4075 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004076 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004077 /*
4078 * Cursors only support 0/180 degree rotation,
4079 * hence no need to account for rotation here.
4080 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304081 src_w = pstate->base.src_w >> 16;
4082 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004083 dst_w = pstate->base.crtc_w;
4084 dst_h = pstate->base.crtc_h;
4085 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004086 /*
4087 * Src coordinates are already rotated by 270 degrees for
4088 * the 90/270 degree plane rotation cases (to match the
4089 * GTT mapping), hence no need to account for rotation here.
4090 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304091 src_w = drm_rect_width(&pstate->base.src) >> 16;
4092 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004093 dst_w = drm_rect_width(&pstate->base.dst);
4094 dst_h = drm_rect_height(&pstate->base.dst);
4095 }
4096
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304097 fp_w_ratio = div_fixed16(src_w, dst_w);
4098 fp_h_ratio = div_fixed16(src_h, dst_h);
4099 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4100 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004101
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304102 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004103}
4104
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304105static uint_fixed_16_16_t
4106skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4107{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304108 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304109
4110 if (!crtc_state->base.enable)
4111 return pipe_downscale;
4112
4113 if (crtc_state->pch_pfit.enabled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004114 u32 src_w, src_h, dst_w, dst_h;
4115 u32 pfit_size = crtc_state->pch_pfit.size;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304116 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4117 uint_fixed_16_16_t downscale_h, downscale_w;
4118
4119 src_w = crtc_state->pipe_src_w;
4120 src_h = crtc_state->pipe_src_h;
4121 dst_w = pfit_size >> 16;
4122 dst_h = pfit_size & 0xffff;
4123
4124 if (!dst_w || !dst_h)
4125 return pipe_downscale;
4126
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304127 fp_w_ratio = div_fixed16(src_w, dst_w);
4128 fp_h_ratio = div_fixed16(src_h, dst_h);
4129 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4130 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304131
4132 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4133 }
4134
4135 return pipe_downscale;
4136}
4137
4138int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4139 struct intel_crtc_state *cstate)
4140{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004141 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304142 struct drm_crtc_state *crtc_state = &cstate->base;
4143 struct drm_atomic_state *state = crtc_state->state;
4144 struct drm_plane *plane;
4145 const struct drm_plane_state *pstate;
4146 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004147 int crtc_clock, dotclk;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004148 u32 pipe_max_pixel_rate;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304149 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304150 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304151
4152 if (!cstate->base.enable)
4153 return 0;
4154
4155 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4156 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304157 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304158 int bpp;
4159
4160 if (!intel_wm_plane_visible(cstate,
4161 to_intel_plane_state(pstate)))
4162 continue;
4163
4164 if (WARN_ON(!pstate->fb))
4165 return -EINVAL;
4166
4167 intel_pstate = to_intel_plane_state(pstate);
4168 plane_downscale = skl_plane_downscale_amount(cstate,
4169 intel_pstate);
4170 bpp = pstate->fb->format->cpp[0] * 8;
4171 if (bpp == 64)
4172 plane_downscale = mul_fixed16(plane_downscale,
4173 fp_9_div_8);
4174
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304175 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304176 }
4177 pipe_downscale = skl_pipe_downscale_amount(cstate);
4178
4179 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4180
4181 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004182 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4183
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004184 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004185 dotclk *= 2;
4186
4187 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304188
4189 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004190 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304191 return -EINVAL;
4192 }
4193
4194 return 0;
4195}
4196
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004197static u64
Matt Roper024c9042015-09-24 15:53:11 -07004198skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004199 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304200 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004201{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004202 struct intel_plane *intel_plane =
4203 to_intel_plane(intel_pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004204 u32 data_rate;
4205 u32 width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004206 struct drm_framebuffer *fb;
4207 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304208 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004209 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004210
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004211 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004212 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004213
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004214 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004215 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004216
Mahesh Kumarb879d582018-04-09 09:11:01 +05304217 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004218 return 0;
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304219 if (plane == 1 && !is_planar_yuv_format(format))
Matt Ropera1de91e2016-05-12 07:05:57 -07004220 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004221
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004222 /*
4223 * Src coordinates are already rotated by 270 degrees for
4224 * the 90/270 degree plane rotation cases (to match the
4225 * GTT mapping), hence no need to account for rotation here.
4226 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004227 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4228 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004229
Mahesh Kumarb879d582018-04-09 09:11:01 +05304230 /* UV plane does 1/2 pixel sub-sampling */
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304231 if (plane == 1 && is_planar_yuv_format(format)) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304232 width /= 2;
4233 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004234 }
4235
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004236 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304237
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004238 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004239
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004240 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4241
4242 rate *= fb->format->cpp[plane];
4243 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004244}
4245
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004246static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004247skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004248 u64 *plane_data_rate,
4249 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004250{
Matt Roper9c74d822016-05-12 07:05:58 -07004251 struct drm_crtc_state *cstate = &intel_cstate->base;
4252 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004253 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004254 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004255 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004256
4257 if (WARN_ON(!state))
4258 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004259
Matt Ropera1de91e2016-05-12 07:05:57 -07004260 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004261 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004262 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004263 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004264 const struct intel_plane_state *intel_pstate =
4265 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004266
Mahesh Kumarb879d582018-04-09 09:11:01 +05304267 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004268 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004269 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004270 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004271 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004272
Mahesh Kumarb879d582018-04-09 09:11:01 +05304273 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004274 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004275 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304276 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004277 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004278 }
4279
4280 return total_data_rate;
4281}
4282
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004283static u64
4284icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4285 u64 *plane_data_rate)
4286{
4287 struct drm_crtc_state *cstate = &intel_cstate->base;
4288 struct drm_atomic_state *state = cstate->state;
4289 struct drm_plane *plane;
4290 const struct drm_plane_state *pstate;
4291 u64 total_data_rate = 0;
4292
4293 if (WARN_ON(!state))
4294 return 0;
4295
4296 /* Calculate and cache data rate for each plane */
4297 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4298 const struct intel_plane_state *intel_pstate =
4299 to_intel_plane_state(pstate);
4300 enum plane_id plane_id = to_intel_plane(plane)->id;
4301 u64 rate;
4302
4303 if (!intel_pstate->linked_plane) {
4304 rate = skl_plane_relative_data_rate(intel_cstate,
4305 intel_pstate, 0);
4306 plane_data_rate[plane_id] = rate;
4307 total_data_rate += rate;
4308 } else {
4309 enum plane_id y_plane_id;
4310
4311 /*
4312 * The slave plane might not iterate in
4313 * drm_atomic_crtc_state_for_each_plane_state(),
4314 * and needs the master plane state which may be
4315 * NULL if we try get_new_plane_state(), so we
4316 * always calculate from the master.
4317 */
4318 if (intel_pstate->slave)
4319 continue;
4320
4321 /* Y plane rate is calculated on the slave */
4322 rate = skl_plane_relative_data_rate(intel_cstate,
4323 intel_pstate, 0);
4324 y_plane_id = intel_pstate->linked_plane->id;
4325 plane_data_rate[y_plane_id] = rate;
4326 total_data_rate += rate;
4327
4328 rate = skl_plane_relative_data_rate(intel_cstate,
4329 intel_pstate, 1);
4330 plane_data_rate[plane_id] = rate;
4331 total_data_rate += rate;
4332 }
4333 }
4334
4335 return total_data_rate;
4336}
4337
Matt Roperc107acf2016-05-12 07:06:01 -07004338static int
Matt Roper024c9042015-09-24 15:53:11 -07004339skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004340 struct skl_ddb_allocation *ddb /* out */)
4341{
Matt Roperc107acf2016-05-12 07:06:01 -07004342 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004343 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004344 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004346 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004347 u16 alloc_size, start = 0;
4348 u16 total[I915_MAX_PLANES] = {};
4349 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004350 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004351 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004352 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004353 u64 plane_data_rate[I915_MAX_PLANES] = {};
4354 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004355 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004356 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004357
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004358 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004359 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4360 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004361
Matt Ropera6d3460e2016-05-12 07:06:04 -07004362 if (WARN_ON(!state))
4363 return 0;
4364
Matt Roperc107acf2016-05-12 07:06:01 -07004365 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004366 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004367 return 0;
4368 }
4369
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004370 if (INTEL_GEN(dev_priv) >= 11)
4371 total_data_rate =
4372 icl_get_total_relative_data_rate(cstate,
4373 plane_data_rate);
4374 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004375 total_data_rate =
4376 skl_get_total_relative_data_rate(cstate,
4377 plane_data_rate,
4378 uv_plane_data_rate);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004379
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004380
4381 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4382 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004383 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304384 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004385 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004386
Matt Roperd8e87492018-12-11 09:31:07 -08004387 /* Allocate fixed number of blocks for cursor. */
Ville Syrjälädf331de2019-03-19 18:03:11 +02004388 total[PLANE_CURSOR] = skl_cursor_allocation(cstate, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004389 alloc_size -= total[PLANE_CURSOR];
4390 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4391 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004392 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004393
Matt Ropera1de91e2016-05-12 07:05:57 -07004394 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004395 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004396
Matt Roperd8e87492018-12-11 09:31:07 -08004397 /*
4398 * Find the highest watermark level for which we can satisfy the block
4399 * requirement of active planes.
4400 */
4401 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004402 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004403 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004404 const struct skl_plane_wm *wm =
4405 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004406
4407 if (plane_id == PLANE_CURSOR) {
4408 if (WARN_ON(wm->wm[level].min_ddb_alloc >
4409 total[PLANE_CURSOR])) {
4410 blocks = U32_MAX;
4411 break;
4412 }
4413 continue;
4414 }
4415
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004416 blocks += wm->wm[level].min_ddb_alloc;
4417 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004418 }
4419
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004420 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004421 alloc_size -= blocks;
4422 break;
4423 }
4424 }
4425
4426 if (level < 0) {
4427 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4428 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4429 alloc_size);
4430 return -EINVAL;
4431 }
4432
4433 /*
4434 * Grant each plane the blocks it requires at the highest achievable
4435 * watermark level, plus an extra share of the leftover blocks
4436 * proportional to its relative data rate.
4437 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004438 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004439 const struct skl_plane_wm *wm =
4440 &cstate->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004441 u64 rate;
4442 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004443
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004444 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004445 continue;
4446
Damien Lespiaub9cec072014-11-04 17:06:43 +00004447 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004448 * We've accounted for all active planes; remaining planes are
4449 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004450 */
Matt Roperd8e87492018-12-11 09:31:07 -08004451 if (total_data_rate == 0)
4452 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004453
Matt Roperd8e87492018-12-11 09:31:07 -08004454 rate = plane_data_rate[plane_id];
4455 extra = min_t(u16, alloc_size,
4456 DIV64_U64_ROUND_UP(alloc_size * rate,
4457 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004458 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004459 alloc_size -= extra;
4460 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004461
Matt Roperd8e87492018-12-11 09:31:07 -08004462 if (total_data_rate == 0)
4463 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004464
Matt Roperd8e87492018-12-11 09:31:07 -08004465 rate = uv_plane_data_rate[plane_id];
4466 extra = min_t(u16, alloc_size,
4467 DIV64_U64_ROUND_UP(alloc_size * rate,
4468 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004469 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004470 alloc_size -= extra;
4471 total_data_rate -= rate;
4472 }
4473 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4474
4475 /* Set the actual DDB start/end points for each plane */
4476 start = alloc->start;
4477 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004478 struct skl_ddb_entry *plane_alloc =
4479 &cstate->wm.skl.plane_ddb_y[plane_id];
4480 struct skl_ddb_entry *uv_plane_alloc =
4481 &cstate->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004482
4483 if (plane_id == PLANE_CURSOR)
4484 continue;
4485
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004486 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004487 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004488
Matt Roperd8e87492018-12-11 09:31:07 -08004489 /* Leave disabled planes at (0,0) */
4490 if (total[plane_id]) {
4491 plane_alloc->start = start;
4492 start += total[plane_id];
4493 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004494 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004495
Matt Roperd8e87492018-12-11 09:31:07 -08004496 if (uv_total[plane_id]) {
4497 uv_plane_alloc->start = start;
4498 start += uv_total[plane_id];
4499 uv_plane_alloc->end = start;
4500 }
4501 }
4502
4503 /*
4504 * When we calculated watermark values we didn't know how high
4505 * of a level we'd actually be able to hit, so we just marked
4506 * all levels as "enabled." Go back now and disable the ones
4507 * that aren't actually possible.
4508 */
4509 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4510 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004511 struct skl_plane_wm *wm =
4512 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004513
4514 /*
4515 * We only disable the watermarks for each plane if
4516 * they exceed the ddb allocation of said plane. This
4517 * is done so that we don't end up touching cursor
4518 * watermarks needlessly when some other plane reduces
4519 * our max possible watermark level.
4520 *
4521 * Bspec has this to say about the PLANE_WM enable bit:
4522 * "All the watermarks at this level for all enabled
4523 * planes must be enabled before the level will be used."
4524 * So this is actually safe to do.
4525 */
4526 if (wm->wm[level].min_ddb_alloc > total[plane_id] ||
4527 wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id])
4528 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02004529
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004530 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07004531 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004532 * Underruns with WM1+ disabled
4533 */
Bob Paauwe39564ae2019-04-12 11:09:20 -07004534 if (IS_GEN(dev_priv, 11) &&
Ville Syrjälä290248c2019-02-13 18:54:24 +02004535 level == 1 && wm->wm[0].plane_en) {
4536 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004537 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
4538 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004539 }
Matt Roperd8e87492018-12-11 09:31:07 -08004540 }
4541 }
4542
4543 /*
4544 * Go back and disable the transition watermark if it turns out we
4545 * don't have enough DDB blocks for it.
4546 */
4547 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004548 struct skl_plane_wm *wm =
4549 &cstate->wm.skl.optimal.planes[plane_id];
4550
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004551 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004552 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004553 }
4554
Matt Roperc107acf2016-05-12 07:06:01 -07004555 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004556}
4557
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004558/*
4559 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004560 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004561 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4562 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4563*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004564static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004565skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4566 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004567{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004568 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304569 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004570
4571 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304572 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004573
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304574 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004575 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004576
4577 if (INTEL_GEN(dev_priv) >= 10)
4578 ret = add_fixed16_u32(ret, 1);
4579
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004580 return ret;
4581}
4582
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004583static uint_fixed_16_16_t
4584skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4585 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004586{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004587 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304588 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004589
4590 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304591 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004592
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004593 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304594 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4595 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304596 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004597 return ret;
4598}
4599
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304600static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004601intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304602{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004603 u32 pixel_rate;
4604 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304605 uint_fixed_16_16_t linetime_us;
4606
4607 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304608 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304609
4610 pixel_rate = cstate->pixel_rate;
4611
4612 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304613 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304614
4615 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304616 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304617
4618 return linetime_us;
4619}
4620
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004621static u32
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304622skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4623 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004624{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004625 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304626 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004627
4628 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004629 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004630 return 0;
4631
4632 /*
4633 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4634 * with additional adjustments for plane-specific scaling.
4635 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004636 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004637 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004638
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304639 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4640 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004641}
4642
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304643static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004644skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4645 int width, const struct drm_format_info *format,
4646 u64 modifier, unsigned int rotation,
4647 u32 plane_pixel_rate, struct skl_wm_params *wp,
4648 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304649{
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004650 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4651 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004652 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304653
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304654 /* only planar format has two planes */
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004655 if (color_plane == 1 && !is_planar_yuv_format(format->format)) {
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304656 DRM_DEBUG_KMS("Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304657 return -EINVAL;
4658 }
4659
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004660 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
4661 modifier == I915_FORMAT_MOD_Yf_TILED ||
4662 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4663 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4664 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
4665 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4666 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4667 wp->is_planar = is_planar_yuv_format(format->format);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304668
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004669 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02004670 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304671 wp->width /= 2;
4672
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004673 wp->cpp = format->cpp[color_plane];
4674 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304675
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004676 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004677 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004678 wp->dbuf_block_size = 256;
4679 else
4680 wp->dbuf_block_size = 512;
4681
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004682 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304683 switch (wp->cpp) {
4684 case 1:
4685 wp->y_min_scanlines = 16;
4686 break;
4687 case 2:
4688 wp->y_min_scanlines = 8;
4689 break;
4690 case 4:
4691 wp->y_min_scanlines = 4;
4692 break;
4693 default:
4694 MISSING_CASE(wp->cpp);
4695 return -EINVAL;
4696 }
4697 } else {
4698 wp->y_min_scanlines = 4;
4699 }
4700
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004701 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304702 wp->y_min_scanlines *= 2;
4703
4704 wp->plane_bytes_per_line = wp->width * wp->cpp;
4705 if (wp->y_tiled) {
4706 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004707 wp->y_min_scanlines,
4708 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304709
4710 if (INTEL_GEN(dev_priv) >= 10)
4711 interm_pbpl++;
4712
4713 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4714 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004715 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004716 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4717 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304718 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4719 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004720 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4721 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304722 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4723 }
4724
4725 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4726 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004727
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304728 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004729 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304730
4731 return 0;
4732}
4733
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004734static int
4735skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
4736 const struct intel_plane_state *plane_state,
4737 struct skl_wm_params *wp, int color_plane)
4738{
4739 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4740 const struct drm_framebuffer *fb = plane_state->base.fb;
4741 int width;
4742
4743 if (plane->id == PLANE_CURSOR) {
4744 width = plane_state->base.crtc_w;
4745 } else {
4746 /*
4747 * Src coordinates are already rotated by 270 degrees for
4748 * the 90/270 degree plane rotation cases (to match the
4749 * GTT mapping), hence no need to account for rotation here.
4750 */
4751 width = drm_rect_width(&plane_state->base.src) >> 16;
4752 }
4753
4754 return skl_compute_wm_params(crtc_state, width,
4755 fb->format, fb->modifier,
4756 plane_state->base.rotation,
4757 skl_adjusted_plane_pixel_rate(crtc_state, plane_state),
4758 wp, color_plane);
4759}
4760
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004761static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4762{
4763 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4764 return true;
4765
4766 /* The number of lines are ignored for the level 0 watermark. */
4767 return level > 0;
4768}
4769
Matt Roperd8e87492018-12-11 09:31:07 -08004770static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
Matt Roperd8e87492018-12-11 09:31:07 -08004771 int level,
4772 const struct skl_wm_params *wp,
4773 const struct skl_wm_level *result_prev,
4774 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004775{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004776 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004777 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304778 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304779 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004780 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004781
Ville Syrjälä0aded172019-02-05 17:50:53 +02004782 if (latency == 0) {
4783 /* reject it */
4784 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004785 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004786 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004787
Ville Syrjälä25312ef2019-05-03 20:38:05 +03004788 /*
4789 * WaIncreaseLatencyIPCEnabled: kbl,cfl
4790 * Display WA #1141: kbl,cfl
4791 */
Ville Syrjälä5a7d2022019-05-03 20:38:06 +03004792 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) ||
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004793 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304794 latency += 4;
4795
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004796 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004797 latency += 15;
4798
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304799 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004800 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304801 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004802 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004803 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304804 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004805
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304806 if (wp->y_tiled) {
4807 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004808 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304809 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004810 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004811 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004812 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004813 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004814 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004815 !IS_GEMINILAKE(dev_priv))
4816 selected_result = min_fixed16(method1, method2);
4817 else
4818 selected_result = method2;
4819 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004820 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004821 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004822 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004823
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304824 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304825 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304826 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004827
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004828 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4829 /* Display WA #1125: skl,bxt,kbl */
4830 if (level == 0 && wp->rc_surface)
4831 res_blocks +=
4832 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004833
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004834 /* Display WA #1126: skl,bxt,kbl */
4835 if (level >= 1 && level <= 7) {
4836 if (wp->y_tiled) {
4837 res_blocks +=
4838 fixed16_to_u32_round_up(wp->y_tile_minimum);
4839 res_lines += wp->y_min_scanlines;
4840 } else {
4841 res_blocks++;
4842 }
4843
4844 /*
4845 * Make sure result blocks for higher latency levels are
4846 * atleast as high as level below the current level.
4847 * Assumption in DDB algorithm optimization for special
4848 * cases. Also covers Display WA #1125 for RC.
4849 */
4850 if (result_prev->plane_res_b > res_blocks)
4851 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004852 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004853 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004854
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004855 if (INTEL_GEN(dev_priv) >= 11) {
4856 if (wp->y_tiled) {
4857 int extra_lines;
4858
4859 if (res_lines % wp->y_min_scanlines == 0)
4860 extra_lines = wp->y_min_scanlines;
4861 else
4862 extra_lines = wp->y_min_scanlines * 2 -
4863 res_lines % wp->y_min_scanlines;
4864
4865 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4866 wp->plane_blocks_per_line);
4867 } else {
4868 min_ddb_alloc = res_blocks +
4869 DIV_ROUND_UP(res_blocks, 10);
4870 }
4871 }
4872
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004873 if (!skl_wm_has_lines(dev_priv, level))
4874 res_lines = 0;
4875
Ville Syrjälä0aded172019-02-05 17:50:53 +02004876 if (res_lines > 31) {
4877 /* reject it */
4878 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004879 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004880 }
Matt Roperd8e87492018-12-11 09:31:07 -08004881
4882 /*
4883 * If res_lines is valid, assume we can use this watermark level
4884 * for now. We'll come back and disable it after we calculate the
4885 * DDB allocation if it turns out we don't actually have enough
4886 * blocks to satisfy it.
4887 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304888 result->plane_res_b = res_blocks;
4889 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004890 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4891 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304892 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004893}
4894
Matt Roperd8e87492018-12-11 09:31:07 -08004895static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004896skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304897 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004898 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004899{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004900 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304901 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004902 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004903
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304904 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004905 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304906
Ville Syrjälä67155a62019-03-12 22:58:37 +02004907 skl_compute_plane_wm(cstate, level, wm_params,
Matt Roperd8e87492018-12-11 09:31:07 -08004908 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004909
4910 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304911 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004912}
4913
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004914static u32
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004915skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004916{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304917 struct drm_atomic_state *state = cstate->base.state;
4918 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304919 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004920 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004921
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304922 linetime_us = intel_get_linetime_us(cstate);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304923 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304924
Ville Syrjälä717671c2018-12-21 19:14:36 +02004925 /* Display WA #1135: BXT:ALL GLK:ALL */
4926 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304927 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304928
4929 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004930}
4931
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004932static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004933 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004934 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004935{
Kumar, Maheshca476672017-08-17 19:15:24 +05304936 struct drm_device *dev = cstate->base.crtc->dev;
4937 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004938 u16 trans_min, trans_y_tile_min;
4939 const u16 trans_amount = 10; /* This is configurable amount */
4940 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004941
Kumar, Maheshca476672017-08-17 19:15:24 +05304942 /* Transition WM are not recommended by HW team for GEN9 */
4943 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004944 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304945
4946 /* Transition WM don't make any sense if ipc is disabled */
4947 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004948 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304949
Paulo Zanoni91961a82018-10-04 16:15:56 -07004950 trans_min = 14;
4951 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304952 trans_min = 4;
4953
4954 trans_offset_b = trans_min + trans_amount;
4955
Paulo Zanonicbacc792018-10-04 16:15:58 -07004956 /*
4957 * The spec asks for Selected Result Blocks for wm0 (the real value),
4958 * not Result Blocks (the integer value). Pay attention to the capital
4959 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4960 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4961 * and since we later will have to get the ceiling of the sum in the
4962 * transition watermarks calculation, we can just pretend Selected
4963 * Result Blocks is Result Blocks minus 1 and it should work for the
4964 * current platforms.
4965 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004966 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004967
Kumar, Maheshca476672017-08-17 19:15:24 +05304968 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004969 trans_y_tile_min =
4970 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004971 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304972 trans_offset_b;
4973 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004974 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304975
4976 /* WA BUG:1938466 add one block for non y-tile planes */
4977 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4978 res_blocks += 1;
4979
4980 }
4981
Matt Roperd8e87492018-12-11 09:31:07 -08004982 /*
4983 * Just assume we can enable the transition watermark. After
4984 * computing the DDB we'll come back and disable it if that
4985 * assumption turns out to be false.
4986 */
4987 wm->trans_wm.plane_res_b = res_blocks + 1;
4988 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004989}
4990
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004991static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004992 const struct intel_plane_state *plane_state,
4993 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004994{
Ville Syrjälä83158472018-11-27 18:57:26 +02004995 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004996 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004997 int ret;
4998
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004999 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005000 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005001 if (ret)
5002 return ret;
5003
Ville Syrjälä67155a62019-03-12 22:58:37 +02005004 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Matt Roperd8e87492018-12-11 09:31:07 -08005005 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005006
5007 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005008}
5009
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005010static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005011 const struct intel_plane_state *plane_state,
5012 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005013{
Ville Syrjälä83158472018-11-27 18:57:26 +02005014 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
5015 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005016 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005017
Ville Syrjälä83158472018-11-27 18:57:26 +02005018 wm->is_planar = true;
5019
5020 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005021 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005022 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005023 if (ret)
5024 return ret;
5025
Ville Syrjälä67155a62019-03-12 22:58:37 +02005026 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005027
5028 return 0;
5029}
5030
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005031static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005032 const struct intel_plane_state *plane_state)
5033{
5034 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
5035 const struct drm_framebuffer *fb = plane_state->base.fb;
5036 enum plane_id plane_id = plane->id;
5037 int ret;
5038
5039 if (!intel_wm_plane_visible(crtc_state, plane_state))
5040 return 0;
5041
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005042 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005043 plane_id, 0);
5044 if (ret)
5045 return ret;
5046
5047 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005048 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005049 plane_id);
5050 if (ret)
5051 return ret;
5052 }
5053
5054 return 0;
5055}
5056
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005057static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005058 const struct intel_plane_state *plane_state)
5059{
5060 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
5061 int ret;
5062
5063 /* Watermarks calculated in master */
5064 if (plane_state->slave)
5065 return 0;
5066
5067 if (plane_state->linked_plane) {
5068 const struct drm_framebuffer *fb = plane_state->base.fb;
5069 enum plane_id y_plane_id = plane_state->linked_plane->id;
5070
5071 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
5072 WARN_ON(!fb->format->is_yuv ||
5073 fb->format->num_planes == 1);
5074
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005075 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005076 y_plane_id, 0);
5077 if (ret)
5078 return ret;
5079
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005080 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005081 plane_id, 1);
5082 if (ret)
5083 return ret;
5084 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005085 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005086 plane_id, 0);
5087 if (ret)
5088 return ret;
5089 }
5090
5091 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005092}
5093
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005094static int skl_build_pipe_wm(struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005095{
Ville Syrjälä83158472018-11-27 18:57:26 +02005096 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005097 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305098 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305099 struct drm_plane *plane;
5100 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005101 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005102
Lyudea62163e2016-10-04 14:28:20 -04005103 /*
5104 * We'll only calculate watermarks for planes that are actually
5105 * enabled, so make sure all other planes are set as disabled.
5106 */
5107 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5108
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305109 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5110 const struct intel_plane_state *intel_pstate =
5111 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305112
Ville Syrjälä83158472018-11-27 18:57:26 +02005113 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005114 ret = icl_build_plane_wm(cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005115 else
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005116 ret = skl_build_plane_wm(cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305117 if (ret)
5118 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005119 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305120
Matt Roper024c9042015-09-24 15:53:11 -07005121 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005122
Matt Roper55994c22016-05-12 07:06:08 -07005123 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005124}
5125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005126static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5127 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005128 const struct skl_ddb_entry *entry)
5129{
5130 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005131 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005132 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005133 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005134}
5135
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005136static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5137 i915_reg_t reg,
5138 const struct skl_wm_level *level)
5139{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005140 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005141
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005142 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005143 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005144 if (level->ignore_lines)
5145 val |= PLANE_WM_IGNORE_LINES;
5146 val |= level->plane_res_b;
5147 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005148
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005149 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005150}
5151
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005152void skl_write_plane_wm(struct intel_plane *plane,
5153 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005154{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005155 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005156 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005157 enum plane_id plane_id = plane->id;
5158 enum pipe pipe = plane->pipe;
5159 const struct skl_plane_wm *wm =
5160 &crtc_state->wm.skl.optimal.planes[plane_id];
5161 const struct skl_ddb_entry *ddb_y =
5162 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5163 const struct skl_ddb_entry *ddb_uv =
5164 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005165
5166 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005167 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005168 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005169 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005170 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005171 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005172
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005173 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005174 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005175 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5176 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305177 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005178
5179 if (wm->is_planar)
5180 swap(ddb_y, ddb_uv);
5181
5182 skl_ddb_entry_write(dev_priv,
5183 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5184 skl_ddb_entry_write(dev_priv,
5185 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005186}
5187
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005188void skl_write_cursor_wm(struct intel_plane *plane,
5189 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005190{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005191 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005192 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005193 enum plane_id plane_id = plane->id;
5194 enum pipe pipe = plane->pipe;
5195 const struct skl_plane_wm *wm =
5196 &crtc_state->wm.skl.optimal.planes[plane_id];
5197 const struct skl_ddb_entry *ddb =
5198 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005199
5200 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005201 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5202 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005203 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005204 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005205
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005206 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005207}
5208
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005209bool skl_wm_level_equals(const struct skl_wm_level *l1,
5210 const struct skl_wm_level *l2)
5211{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005212 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005213 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005214 l1->plane_res_l == l2->plane_res_l &&
5215 l1->plane_res_b == l2->plane_res_b;
5216}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005217
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005218static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5219 const struct skl_plane_wm *wm1,
5220 const struct skl_plane_wm *wm2)
5221{
5222 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005223
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005224 for (level = 0; level <= max_level; level++) {
5225 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5226 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5227 return false;
5228 }
5229
5230 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005231}
5232
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005233static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5234 const struct skl_pipe_wm *wm1,
5235 const struct skl_pipe_wm *wm2)
5236{
5237 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5238 enum plane_id plane_id;
5239
5240 for_each_plane_id_on_crtc(crtc, plane_id) {
5241 if (!skl_plane_wm_equals(dev_priv,
5242 &wm1->planes[plane_id],
5243 &wm2->planes[plane_id]))
5244 return false;
5245 }
5246
5247 return wm1->linetime == wm2->linetime;
5248}
5249
Lyude27082492016-08-24 07:48:10 +02005250static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5251 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005252{
Lyude27082492016-08-24 07:48:10 +02005253 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005254}
5255
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005256bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005257 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005258 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005259{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005260 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005261
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005262 for (i = 0; i < num_entries; i++) {
5263 if (i != ignore_idx &&
5264 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005265 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005266 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005267
Lyude27082492016-08-24 07:48:10 +02005268 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005269}
5270
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005271static u32
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005272pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005273{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005274 struct intel_crtc *crtc;
5275 struct intel_crtc_state *cstate;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005276 u32 i, ret = 0;
Matt Roper9b613022016-06-27 16:42:44 -07005277
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005278 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5279 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005280
5281 return ret;
5282}
5283
Jani Nikulabb7791b2016-10-04 12:29:17 +03005284static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005285skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5286 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005287{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005288 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5289 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5290 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5291 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005292
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005293 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5294 struct intel_plane_state *plane_state;
5295 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005296
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005297 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5298 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5299 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5300 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005301 continue;
5302
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005303 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005304 if (IS_ERR(plane_state))
5305 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005306
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005307 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005308 }
5309
5310 return 0;
5311}
5312
5313static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005314skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005315{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005316 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5317 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005318 struct intel_crtc_state *old_crtc_state;
5319 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305320 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305321 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005322
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005323 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5324
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005325 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005326 new_crtc_state, i) {
5327 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005328 if (ret)
5329 return ret;
5330
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005331 ret = skl_ddb_add_affected_planes(old_crtc_state,
5332 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005333 if (ret)
5334 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005335 }
5336
5337 return 0;
5338}
5339
Ville Syrjäläab98e942019-02-08 22:05:27 +02005340static char enast(bool enable)
5341{
5342 return enable ? '*' : ' ';
5343}
5344
Matt Roper2722efb2016-08-17 15:55:55 -04005345static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005346skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005347{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005348 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5349 const struct intel_crtc_state *old_crtc_state;
5350 const struct intel_crtc_state *new_crtc_state;
5351 struct intel_plane *plane;
5352 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005353 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005354
Ville Syrjäläab98e942019-02-08 22:05:27 +02005355 if ((drm_debug & DRM_UT_KMS) == 0)
5356 return;
5357
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005358 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5359 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005360 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5361
5362 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5363 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5364
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005365 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5366 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005367 const struct skl_ddb_entry *old, *new;
5368
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005369 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5370 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005371
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005372 if (skl_ddb_entry_equal(old, new))
5373 continue;
5374
Ville Syrjäläab98e942019-02-08 22:05:27 +02005375 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005376 plane->base.base.id, plane->base.name,
Ville Syrjäläab98e942019-02-08 22:05:27 +02005377 old->start, old->end, new->start, new->end,
5378 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
5379 }
5380
5381 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5382 enum plane_id plane_id = plane->id;
5383 const struct skl_plane_wm *old_wm, *new_wm;
5384
5385 old_wm = &old_pipe_wm->planes[plane_id];
5386 new_wm = &new_pipe_wm->planes[plane_id];
5387
5388 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5389 continue;
5390
5391 DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5392 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5393 plane->base.base.id, plane->base.name,
5394 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5395 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5396 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5397 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5398 enast(old_wm->trans_wm.plane_en),
5399 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5400 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5401 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5402 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5403 enast(new_wm->trans_wm.plane_en));
5404
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005405 DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5406 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Ville Syrjäläab98e942019-02-08 22:05:27 +02005407 plane->base.base.id, plane->base.name,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005408 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5409 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5410 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5411 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5412 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5413 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5414 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5415 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5416 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
5417
5418 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5419 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5420 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5421 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5422 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5423 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5424 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5425 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5426 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005427
5428 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5429 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5430 plane->base.base.id, plane->base.name,
5431 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5432 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5433 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5434 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5435 old_wm->trans_wm.plane_res_b,
5436 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5437 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5438 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5439 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5440 new_wm->trans_wm.plane_res_b);
5441
5442 DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5443 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5444 plane->base.base.id, plane->base.name,
5445 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5446 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5447 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5448 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5449 old_wm->trans_wm.min_ddb_alloc,
5450 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5451 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5452 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5453 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5454 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005455 }
5456 }
5457}
5458
Matt Roper98d39492016-05-12 07:06:03 -07005459static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005460skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005461{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005462 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305463 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005464 struct intel_crtc *crtc;
5465 struct intel_crtc_state *crtc_state;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005466 u32 realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005467 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005468
5469 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005470 * When we distrust bios wm we always need to recompute to set the
5471 * expected DDB allocations for each CRTC.
5472 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305473 if (dev_priv->wm.distrust_bios_wm)
5474 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005475
5476 /*
Matt Roper98d39492016-05-12 07:06:03 -07005477 * If this transaction isn't actually touching any CRTC's, don't
5478 * bother with watermark calculation. Note that if we pass this
5479 * test, we're guaranteed to hold at least one CRTC state mutex,
5480 * which means we can safely use values like dev_priv->active_crtcs
5481 * since any racing commits that want to update them would need to
5482 * hold _all_ CRTC state mutexes.
5483 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005484 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305485 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005486
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305487 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005488 return 0;
5489
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305490 /*
5491 * If this is our first atomic update following hardware readout,
5492 * we can't trust the DDB that the BIOS programmed for us. Let's
5493 * pretend that all pipes switched active status so that we'll
5494 * ensure a full DDB recompute.
5495 */
5496 if (dev_priv->wm.distrust_bios_wm) {
5497 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005498 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305499 if (ret)
5500 return ret;
5501
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005502 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305503
5504 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005505 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305506 * we're doing a modeset; make sure this field is always
5507 * initialized during the sanitization process that happens
5508 * on the first commit too.
5509 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005510 if (!state->modeset)
5511 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305512 }
5513
5514 /*
5515 * If the modeset changes which CRTC's are active, we need to
5516 * recompute the DDB allocation for *all* active pipes, even
5517 * those that weren't otherwise being modified in any way by this
5518 * atomic commit. Due to the shrinking of the per-pipe allocations
5519 * when new active CRTC's are added, it's possible for a pipe that
5520 * we were already using and aren't changing at all here to suddenly
5521 * become invalid if its DDB needs exceeds its new allocation.
5522 *
5523 * Note that if we wind up doing a full DDB recompute, we can't let
5524 * any other display updates race with this transaction, so we need
5525 * to grab the lock on *all* CRTC's.
5526 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005527 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305528 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005529 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305530 }
5531
5532 /*
5533 * We're not recomputing for the pipes not included in the commit, so
5534 * make sure we start with the current state.
5535 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005536 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5537 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5538 if (IS_ERR(crtc_state))
5539 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305540 }
5541
5542 return 0;
5543}
5544
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005545/*
5546 * To make sure the cursor watermark registers are always consistent
5547 * with our computed state the following scenario needs special
5548 * treatment:
5549 *
5550 * 1. enable cursor
5551 * 2. move cursor entirely offscreen
5552 * 3. disable cursor
5553 *
5554 * Step 2. does call .disable_plane() but does not zero the watermarks
5555 * (since we consider an offscreen cursor still active for the purposes
5556 * of watermarks). Step 3. would not normally call .disable_plane()
5557 * because the actual plane visibility isn't changing, and we don't
5558 * deallocate the cursor ddb until the pipe gets disabled. So we must
5559 * force step 3. to call .disable_plane() to update the watermark
5560 * registers properly.
5561 *
5562 * Other planes do not suffer from this issues as their watermarks are
5563 * calculated based on the actual plane visibility. The only time this
5564 * can trigger for the other planes is during the initial readout as the
5565 * default value of the watermarks registers is not zero.
5566 */
5567static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5568 struct intel_crtc *crtc)
5569{
5570 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5571 const struct intel_crtc_state *old_crtc_state =
5572 intel_atomic_get_old_crtc_state(state, crtc);
5573 struct intel_crtc_state *new_crtc_state =
5574 intel_atomic_get_new_crtc_state(state, crtc);
5575 struct intel_plane *plane;
5576
5577 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5578 struct intel_plane_state *plane_state;
5579 enum plane_id plane_id = plane->id;
5580
5581 /*
5582 * Force a full wm update for every plane on modeset.
5583 * Required because the reset value of the wm registers
5584 * is non-zero, whereas we want all disabled planes to
5585 * have zero watermarks. So if we turn off the relevant
5586 * power well the hardware state will go out of sync
5587 * with the software state.
5588 */
5589 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5590 skl_plane_wm_equals(dev_priv,
5591 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5592 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5593 continue;
5594
5595 plane_state = intel_atomic_get_plane_state(state, plane);
5596 if (IS_ERR(plane_state))
5597 return PTR_ERR(plane_state);
5598
5599 new_crtc_state->update_planes |= BIT(plane_id);
5600 }
5601
5602 return 0;
5603}
5604
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305605static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005606skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305607{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005608 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005609 struct intel_crtc_state *new_crtc_state;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005610 struct intel_crtc_state *old_crtc_state;
5611 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305612 bool changed = false;
5613 int ret, i;
5614
Matt Roper734fa012016-05-12 15:11:40 -07005615 /* Clear all dirty flags */
5616 results->dirty_pipes = 0;
5617
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305618 ret = skl_ddb_add_affected_pipes(state, &changed);
5619 if (ret || !changed)
5620 return ret;
5621
Matt Roper734fa012016-05-12 15:11:40 -07005622 /*
5623 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005624 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005625 * weren't otherwise being modified (and set bits in dirty_pipes) if
5626 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005627 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005628 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005629 new_crtc_state, i) {
5630 ret = skl_build_pipe_wm(new_crtc_state);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005631 if (ret)
5632 return ret;
5633
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005634 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005635 if (ret)
5636 return ret;
5637
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005638 if (!skl_pipe_wm_equals(crtc,
5639 &old_crtc_state->wm.skl.optimal,
5640 &new_crtc_state->wm.skl.optimal))
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005641 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005642 }
5643
Matt Roperd8e87492018-12-11 09:31:07 -08005644 ret = skl_compute_ddb(state);
5645 if (ret)
5646 return ret;
5647
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005648 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005649
Matt Roper98d39492016-05-12 07:06:03 -07005650 return 0;
5651}
5652
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005653static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5654 struct intel_crtc_state *cstate)
5655{
5656 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5657 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5658 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5659 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005660
5661 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5662 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005663
5664 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5665}
5666
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005667static void skl_initial_wm(struct intel_atomic_state *state,
5668 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005669{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005670 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005671 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005672 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305673 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005674
Ville Syrjälä432081b2016-10-31 22:37:03 +02005675 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005676 return;
5677
Matt Roper734fa012016-05-12 15:11:40 -07005678 mutex_lock(&dev_priv->wm.wm_mutex);
5679
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005680 if (cstate->base.active_changed)
5681 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005682
Matt Roper734fa012016-05-12 15:11:40 -07005683 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005684}
5685
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005686static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005687 struct intel_wm_config *config)
5688{
5689 struct intel_crtc *crtc;
5690
5691 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005692 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005693 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5694
5695 if (!wm->pipe_enabled)
5696 continue;
5697
5698 config->sprites_enabled |= wm->sprites_enabled;
5699 config->sprites_scaled |= wm->sprites_scaled;
5700 config->num_pipes_active++;
5701 }
5702}
5703
Matt Ropered4a6a72016-02-23 17:20:13 -08005704static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005705{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005706 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005707 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005708 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005709 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005710 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005711
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005712 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005713
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005714 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5715 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005716
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005717 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005718 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005719 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005720 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5721 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005722
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005723 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005724 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005725 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005726 }
5727
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005728 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005729 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005730
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005731 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005732
Imre Deak820c1982013-12-17 14:46:36 +02005733 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005734}
5735
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005736static void ilk_initial_watermarks(struct intel_atomic_state *state,
5737 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005738{
Matt Ropered4a6a72016-02-23 17:20:13 -08005739 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5740 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005741
Matt Ropered4a6a72016-02-23 17:20:13 -08005742 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005743 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005744 ilk_program_watermarks(dev_priv);
5745 mutex_unlock(&dev_priv->wm.wm_mutex);
5746}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005747
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005748static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5749 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005750{
5751 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5752 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5753
5754 mutex_lock(&dev_priv->wm.wm_mutex);
5755 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005756 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005757 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005758 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005759 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005760}
5761
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005762static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005763 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005764{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005765 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005766 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005767 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5768 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5769 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005770}
5771
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005772void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005773 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005774{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005775 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5776 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005777 int level, max_level;
5778 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005779 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005780
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005781 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005782
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005783 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005784 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005785
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005786 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005787 if (plane_id != PLANE_CURSOR)
5788 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005789 else
5790 val = I915_READ(CUR_WM(pipe, level));
5791
5792 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5793 }
5794
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005795 if (plane_id != PLANE_CURSOR)
5796 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005797 else
5798 val = I915_READ(CUR_WM_TRANS(pipe));
5799
5800 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5801 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005802
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005803 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005804 return;
5805
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005806 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005807}
5808
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005809void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005810{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305811 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005812 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005813 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005814 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005815
Damien Lespiaua269c582014-11-04 17:06:49 +00005816 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005817 for_each_intel_crtc(&dev_priv->drm, crtc) {
5818 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005819
5820 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5821
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005822 if (crtc->active)
5823 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005824 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005825
Matt Roper279e99d2016-05-12 07:06:02 -07005826 if (dev_priv->active_crtcs) {
5827 /* Fully recompute DDB on first atomic commit */
5828 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005829 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005830}
5831
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005832static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005833{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005834 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005835 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005836 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005837 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005838 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005839 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005840 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005841 [PIPE_A] = WM0_PIPEA_ILK,
5842 [PIPE_B] = WM0_PIPEB_ILK,
5843 [PIPE_C] = WM0_PIPEC_IVB,
5844 };
5845
5846 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005847 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005848 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005849
Ville Syrjälä15606532016-05-13 17:55:17 +03005850 memset(active, 0, sizeof(*active));
5851
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005852 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005853
5854 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005855 u32 tmp = hw->wm_pipe[pipe];
5856
5857 /*
5858 * For active pipes LP0 watermark is marked as
5859 * enabled, and LP1+ watermaks as disabled since
5860 * we can't really reverse compute them in case
5861 * multiple pipes are active.
5862 */
5863 active->wm[0].enable = true;
5864 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5865 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5866 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5867 active->linetime = hw->wm_linetime[pipe];
5868 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005869 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005870
5871 /*
5872 * For inactive pipes, all watermark levels
5873 * should be marked as enabled but zeroed,
5874 * which is what we'd compute them to.
5875 */
5876 for (level = 0; level <= max_level; level++)
5877 active->wm[level].enable = true;
5878 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005879
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005880 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005881}
5882
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005883#define _FW_WM(value, plane) \
5884 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5885#define _FW_WM_VLV(value, plane) \
5886 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5887
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005888static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5889 struct g4x_wm_values *wm)
5890{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005891 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005892
5893 tmp = I915_READ(DSPFW1);
5894 wm->sr.plane = _FW_WM(tmp, SR);
5895 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5896 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5897 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5898
5899 tmp = I915_READ(DSPFW2);
5900 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5901 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5902 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5903 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5904 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5905 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5906
5907 tmp = I915_READ(DSPFW3);
5908 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5909 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5910 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5911 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5912}
5913
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005914static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5915 struct vlv_wm_values *wm)
5916{
5917 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005918 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005919
5920 for_each_pipe(dev_priv, pipe) {
5921 tmp = I915_READ(VLV_DDL(pipe));
5922
Ville Syrjälä1b313892016-11-28 19:37:08 +02005923 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005924 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005925 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005926 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005927 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005928 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005929 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005930 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5931 }
5932
5933 tmp = I915_READ(DSPFW1);
5934 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005935 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5936 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5937 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005938
5939 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005940 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5941 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5942 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005943
5944 tmp = I915_READ(DSPFW3);
5945 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5946
5947 if (IS_CHERRYVIEW(dev_priv)) {
5948 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005949 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5950 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005951
5952 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005953 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5954 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005955
5956 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005957 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5958 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005959
5960 tmp = I915_READ(DSPHOWM);
5961 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005962 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5963 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5964 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5965 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5966 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5967 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5968 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5969 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5970 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005971 } else {
5972 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005973 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5974 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005975
5976 tmp = I915_READ(DSPHOWM);
5977 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005978 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5979 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5980 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5981 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5982 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5983 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005984 }
5985}
5986
5987#undef _FW_WM
5988#undef _FW_WM_VLV
5989
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005990void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005991{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005992 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5993 struct intel_crtc *crtc;
5994
5995 g4x_read_wm_values(dev_priv, wm);
5996
5997 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5998
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005999 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006000 struct intel_crtc_state *crtc_state =
6001 to_intel_crtc_state(crtc->base.state);
6002 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6003 struct g4x_pipe_wm *raw;
6004 enum pipe pipe = crtc->pipe;
6005 enum plane_id plane_id;
6006 int level, max_level;
6007
6008 active->cxsr = wm->cxsr;
6009 active->hpll_en = wm->hpll_en;
6010 active->fbc_en = wm->fbc_en;
6011
6012 active->sr = wm->sr;
6013 active->hpll = wm->hpll;
6014
6015 for_each_plane_id_on_crtc(crtc, plane_id) {
6016 active->wm.plane[plane_id] =
6017 wm->pipe[pipe].plane[plane_id];
6018 }
6019
6020 if (wm->cxsr && wm->hpll_en)
6021 max_level = G4X_WM_LEVEL_HPLL;
6022 else if (wm->cxsr)
6023 max_level = G4X_WM_LEVEL_SR;
6024 else
6025 max_level = G4X_WM_LEVEL_NORMAL;
6026
6027 level = G4X_WM_LEVEL_NORMAL;
6028 raw = &crtc_state->wm.g4x.raw[level];
6029 for_each_plane_id_on_crtc(crtc, plane_id)
6030 raw->plane[plane_id] = active->wm.plane[plane_id];
6031
6032 if (++level > max_level)
6033 goto out;
6034
6035 raw = &crtc_state->wm.g4x.raw[level];
6036 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6037 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6038 raw->plane[PLANE_SPRITE0] = 0;
6039 raw->fbc = active->sr.fbc;
6040
6041 if (++level > max_level)
6042 goto out;
6043
6044 raw = &crtc_state->wm.g4x.raw[level];
6045 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6046 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6047 raw->plane[PLANE_SPRITE0] = 0;
6048 raw->fbc = active->hpll.fbc;
6049
6050 out:
6051 for_each_plane_id_on_crtc(crtc, plane_id)
6052 g4x_raw_plane_wm_set(crtc_state, level,
6053 plane_id, USHRT_MAX);
6054 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6055
6056 crtc_state->wm.g4x.optimal = *active;
6057 crtc_state->wm.g4x.intermediate = *active;
6058
6059 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6060 pipe_name(pipe),
6061 wm->pipe[pipe].plane[PLANE_PRIMARY],
6062 wm->pipe[pipe].plane[PLANE_CURSOR],
6063 wm->pipe[pipe].plane[PLANE_SPRITE0]);
6064 }
6065
6066 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6067 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6068 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6069 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6070 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
6071 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
6072}
6073
6074void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6075{
6076 struct intel_plane *plane;
6077 struct intel_crtc *crtc;
6078
6079 mutex_lock(&dev_priv->wm.wm_mutex);
6080
6081 for_each_intel_plane(&dev_priv->drm, plane) {
6082 struct intel_crtc *crtc =
6083 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6084 struct intel_crtc_state *crtc_state =
6085 to_intel_crtc_state(crtc->base.state);
6086 struct intel_plane_state *plane_state =
6087 to_intel_plane_state(plane->base.state);
6088 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6089 enum plane_id plane_id = plane->id;
6090 int level;
6091
6092 if (plane_state->base.visible)
6093 continue;
6094
6095 for (level = 0; level < 3; level++) {
6096 struct g4x_pipe_wm *raw =
6097 &crtc_state->wm.g4x.raw[level];
6098
6099 raw->plane[plane_id] = 0;
6100 wm_state->wm.plane[plane_id] = 0;
6101 }
6102
6103 if (plane_id == PLANE_PRIMARY) {
6104 for (level = 0; level < 3; level++) {
6105 struct g4x_pipe_wm *raw =
6106 &crtc_state->wm.g4x.raw[level];
6107 raw->fbc = 0;
6108 }
6109
6110 wm_state->sr.fbc = 0;
6111 wm_state->hpll.fbc = 0;
6112 wm_state->fbc_en = false;
6113 }
6114 }
6115
6116 for_each_intel_crtc(&dev_priv->drm, crtc) {
6117 struct intel_crtc_state *crtc_state =
6118 to_intel_crtc_state(crtc->base.state);
6119
6120 crtc_state->wm.g4x.intermediate =
6121 crtc_state->wm.g4x.optimal;
6122 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6123 }
6124
6125 g4x_program_watermarks(dev_priv);
6126
6127 mutex_unlock(&dev_priv->wm.wm_mutex);
6128}
6129
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006130void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006131{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006132 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006133 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006134 u32 val;
6135
6136 vlv_read_wm_values(dev_priv, wm);
6137
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006138 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6139 wm->level = VLV_WM_LEVEL_PM2;
6140
6141 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006142 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006143
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006144 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006145 if (val & DSP_MAXFIFO_PM5_ENABLE)
6146 wm->level = VLV_WM_LEVEL_PM5;
6147
Ville Syrjälä58590c12015-09-08 21:05:12 +03006148 /*
6149 * If DDR DVFS is disabled in the BIOS, Punit
6150 * will never ack the request. So if that happens
6151 * assume we don't have to enable/disable DDR DVFS
6152 * dynamically. To test that just set the REQ_ACK
6153 * bit to poke the Punit, but don't change the
6154 * HIGH/LOW bits so that we don't actually change
6155 * the current state.
6156 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006157 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006158 val |= FORCE_DDR_FREQ_REQ_ACK;
6159 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6160
6161 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6162 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6163 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6164 "assuming DDR DVFS is disabled\n");
6165 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6166 } else {
6167 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6168 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6169 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6170 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006171
Chris Wilson337fa6e2019-04-26 09:17:20 +01006172 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006173 }
6174
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006175 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006176 struct intel_crtc_state *crtc_state =
6177 to_intel_crtc_state(crtc->base.state);
6178 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6179 const struct vlv_fifo_state *fifo_state =
6180 &crtc_state->wm.vlv.fifo_state;
6181 enum pipe pipe = crtc->pipe;
6182 enum plane_id plane_id;
6183 int level;
6184
6185 vlv_get_fifo_size(crtc_state);
6186
6187 active->num_levels = wm->level + 1;
6188 active->cxsr = wm->cxsr;
6189
Ville Syrjäläff32c542017-03-02 19:14:57 +02006190 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006191 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006192 &crtc_state->wm.vlv.raw[level];
6193
6194 active->sr[level].plane = wm->sr.plane;
6195 active->sr[level].cursor = wm->sr.cursor;
6196
6197 for_each_plane_id_on_crtc(crtc, plane_id) {
6198 active->wm[level].plane[plane_id] =
6199 wm->pipe[pipe].plane[plane_id];
6200
6201 raw->plane[plane_id] =
6202 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6203 fifo_state->plane[plane_id]);
6204 }
6205 }
6206
6207 for_each_plane_id_on_crtc(crtc, plane_id)
6208 vlv_raw_plane_wm_set(crtc_state, level,
6209 plane_id, USHRT_MAX);
6210 vlv_invalidate_wms(crtc, active, level);
6211
6212 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006213 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006214
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006215 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006216 pipe_name(pipe),
6217 wm->pipe[pipe].plane[PLANE_PRIMARY],
6218 wm->pipe[pipe].plane[PLANE_CURSOR],
6219 wm->pipe[pipe].plane[PLANE_SPRITE0],
6220 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006221 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006222
6223 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6224 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6225}
6226
Ville Syrjälä602ae832017-03-02 19:15:02 +02006227void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6228{
6229 struct intel_plane *plane;
6230 struct intel_crtc *crtc;
6231
6232 mutex_lock(&dev_priv->wm.wm_mutex);
6233
6234 for_each_intel_plane(&dev_priv->drm, plane) {
6235 struct intel_crtc *crtc =
6236 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6237 struct intel_crtc_state *crtc_state =
6238 to_intel_crtc_state(crtc->base.state);
6239 struct intel_plane_state *plane_state =
6240 to_intel_plane_state(plane->base.state);
6241 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6242 const struct vlv_fifo_state *fifo_state =
6243 &crtc_state->wm.vlv.fifo_state;
6244 enum plane_id plane_id = plane->id;
6245 int level;
6246
6247 if (plane_state->base.visible)
6248 continue;
6249
6250 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006251 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006252 &crtc_state->wm.vlv.raw[level];
6253
6254 raw->plane[plane_id] = 0;
6255
6256 wm_state->wm[level].plane[plane_id] =
6257 vlv_invert_wm_value(raw->plane[plane_id],
6258 fifo_state->plane[plane_id]);
6259 }
6260 }
6261
6262 for_each_intel_crtc(&dev_priv->drm, crtc) {
6263 struct intel_crtc_state *crtc_state =
6264 to_intel_crtc_state(crtc->base.state);
6265
6266 crtc_state->wm.vlv.intermediate =
6267 crtc_state->wm.vlv.optimal;
6268 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6269 }
6270
6271 vlv_program_watermarks(dev_priv);
6272
6273 mutex_unlock(&dev_priv->wm.wm_mutex);
6274}
6275
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006276/*
6277 * FIXME should probably kill this and improve
6278 * the real watermark readout/sanitation instead
6279 */
6280static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6281{
6282 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6283 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6284 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6285
6286 /*
6287 * Don't touch WM1S_LP_EN here.
6288 * Doing so could cause underruns.
6289 */
6290}
6291
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006292void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006293{
Imre Deak820c1982013-12-17 14:46:36 +02006294 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006295 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006296
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006297 ilk_init_lp_watermarks(dev_priv);
6298
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006299 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006300 ilk_pipe_wm_get_hw_state(crtc);
6301
6302 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6303 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6304 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6305
6306 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006307 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006308 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6309 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6310 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006311
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006312 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006313 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6314 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006315 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006316 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6317 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006318
6319 hw->enable_fbc_wm =
6320 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6321}
6322
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006323/**
6324 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006325 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006326 *
6327 * Calculate watermark values for the various WM regs based on current mode
6328 * and plane configuration.
6329 *
6330 * There are several cases to deal with here:
6331 * - normal (i.e. non-self-refresh)
6332 * - self-refresh (SR) mode
6333 * - lines are large relative to FIFO size (buffer can hold up to 2)
6334 * - lines are small relative to FIFO size (buffer can hold more than 2
6335 * lines), so need to account for TLB latency
6336 *
6337 * The normal calculation is:
6338 * watermark = dotclock * bytes per pixel * latency
6339 * where latency is platform & configuration dependent (we assume pessimal
6340 * values here).
6341 *
6342 * The SR calculation is:
6343 * watermark = (trunc(latency/line time)+1) * surface width *
6344 * bytes per pixel
6345 * where
6346 * line time = htotal / dotclock
6347 * surface width = hdisplay for normal plane and 64 for cursor
6348 * and latency is assumed to be high, as above.
6349 *
6350 * The final value programmed to the register should always be rounded up,
6351 * and include an extra 2 entries to account for clock crossings.
6352 *
6353 * We don't use the sprite, so we can ignore that. And on Crestline we have
6354 * to set the non-SR watermarks to 8.
6355 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006356void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006357{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006358 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006359
6360 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006361 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006362}
6363
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306364void intel_enable_ipc(struct drm_i915_private *dev_priv)
6365{
6366 u32 val;
6367
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006368 if (!HAS_IPC(dev_priv))
6369 return;
6370
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306371 val = I915_READ(DISP_ARB_CTL2);
6372
6373 if (dev_priv->ipc_enabled)
6374 val |= DISP_IPC_ENABLE;
6375 else
6376 val &= ~DISP_IPC_ENABLE;
6377
6378 I915_WRITE(DISP_ARB_CTL2, val);
6379}
6380
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006381static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
6382{
6383 /* Display WA #0477 WaDisableIPC: skl */
6384 if (IS_SKYLAKE(dev_priv))
6385 return false;
6386
6387 /* Display WA #1141: SKL:all KBL:all CFL */
6388 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6389 return dev_priv->dram_info.symmetric_memory;
6390
6391 return true;
6392}
6393
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306394void intel_init_ipc(struct drm_i915_private *dev_priv)
6395{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306396 if (!HAS_IPC(dev_priv))
6397 return;
6398
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006399 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006400
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306401 intel_enable_ipc(dev_priv);
6402}
6403
Jani Nikulae2828912016-01-18 09:19:47 +02006404/*
Daniel Vetter92703882012-08-09 16:46:01 +02006405 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006406 */
6407DEFINE_SPINLOCK(mchdev_lock);
6408
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006409bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006410{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006411 u16 rgvswctl;
6412
Chris Wilson67520412017-03-02 13:28:01 +00006413 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006414
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006415 rgvswctl = I915_READ16(MEMSWCTL);
6416 if (rgvswctl & MEMCTL_CMD_STS) {
6417 DRM_DEBUG("gpu busy, RCS change rejected\n");
6418 return false; /* still busy with another command */
6419 }
6420
6421 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6422 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6423 I915_WRITE16(MEMSWCTL, rgvswctl);
6424 POSTING_READ16(MEMSWCTL);
6425
6426 rgvswctl |= MEMCTL_CMD_STS;
6427 I915_WRITE16(MEMSWCTL, rgvswctl);
6428
6429 return true;
6430}
6431
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006432static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006433{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006434 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006435 u8 fmax, fmin, fstart, vstart;
6436
Daniel Vetter92703882012-08-09 16:46:01 +02006437 spin_lock_irq(&mchdev_lock);
6438
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006439 rgvmodectl = I915_READ(MEMMODECTL);
6440
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006441 /* Enable temp reporting */
6442 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6443 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6444
6445 /* 100ms RC evaluation intervals */
6446 I915_WRITE(RCUPEI, 100000);
6447 I915_WRITE(RCDNEI, 100000);
6448
6449 /* Set max/min thresholds to 90ms and 80ms respectively */
6450 I915_WRITE(RCBMAXAVG, 90000);
6451 I915_WRITE(RCBMINAVG, 80000);
6452
6453 I915_WRITE(MEMIHYST, 1);
6454
6455 /* Set up min, max, and cur for interrupt handling */
6456 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6457 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6458 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6459 MEMMODE_FSTART_SHIFT;
6460
Ville Syrjälä616847e2015-09-18 20:03:19 +03006461 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006462 PXVFREQ_PX_SHIFT;
6463
Daniel Vetter20e4d402012-08-08 23:35:39 +02006464 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6465 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006466
Daniel Vetter20e4d402012-08-08 23:35:39 +02006467 dev_priv->ips.max_delay = fstart;
6468 dev_priv->ips.min_delay = fmin;
6469 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006470
6471 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6472 fmax, fmin, fstart);
6473
6474 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6475
6476 /*
6477 * Interrupts will be enabled in ironlake_irq_postinstall
6478 */
6479
6480 I915_WRITE(VIDSTART, vstart);
6481 POSTING_READ(VIDSTART);
6482
6483 rgvmodectl |= MEMMODE_SWMODE_EN;
6484 I915_WRITE(MEMMODECTL, rgvmodectl);
6485
Daniel Vetter92703882012-08-09 16:46:01 +02006486 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006487 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006488 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006489
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006490 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006491
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006492 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6493 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006494 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006495 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006496 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006497
6498 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006499}
6500
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006501static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006502{
Daniel Vetter92703882012-08-09 16:46:01 +02006503 u16 rgvswctl;
6504
6505 spin_lock_irq(&mchdev_lock);
6506
6507 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006508
6509 /* Ack interrupts, disable EFC interrupt */
6510 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6511 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6512 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6513 I915_WRITE(DEIIR, DE_PCU_EVENT);
6514 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6515
6516 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006517 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006518 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006519 rgvswctl |= MEMCTL_CMD_STS;
6520 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006521 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006522
Daniel Vetter92703882012-08-09 16:46:01 +02006523 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006524}
6525
Daniel Vetteracbe9472012-07-26 11:50:05 +02006526/* There's a funny hw issue where the hw returns all 0 when reading from
6527 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6528 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6529 * all limits and the gpu stuck at whatever frequency it is at atm).
6530 */
Akash Goel74ef1172015-03-06 11:07:19 +05306531static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006532{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006533 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006534 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006535
Daniel Vetter20b46e52012-07-26 11:16:14 +02006536 /* Only set the down limit when we've reached the lowest level to avoid
6537 * getting more interrupts, otherwise leave this clear. This prevents a
6538 * race in the hw when coming out of rc6: There's a tiny window where
6539 * the hw runs at the minimal clock before selecting the desired
6540 * frequency, if the down threshold expires in that window we will not
6541 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006542 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006543 limits = (rps->max_freq_softlimit) << 23;
6544 if (val <= rps->min_freq_softlimit)
6545 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306546 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006547 limits = rps->max_freq_softlimit << 24;
6548 if (val <= rps->min_freq_softlimit)
6549 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306550 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006551
6552 return limits;
6553}
6554
Chris Wilson60548c52018-07-31 14:26:29 +01006555static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006556{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006557 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306558 u32 threshold_up = 0, threshold_down = 0; /* in % */
6559 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006560
Chris Wilson60548c52018-07-31 14:26:29 +01006561 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006562
Chris Wilson60548c52018-07-31 14:26:29 +01006563 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006564 return;
6565
6566 /* Note the units here are not exactly 1us, but 1280ns. */
6567 switch (new_power) {
6568 case LOW_POWER:
6569 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306570 ei_up = 16000;
6571 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006572
6573 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306574 ei_down = 32000;
6575 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006576 break;
6577
6578 case BETWEEN:
6579 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306580 ei_up = 13000;
6581 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006582
6583 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306584 ei_down = 32000;
6585 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006586 break;
6587
6588 case HIGH_POWER:
6589 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306590 ei_up = 10000;
6591 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006592
6593 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306594 ei_down = 32000;
6595 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006596 break;
6597 }
6598
Mika Kuoppala6067a272017-02-15 15:52:59 +02006599 /* When byt can survive without system hang with dynamic
6600 * sw freq adjustments, this restriction can be lifted.
6601 */
6602 if (IS_VALLEYVIEW(dev_priv))
6603 goto skip_hw_write;
6604
Akash Goel8a586432015-03-06 11:07:18 +05306605 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006606 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306607 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006608 GT_INTERVAL_FROM_US(dev_priv,
6609 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306610
6611 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006612 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306613 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006614 GT_INTERVAL_FROM_US(dev_priv,
6615 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306616
Chris Wilsona72b5622016-07-02 15:35:59 +01006617 I915_WRITE(GEN6_RP_CONTROL,
Mika Kuoppala1071d0f2019-04-10 16:24:36 +03006618 (INTEL_GEN(dev_priv) > 9 ? 0 : GEN6_RP_MEDIA_TURBO) |
Chris Wilsona72b5622016-07-02 15:35:59 +01006619 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6620 GEN6_RP_MEDIA_IS_GFX |
6621 GEN6_RP_ENABLE |
6622 GEN6_RP_UP_BUSY_AVG |
6623 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306624
Mika Kuoppala6067a272017-02-15 15:52:59 +02006625skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006626 rps->power.mode = new_power;
6627 rps->power.up_threshold = threshold_up;
6628 rps->power.down_threshold = threshold_down;
6629}
6630
6631static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6632{
6633 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6634 int new_power;
6635
6636 new_power = rps->power.mode;
6637 switch (rps->power.mode) {
6638 case LOW_POWER:
6639 if (val > rps->efficient_freq + 1 &&
6640 val > rps->cur_freq)
6641 new_power = BETWEEN;
6642 break;
6643
6644 case BETWEEN:
6645 if (val <= rps->efficient_freq &&
6646 val < rps->cur_freq)
6647 new_power = LOW_POWER;
6648 else if (val >= rps->rp0_freq &&
6649 val > rps->cur_freq)
6650 new_power = HIGH_POWER;
6651 break;
6652
6653 case HIGH_POWER:
6654 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6655 val < rps->cur_freq)
6656 new_power = BETWEEN;
6657 break;
6658 }
6659 /* Max/min bins are special */
6660 if (val <= rps->min_freq_softlimit)
6661 new_power = LOW_POWER;
6662 if (val >= rps->max_freq_softlimit)
6663 new_power = HIGH_POWER;
6664
6665 mutex_lock(&rps->power.mutex);
6666 if (rps->power.interactive)
6667 new_power = HIGH_POWER;
6668 rps_set_power(dev_priv, new_power);
6669 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006670}
6671
Chris Wilson60548c52018-07-31 14:26:29 +01006672void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6673{
6674 struct intel_rps *rps = &i915->gt_pm.rps;
6675
6676 if (INTEL_GEN(i915) < 6)
6677 return;
6678
6679 mutex_lock(&rps->power.mutex);
6680 if (interactive) {
6681 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6682 rps_set_power(i915, HIGH_POWER);
6683 } else {
6684 GEM_BUG_ON(!rps->power.interactive);
6685 rps->power.interactive--;
6686 }
6687 mutex_unlock(&rps->power.mutex);
6688}
6689
Chris Wilson2876ce72014-03-28 08:03:34 +00006690static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6691{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006692 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006693 u32 mask = 0;
6694
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006695 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006696 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006697 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006698 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006699 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006700
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006701 mask &= dev_priv->pm_rps_events;
6702
Imre Deak59d02a12014-12-19 19:33:26 +02006703 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006704}
6705
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006706/* gen6_set_rps is called to update the frequency request, but should also be
6707 * called when the range (min_delay and max_delay) is modified so that we can
6708 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006709static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006710{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006711 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6712
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006713 /* min/max delay may still have been modified so be sure to
6714 * write the limits value.
6715 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006716 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006717 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006718
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006719 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306720 I915_WRITE(GEN6_RPNSWREQ,
6721 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006722 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006723 I915_WRITE(GEN6_RPNSWREQ,
6724 HSW_FREQUENCY(val));
6725 else
6726 I915_WRITE(GEN6_RPNSWREQ,
6727 GEN6_FREQUENCY(val) |
6728 GEN6_OFFSET(0) |
6729 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006730 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006731
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006732 /* Make sure we continue to get interrupts
6733 * until we hit the minimum or maximum frequencies.
6734 */
Akash Goel74ef1172015-03-06 11:07:19 +05306735 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006736 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006737
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006738 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006739 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006740
6741 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006742}
6743
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006744static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006745{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006746 int err;
6747
Chris Wilsondc979972016-05-10 14:10:04 +01006748 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006749 "Odd GPU freq value\n"))
6750 val &= ~1;
6751
Deepak Scd25dd52015-07-10 18:31:40 +05306752 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6753
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006754 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006755 vlv_punit_get(dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006756 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson337fa6e2019-04-26 09:17:20 +01006757 vlv_punit_put(dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006758 if (err)
6759 return err;
6760
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006761 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006762 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006763
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006764 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006765 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006766
6767 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006768}
6769
Deepak Sa7f6e232015-05-09 18:04:44 +05306770/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306771 *
6772 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306773 * 1. Forcewake Media well.
6774 * 2. Request idle freq.
6775 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306776*/
6777static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6778{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006779 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6780 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006781 int err;
Deepak S5549d252014-06-28 11:26:11 +05306782
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006783 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306784 return;
6785
Chris Wilsonc9efef72017-01-02 15:28:45 +00006786 /* The punit delays the write of the frequency and voltage until it
6787 * determines the GPU is awake. During normal usage we don't want to
6788 * waste power changing the frequency if the GPU is sleeping (rc6).
6789 * However, the GPU and driver is now idle and we do not want to delay
6790 * switching to minimum voltage (reducing power whilst idle) as we do
6791 * not expect to be woken in the near future and so must flush the
6792 * change by waking the device.
6793 *
6794 * We choose to take the media powerwell (either would do to trick the
6795 * punit into committing the voltage change) as that takes a lot less
6796 * power than the render powerwell.
6797 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006798 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006799 err = valleyview_set_rps(dev_priv, val);
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006800 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006801
6802 if (err)
6803 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306804}
6805
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006806void gen6_rps_busy(struct drm_i915_private *dev_priv)
6807{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006808 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6809
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006810 mutex_lock(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006811 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006812 u8 freq;
6813
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006814 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006815 gen6_rps_reset_ei(dev_priv);
6816 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006817 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006818
Chris Wilsonc33d2472016-07-04 08:08:36 +01006819 gen6_enable_rps_interrupts(dev_priv);
6820
Chris Wilsonbd648182017-02-10 15:03:48 +00006821 /* Use the user's desired frequency as a guide, but for better
6822 * performance, jump directly to RPe as our starting frequency.
6823 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006824 freq = max(rps->cur_freq,
6825 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006826
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006827 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006828 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006829 rps->min_freq_softlimit,
6830 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006831 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006832 }
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006833 mutex_unlock(&rps->lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006834}
6835
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006836void gen6_rps_idle(struct drm_i915_private *dev_priv)
6837{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006838 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6839
Chris Wilsonc33d2472016-07-04 08:08:36 +01006840 /* Flush our bottom-half so that it does not race with us
6841 * setting the idle frequency and so that it is bounded by
6842 * our rpm wakeref. And then disable the interrupts to stop any
6843 * futher RPS reclocking whilst we are asleep.
6844 */
6845 gen6_disable_rps_interrupts(dev_priv);
6846
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006847 mutex_lock(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006848 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006849 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306850 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006851 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006852 gen6_set_rps(dev_priv, rps->idle_freq);
6853 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006854 I915_WRITE(GEN6_PMINTRMSK,
6855 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006856 }
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006857 mutex_unlock(&rps->lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006858}
6859
Chris Wilson62eb3c22019-02-13 09:25:04 +00006860void gen6_rps_boost(struct i915_request *rq)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006861{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006862 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006863 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006864 bool boost;
6865
Chris Wilson8d3afd72015-05-21 21:01:47 +01006866 /* This is intentionally racy! We peek at the state here, then
6867 * validate inside the RPS worker.
6868 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006869 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006870 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006871
Chris Wilson0e218342019-01-21 22:21:02 +00006872 if (i915_request_signaled(rq))
Chris Wilson253a2812018-02-06 14:31:37 +00006873 return;
6874
Chris Wilsone61e0f52018-02-21 09:56:36 +00006875 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006876 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006877 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006878 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6879 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006880 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006881 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006882 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006883 if (!boost)
6884 return;
6885
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006886 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6887 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006888
Chris Wilson62eb3c22019-02-13 09:25:04 +00006889 atomic_inc(&rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006890}
6891
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006892int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006893{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006894 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006895 int err;
6896
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006897 lockdep_assert_held(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006898 GEM_BUG_ON(val > rps->max_freq);
6899 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006900
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006901 if (!rps->enabled) {
6902 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006903 return 0;
6904 }
6905
Chris Wilsondc979972016-05-10 14:10:04 +01006906 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006907 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006908 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006909 err = gen6_set_rps(dev_priv, val);
6910
6911 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006912}
6913
Chris Wilsondc979972016-05-10 14:10:04 +01006914static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006915{
Zhe Wang20e49362014-11-04 17:07:05 +00006916 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006917 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006918}
6919
Chris Wilsondc979972016-05-10 14:10:04 +01006920static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306921{
Akash Goel2030d682016-04-23 00:05:45 +05306922 I915_WRITE(GEN6_RP_CONTROL, 0);
6923}
6924
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006925static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006926{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006927 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006928}
6929
6930static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6931{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006932 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306933 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006934}
6935
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006936static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306937{
Deepak S38807742014-05-23 21:00:15 +05306938 I915_WRITE(GEN6_RC_CONTROL, 0);
6939}
6940
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006941static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6942{
6943 I915_WRITE(GEN6_RP_CONTROL, 0);
6944}
6945
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006946static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006947{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006948 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006949 * This what the BIOS expects when going into suspend */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006950 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006951
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006952 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006953
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006954 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006955}
6956
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006957static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6958{
6959 I915_WRITE(GEN6_RP_CONTROL, 0);
6960}
6961
Chris Wilsondc979972016-05-10 14:10:04 +01006962static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306963{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306964 bool enable_rc6 = true;
6965 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006966 u32 rc_ctl;
6967 int rc_sw_target;
6968
6969 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6970 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6971 RC_SW_TARGET_STATE_SHIFT;
6972 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6973 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6974 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6975 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6976 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306977
6978 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006979 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306980 enable_rc6 = false;
6981 }
6982
6983 /*
6984 * The exact context size is not known for BXT, so assume a page size
6985 * for this check.
6986 */
6987 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006988 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6989 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006990 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306991 enable_rc6 = false;
6992 }
6993
6994 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6995 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6996 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6997 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006998 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306999 enable_rc6 = false;
7000 }
7001
Imre Deakfc619842016-06-29 19:13:55 +03007002 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
7003 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
7004 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
7005 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
7006 enable_rc6 = false;
7007 }
7008
7009 if (!I915_READ(GEN6_GFXPAUSE)) {
7010 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
7011 enable_rc6 = false;
7012 }
7013
7014 if (!I915_READ(GEN8_MISC_CTRL0)) {
7015 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307016 enable_rc6 = false;
7017 }
7018
7019 return enable_rc6;
7020}
7021
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007022static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007023{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007024 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03007025
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007026 /* Powersaving is controlled by the host when inside a VM */
Chris Wilson91cbdb82019-04-19 14:48:36 +01007027 if (intel_vgpu_active(i915)) {
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007028 info->has_rc6 = 0;
Chris Wilson91cbdb82019-04-19 14:48:36 +01007029 info->has_rps = false;
7030 }
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307031
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007032 if (info->has_rc6 &&
7033 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307034 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007035 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307036 }
7037
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007038 /*
7039 * We assume that we do not have any deep rc6 levels if we don't have
7040 * have the previous rc6 level supported, i.e. we use HAS_RC6()
7041 * as the initial coarse check for rc6 in general, moving on to
7042 * progressively finer/deeper levels.
7043 */
7044 if (!info->has_rc6 && info->has_rc6p)
7045 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03007046
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007047 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007048}
7049
Chris Wilsondc979972016-05-10 14:10:04 +01007050static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03007051{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007052 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7053
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007054 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01007055
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007056 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007057 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007058 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007059 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
7060 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7061 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007062 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007063 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007064 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
7065 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7066 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007067 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007068 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007069 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007070
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007071 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01007072 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007073 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007074 u32 ddcc_status = 0;
7075
7076 if (sandybridge_pcode_read(dev_priv,
7077 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
Ville Syrjäläd284d512019-05-21 19:40:24 +03007078 &ddcc_status, NULL) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007079 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08007080 clamp_t(u8,
7081 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007082 rps->min_freq,
7083 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007084 }
7085
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007086 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05307087 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01007088 * the natural hardware unit for SKL
7089 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007090 rps->rp0_freq *= GEN9_FREQ_SCALER;
7091 rps->rp1_freq *= GEN9_FREQ_SCALER;
7092 rps->min_freq *= GEN9_FREQ_SCALER;
7093 rps->max_freq *= GEN9_FREQ_SCALER;
7094 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05307095 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007096}
7097
Chris Wilson3a45b052016-07-13 09:10:32 +01007098static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007099 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01007100{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007101 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7102 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01007103
7104 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01007105 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007106 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01007107
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007108 if (set(dev_priv, freq))
7109 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01007110}
7111
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007112/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01007113static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00007114{
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007115 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007116
David Weinehall36fe7782017-11-17 10:01:46 +02007117 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007118 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02007119 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7120 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007121
Akash Goel0beb0592015-03-06 11:07:20 +05307122 /* 1 second timeout*/
7123 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7124 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7125
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007126 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007127
Akash Goel0beb0592015-03-06 11:07:20 +05307128 /* Leaning on the below call to gen6_set_rps to program/setup the
7129 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7130 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007131 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007132
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007133 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007134}
7135
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007136static void gen11_enable_rc6(struct drm_i915_private *dev_priv)
7137{
7138 struct intel_engine_cs *engine;
7139 enum intel_engine_id id;
7140
7141 /* 1a: Software RC state - RC0 */
7142 I915_WRITE(GEN6_RC_STATE, 0);
7143
7144 /*
7145 * 1b: Get forcewake during program sequence. Although the driver
7146 * hasn't enabled a state yet where we need forcewake, BIOS may have.
7147 */
7148 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
7149
7150 /* 2a: Disable RC states. */
7151 I915_WRITE(GEN6_RC_CONTROL, 0);
7152
7153 /* 2b: Program RC6 thresholds.*/
7154 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7155 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7156
7157 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7158 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7159 for_each_engine(engine, dev_priv, id)
7160 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7161
7162 if (HAS_GUC(dev_priv))
7163 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7164
7165 I915_WRITE(GEN6_RC_SLEEP, 0);
7166
Mika Kuoppalad105e9a2019-04-10 13:59:18 +03007167 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
7168
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007169 /*
7170 * 2c: Program Coarse Power Gating Policies.
7171 *
7172 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7173 * use instead is a more conservative estimate for the maximum time
7174 * it takes us to service a CS interrupt and submit a new ELSP - that
7175 * is the time which the GPU is idle waiting for the CPU to select the
7176 * next request to execute. If the idle hysteresis is less than that
7177 * interrupt service latency, the hardware will automatically gate
7178 * the power well and we will then incur the wake up cost on top of
7179 * the service latency. A similar guide from intel_pstate is that we
7180 * do not want the enable hysteresis to less than the wakeup latency.
7181 *
7182 * igt/gem_exec_nop/sequential provides a rough estimate for the
7183 * service latency, and puts it around 10us for Broadwell (and other
7184 * big core) and around 40us for Broxton (and other low power cores).
7185 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7186 * However, the wakeup latency on Broxton is closer to 100us. To be
7187 * conservative, we have to factor in a context switch on top (due
7188 * to ksoftirqd).
7189 */
7190 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7191 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
7192
7193 /* 3a: Enable RC6 */
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007194 I915_WRITE(GEN6_RC_CONTROL,
7195 GEN6_RC_CTL_HW_ENABLE |
7196 GEN6_RC_CTL_RC6_ENABLE |
7197 GEN6_RC_CTL_EI_MODE(1));
7198
7199 /* 3b: Enable Coarse Power Gating only when RC6 is enabled. */
7200 I915_WRITE(GEN9_PG_ENABLE,
Mika Kuoppala2ea74142019-04-10 13:59:19 +03007201 GEN9_RENDER_PG_ENABLE |
7202 GEN9_MEDIA_PG_ENABLE |
7203 GEN11_MEDIA_SAMPLER_PG_ENABLE);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007204
7205 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
7206}
7207
Chris Wilsondc979972016-05-10 14:10:04 +01007208static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007209{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007210 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307211 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007212 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007213
7214 /* 1a: Software RC state - RC0 */
7215 I915_WRITE(GEN6_RC_STATE, 0);
7216
7217 /* 1b: Get forcewake during program sequence. Although the driver
7218 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007219 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007220
7221 /* 2a: Disable RC states. */
7222 I915_WRITE(GEN6_RC_CONTROL, 0);
7223
7224 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007225 if (INTEL_GEN(dev_priv) >= 10) {
7226 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7227 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7228 } else if (IS_SKYLAKE(dev_priv)) {
7229 /*
7230 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7231 * when CPG is enabled
7232 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307233 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007234 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307235 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007236 }
7237
Zhe Wang20e49362014-11-04 17:07:05 +00007238 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7239 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307240 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007241 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307242
Dave Gordon1a3d1892016-05-13 15:36:30 +01007243 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307244 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7245
Zhe Wang20e49362014-11-04 17:07:05 +00007246 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007247
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007248 /*
7249 * 2c: Program Coarse Power Gating Policies.
7250 *
7251 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7252 * use instead is a more conservative estimate for the maximum time
7253 * it takes us to service a CS interrupt and submit a new ELSP - that
7254 * is the time which the GPU is idle waiting for the CPU to select the
7255 * next request to execute. If the idle hysteresis is less than that
7256 * interrupt service latency, the hardware will automatically gate
7257 * the power well and we will then incur the wake up cost on top of
7258 * the service latency. A similar guide from intel_pstate is that we
7259 * do not want the enable hysteresis to less than the wakeup latency.
7260 *
7261 * igt/gem_exec_nop/sequential provides a rough estimate for the
7262 * service latency, and puts it around 10us for Broadwell (and other
7263 * big core) and around 40us for Broxton (and other low power cores).
7264 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7265 * However, the wakeup latency on Broxton is closer to 100us. To be
7266 * conservative, we have to factor in a context switch on top (due
7267 * to ksoftirqd).
7268 */
7269 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7270 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007271
Zhe Wang20e49362014-11-04 17:07:05 +00007272 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007273 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007274
7275 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7276 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7277 rc6_mode = GEN7_RC_CTL_TO_MODE;
7278 else
7279 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7280
Chris Wilson1c044f92017-01-25 17:26:01 +00007281 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007282 GEN6_RC_CTL_HW_ENABLE |
7283 GEN6_RC_CTL_RC6_ENABLE |
7284 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007285
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307286 /*
7287 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007288 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307289 */
Chris Wilsondc979972016-05-10 14:10:04 +01007290 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307291 I915_WRITE(GEN9_PG_ENABLE, 0);
7292 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007293 I915_WRITE(GEN9_PG_ENABLE,
7294 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007295
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007296 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007297}
7298
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007299static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007300{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007301 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307302 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007303
7304 /* 1a: Software RC state - RC0 */
7305 I915_WRITE(GEN6_RC_STATE, 0);
7306
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007307 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007308 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007309 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007310
7311 /* 2a: Disable RC states. */
7312 I915_WRITE(GEN6_RC_CONTROL, 0);
7313
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007314 /* 2b: Program RC6 thresholds.*/
7315 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7316 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7317 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307318 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007319 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007320 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007321 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007322
7323 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007324
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007325 I915_WRITE(GEN6_RC_CONTROL,
7326 GEN6_RC_CTL_HW_ENABLE |
7327 GEN7_RC_CTL_TO_MODE |
7328 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007329
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007330 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007331}
7332
7333static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7334{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007335 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7336
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007337 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007338
7339 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007340 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007341 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007342 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007343 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007344 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7345 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007346
Daniel Vetter7526ed72014-09-29 15:07:19 +02007347 /* Docs recommend 900MHz, and 300 MHz respectively */
7348 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007349 rps->max_freq_softlimit << 24 |
7350 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007351
Daniel Vetter7526ed72014-09-29 15:07:19 +02007352 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7353 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7354 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7355 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007356
Daniel Vetter7526ed72014-09-29 15:07:19 +02007357 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007358
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007359 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007360 I915_WRITE(GEN6_RP_CONTROL,
7361 GEN6_RP_MEDIA_TURBO |
7362 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7363 GEN6_RP_MEDIA_IS_GFX |
7364 GEN6_RP_ENABLE |
7365 GEN6_RP_UP_BUSY_AVG |
7366 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007367
Chris Wilson3a45b052016-07-13 09:10:32 +01007368 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007369
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007370 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007371}
7372
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007373static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007374{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007375 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307376 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007377 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007378 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007379 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007380
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007381 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007382
7383 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007384 gtfifodbg = I915_READ(GTFIFODBG);
7385 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007386 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7387 I915_WRITE(GTFIFODBG, gtfifodbg);
7388 }
7389
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007390 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007391
7392 /* disable the counters and set deterministic thresholds */
7393 I915_WRITE(GEN6_RC_CONTROL, 0);
7394
7395 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7396 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7397 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7398 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7399 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7400
Akash Goel3b3f1652016-10-13 22:44:48 +05307401 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007402 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007403
7404 I915_WRITE(GEN6_RC_SLEEP, 0);
7405 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007406 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007407 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7408 else
7409 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007410 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007411 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7412
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007413 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007414 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7415 if (HAS_RC6p(dev_priv))
7416 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7417 if (HAS_RC6pp(dev_priv))
7418 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007419 I915_WRITE(GEN6_RC_CONTROL,
7420 rc6_mask |
7421 GEN6_RC_CTL_EI_MODE(1) |
7422 GEN6_RC_CTL_HW_ENABLE);
7423
Ben Widawsky31643d52012-09-26 10:34:01 -07007424 rc6vids = 0;
Ville Syrjäläd284d512019-05-21 19:40:24 +03007425 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
7426 &rc6vids, NULL);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007427 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007428 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007429 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007430 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7431 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7432 rc6vids &= 0xffff00;
7433 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7434 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7435 if (ret)
7436 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7437 }
7438
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007439 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007440}
7441
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007442static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7443{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007444 /* Here begins a magic sequence of register writes to enable
7445 * auto-downclocking.
7446 *
7447 * Perhaps there might be some value in exposing these to
7448 * userspace...
7449 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007450 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007451
7452 /* Power down if completely idle for over 50ms */
7453 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7454 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7455
7456 reset_rps(dev_priv, gen6_set_rps);
7457
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007458 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007459}
7460
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007461static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007462{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007463 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007464 const int min_freq = 15;
7465 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007466 unsigned int gpu_freq;
7467 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307468 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007469 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007470
Chris Wilsonebb5eb72019-04-26 09:17:21 +01007471 lockdep_assert_held(&rps->lock);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007472
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007473 if (rps->max_freq <= rps->min_freq)
7474 return;
7475
Ben Widawskyeda79642013-10-07 17:15:48 -03007476 policy = cpufreq_cpu_get(0);
7477 if (policy) {
7478 max_ia_freq = policy->cpuinfo.max_freq;
7479 cpufreq_cpu_put(policy);
7480 } else {
7481 /*
7482 * Default to measured freq if none found, PCU will ensure we
7483 * don't go over
7484 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007485 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007486 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007487
7488 /* Convert from kHz to MHz */
7489 max_ia_freq /= 1000;
7490
Ben Widawsky153b4b952013-10-22 22:05:09 -07007491 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007492 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7493 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007494
Chris Wilsond586b5f2018-03-08 14:26:48 +00007495 min_gpu_freq = rps->min_freq;
7496 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007497 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307498 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007499 min_gpu_freq /= GEN9_FREQ_SCALER;
7500 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307501 }
7502
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007503 /*
7504 * For each potential GPU frequency, load a ring frequency we'd like
7505 * to use for memory access. We do this by specifying the IA frequency
7506 * the PCU should use as a reference to determine the ring frequency.
7507 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307508 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007509 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007510 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007511
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007512 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307513 /*
7514 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7515 * No floor required for ring frequency on SKL.
7516 */
7517 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007518 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007519 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7520 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007521 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007522 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007523 ring_freq = max(min_ring_freq, ring_freq);
7524 /* leave ia_freq as the default, chosen by cpufreq */
7525 } else {
7526 /* On older processors, there is no separate ring
7527 * clock domain, so in order to boost the bandwidth
7528 * of the ring, we need to upclock the CPU (ia_freq).
7529 *
7530 * For GPU frequencies less than 750MHz,
7531 * just use the lowest ring freq.
7532 */
7533 if (gpu_freq < min_freq)
7534 ia_freq = 800;
7535 else
7536 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7537 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7538 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007539
Ben Widawsky42c05262012-09-26 10:34:00 -07007540 sandybridge_pcode_write(dev_priv,
7541 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007542 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7543 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7544 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007545 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007546}
7547
Ville Syrjälä03af2042014-06-28 02:03:53 +03007548static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307549{
7550 u32 val, rp0;
7551
Jani Nikula5b5929c2015-10-07 11:17:46 +03007552 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307553
Jani Nikula02584042018-12-31 16:56:41 +02007554 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007555 case 8:
7556 /* (2 * 4) config */
7557 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7558 break;
7559 case 12:
7560 /* (2 * 6) config */
7561 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7562 break;
7563 case 16:
7564 /* (2 * 8) config */
7565 default:
7566 /* Setting (2 * 8) Min RP0 for any other combination */
7567 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7568 break;
Deepak S095acd52015-01-17 11:05:59 +05307569 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007570
7571 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7572
Deepak S2b6b3a02014-05-27 15:59:30 +05307573 return rp0;
7574}
7575
7576static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7577{
7578 u32 val, rpe;
7579
7580 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7581 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7582
7583 return rpe;
7584}
7585
Deepak S7707df42014-07-12 18:46:14 +05307586static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7587{
7588 u32 val, rp1;
7589
Jani Nikula5b5929c2015-10-07 11:17:46 +03007590 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7591 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7592
Deepak S7707df42014-07-12 18:46:14 +05307593 return rp1;
7594}
7595
Deepak S96676fe2016-08-12 18:46:41 +05307596static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7597{
7598 u32 val, rpn;
7599
7600 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7601 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7602 FB_GFX_FREQ_FUSE_MASK);
7603
7604 return rpn;
7605}
7606
Deepak Sf8f2b002014-07-10 13:16:21 +05307607static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7608{
7609 u32 val, rp1;
7610
7611 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7612
7613 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7614
7615 return rp1;
7616}
7617
Ville Syrjälä03af2042014-06-28 02:03:53 +03007618static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007619{
7620 u32 val, rp0;
7621
Jani Nikula64936252013-05-22 15:36:20 +03007622 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007623
7624 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7625 /* Clamp to max */
7626 rp0 = min_t(u32, rp0, 0xea);
7627
7628 return rp0;
7629}
7630
7631static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7632{
7633 u32 val, rpe;
7634
Jani Nikula64936252013-05-22 15:36:20 +03007635 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007636 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007637 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007638 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7639
7640 return rpe;
7641}
7642
Ville Syrjälä03af2042014-06-28 02:03:53 +03007643static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007644{
Imre Deak36146032014-12-04 18:39:35 +02007645 u32 val;
7646
7647 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7648 /*
7649 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7650 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7651 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7652 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7653 * to make sure it matches what Punit accepts.
7654 */
7655 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007656}
7657
Imre Deakae484342014-03-31 15:10:44 +03007658/* Check that the pctx buffer wasn't move under us. */
7659static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7660{
7661 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7662
Matthew Auld77894222017-12-11 15:18:18 +00007663 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007664 dev_priv->vlv_pctx->stolen->start);
7665}
7666
Deepak S38807742014-05-23 21:00:15 +05307667
7668/* Check that the pcbr address is not empty. */
7669static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7670{
7671 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7672
7673 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7674}
7675
Chris Wilsondc979972016-05-10 14:10:04 +01007676static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307677{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007678 resource_size_t pctx_paddr, paddr;
7679 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307680 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307681
Deepak S38807742014-05-23 21:00:15 +05307682 pcbr = I915_READ(VLV_PCBR);
7683 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007684 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007685 paddr = dev_priv->dsm.end + 1 - pctx_size;
7686 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307687
7688 pctx_paddr = (paddr & (~4095));
7689 I915_WRITE(VLV_PCBR, pctx_paddr);
7690 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007691
7692 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307693}
7694
Chris Wilsondc979972016-05-10 14:10:04 +01007695static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007696{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007697 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007698 resource_size_t pctx_paddr;
7699 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007700 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007701
7702 pcbr = I915_READ(VLV_PCBR);
7703 if (pcbr) {
7704 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007705 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007706
Matthew Auld77894222017-12-11 15:18:18 +00007707 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007708 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007709 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007710 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007711 pctx_size);
7712 goto out;
7713 }
7714
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007715 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7716
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007717 /*
7718 * From the Gunit register HAS:
7719 * The Gfx driver is expected to program this register and ensure
7720 * proper allocation within Gfx stolen memory. For example, this
7721 * register should be programmed such than the PCBR range does not
7722 * overlap with other ranges, such as the frame buffer, protected
7723 * memory, or any other relevant ranges.
7724 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007725 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007726 if (!pctx) {
7727 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007728 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007729 }
7730
Matthew Auld77894222017-12-11 15:18:18 +00007731 GEM_BUG_ON(range_overflows_t(u64,
7732 dev_priv->dsm.start,
7733 pctx->stolen->start,
7734 U32_MAX));
7735 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007736 I915_WRITE(VLV_PCBR, pctx_paddr);
7737
7738out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007739 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007740 dev_priv->vlv_pctx = pctx;
7741}
7742
Chris Wilsondc979972016-05-10 14:10:04 +01007743static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007744{
Chris Wilson818fed42018-07-12 11:54:54 +01007745 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007746
Chris Wilson818fed42018-07-12 11:54:54 +01007747 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7748 if (pctx)
7749 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007750}
7751
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007752static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7753{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007754 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007755 vlv_get_cck_clock(dev_priv, "GPLL ref",
7756 CCK_GPLL_CLOCK_CONTROL,
7757 dev_priv->czclk_freq);
7758
7759 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007760 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007761}
7762
Chris Wilsondc979972016-05-10 14:10:04 +01007763static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007764{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007765 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007766 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007767
Chris Wilsondc979972016-05-10 14:10:04 +01007768 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007769
Chris Wilson337fa6e2019-04-26 09:17:20 +01007770 vlv_iosf_sb_get(dev_priv,
7771 BIT(VLV_IOSF_SB_PUNIT) |
7772 BIT(VLV_IOSF_SB_NC) |
7773 BIT(VLV_IOSF_SB_CCK));
7774
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007775 vlv_init_gpll_ref_freq(dev_priv);
7776
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007777 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7778 switch ((val >> 6) & 3) {
7779 case 0:
7780 case 1:
7781 dev_priv->mem_freq = 800;
7782 break;
7783 case 2:
7784 dev_priv->mem_freq = 1066;
7785 break;
7786 case 3:
7787 dev_priv->mem_freq = 1333;
7788 break;
7789 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007790 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007791
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007792 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7793 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007794 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007795 intel_gpu_freq(dev_priv, rps->max_freq),
7796 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007797
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007798 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007799 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007800 intel_gpu_freq(dev_priv, rps->efficient_freq),
7801 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007802
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007803 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307804 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007805 intel_gpu_freq(dev_priv, rps->rp1_freq),
7806 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307807
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007808 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007809 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007810 intel_gpu_freq(dev_priv, rps->min_freq),
7811 rps->min_freq);
Chris Wilson337fa6e2019-04-26 09:17:20 +01007812
7813 vlv_iosf_sb_put(dev_priv,
7814 BIT(VLV_IOSF_SB_PUNIT) |
7815 BIT(VLV_IOSF_SB_NC) |
7816 BIT(VLV_IOSF_SB_CCK));
Imre Deak4e805192014-04-14 20:24:41 +03007817}
7818
Chris Wilsondc979972016-05-10 14:10:04 +01007819static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307820{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007821 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007822 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307823
Chris Wilsondc979972016-05-10 14:10:04 +01007824 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307825
Chris Wilson337fa6e2019-04-26 09:17:20 +01007826 vlv_iosf_sb_get(dev_priv,
7827 BIT(VLV_IOSF_SB_PUNIT) |
7828 BIT(VLV_IOSF_SB_NC) |
7829 BIT(VLV_IOSF_SB_CCK));
7830
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007831 vlv_init_gpll_ref_freq(dev_priv);
7832
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007833 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007834
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007835 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007836 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007837 dev_priv->mem_freq = 2000;
7838 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007839 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007840 dev_priv->mem_freq = 1600;
7841 break;
7842 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007843 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007844
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007845 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7846 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307847 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007848 intel_gpu_freq(dev_priv, rps->max_freq),
7849 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307850
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007851 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307852 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007853 intel_gpu_freq(dev_priv, rps->efficient_freq),
7854 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307855
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007856 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307857 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007858 intel_gpu_freq(dev_priv, rps->rp1_freq),
7859 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307860
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007861 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307862 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007863 intel_gpu_freq(dev_priv, rps->min_freq),
7864 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307865
Chris Wilson337fa6e2019-04-26 09:17:20 +01007866 vlv_iosf_sb_put(dev_priv,
7867 BIT(VLV_IOSF_SB_PUNIT) |
7868 BIT(VLV_IOSF_SB_NC) |
7869 BIT(VLV_IOSF_SB_CCK));
7870
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007871 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7872 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007873 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307874}
7875
Chris Wilsondc979972016-05-10 14:10:04 +01007876static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007877{
Chris Wilsondc979972016-05-10 14:10:04 +01007878 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007879}
7880
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007881static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307882{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007883 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307884 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007885 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307886
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007887 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7888 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307889 if (gtfifodbg) {
7890 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7891 gtfifodbg);
7892 I915_WRITE(GTFIFODBG, gtfifodbg);
7893 }
7894
7895 cherryview_check_pctx(dev_priv);
7896
7897 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7898 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007899 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307900
Ville Syrjälä160614a2015-01-19 13:50:47 +02007901 /* Disable RC states. */
7902 I915_WRITE(GEN6_RC_CONTROL, 0);
7903
Deepak S38807742014-05-23 21:00:15 +05307904 /* 2a: Program RC6 thresholds.*/
7905 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7906 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7907 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7908
Akash Goel3b3f1652016-10-13 22:44:48 +05307909 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007910 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307911 I915_WRITE(GEN6_RC_SLEEP, 0);
7912
Deepak Sf4f71c72015-03-28 15:23:35 +05307913 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7914 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307915
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007916 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307917 I915_WRITE(VLV_COUNTER_CONTROL,
7918 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7919 VLV_MEDIA_RC6_COUNT_EN |
7920 VLV_RENDER_RC6_COUNT_EN));
7921
7922 /* For now we assume BIOS is allocating and populating the PCBR */
7923 pcbr = I915_READ(VLV_PCBR);
7924
Deepak S38807742014-05-23 21:00:15 +05307925 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007926 rc6_mode = 0;
7927 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007928 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307929 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7930
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007931 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007932}
7933
7934static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7935{
7936 u32 val;
7937
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007938 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007939
7940 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007941 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307942 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7943 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7944 I915_WRITE(GEN6_RP_UP_EI, 66000);
7945 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7946
7947 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7948
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007949 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307950 I915_WRITE(GEN6_RP_CONTROL,
7951 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007952 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307953 GEN6_RP_ENABLE |
7954 GEN6_RP_UP_BUSY_AVG |
7955 GEN6_RP_DOWN_IDLE_AVG);
7956
Deepak S3ef62342015-04-29 08:36:24 +05307957 /* Setting Fixed Bias */
Chris Wilson337fa6e2019-04-26 09:17:20 +01007958 vlv_punit_get(dev_priv);
7959
7960 val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | CHV_BIAS_CPU_50_SOC_50;
Deepak S3ef62342015-04-29 08:36:24 +05307961 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7962
Deepak S2b6b3a02014-05-27 15:59:30 +05307963 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7964
Chris Wilson337fa6e2019-04-26 09:17:20 +01007965 vlv_punit_put(dev_priv);
7966
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007967 /* RPS code assumes GPLL is used */
7968 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7969
Jani Nikula742f4912015-09-03 11:16:09 +03007970 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307971 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7972
Chris Wilson3a45b052016-07-13 09:10:32 +01007973 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307974
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007975 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307976}
7977
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007978static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007979{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007980 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307981 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007982 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007983
Imre Deakae484342014-03-31 15:10:44 +03007984 valleyview_check_pctx(dev_priv);
7985
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007986 gtfifodbg = I915_READ(GTFIFODBG);
7987 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007988 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7989 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007990 I915_WRITE(GTFIFODBG, gtfifodbg);
7991 }
7992
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007993 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007994
Ville Syrjälä160614a2015-01-19 13:50:47 +02007995 /* Disable RC states. */
7996 I915_WRITE(GEN6_RC_CONTROL, 0);
7997
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007998 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7999 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8000 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8001
8002 for_each_engine(engine, dev_priv, id)
8003 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
8004
8005 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
8006
8007 /* Allows RC6 residency counter to work */
8008 I915_WRITE(VLV_COUNTER_CONTROL,
8009 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
8010 VLV_MEDIA_RC0_COUNT_EN |
8011 VLV_RENDER_RC0_COUNT_EN |
8012 VLV_MEDIA_RC6_COUNT_EN |
8013 VLV_RENDER_RC6_COUNT_EN));
8014
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008015 I915_WRITE(GEN6_RC_CONTROL,
8016 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01008017
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008018 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01008019}
8020
8021static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
8022{
8023 u32 val;
8024
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008025 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01008026
Ville Syrjäläcad725f2015-01-19 13:50:48 +02008027 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008028 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
8029 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
8030 I915_WRITE(GEN6_RP_UP_EI, 66000);
8031 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
8032
8033 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8034
8035 I915_WRITE(GEN6_RP_CONTROL,
8036 GEN6_RP_MEDIA_TURBO |
8037 GEN6_RP_MEDIA_HW_NORMAL_MODE |
8038 GEN6_RP_MEDIA_IS_GFX |
8039 GEN6_RP_ENABLE |
8040 GEN6_RP_UP_BUSY_AVG |
8041 GEN6_RP_DOWN_IDLE_CONT);
8042
Chris Wilson337fa6e2019-04-26 09:17:20 +01008043 vlv_punit_get(dev_priv);
8044
Deepak S3ef62342015-04-29 08:36:24 +05308045 /* Setting Fixed Bias */
Chris Wilson337fa6e2019-04-26 09:17:20 +01008046 val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | VLV_BIAS_CPU_125_SOC_875;
Deepak S3ef62342015-04-29 08:36:24 +05308047 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
8048
Jani Nikula64936252013-05-22 15:36:20 +03008049 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008050
Chris Wilson337fa6e2019-04-26 09:17:20 +01008051 vlv_punit_put(dev_priv);
8052
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02008053 /* RPS code assumes GPLL is used */
8054 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
8055
Jani Nikula742f4912015-09-03 11:16:09 +03008056 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07008057 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
8058
Chris Wilson3a45b052016-07-13 09:10:32 +01008059 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008060
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008061 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008062}
8063
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008064static unsigned long intel_pxfreq(u32 vidfreq)
8065{
8066 unsigned long freq;
8067 int div = (vidfreq & 0x3f0000) >> 16;
8068 int post = (vidfreq & 0x3000) >> 12;
8069 int pre = (vidfreq & 0x7);
8070
8071 if (!pre)
8072 return 0;
8073
8074 freq = ((div * 133333) / ((1<<post) * pre));
8075
8076 return freq;
8077}
8078
Daniel Vettereb48eb02012-04-26 23:28:12 +02008079static const struct cparams {
8080 u16 i;
8081 u16 t;
8082 u16 m;
8083 u16 c;
8084} cparams[] = {
8085 { 1, 1333, 301, 28664 },
8086 { 1, 1066, 294, 24460 },
8087 { 1, 800, 294, 25192 },
8088 { 0, 1333, 276, 27605 },
8089 { 0, 1066, 276, 27605 },
8090 { 0, 800, 231, 23784 },
8091};
8092
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008093static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008094{
8095 u64 total_count, diff, ret;
8096 u32 count1, count2, count3, m = 0, c = 0;
8097 unsigned long now = jiffies_to_msecs(jiffies), diff1;
8098 int i;
8099
Chris Wilson67520412017-03-02 13:28:01 +00008100 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008101
Daniel Vetter20e4d402012-08-08 23:35:39 +02008102 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008103
8104 /* Prevent division-by-zero if we are asking too fast.
8105 * Also, we don't get interesting results if we are polling
8106 * faster than once in 10ms, so just return the saved value
8107 * in such cases.
8108 */
8109 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02008110 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008111
8112 count1 = I915_READ(DMIEC);
8113 count2 = I915_READ(DDREC);
8114 count3 = I915_READ(CSIEC);
8115
8116 total_count = count1 + count2 + count3;
8117
8118 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02008119 if (total_count < dev_priv->ips.last_count1) {
8120 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008121 diff += total_count;
8122 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008123 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008124 }
8125
8126 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008127 if (cparams[i].i == dev_priv->ips.c_m &&
8128 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02008129 m = cparams[i].m;
8130 c = cparams[i].c;
8131 break;
8132 }
8133 }
8134
8135 diff = div_u64(diff, diff1);
8136 ret = ((m * diff) + c);
8137 ret = div_u64(ret, 10);
8138
Daniel Vetter20e4d402012-08-08 23:35:39 +02008139 dev_priv->ips.last_count1 = total_count;
8140 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008141
Daniel Vetter20e4d402012-08-08 23:35:39 +02008142 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008143
8144 return ret;
8145}
8146
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008147unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
8148{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008149 intel_wakeref_t wakeref;
8150 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008151
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008152 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008153 return 0;
8154
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008155 with_intel_runtime_pm(dev_priv, wakeref) {
8156 spin_lock_irq(&mchdev_lock);
8157 val = __i915_chipset_val(dev_priv);
8158 spin_unlock_irq(&mchdev_lock);
8159 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008160
8161 return val;
8162}
8163
Tvrtko Ursulinc54f0ba2019-06-11 11:45:43 +01008164unsigned long i915_mch_val(struct drm_i915_private *i915)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008165{
8166 unsigned long m, x, b;
8167 u32 tsfs;
8168
Tvrtko Ursulinc54f0ba2019-06-11 11:45:43 +01008169 tsfs = intel_uncore_read(&i915->uncore, TSFS);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008170
8171 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
Tvrtko Ursulinc54f0ba2019-06-11 11:45:43 +01008172 x = intel_uncore_read8(&i915->uncore, TR1);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008173
8174 b = tsfs & TSFS_INTR_MASK;
8175
8176 return ((m * x) / 127) - b;
8177}
8178
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008179static int _pxvid_to_vd(u8 pxvid)
8180{
8181 if (pxvid == 0)
8182 return 0;
8183
8184 if (pxvid >= 8 && pxvid < 31)
8185 pxvid = 31;
8186
8187 return (pxvid + 2) * 125;
8188}
8189
8190static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008191{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008192 const int vd = _pxvid_to_vd(pxvid);
8193 const int vm = vd - 1125;
8194
Chris Wilsondc979972016-05-10 14:10:04 +01008195 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008196 return vm > 0 ? vm : 0;
8197
8198 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008199}
8200
Daniel Vetter02d71952012-08-09 16:44:54 +02008201static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008202{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008203 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008204 u32 count;
8205
Chris Wilson67520412017-03-02 13:28:01 +00008206 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008207
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008208 now = ktime_get_raw_ns();
8209 diffms = now - dev_priv->ips.last_time2;
8210 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008211
8212 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008213 if (!diffms)
8214 return;
8215
8216 count = I915_READ(GFXEC);
8217
Daniel Vetter20e4d402012-08-08 23:35:39 +02008218 if (count < dev_priv->ips.last_count2) {
8219 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008220 diff += count;
8221 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008222 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008223 }
8224
Daniel Vetter20e4d402012-08-08 23:35:39 +02008225 dev_priv->ips.last_count2 = count;
8226 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008227
8228 /* More magic constants... */
8229 diff = diff * 1181;
8230 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008231 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008232}
8233
Daniel Vetter02d71952012-08-09 16:44:54 +02008234void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8235{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008236 intel_wakeref_t wakeref;
8237
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008238 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02008239 return;
8240
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008241 with_intel_runtime_pm(dev_priv, wakeref) {
8242 spin_lock_irq(&mchdev_lock);
8243 __i915_update_gfx_val(dev_priv);
8244 spin_unlock_irq(&mchdev_lock);
8245 }
Daniel Vetter02d71952012-08-09 16:44:54 +02008246}
8247
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008248static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008249{
8250 unsigned long t, corr, state1, corr2, state2;
8251 u32 pxvid, ext_v;
8252
Chris Wilson67520412017-03-02 13:28:01 +00008253 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008254
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008255 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008256 pxvid = (pxvid >> 24) & 0x7f;
8257 ext_v = pvid_to_extvid(dev_priv, pxvid);
8258
8259 state1 = ext_v;
8260
8261 t = i915_mch_val(dev_priv);
8262
8263 /* Revel in the empirically derived constants */
8264
8265 /* Correction factor in 1/100000 units */
8266 if (t > 80)
8267 corr = ((t * 2349) + 135940);
8268 else if (t >= 50)
8269 corr = ((t * 964) + 29317);
8270 else /* < 50 */
8271 corr = ((t * 301) + 1004);
8272
8273 corr = corr * ((150142 * state1) / 10000 - 78642);
8274 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008275 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008276
8277 state2 = (corr2 * state1) / 10000;
8278 state2 /= 100; /* convert to mW */
8279
Daniel Vetter02d71952012-08-09 16:44:54 +02008280 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008281
Daniel Vetter20e4d402012-08-08 23:35:39 +02008282 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008283}
8284
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008285unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8286{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008287 intel_wakeref_t wakeref;
8288 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008289
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008290 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008291 return 0;
8292
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008293 with_intel_runtime_pm(dev_priv, wakeref) {
8294 spin_lock_irq(&mchdev_lock);
8295 val = __i915_gfx_val(dev_priv);
8296 spin_unlock_irq(&mchdev_lock);
8297 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008298
8299 return val;
8300}
8301
Chris Wilsonadc674c2019-04-12 09:53:22 +01008302static struct drm_i915_private __rcu *i915_mch_dev;
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008303
8304static struct drm_i915_private *mchdev_get(void)
8305{
8306 struct drm_i915_private *i915;
8307
8308 rcu_read_lock();
Chris Wilsonadc674c2019-04-12 09:53:22 +01008309 i915 = rcu_dereference(i915_mch_dev);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008310 if (!kref_get_unless_zero(&i915->drm.ref))
8311 i915 = NULL;
8312 rcu_read_unlock();
8313
8314 return i915;
8315}
8316
Daniel Vettereb48eb02012-04-26 23:28:12 +02008317/**
8318 * i915_read_mch_val - return value for IPS use
8319 *
8320 * Calculate and return a value for the IPS driver to use when deciding whether
8321 * we have thermal and power headroom to increase CPU or GPU power budget.
8322 */
8323unsigned long i915_read_mch_val(void)
8324{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008325 struct drm_i915_private *i915;
8326 unsigned long chipset_val = 0;
8327 unsigned long graphics_val = 0;
8328 intel_wakeref_t wakeref;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008329
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008330 i915 = mchdev_get();
8331 if (!i915)
8332 return 0;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008333
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008334 with_intel_runtime_pm(i915, wakeref) {
8335 spin_lock_irq(&mchdev_lock);
8336 chipset_val = __i915_chipset_val(i915);
8337 graphics_val = __i915_gfx_val(i915);
8338 spin_unlock_irq(&mchdev_lock);
8339 }
Daniel Vettereb48eb02012-04-26 23:28:12 +02008340
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008341 drm_dev_put(&i915->drm);
8342 return chipset_val + graphics_val;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008343}
8344EXPORT_SYMBOL_GPL(i915_read_mch_val);
8345
8346/**
8347 * i915_gpu_raise - raise GPU frequency limit
8348 *
8349 * Raise the limit; IPS indicates we have thermal headroom.
8350 */
8351bool i915_gpu_raise(void)
8352{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008353 struct drm_i915_private *i915;
8354
8355 i915 = mchdev_get();
8356 if (!i915)
8357 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008358
Daniel Vetter92703882012-08-09 16:46:01 +02008359 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008360 if (i915->ips.max_delay > i915->ips.fmax)
8361 i915->ips.max_delay--;
Daniel Vetter92703882012-08-09 16:46:01 +02008362 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008363
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008364 drm_dev_put(&i915->drm);
8365 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008366}
8367EXPORT_SYMBOL_GPL(i915_gpu_raise);
8368
8369/**
8370 * i915_gpu_lower - lower GPU frequency limit
8371 *
8372 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8373 * frequency maximum.
8374 */
8375bool i915_gpu_lower(void)
8376{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008377 struct drm_i915_private *i915;
8378
8379 i915 = mchdev_get();
8380 if (!i915)
8381 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008382
Daniel Vetter92703882012-08-09 16:46:01 +02008383 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008384 if (i915->ips.max_delay < i915->ips.min_delay)
8385 i915->ips.max_delay++;
Daniel Vetter92703882012-08-09 16:46:01 +02008386 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008387
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008388 drm_dev_put(&i915->drm);
8389 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008390}
8391EXPORT_SYMBOL_GPL(i915_gpu_lower);
8392
8393/**
8394 * i915_gpu_busy - indicate GPU business to IPS
8395 *
8396 * Tell the IPS driver whether or not the GPU is busy.
8397 */
8398bool i915_gpu_busy(void)
8399{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008400 struct drm_i915_private *i915;
8401 bool ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008402
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008403 i915 = mchdev_get();
8404 if (!i915)
8405 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008406
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008407 ret = i915->gt.awake;
8408
8409 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008410 return ret;
8411}
8412EXPORT_SYMBOL_GPL(i915_gpu_busy);
8413
8414/**
8415 * i915_gpu_turbo_disable - disable graphics turbo
8416 *
8417 * Disable graphics turbo by resetting the max frequency and setting the
8418 * current frequency to the default.
8419 */
8420bool i915_gpu_turbo_disable(void)
8421{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008422 struct drm_i915_private *i915;
8423 bool ret;
8424
8425 i915 = mchdev_get();
8426 if (!i915)
8427 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008428
Daniel Vetter92703882012-08-09 16:46:01 +02008429 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008430 i915->ips.max_delay = i915->ips.fstart;
8431 ret = ironlake_set_drps(i915, i915->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02008432 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008433
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008434 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008435 return ret;
8436}
8437EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8438
8439/**
8440 * Tells the intel_ips driver that the i915 driver is now loaded, if
8441 * IPS got loaded first.
8442 *
8443 * This awkward dance is so that neither module has to depend on the
8444 * other in order for IPS to do the appropriate communication of
8445 * GPU turbo limits to i915.
8446 */
8447static void
8448ips_ping_for_i915_load(void)
8449{
8450 void (*link)(void);
8451
8452 link = symbol_get(ips_link_to_i915_driver);
8453 if (link) {
8454 link();
8455 symbol_put(ips_link_to_i915_driver);
8456 }
8457}
8458
8459void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8460{
Daniel Vetter02d71952012-08-09 16:44:54 +02008461 /* We only register the i915 ips part with intel-ips once everything is
8462 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008463 rcu_assign_pointer(i915_mch_dev, dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008464
8465 ips_ping_for_i915_load();
8466}
8467
8468void intel_gpu_ips_teardown(void)
8469{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008470 rcu_assign_pointer(i915_mch_dev, NULL);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008471}
Deepak S76c3552f2014-01-30 23:08:16 +05308472
Chris Wilsondc979972016-05-10 14:10:04 +01008473static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008474{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008475 u32 lcfuse;
8476 u8 pxw[16];
8477 int i;
8478
8479 /* Disable to program */
8480 I915_WRITE(ECR, 0);
8481 POSTING_READ(ECR);
8482
8483 /* Program energy weights for various events */
8484 I915_WRITE(SDEW, 0x15040d00);
8485 I915_WRITE(CSIEW0, 0x007f0000);
8486 I915_WRITE(CSIEW1, 0x1e220004);
8487 I915_WRITE(CSIEW2, 0x04000004);
8488
8489 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008490 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008491 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008492 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008493
8494 /* Program P-state weights to account for frequency power adjustment */
8495 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008496 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008497 unsigned long freq = intel_pxfreq(pxvidfreq);
8498 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8499 PXVFREQ_PX_SHIFT;
8500 unsigned long val;
8501
8502 val = vid * vid;
8503 val *= (freq / 1000);
8504 val *= 255;
8505 val /= (127*127*900);
8506 if (val > 0xff)
8507 DRM_ERROR("bad pxval: %ld\n", val);
8508 pxw[i] = val;
8509 }
8510 /* Render standby states get 0 weight */
8511 pxw[14] = 0;
8512 pxw[15] = 0;
8513
8514 for (i = 0; i < 4; i++) {
8515 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8516 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008517 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008518 }
8519
8520 /* Adjust magic regs to magic values (more experimental results) */
8521 I915_WRITE(OGW0, 0);
8522 I915_WRITE(OGW1, 0);
8523 I915_WRITE(EG0, 0x00007f00);
8524 I915_WRITE(EG1, 0x0000000e);
8525 I915_WRITE(EG2, 0x000e0000);
8526 I915_WRITE(EG3, 0x68000300);
8527 I915_WRITE(EG4, 0x42000000);
8528 I915_WRITE(EG5, 0x00140031);
8529 I915_WRITE(EG6, 0);
8530 I915_WRITE(EG7, 0);
8531
8532 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008533 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008534
8535 /* Enable PMON + select events */
8536 I915_WRITE(ECR, 0x80000019);
8537
8538 lcfuse = I915_READ(LCFUSE02);
8539
Daniel Vetter20e4d402012-08-08 23:35:39 +02008540 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008541}
8542
Chris Wilsondc979972016-05-10 14:10:04 +01008543void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008544{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008545 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8546
Imre Deakb268c692015-12-15 20:10:31 +02008547 /*
8548 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8549 * requirement.
8550 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008551 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008552 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008553 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008554 }
Imre Deake6069ca2014-04-18 16:01:02 +03008555
Chris Wilson773ea9a2016-07-13 09:10:33 +01008556 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008557 if (IS_CHERRYVIEW(dev_priv))
8558 cherryview_init_gt_powersave(dev_priv);
8559 else if (IS_VALLEYVIEW(dev_priv))
8560 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008561 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008562 gen6_init_rps_frequencies(dev_priv);
8563
8564 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008565 rps->max_freq_softlimit = rps->max_freq;
8566 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008567
Chris Wilson99ac9612016-07-13 09:10:34 +01008568 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008569 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008570 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8571 u32 params = 0;
8572
Ville Syrjäläd284d512019-05-21 19:40:24 +03008573 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS,
8574 &params, NULL);
Chris Wilson99ac9612016-07-13 09:10:34 +01008575 if (params & BIT(31)) { /* OC supported */
8576 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008577 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008578 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008579 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008580 }
8581 }
8582
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008583 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008584 rps->boost_freq = rps->max_freq;
Chris Wilson844e3312019-04-18 21:53:58 +01008585 rps->idle_freq = rps->min_freq;
8586 rps->cur_freq = rps->idle_freq;
Imre Deakae484342014-03-31 15:10:44 +03008587}
8588
Chris Wilsondc979972016-05-10 14:10:04 +01008589void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008590{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008591 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008592 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008593
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008594 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008595 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008596}
8597
Chris Wilsonb7137e02016-07-13 09:10:37 +01008598void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8599{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008600 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8601 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008602 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008603
Oscar Mateod02b98b2018-04-05 17:00:50 +03008604 if (INTEL_GEN(dev_priv) >= 11)
8605 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008606 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008607 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008608}
8609
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008610static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8611{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008612 lockdep_assert_held(&i915->gt_pm.rps.lock);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008613
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008614 if (!i915->gt_pm.llc_pstate.enabled)
8615 return;
8616
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008617 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008618
8619 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008620}
8621
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008622static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8623{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008624 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008625
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008626 if (!dev_priv->gt_pm.rc6.enabled)
8627 return;
8628
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008629 if (INTEL_GEN(dev_priv) >= 9)
8630 gen9_disable_rc6(dev_priv);
8631 else if (IS_CHERRYVIEW(dev_priv))
8632 cherryview_disable_rc6(dev_priv);
8633 else if (IS_VALLEYVIEW(dev_priv))
8634 valleyview_disable_rc6(dev_priv);
8635 else if (INTEL_GEN(dev_priv) >= 6)
8636 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008637
8638 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008639}
8640
8641static void intel_disable_rps(struct drm_i915_private *dev_priv)
8642{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008643 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008644
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008645 if (!dev_priv->gt_pm.rps.enabled)
8646 return;
8647
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008648 if (INTEL_GEN(dev_priv) >= 9)
8649 gen9_disable_rps(dev_priv);
8650 else if (IS_CHERRYVIEW(dev_priv))
8651 cherryview_disable_rps(dev_priv);
8652 else if (IS_VALLEYVIEW(dev_priv))
8653 valleyview_disable_rps(dev_priv);
8654 else if (INTEL_GEN(dev_priv) >= 6)
8655 gen6_disable_rps(dev_priv);
8656 else if (IS_IRONLAKE_M(dev_priv))
8657 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008658
8659 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008660}
8661
Chris Wilsondc979972016-05-10 14:10:04 +01008662void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008663{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008664 mutex_lock(&dev_priv->gt_pm.rps.lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008665
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008666 intel_disable_rc6(dev_priv);
8667 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008668 if (HAS_LLC(dev_priv))
8669 intel_disable_llc_pstate(dev_priv);
8670
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008671 mutex_unlock(&dev_priv->gt_pm.rps.lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008672}
8673
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008674static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8675{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008676 lockdep_assert_held(&i915->gt_pm.rps.lock);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008677
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008678 if (i915->gt_pm.llc_pstate.enabled)
8679 return;
8680
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008681 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008682
8683 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008684}
8685
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008686static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8687{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008688 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008689
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008690 if (dev_priv->gt_pm.rc6.enabled)
8691 return;
8692
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008693 if (IS_CHERRYVIEW(dev_priv))
8694 cherryview_enable_rc6(dev_priv);
8695 else if (IS_VALLEYVIEW(dev_priv))
8696 valleyview_enable_rc6(dev_priv);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03008697 else if (INTEL_GEN(dev_priv) >= 11)
8698 gen11_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008699 else if (INTEL_GEN(dev_priv) >= 9)
8700 gen9_enable_rc6(dev_priv);
8701 else if (IS_BROADWELL(dev_priv))
8702 gen8_enable_rc6(dev_priv);
8703 else if (INTEL_GEN(dev_priv) >= 6)
8704 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008705
8706 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008707}
8708
8709static void intel_enable_rps(struct drm_i915_private *dev_priv)
8710{
8711 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8712
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008713 lockdep_assert_held(&rps->lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008714
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008715 if (rps->enabled)
8716 return;
8717
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008718 if (IS_CHERRYVIEW(dev_priv)) {
8719 cherryview_enable_rps(dev_priv);
8720 } else if (IS_VALLEYVIEW(dev_priv)) {
8721 valleyview_enable_rps(dev_priv);
8722 } else if (INTEL_GEN(dev_priv) >= 9) {
8723 gen9_enable_rps(dev_priv);
8724 } else if (IS_BROADWELL(dev_priv)) {
8725 gen8_enable_rps(dev_priv);
8726 } else if (INTEL_GEN(dev_priv) >= 6) {
8727 gen6_enable_rps(dev_priv);
8728 } else if (IS_IRONLAKE_M(dev_priv)) {
8729 ironlake_enable_drps(dev_priv);
8730 intel_init_emon(dev_priv);
8731 }
8732
8733 WARN_ON(rps->max_freq < rps->min_freq);
8734 WARN_ON(rps->idle_freq > rps->max_freq);
8735
8736 WARN_ON(rps->efficient_freq < rps->min_freq);
8737 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008738
8739 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008740}
8741
Chris Wilsonb7137e02016-07-13 09:10:37 +01008742void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8743{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008744 /* Powersaving is controlled by the host when inside a VM */
8745 if (intel_vgpu_active(dev_priv))
8746 return;
8747
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008748 mutex_lock(&dev_priv->gt_pm.rps.lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008749
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008750 if (HAS_RC6(dev_priv))
8751 intel_enable_rc6(dev_priv);
Chris Wilson91cbdb82019-04-19 14:48:36 +01008752 if (HAS_RPS(dev_priv))
8753 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008754 if (HAS_LLC(dev_priv))
8755 intel_enable_llc_pstate(dev_priv);
8756
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008757 mutex_unlock(&dev_priv->gt_pm.rps.lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008758}
Imre Deakc6df39b2014-04-14 20:24:29 +03008759
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008760static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008761{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008762 /*
8763 * On Ibex Peak and Cougar Point, we need to disable clock
8764 * gating for the panel power sequencer or it will fail to
8765 * start up when no ports are active.
8766 */
8767 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8768}
8769
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008770static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008771{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008772 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008773
Damien Lespiau055e3932014-08-18 13:49:10 +01008774 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008775 I915_WRITE(DSPCNTR(pipe),
8776 I915_READ(DSPCNTR(pipe)) |
8777 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008778
8779 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8780 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008781 }
8782}
8783
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008784static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008785{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008786 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008787
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008788 /*
8789 * Required for FBC
8790 * WaFbcDisableDpfcClockGating:ilk
8791 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008792 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8793 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8794 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008795
8796 I915_WRITE(PCH_3DCGDIS0,
8797 MARIUNIT_CLOCK_GATE_DISABLE |
8798 SVSMUNIT_CLOCK_GATE_DISABLE);
8799 I915_WRITE(PCH_3DCGDIS1,
8800 VFMUNIT_CLOCK_GATE_DISABLE);
8801
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008802 /*
8803 * According to the spec the following bits should be set in
8804 * order to enable memory self-refresh
8805 * The bit 22/21 of 0x42004
8806 * The bit 5 of 0x42020
8807 * The bit 15 of 0x45000
8808 */
8809 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8810 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8811 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008812 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008813 I915_WRITE(DISP_ARB_CTL,
8814 (I915_READ(DISP_ARB_CTL) |
8815 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008816
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008817 /*
8818 * Based on the document from hardware guys the following bits
8819 * should be set unconditionally in order to enable FBC.
8820 * The bit 22 of 0x42000
8821 * The bit 22 of 0x42004
8822 * The bit 7,8,9 of 0x42020.
8823 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008824 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008825 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008826 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8827 I915_READ(ILK_DISPLAY_CHICKEN1) |
8828 ILK_FBCQ_DIS);
8829 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8830 I915_READ(ILK_DISPLAY_CHICKEN2) |
8831 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008832 }
8833
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008834 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8835
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008836 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8837 I915_READ(ILK_DISPLAY_CHICKEN2) |
8838 ILK_ELPIN_409_SELECT);
8839 I915_WRITE(_3D_CHICKEN2,
8840 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8841 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008842
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008843 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008844 I915_WRITE(CACHE_MODE_0,
8845 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008846
Akash Goel4e046322014-04-04 17:14:38 +05308847 /* WaDisable_RenderCache_OperationalFlush:ilk */
8848 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8849
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008850 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008851
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008852 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008853}
8854
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008855static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008856{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008857 int pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008858 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008859
8860 /*
8861 * On Ibex Peak and Cougar Point, we need to disable clock
8862 * gating for the panel power sequencer or it will fail to
8863 * start up when no ports are active.
8864 */
Jesse Barnescd664072013-10-02 10:34:19 -07008865 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8866 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8867 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008868 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8869 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008870 /* The below fixes the weird display corruption, a few pixels shifted
8871 * downward, on (only) LVDS of some HP laptops with IVY.
8872 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008873 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008874 val = I915_READ(TRANS_CHICKEN2(pipe));
8875 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8876 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008877 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008878 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008879 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8880 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8881 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008882 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8883 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008884 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008885 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008886 I915_WRITE(TRANS_CHICKEN1(pipe),
8887 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8888 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008889}
8890
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008891static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008892{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008893 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008894
8895 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008896 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8897 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8898 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008899}
8900
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008901static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008902{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008903 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008904
Damien Lespiau231e54f2012-10-19 17:55:41 +01008905 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008906
8907 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8908 I915_READ(ILK_DISPLAY_CHICKEN2) |
8909 ILK_ELPIN_409_SELECT);
8910
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008911 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008912 I915_WRITE(_3D_CHICKEN,
8913 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8914
Akash Goel4e046322014-04-04 17:14:38 +05308915 /* WaDisable_RenderCache_OperationalFlush:snb */
8916 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8917
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008918 /*
8919 * BSpec recoomends 8x4 when MSAA is used,
8920 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008921 *
8922 * Note that PS/WM thread counts depend on the WIZ hashing
8923 * disable bit, which we don't touch here, but it's good
8924 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008925 */
8926 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008927 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008928
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008929 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008930 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008931
8932 I915_WRITE(GEN6_UCGCTL1,
8933 I915_READ(GEN6_UCGCTL1) |
8934 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8935 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8936
8937 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8938 * gating disable must be set. Failure to set it results in
8939 * flickering pixels due to Z write ordering failures after
8940 * some amount of runtime in the Mesa "fire" demo, and Unigine
8941 * Sanctuary and Tropics, and apparently anything else with
8942 * alpha test or pixel discard.
8943 *
8944 * According to the spec, bit 11 (RCCUNIT) must also be set,
8945 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008946 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008947 * WaDisableRCCUnitClockGating:snb
8948 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008949 */
8950 I915_WRITE(GEN6_UCGCTL2,
8951 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8952 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8953
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008954 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008955 I915_WRITE(_3D_CHICKEN3,
8956 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008957
8958 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008959 * Bspec says:
8960 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8961 * 3DSTATE_SF number of SF output attributes is more than 16."
8962 */
8963 I915_WRITE(_3D_CHICKEN3,
8964 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8965
8966 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008967 * According to the spec the following bits should be
8968 * set in order to enable memory self-refresh and fbc:
8969 * The bit21 and bit22 of 0x42000
8970 * The bit21 and bit22 of 0x42004
8971 * The bit5 and bit7 of 0x42020
8972 * The bit14 of 0x70180
8973 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008974 *
8975 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008976 */
8977 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8978 I915_READ(ILK_DISPLAY_CHICKEN1) |
8979 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8980 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8981 I915_READ(ILK_DISPLAY_CHICKEN2) |
8982 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008983 I915_WRITE(ILK_DSPCLK_GATE_D,
8984 I915_READ(ILK_DSPCLK_GATE_D) |
8985 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8986 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008987
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008988 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008989
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008990 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008991
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008992 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008993}
8994
8995static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8996{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008997 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008998
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008999 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02009000 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02009001 *
9002 * This actually overrides the dispatch
9003 * mode for all thread types.
9004 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009005 reg &= ~GEN7_FF_SCHED_MASK;
9006 reg |= GEN7_FF_TS_SCHED_HW;
9007 reg |= GEN7_FF_VS_SCHED_HW;
9008 reg |= GEN7_FF_DS_SCHED_HW;
9009
9010 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
9011}
9012
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009013static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009014{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009015 /*
9016 * TODO: this bit should only be enabled when really needed, then
9017 * disabled when not needed anymore in order to save power.
9018 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009019 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009020 I915_WRITE(SOUTH_DSPCLK_GATE_D,
9021 I915_READ(SOUTH_DSPCLK_GATE_D) |
9022 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03009023
9024 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03009025 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
9026 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03009027 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009028}
9029
Ville Syrjälä712bf362016-10-31 22:37:23 +02009030static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009031{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009032 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009033 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03009034
9035 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9036 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9037 }
9038}
9039
Imre Deak450174f2016-05-03 15:54:21 +03009040static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
9041 int general_prio_credits,
9042 int high_prio_credits)
9043{
9044 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07009045 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03009046
9047 /* WaTempDisableDOPClkGating:bdw */
9048 misccpctl = I915_READ(GEN7_MISCCPCTL);
9049 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
9050
Oscar Mateo930a7842017-10-17 13:25:45 -07009051 val = I915_READ(GEN8_L3SQCREG1);
9052 val &= ~L3_PRIO_CREDITS_MASK;
9053 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
9054 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
9055 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03009056
9057 /*
9058 * Wait at least 100 clocks before re-enabling clock gating.
9059 * See the definition of L3SQCREG1 in BSpec.
9060 */
9061 POSTING_READ(GEN8_L3SQCREG1);
9062 udelay(1);
9063 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
9064}
9065
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009066static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
9067{
9068 /* This is not an Wa. Enable to reduce Sampler power */
9069 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
9070 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07009071
9072 /* WaEnable32PlaneMode:icl */
9073 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
9074 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009075}
9076
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009077static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
9078{
9079 if (!HAS_PCH_CNP(dev_priv))
9080 return;
9081
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08009082 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07009083 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
9084 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009085}
9086
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009087static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009088{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07009089 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009090 cnp_init_clock_gating(dev_priv);
9091
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07009092 /* This is not an Wa. Enable for better image quality */
9093 I915_WRITE(_3D_CHICKEN3,
9094 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
9095
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009096 /* WaEnableChickenDCPR:cnl */
9097 I915_WRITE(GEN8_CHICKEN_DCPR_1,
9098 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
9099
9100 /* WaFbcWakeMemOn:cnl */
9101 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
9102 DISP_FBC_MEMORY_WAKE);
9103
Chris Wilson34991bd2017-11-11 10:03:36 +00009104 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
9105 /* ReadHitWriteOnlyDisable:cnl */
9106 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009107 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
9108 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00009109 val |= SARBUNIT_CLKGATE_DIS;
9110 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009111
Rodrigo Vivia4713c52018-03-07 14:09:12 -08009112 /* Wa_2201832410:cnl */
9113 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
9114 val |= GWUNIT_CLKGATE_DIS;
9115 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
9116
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009117 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08009118 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009119 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
9120 val |= VFUNIT_CLKGATE_DIS;
9121 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009122}
9123
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009124static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
9125{
9126 cnp_init_clock_gating(dev_priv);
9127 gen9_init_clock_gating(dev_priv);
9128
9129 /* WaFbcNukeOnHostModify:cfl */
9130 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9131 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
9132}
9133
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009134static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009135{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009136 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009137
9138 /* WaDisableSDEUnitClockGating:kbl */
9139 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9140 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9141 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03009142
9143 /* WaDisableGamClockGating:kbl */
9144 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9145 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9146 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009147
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009148 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009149 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9150 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009151}
9152
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009153static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009154{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009155 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03009156
9157 /* WAC6entrylatency:skl */
9158 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
9159 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009160
9161 /* WaFbcNukeOnHostModify:skl */
9162 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9163 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009164}
9165
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009166static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009167{
Matthew Auld8cb09832017-10-06 23:18:23 +01009168 /* The GTT cache must be disabled if the system is using 2M pages. */
9169 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
9170 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00009171 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009172
Ben Widawskyab57fff2013-12-12 15:28:04 -08009173 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07009174 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009175
Ben Widawskyab57fff2013-12-12 15:28:04 -08009176 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009177 I915_WRITE(CHICKEN_PAR1_1,
9178 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
9179
Ben Widawskyab57fff2013-12-12 15:28:04 -08009180 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01009181 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00009182 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02009183 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02009184 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009185 }
Ben Widawsky63801f22013-12-12 17:26:03 -08009186
Ben Widawskyab57fff2013-12-12 15:28:04 -08009187 /* WaVSRefCountFullforceMissDisable:bdw */
9188 /* WaDSRefCountFullforceMissDisable:bdw */
9189 I915_WRITE(GEN7_FF_THREAD_MODE,
9190 I915_READ(GEN7_FF_THREAD_MODE) &
9191 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02009192
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02009193 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9194 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009195
9196 /* WaDisableSDEUnitClockGating:bdw */
9197 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9198 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009199
Imre Deak450174f2016-05-03 15:54:21 +03009200 /* WaProgramL3SqcReg1Default:bdw */
9201 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009202
Matthew Auld8cb09832017-10-06 23:18:23 +01009203 /* WaGttCachingOffByDefault:bdw */
9204 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009205
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009206 /* WaKVMNotificationOnConfigChange:bdw */
9207 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9208 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9209
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009210 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009211
9212 /* WaDisableDopClockGating:bdw
9213 *
9214 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9215 * clock gating.
9216 */
9217 I915_WRITE(GEN6_UCGCTL1,
9218 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009219}
9220
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009221static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009222{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009223 /* L3 caching of data atomics doesn't work -- disable it. */
9224 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9225 I915_WRITE(HSW_ROW_CHICKEN3,
9226 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9227
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009228 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009229 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9230 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9231 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9232
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009233 /* WaVSRefCountFullforceMissDisable:hsw */
9234 I915_WRITE(GEN7_FF_THREAD_MODE,
9235 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009236
Akash Goel4e046322014-04-04 17:14:38 +05309237 /* WaDisable_RenderCache_OperationalFlush:hsw */
9238 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9239
Chia-I Wufe27c602014-01-28 13:29:33 +08009240 /* enable HiZ Raw Stall Optimization */
9241 I915_WRITE(CACHE_MODE_0_GEN7,
9242 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9243
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009244 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009245 I915_WRITE(CACHE_MODE_1,
9246 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009247
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009248 /*
9249 * BSpec recommends 8x4 when MSAA is used,
9250 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009251 *
9252 * Note that PS/WM thread counts depend on the WIZ hashing
9253 * disable bit, which we don't touch here, but it's good
9254 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009255 */
9256 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009257 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009258
Kenneth Graunke94411592014-12-31 16:23:00 -08009259 /* WaSampleCChickenBitEnable:hsw */
9260 I915_WRITE(HALF_SLICE_CHICKEN3,
9261 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9262
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009263 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009264 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9265
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009266 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009267}
9268
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009269static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009270{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009271 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009272
Damien Lespiau231e54f2012-10-19 17:55:41 +01009273 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009274
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009275 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009276 I915_WRITE(_3D_CHICKEN3,
9277 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9278
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009279 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009280 I915_WRITE(IVB_CHICKEN3,
9281 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9282 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9283
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009284 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009285 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009286 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9287 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009288
Akash Goel4e046322014-04-04 17:14:38 +05309289 /* WaDisable_RenderCache_OperationalFlush:ivb */
9290 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9291
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009292 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009293 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9294 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9295
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009296 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009297 I915_WRITE(GEN7_L3CNTLREG1,
9298 GEN7_WA_FOR_GEN7_L3_CONTROL);
9299 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009300 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009301 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009302 I915_WRITE(GEN7_ROW_CHICKEN2,
9303 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009304 else {
9305 /* must write both registers */
9306 I915_WRITE(GEN7_ROW_CHICKEN2,
9307 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009308 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9309 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009310 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009311
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009312 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009313 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9314 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9315
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009316 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009317 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009318 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009319 */
9320 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009321 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009322
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009323 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009324 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9325 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9326 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9327
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009328 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009329
9330 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009331
Chris Wilson22721342014-03-04 09:41:43 +00009332 if (0) { /* causes HiZ corruption on ivb:gt1 */
9333 /* enable HiZ Raw Stall Optimization */
9334 I915_WRITE(CACHE_MODE_0_GEN7,
9335 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9336 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009337
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009338 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009339 I915_WRITE(CACHE_MODE_1,
9340 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009341
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009342 /*
9343 * BSpec recommends 8x4 when MSAA is used,
9344 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009345 *
9346 * Note that PS/WM thread counts depend on the WIZ hashing
9347 * disable bit, which we don't touch here, but it's good
9348 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009349 */
9350 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009351 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009352
Ben Widawsky20848222012-05-04 18:58:59 -07009353 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9354 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9355 snpcr |= GEN6_MBC_SNPCR_MED;
9356 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009357
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009358 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009359 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009360
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009361 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009362}
9363
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009364static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009365{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009366 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009367 I915_WRITE(_3D_CHICKEN3,
9368 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9369
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009370 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009371 I915_WRITE(IVB_CHICKEN3,
9372 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9373 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9374
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009375 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009376 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009377 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009378 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9379 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009380
Akash Goel4e046322014-04-04 17:14:38 +05309381 /* WaDisable_RenderCache_OperationalFlush:vlv */
9382 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9383
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009384 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009385 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9386 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9387
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009388 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009389 I915_WRITE(GEN7_ROW_CHICKEN2,
9390 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9391
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009392 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009393 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9394 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9395 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9396
Ville Syrjälä46680e02014-01-22 21:33:01 +02009397 gen7_setup_fixed_func_scheduler(dev_priv);
9398
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009399 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009400 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009401 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009402 */
9403 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009404 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009405
Akash Goelc98f5062014-03-24 23:00:07 +05309406 /* WaDisableL3Bank2xClockGate:vlv
9407 * Disabling L3 clock gating- MMIO 940c[25] = 1
9408 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9409 I915_WRITE(GEN7_UCGCTL4,
9410 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009411
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009412 /*
9413 * BSpec says this must be set, even though
9414 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9415 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009416 I915_WRITE(CACHE_MODE_1,
9417 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009418
9419 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009420 * BSpec recommends 8x4 when MSAA is used,
9421 * however in practice 16x4 seems fastest.
9422 *
9423 * Note that PS/WM thread counts depend on the WIZ hashing
9424 * disable bit, which we don't touch here, but it's good
9425 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9426 */
9427 I915_WRITE(GEN7_GT_MODE,
9428 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9429
9430 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009431 * WaIncreaseL3CreditsForVLVB0:vlv
9432 * This is the hardware default actually.
9433 */
9434 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9435
9436 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009437 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009438 * Disable clock gating on th GCFG unit to prevent a delay
9439 * in the reporting of vblank events.
9440 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009441 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009442}
9443
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009444static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009445{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009446 /* WaVSRefCountFullforceMissDisable:chv */
9447 /* WaDSRefCountFullforceMissDisable:chv */
9448 I915_WRITE(GEN7_FF_THREAD_MODE,
9449 I915_READ(GEN7_FF_THREAD_MODE) &
9450 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009451
9452 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9453 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9454 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009455
9456 /* WaDisableCSUnitClockGating:chv */
9457 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9458 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009459
9460 /* WaDisableSDEUnitClockGating:chv */
9461 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9462 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009463
9464 /*
Imre Deak450174f2016-05-03 15:54:21 +03009465 * WaProgramL3SqcReg1Default:chv
9466 * See gfxspecs/Related Documents/Performance Guide/
9467 * LSQC Setting Recommendations.
9468 */
9469 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9470
9471 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009472 * GTT cache may not work with big pages, so if those
9473 * are ever enabled GTT cache may need to be disabled.
9474 */
9475 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009476}
9477
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009478static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009479{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009480 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009481
9482 I915_WRITE(RENCLK_GATE_D1, 0);
9483 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9484 GS_UNIT_CLOCK_GATE_DISABLE |
9485 CL_UNIT_CLOCK_GATE_DISABLE);
9486 I915_WRITE(RAMCLK_GATE_D, 0);
9487 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9488 OVRUNIT_CLOCK_GATE_DISABLE |
9489 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009490 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009491 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9492 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009493
9494 /* WaDisableRenderCachePipelinedFlush */
9495 I915_WRITE(CACHE_MODE_0,
9496 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009497
Akash Goel4e046322014-04-04 17:14:38 +05309498 /* WaDisable_RenderCache_OperationalFlush:g4x */
9499 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9500
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009501 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009502}
9503
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009504static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009505{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009506 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9507 I915_WRITE(RENCLK_GATE_D2, 0);
9508 I915_WRITE(DSPCLK_GATE_D, 0);
9509 I915_WRITE(RAMCLK_GATE_D, 0);
9510 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009511 I915_WRITE(MI_ARB_STATE,
9512 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309513
9514 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9515 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009516}
9517
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009518static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009519{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009520 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9521 I965_RCC_CLOCK_GATE_DISABLE |
9522 I965_RCPB_CLOCK_GATE_DISABLE |
9523 I965_ISC_CLOCK_GATE_DISABLE |
9524 I965_FBC_CLOCK_GATE_DISABLE);
9525 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009526 I915_WRITE(MI_ARB_STATE,
9527 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309528
9529 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9530 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009531}
9532
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009533static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009534{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009535 u32 dstate = I915_READ(D_STATE);
9536
9537 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9538 DSTATE_DOT_CLOCK_GATING;
9539 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009540
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009541 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009542 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009543
9544 /* IIR "flip pending" means done if this bit is set */
9545 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009546
9547 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009548 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009549
9550 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9551 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009552
9553 I915_WRITE(MI_ARB_STATE,
9554 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009555}
9556
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009557static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009558{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009559 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009560
9561 /* interrupts should cause a wake up from C3 */
9562 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9563 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009564
9565 I915_WRITE(MEM_MODE,
9566 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009567}
9568
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009569static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009570{
Ville Syrjälä10383922014-08-15 01:21:54 +03009571 I915_WRITE(MEM_MODE,
9572 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9573 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009574}
9575
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009576void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009577{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009578 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009579}
9580
Ville Syrjälä712bf362016-10-31 22:37:23 +02009581void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009582{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009583 if (HAS_PCH_LPT(dev_priv))
9584 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009585}
9586
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009587static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009588{
9589 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9590}
9591
9592/**
9593 * intel_init_clock_gating_hooks - setup the clock gating hooks
9594 * @dev_priv: device private
9595 *
9596 * Setup the hooks that configure which clocks of a given platform can be
9597 * gated and also apply various GT and display specific workarounds for these
9598 * platforms. Note that some GT specific workarounds are applied separately
9599 * when GPU contexts or batchbuffers start their execution.
9600 */
9601void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9602{
Bob Paauwe39564ae2019-04-12 11:09:20 -07009603 if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009604 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009605 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009606 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009607 else if (IS_COFFEELAKE(dev_priv))
9608 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009609 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009610 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009611 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009612 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009613 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009614 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009615 else if (IS_GEMINILAKE(dev_priv))
9616 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009617 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009618 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009619 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009620 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009621 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009622 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009623 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009624 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009625 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009626 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009627 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009628 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009629 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009630 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009631 else if (IS_G4X(dev_priv))
9632 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009633 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009634 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009635 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009636 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009637 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009638 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9639 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9640 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009641 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009642 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9643 else {
9644 MISSING_CASE(INTEL_DEVID(dev_priv));
9645 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9646 }
9647}
9648
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009649/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009650void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009651{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009652 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009653 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009654 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009655 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009656 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009657
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009658 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009659 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009660 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009661 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009662 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009663 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009664 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009665 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009666
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009667 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009668 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009669 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009670 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009671 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009672 dev_priv->display.compute_intermediate_wm =
9673 ilk_compute_intermediate_wm;
9674 dev_priv->display.initial_watermarks =
9675 ilk_initial_watermarks;
9676 dev_priv->display.optimize_watermarks =
9677 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009678 } else {
9679 DRM_DEBUG_KMS("Failed to read display plane latency. "
9680 "Disable CxSR\n");
9681 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009682 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009683 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009684 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009685 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009686 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009687 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009688 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009689 } else if (IS_G4X(dev_priv)) {
9690 g4x_setup_wm_latency(dev_priv);
9691 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9692 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9693 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9694 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009695 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00009696 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009697 dev_priv->is_ddr3,
9698 dev_priv->fsb_freq,
9699 dev_priv->mem_freq)) {
9700 DRM_INFO("failed to find known CxSR latency "
9701 "(found ddr%s fsb freq %d, mem freq %d), "
9702 "disabling CxSR\n",
9703 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9704 dev_priv->fsb_freq, dev_priv->mem_freq);
9705 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009706 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009707 dev_priv->display.update_wm = NULL;
9708 } else
9709 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009710 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009711 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009712 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009713 dev_priv->display.update_wm = i9xx_update_wm;
9714 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009715 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009716 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009717 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009718 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009719 } else {
9720 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009721 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009722 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009723 } else {
9724 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009725 }
9726}
9727
Ville Syrjälädd06f882014-11-10 22:55:12 +02009728static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9729{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009730 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9731
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009732 /*
9733 * N = val - 0xb7
9734 * Slow = Fast = GPLL ref * N
9735 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009736 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009737}
9738
Fengguang Wub55dd642014-07-12 11:21:39 +02009739static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009740{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009741 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9742
9743 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009744}
9745
Fengguang Wub55dd642014-07-12 11:21:39 +02009746static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309747{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009748 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9749
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009750 /*
9751 * N = val / 2
9752 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9753 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009754 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309755}
9756
Fengguang Wub55dd642014-07-12 11:21:39 +02009757static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309758{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009759 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9760
Ville Syrjälä1c147622014-08-18 14:42:43 +03009761 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009762 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309763}
9764
Ville Syrjälä616bc822015-01-23 21:04:25 +02009765int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9766{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009767 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009768 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9769 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009770 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009771 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009772 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009773 return byt_gpu_freq(dev_priv, val);
9774 else
9775 return val * GT_FREQUENCY_MULTIPLIER;
9776}
9777
Ville Syrjälä616bc822015-01-23 21:04:25 +02009778int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9779{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009780 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009781 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9782 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009783 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009784 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009785 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009786 return byt_freq_opcode(dev_priv, val);
9787 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009788 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309789}
9790
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009791void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009792{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009793 mutex_init(&dev_priv->gt_pm.rps.lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009794 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009795
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009796 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009797
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009798 dev_priv->runtime_pm.suspended = false;
9799 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009800}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009801
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009802static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9803 const i915_reg_t reg)
9804{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009805 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009806 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009807
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009808 /*
9809 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009810 * uncore lock to prevent concurrent access to range reg.
9811 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009812 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009813
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009814 /*
9815 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009816 * With a control bit, we can choose between upper or lower
9817 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009818 *
9819 * Although we always use the counter in high-range mode elsewhere,
9820 * userspace may attempt to read the value before rc6 is initialised,
9821 * before we have set the default VLV_COUNTER_CONTROL value. So always
9822 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009823 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009824 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9825 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009826 upper = I915_READ_FW(reg);
9827 do {
9828 tmp = upper;
9829
9830 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9831 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9832 lower = I915_READ_FW(reg);
9833
9834 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9835 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9836 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009837 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009838
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009839 /*
9840 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009841 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9842 * now.
9843 */
9844
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009845 return lower | (u64)upper << 8;
9846}
9847
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009848u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009849 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009850{
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009851 struct intel_uncore *uncore = &dev_priv->uncore;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009852 u64 time_hw, prev_hw, overflow_hw;
9853 unsigned int fw_domains;
9854 unsigned long flags;
9855 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009856 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009857
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009858 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009859 return 0;
9860
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009861 /*
9862 * Store previous hw counter values for counter wrap-around handling.
9863 *
9864 * There are only four interesting registers and they live next to each
9865 * other so we can use the relative address, compared to the smallest
9866 * one as the index into driver storage.
9867 */
9868 i = (i915_mmio_reg_offset(reg) -
9869 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9870 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9871 return 0;
9872
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009873 fw_domains = intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009874
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009875 spin_lock_irqsave(&uncore->lock, flags);
9876 intel_uncore_forcewake_get__locked(uncore, fw_domains);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009877
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009878 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9879 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009880 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009881 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009882 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009883 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009884 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009885 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9886 if (IS_GEN9_LP(dev_priv)) {
9887 mul = 10000;
9888 div = 12;
9889 } else {
9890 mul = 1280;
9891 div = 1;
9892 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009893
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009894 overflow_hw = BIT_ULL(32);
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009895 time_hw = intel_uncore_read_fw(uncore, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009896 }
9897
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009898 /*
9899 * Counter wrap handling.
9900 *
9901 * But relying on a sufficient frequency of queries otherwise counters
9902 * can still wrap.
9903 */
9904 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9905 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9906
9907 /* RC6 delta from last sample. */
9908 if (time_hw >= prev_hw)
9909 time_hw -= prev_hw;
9910 else
9911 time_hw += overflow_hw - prev_hw;
9912
9913 /* Add delta to RC6 extended raw driver copy. */
9914 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9915 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9916
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009917 intel_uncore_forcewake_put__locked(uncore, fw_domains);
9918 spin_unlock_irqrestore(&uncore->lock, flags);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009919
9920 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009921}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009922
Jani Nikulaecbb5fb2019-04-29 15:29:37 +03009923u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
9924 i915_reg_t reg)
9925{
9926 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
9927}
9928
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009929u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9930{
9931 u32 cagf;
9932
9933 if (INTEL_GEN(dev_priv) >= 9)
9934 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9935 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9936 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9937 else
9938 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9939
9940 return cagf;
9941}