blob: df76c4fd4cf3b13a8dadf664182007c7213c33ae [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
381 enableddisabled(enable),
382 enableddisabled(was_enabled));
383
384 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300385}
386
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200387bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200388{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200389 bool ret;
390
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200391 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200392 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200393 dev_priv->wm.vlv.cxsr = enable;
394 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395
396 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200397}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200398
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300399/*
400 * Latency for FIFO fetches is dependent on several factors:
401 * - memory configuration (speed, channels)
402 * - chipset
403 * - current MCH state
404 * It can be fairly high in some situations, so here we assume a fairly
405 * pessimal value. It's a tradeoff between extra memory fetches (if we
406 * set this value too high, the FIFO will fetch frequently to stay full)
407 * and power consumption (set it too low to save power and we might see
408 * FIFO underruns and display "flicker").
409 *
410 * A value of 5us seems to be a good balance; safe for very low end
411 * platforms but not overly aggressive on lower latency configs.
412 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100413static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300414
Ville Syrjäläb5004722015-03-05 21:19:47 +0200415#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
416 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
417
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200418static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200419{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200420 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200421 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200422 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200423 enum pipe pipe = crtc->pipe;
424 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200425
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200426 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200427 uint32_t dsparb, dsparb2, dsparb3;
428 case PIPE_A:
429 dsparb = I915_READ(DSPARB);
430 dsparb2 = I915_READ(DSPARB2);
431 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
432 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
433 break;
434 case PIPE_B:
435 dsparb = I915_READ(DSPARB);
436 dsparb2 = I915_READ(DSPARB2);
437 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
438 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
439 break;
440 case PIPE_C:
441 dsparb2 = I915_READ(DSPARB2);
442 dsparb3 = I915_READ(DSPARB3);
443 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
444 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
445 break;
446 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200447 MISSING_CASE(pipe);
448 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200449 }
450
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200451 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
452 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
453 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
454 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200455
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200456 DRM_DEBUG_KMS("Pipe %c FIFO size: %d/%d/%d/%d\n",
457 pipe_name(pipe),
458 fifo_state->plane[PLANE_PRIMARY],
459 fifo_state->plane[PLANE_SPRITE0],
460 fifo_state->plane[PLANE_SPRITE1],
461 fifo_state->plane[PLANE_CURSOR]);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200462}
463
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200464static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300465{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466 uint32_t dsparb = I915_READ(DSPARB);
467 int size;
468
469 size = dsparb & 0x7f;
470 if (plane)
471 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
472
473 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
474 plane ? "B" : "A", size);
475
476 return size;
477}
478
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200479static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300480{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300481 uint32_t dsparb = I915_READ(DSPARB);
482 int size;
483
484 size = dsparb & 0x1ff;
485 if (plane)
486 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
487 size >>= 1; /* Convert to cachelines */
488
489 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
490 plane ? "B" : "A", size);
491
492 return size;
493}
494
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200495static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300496{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300497 uint32_t dsparb = I915_READ(DSPARB);
498 int size;
499
500 size = dsparb & 0x7f;
501 size >>= 2; /* Convert to cachelines */
502
503 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
504 plane ? "B" : "A",
505 size);
506
507 return size;
508}
509
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300510/* Pineview has different values for various configs */
511static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300512 .fifo_size = PINEVIEW_DISPLAY_FIFO,
513 .max_wm = PINEVIEW_MAX_WM,
514 .default_wm = PINEVIEW_DFT_WM,
515 .guard_size = PINEVIEW_GUARD_WM,
516 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300517};
518static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300519 .fifo_size = PINEVIEW_DISPLAY_FIFO,
520 .max_wm = PINEVIEW_MAX_WM,
521 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
522 .guard_size = PINEVIEW_GUARD_WM,
523 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524};
525static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300526 .fifo_size = PINEVIEW_CURSOR_FIFO,
527 .max_wm = PINEVIEW_CURSOR_MAX_WM,
528 .default_wm = PINEVIEW_CURSOR_DFT_WM,
529 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
530 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531};
532static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300533 .fifo_size = PINEVIEW_CURSOR_FIFO,
534 .max_wm = PINEVIEW_CURSOR_MAX_WM,
535 .default_wm = PINEVIEW_CURSOR_DFT_WM,
536 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
537 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300538};
539static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300540 .fifo_size = G4X_FIFO_SIZE,
541 .max_wm = G4X_MAX_WM,
542 .default_wm = G4X_MAX_WM,
543 .guard_size = 2,
544 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545};
546static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300547 .fifo_size = I965_CURSOR_FIFO,
548 .max_wm = I965_CURSOR_MAX_WM,
549 .default_wm = I965_CURSOR_DFT_WM,
550 .guard_size = 2,
551 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300553static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300554 .fifo_size = I965_CURSOR_FIFO,
555 .max_wm = I965_CURSOR_MAX_WM,
556 .default_wm = I965_CURSOR_DFT_WM,
557 .guard_size = 2,
558 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559};
560static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300561 .fifo_size = I945_FIFO_SIZE,
562 .max_wm = I915_MAX_WM,
563 .default_wm = 1,
564 .guard_size = 2,
565 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566};
567static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300568 .fifo_size = I915_FIFO_SIZE,
569 .max_wm = I915_MAX_WM,
570 .default_wm = 1,
571 .guard_size = 2,
572 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300573};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300574static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300575 .fifo_size = I855GM_FIFO_SIZE,
576 .max_wm = I915_MAX_WM,
577 .default_wm = 1,
578 .guard_size = 2,
579 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300580};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300581static const struct intel_watermark_params i830_bc_wm_info = {
582 .fifo_size = I855GM_FIFO_SIZE,
583 .max_wm = I915_MAX_WM/2,
584 .default_wm = 1,
585 .guard_size = 2,
586 .cacheline_size = I830_FIFO_LINE_SIZE,
587};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200588static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300589 .fifo_size = I830_FIFO_SIZE,
590 .max_wm = I915_MAX_WM,
591 .default_wm = 1,
592 .guard_size = 2,
593 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300594};
595
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596/**
597 * intel_calculate_wm - calculate watermark level
598 * @clock_in_khz: pixel clock
599 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200600 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300601 * @latency_ns: memory latency for the platform
602 *
603 * Calculate the watermark level (the level at which the display plane will
604 * start fetching from memory again). Each chip has a different display
605 * FIFO size and allocation, so the caller needs to figure that out and pass
606 * in the correct intel_watermark_params structure.
607 *
608 * As the pixel clock runs, the FIFO will be drained at a rate that depends
609 * on the pixel size. When it reaches the watermark level, it'll start
610 * fetching FIFO line sized based chunks from memory until the FIFO fills
611 * past the watermark point. If the FIFO drains completely, a FIFO underrun
612 * will occur, and a display engine hang could result.
613 */
614static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
615 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200616 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617 unsigned long latency_ns)
618{
619 long entries_required, wm_size;
620
621 /*
622 * Note: we need to make sure we don't overflow for various clock &
623 * latency values.
624 * clocks go from a few thousand to several hundred thousand.
625 * latency is usually a few thousand
626 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200627 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300628 1000;
629 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
630
631 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
632
633 wm_size = fifo_size - (entries_required + wm->guard_size);
634
635 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
636
637 /* Don't promote wm_size to unsigned... */
638 if (wm_size > (long)wm->max_wm)
639 wm_size = wm->max_wm;
640 if (wm_size <= 0)
641 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300642
643 /*
644 * Bspec seems to indicate that the value shouldn't be lower than
645 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
646 * Lets go for 8 which is the burst size since certain platforms
647 * already use a hardcoded 8 (which is what the spec says should be
648 * done).
649 */
650 if (wm_size <= 8)
651 wm_size = 8;
652
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300653 return wm_size;
654}
655
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200656static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300657{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200658 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300659
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200660 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200661 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300662 if (enabled)
663 return NULL;
664 enabled = crtc;
665 }
666 }
667
668 return enabled;
669}
670
Ville Syrjälä432081b2016-10-31 22:37:03 +0200671static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300672{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200673 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200674 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 const struct cxsr_latency *latency;
676 u32 reg;
677 unsigned long wm;
678
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100679 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
680 dev_priv->is_ddr3,
681 dev_priv->fsb_freq,
682 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300683 if (!latency) {
684 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300685 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300686 return;
687 }
688
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200689 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200691 const struct drm_display_mode *adjusted_mode =
692 &crtc->config->base.adjusted_mode;
693 const struct drm_framebuffer *fb =
694 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200695 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300696 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697
698 /* Display SR */
699 wm = intel_calculate_wm(clock, &pineview_display_wm,
700 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200701 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702 reg = I915_READ(DSPFW1);
703 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200704 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300705 I915_WRITE(DSPFW1, reg);
706 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
707
708 /* cursor SR */
709 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
710 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200711 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300712 reg = I915_READ(DSPFW3);
713 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200714 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300715 I915_WRITE(DSPFW3, reg);
716
717 /* Display HPLL off SR */
718 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
719 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200720 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300721 reg = I915_READ(DSPFW3);
722 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200723 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300724 I915_WRITE(DSPFW3, reg);
725
726 /* cursor HPLL off SR */
727 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
728 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200729 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 reg = I915_READ(DSPFW3);
731 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200732 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300733 I915_WRITE(DSPFW3, reg);
734 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
735
Imre Deak5209b1f2014-07-01 12:36:17 +0300736 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300737 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300738 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739 }
740}
741
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200742static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 int plane,
744 const struct intel_watermark_params *display,
745 int display_latency_ns,
746 const struct intel_watermark_params *cursor,
747 int cursor_latency_ns,
748 int *plane_wm,
749 int *cursor_wm)
750{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200751 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300752 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200753 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200754 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755 int line_time_us, line_count;
756 int entries, tlb_miss;
757
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200758 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200759 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760 *cursor_wm = cursor->guard_size;
761 *plane_wm = display->guard_size;
762 return false;
763 }
764
Ville Syrjäläefc26112016-10-31 22:37:04 +0200765 adjusted_mode = &crtc->config->base.adjusted_mode;
766 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100767 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800768 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200769 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200770 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300771
772 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200773 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300774 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
775 if (tlb_miss > 0)
776 entries += tlb_miss;
777 entries = DIV_ROUND_UP(entries, display->cacheline_size);
778 *plane_wm = entries + display->guard_size;
779 if (*plane_wm > (int)display->max_wm)
780 *plane_wm = display->max_wm;
781
782 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200783 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300784 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200785 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
787 if (tlb_miss > 0)
788 entries += tlb_miss;
789 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
790 *cursor_wm = entries + cursor->guard_size;
791 if (*cursor_wm > (int)cursor->max_wm)
792 *cursor_wm = (int)cursor->max_wm;
793
794 return true;
795}
796
797/*
798 * Check the wm result.
799 *
800 * If any calculated watermark values is larger than the maximum value that
801 * can be programmed into the associated watermark register, that watermark
802 * must be disabled.
803 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200804static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300805 int display_wm, int cursor_wm,
806 const struct intel_watermark_params *display,
807 const struct intel_watermark_params *cursor)
808{
809 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
810 display_wm, cursor_wm);
811
812 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100813 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300814 display_wm, display->max_wm);
815 return false;
816 }
817
818 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100819 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820 cursor_wm, cursor->max_wm);
821 return false;
822 }
823
824 if (!(display_wm || cursor_wm)) {
825 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
826 return false;
827 }
828
829 return true;
830}
831
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200832static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 int plane,
834 int latency_ns,
835 const struct intel_watermark_params *display,
836 const struct intel_watermark_params *cursor,
837 int *display_wm, int *cursor_wm)
838{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200839 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300840 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200841 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200842 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843 unsigned long line_time_us;
844 int line_count, line_size;
845 int small, large;
846 int entries;
847
848 if (!latency_ns) {
849 *display_wm = *cursor_wm = 0;
850 return false;
851 }
852
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200853 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200854 adjusted_mode = &crtc->config->base.adjusted_mode;
855 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100856 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800857 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200858 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200859 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860
Ville Syrjälä922044c2014-02-14 14:18:57 +0200861 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200863 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300864
865 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200866 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867 large = line_count * line_size;
868
869 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
870 *display_wm = entries + display->guard_size;
871
872 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200873 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300874 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
875 *cursor_wm = entries + cursor->guard_size;
876
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200877 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878 *display_wm, *cursor_wm,
879 display, cursor);
880}
881
Ville Syrjälä15665972015-03-10 16:16:28 +0200882#define FW_WM_VLV(value, plane) \
883 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
884
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200885static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200886 const struct vlv_wm_values *wm)
887{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200888 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200889
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200890 for_each_pipe(dev_priv, pipe) {
891 I915_WRITE(VLV_DDL(pipe),
892 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
893 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
894 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
895 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
896 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200897
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200898 /*
899 * Zero the (unused) WM1 watermarks, and also clear all the
900 * high order bits so that there are no out of bounds values
901 * present in the registers during the reprogramming.
902 */
903 I915_WRITE(DSPHOWM, 0);
904 I915_WRITE(DSPHOWM1, 0);
905 I915_WRITE(DSPFW4, 0);
906 I915_WRITE(DSPFW5, 0);
907 I915_WRITE(DSPFW6, 0);
908
Ville Syrjäläae801522015-03-05 21:19:49 +0200909 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200910 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200911 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
912 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
913 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200914 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200915 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
916 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
917 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200918 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200919 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200920
921 if (IS_CHERRYVIEW(dev_priv)) {
922 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200923 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
924 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200925 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200926 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
927 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200928 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200929 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
930 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200931 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200932 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200933 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
934 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
935 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
936 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
937 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
938 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
939 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
940 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200942 } else {
943 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200944 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
945 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200946 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200947 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200948 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
949 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
950 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
951 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
952 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
953 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200954 }
955
956 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200957}
958
Ville Syrjälä15665972015-03-10 16:16:28 +0200959#undef FW_WM_VLV
960
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300961/* latency must be in 0.1us units. */
962static unsigned int vlv_wm_method2(unsigned int pixel_rate,
963 unsigned int pipe_htotal,
964 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200965 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300966 unsigned int latency)
967{
968 unsigned int ret;
969
970 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200971 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300972 ret = DIV_ROUND_UP(ret, 64);
973
974 return ret;
975}
976
Ville Syrjäläbb726512016-10-31 22:37:24 +0200977static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300978{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300979 /* all latencies in usec */
980 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
981
Ville Syrjälä58590c12015-09-08 21:05:12 +0300982 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
983
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300984 if (IS_CHERRYVIEW(dev_priv)) {
985 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
986 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300987
988 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300989 }
990}
991
Ville Syrjäläe339d672016-11-28 19:37:17 +0200992static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
993 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300994 int level)
995{
Ville Syrjäläe339d672016-11-28 19:37:17 +0200996 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300997 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +0200998 const struct drm_display_mode *adjusted_mode =
999 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001000 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001001
1002 if (dev_priv->wm.pri_latency[level] == 0)
1003 return USHRT_MAX;
1004
Ville Syrjäläe339d672016-11-28 19:37:17 +02001005 if (!plane_state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001006 return 0;
1007
Daniel Vetteref426c12017-01-04 11:41:10 +01001008 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001009 clock = adjusted_mode->crtc_clock;
1010 htotal = adjusted_mode->crtc_htotal;
1011 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001012 if (WARN_ON(htotal == 0))
1013 htotal = 1;
1014
1015 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1016 /*
1017 * FIXME the formula gives values that are
1018 * too big for the cursor FIFO, and hence we
1019 * would never be able to use cursors. For
1020 * now just hardcode the watermark.
1021 */
1022 wm = 63;
1023 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001024 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001025 dev_priv->wm.pri_latency[level] * 10);
1026 }
1027
1028 return min_t(int, wm, USHRT_MAX);
1029}
1030
Ville Syrjälä5012e602017-03-02 19:14:56 +02001031static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001032{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001033 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001034 const struct vlv_pipe_wm *raw =
1035 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001036 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001037 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1038 int num_active_planes = hweight32(active_planes);
1039 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001040 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001041 unsigned int total_rate;
1042 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001043
Ville Syrjälä5012e602017-03-02 19:14:56 +02001044 total_rate = raw->plane[PLANE_PRIMARY] +
1045 raw->plane[PLANE_SPRITE0] +
1046 raw->plane[PLANE_SPRITE1];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001047
Ville Syrjälä5012e602017-03-02 19:14:56 +02001048 if (total_rate > fifo_size)
1049 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001050
Ville Syrjälä5012e602017-03-02 19:14:56 +02001051 if (total_rate == 0)
1052 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001053
Ville Syrjälä5012e602017-03-02 19:14:56 +02001054 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001055 unsigned int rate;
1056
Ville Syrjälä5012e602017-03-02 19:14:56 +02001057 if ((active_planes & BIT(plane_id)) == 0) {
1058 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001059 continue;
1060 }
1061
Ville Syrjälä5012e602017-03-02 19:14:56 +02001062 rate = raw->plane[plane_id];
1063 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1064 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001065 }
1066
Ville Syrjälä5012e602017-03-02 19:14:56 +02001067 fifo_state->plane[PLANE_CURSOR] = 63;
1068
1069 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001070
1071 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001072 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001073 int plane_extra;
1074
1075 if (fifo_left == 0)
1076 break;
1077
Ville Syrjälä5012e602017-03-02 19:14:56 +02001078 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001079 continue;
1080
1081 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001082 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001083 fifo_left -= plane_extra;
1084 }
1085
Ville Syrjälä5012e602017-03-02 19:14:56 +02001086 WARN_ON(active_planes != 0 && fifo_left != 0);
1087
1088 /* give it all to the first plane if none are active */
1089 if (active_planes == 0) {
1090 WARN_ON(fifo_left != fifo_size);
1091 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1092 }
1093
1094 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001095}
1096
Ville Syrjäläff32c542017-03-02 19:14:57 +02001097static int vlv_num_wm_levels(struct drm_i915_private *dev_priv)
1098{
1099 return dev_priv->wm.max_level + 1;
1100}
1101
1102/* mark all levels starting from 'level' as invalid */
1103static void vlv_invalidate_wms(struct intel_crtc *crtc,
1104 struct vlv_wm_state *wm_state, int level)
1105{
1106 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1107
1108 for (; level < vlv_num_wm_levels(dev_priv); level++) {
1109 enum plane_id plane_id;
1110
1111 for_each_plane_id_on_crtc(crtc, plane_id)
1112 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1113
1114 wm_state->sr[level].cursor = USHRT_MAX;
1115 wm_state->sr[level].plane = USHRT_MAX;
1116 }
1117}
1118
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001119static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1120{
1121 if (wm > fifo_size)
1122 return USHRT_MAX;
1123 else
1124 return fifo_size - wm;
1125}
1126
Ville Syrjäläff32c542017-03-02 19:14:57 +02001127/*
1128 * Starting from 'level' set all higher
1129 * levels to 'value' in the "raw" watermarks.
1130 */
1131static void vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1132 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001133{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001134 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1135 int num_levels = vlv_num_wm_levels(dev_priv);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001136
Ville Syrjäläff32c542017-03-02 19:14:57 +02001137 for (; level < num_levels; level++) {
1138 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001139
Ville Syrjäläff32c542017-03-02 19:14:57 +02001140 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001141 }
1142}
1143
Ville Syrjäläff32c542017-03-02 19:14:57 +02001144static void vlv_plane_wm_compute(struct intel_crtc_state *crtc_state,
1145 const struct intel_plane_state *plane_state)
1146{
1147 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1148 enum plane_id plane_id = plane->id;
1149 int num_levels = vlv_num_wm_levels(to_i915(plane->base.dev));
1150 int level;
1151
1152 if (!plane_state->base.visible) {
1153 vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1154 return;
1155 }
1156
1157 for (level = 0; level < num_levels; level++) {
1158 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1159 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1160 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1161
1162 /* FIXME just bail */
1163 if (WARN_ON(level == 0 && wm > max_wm))
1164 wm = max_wm;
1165
1166 if (wm > max_wm)
1167 break;
1168
1169 raw->plane[plane_id] = wm;
1170 }
1171
1172 /* mark all higher levels as invalid */
1173 vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1174
1175 DRM_DEBUG_KMS("%s wms: [0]=%d,[1]=%d,[2]=%d\n",
1176 plane->base.name,
1177 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1178 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1179 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1180}
1181
1182static bool vlv_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1183 enum plane_id plane_id, int level)
1184{
1185 const struct vlv_pipe_wm *raw =
1186 &crtc_state->wm.vlv.raw[level];
1187 const struct vlv_fifo_state *fifo_state =
1188 &crtc_state->wm.vlv.fifo_state;
1189
1190 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1191}
1192
1193static bool vlv_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
1194{
1195 return vlv_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1196 vlv_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1197 vlv_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1198 vlv_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1199}
1200
1201static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001202{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001203 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001204 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001205 struct intel_atomic_state *state =
1206 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001207 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001208 const struct vlv_fifo_state *fifo_state =
1209 &crtc_state->wm.vlv.fifo_state;
1210 int num_active_planes = hweight32(crtc_state->active_planes &
1211 ~BIT(PLANE_CURSOR));
1212 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001213 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001214 enum plane_id plane_id;
1215 int level, ret, i;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001216
Ville Syrjäläff32c542017-03-02 19:14:57 +02001217 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1218 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001219 to_intel_plane_state(plane->base.state);
1220
Ville Syrjäläff32c542017-03-02 19:14:57 +02001221 if (plane_state->base.crtc != &crtc->base &&
1222 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001223 continue;
1224
Ville Syrjäläff32c542017-03-02 19:14:57 +02001225 vlv_plane_wm_compute(crtc_state, plane_state);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001226 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001227
Ville Syrjäläff32c542017-03-02 19:14:57 +02001228 /* initially allow all levels */
1229 wm_state->num_levels = vlv_num_wm_levels(dev_priv);
1230 /*
1231 * Note that enabling cxsr with no primary/sprite planes
1232 * enabled can wedge the pipe. Hence we only allow cxsr
1233 * with exactly one enabled primary/sprite plane.
1234 */
1235 wm_state->cxsr = crtc->pipe != PIPE_C &&
1236 crtc->wm.cxsr_allowed && num_active_planes == 1;
1237
1238 ret = vlv_compute_fifo(crtc_state);
1239 if (ret)
1240 return ret;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001241
Ville Syrjälä5012e602017-03-02 19:14:56 +02001242 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001243 const struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1244 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001245
Ville Syrjäläff32c542017-03-02 19:14:57 +02001246 if (!vlv_crtc_wm_is_valid(crtc_state, level))
1247 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001248
Ville Syrjäläff32c542017-03-02 19:14:57 +02001249 for_each_plane_id_on_crtc(crtc, plane_id) {
1250 wm_state->wm[level].plane[plane_id] =
1251 vlv_invert_wm_value(raw->plane[plane_id],
1252 fifo_state->plane[plane_id]);
1253 }
1254
1255 wm_state->sr[level].plane =
1256 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001257 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001258 raw->plane[PLANE_SPRITE1]),
1259 sr_fifo_size);
1260
1261 wm_state->sr[level].cursor =
1262 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1263 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001264 }
1265
Ville Syrjäläff32c542017-03-02 19:14:57 +02001266 if (level == 0)
1267 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001268
Ville Syrjäläff32c542017-03-02 19:14:57 +02001269 /* limit to only levels we can actually handle */
1270 wm_state->num_levels = level;
1271
1272 /* invalidate the higher levels */
1273 vlv_invalidate_wms(crtc, wm_state, level);
1274
1275 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001276}
1277
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001278#define VLV_FIFO(plane, value) \
1279 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1280
Ville Syrjäläff32c542017-03-02 19:14:57 +02001281static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1282 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001283{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001284 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001285 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001286 const struct vlv_fifo_state *fifo_state =
1287 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001288 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001289
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001290 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1291 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1292 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001293
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001294 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1295 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001296
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001297 spin_lock(&dev_priv->wm.dsparb_lock);
1298
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001299 switch (crtc->pipe) {
1300 uint32_t dsparb, dsparb2, dsparb3;
1301 case PIPE_A:
1302 dsparb = I915_READ(DSPARB);
1303 dsparb2 = I915_READ(DSPARB2);
1304
1305 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1306 VLV_FIFO(SPRITEB, 0xff));
1307 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1308 VLV_FIFO(SPRITEB, sprite1_start));
1309
1310 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1311 VLV_FIFO(SPRITEB_HI, 0x1));
1312 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1313 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1314
1315 I915_WRITE(DSPARB, dsparb);
1316 I915_WRITE(DSPARB2, dsparb2);
1317 break;
1318 case PIPE_B:
1319 dsparb = I915_READ(DSPARB);
1320 dsparb2 = I915_READ(DSPARB2);
1321
1322 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1323 VLV_FIFO(SPRITED, 0xff));
1324 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1325 VLV_FIFO(SPRITED, sprite1_start));
1326
1327 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1328 VLV_FIFO(SPRITED_HI, 0xff));
1329 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1330 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1331
1332 I915_WRITE(DSPARB, dsparb);
1333 I915_WRITE(DSPARB2, dsparb2);
1334 break;
1335 case PIPE_C:
1336 dsparb3 = I915_READ(DSPARB3);
1337 dsparb2 = I915_READ(DSPARB2);
1338
1339 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1340 VLV_FIFO(SPRITEF, 0xff));
1341 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1342 VLV_FIFO(SPRITEF, sprite1_start));
1343
1344 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1345 VLV_FIFO(SPRITEF_HI, 0xff));
1346 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1347 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1348
1349 I915_WRITE(DSPARB3, dsparb3);
1350 I915_WRITE(DSPARB2, dsparb2);
1351 break;
1352 default:
1353 break;
1354 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001355
1356 POSTING_READ(DSPARB);
1357
1358 spin_unlock(&dev_priv->wm.dsparb_lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001359}
1360
1361#undef VLV_FIFO
1362
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001363static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364 struct vlv_wm_values *wm)
1365{
1366 struct intel_crtc *crtc;
1367 int num_active_crtcs = 0;
1368
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001369 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001370 wm->cxsr = true;
1371
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001372 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001373 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001374
1375 if (!crtc->active)
1376 continue;
1377
1378 if (!wm_state->cxsr)
1379 wm->cxsr = false;
1380
1381 num_active_crtcs++;
1382 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1383 }
1384
1385 if (num_active_crtcs != 1)
1386 wm->cxsr = false;
1387
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001388 if (num_active_crtcs > 1)
1389 wm->level = VLV_WM_LEVEL_PM2;
1390
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001391 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001392 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001393 enum pipe pipe = crtc->pipe;
1394
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001395 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001396 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001397 wm->sr = wm_state->sr[wm->level];
1398
Ville Syrjälä1b313892016-11-28 19:37:08 +02001399 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1400 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1401 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1402 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001403 }
1404}
1405
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001406static bool is_disabling(int old, int new, int threshold)
1407{
1408 return old >= threshold && new < threshold;
1409}
1410
1411static bool is_enabling(int old, int new, int threshold)
1412{
1413 return old < threshold && new >= threshold;
1414}
1415
Ville Syrjäläff32c542017-03-02 19:14:57 +02001416static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001417{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001418 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1419 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001420
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001421 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001422
Ville Syrjäläff32c542017-03-02 19:14:57 +02001423 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001424 return;
1425
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001426 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001427 chv_set_memory_dvfs(dev_priv, false);
1428
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001429 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001430 chv_set_memory_pm5(dev_priv, false);
1431
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001432 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001433 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001434
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001435 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001436
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001437 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001438 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001439
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001440 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001441 chv_set_memory_pm5(dev_priv, true);
1442
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001443 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001444 chv_set_memory_dvfs(dev_priv, true);
1445
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001446 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001447}
1448
Ville Syrjäläff32c542017-03-02 19:14:57 +02001449static void vlv_initial_watermarks(struct intel_atomic_state *state,
1450 struct intel_crtc_state *crtc_state)
1451{
1452 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1453 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1454
1455 mutex_lock(&dev_priv->wm.wm_mutex);
1456 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
1457 vlv_program_watermarks(dev_priv);
1458 mutex_unlock(&dev_priv->wm.wm_mutex);
1459}
1460
Ville Syrjäläae801522015-03-05 21:19:49 +02001461#define single_plane_enabled(mask) is_power_of_2(mask)
1462
Ville Syrjälä432081b2016-10-31 22:37:03 +02001463static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001465 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001467 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1468 int plane_sr, cursor_sr;
1469 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001470 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001471
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001472 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001473 &g4x_wm_info, pessimal_latency_ns,
1474 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001475 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001476 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001477
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001478 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001479 &g4x_wm_info, pessimal_latency_ns,
1480 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001481 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001482 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001483
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001484 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001485 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001486 sr_latency_ns,
1487 &g4x_wm_info,
1488 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001489 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001490 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001491 } else {
Imre Deak98584252014-06-13 14:54:20 +03001492 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001493 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001494 plane_sr = cursor_sr = 0;
1495 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496
Ville Syrjäläa5043452014-06-28 02:04:18 +03001497 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1498 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001499 planea_wm, cursora_wm,
1500 planeb_wm, cursorb_wm,
1501 plane_sr, cursor_sr);
1502
1503 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001504 FW_WM(plane_sr, SR) |
1505 FW_WM(cursorb_wm, CURSORB) |
1506 FW_WM(planeb_wm, PLANEB) |
1507 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001508 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001509 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001510 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 /* HPLL off in SR has some issues on G4x... disable it */
1512 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001513 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001514 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001515
1516 if (cxsr_enabled)
1517 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001518}
1519
Ville Syrjälä432081b2016-10-31 22:37:03 +02001520static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001521{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001522 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001523 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001524 int srwm = 1;
1525 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001526 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001527
1528 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001529 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001530 if (crtc) {
1531 /* self-refresh has much higher latency */
1532 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001533 const struct drm_display_mode *adjusted_mode =
1534 &crtc->config->base.adjusted_mode;
1535 const struct drm_framebuffer *fb =
1536 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001537 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001538 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001539 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001540 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001541 unsigned long line_time_us;
1542 int entries;
1543
Ville Syrjälä922044c2014-02-14 14:18:57 +02001544 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545
1546 /* Use ns/us then divide to preserve precision */
1547 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001548 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1550 srwm = I965_FIFO_SIZE - entries;
1551 if (srwm < 0)
1552 srwm = 1;
1553 srwm &= 0x1ff;
1554 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1555 entries, srwm);
1556
1557 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001558 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559 entries = DIV_ROUND_UP(entries,
1560 i965_cursor_wm_info.cacheline_size);
1561 cursor_sr = i965_cursor_wm_info.fifo_size -
1562 (entries + i965_cursor_wm_info.guard_size);
1563
1564 if (cursor_sr > i965_cursor_wm_info.max_wm)
1565 cursor_sr = i965_cursor_wm_info.max_wm;
1566
1567 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1568 "cursor %d\n", srwm, cursor_sr);
1569
Imre Deak98584252014-06-13 14:54:20 +03001570 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001571 } else {
Imre Deak98584252014-06-13 14:54:20 +03001572 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001573 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001574 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001575 }
1576
1577 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1578 srwm);
1579
1580 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001581 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1582 FW_WM(8, CURSORB) |
1583 FW_WM(8, PLANEB) |
1584 FW_WM(8, PLANEA));
1585 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1586 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001587 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001588 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001589
1590 if (cxsr_enabled)
1591 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001592}
1593
Ville Syrjäläf4998962015-03-10 17:02:21 +02001594#undef FW_WM
1595
Ville Syrjälä432081b2016-10-31 22:37:03 +02001596static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001597{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001598 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 const struct intel_watermark_params *wm_info;
1600 uint32_t fwater_lo;
1601 uint32_t fwater_hi;
1602 int cwm, srwm = 1;
1603 int fifo_size;
1604 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001605 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001607 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001608 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001609 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610 wm_info = &i915_wm_info;
1611 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001612 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001613
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001614 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001615 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001616 if (intel_crtc_active(crtc)) {
1617 const struct drm_display_mode *adjusted_mode =
1618 &crtc->config->base.adjusted_mode;
1619 const struct drm_framebuffer *fb =
1620 crtc->base.primary->state->fb;
1621 int cpp;
1622
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001623 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001624 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001625 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001626 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001627
Damien Lespiau241bfc32013-09-25 16:45:37 +01001628 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001629 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001630 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001631 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001632 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001633 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001634 if (planea_wm > (long)wm_info->max_wm)
1635 planea_wm = wm_info->max_wm;
1636 }
1637
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001638 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001639 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001640
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001641 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001642 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001643 if (intel_crtc_active(crtc)) {
1644 const struct drm_display_mode *adjusted_mode =
1645 &crtc->config->base.adjusted_mode;
1646 const struct drm_framebuffer *fb =
1647 crtc->base.primary->state->fb;
1648 int cpp;
1649
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001650 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001651 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001652 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001653 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001654
Damien Lespiau241bfc32013-09-25 16:45:37 +01001655 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001656 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001657 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 if (enabled == NULL)
1659 enabled = crtc;
1660 else
1661 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001662 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001664 if (planeb_wm > (long)wm_info->max_wm)
1665 planeb_wm = wm_info->max_wm;
1666 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667
1668 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1669
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001670 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001671 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001672
Ville Syrjäläefc26112016-10-31 22:37:04 +02001673 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001674
1675 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001676 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001677 enabled = NULL;
1678 }
1679
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001680 /*
1681 * Overlay gets an aggressive default since video jitter is bad.
1682 */
1683 cwm = 2;
1684
1685 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001686 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001687
1688 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001689 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001690 /* self-refresh has much higher latency */
1691 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001692 const struct drm_display_mode *adjusted_mode =
1693 &enabled->config->base.adjusted_mode;
1694 const struct drm_framebuffer *fb =
1695 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001696 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001697 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001698 int hdisplay = enabled->config->pipe_src_w;
1699 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001700 unsigned long line_time_us;
1701 int entries;
1702
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001703 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001704 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001705 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001706 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001707
Ville Syrjälä922044c2014-02-14 14:18:57 +02001708 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001709
1710 /* Use ns/us then divide to preserve precision */
1711 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001712 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001713 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1714 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1715 srwm = wm_info->fifo_size - entries;
1716 if (srwm < 0)
1717 srwm = 1;
1718
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001719 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001720 I915_WRITE(FW_BLC_SELF,
1721 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001722 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001723 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1724 }
1725
1726 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1727 planea_wm, planeb_wm, cwm, srwm);
1728
1729 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1730 fwater_hi = (cwm & 0x1f);
1731
1732 /* Set request length to 8 cachelines per fetch */
1733 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1734 fwater_hi = fwater_hi | (1 << 8);
1735
1736 I915_WRITE(FW_BLC, fwater_lo);
1737 I915_WRITE(FW_BLC2, fwater_hi);
1738
Imre Deak5209b1f2014-07-01 12:36:17 +03001739 if (enabled)
1740 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001741}
1742
Ville Syrjälä432081b2016-10-31 22:37:03 +02001743static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001744{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001745 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001746 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001747 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001748 uint32_t fwater_lo;
1749 int planea_wm;
1750
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001751 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001752 if (crtc == NULL)
1753 return;
1754
Ville Syrjäläefc26112016-10-31 22:37:04 +02001755 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001756 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001757 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001758 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001759 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001760 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1761 fwater_lo |= (3<<8) | planea_wm;
1762
1763 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1764
1765 I915_WRITE(FW_BLC, fwater_lo);
1766}
1767
Ville Syrjälä37126462013-08-01 16:18:55 +03001768/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001769static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001770{
1771 uint64_t ret;
1772
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001773 if (WARN(latency == 0, "Latency value missing\n"))
1774 return UINT_MAX;
1775
Ville Syrjäläac484962016-01-20 21:05:26 +02001776 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001777 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1778
1779 return ret;
1780}
1781
Ville Syrjälä37126462013-08-01 16:18:55 +03001782/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001783static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001784 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001785 uint32_t latency)
1786{
1787 uint32_t ret;
1788
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001789 if (WARN(latency == 0, "Latency value missing\n"))
1790 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001791 if (WARN_ON(!pipe_htotal))
1792 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001793
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001795 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001796 ret = DIV_ROUND_UP(ret, 64) + 2;
1797 return ret;
1798}
1799
Ville Syrjälä23297042013-07-05 11:57:17 +03001800static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001801 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001802{
Matt Roper15126882015-12-03 11:37:40 -08001803 /*
1804 * Neither of these should be possible since this function shouldn't be
1805 * called if the CRTC is off or the plane is invisible. But let's be
1806 * extra paranoid to avoid a potential divide-by-zero if we screw up
1807 * elsewhere in the driver.
1808 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001809 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001810 return 0;
1811 if (WARN_ON(!horiz_pixels))
1812 return 0;
1813
Ville Syrjäläac484962016-01-20 21:05:26 +02001814 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001815}
1816
Imre Deak820c1982013-12-17 14:46:36 +02001817struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001818 uint16_t pri;
1819 uint16_t spr;
1820 uint16_t cur;
1821 uint16_t fbc;
1822};
1823
Ville Syrjälä37126462013-08-01 16:18:55 +03001824/*
1825 * For both WM_PIPE and WM_LP.
1826 * mem_value must be in 0.1us units.
1827 */
Matt Roper7221fc32015-09-24 15:53:08 -07001828static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001829 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001830 uint32_t mem_value,
1831 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001832{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001833 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001834 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001835
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001836 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001837 return 0;
1838
Ville Syrjälä353c8592016-12-14 23:30:57 +02001839 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001840
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001841 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001842
1843 if (!is_lp)
1844 return method1;
1845
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001846 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001847 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001848 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001849 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001850
1851 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001852}
1853
Ville Syrjälä37126462013-08-01 16:18:55 +03001854/*
1855 * For both WM_PIPE and WM_LP.
1856 * mem_value must be in 0.1us units.
1857 */
Matt Roper7221fc32015-09-24 15:53:08 -07001858static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001859 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001860 uint32_t mem_value)
1861{
1862 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001863 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001864
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001865 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001866 return 0;
1867
Ville Syrjälä353c8592016-12-14 23:30:57 +02001868 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001869
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001870 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
1871 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001872 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001873 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001874 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001875 return min(method1, method2);
1876}
1877
Ville Syrjälä37126462013-08-01 16:18:55 +03001878/*
1879 * For both WM_PIPE and WM_LP.
1880 * mem_value must be in 0.1us units.
1881 */
Matt Roper7221fc32015-09-24 15:53:08 -07001882static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001883 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001884 uint32_t mem_value)
1885{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02001886 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07001887
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02001888 /*
1889 * Treat cursor with fb as always visible since cursor updates
1890 * can happen faster than the vrefresh rate, and the current
1891 * watermark code doesn't handle that correctly. Cursor updates
1892 * which set/clear the fb or change the cursor size are going
1893 * to get throttled by intel_legacy_cursor_update() to work
1894 * around this problem with the watermark code.
1895 */
1896 if (!cstate->base.active || !pstate->base.fb)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001897 return 0;
1898
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02001899 cpp = pstate->base.fb->format->cpp[0];
1900
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001901 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001902 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02001903 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001904}
1905
Paulo Zanonicca32e92013-05-31 11:45:06 -03001906/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001907static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001908 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001909 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001910{
Ville Syrjälä83054942016-11-18 21:53:00 +02001911 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07001912
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001913 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001914 return 0;
1915
Ville Syrjälä353c8592016-12-14 23:30:57 +02001916 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001917
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001918 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001919}
1920
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001921static unsigned int
1922ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001923{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001924 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001925 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001926 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001927 return 768;
1928 else
1929 return 512;
1930}
1931
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001932static unsigned int
1933ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1934 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001935{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001936 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001937 /* BDW primary/sprite plane watermarks */
1938 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001939 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001940 /* IVB/HSW primary/sprite plane watermarks */
1941 return level == 0 ? 127 : 1023;
1942 else if (!is_sprite)
1943 /* ILK/SNB primary plane watermarks */
1944 return level == 0 ? 127 : 511;
1945 else
1946 /* ILK/SNB sprite plane watermarks */
1947 return level == 0 ? 63 : 255;
1948}
1949
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001950static unsigned int
1951ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001952{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001953 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001954 return level == 0 ? 63 : 255;
1955 else
1956 return level == 0 ? 31 : 63;
1957}
1958
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001959static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001960{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001961 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001962 return 31;
1963 else
1964 return 15;
1965}
1966
Ville Syrjälä158ae642013-08-07 13:28:19 +03001967/* Calculate the maximum primary/sprite plane watermark */
1968static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1969 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001970 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001971 enum intel_ddb_partitioning ddb_partitioning,
1972 bool is_sprite)
1973{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001974 struct drm_i915_private *dev_priv = to_i915(dev);
1975 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001976
1977 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001978 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001979 return 0;
1980
1981 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001982 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001983 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001984
1985 /*
1986 * For some reason the non self refresh
1987 * FIFO size is only half of the self
1988 * refresh FIFO size on ILK/SNB.
1989 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001990 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001991 fifo_size /= 2;
1992 }
1993
Ville Syrjälä240264f2013-08-07 13:29:12 +03001994 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001995 /* level 0 is always calculated with 1:1 split */
1996 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1997 if (is_sprite)
1998 fifo_size *= 5;
1999 fifo_size /= 6;
2000 } else {
2001 fifo_size /= 2;
2002 }
2003 }
2004
2005 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002006 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002007}
2008
2009/* Calculate the maximum cursor plane watermark */
2010static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002011 int level,
2012 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002013{
2014 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002015 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002016 return 64;
2017
2018 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002019 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002020}
2021
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002022static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002023 int level,
2024 const struct intel_wm_config *config,
2025 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002026 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002027{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002028 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2029 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2030 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002031 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002032}
2033
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002034static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002035 int level,
2036 struct ilk_wm_maximums *max)
2037{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002038 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2039 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2040 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2041 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002042}
2043
Ville Syrjäläd9395652013-10-09 19:18:10 +03002044static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002045 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002046 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002047{
2048 bool ret;
2049
2050 /* already determined to be invalid? */
2051 if (!result->enable)
2052 return false;
2053
2054 result->enable = result->pri_val <= max->pri &&
2055 result->spr_val <= max->spr &&
2056 result->cur_val <= max->cur;
2057
2058 ret = result->enable;
2059
2060 /*
2061 * HACK until we can pre-compute everything,
2062 * and thus fail gracefully if LP0 watermarks
2063 * are exceeded...
2064 */
2065 if (level == 0 && !result->enable) {
2066 if (result->pri_val > max->pri)
2067 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2068 level, result->pri_val, max->pri);
2069 if (result->spr_val > max->spr)
2070 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2071 level, result->spr_val, max->spr);
2072 if (result->cur_val > max->cur)
2073 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2074 level, result->cur_val, max->cur);
2075
2076 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2077 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2078 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2079 result->enable = true;
2080 }
2081
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002082 return ret;
2083}
2084
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002085static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002086 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002087 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002088 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002089 struct intel_plane_state *pristate,
2090 struct intel_plane_state *sprstate,
2091 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002092 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002093{
2094 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2095 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2096 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2097
2098 /* WM1+ latency values stored in 0.5us units */
2099 if (level > 0) {
2100 pri_latency *= 5;
2101 spr_latency *= 5;
2102 cur_latency *= 5;
2103 }
2104
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002105 if (pristate) {
2106 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2107 pri_latency, level);
2108 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2109 }
2110
2111 if (sprstate)
2112 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2113
2114 if (curstate)
2115 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2116
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002117 result->enable = true;
2118}
2119
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002120static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002121hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002122{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002123 const struct intel_atomic_state *intel_state =
2124 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002125 const struct drm_display_mode *adjusted_mode =
2126 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002127 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002128
Matt Roperee91a152015-12-03 11:37:39 -08002129 if (!cstate->base.active)
2130 return 0;
2131 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2132 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002133 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002134 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002135
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002136 /* The WM are computed with base on how long it takes to fill a single
2137 * row at the given clock rate, multiplied by 8.
2138 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002139 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2140 adjusted_mode->crtc_clock);
2141 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002142 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002143
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002144 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2145 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002146}
2147
Ville Syrjäläbb726512016-10-31 22:37:24 +02002148static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2149 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002150{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002151 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002152 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002153 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002154 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002155
2156 /* read the first set of memory latencies[0:3] */
2157 val = 0; /* data0 to be programmed to 0 for first set */
2158 mutex_lock(&dev_priv->rps.hw_lock);
2159 ret = sandybridge_pcode_read(dev_priv,
2160 GEN9_PCODE_READ_MEM_LATENCY,
2161 &val);
2162 mutex_unlock(&dev_priv->rps.hw_lock);
2163
2164 if (ret) {
2165 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2166 return;
2167 }
2168
2169 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2170 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2171 GEN9_MEM_LATENCY_LEVEL_MASK;
2172 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2173 GEN9_MEM_LATENCY_LEVEL_MASK;
2174 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2175 GEN9_MEM_LATENCY_LEVEL_MASK;
2176
2177 /* read the second set of memory latencies[4:7] */
2178 val = 1; /* data0 to be programmed to 1 for second set */
2179 mutex_lock(&dev_priv->rps.hw_lock);
2180 ret = sandybridge_pcode_read(dev_priv,
2181 GEN9_PCODE_READ_MEM_LATENCY,
2182 &val);
2183 mutex_unlock(&dev_priv->rps.hw_lock);
2184 if (ret) {
2185 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2186 return;
2187 }
2188
2189 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2190 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2191 GEN9_MEM_LATENCY_LEVEL_MASK;
2192 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2193 GEN9_MEM_LATENCY_LEVEL_MASK;
2194 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2195 GEN9_MEM_LATENCY_LEVEL_MASK;
2196
Vandana Kannan367294b2014-11-04 17:06:46 +00002197 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002198 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2199 * need to be disabled. We make sure to sanitize the values out
2200 * of the punit to satisfy this requirement.
2201 */
2202 for (level = 1; level <= max_level; level++) {
2203 if (wm[level] == 0) {
2204 for (i = level + 1; i <= max_level; i++)
2205 wm[i] = 0;
2206 break;
2207 }
2208 }
2209
2210 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002211 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002212 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002213 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002214 * to add 2us to the various latency levels we retrieve from the
2215 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002216 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002217 if (wm[0] == 0) {
2218 wm[0] += 2;
2219 for (level = 1; level <= max_level; level++) {
2220 if (wm[level] == 0)
2221 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002222 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002223 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002224 }
2225
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002226 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002227 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2228
2229 wm[0] = (sskpd >> 56) & 0xFF;
2230 if (wm[0] == 0)
2231 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002232 wm[1] = (sskpd >> 4) & 0xFF;
2233 wm[2] = (sskpd >> 12) & 0xFF;
2234 wm[3] = (sskpd >> 20) & 0x1FF;
2235 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002236 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002237 uint32_t sskpd = I915_READ(MCH_SSKPD);
2238
2239 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2240 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2241 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2242 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002243 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002244 uint32_t mltr = I915_READ(MLTR_ILK);
2245
2246 /* ILK primary LP0 latency is 700 ns */
2247 wm[0] = 7;
2248 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2249 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002250 }
2251}
2252
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002253static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2254 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002255{
2256 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002257 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002258 wm[0] = 13;
2259}
2260
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002261static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2262 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002263{
2264 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002265 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002266 wm[0] = 13;
2267
2268 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002269 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002270 wm[3] *= 2;
2271}
2272
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002273int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002274{
2275 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002276 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002277 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002278 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002279 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002280 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002281 return 3;
2282 else
2283 return 2;
2284}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002285
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002286static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002287 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002288 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002289{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002290 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002291
2292 for (level = 0; level <= max_level; level++) {
2293 unsigned int latency = wm[level];
2294
2295 if (latency == 0) {
2296 DRM_ERROR("%s WM%d latency not provided\n",
2297 name, level);
2298 continue;
2299 }
2300
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002301 /*
2302 * - latencies are in us on gen9.
2303 * - before then, WM1+ latency values are in 0.5us units
2304 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002306 latency *= 10;
2307 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002308 latency *= 5;
2309
2310 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2311 name, level, wm[level],
2312 latency / 10, latency % 10);
2313 }
2314}
2315
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002316static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2317 uint16_t wm[5], uint16_t min)
2318{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002319 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002320
2321 if (wm[0] >= min)
2322 return false;
2323
2324 wm[0] = max(wm[0], min);
2325 for (level = 1; level <= max_level; level++)
2326 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2327
2328 return true;
2329}
2330
Ville Syrjäläbb726512016-10-31 22:37:24 +02002331static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002332{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002333 bool changed;
2334
2335 /*
2336 * The BIOS provided WM memory latency values are often
2337 * inadequate for high resolution displays. Adjust them.
2338 */
2339 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2340 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2341 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2342
2343 if (!changed)
2344 return;
2345
2346 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002347 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2348 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2349 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002350}
2351
Ville Syrjäläbb726512016-10-31 22:37:24 +02002352static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002353{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002354 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002355
2356 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2357 sizeof(dev_priv->wm.pri_latency));
2358 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2359 sizeof(dev_priv->wm.pri_latency));
2360
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002361 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002362 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002363
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002364 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2365 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2366 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002367
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002368 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002369 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002370}
2371
Ville Syrjäläbb726512016-10-31 22:37:24 +02002372static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002373{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002374 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002375 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002376}
2377
Matt Ropered4a6a72016-02-23 17:20:13 -08002378static bool ilk_validate_pipe_wm(struct drm_device *dev,
2379 struct intel_pipe_wm *pipe_wm)
2380{
2381 /* LP0 watermark maximums depend on this pipe alone */
2382 const struct intel_wm_config config = {
2383 .num_pipes_active = 1,
2384 .sprites_enabled = pipe_wm->sprites_enabled,
2385 .sprites_scaled = pipe_wm->sprites_scaled,
2386 };
2387 struct ilk_wm_maximums max;
2388
2389 /* LP0 watermarks always use 1/2 DDB partitioning */
2390 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2391
2392 /* At least LP0 must be valid */
2393 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2394 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2395 return false;
2396 }
2397
2398 return true;
2399}
2400
Matt Roper261a27d2015-10-08 15:28:25 -07002401/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002402static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002403{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002404 struct drm_atomic_state *state = cstate->base.state;
2405 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002406 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002407 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002408 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002409 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002410 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002411 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002412 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002413 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002414 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002415
Matt Ropere8f1f022016-05-12 07:05:55 -07002416 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002417
Matt Roper43d59ed2015-09-24 15:53:07 -07002418 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002419 struct intel_plane_state *ps;
2420
2421 ps = intel_atomic_get_existing_plane_state(state,
2422 intel_plane);
2423 if (!ps)
2424 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002425
2426 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002427 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002428 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002429 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002430 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002431 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002432 }
2433
Matt Ropered4a6a72016-02-23 17:20:13 -08002434 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002435 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002436 pipe_wm->sprites_enabled = sprstate->base.visible;
2437 pipe_wm->sprites_scaled = sprstate->base.visible &&
2438 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2439 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002440 }
2441
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002442 usable_level = max_level;
2443
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002444 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002445 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002446 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002447
2448 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002449 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002450 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002451
Matt Roper86c8bbb2015-09-24 15:53:16 -07002452 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002453 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2454
2455 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2456 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002457
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002458 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002459 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002460
Matt Ropered4a6a72016-02-23 17:20:13 -08002461 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002462 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002463
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002464 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002465
2466 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002467 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002468
Matt Roper86c8bbb2015-09-24 15:53:16 -07002469 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002470 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002471
2472 /*
2473 * Disable any watermark level that exceeds the
2474 * register maximums since such watermarks are
2475 * always invalid.
2476 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002477 if (level > usable_level)
2478 continue;
2479
2480 if (ilk_validate_wm_level(level, &max, wm))
2481 pipe_wm->wm[level] = *wm;
2482 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002483 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002484 }
2485
Matt Roper86c8bbb2015-09-24 15:53:16 -07002486 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002487}
2488
2489/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002490 * Build a set of 'intermediate' watermark values that satisfy both the old
2491 * state and the new state. These can be programmed to the hardware
2492 * immediately.
2493 */
2494static int ilk_compute_intermediate_wm(struct drm_device *dev,
2495 struct intel_crtc *intel_crtc,
2496 struct intel_crtc_state *newstate)
2497{
Matt Ropere8f1f022016-05-12 07:05:55 -07002498 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002499 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002500 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002501
2502 /*
2503 * Start with the final, target watermarks, then combine with the
2504 * currently active watermarks to get values that are safe both before
2505 * and after the vblank.
2506 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002507 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002508 a->pipe_enabled |= b->pipe_enabled;
2509 a->sprites_enabled |= b->sprites_enabled;
2510 a->sprites_scaled |= b->sprites_scaled;
2511
2512 for (level = 0; level <= max_level; level++) {
2513 struct intel_wm_level *a_wm = &a->wm[level];
2514 const struct intel_wm_level *b_wm = &b->wm[level];
2515
2516 a_wm->enable &= b_wm->enable;
2517 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2518 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2519 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2520 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2521 }
2522
2523 /*
2524 * We need to make sure that these merged watermark values are
2525 * actually a valid configuration themselves. If they're not,
2526 * there's no safe way to transition from the old state to
2527 * the new state, so we need to fail the atomic transaction.
2528 */
2529 if (!ilk_validate_pipe_wm(dev, a))
2530 return -EINVAL;
2531
2532 /*
2533 * If our intermediate WM are identical to the final WM, then we can
2534 * omit the post-vblank programming; only update if it's different.
2535 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002536 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002537 newstate->wm.need_postvbl_update = false;
2538
2539 return 0;
2540}
2541
2542/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002543 * Merge the watermarks from all active pipes for a specific level.
2544 */
2545static void ilk_merge_wm_level(struct drm_device *dev,
2546 int level,
2547 struct intel_wm_level *ret_wm)
2548{
2549 const struct intel_crtc *intel_crtc;
2550
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002551 ret_wm->enable = true;
2552
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002553 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002554 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002555 const struct intel_wm_level *wm = &active->wm[level];
2556
2557 if (!active->pipe_enabled)
2558 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002559
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002560 /*
2561 * The watermark values may have been used in the past,
2562 * so we must maintain them in the registers for some
2563 * time even if the level is now disabled.
2564 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002565 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002566 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002567
2568 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2569 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2570 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2571 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2572 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002573}
2574
2575/*
2576 * Merge all low power watermarks for all active pipes.
2577 */
2578static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002579 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002580 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002581 struct intel_pipe_wm *merged)
2582{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002583 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002584 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002585 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002586
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002587 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002588 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002589 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002590 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002591
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002592 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002593 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002594
2595 /* merge each WM1+ level */
2596 for (level = 1; level <= max_level; level++) {
2597 struct intel_wm_level *wm = &merged->wm[level];
2598
2599 ilk_merge_wm_level(dev, level, wm);
2600
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002601 if (level > last_enabled_level)
2602 wm->enable = false;
2603 else if (!ilk_validate_wm_level(level, max, wm))
2604 /* make sure all following levels get disabled */
2605 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002606
2607 /*
2608 * The spec says it is preferred to disable
2609 * FBC WMs instead of disabling a WM level.
2610 */
2611 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002612 if (wm->enable)
2613 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002614 wm->fbc_val = 0;
2615 }
2616 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002617
2618 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2619 /*
2620 * FIXME this is racy. FBC might get enabled later.
2621 * What we should check here is whether FBC can be
2622 * enabled sometime later.
2623 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002624 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002625 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002626 for (level = 2; level <= max_level; level++) {
2627 struct intel_wm_level *wm = &merged->wm[level];
2628
2629 wm->enable = false;
2630 }
2631 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002632}
2633
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002634static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2635{
2636 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2637 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2638}
2639
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002640/* The value we need to program into the WM_LPx latency field */
2641static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2642{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002643 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002644
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002645 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002646 return 2 * level;
2647 else
2648 return dev_priv->wm.pri_latency[level];
2649}
2650
Imre Deak820c1982013-12-17 14:46:36 +02002651static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002652 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002653 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002654 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002655{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002656 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002657 struct intel_crtc *intel_crtc;
2658 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002659
Ville Syrjälä0362c782013-10-09 19:17:57 +03002660 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002661 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002662
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002663 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002664 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002665 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002666
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002667 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002668
Ville Syrjälä0362c782013-10-09 19:17:57 +03002669 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002670
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002671 /*
2672 * Maintain the watermark values even if the level is
2673 * disabled. Doing otherwise could cause underruns.
2674 */
2675 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002676 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002677 (r->pri_val << WM1_LP_SR_SHIFT) |
2678 r->cur_val;
2679
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002680 if (r->enable)
2681 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2682
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002683 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002684 results->wm_lp[wm_lp - 1] |=
2685 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2686 else
2687 results->wm_lp[wm_lp - 1] |=
2688 r->fbc_val << WM1_LP_FBC_SHIFT;
2689
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002690 /*
2691 * Always set WM1S_LP_EN when spr_val != 0, even if the
2692 * level is disabled. Doing otherwise could cause underruns.
2693 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002694 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002695 WARN_ON(wm_lp != 1);
2696 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2697 } else
2698 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002699 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002700
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002701 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002702 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002703 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002704 const struct intel_wm_level *r =
2705 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002706
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002707 if (WARN_ON(!r->enable))
2708 continue;
2709
Matt Ropered4a6a72016-02-23 17:20:13 -08002710 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002711
2712 results->wm_pipe[pipe] =
2713 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2714 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2715 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002716 }
2717}
2718
Paulo Zanoni861f3382013-05-31 10:19:21 -03002719/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2720 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002721static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002722 struct intel_pipe_wm *r1,
2723 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002724{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002725 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002726 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002727
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002728 for (level = 1; level <= max_level; level++) {
2729 if (r1->wm[level].enable)
2730 level1 = level;
2731 if (r2->wm[level].enable)
2732 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002733 }
2734
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002735 if (level1 == level2) {
2736 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002737 return r2;
2738 else
2739 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002740 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002741 return r1;
2742 } else {
2743 return r2;
2744 }
2745}
2746
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002747/* dirty bits used to track which watermarks need changes */
2748#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2749#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2750#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2751#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2752#define WM_DIRTY_FBC (1 << 24)
2753#define WM_DIRTY_DDB (1 << 25)
2754
Damien Lespiau055e3932014-08-18 13:49:10 +01002755static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002756 const struct ilk_wm_values *old,
2757 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002758{
2759 unsigned int dirty = 0;
2760 enum pipe pipe;
2761 int wm_lp;
2762
Damien Lespiau055e3932014-08-18 13:49:10 +01002763 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002764 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2765 dirty |= WM_DIRTY_LINETIME(pipe);
2766 /* Must disable LP1+ watermarks too */
2767 dirty |= WM_DIRTY_LP_ALL;
2768 }
2769
2770 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2771 dirty |= WM_DIRTY_PIPE(pipe);
2772 /* Must disable LP1+ watermarks too */
2773 dirty |= WM_DIRTY_LP_ALL;
2774 }
2775 }
2776
2777 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2778 dirty |= WM_DIRTY_FBC;
2779 /* Must disable LP1+ watermarks too */
2780 dirty |= WM_DIRTY_LP_ALL;
2781 }
2782
2783 if (old->partitioning != new->partitioning) {
2784 dirty |= WM_DIRTY_DDB;
2785 /* Must disable LP1+ watermarks too */
2786 dirty |= WM_DIRTY_LP_ALL;
2787 }
2788
2789 /* LP1+ watermarks already deemed dirty, no need to continue */
2790 if (dirty & WM_DIRTY_LP_ALL)
2791 return dirty;
2792
2793 /* Find the lowest numbered LP1+ watermark in need of an update... */
2794 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2795 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2796 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2797 break;
2798 }
2799
2800 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2801 for (; wm_lp <= 3; wm_lp++)
2802 dirty |= WM_DIRTY_LP(wm_lp);
2803
2804 return dirty;
2805}
2806
Ville Syrjälä8553c182013-12-05 15:51:39 +02002807static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2808 unsigned int dirty)
2809{
Imre Deak820c1982013-12-17 14:46:36 +02002810 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002811 bool changed = false;
2812
2813 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2814 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2815 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2816 changed = true;
2817 }
2818 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2819 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2820 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2821 changed = true;
2822 }
2823 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2824 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2825 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2826 changed = true;
2827 }
2828
2829 /*
2830 * Don't touch WM1S_LP_EN here.
2831 * Doing so could cause underruns.
2832 */
2833
2834 return changed;
2835}
2836
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002837/*
2838 * The spec says we shouldn't write when we don't need, because every write
2839 * causes WMs to be re-evaluated, expending some power.
2840 */
Imre Deak820c1982013-12-17 14:46:36 +02002841static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2842 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002843{
Imre Deak820c1982013-12-17 14:46:36 +02002844 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002845 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002846 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847
Damien Lespiau055e3932014-08-18 13:49:10 +01002848 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002849 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002850 return;
2851
Ville Syrjälä8553c182013-12-05 15:51:39 +02002852 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002853
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002854 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002855 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002856 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002857 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002858 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002859 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2860
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002861 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002862 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002863 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002864 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002865 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002866 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2867
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002868 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002869 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002870 val = I915_READ(WM_MISC);
2871 if (results->partitioning == INTEL_DDB_PART_1_2)
2872 val &= ~WM_MISC_DATA_PARTITION_5_6;
2873 else
2874 val |= WM_MISC_DATA_PARTITION_5_6;
2875 I915_WRITE(WM_MISC, val);
2876 } else {
2877 val = I915_READ(DISP_ARB_CTL2);
2878 if (results->partitioning == INTEL_DDB_PART_1_2)
2879 val &= ~DISP_DATA_PARTITION_5_6;
2880 else
2881 val |= DISP_DATA_PARTITION_5_6;
2882 I915_WRITE(DISP_ARB_CTL2, val);
2883 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002884 }
2885
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002886 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002887 val = I915_READ(DISP_ARB_CTL);
2888 if (results->enable_fbc_wm)
2889 val &= ~DISP_FBC_WM_DIS;
2890 else
2891 val |= DISP_FBC_WM_DIS;
2892 I915_WRITE(DISP_ARB_CTL, val);
2893 }
2894
Imre Deak954911e2013-12-17 14:46:34 +02002895 if (dirty & WM_DIRTY_LP(1) &&
2896 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2897 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2898
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002899 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002900 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2901 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2902 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2903 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2904 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002905
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002906 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002907 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002908 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002909 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002910 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002911 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002912
2913 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002914}
2915
Matt Ropered4a6a72016-02-23 17:20:13 -08002916bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002917{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002918 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002919
2920 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2921}
2922
Lyude656d1b82016-08-17 15:55:54 -04002923#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002924
Matt Roper024c9042015-09-24 15:53:11 -07002925/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002926 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2927 * so assume we'll always need it in order to avoid underruns.
2928 */
2929static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2930{
2931 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2932
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002933 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002934 return true;
2935
2936 return false;
2937}
2938
Paulo Zanoni56feca92016-09-22 18:00:28 -03002939static bool
2940intel_has_sagv(struct drm_i915_private *dev_priv)
2941{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002942 if (IS_KABYLAKE(dev_priv))
2943 return true;
2944
2945 if (IS_SKYLAKE(dev_priv) &&
2946 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2947 return true;
2948
2949 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002950}
2951
Lyude656d1b82016-08-17 15:55:54 -04002952/*
2953 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2954 * depending on power and performance requirements. The display engine access
2955 * to system memory is blocked during the adjustment time. Because of the
2956 * blocking time, having this enabled can cause full system hangs and/or pipe
2957 * underruns if we don't meet all of the following requirements:
2958 *
2959 * - <= 1 pipe enabled
2960 * - All planes can enable watermarks for latencies >= SAGV engine block time
2961 * - We're not using an interlaced display configuration
2962 */
2963int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002964intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002965{
2966 int ret;
2967
Paulo Zanoni56feca92016-09-22 18:00:28 -03002968 if (!intel_has_sagv(dev_priv))
2969 return 0;
2970
2971 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002972 return 0;
2973
2974 DRM_DEBUG_KMS("Enabling the SAGV\n");
2975 mutex_lock(&dev_priv->rps.hw_lock);
2976
2977 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2978 GEN9_SAGV_ENABLE);
2979
2980 /* We don't need to wait for the SAGV when enabling */
2981 mutex_unlock(&dev_priv->rps.hw_lock);
2982
2983 /*
2984 * Some skl systems, pre-release machines in particular,
2985 * don't actually have an SAGV.
2986 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002987 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002988 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002989 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002990 return 0;
2991 } else if (ret < 0) {
2992 DRM_ERROR("Failed to enable the SAGV\n");
2993 return ret;
2994 }
2995
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002996 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002997 return 0;
2998}
2999
Lyude656d1b82016-08-17 15:55:54 -04003000int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003001intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003002{
Imre Deakb3b8e992016-12-05 18:27:38 +02003003 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003004
Paulo Zanoni56feca92016-09-22 18:00:28 -03003005 if (!intel_has_sagv(dev_priv))
3006 return 0;
3007
3008 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003009 return 0;
3010
3011 DRM_DEBUG_KMS("Disabling the SAGV\n");
3012 mutex_lock(&dev_priv->rps.hw_lock);
3013
3014 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003015 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3016 GEN9_SAGV_DISABLE,
3017 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3018 1);
Lyude656d1b82016-08-17 15:55:54 -04003019 mutex_unlock(&dev_priv->rps.hw_lock);
3020
Lyude656d1b82016-08-17 15:55:54 -04003021 /*
3022 * Some skl systems, pre-release machines in particular,
3023 * don't actually have an SAGV.
3024 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003025 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003026 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003027 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003028 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003029 } else if (ret < 0) {
3030 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3031 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003032 }
3033
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003034 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003035 return 0;
3036}
3037
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003038bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003039{
3040 struct drm_device *dev = state->dev;
3041 struct drm_i915_private *dev_priv = to_i915(dev);
3042 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003043 struct intel_crtc *crtc;
3044 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003045 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003046 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003047 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003048
Paulo Zanoni56feca92016-09-22 18:00:28 -03003049 if (!intel_has_sagv(dev_priv))
3050 return false;
3051
Lyude656d1b82016-08-17 15:55:54 -04003052 /*
3053 * SKL workaround: bspec recommends we disable the SAGV when we have
3054 * more then one pipe enabled
3055 *
3056 * If there are no active CRTCs, no additional checks need be performed
3057 */
3058 if (hweight32(intel_state->active_crtcs) == 0)
3059 return true;
3060 else if (hweight32(intel_state->active_crtcs) > 1)
3061 return false;
3062
3063 /* Since we're now guaranteed to only have one active CRTC... */
3064 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003065 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003066 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003067
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003068 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003069 return false;
3070
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003071 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003072 struct skl_plane_wm *wm =
3073 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003074
Lyude656d1b82016-08-17 15:55:54 -04003075 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003076 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003077 continue;
3078
3079 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003080 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003081 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003082 { }
3083
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003084 latency = dev_priv->wm.skl_latency[level];
3085
3086 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003087 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003088 I915_FORMAT_MOD_X_TILED)
3089 latency += 15;
3090
Lyude656d1b82016-08-17 15:55:54 -04003091 /*
3092 * If any of the planes on this pipe don't enable wm levels
3093 * that incur memory latencies higher then 30µs we can't enable
3094 * the SAGV
3095 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003096 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003097 return false;
3098 }
3099
3100 return true;
3101}
3102
Damien Lespiaub9cec072014-11-04 17:06:43 +00003103static void
3104skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003105 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003106 struct skl_ddb_entry *alloc, /* out */
3107 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003108{
Matt Roperc107acf2016-05-12 07:06:01 -07003109 struct drm_atomic_state *state = cstate->base.state;
3110 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3111 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003112 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003113 unsigned int pipe_size, ddb_size;
3114 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003115
Matt Ropera6d3460e2016-05-12 07:06:04 -07003116 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003117 alloc->start = 0;
3118 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003119 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003120 return;
3121 }
3122
Matt Ropera6d3460e2016-05-12 07:06:04 -07003123 if (intel_state->active_pipe_changes)
3124 *num_active = hweight32(intel_state->active_crtcs);
3125 else
3126 *num_active = hweight32(dev_priv->active_crtcs);
3127
Deepak M6f3fff62016-09-15 15:01:10 +05303128 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3129 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003130
3131 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3132
Matt Roperc107acf2016-05-12 07:06:01 -07003133 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003134 * If the state doesn't change the active CRTC's, then there's
3135 * no need to recalculate; the existing pipe allocation limits
3136 * should remain unchanged. Note that we're safe from racing
3137 * commits since any racing commit that changes the active CRTC
3138 * list would need to grab _all_ crtc locks, including the one
3139 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003140 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003141 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003142 /*
3143 * alloc may be cleared by clear_intel_crtc_state,
3144 * copy from old state to be sure
3145 */
3146 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003147 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003148 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003149
3150 nth_active_pipe = hweight32(intel_state->active_crtcs &
3151 (drm_crtc_mask(for_crtc) - 1));
3152 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3153 alloc->start = nth_active_pipe * ddb_size / *num_active;
3154 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003155}
3156
Matt Roperc107acf2016-05-12 07:06:01 -07003157static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003158{
Matt Roperc107acf2016-05-12 07:06:01 -07003159 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003160 return 32;
3161
3162 return 8;
3163}
3164
Damien Lespiaua269c582014-11-04 17:06:49 +00003165static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3166{
3167 entry->start = reg & 0x3ff;
3168 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003169 if (entry->end)
3170 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003171}
3172
Damien Lespiau08db6652014-11-04 17:06:52 +00003173void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3174 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003175{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003176 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003177
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003178 memset(ddb, 0, sizeof(*ddb));
3179
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003180 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003181 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003182 enum plane_id plane_id;
3183 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003184
3185 power_domain = POWER_DOMAIN_PIPE(pipe);
3186 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003187 continue;
3188
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003189 for_each_plane_id_on_crtc(crtc, plane_id) {
3190 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003191
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003192 if (plane_id != PLANE_CURSOR)
3193 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3194 else
3195 val = I915_READ(CUR_BUF_CFG(pipe));
3196
3197 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3198 }
Imre Deak4d800032016-02-17 16:31:29 +02003199
3200 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003201 }
3202}
3203
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003204/*
3205 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3206 * The bspec defines downscale amount as:
3207 *
3208 * """
3209 * Horizontal down scale amount = maximum[1, Horizontal source size /
3210 * Horizontal destination size]
3211 * Vertical down scale amount = maximum[1, Vertical source size /
3212 * Vertical destination size]
3213 * Total down scale amount = Horizontal down scale amount *
3214 * Vertical down scale amount
3215 * """
3216 *
3217 * Return value is provided in 16.16 fixed point form to retain fractional part.
3218 * Caller should take care of dividing & rounding off the value.
3219 */
3220static uint32_t
3221skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3222{
3223 uint32_t downscale_h, downscale_w;
3224 uint32_t src_w, src_h, dst_w, dst_h;
3225
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003226 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003227 return DRM_PLANE_HELPER_NO_SCALING;
3228
3229 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003230 src_w = drm_rect_width(&pstate->base.src);
3231 src_h = drm_rect_height(&pstate->base.src);
3232 dst_w = drm_rect_width(&pstate->base.dst);
3233 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003234 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003235 swap(dst_w, dst_h);
3236
3237 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3238 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3239
3240 /* Provide result in 16.16 fixed point */
3241 return (uint64_t)downscale_w * downscale_h >> 16;
3242}
3243
Damien Lespiaub9cec072014-11-04 17:06:43 +00003244static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003245skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3246 const struct drm_plane_state *pstate,
3247 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003248{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003249 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003250 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003251 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003252 struct drm_framebuffer *fb;
3253 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003254
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003255 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003256 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003257
3258 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003259 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003260
Matt Ropera1de91e2016-05-12 07:05:57 -07003261 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3262 return 0;
3263 if (y && format != DRM_FORMAT_NV12)
3264 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003265
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003266 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3267 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003268
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003269 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003270 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003271
3272 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003273 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003274 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003275 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003276 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003277 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003278 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003279 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003280 } else {
3281 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003282 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003283 }
3284
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003285 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3286
3287 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003288}
3289
3290/*
3291 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3292 * a 8192x4096@32bpp framebuffer:
3293 * 3 * 4096 * 8192 * 4 < 2^32
3294 */
3295static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003296skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3297 unsigned *plane_data_rate,
3298 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003299{
Matt Roper9c74d822016-05-12 07:05:58 -07003300 struct drm_crtc_state *cstate = &intel_cstate->base;
3301 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003302 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003303 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003304 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003305
3306 if (WARN_ON(!state))
3307 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003308
Matt Ropera1de91e2016-05-12 07:05:57 -07003309 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003310 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003311 enum plane_id plane_id = to_intel_plane(plane)->id;
3312 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003313
Matt Ropera6d3460e2016-05-12 07:06:04 -07003314 /* packed/uv */
3315 rate = skl_plane_relative_data_rate(intel_cstate,
3316 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003317 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003318
3319 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003320
Matt Ropera6d3460e2016-05-12 07:06:04 -07003321 /* y-plane */
3322 rate = skl_plane_relative_data_rate(intel_cstate,
3323 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003324 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003325
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003326 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003327 }
3328
3329 return total_data_rate;
3330}
3331
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003332static uint16_t
3333skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3334 const int y)
3335{
3336 struct drm_framebuffer *fb = pstate->fb;
3337 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3338 uint32_t src_w, src_h;
3339 uint32_t min_scanlines = 8;
3340 uint8_t plane_bpp;
3341
3342 if (WARN_ON(!fb))
3343 return 0;
3344
3345 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003346 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003347 return 0;
3348
3349 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003350 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3351 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003352 return 8;
3353
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003354 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3355 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003356
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003357 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003358 swap(src_w, src_h);
3359
3360 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003361 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003362 src_w /= 2;
3363 src_h /= 2;
3364 }
3365
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003366 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003367 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003368 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003369 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003370
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003371 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003372 switch (plane_bpp) {
3373 case 1:
3374 min_scanlines = 32;
3375 break;
3376 case 2:
3377 min_scanlines = 16;
3378 break;
3379 case 4:
3380 min_scanlines = 8;
3381 break;
3382 case 8:
3383 min_scanlines = 4;
3384 break;
3385 default:
3386 WARN(1, "Unsupported pixel depth %u for rotation",
3387 plane_bpp);
3388 min_scanlines = 32;
3389 }
3390 }
3391
3392 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3393}
3394
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003395static void
3396skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3397 uint16_t *minimum, uint16_t *y_minimum)
3398{
3399 const struct drm_plane_state *pstate;
3400 struct drm_plane *plane;
3401
3402 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003403 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003404
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003405 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003406 continue;
3407
3408 if (!pstate->visible)
3409 continue;
3410
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003411 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3412 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003413 }
3414
3415 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3416}
3417
Matt Roperc107acf2016-05-12 07:06:01 -07003418static int
Matt Roper024c9042015-09-24 15:53:11 -07003419skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003420 struct skl_ddb_allocation *ddb /* out */)
3421{
Matt Roperc107acf2016-05-12 07:06:01 -07003422 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003423 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003424 struct drm_device *dev = crtc->dev;
3425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3426 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003427 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003428 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003429 uint16_t minimum[I915_MAX_PLANES] = {};
3430 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003431 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003432 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003433 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003434 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3435 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003436
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003437 /* Clear the partitioning for disabled planes. */
3438 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3439 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3440
Matt Ropera6d3460e2016-05-12 07:06:04 -07003441 if (WARN_ON(!state))
3442 return 0;
3443
Matt Roperc107acf2016-05-12 07:06:01 -07003444 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003445 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003446 return 0;
3447 }
3448
Matt Ropera6d3460e2016-05-12 07:06:04 -07003449 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003450 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003451 if (alloc_size == 0) {
3452 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003453 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003454 }
3455
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003456 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003457
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003458 /*
3459 * 1. Allocate the mininum required blocks for each active plane
3460 * and allocate the cursor, it doesn't require extra allocation
3461 * proportional to the data rate.
3462 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003463
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003464 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3465 alloc_size -= minimum[plane_id];
3466 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003467 }
3468
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003469 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3470 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3471
Damien Lespiaub9cec072014-11-04 17:06:43 +00003472 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003473 * 2. Distribute the remaining space in proportion to the amount of
3474 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003475 *
3476 * FIXME: we may not allocate every single block here.
3477 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003478 total_data_rate = skl_get_total_relative_data_rate(cstate,
3479 plane_data_rate,
3480 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003481 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003482 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003483
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003484 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003485 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003486 unsigned int data_rate, y_data_rate;
3487 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003488
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003489 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003490 continue;
3491
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003492 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003493
3494 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003495 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003496 * promote the expression to 64 bits to avoid overflowing, the
3497 * result is < available as data_rate / total_data_rate < 1
3498 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003499 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003500 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3501 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003502
Matt Roperc107acf2016-05-12 07:06:01 -07003503 /* Leave disabled planes at (0,0) */
3504 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003505 ddb->plane[pipe][plane_id].start = start;
3506 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003507 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003508
3509 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003510
3511 /*
3512 * allocation for y_plane part of planar format:
3513 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003514 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003515
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003516 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003517 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3518 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003519
Matt Roperc107acf2016-05-12 07:06:01 -07003520 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003521 ddb->y_plane[pipe][plane_id].start = start;
3522 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003523 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003524
Matt Ropera1de91e2016-05-12 07:05:57 -07003525 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003526 }
3527
Matt Roperc107acf2016-05-12 07:06:01 -07003528 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003529}
3530
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003531/*
3532 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003533 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003534 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3535 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3536*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303537static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3538 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003539{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303540 uint32_t wm_intermediate_val;
3541 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003542
3543 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303544 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003545
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303546 wm_intermediate_val = latency * pixel_rate * cpp;
3547 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003548 return ret;
3549}
3550
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303551static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3552 uint32_t pipe_htotal,
3553 uint32_t latency,
3554 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003555{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003556 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303557 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003558
3559 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303560 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003561
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003562 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303563 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3564 pipe_htotal * 1000);
3565 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003566 return ret;
3567}
3568
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003569static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3570 struct intel_plane_state *pstate)
3571{
3572 uint64_t adjusted_pixel_rate;
3573 uint64_t downscale_amount;
3574 uint64_t pixel_rate;
3575
3576 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003577 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003578 return 0;
3579
3580 /*
3581 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3582 * with additional adjustments for plane-specific scaling.
3583 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003584 adjusted_pixel_rate = cstate->pixel_rate;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003585 downscale_amount = skl_plane_downscale_amount(pstate);
3586
3587 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3588 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3589
3590 return pixel_rate;
3591}
3592
Matt Roper55994c22016-05-12 07:06:08 -07003593static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3594 struct intel_crtc_state *cstate,
3595 struct intel_plane_state *intel_pstate,
3596 uint16_t ddb_allocation,
3597 int level,
3598 uint16_t *out_blocks, /* out */
3599 uint8_t *out_lines, /* out */
3600 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003601{
Matt Roper33815fa2016-05-12 07:06:05 -07003602 struct drm_plane_state *pstate = &intel_pstate->base;
3603 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003604 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303605 uint_fixed_16_16_t method1, method2;
3606 uint_fixed_16_16_t plane_blocks_per_line;
3607 uint_fixed_16_16_t selected_result;
3608 uint32_t interm_pbpl;
3609 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003610 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003611 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003612 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003613 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303614 uint_fixed_16_16_t y_tile_minimum;
3615 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003616 struct intel_atomic_state *state =
3617 to_intel_atomic_state(cstate->base.state);
3618 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303619 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003620
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003621 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003622 *enabled = false;
3623 return 0;
3624 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003625
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303626 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3627 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3628 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3629
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303630 /* Display WA #1141: kbl. */
3631 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3632 latency += 4;
3633
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303634 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003635 latency += 15;
3636
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003637 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3638 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003639
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003640 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003641 swap(width, height);
3642
Ville Syrjälä353c8592016-12-14 23:30:57 +02003643 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003644 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3645
Dave Airlie61d0a042016-10-25 16:35:20 +10003646 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003647 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003648 fb->format->cpp[1] :
3649 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003650
3651 switch (cpp) {
3652 case 1:
3653 y_min_scanlines = 16;
3654 break;
3655 case 2:
3656 y_min_scanlines = 8;
3657 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003658 case 4:
3659 y_min_scanlines = 4;
3660 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003661 default:
3662 MISSING_CASE(cpp);
3663 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003664 }
3665 } else {
3666 y_min_scanlines = 4;
3667 }
3668
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003669 if (apply_memory_bw_wa)
3670 y_min_scanlines *= 2;
3671
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003672 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303673 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303674 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3675 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003676 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303677 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303678 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303679 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3680 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303681 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303682 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3683 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003684 }
3685
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003686 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3687 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003688 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003689 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003690 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003691
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303692 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3693 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003694
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303695 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303696 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003697 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003698 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3699 (plane_bytes_per_line / 512 < 1))
3700 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303701 else if ((ddb_allocation /
3702 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3703 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003704 else
3705 selected_result = method1;
3706 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003707
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303708 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3709 res_lines = DIV_ROUND_UP(selected_result.val,
3710 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003711
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003712 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303713 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303714 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003715 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003716 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003717 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003718 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003719 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003720
Matt Roper55994c22016-05-12 07:06:08 -07003721 if (res_blocks >= ddb_allocation || res_lines > 31) {
3722 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003723
3724 /*
3725 * If there are no valid level 0 watermarks, then we can't
3726 * support this display configuration.
3727 */
3728 if (level) {
3729 return 0;
3730 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003731 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003732
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003733 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3734 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3735 plane->base.id, plane->name,
3736 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003737 return -EINVAL;
3738 }
Matt Roper55994c22016-05-12 07:06:08 -07003739 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003740
3741 *out_blocks = res_blocks;
3742 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003743 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003744
Matt Roper55994c22016-05-12 07:06:08 -07003745 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003746}
3747
Matt Roperf4a96752016-05-12 07:06:06 -07003748static int
3749skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3750 struct skl_ddb_allocation *ddb,
3751 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003752 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003753 int level,
3754 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003755{
Matt Roperf4a96752016-05-12 07:06:06 -07003756 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003757 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003758 struct drm_plane *plane = &intel_plane->base;
3759 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003760 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003761 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003762 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003763
3764 if (state)
3765 intel_pstate =
3766 intel_atomic_get_existing_plane_state(state,
3767 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003768
Matt Roperf4a96752016-05-12 07:06:06 -07003769 /*
Lyudea62163e2016-10-04 14:28:20 -04003770 * Note: If we start supporting multiple pending atomic commits against
3771 * the same planes/CRTC's in the future, plane->state will no longer be
3772 * the correct pre-state to use for the calculations here and we'll
3773 * need to change where we get the 'unchanged' plane data from.
3774 *
3775 * For now this is fine because we only allow one queued commit against
3776 * a CRTC. Even if the plane isn't modified by this transaction and we
3777 * don't have a plane lock, we still have the CRTC's lock, so we know
3778 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003779 */
Lyudea62163e2016-10-04 14:28:20 -04003780 if (!intel_pstate)
3781 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003782
Lyudea62163e2016-10-04 14:28:20 -04003783 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003784
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003785 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003786
Lyudea62163e2016-10-04 14:28:20 -04003787 ret = skl_compute_plane_wm(dev_priv,
3788 cstate,
3789 intel_pstate,
3790 ddb_blocks,
3791 level,
3792 &result->plane_res_b,
3793 &result->plane_res_l,
3794 &result->plane_en);
3795 if (ret)
3796 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003797
3798 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003799}
3800
Damien Lespiau407b50f2014-11-04 17:06:57 +00003801static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003802skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003803{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303804 struct drm_atomic_state *state = cstate->base.state;
3805 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003806 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303807 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003808
Matt Roper024c9042015-09-24 15:53:11 -07003809 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003810 return 0;
3811
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003812 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003813
3814 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003815 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003816
Mahesh Kumara3a89862016-12-01 21:19:34 +05303817 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3818 1000, pixel_rate);
3819
3820 /* Display WA #1135: bxt. */
3821 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3822 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3823
3824 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003825}
3826
Matt Roper024c9042015-09-24 15:53:11 -07003827static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003828 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003829{
Matt Roper024c9042015-09-24 15:53:11 -07003830 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003831 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003832
3833 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003834 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003835}
3836
Matt Roper55994c22016-05-12 07:06:08 -07003837static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3838 struct skl_ddb_allocation *ddb,
3839 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003840{
Matt Roper024c9042015-09-24 15:53:11 -07003841 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003842 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003843 struct intel_plane *intel_plane;
3844 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003845 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003846 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003847
Lyudea62163e2016-10-04 14:28:20 -04003848 /*
3849 * We'll only calculate watermarks for planes that are actually
3850 * enabled, so make sure all other planes are set as disabled.
3851 */
3852 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3853
3854 for_each_intel_plane_mask(&dev_priv->drm,
3855 intel_plane,
3856 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003857 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003858
3859 for (level = 0; level <= max_level; level++) {
3860 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3861 intel_plane, level,
3862 &wm->wm[level]);
3863 if (ret)
3864 return ret;
3865 }
3866 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003867 }
Matt Roper024c9042015-09-24 15:53:11 -07003868 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003869
Matt Roper55994c22016-05-12 07:06:08 -07003870 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003871}
3872
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003873static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3874 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003875 const struct skl_ddb_entry *entry)
3876{
3877 if (entry->end)
3878 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3879 else
3880 I915_WRITE(reg, 0);
3881}
3882
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003883static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3884 i915_reg_t reg,
3885 const struct skl_wm_level *level)
3886{
3887 uint32_t val = 0;
3888
3889 if (level->plane_en) {
3890 val |= PLANE_WM_EN;
3891 val |= level->plane_res_b;
3892 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3893 }
3894
3895 I915_WRITE(reg, val);
3896}
3897
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003898static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3899 const struct skl_plane_wm *wm,
3900 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003901 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003902{
3903 struct drm_crtc *crtc = &intel_crtc->base;
3904 struct drm_device *dev = crtc->dev;
3905 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003906 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003907 enum pipe pipe = intel_crtc->pipe;
3908
3909 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003910 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003911 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003912 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003913 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003914 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003915
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003916 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3917 &ddb->plane[pipe][plane_id]);
3918 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3919 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003920}
3921
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003922static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3923 const struct skl_plane_wm *wm,
3924 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003925{
3926 struct drm_crtc *crtc = &intel_crtc->base;
3927 struct drm_device *dev = crtc->dev;
3928 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003929 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003930 enum pipe pipe = intel_crtc->pipe;
3931
3932 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003933 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3934 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003935 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003936 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003937
3938 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003939 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003940}
3941
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003942bool skl_wm_level_equals(const struct skl_wm_level *l1,
3943 const struct skl_wm_level *l2)
3944{
3945 if (l1->plane_en != l2->plane_en)
3946 return false;
3947
3948 /* If both planes aren't enabled, the rest shouldn't matter */
3949 if (!l1->plane_en)
3950 return true;
3951
3952 return (l1->plane_res_l == l2->plane_res_l &&
3953 l1->plane_res_b == l2->plane_res_b);
3954}
3955
Lyude27082492016-08-24 07:48:10 +02003956static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3957 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003958{
Lyude27082492016-08-24 07:48:10 +02003959 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003960}
3961
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003962bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3963 const struct skl_ddb_entry *ddb,
3964 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003965{
Lyudece0ba282016-09-15 10:46:35 -04003966 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003967
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003968 for (i = 0; i < I915_MAX_PIPES; i++)
3969 if (i != ignore && entries[i] &&
3970 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003971 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003972
Lyude27082492016-08-24 07:48:10 +02003973 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003974}
3975
Matt Roper55994c22016-05-12 07:06:08 -07003976static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003977 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003978 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003979 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003980 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003981{
Matt Roperf4a96752016-05-12 07:06:06 -07003982 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003983 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003984
Matt Roper55994c22016-05-12 07:06:08 -07003985 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3986 if (ret)
3987 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003988
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003989 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003990 *changed = false;
3991 else
3992 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003993
Matt Roper55994c22016-05-12 07:06:08 -07003994 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003995}
3996
Matt Roper9b613022016-06-27 16:42:44 -07003997static uint32_t
3998pipes_modified(struct drm_atomic_state *state)
3999{
4000 struct drm_crtc *crtc;
4001 struct drm_crtc_state *cstate;
4002 uint32_t i, ret = 0;
4003
4004 for_each_crtc_in_state(state, crtc, cstate, i)
4005 ret |= drm_crtc_mask(crtc);
4006
4007 return ret;
4008}
4009
Jani Nikulabb7791b2016-10-04 12:29:17 +03004010static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004011skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4012{
4013 struct drm_atomic_state *state = cstate->base.state;
4014 struct drm_device *dev = state->dev;
4015 struct drm_crtc *crtc = cstate->base.crtc;
4016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 struct drm_i915_private *dev_priv = to_i915(dev);
4018 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4019 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4020 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4021 struct drm_plane_state *plane_state;
4022 struct drm_plane *plane;
4023 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004024
4025 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4026
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004027 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004028 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004029
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004030 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4031 &new_ddb->plane[pipe][plane_id]) &&
4032 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4033 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004034 continue;
4035
4036 plane_state = drm_atomic_get_plane_state(state, plane);
4037 if (IS_ERR(plane_state))
4038 return PTR_ERR(plane_state);
4039 }
4040
4041 return 0;
4042}
4043
Matt Roper98d39492016-05-12 07:06:03 -07004044static int
4045skl_compute_ddb(struct drm_atomic_state *state)
4046{
4047 struct drm_device *dev = state->dev;
4048 struct drm_i915_private *dev_priv = to_i915(dev);
4049 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4050 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004051 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004052 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004053 int ret;
4054
4055 /*
4056 * If this is our first atomic update following hardware readout,
4057 * we can't trust the DDB that the BIOS programmed for us. Let's
4058 * pretend that all pipes switched active status so that we'll
4059 * ensure a full DDB recompute.
4060 */
Matt Roper1b54a882016-06-17 13:42:18 -07004061 if (dev_priv->wm.distrust_bios_wm) {
4062 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4063 state->acquire_ctx);
4064 if (ret)
4065 return ret;
4066
Matt Roper98d39492016-05-12 07:06:03 -07004067 intel_state->active_pipe_changes = ~0;
4068
Matt Roper1b54a882016-06-17 13:42:18 -07004069 /*
4070 * We usually only initialize intel_state->active_crtcs if we
4071 * we're doing a modeset; make sure this field is always
4072 * initialized during the sanitization process that happens
4073 * on the first commit too.
4074 */
4075 if (!intel_state->modeset)
4076 intel_state->active_crtcs = dev_priv->active_crtcs;
4077 }
4078
Matt Roper98d39492016-05-12 07:06:03 -07004079 /*
4080 * If the modeset changes which CRTC's are active, we need to
4081 * recompute the DDB allocation for *all* active pipes, even
4082 * those that weren't otherwise being modified in any way by this
4083 * atomic commit. Due to the shrinking of the per-pipe allocations
4084 * when new active CRTC's are added, it's possible for a pipe that
4085 * we were already using and aren't changing at all here to suddenly
4086 * become invalid if its DDB needs exceeds its new allocation.
4087 *
4088 * Note that if we wind up doing a full DDB recompute, we can't let
4089 * any other display updates race with this transaction, so we need
4090 * to grab the lock on *all* CRTC's.
4091 */
Matt Roper734fa012016-05-12 15:11:40 -07004092 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004093 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004094 intel_state->wm_results.dirty_pipes = ~0;
4095 }
Matt Roper98d39492016-05-12 07:06:03 -07004096
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004097 /*
4098 * We're not recomputing for the pipes not included in the commit, so
4099 * make sure we start with the current state.
4100 */
4101 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4102
Matt Roper98d39492016-05-12 07:06:03 -07004103 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4104 struct intel_crtc_state *cstate;
4105
4106 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4107 if (IS_ERR(cstate))
4108 return PTR_ERR(cstate);
4109
Matt Roper734fa012016-05-12 15:11:40 -07004110 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004111 if (ret)
4112 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004113
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004114 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004115 if (ret)
4116 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004117 }
4118
4119 return 0;
4120}
4121
Matt Roper2722efb2016-08-17 15:55:55 -04004122static void
4123skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4124 struct skl_wm_values *src,
4125 enum pipe pipe)
4126{
Matt Roper2722efb2016-08-17 15:55:55 -04004127 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4128 sizeof(dst->ddb.y_plane[pipe]));
4129 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4130 sizeof(dst->ddb.plane[pipe]));
4131}
4132
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004133static void
4134skl_print_wm_changes(const struct drm_atomic_state *state)
4135{
4136 const struct drm_device *dev = state->dev;
4137 const struct drm_i915_private *dev_priv = to_i915(dev);
4138 const struct intel_atomic_state *intel_state =
4139 to_intel_atomic_state(state);
4140 const struct drm_crtc *crtc;
4141 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004142 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004143 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4144 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004145 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004146
4147 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004148 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4149 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004150
Maarten Lankhorst75704982016-11-01 12:04:10 +01004151 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004152 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004153 const struct skl_ddb_entry *old, *new;
4154
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004155 old = &old_ddb->plane[pipe][plane_id];
4156 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004157
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004158 if (skl_ddb_entry_equal(old, new))
4159 continue;
4160
Maarten Lankhorst75704982016-11-01 12:04:10 +01004161 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4162 intel_plane->base.base.id,
4163 intel_plane->base.name,
4164 old->start, old->end,
4165 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004166 }
4167 }
4168}
4169
Matt Roper98d39492016-05-12 07:06:03 -07004170static int
4171skl_compute_wm(struct drm_atomic_state *state)
4172{
4173 struct drm_crtc *crtc;
4174 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004175 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4176 struct skl_wm_values *results = &intel_state->wm_results;
4177 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004178 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004179 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004180
4181 /*
4182 * If this transaction isn't actually touching any CRTC's, don't
4183 * bother with watermark calculation. Note that if we pass this
4184 * test, we're guaranteed to hold at least one CRTC state mutex,
4185 * which means we can safely use values like dev_priv->active_crtcs
4186 * since any racing commits that want to update them would need to
4187 * hold _all_ CRTC state mutexes.
4188 */
4189 for_each_crtc_in_state(state, crtc, cstate, i)
4190 changed = true;
4191 if (!changed)
4192 return 0;
4193
Matt Roper734fa012016-05-12 15:11:40 -07004194 /* Clear all dirty flags */
4195 results->dirty_pipes = 0;
4196
Matt Roper98d39492016-05-12 07:06:03 -07004197 ret = skl_compute_ddb(state);
4198 if (ret)
4199 return ret;
4200
Matt Roper734fa012016-05-12 15:11:40 -07004201 /*
4202 * Calculate WM's for all pipes that are part of this transaction.
4203 * Note that the DDB allocation above may have added more CRTC's that
4204 * weren't otherwise being modified (and set bits in dirty_pipes) if
4205 * pipe allocations had to change.
4206 *
4207 * FIXME: Now that we're doing this in the atomic check phase, we
4208 * should allow skl_update_pipe_wm() to return failure in cases where
4209 * no suitable watermark values can be found.
4210 */
4211 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004212 struct intel_crtc_state *intel_cstate =
4213 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004214 const struct skl_pipe_wm *old_pipe_wm =
4215 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004216
4217 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004218 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4219 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004220 if (ret)
4221 return ret;
4222
4223 if (changed)
4224 results->dirty_pipes |= drm_crtc_mask(crtc);
4225
4226 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4227 /* This pipe's WM's did not change */
4228 continue;
4229
4230 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004231 }
4232
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004233 skl_print_wm_changes(state);
4234
Matt Roper98d39492016-05-12 07:06:03 -07004235 return 0;
4236}
4237
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004238static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4239 struct intel_crtc_state *cstate)
4240{
4241 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4242 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4243 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004244 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004245 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004246 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004247
4248 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4249 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004250
4251 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004252
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004253 for_each_plane_id_on_crtc(crtc, plane_id) {
4254 if (plane_id != PLANE_CURSOR)
4255 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4256 ddb, plane_id);
4257 else
4258 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4259 ddb);
4260 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004261}
4262
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004263static void skl_initial_wm(struct intel_atomic_state *state,
4264 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004265{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004266 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004267 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004268 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004269 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004270 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004271 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004272
Ville Syrjälä432081b2016-10-31 22:37:03 +02004273 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004274 return;
4275
Matt Roper734fa012016-05-12 15:11:40 -07004276 mutex_lock(&dev_priv->wm.wm_mutex);
4277
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004278 if (cstate->base.active_changed)
4279 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004280
4281 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004282
4283 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004284}
4285
Ville Syrjäläd8905652016-01-14 14:53:35 +02004286static void ilk_compute_wm_config(struct drm_device *dev,
4287 struct intel_wm_config *config)
4288{
4289 struct intel_crtc *crtc;
4290
4291 /* Compute the currently _active_ config */
4292 for_each_intel_crtc(dev, crtc) {
4293 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4294
4295 if (!wm->pipe_enabled)
4296 continue;
4297
4298 config->sprites_enabled |= wm->sprites_enabled;
4299 config->sprites_scaled |= wm->sprites_scaled;
4300 config->num_pipes_active++;
4301 }
4302}
4303
Matt Ropered4a6a72016-02-23 17:20:13 -08004304static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004305{
Chris Wilson91c8a322016-07-05 10:40:23 +01004306 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004307 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004308 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004309 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004310 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004311 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004312
Ville Syrjäläd8905652016-01-14 14:53:35 +02004313 ilk_compute_wm_config(dev, &config);
4314
4315 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4316 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004317
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004318 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004319 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004320 config.num_pipes_active == 1 && config.sprites_enabled) {
4321 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4322 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004323
Imre Deak820c1982013-12-17 14:46:36 +02004324 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004325 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004326 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004327 }
4328
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004329 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004330 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004331
Imre Deak820c1982013-12-17 14:46:36 +02004332 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004333
Imre Deak820c1982013-12-17 14:46:36 +02004334 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004335}
4336
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004337static void ilk_initial_watermarks(struct intel_atomic_state *state,
4338 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004339{
Matt Ropered4a6a72016-02-23 17:20:13 -08004340 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4341 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004342
Matt Ropered4a6a72016-02-23 17:20:13 -08004343 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004344 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004345 ilk_program_watermarks(dev_priv);
4346 mutex_unlock(&dev_priv->wm.wm_mutex);
4347}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004348
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004349static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4350 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004351{
4352 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4353 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4354
4355 mutex_lock(&dev_priv->wm.wm_mutex);
4356 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004357 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004358 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004359 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004360 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004361}
4362
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004363static inline void skl_wm_level_from_reg_val(uint32_t val,
4364 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004365{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004366 level->plane_en = val & PLANE_WM_EN;
4367 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4368 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4369 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004370}
4371
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004372void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4373 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004374{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004375 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004377 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004378 int level, max_level;
4379 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004380 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004381
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004382 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004383
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004384 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4385 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004386
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004387 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004388 if (plane_id != PLANE_CURSOR)
4389 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004390 else
4391 val = I915_READ(CUR_WM(pipe, level));
4392
4393 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4394 }
4395
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004396 if (plane_id != PLANE_CURSOR)
4397 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004398 else
4399 val = I915_READ(CUR_WM_TRANS(pipe));
4400
4401 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4402 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004403
Matt Roper3ef00282015-03-09 10:19:24 -07004404 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004405 return;
4406
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004407 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004408}
4409
4410void skl_wm_get_hw_state(struct drm_device *dev)
4411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004412 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004413 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004414 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004415 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004416 struct intel_crtc *intel_crtc;
4417 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004418
Damien Lespiaua269c582014-11-04 17:06:49 +00004419 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004420 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4421 intel_crtc = to_intel_crtc(crtc);
4422 cstate = to_intel_crtc_state(crtc->state);
4423
4424 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4425
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004426 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004427 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004428 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004429
Matt Roper279e99d2016-05-12 07:06:02 -07004430 if (dev_priv->active_crtcs) {
4431 /* Fully recompute DDB on first atomic commit */
4432 dev_priv->wm.distrust_bios_wm = true;
4433 } else {
4434 /* Easy/common case; just sanitize DDB now if everything off */
4435 memset(ddb, 0, sizeof(*ddb));
4436 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004437}
4438
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004439static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4440{
4441 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004442 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004443 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004445 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004446 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004447 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004448 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004449 [PIPE_A] = WM0_PIPEA_ILK,
4450 [PIPE_B] = WM0_PIPEB_ILK,
4451 [PIPE_C] = WM0_PIPEC_IVB,
4452 };
4453
4454 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004455 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004456 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004457
Ville Syrjälä15606532016-05-13 17:55:17 +03004458 memset(active, 0, sizeof(*active));
4459
Matt Roper3ef00282015-03-09 10:19:24 -07004460 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004461
4462 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004463 u32 tmp = hw->wm_pipe[pipe];
4464
4465 /*
4466 * For active pipes LP0 watermark is marked as
4467 * enabled, and LP1+ watermaks as disabled since
4468 * we can't really reverse compute them in case
4469 * multiple pipes are active.
4470 */
4471 active->wm[0].enable = true;
4472 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4473 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4474 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4475 active->linetime = hw->wm_linetime[pipe];
4476 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004477 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004478
4479 /*
4480 * For inactive pipes, all watermark levels
4481 * should be marked as enabled but zeroed,
4482 * which is what we'd compute them to.
4483 */
4484 for (level = 0; level <= max_level; level++)
4485 active->wm[level].enable = true;
4486 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004487
4488 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004489}
4490
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004491#define _FW_WM(value, plane) \
4492 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4493#define _FW_WM_VLV(value, plane) \
4494 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4495
4496static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4497 struct vlv_wm_values *wm)
4498{
4499 enum pipe pipe;
4500 uint32_t tmp;
4501
4502 for_each_pipe(dev_priv, pipe) {
4503 tmp = I915_READ(VLV_DDL(pipe));
4504
Ville Syrjälä1b313892016-11-28 19:37:08 +02004505 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004506 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004507 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004508 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004509 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004510 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004511 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004512 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4513 }
4514
4515 tmp = I915_READ(DSPFW1);
4516 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004517 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4518 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4519 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004520
4521 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004522 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4523 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4524 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004525
4526 tmp = I915_READ(DSPFW3);
4527 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4528
4529 if (IS_CHERRYVIEW(dev_priv)) {
4530 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004531 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4532 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004533
4534 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004535 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4536 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004537
4538 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004539 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4540 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004541
4542 tmp = I915_READ(DSPHOWM);
4543 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004544 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4545 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4546 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4547 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4548 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4549 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4550 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4551 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4552 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004553 } else {
4554 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004555 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4556 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004557
4558 tmp = I915_READ(DSPHOWM);
4559 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004560 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4561 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4562 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4563 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4564 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4565 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004566 }
4567}
4568
4569#undef _FW_WM
4570#undef _FW_WM_VLV
4571
4572void vlv_wm_get_hw_state(struct drm_device *dev)
4573{
4574 struct drm_i915_private *dev_priv = to_i915(dev);
4575 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02004576 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004577 u32 val;
4578
4579 vlv_read_wm_values(dev_priv, wm);
4580
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004581 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4582 wm->level = VLV_WM_LEVEL_PM2;
4583
4584 if (IS_CHERRYVIEW(dev_priv)) {
4585 mutex_lock(&dev_priv->rps.hw_lock);
4586
4587 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4588 if (val & DSP_MAXFIFO_PM5_ENABLE)
4589 wm->level = VLV_WM_LEVEL_PM5;
4590
Ville Syrjälä58590c12015-09-08 21:05:12 +03004591 /*
4592 * If DDR DVFS is disabled in the BIOS, Punit
4593 * will never ack the request. So if that happens
4594 * assume we don't have to enable/disable DDR DVFS
4595 * dynamically. To test that just set the REQ_ACK
4596 * bit to poke the Punit, but don't change the
4597 * HIGH/LOW bits so that we don't actually change
4598 * the current state.
4599 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004600 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004601 val |= FORCE_DDR_FREQ_REQ_ACK;
4602 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4603
4604 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4605 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4606 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4607 "assuming DDR DVFS is disabled\n");
4608 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4609 } else {
4610 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4611 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4612 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4613 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004614
4615 mutex_unlock(&dev_priv->rps.hw_lock);
4616 }
4617
Ville Syrjäläff32c542017-03-02 19:14:57 +02004618 for_each_intel_crtc(dev, crtc) {
4619 struct intel_crtc_state *crtc_state =
4620 to_intel_crtc_state(crtc->base.state);
4621 struct vlv_wm_state *active = &crtc->wm.active.vlv;
4622 const struct vlv_fifo_state *fifo_state =
4623 &crtc_state->wm.vlv.fifo_state;
4624 enum pipe pipe = crtc->pipe;
4625 enum plane_id plane_id;
4626 int level;
4627
4628 vlv_get_fifo_size(crtc_state);
4629
4630 active->num_levels = wm->level + 1;
4631 active->cxsr = wm->cxsr;
4632
4633 /* FIXME sanitize things more */
4634 for (level = 0; level < active->num_levels; level++) {
4635 struct vlv_pipe_wm *raw =
4636 &crtc_state->wm.vlv.raw[level];
4637
4638 active->sr[level].plane = wm->sr.plane;
4639 active->sr[level].cursor = wm->sr.cursor;
4640
4641 for_each_plane_id_on_crtc(crtc, plane_id) {
4642 active->wm[level].plane[plane_id] =
4643 wm->pipe[pipe].plane[plane_id];
4644
4645 raw->plane[plane_id] =
4646 vlv_invert_wm_value(active->wm[level].plane[plane_id],
4647 fifo_state->plane[plane_id]);
4648 }
4649 }
4650
4651 for_each_plane_id_on_crtc(crtc, plane_id)
4652 vlv_raw_plane_wm_set(crtc_state, level,
4653 plane_id, USHRT_MAX);
4654 vlv_invalidate_wms(crtc, active, level);
4655
4656 crtc_state->wm.vlv.optimal = *active;
4657
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004658 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004659 pipe_name(pipe),
4660 wm->pipe[pipe].plane[PLANE_PRIMARY],
4661 wm->pipe[pipe].plane[PLANE_CURSOR],
4662 wm->pipe[pipe].plane[PLANE_SPRITE0],
4663 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02004664 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004665
4666 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4667 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4668}
4669
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004670void ilk_wm_get_hw_state(struct drm_device *dev)
4671{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004672 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004673 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004674 struct drm_crtc *crtc;
4675
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004676 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004677 ilk_pipe_wm_get_hw_state(crtc);
4678
4679 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4680 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4681 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4682
4683 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004684 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004685 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4686 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4687 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004688
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004689 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004690 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4691 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004692 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004693 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4694 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004695
4696 hw->enable_fbc_wm =
4697 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4698}
4699
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004700/**
4701 * intel_update_watermarks - update FIFO watermark values based on current modes
4702 *
4703 * Calculate watermark values for the various WM regs based on current mode
4704 * and plane configuration.
4705 *
4706 * There are several cases to deal with here:
4707 * - normal (i.e. non-self-refresh)
4708 * - self-refresh (SR) mode
4709 * - lines are large relative to FIFO size (buffer can hold up to 2)
4710 * - lines are small relative to FIFO size (buffer can hold more than 2
4711 * lines), so need to account for TLB latency
4712 *
4713 * The normal calculation is:
4714 * watermark = dotclock * bytes per pixel * latency
4715 * where latency is platform & configuration dependent (we assume pessimal
4716 * values here).
4717 *
4718 * The SR calculation is:
4719 * watermark = (trunc(latency/line time)+1) * surface width *
4720 * bytes per pixel
4721 * where
4722 * line time = htotal / dotclock
4723 * surface width = hdisplay for normal plane and 64 for cursor
4724 * and latency is assumed to be high, as above.
4725 *
4726 * The final value programmed to the register should always be rounded up,
4727 * and include an extra 2 entries to account for clock crossings.
4728 *
4729 * We don't use the sprite, so we can ignore that. And on Crestline we have
4730 * to set the non-SR watermarks to 8.
4731 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004732void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004733{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004734 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004735
4736 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004737 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004738}
4739
Jani Nikulae2828912016-01-18 09:19:47 +02004740/*
Daniel Vetter92703882012-08-09 16:46:01 +02004741 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004742 */
4743DEFINE_SPINLOCK(mchdev_lock);
4744
4745/* Global for IPS driver to get at the current i915 device. Protected by
4746 * mchdev_lock. */
4747static struct drm_i915_private *i915_mch_dev;
4748
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004749bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004750{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004751 u16 rgvswctl;
4752
Chris Wilson67520412017-03-02 13:28:01 +00004753 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02004754
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004755 rgvswctl = I915_READ16(MEMSWCTL);
4756 if (rgvswctl & MEMCTL_CMD_STS) {
4757 DRM_DEBUG("gpu busy, RCS change rejected\n");
4758 return false; /* still busy with another command */
4759 }
4760
4761 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4762 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4763 I915_WRITE16(MEMSWCTL, rgvswctl);
4764 POSTING_READ16(MEMSWCTL);
4765
4766 rgvswctl |= MEMCTL_CMD_STS;
4767 I915_WRITE16(MEMSWCTL, rgvswctl);
4768
4769 return true;
4770}
4771
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004772static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004773{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004774 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004775 u8 fmax, fmin, fstart, vstart;
4776
Daniel Vetter92703882012-08-09 16:46:01 +02004777 spin_lock_irq(&mchdev_lock);
4778
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004779 rgvmodectl = I915_READ(MEMMODECTL);
4780
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004781 /* Enable temp reporting */
4782 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4783 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4784
4785 /* 100ms RC evaluation intervals */
4786 I915_WRITE(RCUPEI, 100000);
4787 I915_WRITE(RCDNEI, 100000);
4788
4789 /* Set max/min thresholds to 90ms and 80ms respectively */
4790 I915_WRITE(RCBMAXAVG, 90000);
4791 I915_WRITE(RCBMINAVG, 80000);
4792
4793 I915_WRITE(MEMIHYST, 1);
4794
4795 /* Set up min, max, and cur for interrupt handling */
4796 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4797 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4798 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4799 MEMMODE_FSTART_SHIFT;
4800
Ville Syrjälä616847e2015-09-18 20:03:19 +03004801 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004802 PXVFREQ_PX_SHIFT;
4803
Daniel Vetter20e4d402012-08-08 23:35:39 +02004804 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4805 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004806
Daniel Vetter20e4d402012-08-08 23:35:39 +02004807 dev_priv->ips.max_delay = fstart;
4808 dev_priv->ips.min_delay = fmin;
4809 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004810
4811 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4812 fmax, fmin, fstart);
4813
4814 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4815
4816 /*
4817 * Interrupts will be enabled in ironlake_irq_postinstall
4818 */
4819
4820 I915_WRITE(VIDSTART, vstart);
4821 POSTING_READ(VIDSTART);
4822
4823 rgvmodectl |= MEMMODE_SWMODE_EN;
4824 I915_WRITE(MEMMODECTL, rgvmodectl);
4825
Daniel Vetter92703882012-08-09 16:46:01 +02004826 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004827 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004828 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004829
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004830 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004831
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004832 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4833 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004834 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004835 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004836 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004837
4838 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004839}
4840
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004841static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004842{
Daniel Vetter92703882012-08-09 16:46:01 +02004843 u16 rgvswctl;
4844
4845 spin_lock_irq(&mchdev_lock);
4846
4847 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004848
4849 /* Ack interrupts, disable EFC interrupt */
4850 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4851 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4852 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4853 I915_WRITE(DEIIR, DE_PCU_EVENT);
4854 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4855
4856 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004857 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004858 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004859 rgvswctl |= MEMCTL_CMD_STS;
4860 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004861 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004862
Daniel Vetter92703882012-08-09 16:46:01 +02004863 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004864}
4865
Daniel Vetteracbe9472012-07-26 11:50:05 +02004866/* There's a funny hw issue where the hw returns all 0 when reading from
4867 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4868 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4869 * all limits and the gpu stuck at whatever frequency it is at atm).
4870 */
Akash Goel74ef1172015-03-06 11:07:19 +05304871static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004872{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004873 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004874
Daniel Vetter20b46e52012-07-26 11:16:14 +02004875 /* Only set the down limit when we've reached the lowest level to avoid
4876 * getting more interrupts, otherwise leave this clear. This prevents a
4877 * race in the hw when coming out of rc6: There's a tiny window where
4878 * the hw runs at the minimal clock before selecting the desired
4879 * frequency, if the down threshold expires in that window we will not
4880 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004881 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304882 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4883 if (val <= dev_priv->rps.min_freq_softlimit)
4884 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4885 } else {
4886 limits = dev_priv->rps.max_freq_softlimit << 24;
4887 if (val <= dev_priv->rps.min_freq_softlimit)
4888 limits |= dev_priv->rps.min_freq_softlimit << 16;
4889 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004890
4891 return limits;
4892}
4893
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004894static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4895{
4896 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304897 u32 threshold_up = 0, threshold_down = 0; /* in % */
4898 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004899
4900 new_power = dev_priv->rps.power;
4901 switch (dev_priv->rps.power) {
4902 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004903 if (val > dev_priv->rps.efficient_freq + 1 &&
4904 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004905 new_power = BETWEEN;
4906 break;
4907
4908 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004909 if (val <= dev_priv->rps.efficient_freq &&
4910 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004911 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004912 else if (val >= dev_priv->rps.rp0_freq &&
4913 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004914 new_power = HIGH_POWER;
4915 break;
4916
4917 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004918 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4919 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004920 new_power = BETWEEN;
4921 break;
4922 }
4923 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004924 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004925 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004926 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004927 new_power = HIGH_POWER;
4928 if (new_power == dev_priv->rps.power)
4929 return;
4930
4931 /* Note the units here are not exactly 1us, but 1280ns. */
4932 switch (new_power) {
4933 case LOW_POWER:
4934 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304935 ei_up = 16000;
4936 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004937
4938 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304939 ei_down = 32000;
4940 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004941 break;
4942
4943 case BETWEEN:
4944 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304945 ei_up = 13000;
4946 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004947
4948 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304949 ei_down = 32000;
4950 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004951 break;
4952
4953 case HIGH_POWER:
4954 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304955 ei_up = 10000;
4956 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004957
4958 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304959 ei_down = 32000;
4960 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004961 break;
4962 }
4963
Mika Kuoppala6067a272017-02-15 15:52:59 +02004964 /* When byt can survive without system hang with dynamic
4965 * sw freq adjustments, this restriction can be lifted.
4966 */
4967 if (IS_VALLEYVIEW(dev_priv))
4968 goto skip_hw_write;
4969
Akash Goel8a586432015-03-06 11:07:18 +05304970 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004971 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304972 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004973 GT_INTERVAL_FROM_US(dev_priv,
4974 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304975
4976 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004977 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304978 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004979 GT_INTERVAL_FROM_US(dev_priv,
4980 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304981
Chris Wilsona72b5622016-07-02 15:35:59 +01004982 I915_WRITE(GEN6_RP_CONTROL,
4983 GEN6_RP_MEDIA_TURBO |
4984 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4985 GEN6_RP_MEDIA_IS_GFX |
4986 GEN6_RP_ENABLE |
4987 GEN6_RP_UP_BUSY_AVG |
4988 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304989
Mika Kuoppala6067a272017-02-15 15:52:59 +02004990skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004991 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004992 dev_priv->rps.up_threshold = threshold_up;
4993 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004994 dev_priv->rps.last_adj = 0;
4995}
4996
Chris Wilson2876ce72014-03-28 08:03:34 +00004997static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4998{
4999 u32 mask = 0;
5000
5001 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005002 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005003 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005004 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005005
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005006 mask &= dev_priv->pm_rps_events;
5007
Imre Deak59d02a12014-12-19 19:33:26 +02005008 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005009}
5010
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005011/* gen6_set_rps is called to update the frequency request, but should also be
5012 * called when the range (min_delay and max_delay) is modified so that we can
5013 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005014static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005015{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005016 /* min/max delay may still have been modified so be sure to
5017 * write the limits value.
5018 */
5019 if (val != dev_priv->rps.cur_freq) {
5020 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005021
Chris Wilsondc979972016-05-10 14:10:04 +01005022 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05305023 I915_WRITE(GEN6_RPNSWREQ,
5024 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005025 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005026 I915_WRITE(GEN6_RPNSWREQ,
5027 HSW_FREQUENCY(val));
5028 else
5029 I915_WRITE(GEN6_RPNSWREQ,
5030 GEN6_FREQUENCY(val) |
5031 GEN6_OFFSET(0) |
5032 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005033 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005034
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005035 /* Make sure we continue to get interrupts
5036 * until we hit the minimum or maximum frequencies.
5037 */
Akash Goel74ef1172015-03-06 11:07:19 +05305038 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00005039 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005040
Ben Widawskyb39fb292014-03-19 18:31:11 -07005041 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02005042 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005043
5044 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005045}
5046
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005047static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005048{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005049 int err;
5050
Chris Wilsondc979972016-05-10 14:10:04 +01005051 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005052 "Odd GPU freq value\n"))
5053 val &= ~1;
5054
Deepak Scd25dd52015-07-10 18:31:40 +05305055 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5056
Chris Wilson8fb55192015-04-07 16:20:28 +01005057 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005058 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5059 if (err)
5060 return err;
5061
Chris Wilsondb4c5e02017-02-10 15:03:46 +00005062 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005063 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005064
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005065 dev_priv->rps.cur_freq = val;
5066 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005067
5068 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005069}
5070
Deepak Sa7f6e232015-05-09 18:04:44 +05305071/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305072 *
5073 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305074 * 1. Forcewake Media well.
5075 * 2. Request idle freq.
5076 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305077*/
5078static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5079{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005080 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005081 int err;
Deepak S5549d252014-06-28 11:26:11 +05305082
Chris Wilsonaed242f2015-03-18 09:48:21 +00005083 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305084 return;
5085
Chris Wilsonc9efef72017-01-02 15:28:45 +00005086 /* The punit delays the write of the frequency and voltage until it
5087 * determines the GPU is awake. During normal usage we don't want to
5088 * waste power changing the frequency if the GPU is sleeping (rc6).
5089 * However, the GPU and driver is now idle and we do not want to delay
5090 * switching to minimum voltage (reducing power whilst idle) as we do
5091 * not expect to be woken in the near future and so must flush the
5092 * change by waking the device.
5093 *
5094 * We choose to take the media powerwell (either would do to trick the
5095 * punit into committing the voltage change) as that takes a lot less
5096 * power than the render powerwell.
5097 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305098 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005099 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305100 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005101
5102 if (err)
5103 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305104}
5105
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005106void gen6_rps_busy(struct drm_i915_private *dev_priv)
5107{
5108 mutex_lock(&dev_priv->rps.hw_lock);
5109 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005110 u8 freq;
5111
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005112 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5113 gen6_rps_reset_ei(dev_priv);
5114 I915_WRITE(GEN6_PMINTRMSK,
5115 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005116
Chris Wilsonc33d2472016-07-04 08:08:36 +01005117 gen6_enable_rps_interrupts(dev_priv);
5118
Chris Wilsonbd648182017-02-10 15:03:48 +00005119 /* Use the user's desired frequency as a guide, but for better
5120 * performance, jump directly to RPe as our starting frequency.
5121 */
5122 freq = max(dev_priv->rps.cur_freq,
5123 dev_priv->rps.efficient_freq);
5124
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005125 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005126 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005127 dev_priv->rps.min_freq_softlimit,
5128 dev_priv->rps.max_freq_softlimit)))
5129 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005130 }
5131 mutex_unlock(&dev_priv->rps.hw_lock);
5132}
5133
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005134void gen6_rps_idle(struct drm_i915_private *dev_priv)
5135{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005136 /* Flush our bottom-half so that it does not race with us
5137 * setting the idle frequency and so that it is bounded by
5138 * our rpm wakeref. And then disable the interrupts to stop any
5139 * futher RPS reclocking whilst we are asleep.
5140 */
5141 gen6_disable_rps_interrupts(dev_priv);
5142
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005143 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005144 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005145 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305146 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005147 else
Chris Wilsondc979972016-05-10 14:10:04 +01005148 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005149 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005150 I915_WRITE(GEN6_PMINTRMSK,
5151 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005152 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005153 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005154
Chris Wilson8d3afd72015-05-21 21:01:47 +01005155 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005156 while (!list_empty(&dev_priv->rps.clients))
5157 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005158 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005159}
5160
Chris Wilson1854d5c2015-04-07 16:20:32 +01005161void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005162 struct intel_rps_client *rps,
5163 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005164{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005165 /* This is intentionally racy! We peek at the state here, then
5166 * validate inside the RPS worker.
5167 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005168 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005169 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005170 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005171 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005172
Chris Wilsone61b9952015-04-27 13:41:24 +01005173 /* Force a RPS boost (and don't count it against the client) if
5174 * the GPU is severely congested.
5175 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005176 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005177 rps = NULL;
5178
Chris Wilson8d3afd72015-05-21 21:01:47 +01005179 spin_lock(&dev_priv->rps.client_lock);
5180 if (rps == NULL || list_empty(&rps->link)) {
5181 spin_lock_irq(&dev_priv->irq_lock);
5182 if (dev_priv->rps.interrupts_enabled) {
5183 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005184 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005185 }
5186 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005187
Chris Wilson2e1b8732015-04-27 13:41:22 +01005188 if (rps != NULL) {
5189 list_add(&rps->link, &dev_priv->rps.clients);
5190 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005191 } else
5192 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005193 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005194 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005195}
5196
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005197int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005198{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005199 int err;
5200
Chris Wilsoncfd1c482017-02-20 09:47:07 +00005201 lockdep_assert_held(&dev_priv->rps.hw_lock);
5202 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5203 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5204
Chris Wilson76e4e4b2017-02-20 09:47:08 +00005205 if (!dev_priv->rps.enabled) {
5206 dev_priv->rps.cur_freq = val;
5207 return 0;
5208 }
5209
Chris Wilsondc979972016-05-10 14:10:04 +01005210 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005211 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005212 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005213 err = gen6_set_rps(dev_priv, val);
5214
5215 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005216}
5217
Chris Wilsondc979972016-05-10 14:10:04 +01005218static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005219{
Zhe Wang20e49362014-11-04 17:07:05 +00005220 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005221 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005222}
5223
Chris Wilsondc979972016-05-10 14:10:04 +01005224static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305225{
Akash Goel2030d682016-04-23 00:05:45 +05305226 I915_WRITE(GEN6_RP_CONTROL, 0);
5227}
5228
Chris Wilsondc979972016-05-10 14:10:04 +01005229static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005230{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005231 I915_WRITE(GEN6_RC_CONTROL, 0);
5232 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305233 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005234}
5235
Chris Wilsondc979972016-05-10 14:10:04 +01005236static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305237{
Deepak S38807742014-05-23 21:00:15 +05305238 I915_WRITE(GEN6_RC_CONTROL, 0);
5239}
5240
Chris Wilsondc979972016-05-10 14:10:04 +01005241static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005242{
Deepak S98a2e5f2014-08-18 10:35:27 -07005243 /* we're doing forcewake before Disabling RC6,
5244 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005245 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005246
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005247 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005248
Mika Kuoppala59bad942015-01-16 11:34:40 +02005249 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005250}
5251
Chris Wilsondc979972016-05-10 14:10:04 +01005252static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005253{
Chris Wilsondc979972016-05-10 14:10:04 +01005254 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005255 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5256 mode = GEN6_RC_CTL_RC6_ENABLE;
5257 else
5258 mode = 0;
5259 }
Chris Wilsondc979972016-05-10 14:10:04 +01005260 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005261 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5262 "RC6 %s RC6p %s RC6pp %s\n",
5263 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5264 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5265 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005266
5267 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005268 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5269 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005270}
5271
Chris Wilsondc979972016-05-10 14:10:04 +01005272static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305273{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005274 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305275 bool enable_rc6 = true;
5276 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005277 u32 rc_ctl;
5278 int rc_sw_target;
5279
5280 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5281 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5282 RC_SW_TARGET_STATE_SHIFT;
5283 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5284 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5285 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5286 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5287 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305288
5289 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005290 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305291 enable_rc6 = false;
5292 }
5293
5294 /*
5295 * The exact context size is not known for BXT, so assume a page size
5296 * for this check.
5297 */
5298 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005299 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5300 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5301 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005302 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305303 enable_rc6 = false;
5304 }
5305
5306 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5307 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5308 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5309 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005310 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305311 enable_rc6 = false;
5312 }
5313
Imre Deakfc619842016-06-29 19:13:55 +03005314 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5315 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5316 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5317 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5318 enable_rc6 = false;
5319 }
5320
5321 if (!I915_READ(GEN6_GFXPAUSE)) {
5322 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5323 enable_rc6 = false;
5324 }
5325
5326 if (!I915_READ(GEN8_MISC_CTRL0)) {
5327 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305328 enable_rc6 = false;
5329 }
5330
5331 return enable_rc6;
5332}
5333
Chris Wilsondc979972016-05-10 14:10:04 +01005334int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005335{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005336 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005337 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005338 return 0;
5339
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305340 if (!enable_rc6)
5341 return 0;
5342
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005343 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305344 DRM_INFO("RC6 disabled by BIOS\n");
5345 return 0;
5346 }
5347
Daniel Vetter456470e2012-08-08 23:35:40 +02005348 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005349 if (enable_rc6 >= 0) {
5350 int mask;
5351
Chris Wilsondc979972016-05-10 14:10:04 +01005352 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005353 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5354 INTEL_RC6pp_ENABLE;
5355 else
5356 mask = INTEL_RC6_ENABLE;
5357
5358 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005359 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5360 "(requested %d, valid %d)\n",
5361 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005362
5363 return enable_rc6 & mask;
5364 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005365
Chris Wilsondc979972016-05-10 14:10:04 +01005366 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005367 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005368
5369 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005370}
5371
Chris Wilsondc979972016-05-10 14:10:04 +01005372static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005373{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005374 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005375
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005376 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005377 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005378 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005379 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5380 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5381 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5382 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005383 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005384 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5385 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5386 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5387 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005388 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005389 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005390
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005391 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005392 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005393 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005394 u32 ddcc_status = 0;
5395
5396 if (sandybridge_pcode_read(dev_priv,
5397 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5398 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005399 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005400 clamp_t(u8,
5401 ((ddcc_status >> 8) & 0xff),
5402 dev_priv->rps.min_freq,
5403 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005404 }
5405
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005406 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305407 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005408 * the natural hardware unit for SKL
5409 */
Akash Goelc5e06882015-06-29 14:50:19 +05305410 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5411 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5412 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5413 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5414 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5415 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005416}
5417
Chris Wilson3a45b052016-07-13 09:10:32 +01005418static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005419 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01005420{
5421 u8 freq = dev_priv->rps.cur_freq;
5422
5423 /* force a reset */
5424 dev_priv->rps.power = -1;
5425 dev_priv->rps.cur_freq = -1;
5426
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005427 if (set(dev_priv, freq))
5428 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01005429}
5430
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005431/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005432static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005433{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005434 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5435
Akash Goel0beb0592015-03-06 11:07:20 +05305436 /* Program defaults and thresholds for RPS*/
5437 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5438 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005439
Akash Goel0beb0592015-03-06 11:07:20 +05305440 /* 1 second timeout*/
5441 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5442 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5443
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005444 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005445
Akash Goel0beb0592015-03-06 11:07:20 +05305446 /* Leaning on the below call to gen6_set_rps to program/setup the
5447 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5448 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005449 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005450
5451 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5452}
5453
Chris Wilsondc979972016-05-10 14:10:04 +01005454static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005455{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005456 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305457 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005458 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005459
5460 /* 1a: Software RC state - RC0 */
5461 I915_WRITE(GEN6_RC_STATE, 0);
5462
5463 /* 1b: Get forcewake during program sequence. Although the driver
5464 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005465 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005466
5467 /* 2a: Disable RC states. */
5468 I915_WRITE(GEN6_RC_CONTROL, 0);
5469
5470 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305471
5472 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005473 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305474 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5475 else
5476 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005477 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5478 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305479 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005480 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305481
Dave Gordon1a3d1892016-05-13 15:36:30 +01005482 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305483 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5484
Zhe Wang20e49362014-11-04 17:07:05 +00005485 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005486
Zhe Wang38c23522015-01-20 12:23:04 +00005487 /* 2c: Program Coarse Power Gating Policies. */
5488 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5489 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5490
Zhe Wang20e49362014-11-04 17:07:05 +00005491 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005492 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005493 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005494 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00005495 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5496 I915_WRITE(GEN6_RC_CONTROL,
5497 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00005498
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305499 /*
5500 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305501 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305502 */
Chris Wilsondc979972016-05-10 14:10:04 +01005503 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305504 I915_WRITE(GEN9_PG_ENABLE, 0);
5505 else
5506 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5507 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005508
Mika Kuoppala59bad942015-01-16 11:34:40 +02005509 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005510}
5511
Chris Wilsondc979972016-05-10 14:10:04 +01005512static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005513{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005514 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305515 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005516 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005517
5518 /* 1a: Software RC state - RC0 */
5519 I915_WRITE(GEN6_RC_STATE, 0);
5520
5521 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5522 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005523 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005524
5525 /* 2a: Disable RC states. */
5526 I915_WRITE(GEN6_RC_CONTROL, 0);
5527
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005528 /* 2b: Program RC6 thresholds.*/
5529 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5530 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5531 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305532 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005533 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005534 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005535 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005536 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5537 else
5538 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005539
5540 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005541 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005542 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005543 intel_print_rc6_info(dev_priv, rc6_mask);
5544 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005545 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5546 GEN7_RC_CTL_TO_MODE |
5547 rc6_mask);
5548 else
5549 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5550 GEN6_RC_CTL_EI_MODE(1) |
5551 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005552
5553 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005554 I915_WRITE(GEN6_RPNSWREQ,
5555 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5556 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5557 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005558 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5559 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005560
Daniel Vetter7526ed72014-09-29 15:07:19 +02005561 /* Docs recommend 900MHz, and 300 MHz respectively */
5562 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5563 dev_priv->rps.max_freq_softlimit << 24 |
5564 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005565
Daniel Vetter7526ed72014-09-29 15:07:19 +02005566 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5567 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5568 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5569 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005570
Daniel Vetter7526ed72014-09-29 15:07:19 +02005571 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005572
5573 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005574 I915_WRITE(GEN6_RP_CONTROL,
5575 GEN6_RP_MEDIA_TURBO |
5576 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5577 GEN6_RP_MEDIA_IS_GFX |
5578 GEN6_RP_ENABLE |
5579 GEN6_RP_UP_BUSY_AVG |
5580 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005581
Daniel Vetter7526ed72014-09-29 15:07:19 +02005582 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005583
Chris Wilson3a45b052016-07-13 09:10:32 +01005584 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005585
Mika Kuoppala59bad942015-01-16 11:34:40 +02005586 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005587}
5588
Chris Wilsondc979972016-05-10 14:10:04 +01005589static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005590{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005591 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305592 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005593 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005594 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005595 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005596 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005597
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005598 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005599
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005600 /* Here begins a magic sequence of register writes to enable
5601 * auto-downclocking.
5602 *
5603 * Perhaps there might be some value in exposing these to
5604 * userspace...
5605 */
5606 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005607
5608 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005609 gtfifodbg = I915_READ(GTFIFODBG);
5610 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005611 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5612 I915_WRITE(GTFIFODBG, gtfifodbg);
5613 }
5614
Mika Kuoppala59bad942015-01-16 11:34:40 +02005615 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005616
5617 /* disable the counters and set deterministic thresholds */
5618 I915_WRITE(GEN6_RC_CONTROL, 0);
5619
5620 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5621 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5622 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5623 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5624 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5625
Akash Goel3b3f1652016-10-13 22:44:48 +05305626 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005627 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005628
5629 I915_WRITE(GEN6_RC_SLEEP, 0);
5630 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005631 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005632 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5633 else
5634 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005635 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005636 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5637
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005638 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005639 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005640 if (rc6_mode & INTEL_RC6_ENABLE)
5641 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5642
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005643 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005644 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005645 if (rc6_mode & INTEL_RC6p_ENABLE)
5646 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005647
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005648 if (rc6_mode & INTEL_RC6pp_ENABLE)
5649 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5650 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005651
Chris Wilsondc979972016-05-10 14:10:04 +01005652 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005653
5654 I915_WRITE(GEN6_RC_CONTROL,
5655 rc6_mask |
5656 GEN6_RC_CTL_EI_MODE(1) |
5657 GEN6_RC_CTL_HW_ENABLE);
5658
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005659 /* Power down if completely idle for over 50ms */
5660 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005661 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005662
Chris Wilson3a45b052016-07-13 09:10:32 +01005663 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005664
Ben Widawsky31643d52012-09-26 10:34:01 -07005665 rc6vids = 0;
5666 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005667 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005668 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005669 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005670 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5671 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5672 rc6vids &= 0xffff00;
5673 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5674 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5675 if (ret)
5676 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5677 }
5678
Mika Kuoppala59bad942015-01-16 11:34:40 +02005679 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005680}
5681
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005682static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005683{
5684 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005685 unsigned int gpu_freq;
5686 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305687 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005688 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005689 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005690
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005691 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005692
Ben Widawskyeda79642013-10-07 17:15:48 -03005693 policy = cpufreq_cpu_get(0);
5694 if (policy) {
5695 max_ia_freq = policy->cpuinfo.max_freq;
5696 cpufreq_cpu_put(policy);
5697 } else {
5698 /*
5699 * Default to measured freq if none found, PCU will ensure we
5700 * don't go over
5701 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005702 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005703 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005704
5705 /* Convert from kHz to MHz */
5706 max_ia_freq /= 1000;
5707
Ben Widawsky153b4b952013-10-22 22:05:09 -07005708 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005709 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5710 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005711
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005712 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305713 /* Convert GT frequency to 50 HZ units */
5714 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5715 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5716 } else {
5717 min_gpu_freq = dev_priv->rps.min_freq;
5718 max_gpu_freq = dev_priv->rps.max_freq;
5719 }
5720
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005721 /*
5722 * For each potential GPU frequency, load a ring frequency we'd like
5723 * to use for memory access. We do this by specifying the IA frequency
5724 * the PCU should use as a reference to determine the ring frequency.
5725 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305726 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5727 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005728 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005729
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005730 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305731 /*
5732 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5733 * No floor required for ring frequency on SKL.
5734 */
5735 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005736 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005737 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5738 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005739 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005740 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005741 ring_freq = max(min_ring_freq, ring_freq);
5742 /* leave ia_freq as the default, chosen by cpufreq */
5743 } else {
5744 /* On older processors, there is no separate ring
5745 * clock domain, so in order to boost the bandwidth
5746 * of the ring, we need to upclock the CPU (ia_freq).
5747 *
5748 * For GPU frequencies less than 750MHz,
5749 * just use the lowest ring freq.
5750 */
5751 if (gpu_freq < min_freq)
5752 ia_freq = 800;
5753 else
5754 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5755 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5756 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005757
Ben Widawsky42c05262012-09-26 10:34:00 -07005758 sandybridge_pcode_write(dev_priv,
5759 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005760 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5761 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5762 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005763 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005764}
5765
Ville Syrjälä03af2042014-06-28 02:03:53 +03005766static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305767{
5768 u32 val, rp0;
5769
Jani Nikula5b5929c2015-10-07 11:17:46 +03005770 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305771
Imre Deak43b67992016-08-31 19:13:02 +03005772 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005773 case 8:
5774 /* (2 * 4) config */
5775 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5776 break;
5777 case 12:
5778 /* (2 * 6) config */
5779 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5780 break;
5781 case 16:
5782 /* (2 * 8) config */
5783 default:
5784 /* Setting (2 * 8) Min RP0 for any other combination */
5785 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5786 break;
Deepak S095acd52015-01-17 11:05:59 +05305787 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005788
5789 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5790
Deepak S2b6b3a02014-05-27 15:59:30 +05305791 return rp0;
5792}
5793
5794static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5795{
5796 u32 val, rpe;
5797
5798 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5799 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5800
5801 return rpe;
5802}
5803
Deepak S7707df42014-07-12 18:46:14 +05305804static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5805{
5806 u32 val, rp1;
5807
Jani Nikula5b5929c2015-10-07 11:17:46 +03005808 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5809 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5810
Deepak S7707df42014-07-12 18:46:14 +05305811 return rp1;
5812}
5813
Deepak S96676fe2016-08-12 18:46:41 +05305814static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
5815{
5816 u32 val, rpn;
5817
5818 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
5819 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
5820 FB_GFX_FREQ_FUSE_MASK);
5821
5822 return rpn;
5823}
5824
Deepak Sf8f2b002014-07-10 13:16:21 +05305825static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5826{
5827 u32 val, rp1;
5828
5829 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5830
5831 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5832
5833 return rp1;
5834}
5835
Ville Syrjälä03af2042014-06-28 02:03:53 +03005836static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005837{
5838 u32 val, rp0;
5839
Jani Nikula64936252013-05-22 15:36:20 +03005840 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005841
5842 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5843 /* Clamp to max */
5844 rp0 = min_t(u32, rp0, 0xea);
5845
5846 return rp0;
5847}
5848
5849static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5850{
5851 u32 val, rpe;
5852
Jani Nikula64936252013-05-22 15:36:20 +03005853 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005854 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005855 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005856 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5857
5858 return rpe;
5859}
5860
Ville Syrjälä03af2042014-06-28 02:03:53 +03005861static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005862{
Imre Deak36146032014-12-04 18:39:35 +02005863 u32 val;
5864
5865 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5866 /*
5867 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5868 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5869 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5870 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5871 * to make sure it matches what Punit accepts.
5872 */
5873 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005874}
5875
Imre Deakae484342014-03-31 15:10:44 +03005876/* Check that the pctx buffer wasn't move under us. */
5877static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5878{
5879 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5880
5881 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5882 dev_priv->vlv_pctx->stolen->start);
5883}
5884
Deepak S38807742014-05-23 21:00:15 +05305885
5886/* Check that the pcbr address is not empty. */
5887static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5888{
5889 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5890
5891 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5892}
5893
Chris Wilsondc979972016-05-10 14:10:04 +01005894static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305895{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005896 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005897 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305898 u32 pcbr;
5899 int pctx_size = 32*1024;
5900
Deepak S38807742014-05-23 21:00:15 +05305901 pcbr = I915_READ(VLV_PCBR);
5902 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005903 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305904 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005905 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305906
5907 pctx_paddr = (paddr & (~4095));
5908 I915_WRITE(VLV_PCBR, pctx_paddr);
5909 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005910
5911 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305912}
5913
Chris Wilsondc979972016-05-10 14:10:04 +01005914static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005915{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005916 struct drm_i915_gem_object *pctx;
5917 unsigned long pctx_paddr;
5918 u32 pcbr;
5919 int pctx_size = 24*1024;
5920
5921 pcbr = I915_READ(VLV_PCBR);
5922 if (pcbr) {
5923 /* BIOS set it up already, grab the pre-alloc'd space */
5924 int pcbr_offset;
5925
5926 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005927 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005928 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005929 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005930 pctx_size);
5931 goto out;
5932 }
5933
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005934 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5935
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005936 /*
5937 * From the Gunit register HAS:
5938 * The Gfx driver is expected to program this register and ensure
5939 * proper allocation within Gfx stolen memory. For example, this
5940 * register should be programmed such than the PCBR range does not
5941 * overlap with other ranges, such as the frame buffer, protected
5942 * memory, or any other relevant ranges.
5943 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005944 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005945 if (!pctx) {
5946 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005947 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005948 }
5949
5950 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5951 I915_WRITE(VLV_PCBR, pctx_paddr);
5952
5953out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005954 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005955 dev_priv->vlv_pctx = pctx;
5956}
5957
Chris Wilsondc979972016-05-10 14:10:04 +01005958static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005959{
Imre Deakae484342014-03-31 15:10:44 +03005960 if (WARN_ON(!dev_priv->vlv_pctx))
5961 return;
5962
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005963 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005964 dev_priv->vlv_pctx = NULL;
5965}
5966
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005967static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5968{
5969 dev_priv->rps.gpll_ref_freq =
5970 vlv_get_cck_clock(dev_priv, "GPLL ref",
5971 CCK_GPLL_CLOCK_CONTROL,
5972 dev_priv->czclk_freq);
5973
5974 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5975 dev_priv->rps.gpll_ref_freq);
5976}
5977
Chris Wilsondc979972016-05-10 14:10:04 +01005978static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005979{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005980 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005981
Chris Wilsondc979972016-05-10 14:10:04 +01005982 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005983
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005984 vlv_init_gpll_ref_freq(dev_priv);
5985
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005986 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5987 switch ((val >> 6) & 3) {
5988 case 0:
5989 case 1:
5990 dev_priv->mem_freq = 800;
5991 break;
5992 case 2:
5993 dev_priv->mem_freq = 1066;
5994 break;
5995 case 3:
5996 dev_priv->mem_freq = 1333;
5997 break;
5998 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005999 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006000
Imre Deak4e805192014-04-14 20:24:41 +03006001 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6002 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6003 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006004 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006005 dev_priv->rps.max_freq);
6006
6007 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6008 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006009 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006010 dev_priv->rps.efficient_freq);
6011
Deepak Sf8f2b002014-07-10 13:16:21 +05306012 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6013 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006014 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306015 dev_priv->rps.rp1_freq);
6016
Imre Deak4e805192014-04-14 20:24:41 +03006017 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6018 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006019 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006020 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006021}
6022
Chris Wilsondc979972016-05-10 14:10:04 +01006023static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306024{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006025 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306026
Chris Wilsondc979972016-05-10 14:10:04 +01006027 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306028
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006029 vlv_init_gpll_ref_freq(dev_priv);
6030
Ville Syrjäläa5805162015-05-26 20:42:30 +03006031 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006032 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006033 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006034
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006035 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006036 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006037 dev_priv->mem_freq = 2000;
6038 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006039 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006040 dev_priv->mem_freq = 1600;
6041 break;
6042 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006043 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006044
Deepak S2b6b3a02014-05-27 15:59:30 +05306045 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6046 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6047 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006048 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306049 dev_priv->rps.max_freq);
6050
6051 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6052 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006053 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306054 dev_priv->rps.efficient_freq);
6055
Deepak S7707df42014-07-12 18:46:14 +05306056 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6057 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006058 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05306059 dev_priv->rps.rp1_freq);
6060
Deepak S96676fe2016-08-12 18:46:41 +05306061 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306062 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006063 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306064 dev_priv->rps.min_freq);
6065
Ville Syrjälä1c147622014-08-18 14:42:43 +03006066 WARN_ONCE((dev_priv->rps.max_freq |
6067 dev_priv->rps.efficient_freq |
6068 dev_priv->rps.rp1_freq |
6069 dev_priv->rps.min_freq) & 1,
6070 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05306071}
6072
Chris Wilsondc979972016-05-10 14:10:04 +01006073static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006074{
Chris Wilsondc979972016-05-10 14:10:04 +01006075 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006076}
6077
Chris Wilsondc979972016-05-10 14:10:04 +01006078static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306079{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006080 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306081 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306082 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306083
6084 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6085
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006086 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6087 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306088 if (gtfifodbg) {
6089 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6090 gtfifodbg);
6091 I915_WRITE(GTFIFODBG, gtfifodbg);
6092 }
6093
6094 cherryview_check_pctx(dev_priv);
6095
6096 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6097 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006098 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306099
Ville Syrjälä160614a2015-01-19 13:50:47 +02006100 /* Disable RC states. */
6101 I915_WRITE(GEN6_RC_CONTROL, 0);
6102
Deepak S38807742014-05-23 21:00:15 +05306103 /* 2a: Program RC6 thresholds.*/
6104 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6105 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6106 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6107
Akash Goel3b3f1652016-10-13 22:44:48 +05306108 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006109 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306110 I915_WRITE(GEN6_RC_SLEEP, 0);
6111
Deepak Sf4f71c72015-03-28 15:23:35 +05306112 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6113 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306114
6115 /* allows RC6 residency counter to work */
6116 I915_WRITE(VLV_COUNTER_CONTROL,
6117 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6118 VLV_MEDIA_RC6_COUNT_EN |
6119 VLV_RENDER_RC6_COUNT_EN));
6120
6121 /* For now we assume BIOS is allocating and populating the PCBR */
6122 pcbr = I915_READ(VLV_PCBR);
6123
Deepak S38807742014-05-23 21:00:15 +05306124 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006125 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6126 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006127 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306128
6129 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6130
Deepak S2b6b3a02014-05-27 15:59:30 +05306131 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006132 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306133 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6134 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6135 I915_WRITE(GEN6_RP_UP_EI, 66000);
6136 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6137
6138 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6139
6140 /* 5: Enable RPS */
6141 I915_WRITE(GEN6_RP_CONTROL,
6142 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006143 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306144 GEN6_RP_ENABLE |
6145 GEN6_RP_UP_BUSY_AVG |
6146 GEN6_RP_DOWN_IDLE_AVG);
6147
Deepak S3ef62342015-04-29 08:36:24 +05306148 /* Setting Fixed Bias */
6149 val = VLV_OVERRIDE_EN |
6150 VLV_SOC_TDP_EN |
6151 CHV_BIAS_CPU_50_SOC_50;
6152 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6153
Deepak S2b6b3a02014-05-27 15:59:30 +05306154 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6155
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006156 /* RPS code assumes GPLL is used */
6157 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6158
Jani Nikula742f4912015-09-03 11:16:09 +03006159 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306160 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6161
Chris Wilson3a45b052016-07-13 09:10:32 +01006162 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306163
Mika Kuoppala59bad942015-01-16 11:34:40 +02006164 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306165}
6166
Chris Wilsondc979972016-05-10 14:10:04 +01006167static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006168{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006169 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306170 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006171 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006172
6173 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6174
Imre Deakae484342014-03-31 15:10:44 +03006175 valleyview_check_pctx(dev_priv);
6176
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006177 gtfifodbg = I915_READ(GTFIFODBG);
6178 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006179 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6180 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006181 I915_WRITE(GTFIFODBG, gtfifodbg);
6182 }
6183
Deepak Sc8d9a592013-11-23 14:55:42 +05306184 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006185 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006186
Ville Syrjälä160614a2015-01-19 13:50:47 +02006187 /* Disable RC states. */
6188 I915_WRITE(GEN6_RC_CONTROL, 0);
6189
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006190 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006191 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6192 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6193 I915_WRITE(GEN6_RP_UP_EI, 66000);
6194 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6195
6196 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6197
6198 I915_WRITE(GEN6_RP_CONTROL,
6199 GEN6_RP_MEDIA_TURBO |
6200 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6201 GEN6_RP_MEDIA_IS_GFX |
6202 GEN6_RP_ENABLE |
6203 GEN6_RP_UP_BUSY_AVG |
6204 GEN6_RP_DOWN_IDLE_CONT);
6205
6206 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6207 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6208 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6209
Akash Goel3b3f1652016-10-13 22:44:48 +05306210 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006211 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006212
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006213 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006214
6215 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006216 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006217 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6218 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006219 VLV_MEDIA_RC6_COUNT_EN |
6220 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006221
Chris Wilsondc979972016-05-10 14:10:04 +01006222 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006223 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006224
Chris Wilsondc979972016-05-10 14:10:04 +01006225 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006226
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006227 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006228
Deepak S3ef62342015-04-29 08:36:24 +05306229 /* Setting Fixed Bias */
6230 val = VLV_OVERRIDE_EN |
6231 VLV_SOC_TDP_EN |
6232 VLV_BIAS_CPU_125_SOC_875;
6233 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6234
Jani Nikula64936252013-05-22 15:36:20 +03006235 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006236
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006237 /* RPS code assumes GPLL is used */
6238 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6239
Jani Nikula742f4912015-09-03 11:16:09 +03006240 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006241 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6242
Chris Wilson3a45b052016-07-13 09:10:32 +01006243 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006244
Mika Kuoppala59bad942015-01-16 11:34:40 +02006245 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006246}
6247
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006248static unsigned long intel_pxfreq(u32 vidfreq)
6249{
6250 unsigned long freq;
6251 int div = (vidfreq & 0x3f0000) >> 16;
6252 int post = (vidfreq & 0x3000) >> 12;
6253 int pre = (vidfreq & 0x7);
6254
6255 if (!pre)
6256 return 0;
6257
6258 freq = ((div * 133333) / ((1<<post) * pre));
6259
6260 return freq;
6261}
6262
Daniel Vettereb48eb02012-04-26 23:28:12 +02006263static const struct cparams {
6264 u16 i;
6265 u16 t;
6266 u16 m;
6267 u16 c;
6268} cparams[] = {
6269 { 1, 1333, 301, 28664 },
6270 { 1, 1066, 294, 24460 },
6271 { 1, 800, 294, 25192 },
6272 { 0, 1333, 276, 27605 },
6273 { 0, 1066, 276, 27605 },
6274 { 0, 800, 231, 23784 },
6275};
6276
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006277static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006278{
6279 u64 total_count, diff, ret;
6280 u32 count1, count2, count3, m = 0, c = 0;
6281 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6282 int i;
6283
Chris Wilson67520412017-03-02 13:28:01 +00006284 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006285
Daniel Vetter20e4d402012-08-08 23:35:39 +02006286 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006287
6288 /* Prevent division-by-zero if we are asking too fast.
6289 * Also, we don't get interesting results if we are polling
6290 * faster than once in 10ms, so just return the saved value
6291 * in such cases.
6292 */
6293 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006294 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006295
6296 count1 = I915_READ(DMIEC);
6297 count2 = I915_READ(DDREC);
6298 count3 = I915_READ(CSIEC);
6299
6300 total_count = count1 + count2 + count3;
6301
6302 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006303 if (total_count < dev_priv->ips.last_count1) {
6304 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305 diff += total_count;
6306 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006307 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308 }
6309
6310 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006311 if (cparams[i].i == dev_priv->ips.c_m &&
6312 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006313 m = cparams[i].m;
6314 c = cparams[i].c;
6315 break;
6316 }
6317 }
6318
6319 diff = div_u64(diff, diff1);
6320 ret = ((m * diff) + c);
6321 ret = div_u64(ret, 10);
6322
Daniel Vetter20e4d402012-08-08 23:35:39 +02006323 dev_priv->ips.last_count1 = total_count;
6324 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006325
Daniel Vetter20e4d402012-08-08 23:35:39 +02006326 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006327
6328 return ret;
6329}
6330
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006331unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6332{
6333 unsigned long val;
6334
Chris Wilsondc979972016-05-10 14:10:04 +01006335 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006336 return 0;
6337
6338 spin_lock_irq(&mchdev_lock);
6339
6340 val = __i915_chipset_val(dev_priv);
6341
6342 spin_unlock_irq(&mchdev_lock);
6343
6344 return val;
6345}
6346
Daniel Vettereb48eb02012-04-26 23:28:12 +02006347unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6348{
6349 unsigned long m, x, b;
6350 u32 tsfs;
6351
6352 tsfs = I915_READ(TSFS);
6353
6354 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6355 x = I915_READ8(TR1);
6356
6357 b = tsfs & TSFS_INTR_MASK;
6358
6359 return ((m * x) / 127) - b;
6360}
6361
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006362static int _pxvid_to_vd(u8 pxvid)
6363{
6364 if (pxvid == 0)
6365 return 0;
6366
6367 if (pxvid >= 8 && pxvid < 31)
6368 pxvid = 31;
6369
6370 return (pxvid + 2) * 125;
6371}
6372
6373static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006374{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006375 const int vd = _pxvid_to_vd(pxvid);
6376 const int vm = vd - 1125;
6377
Chris Wilsondc979972016-05-10 14:10:04 +01006378 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006379 return vm > 0 ? vm : 0;
6380
6381 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006382}
6383
Daniel Vetter02d71952012-08-09 16:44:54 +02006384static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006385{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006386 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006387 u32 count;
6388
Chris Wilson67520412017-03-02 13:28:01 +00006389 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006390
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006391 now = ktime_get_raw_ns();
6392 diffms = now - dev_priv->ips.last_time2;
6393 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006394
6395 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006396 if (!diffms)
6397 return;
6398
6399 count = I915_READ(GFXEC);
6400
Daniel Vetter20e4d402012-08-08 23:35:39 +02006401 if (count < dev_priv->ips.last_count2) {
6402 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006403 diff += count;
6404 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006405 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006406 }
6407
Daniel Vetter20e4d402012-08-08 23:35:39 +02006408 dev_priv->ips.last_count2 = count;
6409 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006410
6411 /* More magic constants... */
6412 diff = diff * 1181;
6413 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006414 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006415}
6416
Daniel Vetter02d71952012-08-09 16:44:54 +02006417void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6418{
Chris Wilsondc979972016-05-10 14:10:04 +01006419 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006420 return;
6421
Daniel Vetter92703882012-08-09 16:46:01 +02006422 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006423
6424 __i915_update_gfx_val(dev_priv);
6425
Daniel Vetter92703882012-08-09 16:46:01 +02006426 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006427}
6428
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006429static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006430{
6431 unsigned long t, corr, state1, corr2, state2;
6432 u32 pxvid, ext_v;
6433
Chris Wilson67520412017-03-02 13:28:01 +00006434 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006435
Ville Syrjälä616847e2015-09-18 20:03:19 +03006436 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006437 pxvid = (pxvid >> 24) & 0x7f;
6438 ext_v = pvid_to_extvid(dev_priv, pxvid);
6439
6440 state1 = ext_v;
6441
6442 t = i915_mch_val(dev_priv);
6443
6444 /* Revel in the empirically derived constants */
6445
6446 /* Correction factor in 1/100000 units */
6447 if (t > 80)
6448 corr = ((t * 2349) + 135940);
6449 else if (t >= 50)
6450 corr = ((t * 964) + 29317);
6451 else /* < 50 */
6452 corr = ((t * 301) + 1004);
6453
6454 corr = corr * ((150142 * state1) / 10000 - 78642);
6455 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006456 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006457
6458 state2 = (corr2 * state1) / 10000;
6459 state2 /= 100; /* convert to mW */
6460
Daniel Vetter02d71952012-08-09 16:44:54 +02006461 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006462
Daniel Vetter20e4d402012-08-08 23:35:39 +02006463 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006464}
6465
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006466unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6467{
6468 unsigned long val;
6469
Chris Wilsondc979972016-05-10 14:10:04 +01006470 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006471 return 0;
6472
6473 spin_lock_irq(&mchdev_lock);
6474
6475 val = __i915_gfx_val(dev_priv);
6476
6477 spin_unlock_irq(&mchdev_lock);
6478
6479 return val;
6480}
6481
Daniel Vettereb48eb02012-04-26 23:28:12 +02006482/**
6483 * i915_read_mch_val - return value for IPS use
6484 *
6485 * Calculate and return a value for the IPS driver to use when deciding whether
6486 * we have thermal and power headroom to increase CPU or GPU power budget.
6487 */
6488unsigned long i915_read_mch_val(void)
6489{
6490 struct drm_i915_private *dev_priv;
6491 unsigned long chipset_val, graphics_val, ret = 0;
6492
Daniel Vetter92703882012-08-09 16:46:01 +02006493 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006494 if (!i915_mch_dev)
6495 goto out_unlock;
6496 dev_priv = i915_mch_dev;
6497
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006498 chipset_val = __i915_chipset_val(dev_priv);
6499 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006500
6501 ret = chipset_val + graphics_val;
6502
6503out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006504 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006505
6506 return ret;
6507}
6508EXPORT_SYMBOL_GPL(i915_read_mch_val);
6509
6510/**
6511 * i915_gpu_raise - raise GPU frequency limit
6512 *
6513 * Raise the limit; IPS indicates we have thermal headroom.
6514 */
6515bool i915_gpu_raise(void)
6516{
6517 struct drm_i915_private *dev_priv;
6518 bool ret = true;
6519
Daniel Vetter92703882012-08-09 16:46:01 +02006520 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521 if (!i915_mch_dev) {
6522 ret = false;
6523 goto out_unlock;
6524 }
6525 dev_priv = i915_mch_dev;
6526
Daniel Vetter20e4d402012-08-08 23:35:39 +02006527 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6528 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006529
6530out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006531 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006532
6533 return ret;
6534}
6535EXPORT_SYMBOL_GPL(i915_gpu_raise);
6536
6537/**
6538 * i915_gpu_lower - lower GPU frequency limit
6539 *
6540 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6541 * frequency maximum.
6542 */
6543bool i915_gpu_lower(void)
6544{
6545 struct drm_i915_private *dev_priv;
6546 bool ret = true;
6547
Daniel Vetter92703882012-08-09 16:46:01 +02006548 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006549 if (!i915_mch_dev) {
6550 ret = false;
6551 goto out_unlock;
6552 }
6553 dev_priv = i915_mch_dev;
6554
Daniel Vetter20e4d402012-08-08 23:35:39 +02006555 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6556 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006557
6558out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006559 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006560
6561 return ret;
6562}
6563EXPORT_SYMBOL_GPL(i915_gpu_lower);
6564
6565/**
6566 * i915_gpu_busy - indicate GPU business to IPS
6567 *
6568 * Tell the IPS driver whether or not the GPU is busy.
6569 */
6570bool i915_gpu_busy(void)
6571{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006572 bool ret = false;
6573
Daniel Vetter92703882012-08-09 16:46:01 +02006574 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006575 if (i915_mch_dev)
6576 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006577 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006578
6579 return ret;
6580}
6581EXPORT_SYMBOL_GPL(i915_gpu_busy);
6582
6583/**
6584 * i915_gpu_turbo_disable - disable graphics turbo
6585 *
6586 * Disable graphics turbo by resetting the max frequency and setting the
6587 * current frequency to the default.
6588 */
6589bool i915_gpu_turbo_disable(void)
6590{
6591 struct drm_i915_private *dev_priv;
6592 bool ret = true;
6593
Daniel Vetter92703882012-08-09 16:46:01 +02006594 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006595 if (!i915_mch_dev) {
6596 ret = false;
6597 goto out_unlock;
6598 }
6599 dev_priv = i915_mch_dev;
6600
Daniel Vetter20e4d402012-08-08 23:35:39 +02006601 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006602
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006603 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006604 ret = false;
6605
6606out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006607 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006608
6609 return ret;
6610}
6611EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6612
6613/**
6614 * Tells the intel_ips driver that the i915 driver is now loaded, if
6615 * IPS got loaded first.
6616 *
6617 * This awkward dance is so that neither module has to depend on the
6618 * other in order for IPS to do the appropriate communication of
6619 * GPU turbo limits to i915.
6620 */
6621static void
6622ips_ping_for_i915_load(void)
6623{
6624 void (*link)(void);
6625
6626 link = symbol_get(ips_link_to_i915_driver);
6627 if (link) {
6628 link();
6629 symbol_put(ips_link_to_i915_driver);
6630 }
6631}
6632
6633void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6634{
Daniel Vetter02d71952012-08-09 16:44:54 +02006635 /* We only register the i915 ips part with intel-ips once everything is
6636 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006637 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006638 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006639 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006640
6641 ips_ping_for_i915_load();
6642}
6643
6644void intel_gpu_ips_teardown(void)
6645{
Daniel Vetter92703882012-08-09 16:46:01 +02006646 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006647 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006648 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006649}
Deepak S76c3552f2014-01-30 23:08:16 +05306650
Chris Wilsondc979972016-05-10 14:10:04 +01006651static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006652{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006653 u32 lcfuse;
6654 u8 pxw[16];
6655 int i;
6656
6657 /* Disable to program */
6658 I915_WRITE(ECR, 0);
6659 POSTING_READ(ECR);
6660
6661 /* Program energy weights for various events */
6662 I915_WRITE(SDEW, 0x15040d00);
6663 I915_WRITE(CSIEW0, 0x007f0000);
6664 I915_WRITE(CSIEW1, 0x1e220004);
6665 I915_WRITE(CSIEW2, 0x04000004);
6666
6667 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006668 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006669 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006670 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006671
6672 /* Program P-state weights to account for frequency power adjustment */
6673 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006674 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006675 unsigned long freq = intel_pxfreq(pxvidfreq);
6676 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6677 PXVFREQ_PX_SHIFT;
6678 unsigned long val;
6679
6680 val = vid * vid;
6681 val *= (freq / 1000);
6682 val *= 255;
6683 val /= (127*127*900);
6684 if (val > 0xff)
6685 DRM_ERROR("bad pxval: %ld\n", val);
6686 pxw[i] = val;
6687 }
6688 /* Render standby states get 0 weight */
6689 pxw[14] = 0;
6690 pxw[15] = 0;
6691
6692 for (i = 0; i < 4; i++) {
6693 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6694 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006695 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006696 }
6697
6698 /* Adjust magic regs to magic values (more experimental results) */
6699 I915_WRITE(OGW0, 0);
6700 I915_WRITE(OGW1, 0);
6701 I915_WRITE(EG0, 0x00007f00);
6702 I915_WRITE(EG1, 0x0000000e);
6703 I915_WRITE(EG2, 0x000e0000);
6704 I915_WRITE(EG3, 0x68000300);
6705 I915_WRITE(EG4, 0x42000000);
6706 I915_WRITE(EG5, 0x00140031);
6707 I915_WRITE(EG6, 0);
6708 I915_WRITE(EG7, 0);
6709
6710 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006711 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006712
6713 /* Enable PMON + select events */
6714 I915_WRITE(ECR, 0x80000019);
6715
6716 lcfuse = I915_READ(LCFUSE02);
6717
Daniel Vetter20e4d402012-08-08 23:35:39 +02006718 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006719}
6720
Chris Wilsondc979972016-05-10 14:10:04 +01006721void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006722{
Imre Deakb268c692015-12-15 20:10:31 +02006723 /*
6724 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6725 * requirement.
6726 */
6727 if (!i915.enable_rc6) {
6728 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6729 intel_runtime_pm_get(dev_priv);
6730 }
Imre Deake6069ca2014-04-18 16:01:02 +03006731
Chris Wilsonb5163db2016-08-10 13:58:24 +01006732 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006733 mutex_lock(&dev_priv->rps.hw_lock);
6734
6735 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006736 if (IS_CHERRYVIEW(dev_priv))
6737 cherryview_init_gt_powersave(dev_priv);
6738 else if (IS_VALLEYVIEW(dev_priv))
6739 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006740 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006741 gen6_init_rps_frequencies(dev_priv);
6742
6743 /* Derive initial user preferences/limits from the hardware limits */
6744 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6745 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6746
6747 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6748 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6749
6750 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6751 dev_priv->rps.min_freq_softlimit =
6752 max_t(int,
6753 dev_priv->rps.efficient_freq,
6754 intel_freq_opcode(dev_priv, 450));
6755
Chris Wilson99ac9612016-07-13 09:10:34 +01006756 /* After setting max-softlimit, find the overclock max freq */
6757 if (IS_GEN6(dev_priv) ||
6758 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6759 u32 params = 0;
6760
6761 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6762 if (params & BIT(31)) { /* OC supported */
6763 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6764 (dev_priv->rps.max_freq & 0xff) * 50,
6765 (params & 0xff) * 50);
6766 dev_priv->rps.max_freq = params & 0xff;
6767 }
6768 }
6769
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006770 /* Finally allow us to boost to max by default */
6771 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6772
Chris Wilson773ea9a2016-07-13 09:10:33 +01006773 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006774 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006775
6776 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006777}
6778
Chris Wilsondc979972016-05-10 14:10:04 +01006779void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006780{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006781 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006782 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006783
6784 if (!i915.enable_rc6)
6785 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006786}
6787
Chris Wilson54b4f682016-07-21 21:16:19 +01006788/**
6789 * intel_suspend_gt_powersave - suspend PM work and helper threads
6790 * @dev_priv: i915 device
6791 *
6792 * We don't want to disable RC6 or other features here, we just want
6793 * to make sure any work we've queued has finished and won't bother
6794 * us while we're suspended.
6795 */
6796void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6797{
6798 if (INTEL_GEN(dev_priv) < 6)
6799 return;
6800
6801 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6802 intel_runtime_pm_put(dev_priv);
6803
6804 /* gen6_rps_idle() will be called later to disable interrupts */
6805}
6806
Chris Wilsonb7137e02016-07-13 09:10:37 +01006807void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6808{
6809 dev_priv->rps.enabled = true; /* force disabling */
6810 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006811
6812 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006813}
6814
Chris Wilsondc979972016-05-10 14:10:04 +01006815void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006816{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006817 if (!READ_ONCE(dev_priv->rps.enabled))
6818 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006819
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006820 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006821
Chris Wilsonb7137e02016-07-13 09:10:37 +01006822 if (INTEL_GEN(dev_priv) >= 9) {
6823 gen9_disable_rc6(dev_priv);
6824 gen9_disable_rps(dev_priv);
6825 } else if (IS_CHERRYVIEW(dev_priv)) {
6826 cherryview_disable_rps(dev_priv);
6827 } else if (IS_VALLEYVIEW(dev_priv)) {
6828 valleyview_disable_rps(dev_priv);
6829 } else if (INTEL_GEN(dev_priv) >= 6) {
6830 gen6_disable_rps(dev_priv);
6831 } else if (IS_IRONLAKE_M(dev_priv)) {
6832 ironlake_disable_drps(dev_priv);
6833 }
6834
6835 dev_priv->rps.enabled = false;
6836 mutex_unlock(&dev_priv->rps.hw_lock);
6837}
6838
6839void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6840{
Chris Wilson54b4f682016-07-21 21:16:19 +01006841 /* We shouldn't be disabling as we submit, so this should be less
6842 * racy than it appears!
6843 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006844 if (READ_ONCE(dev_priv->rps.enabled))
6845 return;
6846
6847 /* Powersaving is controlled by the host when inside a VM */
6848 if (intel_vgpu_active(dev_priv))
6849 return;
6850
6851 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006852
Chris Wilsondc979972016-05-10 14:10:04 +01006853 if (IS_CHERRYVIEW(dev_priv)) {
6854 cherryview_enable_rps(dev_priv);
6855 } else if (IS_VALLEYVIEW(dev_priv)) {
6856 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006857 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006858 gen9_enable_rc6(dev_priv);
6859 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08006860 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006861 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006862 } else if (IS_BROADWELL(dev_priv)) {
6863 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006864 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006865 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006866 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006867 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006868 } else if (IS_IRONLAKE_M(dev_priv)) {
6869 ironlake_enable_drps(dev_priv);
6870 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006871 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006872
6873 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6874 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6875
6876 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6877 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6878
Chris Wilson54b4f682016-07-21 21:16:19 +01006879 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006880 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006881}
Imre Deakc6df39b2014-04-14 20:24:29 +03006882
Chris Wilson54b4f682016-07-21 21:16:19 +01006883static void __intel_autoenable_gt_powersave(struct work_struct *work)
6884{
6885 struct drm_i915_private *dev_priv =
6886 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6887 struct intel_engine_cs *rcs;
6888 struct drm_i915_gem_request *req;
6889
6890 if (READ_ONCE(dev_priv->rps.enabled))
6891 goto out;
6892
Akash Goel3b3f1652016-10-13 22:44:48 +05306893 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00006894 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01006895 goto out;
6896
6897 if (!rcs->init_context)
6898 goto out;
6899
6900 mutex_lock(&dev_priv->drm.struct_mutex);
6901
6902 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6903 if (IS_ERR(req))
6904 goto unlock;
6905
6906 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6907 rcs->init_context(req);
6908
6909 /* Mark the device busy, calling intel_enable_gt_powersave() */
6910 i915_add_request_no_flush(req);
6911
6912unlock:
6913 mutex_unlock(&dev_priv->drm.struct_mutex);
6914out:
6915 intel_runtime_pm_put(dev_priv);
6916}
6917
6918void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6919{
6920 if (READ_ONCE(dev_priv->rps.enabled))
6921 return;
6922
6923 if (IS_IRONLAKE_M(dev_priv)) {
6924 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006925 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006926 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6927 /*
6928 * PCU communication is slow and this doesn't need to be
6929 * done at any specific time, so do this out of our fast path
6930 * to make resume and init faster.
6931 *
6932 * We depend on the HW RC6 power context save/restore
6933 * mechanism when entering D3 through runtime PM suspend. So
6934 * disable RPM until RPS/RC6 is properly setup. We can only
6935 * get here via the driver load/system resume/runtime resume
6936 * paths, so the _noresume version is enough (and in case of
6937 * runtime resume it's necessary).
6938 */
6939 if (queue_delayed_work(dev_priv->wq,
6940 &dev_priv->rps.autoenable_work,
6941 round_jiffies_up_relative(HZ)))
6942 intel_runtime_pm_get_noresume(dev_priv);
6943 }
6944}
6945
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006946static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006947{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006948 /*
6949 * On Ibex Peak and Cougar Point, we need to disable clock
6950 * gating for the panel power sequencer or it will fail to
6951 * start up when no ports are active.
6952 */
6953 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6954}
6955
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006956static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006957{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006958 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006959
Damien Lespiau055e3932014-08-18 13:49:10 +01006960 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006961 I915_WRITE(DSPCNTR(pipe),
6962 I915_READ(DSPCNTR(pipe)) |
6963 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006964
6965 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6966 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006967 }
6968}
6969
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006970static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006971{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006972 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6973 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6974 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6975
6976 /*
6977 * Don't touch WM1S_LP_EN here.
6978 * Doing so could cause underruns.
6979 */
6980}
6981
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006982static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006983{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006984 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006985
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006986 /*
6987 * Required for FBC
6988 * WaFbcDisableDpfcClockGating:ilk
6989 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006990 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6991 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6992 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006993
6994 I915_WRITE(PCH_3DCGDIS0,
6995 MARIUNIT_CLOCK_GATE_DISABLE |
6996 SVSMUNIT_CLOCK_GATE_DISABLE);
6997 I915_WRITE(PCH_3DCGDIS1,
6998 VFMUNIT_CLOCK_GATE_DISABLE);
6999
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007000 /*
7001 * According to the spec the following bits should be set in
7002 * order to enable memory self-refresh
7003 * The bit 22/21 of 0x42004
7004 * The bit 5 of 0x42020
7005 * The bit 15 of 0x45000
7006 */
7007 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7008 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7009 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007010 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007011 I915_WRITE(DISP_ARB_CTL,
7012 (I915_READ(DISP_ARB_CTL) |
7013 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007014
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007015 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007016
7017 /*
7018 * Based on the document from hardware guys the following bits
7019 * should be set unconditionally in order to enable FBC.
7020 * The bit 22 of 0x42000
7021 * The bit 22 of 0x42004
7022 * The bit 7,8,9 of 0x42020.
7023 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007024 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007025 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007026 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7027 I915_READ(ILK_DISPLAY_CHICKEN1) |
7028 ILK_FBCQ_DIS);
7029 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7030 I915_READ(ILK_DISPLAY_CHICKEN2) |
7031 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007032 }
7033
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007034 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7035
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007036 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7037 I915_READ(ILK_DISPLAY_CHICKEN2) |
7038 ILK_ELPIN_409_SELECT);
7039 I915_WRITE(_3D_CHICKEN2,
7040 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7041 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02007042
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007043 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02007044 I915_WRITE(CACHE_MODE_0,
7045 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01007046
Akash Goel4e046322014-04-04 17:14:38 +05307047 /* WaDisable_RenderCache_OperationalFlush:ilk */
7048 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7049
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007050 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007051
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007052 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007053}
7054
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007055static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007056{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007057 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007058 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007059
7060 /*
7061 * On Ibex Peak and Cougar Point, we need to disable clock
7062 * gating for the panel power sequencer or it will fail to
7063 * start up when no ports are active.
7064 */
Jesse Barnescd664072013-10-02 10:34:19 -07007065 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7066 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7067 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007068 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7069 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007070 /* The below fixes the weird display corruption, a few pixels shifted
7071 * downward, on (only) LVDS of some HP laptops with IVY.
7072 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007073 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007074 val = I915_READ(TRANS_CHICKEN2(pipe));
7075 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7076 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007077 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007078 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007079 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7080 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7081 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007082 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7083 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007084 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007085 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007086 I915_WRITE(TRANS_CHICKEN1(pipe),
7087 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7088 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007089}
7090
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007091static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007092{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007093 uint32_t tmp;
7094
7095 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007096 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7097 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7098 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007099}
7100
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007101static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007102{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007103 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007104
Damien Lespiau231e54f2012-10-19 17:55:41 +01007105 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007106
7107 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7108 I915_READ(ILK_DISPLAY_CHICKEN2) |
7109 ILK_ELPIN_409_SELECT);
7110
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007111 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007112 I915_WRITE(_3D_CHICKEN,
7113 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7114
Akash Goel4e046322014-04-04 17:14:38 +05307115 /* WaDisable_RenderCache_OperationalFlush:snb */
7116 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7117
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007118 /*
7119 * BSpec recoomends 8x4 when MSAA is used,
7120 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007121 *
7122 * Note that PS/WM thread counts depend on the WIZ hashing
7123 * disable bit, which we don't touch here, but it's good
7124 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007125 */
7126 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007127 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007128
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007129 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007130
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007131 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007132 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007133
7134 I915_WRITE(GEN6_UCGCTL1,
7135 I915_READ(GEN6_UCGCTL1) |
7136 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7137 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7138
7139 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7140 * gating disable must be set. Failure to set it results in
7141 * flickering pixels due to Z write ordering failures after
7142 * some amount of runtime in the Mesa "fire" demo, and Unigine
7143 * Sanctuary and Tropics, and apparently anything else with
7144 * alpha test or pixel discard.
7145 *
7146 * According to the spec, bit 11 (RCCUNIT) must also be set,
7147 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007148 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007149 * WaDisableRCCUnitClockGating:snb
7150 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007151 */
7152 I915_WRITE(GEN6_UCGCTL2,
7153 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7154 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7155
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007156 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007157 I915_WRITE(_3D_CHICKEN3,
7158 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007159
7160 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007161 * Bspec says:
7162 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7163 * 3DSTATE_SF number of SF output attributes is more than 16."
7164 */
7165 I915_WRITE(_3D_CHICKEN3,
7166 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7167
7168 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007169 * According to the spec the following bits should be
7170 * set in order to enable memory self-refresh and fbc:
7171 * The bit21 and bit22 of 0x42000
7172 * The bit21 and bit22 of 0x42004
7173 * The bit5 and bit7 of 0x42020
7174 * The bit14 of 0x70180
7175 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007176 *
7177 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007178 */
7179 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7180 I915_READ(ILK_DISPLAY_CHICKEN1) |
7181 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7182 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7183 I915_READ(ILK_DISPLAY_CHICKEN2) |
7184 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007185 I915_WRITE(ILK_DSPCLK_GATE_D,
7186 I915_READ(ILK_DSPCLK_GATE_D) |
7187 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7188 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007189
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007190 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007191
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007192 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007193
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007194 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007195}
7196
7197static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7198{
7199 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7200
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007201 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007202 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007203 *
7204 * This actually overrides the dispatch
7205 * mode for all thread types.
7206 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007207 reg &= ~GEN7_FF_SCHED_MASK;
7208 reg |= GEN7_FF_TS_SCHED_HW;
7209 reg |= GEN7_FF_VS_SCHED_HW;
7210 reg |= GEN7_FF_DS_SCHED_HW;
7211
7212 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7213}
7214
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007215static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007216{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007217 /*
7218 * TODO: this bit should only be enabled when really needed, then
7219 * disabled when not needed anymore in order to save power.
7220 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007221 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007222 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7223 I915_READ(SOUTH_DSPCLK_GATE_D) |
7224 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007225
7226 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007227 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7228 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007229 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007230}
7231
Ville Syrjälä712bf362016-10-31 22:37:23 +02007232static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007233{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007234 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007235 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7236
7237 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7238 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7239 }
7240}
7241
Imre Deak450174f2016-05-03 15:54:21 +03007242static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7243 int general_prio_credits,
7244 int high_prio_credits)
7245{
7246 u32 misccpctl;
7247
7248 /* WaTempDisableDOPClkGating:bdw */
7249 misccpctl = I915_READ(GEN7_MISCCPCTL);
7250 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7251
7252 I915_WRITE(GEN8_L3SQCREG1,
7253 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7254 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7255
7256 /*
7257 * Wait at least 100 clocks before re-enabling clock gating.
7258 * See the definition of L3SQCREG1 in BSpec.
7259 */
7260 POSTING_READ(GEN8_L3SQCREG1);
7261 udelay(1);
7262 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7263}
7264
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007265static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007266{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007267 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007268
7269 /* WaDisableSDEUnitClockGating:kbl */
7270 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7271 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7272 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007273
7274 /* WaDisableGamClockGating:kbl */
7275 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7276 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7277 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007278
7279 /* WaFbcNukeOnHostModify:kbl */
7280 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7281 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007282}
7283
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007284static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007285{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007286 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007287
7288 /* WAC6entrylatency:skl */
7289 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7290 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007291
7292 /* WaFbcNukeOnHostModify:skl */
7293 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7294 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007295}
7296
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007297static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007298{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007299 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007300
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007301 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007302
Ben Widawskyab57fff2013-12-12 15:28:04 -08007303 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007304 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007305
Ben Widawskyab57fff2013-12-12 15:28:04 -08007306 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007307 I915_WRITE(CHICKEN_PAR1_1,
7308 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7309
Ben Widawskyab57fff2013-12-12 15:28:04 -08007310 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007311 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007312 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007313 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007314 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007315 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007316
Ben Widawskyab57fff2013-12-12 15:28:04 -08007317 /* WaVSRefCountFullforceMissDisable:bdw */
7318 /* WaDSRefCountFullforceMissDisable:bdw */
7319 I915_WRITE(GEN7_FF_THREAD_MODE,
7320 I915_READ(GEN7_FF_THREAD_MODE) &
7321 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007322
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007323 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7324 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007325
7326 /* WaDisableSDEUnitClockGating:bdw */
7327 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7328 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007329
Imre Deak450174f2016-05-03 15:54:21 +03007330 /* WaProgramL3SqcReg1Default:bdw */
7331 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007332
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007333 /*
7334 * WaGttCachingOffByDefault:bdw
7335 * GTT cache may not work with big pages, so if those
7336 * are ever enabled GTT cache may need to be disabled.
7337 */
7338 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7339
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007340 /* WaKVMNotificationOnConfigChange:bdw */
7341 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7342 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7343
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007344 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007345
7346 /* WaDisableDopClockGating:bdw
7347 *
7348 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7349 * clock gating.
7350 */
7351 I915_WRITE(GEN6_UCGCTL1,
7352 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007353}
7354
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007355static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007356{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007357 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007358
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007359 /* L3 caching of data atomics doesn't work -- disable it. */
7360 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7361 I915_WRITE(HSW_ROW_CHICKEN3,
7362 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7363
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007364 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007365 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7366 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7367 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7368
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007369 /* WaVSRefCountFullforceMissDisable:hsw */
7370 I915_WRITE(GEN7_FF_THREAD_MODE,
7371 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007372
Akash Goel4e046322014-04-04 17:14:38 +05307373 /* WaDisable_RenderCache_OperationalFlush:hsw */
7374 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7375
Chia-I Wufe27c602014-01-28 13:29:33 +08007376 /* enable HiZ Raw Stall Optimization */
7377 I915_WRITE(CACHE_MODE_0_GEN7,
7378 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7379
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007380 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007381 I915_WRITE(CACHE_MODE_1,
7382 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007383
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007384 /*
7385 * BSpec recommends 8x4 when MSAA is used,
7386 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007387 *
7388 * Note that PS/WM thread counts depend on the WIZ hashing
7389 * disable bit, which we don't touch here, but it's good
7390 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007391 */
7392 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007393 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007394
Kenneth Graunke94411592014-12-31 16:23:00 -08007395 /* WaSampleCChickenBitEnable:hsw */
7396 I915_WRITE(HALF_SLICE_CHICKEN3,
7397 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7398
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007399 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007400 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7401
Paulo Zanoni90a88642013-05-03 17:23:45 -03007402 /* WaRsPkgCStateDisplayPMReq:hsw */
7403 I915_WRITE(CHICKEN_PAR1_1,
7404 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007405
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007406 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007407}
7408
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007409static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007410{
Ben Widawsky20848222012-05-04 18:58:59 -07007411 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007412
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007413 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007414
Damien Lespiau231e54f2012-10-19 17:55:41 +01007415 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007416
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007417 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007418 I915_WRITE(_3D_CHICKEN3,
7419 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7420
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007421 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007422 I915_WRITE(IVB_CHICKEN3,
7423 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7424 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7425
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007426 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007427 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007428 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7429 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007430
Akash Goel4e046322014-04-04 17:14:38 +05307431 /* WaDisable_RenderCache_OperationalFlush:ivb */
7432 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7433
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007434 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007435 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7436 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7437
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007438 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007439 I915_WRITE(GEN7_L3CNTLREG1,
7440 GEN7_WA_FOR_GEN7_L3_CONTROL);
7441 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007442 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007443 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007444 I915_WRITE(GEN7_ROW_CHICKEN2,
7445 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007446 else {
7447 /* must write both registers */
7448 I915_WRITE(GEN7_ROW_CHICKEN2,
7449 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007450 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7451 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007452 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007453
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007454 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007455 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7456 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7457
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007458 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007459 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007460 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007461 */
7462 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007463 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007464
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007465 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007466 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7467 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7468 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7469
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007470 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007471
7472 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007473
Chris Wilson22721342014-03-04 09:41:43 +00007474 if (0) { /* causes HiZ corruption on ivb:gt1 */
7475 /* enable HiZ Raw Stall Optimization */
7476 I915_WRITE(CACHE_MODE_0_GEN7,
7477 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7478 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007479
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007480 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007481 I915_WRITE(CACHE_MODE_1,
7482 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007483
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007484 /*
7485 * BSpec recommends 8x4 when MSAA is used,
7486 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007487 *
7488 * Note that PS/WM thread counts depend on the WIZ hashing
7489 * disable bit, which we don't touch here, but it's good
7490 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007491 */
7492 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007493 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007494
Ben Widawsky20848222012-05-04 18:58:59 -07007495 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7496 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7497 snpcr |= GEN6_MBC_SNPCR_MED;
7498 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007499
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007500 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007501 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007502
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007503 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007504}
7505
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007506static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007507{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007508 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007509 I915_WRITE(_3D_CHICKEN3,
7510 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7511
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007512 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007513 I915_WRITE(IVB_CHICKEN3,
7514 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7515 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7516
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007517 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007518 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007519 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007520 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7521 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007522
Akash Goel4e046322014-04-04 17:14:38 +05307523 /* WaDisable_RenderCache_OperationalFlush:vlv */
7524 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7525
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007526 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007527 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7528 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7529
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007530 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007531 I915_WRITE(GEN7_ROW_CHICKEN2,
7532 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7533
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007534 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007535 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7536 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7537 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7538
Ville Syrjälä46680e02014-01-22 21:33:01 +02007539 gen7_setup_fixed_func_scheduler(dev_priv);
7540
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007541 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007542 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007543 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007544 */
7545 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007546 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007547
Akash Goelc98f5062014-03-24 23:00:07 +05307548 /* WaDisableL3Bank2xClockGate:vlv
7549 * Disabling L3 clock gating- MMIO 940c[25] = 1
7550 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7551 I915_WRITE(GEN7_UCGCTL4,
7552 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007553
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007554 /*
7555 * BSpec says this must be set, even though
7556 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7557 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007558 I915_WRITE(CACHE_MODE_1,
7559 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007560
7561 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007562 * BSpec recommends 8x4 when MSAA is used,
7563 * however in practice 16x4 seems fastest.
7564 *
7565 * Note that PS/WM thread counts depend on the WIZ hashing
7566 * disable bit, which we don't touch here, but it's good
7567 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7568 */
7569 I915_WRITE(GEN7_GT_MODE,
7570 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7571
7572 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007573 * WaIncreaseL3CreditsForVLVB0:vlv
7574 * This is the hardware default actually.
7575 */
7576 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7577
7578 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007579 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007580 * Disable clock gating on th GCFG unit to prevent a delay
7581 * in the reporting of vblank events.
7582 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007583 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007584}
7585
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007586static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007587{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007588 /* WaVSRefCountFullforceMissDisable:chv */
7589 /* WaDSRefCountFullforceMissDisable:chv */
7590 I915_WRITE(GEN7_FF_THREAD_MODE,
7591 I915_READ(GEN7_FF_THREAD_MODE) &
7592 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007593
7594 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7595 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7596 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007597
7598 /* WaDisableCSUnitClockGating:chv */
7599 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7600 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007601
7602 /* WaDisableSDEUnitClockGating:chv */
7603 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7604 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007605
7606 /*
Imre Deak450174f2016-05-03 15:54:21 +03007607 * WaProgramL3SqcReg1Default:chv
7608 * See gfxspecs/Related Documents/Performance Guide/
7609 * LSQC Setting Recommendations.
7610 */
7611 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7612
7613 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007614 * GTT cache may not work with big pages, so if those
7615 * are ever enabled GTT cache may need to be disabled.
7616 */
7617 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007618}
7619
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007620static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007621{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007622 uint32_t dspclk_gate;
7623
7624 I915_WRITE(RENCLK_GATE_D1, 0);
7625 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7626 GS_UNIT_CLOCK_GATE_DISABLE |
7627 CL_UNIT_CLOCK_GATE_DISABLE);
7628 I915_WRITE(RAMCLK_GATE_D, 0);
7629 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7630 OVRUNIT_CLOCK_GATE_DISABLE |
7631 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007632 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007633 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7634 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007635
7636 /* WaDisableRenderCachePipelinedFlush */
7637 I915_WRITE(CACHE_MODE_0,
7638 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007639
Akash Goel4e046322014-04-04 17:14:38 +05307640 /* WaDisable_RenderCache_OperationalFlush:g4x */
7641 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7642
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007643 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007644}
7645
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007646static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007647{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007648 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7649 I915_WRITE(RENCLK_GATE_D2, 0);
7650 I915_WRITE(DSPCLK_GATE_D, 0);
7651 I915_WRITE(RAMCLK_GATE_D, 0);
7652 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007653 I915_WRITE(MI_ARB_STATE,
7654 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307655
7656 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7657 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007658}
7659
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007660static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007661{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007662 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7663 I965_RCC_CLOCK_GATE_DISABLE |
7664 I965_RCPB_CLOCK_GATE_DISABLE |
7665 I965_ISC_CLOCK_GATE_DISABLE |
7666 I965_FBC_CLOCK_GATE_DISABLE);
7667 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007668 I915_WRITE(MI_ARB_STATE,
7669 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307670
7671 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7672 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007673}
7674
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007675static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007676{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007677 u32 dstate = I915_READ(D_STATE);
7678
7679 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7680 DSTATE_DOT_CLOCK_GATING;
7681 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007682
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007683 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007684 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007685
7686 /* IIR "flip pending" means done if this bit is set */
7687 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007688
7689 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007690 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007691
7692 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7693 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007694
7695 I915_WRITE(MI_ARB_STATE,
7696 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007697}
7698
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007699static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007700{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007701 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007702
7703 /* interrupts should cause a wake up from C3 */
7704 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7705 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007706
7707 I915_WRITE(MEM_MODE,
7708 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007709}
7710
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007711static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007712{
Ville Syrjälä10383922014-08-15 01:21:54 +03007713 I915_WRITE(MEM_MODE,
7714 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7715 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007716}
7717
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007718void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007719{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007720 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007721}
7722
Ville Syrjälä712bf362016-10-31 22:37:23 +02007723void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007724{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007725 if (HAS_PCH_LPT(dev_priv))
7726 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007727}
7728
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007729static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007730{
7731 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7732}
7733
7734/**
7735 * intel_init_clock_gating_hooks - setup the clock gating hooks
7736 * @dev_priv: device private
7737 *
7738 * Setup the hooks that configure which clocks of a given platform can be
7739 * gated and also apply various GT and display specific workarounds for these
7740 * platforms. Note that some GT specific workarounds are applied separately
7741 * when GPU contexts or batchbuffers start their execution.
7742 */
7743void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7744{
7745 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007746 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007747 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007748 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007749 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007750 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007751 else if (IS_GEMINILAKE(dev_priv))
7752 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007753 else if (IS_BROADWELL(dev_priv))
7754 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7755 else if (IS_CHERRYVIEW(dev_priv))
7756 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7757 else if (IS_HASWELL(dev_priv))
7758 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7759 else if (IS_IVYBRIDGE(dev_priv))
7760 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7761 else if (IS_VALLEYVIEW(dev_priv))
7762 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7763 else if (IS_GEN6(dev_priv))
7764 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7765 else if (IS_GEN5(dev_priv))
7766 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7767 else if (IS_G4X(dev_priv))
7768 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007769 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007770 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007771 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007772 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7773 else if (IS_GEN3(dev_priv))
7774 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7775 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7776 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7777 else if (IS_GEN2(dev_priv))
7778 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7779 else {
7780 MISSING_CASE(INTEL_DEVID(dev_priv));
7781 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7782 }
7783}
7784
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007785/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007786void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007787{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007788 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007789
Daniel Vetterc921aba2012-04-26 23:28:17 +02007790 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007791 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007792 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007793 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007794 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007795
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007796 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007797 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007798 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007799 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007800 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007801 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007802 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007803 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007804
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007805 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007806 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007807 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007808 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007809 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007810 dev_priv->display.compute_intermediate_wm =
7811 ilk_compute_intermediate_wm;
7812 dev_priv->display.initial_watermarks =
7813 ilk_initial_watermarks;
7814 dev_priv->display.optimize_watermarks =
7815 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007816 } else {
7817 DRM_DEBUG_KMS("Failed to read display plane latency. "
7818 "Disable CxSR\n");
7819 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007820 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007821 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007822 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
7823 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
7824 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007825 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007826 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007827 dev_priv->is_ddr3,
7828 dev_priv->fsb_freq,
7829 dev_priv->mem_freq)) {
7830 DRM_INFO("failed to find known CxSR latency "
7831 "(found ddr%s fsb freq %d, mem freq %d), "
7832 "disabling CxSR\n",
7833 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7834 dev_priv->fsb_freq, dev_priv->mem_freq);
7835 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007836 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007837 dev_priv->display.update_wm = NULL;
7838 } else
7839 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007840 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007841 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007842 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007843 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007844 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007845 dev_priv->display.update_wm = i9xx_update_wm;
7846 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007847 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007848 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007849 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007850 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007851 } else {
7852 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007853 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007854 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007855 } else {
7856 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007857 }
7858}
7859
Lyude87660502016-08-17 15:55:53 -04007860static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7861{
7862 uint32_t flags =
7863 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7864
7865 switch (flags) {
7866 case GEN6_PCODE_SUCCESS:
7867 return 0;
7868 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7869 case GEN6_PCODE_ILLEGAL_CMD:
7870 return -ENXIO;
7871 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007872 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007873 return -EOVERFLOW;
7874 case GEN6_PCODE_TIMEOUT:
7875 return -ETIMEDOUT;
7876 default:
7877 MISSING_CASE(flags)
7878 return 0;
7879 }
7880}
7881
7882static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7883{
7884 uint32_t flags =
7885 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7886
7887 switch (flags) {
7888 case GEN6_PCODE_SUCCESS:
7889 return 0;
7890 case GEN6_PCODE_ILLEGAL_CMD:
7891 return -ENXIO;
7892 case GEN7_PCODE_TIMEOUT:
7893 return -ETIMEDOUT;
7894 case GEN7_PCODE_ILLEGAL_DATA:
7895 return -EINVAL;
7896 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7897 return -EOVERFLOW;
7898 default:
7899 MISSING_CASE(flags);
7900 return 0;
7901 }
7902}
7903
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007904int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007905{
Lyude87660502016-08-17 15:55:53 -04007906 int status;
7907
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007908 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007909
Chris Wilson3f5582d2016-06-30 15:32:45 +01007910 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7911 * use te fw I915_READ variants to reduce the amount of work
7912 * required when reading/writing.
7913 */
7914
7915 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007916 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7917 return -EAGAIN;
7918 }
7919
Chris Wilson3f5582d2016-06-30 15:32:45 +01007920 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7921 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7922 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007923
Chris Wilson3f5582d2016-06-30 15:32:45 +01007924 if (intel_wait_for_register_fw(dev_priv,
7925 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7926 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007927 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7928 return -ETIMEDOUT;
7929 }
7930
Chris Wilson3f5582d2016-06-30 15:32:45 +01007931 *val = I915_READ_FW(GEN6_PCODE_DATA);
7932 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007933
Lyude87660502016-08-17 15:55:53 -04007934 if (INTEL_GEN(dev_priv) > 6)
7935 status = gen7_check_mailbox_status(dev_priv);
7936 else
7937 status = gen6_check_mailbox_status(dev_priv);
7938
7939 if (status) {
7940 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7941 status);
7942 return status;
7943 }
7944
Ben Widawsky42c05262012-09-26 10:34:00 -07007945 return 0;
7946}
7947
Chris Wilson3f5582d2016-06-30 15:32:45 +01007948int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007949 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007950{
Lyude87660502016-08-17 15:55:53 -04007951 int status;
7952
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007953 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007954
Chris Wilson3f5582d2016-06-30 15:32:45 +01007955 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7956 * use te fw I915_READ variants to reduce the amount of work
7957 * required when reading/writing.
7958 */
7959
7960 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007961 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7962 return -EAGAIN;
7963 }
7964
Chris Wilson3f5582d2016-06-30 15:32:45 +01007965 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02007966 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01007967 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007968
Chris Wilson3f5582d2016-06-30 15:32:45 +01007969 if (intel_wait_for_register_fw(dev_priv,
7970 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7971 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007972 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7973 return -ETIMEDOUT;
7974 }
7975
Chris Wilson3f5582d2016-06-30 15:32:45 +01007976 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007977
Lyude87660502016-08-17 15:55:53 -04007978 if (INTEL_GEN(dev_priv) > 6)
7979 status = gen7_check_mailbox_status(dev_priv);
7980 else
7981 status = gen6_check_mailbox_status(dev_priv);
7982
7983 if (status) {
7984 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7985 status);
7986 return status;
7987 }
7988
Ben Widawsky42c05262012-09-26 10:34:00 -07007989 return 0;
7990}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007991
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007992static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
7993 u32 request, u32 reply_mask, u32 reply,
7994 u32 *status)
7995{
7996 u32 val = request;
7997
7998 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
7999
8000 return *status || ((val & reply_mask) == reply);
8001}
8002
8003/**
8004 * skl_pcode_request - send PCODE request until acknowledgment
8005 * @dev_priv: device private
8006 * @mbox: PCODE mailbox ID the request is targeted for
8007 * @request: request ID
8008 * @reply_mask: mask used to check for request acknowledgment
8009 * @reply: value used to check for request acknowledgment
8010 * @timeout_base_ms: timeout for polling with preemption enabled
8011 *
8012 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008013 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008014 * The request is acknowledged once the PCODE reply dword equals @reply after
8015 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008016 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008017 * preemption disabled.
8018 *
8019 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8020 * other error as reported by PCODE.
8021 */
8022int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8023 u32 reply_mask, u32 reply, int timeout_base_ms)
8024{
8025 u32 status;
8026 int ret;
8027
8028 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8029
8030#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8031 &status)
8032
8033 /*
8034 * Prime the PCODE by doing a request first. Normally it guarantees
8035 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8036 * _wait_for() doesn't guarantee when its passed condition is evaluated
8037 * first, so send the first request explicitly.
8038 */
8039 if (COND) {
8040 ret = 0;
8041 goto out;
8042 }
8043 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8044 if (!ret)
8045 goto out;
8046
8047 /*
8048 * The above can time out if the number of requests was low (2 in the
8049 * worst case) _and_ PCODE was busy for some reason even after a
8050 * (queued) request and @timeout_base_ms delay. As a workaround retry
8051 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02008052 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008053 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02008054 * requests, and for any quirks of the PCODE firmware that delays
8055 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008056 */
8057 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8058 WARN_ON_ONCE(timeout_base_ms > 3);
8059 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02008060 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008061 preempt_enable();
8062
8063out:
8064 return ret ? ret : status;
8065#undef COND
8066}
8067
Ville Syrjälädd06f882014-11-10 22:55:12 +02008068static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8069{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008070 /*
8071 * N = val - 0xb7
8072 * Slow = Fast = GPLL ref * N
8073 */
8074 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008075}
8076
Fengguang Wub55dd642014-07-12 11:21:39 +02008077static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008078{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008079 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008080}
8081
Fengguang Wub55dd642014-07-12 11:21:39 +02008082static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308083{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008084 /*
8085 * N = val / 2
8086 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8087 */
8088 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308089}
8090
Fengguang Wub55dd642014-07-12 11:21:39 +02008091static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308092{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008093 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008094 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308095}
8096
Ville Syrjälä616bc822015-01-23 21:04:25 +02008097int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8098{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008099 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008100 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8101 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008102 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008103 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008104 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008105 return byt_gpu_freq(dev_priv, val);
8106 else
8107 return val * GT_FREQUENCY_MULTIPLIER;
8108}
8109
Ville Syrjälä616bc822015-01-23 21:04:25 +02008110int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8111{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008112 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008113 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8114 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008115 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008116 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008117 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008118 return byt_freq_opcode(dev_priv, val);
8119 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008120 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308121}
8122
Chris Wilson6ad790c2015-04-07 16:20:31 +01008123struct request_boost {
8124 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008125 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008126};
8127
8128static void __intel_rps_boost_work(struct work_struct *work)
8129{
8130 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008131 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008132
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008133 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008134 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008135
Chris Wilsone8a261e2016-07-20 13:31:49 +01008136 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008137 kfree(boost);
8138}
8139
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008140void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008141{
8142 struct request_boost *boost;
8143
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008144 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008145 return;
8146
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008147 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008148 return;
8149
Chris Wilson6ad790c2015-04-07 16:20:31 +01008150 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8151 if (boost == NULL)
8152 return;
8153
Chris Wilsone8a261e2016-07-20 13:31:49 +01008154 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008155
8156 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008157 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008158}
8159
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008160void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008161{
Daniel Vetterf742a552013-12-06 10:17:53 +01008162 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008163 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008164
Chris Wilson54b4f682016-07-21 21:16:19 +01008165 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8166 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008167 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008168
Paulo Zanoni33688d92014-03-07 20:08:19 -03008169 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008170 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008171}