blob: 735ebd53c9d0d44fab00db70fc7959daba4bbf71 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300387}
388
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200389bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200390{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 bool ret;
392
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200393 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200394 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200395 dev_priv->wm.vlv.cxsr = enable;
396 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200397
398 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200399}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200400
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401/*
402 * Latency for FIFO fetches is dependent on several factors:
403 * - memory configuration (speed, channels)
404 * - chipset
405 * - current MCH state
406 * It can be fairly high in some situations, so here we assume a fairly
407 * pessimal value. It's a tradeoff between extra memory fetches (if we
408 * set this value too high, the FIFO will fetch frequently to stay full)
409 * and power consumption (set it too low to save power and we might see
410 * FIFO underruns and display "flicker").
411 *
412 * A value of 5us seems to be a good balance; safe for very low end
413 * platforms but not overly aggressive on lower latency configs.
414 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100415static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300416
Ville Syrjäläb5004722015-03-05 21:19:47 +0200417#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
418 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
419
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200420static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200421{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200422 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200423 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200424 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200425 enum pipe pipe = crtc->pipe;
426 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200427
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200428 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200429 uint32_t dsparb, dsparb2, dsparb3;
430 case PIPE_A:
431 dsparb = I915_READ(DSPARB);
432 dsparb2 = I915_READ(DSPARB2);
433 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
434 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
435 break;
436 case PIPE_B:
437 dsparb = I915_READ(DSPARB);
438 dsparb2 = I915_READ(DSPARB2);
439 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
440 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
441 break;
442 case PIPE_C:
443 dsparb2 = I915_READ(DSPARB2);
444 dsparb3 = I915_READ(DSPARB3);
445 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
446 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
447 break;
448 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200449 MISSING_CASE(pipe);
450 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200451 }
452
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200453 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
454 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
455 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
456 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200457
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200458 DRM_DEBUG_KMS("Pipe %c FIFO size: %d/%d/%d/%d\n",
459 pipe_name(pipe),
460 fifo_state->plane[PLANE_PRIMARY],
461 fifo_state->plane[PLANE_SPRITE0],
462 fifo_state->plane[PLANE_SPRITE1],
463 fifo_state->plane[PLANE_CURSOR]);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200464}
465
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200466static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300467{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300468 uint32_t dsparb = I915_READ(DSPARB);
469 int size;
470
471 size = dsparb & 0x7f;
472 if (plane)
473 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
474
475 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
476 plane ? "B" : "A", size);
477
478 return size;
479}
480
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200481static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300482{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300483 uint32_t dsparb = I915_READ(DSPARB);
484 int size;
485
486 size = dsparb & 0x1ff;
487 if (plane)
488 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
489 size >>= 1; /* Convert to cachelines */
490
491 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
492 plane ? "B" : "A", size);
493
494 return size;
495}
496
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200497static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300499 uint32_t dsparb = I915_READ(DSPARB);
500 int size;
501
502 size = dsparb & 0x7f;
503 size >>= 2; /* Convert to cachelines */
504
505 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
506 plane ? "B" : "A",
507 size);
508
509 return size;
510}
511
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512/* Pineview has different values for various configs */
513static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300514 .fifo_size = PINEVIEW_DISPLAY_FIFO,
515 .max_wm = PINEVIEW_MAX_WM,
516 .default_wm = PINEVIEW_DFT_WM,
517 .guard_size = PINEVIEW_GUARD_WM,
518 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300519};
520static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300521 .fifo_size = PINEVIEW_DISPLAY_FIFO,
522 .max_wm = PINEVIEW_MAX_WM,
523 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
524 .guard_size = PINEVIEW_GUARD_WM,
525 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526};
527static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300528 .fifo_size = PINEVIEW_CURSOR_FIFO,
529 .max_wm = PINEVIEW_CURSOR_MAX_WM,
530 .default_wm = PINEVIEW_CURSOR_DFT_WM,
531 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
532 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533};
534static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300535 .fifo_size = PINEVIEW_CURSOR_FIFO,
536 .max_wm = PINEVIEW_CURSOR_MAX_WM,
537 .default_wm = PINEVIEW_CURSOR_DFT_WM,
538 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
539 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540};
541static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300542 .fifo_size = G4X_FIFO_SIZE,
543 .max_wm = G4X_MAX_WM,
544 .default_wm = G4X_MAX_WM,
545 .guard_size = 2,
546 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547};
548static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300549 .fifo_size = I965_CURSOR_FIFO,
550 .max_wm = I965_CURSOR_MAX_WM,
551 .default_wm = I965_CURSOR_DFT_WM,
552 .guard_size = 2,
553 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300555static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300556 .fifo_size = I965_CURSOR_FIFO,
557 .max_wm = I965_CURSOR_MAX_WM,
558 .default_wm = I965_CURSOR_DFT_WM,
559 .guard_size = 2,
560 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561};
562static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = I945_FIFO_SIZE,
564 .max_wm = I915_MAX_WM,
565 .default_wm = 1,
566 .guard_size = 2,
567 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
569static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = I915_FIFO_SIZE,
571 .max_wm = I915_MAX_WM,
572 .default_wm = 1,
573 .guard_size = 2,
574 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300576static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = I855GM_FIFO_SIZE,
578 .max_wm = I915_MAX_WM,
579 .default_wm = 1,
580 .guard_size = 2,
581 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300583static const struct intel_watermark_params i830_bc_wm_info = {
584 .fifo_size = I855GM_FIFO_SIZE,
585 .max_wm = I915_MAX_WM/2,
586 .default_wm = 1,
587 .guard_size = 2,
588 .cacheline_size = I830_FIFO_LINE_SIZE,
589};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200590static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = I830_FIFO_SIZE,
592 .max_wm = I915_MAX_WM,
593 .default_wm = 1,
594 .guard_size = 2,
595 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
597
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598/**
599 * intel_calculate_wm - calculate watermark level
600 * @clock_in_khz: pixel clock
601 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200602 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603 * @latency_ns: memory latency for the platform
604 *
605 * Calculate the watermark level (the level at which the display plane will
606 * start fetching from memory again). Each chip has a different display
607 * FIFO size and allocation, so the caller needs to figure that out and pass
608 * in the correct intel_watermark_params structure.
609 *
610 * As the pixel clock runs, the FIFO will be drained at a rate that depends
611 * on the pixel size. When it reaches the watermark level, it'll start
612 * fetching FIFO line sized based chunks from memory until the FIFO fills
613 * past the watermark point. If the FIFO drains completely, a FIFO underrun
614 * will occur, and a display engine hang could result.
615 */
616static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
617 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200618 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300619 unsigned long latency_ns)
620{
621 long entries_required, wm_size;
622
623 /*
624 * Note: we need to make sure we don't overflow for various clock &
625 * latency values.
626 * clocks go from a few thousand to several hundred thousand.
627 * latency is usually a few thousand
628 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200629 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630 1000;
631 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
632
633 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
634
635 wm_size = fifo_size - (entries_required + wm->guard_size);
636
637 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
638
639 /* Don't promote wm_size to unsigned... */
640 if (wm_size > (long)wm->max_wm)
641 wm_size = wm->max_wm;
642 if (wm_size <= 0)
643 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300644
645 /*
646 * Bspec seems to indicate that the value shouldn't be lower than
647 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
648 * Lets go for 8 which is the burst size since certain platforms
649 * already use a hardcoded 8 (which is what the spec says should be
650 * done).
651 */
652 if (wm_size <= 8)
653 wm_size = 8;
654
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655 return wm_size;
656}
657
Ville Syrjälä24304d812017-03-14 17:10:49 +0200658static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
659 const struct intel_plane_state *plane_state)
660{
661 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
662
663 /* FIXME check the 'enable' instead */
664 if (!crtc_state->base.active)
665 return false;
666
667 /*
668 * Treat cursor with fb as always visible since cursor updates
669 * can happen faster than the vrefresh rate, and the current
670 * watermark code doesn't handle that correctly. Cursor updates
671 * which set/clear the fb or change the cursor size are going
672 * to get throttled by intel_legacy_cursor_update() to work
673 * around this problem with the watermark code.
674 */
675 if (plane->id == PLANE_CURSOR)
676 return plane_state->base.fb != NULL;
677 else
678 return plane_state->base.visible;
679}
680
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200681static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200683 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200685 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200686 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300687 if (enabled)
688 return NULL;
689 enabled = crtc;
690 }
691 }
692
693 return enabled;
694}
695
Ville Syrjälä432081b2016-10-31 22:37:03 +0200696static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200698 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200699 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 const struct cxsr_latency *latency;
701 u32 reg;
702 unsigned long wm;
703
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100704 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
705 dev_priv->is_ddr3,
706 dev_priv->fsb_freq,
707 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300708 if (!latency) {
709 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300710 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300711 return;
712 }
713
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200714 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300715 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200716 const struct drm_display_mode *adjusted_mode =
717 &crtc->config->base.adjusted_mode;
718 const struct drm_framebuffer *fb =
719 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200720 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300721 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722
723 /* Display SR */
724 wm = intel_calculate_wm(clock, &pineview_display_wm,
725 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200726 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300727 reg = I915_READ(DSPFW1);
728 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200729 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 I915_WRITE(DSPFW1, reg);
731 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
732
733 /* cursor SR */
734 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
735 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200736 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300737 reg = I915_READ(DSPFW3);
738 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200739 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300740 I915_WRITE(DSPFW3, reg);
741
742 /* Display HPLL off SR */
743 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
744 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200745 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300746 reg = I915_READ(DSPFW3);
747 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200748 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300749 I915_WRITE(DSPFW3, reg);
750
751 /* cursor HPLL off SR */
752 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
753 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200754 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755 reg = I915_READ(DSPFW3);
756 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200757 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300758 I915_WRITE(DSPFW3, reg);
759 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
760
Imre Deak5209b1f2014-07-01 12:36:17 +0300761 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300763 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300764 }
765}
766
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200767static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300768 int plane,
769 const struct intel_watermark_params *display,
770 int display_latency_ns,
771 const struct intel_watermark_params *cursor,
772 int cursor_latency_ns,
773 int *plane_wm,
774 int *cursor_wm)
775{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200776 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300777 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200778 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200779 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300780 int line_time_us, line_count;
781 int entries, tlb_miss;
782
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200783 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200784 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300785 *cursor_wm = cursor->guard_size;
786 *plane_wm = display->guard_size;
787 return false;
788 }
789
Ville Syrjäläefc26112016-10-31 22:37:04 +0200790 adjusted_mode = &crtc->config->base.adjusted_mode;
791 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100792 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800793 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200794 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200795 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300796
797 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200798 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300799 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
800 if (tlb_miss > 0)
801 entries += tlb_miss;
802 entries = DIV_ROUND_UP(entries, display->cacheline_size);
803 *plane_wm = entries + display->guard_size;
804 if (*plane_wm > (int)display->max_wm)
805 *plane_wm = display->max_wm;
806
807 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200808 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200810 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300811 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
812 if (tlb_miss > 0)
813 entries += tlb_miss;
814 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
815 *cursor_wm = entries + cursor->guard_size;
816 if (*cursor_wm > (int)cursor->max_wm)
817 *cursor_wm = (int)cursor->max_wm;
818
819 return true;
820}
821
822/*
823 * Check the wm result.
824 *
825 * If any calculated watermark values is larger than the maximum value that
826 * can be programmed into the associated watermark register, that watermark
827 * must be disabled.
828 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200829static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830 int display_wm, int cursor_wm,
831 const struct intel_watermark_params *display,
832 const struct intel_watermark_params *cursor)
833{
834 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
835 display_wm, cursor_wm);
836
837 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100838 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 display_wm, display->max_wm);
840 return false;
841 }
842
843 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100844 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 cursor_wm, cursor->max_wm);
846 return false;
847 }
848
849 if (!(display_wm || cursor_wm)) {
850 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
851 return false;
852 }
853
854 return true;
855}
856
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200857static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300858 int plane,
859 int latency_ns,
860 const struct intel_watermark_params *display,
861 const struct intel_watermark_params *cursor,
862 int *display_wm, int *cursor_wm)
863{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200864 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300865 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200866 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200867 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868 unsigned long line_time_us;
869 int line_count, line_size;
870 int small, large;
871 int entries;
872
873 if (!latency_ns) {
874 *display_wm = *cursor_wm = 0;
875 return false;
876 }
877
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200878 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200879 adjusted_mode = &crtc->config->base.adjusted_mode;
880 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100881 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800882 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200883 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200884 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885
Ville Syrjälä922044c2014-02-14 14:18:57 +0200886 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300887 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200888 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300889
890 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200891 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 large = line_count * line_size;
893
894 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
895 *display_wm = entries + display->guard_size;
896
897 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200898 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300899 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
900 *cursor_wm = entries + cursor->guard_size;
901
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200902 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 *display_wm, *cursor_wm,
904 display, cursor);
905}
906
Ville Syrjälä15665972015-03-10 16:16:28 +0200907#define FW_WM_VLV(value, plane) \
908 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
909
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200910static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200911 const struct vlv_wm_values *wm)
912{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200913 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200914
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200915 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200916 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
917
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200918 I915_WRITE(VLV_DDL(pipe),
919 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
920 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
921 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
922 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
923 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200924
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200925 /*
926 * Zero the (unused) WM1 watermarks, and also clear all the
927 * high order bits so that there are no out of bounds values
928 * present in the registers during the reprogramming.
929 */
930 I915_WRITE(DSPHOWM, 0);
931 I915_WRITE(DSPHOWM1, 0);
932 I915_WRITE(DSPFW4, 0);
933 I915_WRITE(DSPFW5, 0);
934 I915_WRITE(DSPFW6, 0);
935
Ville Syrjäläae801522015-03-05 21:19:49 +0200936 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200937 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200938 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
939 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
940 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200941 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200942 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
943 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
944 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200945 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200946 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200947
948 if (IS_CHERRYVIEW(dev_priv)) {
949 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200950 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
951 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200952 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200953 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
954 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200955 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200956 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
957 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200958 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200959 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200960 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
961 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
962 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
963 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
964 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
965 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
966 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
967 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
968 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200969 } else {
970 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200971 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
972 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200973 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200974 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200975 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
976 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
977 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
978 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
979 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
980 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200981 }
982
983 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200984}
985
Ville Syrjälä15665972015-03-10 16:16:28 +0200986#undef FW_WM_VLV
987
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300988/* latency must be in 0.1us units. */
989static unsigned int vlv_wm_method2(unsigned int pixel_rate,
990 unsigned int pipe_htotal,
991 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200992 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300993 unsigned int latency)
994{
995 unsigned int ret;
996
997 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200998 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300999 ret = DIV_ROUND_UP(ret, 64);
1000
1001 return ret;
1002}
1003
Ville Syrjäläbb726512016-10-31 22:37:24 +02001004static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001005{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001006 /* all latencies in usec */
1007 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1008
Ville Syrjälä58590c12015-09-08 21:05:12 +03001009 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1010
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001011 if (IS_CHERRYVIEW(dev_priv)) {
1012 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1013 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001014
1015 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001016 }
1017}
1018
Ville Syrjäläe339d672016-11-28 19:37:17 +02001019static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1020 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001021 int level)
1022{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001023 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001024 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001025 const struct drm_display_mode *adjusted_mode =
1026 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001027 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001028
1029 if (dev_priv->wm.pri_latency[level] == 0)
1030 return USHRT_MAX;
1031
Ville Syrjäläe339d672016-11-28 19:37:17 +02001032 if (!plane_state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001033 return 0;
1034
Daniel Vetteref426c12017-01-04 11:41:10 +01001035 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001036 clock = adjusted_mode->crtc_clock;
1037 htotal = adjusted_mode->crtc_htotal;
1038 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001039 if (WARN_ON(htotal == 0))
1040 htotal = 1;
1041
1042 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1043 /*
1044 * FIXME the formula gives values that are
1045 * too big for the cursor FIFO, and hence we
1046 * would never be able to use cursors. For
1047 * now just hardcode the watermark.
1048 */
1049 wm = 63;
1050 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001051 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001052 dev_priv->wm.pri_latency[level] * 10);
1053 }
1054
1055 return min_t(int, wm, USHRT_MAX);
1056}
1057
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001058static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1059{
1060 return (active_planes & (BIT(PLANE_SPRITE0) |
1061 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1062}
1063
Ville Syrjälä5012e602017-03-02 19:14:56 +02001064static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001065{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001066 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001067 const struct vlv_pipe_wm *raw =
1068 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001069 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001070 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1071 int num_active_planes = hweight32(active_planes);
1072 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001073 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001074 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001075 unsigned int total_rate;
1076 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001077
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001078 /*
1079 * When enabling sprite0 after sprite1 has already been enabled
1080 * we tend to get an underrun unless sprite0 already has some
1081 * FIFO space allcoated. Hence we always allocate at least one
1082 * cacheline for sprite0 whenever sprite1 is enabled.
1083 *
1084 * All other plane enable sequences appear immune to this problem.
1085 */
1086 if (vlv_need_sprite0_fifo_workaround(active_planes))
1087 sprite0_fifo_extra = 1;
1088
Ville Syrjälä5012e602017-03-02 19:14:56 +02001089 total_rate = raw->plane[PLANE_PRIMARY] +
1090 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001091 raw->plane[PLANE_SPRITE1] +
1092 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001093
Ville Syrjälä5012e602017-03-02 19:14:56 +02001094 if (total_rate > fifo_size)
1095 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001096
Ville Syrjälä5012e602017-03-02 19:14:56 +02001097 if (total_rate == 0)
1098 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001099
Ville Syrjälä5012e602017-03-02 19:14:56 +02001100 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001101 unsigned int rate;
1102
Ville Syrjälä5012e602017-03-02 19:14:56 +02001103 if ((active_planes & BIT(plane_id)) == 0) {
1104 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001105 continue;
1106 }
1107
Ville Syrjälä5012e602017-03-02 19:14:56 +02001108 rate = raw->plane[plane_id];
1109 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1110 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001111 }
1112
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001113 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1114 fifo_left -= sprite0_fifo_extra;
1115
Ville Syrjälä5012e602017-03-02 19:14:56 +02001116 fifo_state->plane[PLANE_CURSOR] = 63;
1117
1118 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001119
1120 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001121 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001122 int plane_extra;
1123
1124 if (fifo_left == 0)
1125 break;
1126
Ville Syrjälä5012e602017-03-02 19:14:56 +02001127 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001128 continue;
1129
1130 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001131 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001132 fifo_left -= plane_extra;
1133 }
1134
Ville Syrjälä5012e602017-03-02 19:14:56 +02001135 WARN_ON(active_planes != 0 && fifo_left != 0);
1136
1137 /* give it all to the first plane if none are active */
1138 if (active_planes == 0) {
1139 WARN_ON(fifo_left != fifo_size);
1140 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1141 }
1142
1143 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001144}
1145
Ville Syrjäläff32c542017-03-02 19:14:57 +02001146static int vlv_num_wm_levels(struct drm_i915_private *dev_priv)
1147{
1148 return dev_priv->wm.max_level + 1;
1149}
1150
1151/* mark all levels starting from 'level' as invalid */
1152static void vlv_invalidate_wms(struct intel_crtc *crtc,
1153 struct vlv_wm_state *wm_state, int level)
1154{
1155 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1156
1157 for (; level < vlv_num_wm_levels(dev_priv); level++) {
1158 enum plane_id plane_id;
1159
1160 for_each_plane_id_on_crtc(crtc, plane_id)
1161 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1162
1163 wm_state->sr[level].cursor = USHRT_MAX;
1164 wm_state->sr[level].plane = USHRT_MAX;
1165 }
1166}
1167
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001168static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1169{
1170 if (wm > fifo_size)
1171 return USHRT_MAX;
1172 else
1173 return fifo_size - wm;
1174}
1175
Ville Syrjäläff32c542017-03-02 19:14:57 +02001176/*
1177 * Starting from 'level' set all higher
1178 * levels to 'value' in the "raw" watermarks.
1179 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001180static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001181 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001182{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001183 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1184 int num_levels = vlv_num_wm_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001185 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001186
Ville Syrjäläff32c542017-03-02 19:14:57 +02001187 for (; level < num_levels; level++) {
1188 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001189
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001190 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001191 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001192 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001193
1194 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001195}
1196
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001197static bool vlv_plane_wm_compute(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001198 const struct intel_plane_state *plane_state)
1199{
1200 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1201 enum plane_id plane_id = plane->id;
1202 int num_levels = vlv_num_wm_levels(to_i915(plane->base.dev));
1203 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001204 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001205
1206 if (!plane_state->base.visible) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001207 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1208 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001209 }
1210
1211 for (level = 0; level < num_levels; level++) {
1212 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1213 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1214 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1215
Ville Syrjäläff32c542017-03-02 19:14:57 +02001216 if (wm > max_wm)
1217 break;
1218
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001219 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001220 raw->plane[plane_id] = wm;
1221 }
1222
1223 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001224 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001225
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001226out:
1227 if (dirty)
1228 DRM_DEBUG_KMS("%s wms: [0]=%d,[1]=%d,[2]=%d\n",
1229 plane->base.name,
1230 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1231 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1232 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1233
1234 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001235}
1236
1237static bool vlv_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1238 enum plane_id plane_id, int level)
1239{
1240 const struct vlv_pipe_wm *raw =
1241 &crtc_state->wm.vlv.raw[level];
1242 const struct vlv_fifo_state *fifo_state =
1243 &crtc_state->wm.vlv.fifo_state;
1244
1245 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1246}
1247
1248static bool vlv_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
1249{
1250 return vlv_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1251 vlv_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1252 vlv_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1253 vlv_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1254}
1255
1256static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001257{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001258 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001259 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001260 struct intel_atomic_state *state =
1261 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001262 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001263 const struct vlv_fifo_state *fifo_state =
1264 &crtc_state->wm.vlv.fifo_state;
1265 int num_active_planes = hweight32(crtc_state->active_planes &
1266 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001267 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001268 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001269 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001270 enum plane_id plane_id;
1271 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001272 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001273
Ville Syrjäläff32c542017-03-02 19:14:57 +02001274 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1275 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001276 to_intel_plane_state(plane->base.state);
1277
Ville Syrjäläff32c542017-03-02 19:14:57 +02001278 if (plane_state->base.crtc != &crtc->base &&
1279 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001280 continue;
1281
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001282 if (vlv_plane_wm_compute(crtc_state, plane_state))
1283 dirty |= BIT(plane->id);
1284 }
1285
1286 /*
1287 * DSPARB registers may have been reset due to the
1288 * power well being turned off. Make sure we restore
1289 * them to a consistent state even if no primary/sprite
1290 * planes are initially active.
1291 */
1292 if (needs_modeset)
1293 crtc_state->fifo_changed = true;
1294
1295 if (!dirty)
1296 return 0;
1297
1298 /* cursor changes don't warrant a FIFO recompute */
1299 if (dirty & ~BIT(PLANE_CURSOR)) {
1300 const struct intel_crtc_state *old_crtc_state =
1301 to_intel_crtc_state(crtc->base.state);
1302 const struct vlv_fifo_state *old_fifo_state =
1303 &old_crtc_state->wm.vlv.fifo_state;
1304
1305 ret = vlv_compute_fifo(crtc_state);
1306 if (ret)
1307 return ret;
1308
1309 if (needs_modeset ||
1310 memcmp(old_fifo_state, fifo_state,
1311 sizeof(*fifo_state)) != 0)
1312 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001313 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001314
Ville Syrjäläff32c542017-03-02 19:14:57 +02001315 /* initially allow all levels */
1316 wm_state->num_levels = vlv_num_wm_levels(dev_priv);
1317 /*
1318 * Note that enabling cxsr with no primary/sprite planes
1319 * enabled can wedge the pipe. Hence we only allow cxsr
1320 * with exactly one enabled primary/sprite plane.
1321 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001322 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001323
Ville Syrjälä5012e602017-03-02 19:14:56 +02001324 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001325 const struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1326 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001327
Ville Syrjäläff32c542017-03-02 19:14:57 +02001328 if (!vlv_crtc_wm_is_valid(crtc_state, level))
1329 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001330
Ville Syrjäläff32c542017-03-02 19:14:57 +02001331 for_each_plane_id_on_crtc(crtc, plane_id) {
1332 wm_state->wm[level].plane[plane_id] =
1333 vlv_invert_wm_value(raw->plane[plane_id],
1334 fifo_state->plane[plane_id]);
1335 }
1336
1337 wm_state->sr[level].plane =
1338 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001339 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001340 raw->plane[PLANE_SPRITE1]),
1341 sr_fifo_size);
1342
1343 wm_state->sr[level].cursor =
1344 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1345 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346 }
1347
Ville Syrjäläff32c542017-03-02 19:14:57 +02001348 if (level == 0)
1349 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001350
Ville Syrjäläff32c542017-03-02 19:14:57 +02001351 /* limit to only levels we can actually handle */
1352 wm_state->num_levels = level;
1353
1354 /* invalidate the higher levels */
1355 vlv_invalidate_wms(crtc, wm_state, level);
1356
1357 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358}
1359
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001360#define VLV_FIFO(plane, value) \
1361 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1362
Ville Syrjäläff32c542017-03-02 19:14:57 +02001363static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1364 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001365{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001366 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001367 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001368 const struct vlv_fifo_state *fifo_state =
1369 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001370 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001371
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001372 if (!crtc_state->fifo_changed)
1373 return;
1374
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001375 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1376 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1377 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001378
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001379 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1380 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001381
Ville Syrjäläc137d662017-03-02 19:15:06 +02001382 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1383
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001384 /*
1385 * uncore.lock serves a double purpose here. It allows us to
1386 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1387 * it protects the DSPARB registers from getting clobbered by
1388 * parallel updates from multiple pipes.
1389 *
1390 * intel_pipe_update_start() has already disabled interrupts
1391 * for us, so a plain spin_lock() is sufficient here.
1392 */
1393 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001394
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001395 switch (crtc->pipe) {
1396 uint32_t dsparb, dsparb2, dsparb3;
1397 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001398 dsparb = I915_READ_FW(DSPARB);
1399 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001400
1401 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1402 VLV_FIFO(SPRITEB, 0xff));
1403 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1404 VLV_FIFO(SPRITEB, sprite1_start));
1405
1406 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1407 VLV_FIFO(SPRITEB_HI, 0x1));
1408 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1409 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1410
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001411 I915_WRITE_FW(DSPARB, dsparb);
1412 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001413 break;
1414 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001415 dsparb = I915_READ_FW(DSPARB);
1416 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001417
1418 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1419 VLV_FIFO(SPRITED, 0xff));
1420 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1421 VLV_FIFO(SPRITED, sprite1_start));
1422
1423 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1424 VLV_FIFO(SPRITED_HI, 0xff));
1425 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1426 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1427
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001428 I915_WRITE_FW(DSPARB, dsparb);
1429 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001430 break;
1431 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001432 dsparb3 = I915_READ_FW(DSPARB3);
1433 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001434
1435 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1436 VLV_FIFO(SPRITEF, 0xff));
1437 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1438 VLV_FIFO(SPRITEF, sprite1_start));
1439
1440 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1441 VLV_FIFO(SPRITEF_HI, 0xff));
1442 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1443 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1444
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001445 I915_WRITE_FW(DSPARB3, dsparb3);
1446 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001447 break;
1448 default:
1449 break;
1450 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001451
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001452 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001453
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001454 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001455}
1456
1457#undef VLV_FIFO
1458
Ville Syrjälä4841da52017-03-02 19:14:59 +02001459static int vlv_compute_intermediate_wm(struct drm_device *dev,
1460 struct intel_crtc *crtc,
1461 struct intel_crtc_state *crtc_state)
1462{
1463 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
1464 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
1465 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
1466 int level;
1467
1468 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001469 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1470 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001471
1472 for (level = 0; level < intermediate->num_levels; level++) {
1473 enum plane_id plane_id;
1474
1475 for_each_plane_id_on_crtc(crtc, plane_id) {
1476 intermediate->wm[level].plane[plane_id] =
1477 min(optimal->wm[level].plane[plane_id],
1478 active->wm[level].plane[plane_id]);
1479 }
1480
1481 intermediate->sr[level].plane = min(optimal->sr[level].plane,
1482 active->sr[level].plane);
1483 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
1484 active->sr[level].cursor);
1485 }
1486
1487 vlv_invalidate_wms(crtc, intermediate, level);
1488
1489 /*
1490 * If our intermediate WM are identical to the final WM, then we can
1491 * omit the post-vblank programming; only update if it's different.
1492 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001493 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1494 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001495
1496 return 0;
1497}
1498
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001499static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001500 struct vlv_wm_values *wm)
1501{
1502 struct intel_crtc *crtc;
1503 int num_active_crtcs = 0;
1504
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001505 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001506 wm->cxsr = true;
1507
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001508 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001509 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001510
1511 if (!crtc->active)
1512 continue;
1513
1514 if (!wm_state->cxsr)
1515 wm->cxsr = false;
1516
1517 num_active_crtcs++;
1518 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1519 }
1520
1521 if (num_active_crtcs != 1)
1522 wm->cxsr = false;
1523
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001524 if (num_active_crtcs > 1)
1525 wm->level = VLV_WM_LEVEL_PM2;
1526
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001527 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001528 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001529 enum pipe pipe = crtc->pipe;
1530
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001531 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001532 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001533 wm->sr = wm_state->sr[wm->level];
1534
Ville Syrjälä1b313892016-11-28 19:37:08 +02001535 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1536 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1537 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1538 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001539 }
1540}
1541
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001542static bool is_disabling(int old, int new, int threshold)
1543{
1544 return old >= threshold && new < threshold;
1545}
1546
1547static bool is_enabling(int old, int new, int threshold)
1548{
1549 return old < threshold && new >= threshold;
1550}
1551
Ville Syrjäläff32c542017-03-02 19:14:57 +02001552static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001553{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001554 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1555 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001556
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001557 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001558
Ville Syrjäläff32c542017-03-02 19:14:57 +02001559 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001560 return;
1561
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001562 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001563 chv_set_memory_dvfs(dev_priv, false);
1564
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001565 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001566 chv_set_memory_pm5(dev_priv, false);
1567
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001568 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001569 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001571 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001572
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001573 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001574 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001576 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001577 chv_set_memory_pm5(dev_priv, true);
1578
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001579 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001580 chv_set_memory_dvfs(dev_priv, true);
1581
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001582 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001583}
1584
Ville Syrjäläff32c542017-03-02 19:14:57 +02001585static void vlv_initial_watermarks(struct intel_atomic_state *state,
1586 struct intel_crtc_state *crtc_state)
1587{
1588 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1589 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1590
1591 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02001592 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
1593 vlv_program_watermarks(dev_priv);
1594 mutex_unlock(&dev_priv->wm.wm_mutex);
1595}
1596
1597static void vlv_optimize_watermarks(struct intel_atomic_state *state,
1598 struct intel_crtc_state *crtc_state)
1599{
1600 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1602
1603 if (!crtc_state->wm.need_postvbl_update)
1604 return;
1605
1606 mutex_lock(&dev_priv->wm.wm_mutex);
1607 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001608 vlv_program_watermarks(dev_priv);
1609 mutex_unlock(&dev_priv->wm.wm_mutex);
1610}
1611
Ville Syrjäläae801522015-03-05 21:19:49 +02001612#define single_plane_enabled(mask) is_power_of_2(mask)
1613
Ville Syrjälä432081b2016-10-31 22:37:03 +02001614static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001615{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001616 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001617 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1619 int plane_sr, cursor_sr;
1620 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001621 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001623 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001624 &g4x_wm_info, pessimal_latency_ns,
1625 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001627 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001629 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001630 &g4x_wm_info, pessimal_latency_ns,
1631 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001633 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001634
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001635 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001636 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001637 sr_latency_ns,
1638 &g4x_wm_info,
1639 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001640 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001641 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001642 } else {
Imre Deak98584252014-06-13 14:54:20 +03001643 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001644 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001645 plane_sr = cursor_sr = 0;
1646 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001647
Ville Syrjäläa5043452014-06-28 02:04:18 +03001648 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1649 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001650 planea_wm, cursora_wm,
1651 planeb_wm, cursorb_wm,
1652 plane_sr, cursor_sr);
1653
1654 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001655 FW_WM(plane_sr, SR) |
1656 FW_WM(cursorb_wm, CURSORB) |
1657 FW_WM(planeb_wm, PLANEB) |
1658 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001660 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001661 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001662 /* HPLL off in SR has some issues on G4x... disable it */
1663 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001664 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001665 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001666
1667 if (cxsr_enabled)
1668 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001669}
1670
Ville Syrjälä432081b2016-10-31 22:37:03 +02001671static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001672{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001673 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001674 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001675 int srwm = 1;
1676 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001677 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678
1679 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001680 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 if (crtc) {
1682 /* self-refresh has much higher latency */
1683 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001684 const struct drm_display_mode *adjusted_mode =
1685 &crtc->config->base.adjusted_mode;
1686 const struct drm_framebuffer *fb =
1687 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001688 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001689 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001690 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001691 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001692 unsigned long line_time_us;
1693 int entries;
1694
Ville Syrjälä922044c2014-02-14 14:18:57 +02001695 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001696
1697 /* Use ns/us then divide to preserve precision */
1698 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001699 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001700 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1701 srwm = I965_FIFO_SIZE - entries;
1702 if (srwm < 0)
1703 srwm = 1;
1704 srwm &= 0x1ff;
1705 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1706 entries, srwm);
1707
1708 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001709 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001710 entries = DIV_ROUND_UP(entries,
1711 i965_cursor_wm_info.cacheline_size);
1712 cursor_sr = i965_cursor_wm_info.fifo_size -
1713 (entries + i965_cursor_wm_info.guard_size);
1714
1715 if (cursor_sr > i965_cursor_wm_info.max_wm)
1716 cursor_sr = i965_cursor_wm_info.max_wm;
1717
1718 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1719 "cursor %d\n", srwm, cursor_sr);
1720
Imre Deak98584252014-06-13 14:54:20 +03001721 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001722 } else {
Imre Deak98584252014-06-13 14:54:20 +03001723 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001724 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001725 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001726 }
1727
1728 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1729 srwm);
1730
1731 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001732 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1733 FW_WM(8, CURSORB) |
1734 FW_WM(8, PLANEB) |
1735 FW_WM(8, PLANEA));
1736 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1737 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001738 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001739 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001740
1741 if (cxsr_enabled)
1742 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001743}
1744
Ville Syrjäläf4998962015-03-10 17:02:21 +02001745#undef FW_WM
1746
Ville Syrjälä432081b2016-10-31 22:37:03 +02001747static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001748{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001749 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001750 const struct intel_watermark_params *wm_info;
1751 uint32_t fwater_lo;
1752 uint32_t fwater_hi;
1753 int cwm, srwm = 1;
1754 int fifo_size;
1755 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001756 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001757
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001758 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001759 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001760 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001761 wm_info = &i915_wm_info;
1762 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001763 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001764
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001765 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001766 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001767 if (intel_crtc_active(crtc)) {
1768 const struct drm_display_mode *adjusted_mode =
1769 &crtc->config->base.adjusted_mode;
1770 const struct drm_framebuffer *fb =
1771 crtc->base.primary->state->fb;
1772 int cpp;
1773
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001774 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001775 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001776 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001777 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001778
Damien Lespiau241bfc32013-09-25 16:45:37 +01001779 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001780 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001781 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001782 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001783 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001784 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001785 if (planea_wm > (long)wm_info->max_wm)
1786 planea_wm = wm_info->max_wm;
1787 }
1788
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001789 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001790 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001791
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001792 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001793 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001794 if (intel_crtc_active(crtc)) {
1795 const struct drm_display_mode *adjusted_mode =
1796 &crtc->config->base.adjusted_mode;
1797 const struct drm_framebuffer *fb =
1798 crtc->base.primary->state->fb;
1799 int cpp;
1800
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001801 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001802 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001803 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001804 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001805
Damien Lespiau241bfc32013-09-25 16:45:37 +01001806 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001807 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001808 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001809 if (enabled == NULL)
1810 enabled = crtc;
1811 else
1812 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001813 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001814 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001815 if (planeb_wm > (long)wm_info->max_wm)
1816 planeb_wm = wm_info->max_wm;
1817 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001818
1819 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1820
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001821 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001822 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001823
Ville Syrjäläefc26112016-10-31 22:37:04 +02001824 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001825
1826 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001827 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001828 enabled = NULL;
1829 }
1830
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001831 /*
1832 * Overlay gets an aggressive default since video jitter is bad.
1833 */
1834 cwm = 2;
1835
1836 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001837 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001838
1839 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001840 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001841 /* self-refresh has much higher latency */
1842 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001843 const struct drm_display_mode *adjusted_mode =
1844 &enabled->config->base.adjusted_mode;
1845 const struct drm_framebuffer *fb =
1846 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001847 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001848 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001849 int hdisplay = enabled->config->pipe_src_w;
1850 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001851 unsigned long line_time_us;
1852 int entries;
1853
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001854 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001855 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001856 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001857 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001858
Ville Syrjälä922044c2014-02-14 14:18:57 +02001859 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001860
1861 /* Use ns/us then divide to preserve precision */
1862 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001863 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001864 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1865 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1866 srwm = wm_info->fifo_size - entries;
1867 if (srwm < 0)
1868 srwm = 1;
1869
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001870 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001871 I915_WRITE(FW_BLC_SELF,
1872 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001873 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001874 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1875 }
1876
1877 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1878 planea_wm, planeb_wm, cwm, srwm);
1879
1880 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1881 fwater_hi = (cwm & 0x1f);
1882
1883 /* Set request length to 8 cachelines per fetch */
1884 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1885 fwater_hi = fwater_hi | (1 << 8);
1886
1887 I915_WRITE(FW_BLC, fwater_lo);
1888 I915_WRITE(FW_BLC2, fwater_hi);
1889
Imre Deak5209b1f2014-07-01 12:36:17 +03001890 if (enabled)
1891 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001892}
1893
Ville Syrjälä432081b2016-10-31 22:37:03 +02001894static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001895{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001896 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001897 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001898 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001899 uint32_t fwater_lo;
1900 int planea_wm;
1901
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001902 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001903 if (crtc == NULL)
1904 return;
1905
Ville Syrjäläefc26112016-10-31 22:37:04 +02001906 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001907 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001908 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001909 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001910 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001911 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1912 fwater_lo |= (3<<8) | planea_wm;
1913
1914 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1915
1916 I915_WRITE(FW_BLC, fwater_lo);
1917}
1918
Ville Syrjälä37126462013-08-01 16:18:55 +03001919/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001920static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001921{
1922 uint64_t ret;
1923
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001924 if (WARN(latency == 0, "Latency value missing\n"))
1925 return UINT_MAX;
1926
Ville Syrjäläac484962016-01-20 21:05:26 +02001927 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001928 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1929
1930 return ret;
1931}
1932
Ville Syrjälä37126462013-08-01 16:18:55 +03001933/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001934static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001935 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001936 uint32_t latency)
1937{
1938 uint32_t ret;
1939
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001940 if (WARN(latency == 0, "Latency value missing\n"))
1941 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001942 if (WARN_ON(!pipe_htotal))
1943 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001944
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001945 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001946 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001947 ret = DIV_ROUND_UP(ret, 64) + 2;
1948 return ret;
1949}
1950
Ville Syrjälä23297042013-07-05 11:57:17 +03001951static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001952 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001953{
Matt Roper15126882015-12-03 11:37:40 -08001954 /*
1955 * Neither of these should be possible since this function shouldn't be
1956 * called if the CRTC is off or the plane is invisible. But let's be
1957 * extra paranoid to avoid a potential divide-by-zero if we screw up
1958 * elsewhere in the driver.
1959 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001960 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001961 return 0;
1962 if (WARN_ON(!horiz_pixels))
1963 return 0;
1964
Ville Syrjäläac484962016-01-20 21:05:26 +02001965 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001966}
1967
Imre Deak820c1982013-12-17 14:46:36 +02001968struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001969 uint16_t pri;
1970 uint16_t spr;
1971 uint16_t cur;
1972 uint16_t fbc;
1973};
1974
Ville Syrjälä37126462013-08-01 16:18:55 +03001975/*
1976 * For both WM_PIPE and WM_LP.
1977 * mem_value must be in 0.1us units.
1978 */
Matt Roper7221fc32015-09-24 15:53:08 -07001979static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001980 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001981 uint32_t mem_value,
1982 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001983{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001984 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001985 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001986
Ville Syrjälä24304d812017-03-14 17:10:49 +02001987 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001988 return 0;
1989
Ville Syrjälä353c8592016-12-14 23:30:57 +02001990 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001991
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001992 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001993
1994 if (!is_lp)
1995 return method1;
1996
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001997 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001998 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001999 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002000 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002001
2002 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002003}
2004
Ville Syrjälä37126462013-08-01 16:18:55 +03002005/*
2006 * For both WM_PIPE and WM_LP.
2007 * mem_value must be in 0.1us units.
2008 */
Matt Roper7221fc32015-09-24 15:53:08 -07002009static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002010 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002011 uint32_t mem_value)
2012{
2013 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002014 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002015
Ville Syrjälä24304d812017-03-14 17:10:49 +02002016 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002017 return 0;
2018
Ville Syrjälä353c8592016-12-14 23:30:57 +02002019 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002020
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002021 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2022 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002023 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002024 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002025 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002026 return min(method1, method2);
2027}
2028
Ville Syrjälä37126462013-08-01 16:18:55 +03002029/*
2030 * For both WM_PIPE and WM_LP.
2031 * mem_value must be in 0.1us units.
2032 */
Matt Roper7221fc32015-09-24 15:53:08 -07002033static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002034 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002035 uint32_t mem_value)
2036{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002037 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002038
Ville Syrjälä24304d812017-03-14 17:10:49 +02002039 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002040 return 0;
2041
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002042 cpp = pstate->base.fb->format->cpp[0];
2043
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002044 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002045 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002046 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002047}
2048
Paulo Zanonicca32e92013-05-31 11:45:06 -03002049/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002050static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002051 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002052 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002053{
Ville Syrjälä83054942016-11-18 21:53:00 +02002054 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002055
Ville Syrjälä24304d812017-03-14 17:10:49 +02002056 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002057 return 0;
2058
Ville Syrjälä353c8592016-12-14 23:30:57 +02002059 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002060
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002061 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002062}
2063
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002064static unsigned int
2065ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002066{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002067 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002068 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002069 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002070 return 768;
2071 else
2072 return 512;
2073}
2074
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002075static unsigned int
2076ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2077 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002078{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002079 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002080 /* BDW primary/sprite plane watermarks */
2081 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002082 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002083 /* IVB/HSW primary/sprite plane watermarks */
2084 return level == 0 ? 127 : 1023;
2085 else if (!is_sprite)
2086 /* ILK/SNB primary plane watermarks */
2087 return level == 0 ? 127 : 511;
2088 else
2089 /* ILK/SNB sprite plane watermarks */
2090 return level == 0 ? 63 : 255;
2091}
2092
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002093static unsigned int
2094ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002095{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002096 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002097 return level == 0 ? 63 : 255;
2098 else
2099 return level == 0 ? 31 : 63;
2100}
2101
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002102static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002103{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002104 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002105 return 31;
2106 else
2107 return 15;
2108}
2109
Ville Syrjälä158ae642013-08-07 13:28:19 +03002110/* Calculate the maximum primary/sprite plane watermark */
2111static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2112 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002113 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002114 enum intel_ddb_partitioning ddb_partitioning,
2115 bool is_sprite)
2116{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002117 struct drm_i915_private *dev_priv = to_i915(dev);
2118 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002119
2120 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002121 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002122 return 0;
2123
2124 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002125 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002126 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002127
2128 /*
2129 * For some reason the non self refresh
2130 * FIFO size is only half of the self
2131 * refresh FIFO size on ILK/SNB.
2132 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002133 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002134 fifo_size /= 2;
2135 }
2136
Ville Syrjälä240264f2013-08-07 13:29:12 +03002137 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002138 /* level 0 is always calculated with 1:1 split */
2139 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2140 if (is_sprite)
2141 fifo_size *= 5;
2142 fifo_size /= 6;
2143 } else {
2144 fifo_size /= 2;
2145 }
2146 }
2147
2148 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002149 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002150}
2151
2152/* Calculate the maximum cursor plane watermark */
2153static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002154 int level,
2155 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002156{
2157 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002158 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002159 return 64;
2160
2161 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002162 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002163}
2164
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002165static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002166 int level,
2167 const struct intel_wm_config *config,
2168 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002169 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002170{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002171 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2172 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2173 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002174 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002175}
2176
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002177static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002178 int level,
2179 struct ilk_wm_maximums *max)
2180{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002181 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2182 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2183 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2184 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002185}
2186
Ville Syrjäläd9395652013-10-09 19:18:10 +03002187static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002188 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002189 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002190{
2191 bool ret;
2192
2193 /* already determined to be invalid? */
2194 if (!result->enable)
2195 return false;
2196
2197 result->enable = result->pri_val <= max->pri &&
2198 result->spr_val <= max->spr &&
2199 result->cur_val <= max->cur;
2200
2201 ret = result->enable;
2202
2203 /*
2204 * HACK until we can pre-compute everything,
2205 * and thus fail gracefully if LP0 watermarks
2206 * are exceeded...
2207 */
2208 if (level == 0 && !result->enable) {
2209 if (result->pri_val > max->pri)
2210 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2211 level, result->pri_val, max->pri);
2212 if (result->spr_val > max->spr)
2213 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2214 level, result->spr_val, max->spr);
2215 if (result->cur_val > max->cur)
2216 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2217 level, result->cur_val, max->cur);
2218
2219 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2220 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2221 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2222 result->enable = true;
2223 }
2224
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002225 return ret;
2226}
2227
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002228static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002229 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002230 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002231 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002232 struct intel_plane_state *pristate,
2233 struct intel_plane_state *sprstate,
2234 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002235 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002236{
2237 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2238 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2239 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2240
2241 /* WM1+ latency values stored in 0.5us units */
2242 if (level > 0) {
2243 pri_latency *= 5;
2244 spr_latency *= 5;
2245 cur_latency *= 5;
2246 }
2247
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002248 if (pristate) {
2249 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2250 pri_latency, level);
2251 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2252 }
2253
2254 if (sprstate)
2255 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2256
2257 if (curstate)
2258 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2259
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002260 result->enable = true;
2261}
2262
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002263static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002264hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002265{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002266 const struct intel_atomic_state *intel_state =
2267 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002268 const struct drm_display_mode *adjusted_mode =
2269 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002270 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002271
Matt Roperee91a152015-12-03 11:37:39 -08002272 if (!cstate->base.active)
2273 return 0;
2274 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2275 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002276 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002277 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002278
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002279 /* The WM are computed with base on how long it takes to fill a single
2280 * row at the given clock rate, multiplied by 8.
2281 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002282 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2283 adjusted_mode->crtc_clock);
2284 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002285 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002286
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002287 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2288 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002289}
2290
Ville Syrjäläbb726512016-10-31 22:37:24 +02002291static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2292 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002293{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002294 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002295 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002296 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002297 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002298
2299 /* read the first set of memory latencies[0:3] */
2300 val = 0; /* data0 to be programmed to 0 for first set */
2301 mutex_lock(&dev_priv->rps.hw_lock);
2302 ret = sandybridge_pcode_read(dev_priv,
2303 GEN9_PCODE_READ_MEM_LATENCY,
2304 &val);
2305 mutex_unlock(&dev_priv->rps.hw_lock);
2306
2307 if (ret) {
2308 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2309 return;
2310 }
2311
2312 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2313 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2314 GEN9_MEM_LATENCY_LEVEL_MASK;
2315 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2316 GEN9_MEM_LATENCY_LEVEL_MASK;
2317 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2318 GEN9_MEM_LATENCY_LEVEL_MASK;
2319
2320 /* read the second set of memory latencies[4:7] */
2321 val = 1; /* data0 to be programmed to 1 for second set */
2322 mutex_lock(&dev_priv->rps.hw_lock);
2323 ret = sandybridge_pcode_read(dev_priv,
2324 GEN9_PCODE_READ_MEM_LATENCY,
2325 &val);
2326 mutex_unlock(&dev_priv->rps.hw_lock);
2327 if (ret) {
2328 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2329 return;
2330 }
2331
2332 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2333 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2334 GEN9_MEM_LATENCY_LEVEL_MASK;
2335 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2336 GEN9_MEM_LATENCY_LEVEL_MASK;
2337 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2338 GEN9_MEM_LATENCY_LEVEL_MASK;
2339
Vandana Kannan367294b2014-11-04 17:06:46 +00002340 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002341 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2342 * need to be disabled. We make sure to sanitize the values out
2343 * of the punit to satisfy this requirement.
2344 */
2345 for (level = 1; level <= max_level; level++) {
2346 if (wm[level] == 0) {
2347 for (i = level + 1; i <= max_level; i++)
2348 wm[i] = 0;
2349 break;
2350 }
2351 }
2352
2353 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002354 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002355 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002356 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002357 * to add 2us to the various latency levels we retrieve from the
2358 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002359 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002360 if (wm[0] == 0) {
2361 wm[0] += 2;
2362 for (level = 1; level <= max_level; level++) {
2363 if (wm[level] == 0)
2364 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002365 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002366 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002367 }
2368
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002369 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002370 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2371
2372 wm[0] = (sskpd >> 56) & 0xFF;
2373 if (wm[0] == 0)
2374 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002375 wm[1] = (sskpd >> 4) & 0xFF;
2376 wm[2] = (sskpd >> 12) & 0xFF;
2377 wm[3] = (sskpd >> 20) & 0x1FF;
2378 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002379 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002380 uint32_t sskpd = I915_READ(MCH_SSKPD);
2381
2382 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2383 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2384 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2385 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002386 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002387 uint32_t mltr = I915_READ(MLTR_ILK);
2388
2389 /* ILK primary LP0 latency is 700 ns */
2390 wm[0] = 7;
2391 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2392 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002393 }
2394}
2395
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002396static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2397 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002398{
2399 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002400 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002401 wm[0] = 13;
2402}
2403
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002404static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2405 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002406{
2407 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002408 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002409 wm[0] = 13;
2410
2411 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002412 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002413 wm[3] *= 2;
2414}
2415
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002416int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002417{
2418 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002419 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002420 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002421 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002422 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002423 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002424 return 3;
2425 else
2426 return 2;
2427}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002428
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002429static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002430 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002431 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002432{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002433 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002434
2435 for (level = 0; level <= max_level; level++) {
2436 unsigned int latency = wm[level];
2437
2438 if (latency == 0) {
2439 DRM_ERROR("%s WM%d latency not provided\n",
2440 name, level);
2441 continue;
2442 }
2443
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002444 /*
2445 * - latencies are in us on gen9.
2446 * - before then, WM1+ latency values are in 0.5us units
2447 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002448 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002449 latency *= 10;
2450 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002451 latency *= 5;
2452
2453 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2454 name, level, wm[level],
2455 latency / 10, latency % 10);
2456 }
2457}
2458
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002459static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2460 uint16_t wm[5], uint16_t min)
2461{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002462 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002463
2464 if (wm[0] >= min)
2465 return false;
2466
2467 wm[0] = max(wm[0], min);
2468 for (level = 1; level <= max_level; level++)
2469 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2470
2471 return true;
2472}
2473
Ville Syrjäläbb726512016-10-31 22:37:24 +02002474static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002475{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002476 bool changed;
2477
2478 /*
2479 * The BIOS provided WM memory latency values are often
2480 * inadequate for high resolution displays. Adjust them.
2481 */
2482 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2483 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2484 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2485
2486 if (!changed)
2487 return;
2488
2489 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002490 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2491 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2492 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002493}
2494
Ville Syrjäläbb726512016-10-31 22:37:24 +02002495static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002496{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002497 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002498
2499 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2500 sizeof(dev_priv->wm.pri_latency));
2501 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2502 sizeof(dev_priv->wm.pri_latency));
2503
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002504 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002505 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002506
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002507 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2508 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2509 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002510
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002511 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002512 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002513}
2514
Ville Syrjäläbb726512016-10-31 22:37:24 +02002515static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002516{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002517 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002518 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002519}
2520
Matt Ropered4a6a72016-02-23 17:20:13 -08002521static bool ilk_validate_pipe_wm(struct drm_device *dev,
2522 struct intel_pipe_wm *pipe_wm)
2523{
2524 /* LP0 watermark maximums depend on this pipe alone */
2525 const struct intel_wm_config config = {
2526 .num_pipes_active = 1,
2527 .sprites_enabled = pipe_wm->sprites_enabled,
2528 .sprites_scaled = pipe_wm->sprites_scaled,
2529 };
2530 struct ilk_wm_maximums max;
2531
2532 /* LP0 watermarks always use 1/2 DDB partitioning */
2533 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2534
2535 /* At least LP0 must be valid */
2536 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2537 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2538 return false;
2539 }
2540
2541 return true;
2542}
2543
Matt Roper261a27d2015-10-08 15:28:25 -07002544/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002545static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002546{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002547 struct drm_atomic_state *state = cstate->base.state;
2548 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002549 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002550 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002551 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002552 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002553 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002554 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002555 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002556 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002557 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002558
Matt Ropere8f1f022016-05-12 07:05:55 -07002559 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002560
Matt Roper43d59ed2015-09-24 15:53:07 -07002561 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002562 struct intel_plane_state *ps;
2563
2564 ps = intel_atomic_get_existing_plane_state(state,
2565 intel_plane);
2566 if (!ps)
2567 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002568
2569 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002570 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002571 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002572 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002573 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002574 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002575 }
2576
Matt Ropered4a6a72016-02-23 17:20:13 -08002577 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002578 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002579 pipe_wm->sprites_enabled = sprstate->base.visible;
2580 pipe_wm->sprites_scaled = sprstate->base.visible &&
2581 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2582 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002583 }
2584
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002585 usable_level = max_level;
2586
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002587 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002589 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002590
2591 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002592 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002593 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002594
Matt Roper86c8bbb2015-09-24 15:53:16 -07002595 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002596 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2597
2598 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2599 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002600
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002601 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002602 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002603
Matt Ropered4a6a72016-02-23 17:20:13 -08002604 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002605 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002606
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002607 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002608
2609 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002610 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002611
Matt Roper86c8bbb2015-09-24 15:53:16 -07002612 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002613 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002614
2615 /*
2616 * Disable any watermark level that exceeds the
2617 * register maximums since such watermarks are
2618 * always invalid.
2619 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002620 if (level > usable_level)
2621 continue;
2622
2623 if (ilk_validate_wm_level(level, &max, wm))
2624 pipe_wm->wm[level] = *wm;
2625 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002626 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002627 }
2628
Matt Roper86c8bbb2015-09-24 15:53:16 -07002629 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002630}
2631
2632/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002633 * Build a set of 'intermediate' watermark values that satisfy both the old
2634 * state and the new state. These can be programmed to the hardware
2635 * immediately.
2636 */
2637static int ilk_compute_intermediate_wm(struct drm_device *dev,
2638 struct intel_crtc *intel_crtc,
2639 struct intel_crtc_state *newstate)
2640{
Matt Ropere8f1f022016-05-12 07:05:55 -07002641 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002642 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002643 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002644
2645 /*
2646 * Start with the final, target watermarks, then combine with the
2647 * currently active watermarks to get values that are safe both before
2648 * and after the vblank.
2649 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002650 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002651 a->pipe_enabled |= b->pipe_enabled;
2652 a->sprites_enabled |= b->sprites_enabled;
2653 a->sprites_scaled |= b->sprites_scaled;
2654
2655 for (level = 0; level <= max_level; level++) {
2656 struct intel_wm_level *a_wm = &a->wm[level];
2657 const struct intel_wm_level *b_wm = &b->wm[level];
2658
2659 a_wm->enable &= b_wm->enable;
2660 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2661 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2662 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2663 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2664 }
2665
2666 /*
2667 * We need to make sure that these merged watermark values are
2668 * actually a valid configuration themselves. If they're not,
2669 * there's no safe way to transition from the old state to
2670 * the new state, so we need to fail the atomic transaction.
2671 */
2672 if (!ilk_validate_pipe_wm(dev, a))
2673 return -EINVAL;
2674
2675 /*
2676 * If our intermediate WM are identical to the final WM, then we can
2677 * omit the post-vblank programming; only update if it's different.
2678 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002679 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
2680 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08002681
2682 return 0;
2683}
2684
2685/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002686 * Merge the watermarks from all active pipes for a specific level.
2687 */
2688static void ilk_merge_wm_level(struct drm_device *dev,
2689 int level,
2690 struct intel_wm_level *ret_wm)
2691{
2692 const struct intel_crtc *intel_crtc;
2693
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002694 ret_wm->enable = true;
2695
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002696 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002697 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002698 const struct intel_wm_level *wm = &active->wm[level];
2699
2700 if (!active->pipe_enabled)
2701 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002702
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002703 /*
2704 * The watermark values may have been used in the past,
2705 * so we must maintain them in the registers for some
2706 * time even if the level is now disabled.
2707 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002708 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002709 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002710
2711 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2712 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2713 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2714 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2715 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002716}
2717
2718/*
2719 * Merge all low power watermarks for all active pipes.
2720 */
2721static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002722 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002723 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002724 struct intel_pipe_wm *merged)
2725{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002726 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002727 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002728 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002729
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002730 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002731 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002732 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002733 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002734
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002735 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002736 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002737
2738 /* merge each WM1+ level */
2739 for (level = 1; level <= max_level; level++) {
2740 struct intel_wm_level *wm = &merged->wm[level];
2741
2742 ilk_merge_wm_level(dev, level, wm);
2743
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002744 if (level > last_enabled_level)
2745 wm->enable = false;
2746 else if (!ilk_validate_wm_level(level, max, wm))
2747 /* make sure all following levels get disabled */
2748 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002749
2750 /*
2751 * The spec says it is preferred to disable
2752 * FBC WMs instead of disabling a WM level.
2753 */
2754 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002755 if (wm->enable)
2756 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002757 wm->fbc_val = 0;
2758 }
2759 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002760
2761 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2762 /*
2763 * FIXME this is racy. FBC might get enabled later.
2764 * What we should check here is whether FBC can be
2765 * enabled sometime later.
2766 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002767 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002768 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002769 for (level = 2; level <= max_level; level++) {
2770 struct intel_wm_level *wm = &merged->wm[level];
2771
2772 wm->enable = false;
2773 }
2774 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002775}
2776
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002777static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2778{
2779 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2780 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2781}
2782
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002783/* The value we need to program into the WM_LPx latency field */
2784static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2785{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002786 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002787
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002788 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002789 return 2 * level;
2790 else
2791 return dev_priv->wm.pri_latency[level];
2792}
2793
Imre Deak820c1982013-12-17 14:46:36 +02002794static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002795 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002796 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002797 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002798{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002799 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002800 struct intel_crtc *intel_crtc;
2801 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002802
Ville Syrjälä0362c782013-10-09 19:17:57 +03002803 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002804 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002805
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002806 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002807 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002808 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002809
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002810 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002811
Ville Syrjälä0362c782013-10-09 19:17:57 +03002812 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002813
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002814 /*
2815 * Maintain the watermark values even if the level is
2816 * disabled. Doing otherwise could cause underruns.
2817 */
2818 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002819 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002820 (r->pri_val << WM1_LP_SR_SHIFT) |
2821 r->cur_val;
2822
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002823 if (r->enable)
2824 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2825
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002826 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002827 results->wm_lp[wm_lp - 1] |=
2828 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2829 else
2830 results->wm_lp[wm_lp - 1] |=
2831 r->fbc_val << WM1_LP_FBC_SHIFT;
2832
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002833 /*
2834 * Always set WM1S_LP_EN when spr_val != 0, even if the
2835 * level is disabled. Doing otherwise could cause underruns.
2836 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002837 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002838 WARN_ON(wm_lp != 1);
2839 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2840 } else
2841 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002842 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002843
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002844 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002845 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002846 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002847 const struct intel_wm_level *r =
2848 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002849
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002850 if (WARN_ON(!r->enable))
2851 continue;
2852
Matt Ropered4a6a72016-02-23 17:20:13 -08002853 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002854
2855 results->wm_pipe[pipe] =
2856 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2857 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2858 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002859 }
2860}
2861
Paulo Zanoni861f3382013-05-31 10:19:21 -03002862/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2863 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002864static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002865 struct intel_pipe_wm *r1,
2866 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002867{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002868 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002869 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002870
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002871 for (level = 1; level <= max_level; level++) {
2872 if (r1->wm[level].enable)
2873 level1 = level;
2874 if (r2->wm[level].enable)
2875 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002876 }
2877
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002878 if (level1 == level2) {
2879 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002880 return r2;
2881 else
2882 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002883 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002884 return r1;
2885 } else {
2886 return r2;
2887 }
2888}
2889
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002890/* dirty bits used to track which watermarks need changes */
2891#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2892#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2893#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2894#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2895#define WM_DIRTY_FBC (1 << 24)
2896#define WM_DIRTY_DDB (1 << 25)
2897
Damien Lespiau055e3932014-08-18 13:49:10 +01002898static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002899 const struct ilk_wm_values *old,
2900 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002901{
2902 unsigned int dirty = 0;
2903 enum pipe pipe;
2904 int wm_lp;
2905
Damien Lespiau055e3932014-08-18 13:49:10 +01002906 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002907 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2908 dirty |= WM_DIRTY_LINETIME(pipe);
2909 /* Must disable LP1+ watermarks too */
2910 dirty |= WM_DIRTY_LP_ALL;
2911 }
2912
2913 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2914 dirty |= WM_DIRTY_PIPE(pipe);
2915 /* Must disable LP1+ watermarks too */
2916 dirty |= WM_DIRTY_LP_ALL;
2917 }
2918 }
2919
2920 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2921 dirty |= WM_DIRTY_FBC;
2922 /* Must disable LP1+ watermarks too */
2923 dirty |= WM_DIRTY_LP_ALL;
2924 }
2925
2926 if (old->partitioning != new->partitioning) {
2927 dirty |= WM_DIRTY_DDB;
2928 /* Must disable LP1+ watermarks too */
2929 dirty |= WM_DIRTY_LP_ALL;
2930 }
2931
2932 /* LP1+ watermarks already deemed dirty, no need to continue */
2933 if (dirty & WM_DIRTY_LP_ALL)
2934 return dirty;
2935
2936 /* Find the lowest numbered LP1+ watermark in need of an update... */
2937 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2938 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2939 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2940 break;
2941 }
2942
2943 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2944 for (; wm_lp <= 3; wm_lp++)
2945 dirty |= WM_DIRTY_LP(wm_lp);
2946
2947 return dirty;
2948}
2949
Ville Syrjälä8553c182013-12-05 15:51:39 +02002950static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2951 unsigned int dirty)
2952{
Imre Deak820c1982013-12-17 14:46:36 +02002953 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002954 bool changed = false;
2955
2956 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2957 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2958 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2959 changed = true;
2960 }
2961 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2962 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2963 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2964 changed = true;
2965 }
2966 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2967 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2968 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2969 changed = true;
2970 }
2971
2972 /*
2973 * Don't touch WM1S_LP_EN here.
2974 * Doing so could cause underruns.
2975 */
2976
2977 return changed;
2978}
2979
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002980/*
2981 * The spec says we shouldn't write when we don't need, because every write
2982 * causes WMs to be re-evaluated, expending some power.
2983 */
Imre Deak820c1982013-12-17 14:46:36 +02002984static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2985 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002986{
Imre Deak820c1982013-12-17 14:46:36 +02002987 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002988 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002989 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002990
Damien Lespiau055e3932014-08-18 13:49:10 +01002991 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002992 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002993 return;
2994
Ville Syrjälä8553c182013-12-05 15:51:39 +02002995 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002996
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002997 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002998 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002999 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003000 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003001 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003002 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3003
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003004 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003005 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003006 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003007 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003008 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003009 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3010
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003011 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003012 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003013 val = I915_READ(WM_MISC);
3014 if (results->partitioning == INTEL_DDB_PART_1_2)
3015 val &= ~WM_MISC_DATA_PARTITION_5_6;
3016 else
3017 val |= WM_MISC_DATA_PARTITION_5_6;
3018 I915_WRITE(WM_MISC, val);
3019 } else {
3020 val = I915_READ(DISP_ARB_CTL2);
3021 if (results->partitioning == INTEL_DDB_PART_1_2)
3022 val &= ~DISP_DATA_PARTITION_5_6;
3023 else
3024 val |= DISP_DATA_PARTITION_5_6;
3025 I915_WRITE(DISP_ARB_CTL2, val);
3026 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003027 }
3028
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003029 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003030 val = I915_READ(DISP_ARB_CTL);
3031 if (results->enable_fbc_wm)
3032 val &= ~DISP_FBC_WM_DIS;
3033 else
3034 val |= DISP_FBC_WM_DIS;
3035 I915_WRITE(DISP_ARB_CTL, val);
3036 }
3037
Imre Deak954911e2013-12-17 14:46:34 +02003038 if (dirty & WM_DIRTY_LP(1) &&
3039 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3040 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3041
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003042 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003043 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3044 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3045 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3046 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3047 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003048
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003049 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003050 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003051 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003052 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003053 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003054 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003055
3056 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003057}
3058
Matt Ropered4a6a72016-02-23 17:20:13 -08003059bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003060{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003061 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003062
3063 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3064}
3065
Lyude656d1b82016-08-17 15:55:54 -04003066#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003067
Matt Roper024c9042015-09-24 15:53:11 -07003068/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003069 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3070 * so assume we'll always need it in order to avoid underruns.
3071 */
3072static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3073{
3074 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3075
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003076 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003077 return true;
3078
3079 return false;
3080}
3081
Paulo Zanoni56feca92016-09-22 18:00:28 -03003082static bool
3083intel_has_sagv(struct drm_i915_private *dev_priv)
3084{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003085 if (IS_KABYLAKE(dev_priv))
3086 return true;
3087
3088 if (IS_SKYLAKE(dev_priv) &&
3089 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3090 return true;
3091
3092 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003093}
3094
Lyude656d1b82016-08-17 15:55:54 -04003095/*
3096 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3097 * depending on power and performance requirements. The display engine access
3098 * to system memory is blocked during the adjustment time. Because of the
3099 * blocking time, having this enabled can cause full system hangs and/or pipe
3100 * underruns if we don't meet all of the following requirements:
3101 *
3102 * - <= 1 pipe enabled
3103 * - All planes can enable watermarks for latencies >= SAGV engine block time
3104 * - We're not using an interlaced display configuration
3105 */
3106int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003107intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003108{
3109 int ret;
3110
Paulo Zanoni56feca92016-09-22 18:00:28 -03003111 if (!intel_has_sagv(dev_priv))
3112 return 0;
3113
3114 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003115 return 0;
3116
3117 DRM_DEBUG_KMS("Enabling the SAGV\n");
3118 mutex_lock(&dev_priv->rps.hw_lock);
3119
3120 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3121 GEN9_SAGV_ENABLE);
3122
3123 /* We don't need to wait for the SAGV when enabling */
3124 mutex_unlock(&dev_priv->rps.hw_lock);
3125
3126 /*
3127 * Some skl systems, pre-release machines in particular,
3128 * don't actually have an SAGV.
3129 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003130 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003131 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003132 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003133 return 0;
3134 } else if (ret < 0) {
3135 DRM_ERROR("Failed to enable the SAGV\n");
3136 return ret;
3137 }
3138
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003139 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003140 return 0;
3141}
3142
Lyude656d1b82016-08-17 15:55:54 -04003143int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003144intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003145{
Imre Deakb3b8e992016-12-05 18:27:38 +02003146 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003147
Paulo Zanoni56feca92016-09-22 18:00:28 -03003148 if (!intel_has_sagv(dev_priv))
3149 return 0;
3150
3151 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003152 return 0;
3153
3154 DRM_DEBUG_KMS("Disabling the SAGV\n");
3155 mutex_lock(&dev_priv->rps.hw_lock);
3156
3157 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003158 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3159 GEN9_SAGV_DISABLE,
3160 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3161 1);
Lyude656d1b82016-08-17 15:55:54 -04003162 mutex_unlock(&dev_priv->rps.hw_lock);
3163
Lyude656d1b82016-08-17 15:55:54 -04003164 /*
3165 * Some skl systems, pre-release machines in particular,
3166 * don't actually have an SAGV.
3167 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003168 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003169 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003170 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003171 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003172 } else if (ret < 0) {
3173 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3174 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003175 }
3176
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003177 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003178 return 0;
3179}
3180
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003181bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003182{
3183 struct drm_device *dev = state->dev;
3184 struct drm_i915_private *dev_priv = to_i915(dev);
3185 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003186 struct intel_crtc *crtc;
3187 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003188 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003189 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003190 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003191
Paulo Zanoni56feca92016-09-22 18:00:28 -03003192 if (!intel_has_sagv(dev_priv))
3193 return false;
3194
Lyude656d1b82016-08-17 15:55:54 -04003195 /*
3196 * SKL workaround: bspec recommends we disable the SAGV when we have
3197 * more then one pipe enabled
3198 *
3199 * If there are no active CRTCs, no additional checks need be performed
3200 */
3201 if (hweight32(intel_state->active_crtcs) == 0)
3202 return true;
3203 else if (hweight32(intel_state->active_crtcs) > 1)
3204 return false;
3205
3206 /* Since we're now guaranteed to only have one active CRTC... */
3207 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003208 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003209 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003210
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003211 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003212 return false;
3213
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003214 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003215 struct skl_plane_wm *wm =
3216 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003217
Lyude656d1b82016-08-17 15:55:54 -04003218 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003219 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003220 continue;
3221
3222 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003223 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003224 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003225 { }
3226
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003227 latency = dev_priv->wm.skl_latency[level];
3228
3229 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003230 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003231 I915_FORMAT_MOD_X_TILED)
3232 latency += 15;
3233
Lyude656d1b82016-08-17 15:55:54 -04003234 /*
3235 * If any of the planes on this pipe don't enable wm levels
3236 * that incur memory latencies higher then 30µs we can't enable
3237 * the SAGV
3238 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003239 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003240 return false;
3241 }
3242
3243 return true;
3244}
3245
Damien Lespiaub9cec072014-11-04 17:06:43 +00003246static void
3247skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003248 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003249 struct skl_ddb_entry *alloc, /* out */
3250 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003251{
Matt Roperc107acf2016-05-12 07:06:01 -07003252 struct drm_atomic_state *state = cstate->base.state;
3253 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3254 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003255 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003256 unsigned int pipe_size, ddb_size;
3257 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003258
Matt Ropera6d3460e2016-05-12 07:06:04 -07003259 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003260 alloc->start = 0;
3261 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003262 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003263 return;
3264 }
3265
Matt Ropera6d3460e2016-05-12 07:06:04 -07003266 if (intel_state->active_pipe_changes)
3267 *num_active = hweight32(intel_state->active_crtcs);
3268 else
3269 *num_active = hweight32(dev_priv->active_crtcs);
3270
Deepak M6f3fff62016-09-15 15:01:10 +05303271 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3272 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003273
3274 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3275
Matt Roperc107acf2016-05-12 07:06:01 -07003276 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003277 * If the state doesn't change the active CRTC's, then there's
3278 * no need to recalculate; the existing pipe allocation limits
3279 * should remain unchanged. Note that we're safe from racing
3280 * commits since any racing commit that changes the active CRTC
3281 * list would need to grab _all_ crtc locks, including the one
3282 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003283 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003284 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003285 /*
3286 * alloc may be cleared by clear_intel_crtc_state,
3287 * copy from old state to be sure
3288 */
3289 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003290 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003291 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003292
3293 nth_active_pipe = hweight32(intel_state->active_crtcs &
3294 (drm_crtc_mask(for_crtc) - 1));
3295 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3296 alloc->start = nth_active_pipe * ddb_size / *num_active;
3297 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003298}
3299
Matt Roperc107acf2016-05-12 07:06:01 -07003300static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003301{
Matt Roperc107acf2016-05-12 07:06:01 -07003302 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003303 return 32;
3304
3305 return 8;
3306}
3307
Damien Lespiaua269c582014-11-04 17:06:49 +00003308static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3309{
3310 entry->start = reg & 0x3ff;
3311 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003312 if (entry->end)
3313 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003314}
3315
Damien Lespiau08db6652014-11-04 17:06:52 +00003316void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3317 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003318{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003319 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003320
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003321 memset(ddb, 0, sizeof(*ddb));
3322
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003323 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003324 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003325 enum plane_id plane_id;
3326 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003327
3328 power_domain = POWER_DOMAIN_PIPE(pipe);
3329 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003330 continue;
3331
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003332 for_each_plane_id_on_crtc(crtc, plane_id) {
3333 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003334
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003335 if (plane_id != PLANE_CURSOR)
3336 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3337 else
3338 val = I915_READ(CUR_BUF_CFG(pipe));
3339
3340 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3341 }
Imre Deak4d800032016-02-17 16:31:29 +02003342
3343 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003344 }
3345}
3346
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003347/*
3348 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3349 * The bspec defines downscale amount as:
3350 *
3351 * """
3352 * Horizontal down scale amount = maximum[1, Horizontal source size /
3353 * Horizontal destination size]
3354 * Vertical down scale amount = maximum[1, Vertical source size /
3355 * Vertical destination size]
3356 * Total down scale amount = Horizontal down scale amount *
3357 * Vertical down scale amount
3358 * """
3359 *
3360 * Return value is provided in 16.16 fixed point form to retain fractional part.
3361 * Caller should take care of dividing & rounding off the value.
3362 */
3363static uint32_t
3364skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3365{
3366 uint32_t downscale_h, downscale_w;
3367 uint32_t src_w, src_h, dst_w, dst_h;
3368
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003369 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003370 return DRM_PLANE_HELPER_NO_SCALING;
3371
3372 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003373 src_w = drm_rect_width(&pstate->base.src);
3374 src_h = drm_rect_height(&pstate->base.src);
3375 dst_w = drm_rect_width(&pstate->base.dst);
3376 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003377 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003378 swap(dst_w, dst_h);
3379
3380 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3381 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3382
3383 /* Provide result in 16.16 fixed point */
3384 return (uint64_t)downscale_w * downscale_h >> 16;
3385}
3386
Damien Lespiaub9cec072014-11-04 17:06:43 +00003387static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003388skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3389 const struct drm_plane_state *pstate,
3390 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003391{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003392 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003393 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003394 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003395 struct drm_framebuffer *fb;
3396 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003397
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003398 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003399 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003400
3401 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003402 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003403
Matt Ropera1de91e2016-05-12 07:05:57 -07003404 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3405 return 0;
3406 if (y && format != DRM_FORMAT_NV12)
3407 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003408
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003409 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3410 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003411
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003412 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003413 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003414
3415 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003416 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003417 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003418 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003419 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003420 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003421 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003422 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003423 } else {
3424 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003425 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003426 }
3427
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003428 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3429
3430 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003431}
3432
3433/*
3434 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3435 * a 8192x4096@32bpp framebuffer:
3436 * 3 * 4096 * 8192 * 4 < 2^32
3437 */
3438static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003439skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3440 unsigned *plane_data_rate,
3441 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003442{
Matt Roper9c74d822016-05-12 07:05:58 -07003443 struct drm_crtc_state *cstate = &intel_cstate->base;
3444 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003445 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003446 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003447 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003448
3449 if (WARN_ON(!state))
3450 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003451
Matt Ropera1de91e2016-05-12 07:05:57 -07003452 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003453 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003454 enum plane_id plane_id = to_intel_plane(plane)->id;
3455 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003456
Matt Ropera6d3460e2016-05-12 07:06:04 -07003457 /* packed/uv */
3458 rate = skl_plane_relative_data_rate(intel_cstate,
3459 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003460 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003461
3462 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003463
Matt Ropera6d3460e2016-05-12 07:06:04 -07003464 /* y-plane */
3465 rate = skl_plane_relative_data_rate(intel_cstate,
3466 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003467 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003468
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003469 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003470 }
3471
3472 return total_data_rate;
3473}
3474
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003475static uint16_t
3476skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3477 const int y)
3478{
3479 struct drm_framebuffer *fb = pstate->fb;
3480 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3481 uint32_t src_w, src_h;
3482 uint32_t min_scanlines = 8;
3483 uint8_t plane_bpp;
3484
3485 if (WARN_ON(!fb))
3486 return 0;
3487
3488 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003489 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003490 return 0;
3491
3492 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003493 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3494 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003495 return 8;
3496
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003497 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3498 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003499
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003500 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003501 swap(src_w, src_h);
3502
3503 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003504 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003505 src_w /= 2;
3506 src_h /= 2;
3507 }
3508
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003509 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003510 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003511 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003512 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003513
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003514 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003515 switch (plane_bpp) {
3516 case 1:
3517 min_scanlines = 32;
3518 break;
3519 case 2:
3520 min_scanlines = 16;
3521 break;
3522 case 4:
3523 min_scanlines = 8;
3524 break;
3525 case 8:
3526 min_scanlines = 4;
3527 break;
3528 default:
3529 WARN(1, "Unsupported pixel depth %u for rotation",
3530 plane_bpp);
3531 min_scanlines = 32;
3532 }
3533 }
3534
3535 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3536}
3537
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003538static void
3539skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3540 uint16_t *minimum, uint16_t *y_minimum)
3541{
3542 const struct drm_plane_state *pstate;
3543 struct drm_plane *plane;
3544
3545 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003546 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003547
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003548 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003549 continue;
3550
3551 if (!pstate->visible)
3552 continue;
3553
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003554 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3555 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003556 }
3557
3558 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3559}
3560
Matt Roperc107acf2016-05-12 07:06:01 -07003561static int
Matt Roper024c9042015-09-24 15:53:11 -07003562skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003563 struct skl_ddb_allocation *ddb /* out */)
3564{
Matt Roperc107acf2016-05-12 07:06:01 -07003565 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003566 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003567 struct drm_device *dev = crtc->dev;
3568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3569 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003570 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003571 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003572 uint16_t minimum[I915_MAX_PLANES] = {};
3573 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003574 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003575 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003576 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003577 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3578 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003579
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003580 /* Clear the partitioning for disabled planes. */
3581 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3582 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3583
Matt Ropera6d3460e2016-05-12 07:06:04 -07003584 if (WARN_ON(!state))
3585 return 0;
3586
Matt Roperc107acf2016-05-12 07:06:01 -07003587 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003588 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003589 return 0;
3590 }
3591
Matt Ropera6d3460e2016-05-12 07:06:04 -07003592 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003593 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003594 if (alloc_size == 0) {
3595 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003596 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003597 }
3598
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003599 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003600
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003601 /*
3602 * 1. Allocate the mininum required blocks for each active plane
3603 * and allocate the cursor, it doesn't require extra allocation
3604 * proportional to the data rate.
3605 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003606
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003607 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3608 alloc_size -= minimum[plane_id];
3609 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003610 }
3611
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003612 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3613 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3614
Damien Lespiaub9cec072014-11-04 17:06:43 +00003615 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003616 * 2. Distribute the remaining space in proportion to the amount of
3617 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003618 *
3619 * FIXME: we may not allocate every single block here.
3620 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003621 total_data_rate = skl_get_total_relative_data_rate(cstate,
3622 plane_data_rate,
3623 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003624 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003625 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003626
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003627 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003628 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003629 unsigned int data_rate, y_data_rate;
3630 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003631
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003632 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003633 continue;
3634
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003635 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003636
3637 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003638 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003639 * promote the expression to 64 bits to avoid overflowing, the
3640 * result is < available as data_rate / total_data_rate < 1
3641 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003642 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003643 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3644 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003645
Matt Roperc107acf2016-05-12 07:06:01 -07003646 /* Leave disabled planes at (0,0) */
3647 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003648 ddb->plane[pipe][plane_id].start = start;
3649 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003650 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003651
3652 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003653
3654 /*
3655 * allocation for y_plane part of planar format:
3656 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003657 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003658
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003659 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003660 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3661 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003662
Matt Roperc107acf2016-05-12 07:06:01 -07003663 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003664 ddb->y_plane[pipe][plane_id].start = start;
3665 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003666 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003667
Matt Ropera1de91e2016-05-12 07:05:57 -07003668 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003669 }
3670
Matt Roperc107acf2016-05-12 07:06:01 -07003671 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003672}
3673
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003674/*
3675 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003676 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003677 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3678 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3679*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303680static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3681 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003682{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303683 uint32_t wm_intermediate_val;
3684 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003685
3686 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303687 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003688
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303689 wm_intermediate_val = latency * pixel_rate * cpp;
3690 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003691 return ret;
3692}
3693
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303694static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3695 uint32_t pipe_htotal,
3696 uint32_t latency,
3697 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003698{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003699 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303700 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003701
3702 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303703 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003704
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003705 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303706 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3707 pipe_htotal * 1000);
3708 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003709 return ret;
3710}
3711
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003712static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3713 struct intel_plane_state *pstate)
3714{
3715 uint64_t adjusted_pixel_rate;
3716 uint64_t downscale_amount;
3717 uint64_t pixel_rate;
3718
3719 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003720 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003721 return 0;
3722
3723 /*
3724 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3725 * with additional adjustments for plane-specific scaling.
3726 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003727 adjusted_pixel_rate = cstate->pixel_rate;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003728 downscale_amount = skl_plane_downscale_amount(pstate);
3729
3730 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3731 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3732
3733 return pixel_rate;
3734}
3735
Matt Roper55994c22016-05-12 07:06:08 -07003736static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3737 struct intel_crtc_state *cstate,
3738 struct intel_plane_state *intel_pstate,
3739 uint16_t ddb_allocation,
3740 int level,
3741 uint16_t *out_blocks, /* out */
3742 uint8_t *out_lines, /* out */
3743 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003744{
Matt Roper33815fa2016-05-12 07:06:05 -07003745 struct drm_plane_state *pstate = &intel_pstate->base;
3746 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003747 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303748 uint_fixed_16_16_t method1, method2;
3749 uint_fixed_16_16_t plane_blocks_per_line;
3750 uint_fixed_16_16_t selected_result;
3751 uint32_t interm_pbpl;
3752 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003753 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003754 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003755 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003756 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303757 uint_fixed_16_16_t y_tile_minimum;
3758 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003759 struct intel_atomic_state *state =
3760 to_intel_atomic_state(cstate->base.state);
3761 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303762 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003763
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003764 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003765 *enabled = false;
3766 return 0;
3767 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003768
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303769 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3770 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3771 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3772
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303773 /* Display WA #1141: kbl. */
3774 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3775 latency += 4;
3776
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303777 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003778 latency += 15;
3779
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003780 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3781 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003782
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003783 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003784 swap(width, height);
3785
Ville Syrjälä353c8592016-12-14 23:30:57 +02003786 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003787 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3788
Dave Airlie61d0a042016-10-25 16:35:20 +10003789 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003790 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003791 fb->format->cpp[1] :
3792 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003793
3794 switch (cpp) {
3795 case 1:
3796 y_min_scanlines = 16;
3797 break;
3798 case 2:
3799 y_min_scanlines = 8;
3800 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003801 case 4:
3802 y_min_scanlines = 4;
3803 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003804 default:
3805 MISSING_CASE(cpp);
3806 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003807 }
3808 } else {
3809 y_min_scanlines = 4;
3810 }
3811
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003812 if (apply_memory_bw_wa)
3813 y_min_scanlines *= 2;
3814
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003815 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303816 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303817 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3818 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003819 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303820 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303821 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303822 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3823 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303824 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303825 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3826 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003827 }
3828
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003829 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3830 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003831 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003832 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003833 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003834
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303835 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3836 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003837
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303838 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303839 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003840 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003841 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3842 (plane_bytes_per_line / 512 < 1))
3843 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303844 else if ((ddb_allocation /
3845 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3846 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003847 else
3848 selected_result = method1;
3849 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003850
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303851 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3852 res_lines = DIV_ROUND_UP(selected_result.val,
3853 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003854
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003855 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303856 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303857 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003858 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003859 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003860 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003861 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003862 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003863
Matt Roper55994c22016-05-12 07:06:08 -07003864 if (res_blocks >= ddb_allocation || res_lines > 31) {
3865 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003866
3867 /*
3868 * If there are no valid level 0 watermarks, then we can't
3869 * support this display configuration.
3870 */
3871 if (level) {
3872 return 0;
3873 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003874 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003875
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003876 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3877 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3878 plane->base.id, plane->name,
3879 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003880 return -EINVAL;
3881 }
Matt Roper55994c22016-05-12 07:06:08 -07003882 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003883
3884 *out_blocks = res_blocks;
3885 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003886 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003887
Matt Roper55994c22016-05-12 07:06:08 -07003888 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003889}
3890
Matt Roperf4a96752016-05-12 07:06:06 -07003891static int
3892skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3893 struct skl_ddb_allocation *ddb,
3894 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003895 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003896 int level,
3897 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003898{
Matt Roperf4a96752016-05-12 07:06:06 -07003899 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003900 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003901 struct drm_plane *plane = &intel_plane->base;
3902 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003903 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003904 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003905 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003906
3907 if (state)
3908 intel_pstate =
3909 intel_atomic_get_existing_plane_state(state,
3910 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003911
Matt Roperf4a96752016-05-12 07:06:06 -07003912 /*
Lyudea62163e2016-10-04 14:28:20 -04003913 * Note: If we start supporting multiple pending atomic commits against
3914 * the same planes/CRTC's in the future, plane->state will no longer be
3915 * the correct pre-state to use for the calculations here and we'll
3916 * need to change where we get the 'unchanged' plane data from.
3917 *
3918 * For now this is fine because we only allow one queued commit against
3919 * a CRTC. Even if the plane isn't modified by this transaction and we
3920 * don't have a plane lock, we still have the CRTC's lock, so we know
3921 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003922 */
Lyudea62163e2016-10-04 14:28:20 -04003923 if (!intel_pstate)
3924 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003925
Lyudea62163e2016-10-04 14:28:20 -04003926 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003927
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003928 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003929
Lyudea62163e2016-10-04 14:28:20 -04003930 ret = skl_compute_plane_wm(dev_priv,
3931 cstate,
3932 intel_pstate,
3933 ddb_blocks,
3934 level,
3935 &result->plane_res_b,
3936 &result->plane_res_l,
3937 &result->plane_en);
3938 if (ret)
3939 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003940
3941 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003942}
3943
Damien Lespiau407b50f2014-11-04 17:06:57 +00003944static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003945skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003946{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303947 struct drm_atomic_state *state = cstate->base.state;
3948 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003949 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303950 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003951
Matt Roper024c9042015-09-24 15:53:11 -07003952 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003953 return 0;
3954
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003955 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003956
3957 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003958 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003959
Mahesh Kumara3a89862016-12-01 21:19:34 +05303960 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3961 1000, pixel_rate);
3962
3963 /* Display WA #1135: bxt. */
3964 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3965 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3966
3967 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003968}
3969
Matt Roper024c9042015-09-24 15:53:11 -07003970static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003971 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003972{
Matt Roper024c9042015-09-24 15:53:11 -07003973 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003974 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003975
3976 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003977 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003978}
3979
Matt Roper55994c22016-05-12 07:06:08 -07003980static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3981 struct skl_ddb_allocation *ddb,
3982 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003983{
Matt Roper024c9042015-09-24 15:53:11 -07003984 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003985 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003986 struct intel_plane *intel_plane;
3987 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003988 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003989 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003990
Lyudea62163e2016-10-04 14:28:20 -04003991 /*
3992 * We'll only calculate watermarks for planes that are actually
3993 * enabled, so make sure all other planes are set as disabled.
3994 */
3995 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3996
3997 for_each_intel_plane_mask(&dev_priv->drm,
3998 intel_plane,
3999 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004000 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04004001
4002 for (level = 0; level <= max_level; level++) {
4003 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
4004 intel_plane, level,
4005 &wm->wm[level]);
4006 if (ret)
4007 return ret;
4008 }
4009 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004010 }
Matt Roper024c9042015-09-24 15:53:11 -07004011 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004012
Matt Roper55994c22016-05-12 07:06:08 -07004013 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004014}
4015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004016static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4017 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004018 const struct skl_ddb_entry *entry)
4019{
4020 if (entry->end)
4021 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4022 else
4023 I915_WRITE(reg, 0);
4024}
4025
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004026static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4027 i915_reg_t reg,
4028 const struct skl_wm_level *level)
4029{
4030 uint32_t val = 0;
4031
4032 if (level->plane_en) {
4033 val |= PLANE_WM_EN;
4034 val |= level->plane_res_b;
4035 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4036 }
4037
4038 I915_WRITE(reg, val);
4039}
4040
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004041static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4042 const struct skl_plane_wm *wm,
4043 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004044 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004045{
4046 struct drm_crtc *crtc = &intel_crtc->base;
4047 struct drm_device *dev = crtc->dev;
4048 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004049 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004050 enum pipe pipe = intel_crtc->pipe;
4051
4052 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004053 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004054 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004055 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004056 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004057 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004058
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004059 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4060 &ddb->plane[pipe][plane_id]);
4061 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4062 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004063}
4064
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004065static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4066 const struct skl_plane_wm *wm,
4067 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004068{
4069 struct drm_crtc *crtc = &intel_crtc->base;
4070 struct drm_device *dev = crtc->dev;
4071 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004072 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004073 enum pipe pipe = intel_crtc->pipe;
4074
4075 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004076 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4077 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004078 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004079 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004080
4081 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004082 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004083}
4084
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004085bool skl_wm_level_equals(const struct skl_wm_level *l1,
4086 const struct skl_wm_level *l2)
4087{
4088 if (l1->plane_en != l2->plane_en)
4089 return false;
4090
4091 /* If both planes aren't enabled, the rest shouldn't matter */
4092 if (!l1->plane_en)
4093 return true;
4094
4095 return (l1->plane_res_l == l2->plane_res_l &&
4096 l1->plane_res_b == l2->plane_res_b);
4097}
4098
Lyude27082492016-08-24 07:48:10 +02004099static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4100 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004101{
Lyude27082492016-08-24 07:48:10 +02004102 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004103}
4104
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004105bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4106 const struct skl_ddb_entry *ddb,
4107 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004108{
Lyudece0ba282016-09-15 10:46:35 -04004109 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004110
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004111 for (i = 0; i < I915_MAX_PIPES; i++)
4112 if (i != ignore && entries[i] &&
4113 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02004114 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004115
Lyude27082492016-08-24 07:48:10 +02004116 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004117}
4118
Matt Roper55994c22016-05-12 07:06:08 -07004119static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004120 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004121 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004122 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004123 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004124{
Matt Roperf4a96752016-05-12 07:06:06 -07004125 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004126 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004127
Matt Roper55994c22016-05-12 07:06:08 -07004128 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4129 if (ret)
4130 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004131
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004132 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004133 *changed = false;
4134 else
4135 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004136
Matt Roper55994c22016-05-12 07:06:08 -07004137 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004138}
4139
Matt Roper9b613022016-06-27 16:42:44 -07004140static uint32_t
4141pipes_modified(struct drm_atomic_state *state)
4142{
4143 struct drm_crtc *crtc;
4144 struct drm_crtc_state *cstate;
4145 uint32_t i, ret = 0;
4146
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004147 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004148 ret |= drm_crtc_mask(crtc);
4149
4150 return ret;
4151}
4152
Jani Nikulabb7791b2016-10-04 12:29:17 +03004153static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004154skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4155{
4156 struct drm_atomic_state *state = cstate->base.state;
4157 struct drm_device *dev = state->dev;
4158 struct drm_crtc *crtc = cstate->base.crtc;
4159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4160 struct drm_i915_private *dev_priv = to_i915(dev);
4161 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4162 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4163 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4164 struct drm_plane_state *plane_state;
4165 struct drm_plane *plane;
4166 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004167
4168 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4169
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004170 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004171 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004172
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004173 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4174 &new_ddb->plane[pipe][plane_id]) &&
4175 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4176 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004177 continue;
4178
4179 plane_state = drm_atomic_get_plane_state(state, plane);
4180 if (IS_ERR(plane_state))
4181 return PTR_ERR(plane_state);
4182 }
4183
4184 return 0;
4185}
4186
Matt Roper98d39492016-05-12 07:06:03 -07004187static int
4188skl_compute_ddb(struct drm_atomic_state *state)
4189{
4190 struct drm_device *dev = state->dev;
4191 struct drm_i915_private *dev_priv = to_i915(dev);
4192 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4193 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004194 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004195 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004196 int ret;
4197
4198 /*
4199 * If this is our first atomic update following hardware readout,
4200 * we can't trust the DDB that the BIOS programmed for us. Let's
4201 * pretend that all pipes switched active status so that we'll
4202 * ensure a full DDB recompute.
4203 */
Matt Roper1b54a882016-06-17 13:42:18 -07004204 if (dev_priv->wm.distrust_bios_wm) {
4205 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4206 state->acquire_ctx);
4207 if (ret)
4208 return ret;
4209
Matt Roper98d39492016-05-12 07:06:03 -07004210 intel_state->active_pipe_changes = ~0;
4211
Matt Roper1b54a882016-06-17 13:42:18 -07004212 /*
4213 * We usually only initialize intel_state->active_crtcs if we
4214 * we're doing a modeset; make sure this field is always
4215 * initialized during the sanitization process that happens
4216 * on the first commit too.
4217 */
4218 if (!intel_state->modeset)
4219 intel_state->active_crtcs = dev_priv->active_crtcs;
4220 }
4221
Matt Roper98d39492016-05-12 07:06:03 -07004222 /*
4223 * If the modeset changes which CRTC's are active, we need to
4224 * recompute the DDB allocation for *all* active pipes, even
4225 * those that weren't otherwise being modified in any way by this
4226 * atomic commit. Due to the shrinking of the per-pipe allocations
4227 * when new active CRTC's are added, it's possible for a pipe that
4228 * we were already using and aren't changing at all here to suddenly
4229 * become invalid if its DDB needs exceeds its new allocation.
4230 *
4231 * Note that if we wind up doing a full DDB recompute, we can't let
4232 * any other display updates race with this transaction, so we need
4233 * to grab the lock on *all* CRTC's.
4234 */
Matt Roper734fa012016-05-12 15:11:40 -07004235 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004236 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004237 intel_state->wm_results.dirty_pipes = ~0;
4238 }
Matt Roper98d39492016-05-12 07:06:03 -07004239
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004240 /*
4241 * We're not recomputing for the pipes not included in the commit, so
4242 * make sure we start with the current state.
4243 */
4244 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4245
Matt Roper98d39492016-05-12 07:06:03 -07004246 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4247 struct intel_crtc_state *cstate;
4248
4249 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4250 if (IS_ERR(cstate))
4251 return PTR_ERR(cstate);
4252
Matt Roper734fa012016-05-12 15:11:40 -07004253 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004254 if (ret)
4255 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004256
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004257 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004258 if (ret)
4259 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004260 }
4261
4262 return 0;
4263}
4264
Matt Roper2722efb2016-08-17 15:55:55 -04004265static void
4266skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4267 struct skl_wm_values *src,
4268 enum pipe pipe)
4269{
Matt Roper2722efb2016-08-17 15:55:55 -04004270 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4271 sizeof(dst->ddb.y_plane[pipe]));
4272 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4273 sizeof(dst->ddb.plane[pipe]));
4274}
4275
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004276static void
4277skl_print_wm_changes(const struct drm_atomic_state *state)
4278{
4279 const struct drm_device *dev = state->dev;
4280 const struct drm_i915_private *dev_priv = to_i915(dev);
4281 const struct intel_atomic_state *intel_state =
4282 to_intel_atomic_state(state);
4283 const struct drm_crtc *crtc;
4284 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004285 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004286 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4287 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004288 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004289
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004290 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004291 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004293
Maarten Lankhorst75704982016-11-01 12:04:10 +01004294 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004295 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004296 const struct skl_ddb_entry *old, *new;
4297
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004298 old = &old_ddb->plane[pipe][plane_id];
4299 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004300
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004301 if (skl_ddb_entry_equal(old, new))
4302 continue;
4303
Maarten Lankhorst75704982016-11-01 12:04:10 +01004304 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4305 intel_plane->base.base.id,
4306 intel_plane->base.name,
4307 old->start, old->end,
4308 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004309 }
4310 }
4311}
4312
Matt Roper98d39492016-05-12 07:06:03 -07004313static int
4314skl_compute_wm(struct drm_atomic_state *state)
4315{
4316 struct drm_crtc *crtc;
4317 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004318 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4319 struct skl_wm_values *results = &intel_state->wm_results;
4320 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004321 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004322 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004323
4324 /*
4325 * If this transaction isn't actually touching any CRTC's, don't
4326 * bother with watermark calculation. Note that if we pass this
4327 * test, we're guaranteed to hold at least one CRTC state mutex,
4328 * which means we can safely use values like dev_priv->active_crtcs
4329 * since any racing commits that want to update them would need to
4330 * hold _all_ CRTC state mutexes.
4331 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004332 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07004333 changed = true;
4334 if (!changed)
4335 return 0;
4336
Matt Roper734fa012016-05-12 15:11:40 -07004337 /* Clear all dirty flags */
4338 results->dirty_pipes = 0;
4339
Matt Roper98d39492016-05-12 07:06:03 -07004340 ret = skl_compute_ddb(state);
4341 if (ret)
4342 return ret;
4343
Matt Roper734fa012016-05-12 15:11:40 -07004344 /*
4345 * Calculate WM's for all pipes that are part of this transaction.
4346 * Note that the DDB allocation above may have added more CRTC's that
4347 * weren't otherwise being modified (and set bits in dirty_pipes) if
4348 * pipe allocations had to change.
4349 *
4350 * FIXME: Now that we're doing this in the atomic check phase, we
4351 * should allow skl_update_pipe_wm() to return failure in cases where
4352 * no suitable watermark values can be found.
4353 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004354 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004355 struct intel_crtc_state *intel_cstate =
4356 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004357 const struct skl_pipe_wm *old_pipe_wm =
4358 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004359
4360 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004361 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4362 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004363 if (ret)
4364 return ret;
4365
4366 if (changed)
4367 results->dirty_pipes |= drm_crtc_mask(crtc);
4368
4369 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4370 /* This pipe's WM's did not change */
4371 continue;
4372
4373 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004374 }
4375
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004376 skl_print_wm_changes(state);
4377
Matt Roper98d39492016-05-12 07:06:03 -07004378 return 0;
4379}
4380
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004381static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4382 struct intel_crtc_state *cstate)
4383{
4384 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4385 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4386 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004387 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004388 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004389 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004390
4391 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4392 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004393
4394 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004395
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004396 for_each_plane_id_on_crtc(crtc, plane_id) {
4397 if (plane_id != PLANE_CURSOR)
4398 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4399 ddb, plane_id);
4400 else
4401 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4402 ddb);
4403 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004404}
4405
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004406static void skl_initial_wm(struct intel_atomic_state *state,
4407 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004408{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004409 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004410 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004411 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004412 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004413 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004414 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004415
Ville Syrjälä432081b2016-10-31 22:37:03 +02004416 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004417 return;
4418
Matt Roper734fa012016-05-12 15:11:40 -07004419 mutex_lock(&dev_priv->wm.wm_mutex);
4420
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004421 if (cstate->base.active_changed)
4422 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004423
4424 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004425
4426 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004427}
4428
Ville Syrjäläd8905652016-01-14 14:53:35 +02004429static void ilk_compute_wm_config(struct drm_device *dev,
4430 struct intel_wm_config *config)
4431{
4432 struct intel_crtc *crtc;
4433
4434 /* Compute the currently _active_ config */
4435 for_each_intel_crtc(dev, crtc) {
4436 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4437
4438 if (!wm->pipe_enabled)
4439 continue;
4440
4441 config->sprites_enabled |= wm->sprites_enabled;
4442 config->sprites_scaled |= wm->sprites_scaled;
4443 config->num_pipes_active++;
4444 }
4445}
4446
Matt Ropered4a6a72016-02-23 17:20:13 -08004447static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004448{
Chris Wilson91c8a322016-07-05 10:40:23 +01004449 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004450 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004451 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004452 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004453 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004454 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004455
Ville Syrjäläd8905652016-01-14 14:53:35 +02004456 ilk_compute_wm_config(dev, &config);
4457
4458 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4459 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004460
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004461 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004462 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004463 config.num_pipes_active == 1 && config.sprites_enabled) {
4464 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4465 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004466
Imre Deak820c1982013-12-17 14:46:36 +02004467 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004468 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004469 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004470 }
4471
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004472 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004473 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004474
Imre Deak820c1982013-12-17 14:46:36 +02004475 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004476
Imre Deak820c1982013-12-17 14:46:36 +02004477 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004478}
4479
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004480static void ilk_initial_watermarks(struct intel_atomic_state *state,
4481 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004482{
Matt Ropered4a6a72016-02-23 17:20:13 -08004483 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4484 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004485
Matt Ropered4a6a72016-02-23 17:20:13 -08004486 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004487 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004488 ilk_program_watermarks(dev_priv);
4489 mutex_unlock(&dev_priv->wm.wm_mutex);
4490}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004491
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004492static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4493 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004494{
4495 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4496 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4497
4498 mutex_lock(&dev_priv->wm.wm_mutex);
4499 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004500 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004501 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004502 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004503 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004504}
4505
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004506static inline void skl_wm_level_from_reg_val(uint32_t val,
4507 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004508{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004509 level->plane_en = val & PLANE_WM_EN;
4510 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4511 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4512 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004513}
4514
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004515void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4516 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004517{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004518 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004520 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004521 int level, max_level;
4522 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004523 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004524
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004525 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004526
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004527 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4528 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004529
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004530 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004531 if (plane_id != PLANE_CURSOR)
4532 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004533 else
4534 val = I915_READ(CUR_WM(pipe, level));
4535
4536 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4537 }
4538
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004539 if (plane_id != PLANE_CURSOR)
4540 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004541 else
4542 val = I915_READ(CUR_WM_TRANS(pipe));
4543
4544 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4545 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004546
Matt Roper3ef00282015-03-09 10:19:24 -07004547 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004548 return;
4549
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004550 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004551}
4552
4553void skl_wm_get_hw_state(struct drm_device *dev)
4554{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004555 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004556 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004557 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004558 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004559 struct intel_crtc *intel_crtc;
4560 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004561
Damien Lespiaua269c582014-11-04 17:06:49 +00004562 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004563 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4564 intel_crtc = to_intel_crtc(crtc);
4565 cstate = to_intel_crtc_state(crtc->state);
4566
4567 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4568
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004569 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004570 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004571 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004572
Matt Roper279e99d2016-05-12 07:06:02 -07004573 if (dev_priv->active_crtcs) {
4574 /* Fully recompute DDB on first atomic commit */
4575 dev_priv->wm.distrust_bios_wm = true;
4576 } else {
4577 /* Easy/common case; just sanitize DDB now if everything off */
4578 memset(ddb, 0, sizeof(*ddb));
4579 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004580}
4581
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004582static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4583{
4584 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004585 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004586 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004588 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004589 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004590 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004591 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004592 [PIPE_A] = WM0_PIPEA_ILK,
4593 [PIPE_B] = WM0_PIPEB_ILK,
4594 [PIPE_C] = WM0_PIPEC_IVB,
4595 };
4596
4597 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004598 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004599 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004600
Ville Syrjälä15606532016-05-13 17:55:17 +03004601 memset(active, 0, sizeof(*active));
4602
Matt Roper3ef00282015-03-09 10:19:24 -07004603 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004604
4605 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004606 u32 tmp = hw->wm_pipe[pipe];
4607
4608 /*
4609 * For active pipes LP0 watermark is marked as
4610 * enabled, and LP1+ watermaks as disabled since
4611 * we can't really reverse compute them in case
4612 * multiple pipes are active.
4613 */
4614 active->wm[0].enable = true;
4615 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4616 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4617 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4618 active->linetime = hw->wm_linetime[pipe];
4619 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004620 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004621
4622 /*
4623 * For inactive pipes, all watermark levels
4624 * should be marked as enabled but zeroed,
4625 * which is what we'd compute them to.
4626 */
4627 for (level = 0; level <= max_level; level++)
4628 active->wm[level].enable = true;
4629 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004630
4631 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004632}
4633
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004634#define _FW_WM(value, plane) \
4635 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4636#define _FW_WM_VLV(value, plane) \
4637 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4638
4639static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4640 struct vlv_wm_values *wm)
4641{
4642 enum pipe pipe;
4643 uint32_t tmp;
4644
4645 for_each_pipe(dev_priv, pipe) {
4646 tmp = I915_READ(VLV_DDL(pipe));
4647
Ville Syrjälä1b313892016-11-28 19:37:08 +02004648 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004649 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004650 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004651 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004652 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004653 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004654 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004655 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4656 }
4657
4658 tmp = I915_READ(DSPFW1);
4659 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004660 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4661 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4662 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004663
4664 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004665 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4666 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4667 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004668
4669 tmp = I915_READ(DSPFW3);
4670 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4671
4672 if (IS_CHERRYVIEW(dev_priv)) {
4673 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004674 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4675 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004676
4677 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004678 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4679 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004680
4681 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004682 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4683 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004684
4685 tmp = I915_READ(DSPHOWM);
4686 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004687 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4688 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4689 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4690 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4691 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4692 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4693 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4694 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4695 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004696 } else {
4697 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004698 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4699 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004700
4701 tmp = I915_READ(DSPHOWM);
4702 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004703 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4704 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4705 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4706 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4707 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4708 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004709 }
4710}
4711
4712#undef _FW_WM
4713#undef _FW_WM_VLV
4714
4715void vlv_wm_get_hw_state(struct drm_device *dev)
4716{
4717 struct drm_i915_private *dev_priv = to_i915(dev);
4718 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02004719 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004720 u32 val;
4721
4722 vlv_read_wm_values(dev_priv, wm);
4723
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004724 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4725 wm->level = VLV_WM_LEVEL_PM2;
4726
4727 if (IS_CHERRYVIEW(dev_priv)) {
4728 mutex_lock(&dev_priv->rps.hw_lock);
4729
4730 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4731 if (val & DSP_MAXFIFO_PM5_ENABLE)
4732 wm->level = VLV_WM_LEVEL_PM5;
4733
Ville Syrjälä58590c12015-09-08 21:05:12 +03004734 /*
4735 * If DDR DVFS is disabled in the BIOS, Punit
4736 * will never ack the request. So if that happens
4737 * assume we don't have to enable/disable DDR DVFS
4738 * dynamically. To test that just set the REQ_ACK
4739 * bit to poke the Punit, but don't change the
4740 * HIGH/LOW bits so that we don't actually change
4741 * the current state.
4742 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004743 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004744 val |= FORCE_DDR_FREQ_REQ_ACK;
4745 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4746
4747 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4748 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4749 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4750 "assuming DDR DVFS is disabled\n");
4751 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4752 } else {
4753 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4754 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4755 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4756 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004757
4758 mutex_unlock(&dev_priv->rps.hw_lock);
4759 }
4760
Ville Syrjäläff32c542017-03-02 19:14:57 +02004761 for_each_intel_crtc(dev, crtc) {
4762 struct intel_crtc_state *crtc_state =
4763 to_intel_crtc_state(crtc->base.state);
4764 struct vlv_wm_state *active = &crtc->wm.active.vlv;
4765 const struct vlv_fifo_state *fifo_state =
4766 &crtc_state->wm.vlv.fifo_state;
4767 enum pipe pipe = crtc->pipe;
4768 enum plane_id plane_id;
4769 int level;
4770
4771 vlv_get_fifo_size(crtc_state);
4772
4773 active->num_levels = wm->level + 1;
4774 active->cxsr = wm->cxsr;
4775
Ville Syrjäläff32c542017-03-02 19:14:57 +02004776 for (level = 0; level < active->num_levels; level++) {
4777 struct vlv_pipe_wm *raw =
4778 &crtc_state->wm.vlv.raw[level];
4779
4780 active->sr[level].plane = wm->sr.plane;
4781 active->sr[level].cursor = wm->sr.cursor;
4782
4783 for_each_plane_id_on_crtc(crtc, plane_id) {
4784 active->wm[level].plane[plane_id] =
4785 wm->pipe[pipe].plane[plane_id];
4786
4787 raw->plane[plane_id] =
4788 vlv_invert_wm_value(active->wm[level].plane[plane_id],
4789 fifo_state->plane[plane_id]);
4790 }
4791 }
4792
4793 for_each_plane_id_on_crtc(crtc, plane_id)
4794 vlv_raw_plane_wm_set(crtc_state, level,
4795 plane_id, USHRT_MAX);
4796 vlv_invalidate_wms(crtc, active, level);
4797
4798 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02004799 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02004800
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004801 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004802 pipe_name(pipe),
4803 wm->pipe[pipe].plane[PLANE_PRIMARY],
4804 wm->pipe[pipe].plane[PLANE_CURSOR],
4805 wm->pipe[pipe].plane[PLANE_SPRITE0],
4806 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02004807 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004808
4809 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4810 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4811}
4812
Ville Syrjälä602ae832017-03-02 19:15:02 +02004813void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
4814{
4815 struct intel_plane *plane;
4816 struct intel_crtc *crtc;
4817
4818 mutex_lock(&dev_priv->wm.wm_mutex);
4819
4820 for_each_intel_plane(&dev_priv->drm, plane) {
4821 struct intel_crtc *crtc =
4822 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
4823 struct intel_crtc_state *crtc_state =
4824 to_intel_crtc_state(crtc->base.state);
4825 struct intel_plane_state *plane_state =
4826 to_intel_plane_state(plane->base.state);
4827 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
4828 const struct vlv_fifo_state *fifo_state =
4829 &crtc_state->wm.vlv.fifo_state;
4830 enum plane_id plane_id = plane->id;
4831 int level;
4832
4833 if (plane_state->base.visible)
4834 continue;
4835
4836 for (level = 0; level < wm_state->num_levels; level++) {
4837 struct vlv_pipe_wm *raw =
4838 &crtc_state->wm.vlv.raw[level];
4839
4840 raw->plane[plane_id] = 0;
4841
4842 wm_state->wm[level].plane[plane_id] =
4843 vlv_invert_wm_value(raw->plane[plane_id],
4844 fifo_state->plane[plane_id]);
4845 }
4846 }
4847
4848 for_each_intel_crtc(&dev_priv->drm, crtc) {
4849 struct intel_crtc_state *crtc_state =
4850 to_intel_crtc_state(crtc->base.state);
4851
4852 crtc_state->wm.vlv.intermediate =
4853 crtc_state->wm.vlv.optimal;
4854 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
4855 }
4856
4857 vlv_program_watermarks(dev_priv);
4858
4859 mutex_unlock(&dev_priv->wm.wm_mutex);
4860}
4861
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004862void ilk_wm_get_hw_state(struct drm_device *dev)
4863{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004864 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004865 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004866 struct drm_crtc *crtc;
4867
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004868 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004869 ilk_pipe_wm_get_hw_state(crtc);
4870
4871 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4872 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4873 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4874
4875 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004876 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004877 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4878 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4879 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004880
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004881 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004882 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4883 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004884 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004885 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4886 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004887
4888 hw->enable_fbc_wm =
4889 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4890}
4891
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004892/**
4893 * intel_update_watermarks - update FIFO watermark values based on current modes
4894 *
4895 * Calculate watermark values for the various WM regs based on current mode
4896 * and plane configuration.
4897 *
4898 * There are several cases to deal with here:
4899 * - normal (i.e. non-self-refresh)
4900 * - self-refresh (SR) mode
4901 * - lines are large relative to FIFO size (buffer can hold up to 2)
4902 * - lines are small relative to FIFO size (buffer can hold more than 2
4903 * lines), so need to account for TLB latency
4904 *
4905 * The normal calculation is:
4906 * watermark = dotclock * bytes per pixel * latency
4907 * where latency is platform & configuration dependent (we assume pessimal
4908 * values here).
4909 *
4910 * The SR calculation is:
4911 * watermark = (trunc(latency/line time)+1) * surface width *
4912 * bytes per pixel
4913 * where
4914 * line time = htotal / dotclock
4915 * surface width = hdisplay for normal plane and 64 for cursor
4916 * and latency is assumed to be high, as above.
4917 *
4918 * The final value programmed to the register should always be rounded up,
4919 * and include an extra 2 entries to account for clock crossings.
4920 *
4921 * We don't use the sprite, so we can ignore that. And on Crestline we have
4922 * to set the non-SR watermarks to 8.
4923 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004924void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004925{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004926 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004927
4928 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004929 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004930}
4931
Jani Nikulae2828912016-01-18 09:19:47 +02004932/*
Daniel Vetter92703882012-08-09 16:46:01 +02004933 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004934 */
4935DEFINE_SPINLOCK(mchdev_lock);
4936
4937/* Global for IPS driver to get at the current i915 device. Protected by
4938 * mchdev_lock. */
4939static struct drm_i915_private *i915_mch_dev;
4940
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004941bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004942{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004943 u16 rgvswctl;
4944
Chris Wilson67520412017-03-02 13:28:01 +00004945 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02004946
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004947 rgvswctl = I915_READ16(MEMSWCTL);
4948 if (rgvswctl & MEMCTL_CMD_STS) {
4949 DRM_DEBUG("gpu busy, RCS change rejected\n");
4950 return false; /* still busy with another command */
4951 }
4952
4953 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4954 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4955 I915_WRITE16(MEMSWCTL, rgvswctl);
4956 POSTING_READ16(MEMSWCTL);
4957
4958 rgvswctl |= MEMCTL_CMD_STS;
4959 I915_WRITE16(MEMSWCTL, rgvswctl);
4960
4961 return true;
4962}
4963
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004964static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004965{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004966 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004967 u8 fmax, fmin, fstart, vstart;
4968
Daniel Vetter92703882012-08-09 16:46:01 +02004969 spin_lock_irq(&mchdev_lock);
4970
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004971 rgvmodectl = I915_READ(MEMMODECTL);
4972
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004973 /* Enable temp reporting */
4974 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4975 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4976
4977 /* 100ms RC evaluation intervals */
4978 I915_WRITE(RCUPEI, 100000);
4979 I915_WRITE(RCDNEI, 100000);
4980
4981 /* Set max/min thresholds to 90ms and 80ms respectively */
4982 I915_WRITE(RCBMAXAVG, 90000);
4983 I915_WRITE(RCBMINAVG, 80000);
4984
4985 I915_WRITE(MEMIHYST, 1);
4986
4987 /* Set up min, max, and cur for interrupt handling */
4988 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4989 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4990 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4991 MEMMODE_FSTART_SHIFT;
4992
Ville Syrjälä616847e2015-09-18 20:03:19 +03004993 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004994 PXVFREQ_PX_SHIFT;
4995
Daniel Vetter20e4d402012-08-08 23:35:39 +02004996 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4997 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004998
Daniel Vetter20e4d402012-08-08 23:35:39 +02004999 dev_priv->ips.max_delay = fstart;
5000 dev_priv->ips.min_delay = fmin;
5001 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005002
5003 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5004 fmax, fmin, fstart);
5005
5006 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5007
5008 /*
5009 * Interrupts will be enabled in ironlake_irq_postinstall
5010 */
5011
5012 I915_WRITE(VIDSTART, vstart);
5013 POSTING_READ(VIDSTART);
5014
5015 rgvmodectl |= MEMMODE_SWMODE_EN;
5016 I915_WRITE(MEMMODECTL, rgvmodectl);
5017
Daniel Vetter92703882012-08-09 16:46:01 +02005018 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005019 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005020 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005021
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005022 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005023
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005024 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5025 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005026 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005027 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005028 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005029
5030 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005031}
5032
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005033static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005034{
Daniel Vetter92703882012-08-09 16:46:01 +02005035 u16 rgvswctl;
5036
5037 spin_lock_irq(&mchdev_lock);
5038
5039 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005040
5041 /* Ack interrupts, disable EFC interrupt */
5042 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5043 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5044 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5045 I915_WRITE(DEIIR, DE_PCU_EVENT);
5046 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5047
5048 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005049 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005050 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005051 rgvswctl |= MEMCTL_CMD_STS;
5052 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005053 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005054
Daniel Vetter92703882012-08-09 16:46:01 +02005055 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005056}
5057
Daniel Vetteracbe9472012-07-26 11:50:05 +02005058/* There's a funny hw issue where the hw returns all 0 when reading from
5059 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5060 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5061 * all limits and the gpu stuck at whatever frequency it is at atm).
5062 */
Akash Goel74ef1172015-03-06 11:07:19 +05305063static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005064{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005065 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005066
Daniel Vetter20b46e52012-07-26 11:16:14 +02005067 /* Only set the down limit when we've reached the lowest level to avoid
5068 * getting more interrupts, otherwise leave this clear. This prevents a
5069 * race in the hw when coming out of rc6: There's a tiny window where
5070 * the hw runs at the minimal clock before selecting the desired
5071 * frequency, if the down threshold expires in that window we will not
5072 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03005073 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05305074 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5075 if (val <= dev_priv->rps.min_freq_softlimit)
5076 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5077 } else {
5078 limits = dev_priv->rps.max_freq_softlimit << 24;
5079 if (val <= dev_priv->rps.min_freq_softlimit)
5080 limits |= dev_priv->rps.min_freq_softlimit << 16;
5081 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02005082
5083 return limits;
5084}
5085
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005086static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5087{
5088 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05305089 u32 threshold_up = 0, threshold_down = 0; /* in % */
5090 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005091
5092 new_power = dev_priv->rps.power;
5093 switch (dev_priv->rps.power) {
5094 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005095 if (val > dev_priv->rps.efficient_freq + 1 &&
5096 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005097 new_power = BETWEEN;
5098 break;
5099
5100 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01005101 if (val <= dev_priv->rps.efficient_freq &&
5102 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005103 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01005104 else if (val >= dev_priv->rps.rp0_freq &&
5105 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005106 new_power = HIGH_POWER;
5107 break;
5108
5109 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005110 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5111 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005112 new_power = BETWEEN;
5113 break;
5114 }
5115 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005116 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005117 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00005118 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005119 new_power = HIGH_POWER;
5120 if (new_power == dev_priv->rps.power)
5121 return;
5122
5123 /* Note the units here are not exactly 1us, but 1280ns. */
5124 switch (new_power) {
5125 case LOW_POWER:
5126 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05305127 ei_up = 16000;
5128 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005129
5130 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305131 ei_down = 32000;
5132 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005133 break;
5134
5135 case BETWEEN:
5136 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05305137 ei_up = 13000;
5138 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005139
5140 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305141 ei_down = 32000;
5142 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005143 break;
5144
5145 case HIGH_POWER:
5146 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05305147 ei_up = 10000;
5148 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005149
5150 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305151 ei_down = 32000;
5152 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005153 break;
5154 }
5155
Mika Kuoppala6067a272017-02-15 15:52:59 +02005156 /* When byt can survive without system hang with dynamic
5157 * sw freq adjustments, this restriction can be lifted.
5158 */
5159 if (IS_VALLEYVIEW(dev_priv))
5160 goto skip_hw_write;
5161
Akash Goel8a586432015-03-06 11:07:18 +05305162 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005163 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05305164 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005165 GT_INTERVAL_FROM_US(dev_priv,
5166 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305167
5168 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005169 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05305170 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005171 GT_INTERVAL_FROM_US(dev_priv,
5172 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305173
Chris Wilsona72b5622016-07-02 15:35:59 +01005174 I915_WRITE(GEN6_RP_CONTROL,
5175 GEN6_RP_MEDIA_TURBO |
5176 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5177 GEN6_RP_MEDIA_IS_GFX |
5178 GEN6_RP_ENABLE |
5179 GEN6_RP_UP_BUSY_AVG |
5180 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05305181
Mika Kuoppala6067a272017-02-15 15:52:59 +02005182skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005183 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01005184 dev_priv->rps.up_threshold = threshold_up;
5185 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005186 dev_priv->rps.last_adj = 0;
5187}
5188
Chris Wilson2876ce72014-03-28 08:03:34 +00005189static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5190{
5191 u32 mask = 0;
5192
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005193 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00005194 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005195 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005196 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005197 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005198
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005199 mask &= dev_priv->pm_rps_events;
5200
Imre Deak59d02a12014-12-19 19:33:26 +02005201 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005202}
5203
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005204/* gen6_set_rps is called to update the frequency request, but should also be
5205 * called when the range (min_delay and max_delay) is modified so that we can
5206 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005207static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005208{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005209 /* min/max delay may still have been modified so be sure to
5210 * write the limits value.
5211 */
5212 if (val != dev_priv->rps.cur_freq) {
5213 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005214
Chris Wilsondc979972016-05-10 14:10:04 +01005215 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05305216 I915_WRITE(GEN6_RPNSWREQ,
5217 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005218 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005219 I915_WRITE(GEN6_RPNSWREQ,
5220 HSW_FREQUENCY(val));
5221 else
5222 I915_WRITE(GEN6_RPNSWREQ,
5223 GEN6_FREQUENCY(val) |
5224 GEN6_OFFSET(0) |
5225 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005226 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005227
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005228 /* Make sure we continue to get interrupts
5229 * until we hit the minimum or maximum frequencies.
5230 */
Akash Goel74ef1172015-03-06 11:07:19 +05305231 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00005232 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005233
Ben Widawskyb39fb292014-03-19 18:31:11 -07005234 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02005235 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005236
5237 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005238}
5239
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005240static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005241{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005242 int err;
5243
Chris Wilsondc979972016-05-10 14:10:04 +01005244 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005245 "Odd GPU freq value\n"))
5246 val &= ~1;
5247
Deepak Scd25dd52015-07-10 18:31:40 +05305248 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5249
Chris Wilson8fb55192015-04-07 16:20:28 +01005250 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005251 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5252 if (err)
5253 return err;
5254
Chris Wilsondb4c5e02017-02-10 15:03:46 +00005255 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005256 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005257
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005258 dev_priv->rps.cur_freq = val;
5259 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005260
5261 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005262}
5263
Deepak Sa7f6e232015-05-09 18:04:44 +05305264/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305265 *
5266 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305267 * 1. Forcewake Media well.
5268 * 2. Request idle freq.
5269 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305270*/
5271static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5272{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005273 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005274 int err;
Deepak S5549d252014-06-28 11:26:11 +05305275
Chris Wilsonaed242f2015-03-18 09:48:21 +00005276 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305277 return;
5278
Chris Wilsonc9efef72017-01-02 15:28:45 +00005279 /* The punit delays the write of the frequency and voltage until it
5280 * determines the GPU is awake. During normal usage we don't want to
5281 * waste power changing the frequency if the GPU is sleeping (rc6).
5282 * However, the GPU and driver is now idle and we do not want to delay
5283 * switching to minimum voltage (reducing power whilst idle) as we do
5284 * not expect to be woken in the near future and so must flush the
5285 * change by waking the device.
5286 *
5287 * We choose to take the media powerwell (either would do to trick the
5288 * punit into committing the voltage change) as that takes a lot less
5289 * power than the render powerwell.
5290 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305291 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005292 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305293 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005294
5295 if (err)
5296 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305297}
5298
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005299void gen6_rps_busy(struct drm_i915_private *dev_priv)
5300{
5301 mutex_lock(&dev_priv->rps.hw_lock);
5302 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005303 u8 freq;
5304
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005305 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005306 gen6_rps_reset_ei(dev_priv);
5307 I915_WRITE(GEN6_PMINTRMSK,
5308 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005309
Chris Wilsonc33d2472016-07-04 08:08:36 +01005310 gen6_enable_rps_interrupts(dev_priv);
5311
Chris Wilsonbd648182017-02-10 15:03:48 +00005312 /* Use the user's desired frequency as a guide, but for better
5313 * performance, jump directly to RPe as our starting frequency.
5314 */
5315 freq = max(dev_priv->rps.cur_freq,
5316 dev_priv->rps.efficient_freq);
5317
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005318 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005319 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005320 dev_priv->rps.min_freq_softlimit,
5321 dev_priv->rps.max_freq_softlimit)))
5322 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005323 }
5324 mutex_unlock(&dev_priv->rps.hw_lock);
5325}
5326
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005327void gen6_rps_idle(struct drm_i915_private *dev_priv)
5328{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005329 /* Flush our bottom-half so that it does not race with us
5330 * setting the idle frequency and so that it is bounded by
5331 * our rpm wakeref. And then disable the interrupts to stop any
5332 * futher RPS reclocking whilst we are asleep.
5333 */
5334 gen6_disable_rps_interrupts(dev_priv);
5335
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005336 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005337 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005338 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305339 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005340 else
Chris Wilsondc979972016-05-10 14:10:04 +01005341 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005342 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005343 I915_WRITE(GEN6_PMINTRMSK,
5344 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005345 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005346 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005347
Chris Wilson8d3afd72015-05-21 21:01:47 +01005348 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005349 while (!list_empty(&dev_priv->rps.clients))
5350 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005351 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005352}
5353
Chris Wilson1854d5c2015-04-07 16:20:32 +01005354void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005355 struct intel_rps_client *rps,
5356 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005357{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005358 /* This is intentionally racy! We peek at the state here, then
5359 * validate inside the RPS worker.
5360 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005361 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005362 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005363 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005364 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005365
Chris Wilsone61b9952015-04-27 13:41:24 +01005366 /* Force a RPS boost (and don't count it against the client) if
5367 * the GPU is severely congested.
5368 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005369 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005370 rps = NULL;
5371
Chris Wilson8d3afd72015-05-21 21:01:47 +01005372 spin_lock(&dev_priv->rps.client_lock);
5373 if (rps == NULL || list_empty(&rps->link)) {
5374 spin_lock_irq(&dev_priv->irq_lock);
5375 if (dev_priv->rps.interrupts_enabled) {
5376 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005377 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005378 }
5379 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005380
Chris Wilson2e1b8732015-04-27 13:41:22 +01005381 if (rps != NULL) {
5382 list_add(&rps->link, &dev_priv->rps.clients);
5383 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005384 } else
5385 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005386 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005387 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005388}
5389
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005390int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005391{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005392 int err;
5393
Chris Wilsoncfd1c482017-02-20 09:47:07 +00005394 lockdep_assert_held(&dev_priv->rps.hw_lock);
5395 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5396 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5397
Chris Wilson76e4e4b2017-02-20 09:47:08 +00005398 if (!dev_priv->rps.enabled) {
5399 dev_priv->rps.cur_freq = val;
5400 return 0;
5401 }
5402
Chris Wilsondc979972016-05-10 14:10:04 +01005403 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005404 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005405 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005406 err = gen6_set_rps(dev_priv, val);
5407
5408 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005409}
5410
Chris Wilsondc979972016-05-10 14:10:04 +01005411static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005412{
Zhe Wang20e49362014-11-04 17:07:05 +00005413 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005414 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005415}
5416
Chris Wilsondc979972016-05-10 14:10:04 +01005417static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305418{
Akash Goel2030d682016-04-23 00:05:45 +05305419 I915_WRITE(GEN6_RP_CONTROL, 0);
5420}
5421
Chris Wilsondc979972016-05-10 14:10:04 +01005422static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005423{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005424 I915_WRITE(GEN6_RC_CONTROL, 0);
5425 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305426 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005427}
5428
Chris Wilsondc979972016-05-10 14:10:04 +01005429static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305430{
Deepak S38807742014-05-23 21:00:15 +05305431 I915_WRITE(GEN6_RC_CONTROL, 0);
5432}
5433
Chris Wilsondc979972016-05-10 14:10:04 +01005434static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005435{
Deepak S98a2e5f2014-08-18 10:35:27 -07005436 /* we're doing forcewake before Disabling RC6,
5437 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005438 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005439
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005440 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005441
Mika Kuoppala59bad942015-01-16 11:34:40 +02005442 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005443}
5444
Chris Wilsondc979972016-05-10 14:10:04 +01005445static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005446{
Chris Wilsondc979972016-05-10 14:10:04 +01005447 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005448 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5449 mode = GEN6_RC_CTL_RC6_ENABLE;
5450 else
5451 mode = 0;
5452 }
Chris Wilsondc979972016-05-10 14:10:04 +01005453 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005454 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5455 "RC6 %s RC6p %s RC6pp %s\n",
5456 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5457 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5458 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005459
5460 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005461 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5462 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005463}
5464
Chris Wilsondc979972016-05-10 14:10:04 +01005465static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305466{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005467 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305468 bool enable_rc6 = true;
5469 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005470 u32 rc_ctl;
5471 int rc_sw_target;
5472
5473 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5474 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5475 RC_SW_TARGET_STATE_SHIFT;
5476 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5477 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5478 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5479 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5480 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305481
5482 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005483 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305484 enable_rc6 = false;
5485 }
5486
5487 /*
5488 * The exact context size is not known for BXT, so assume a page size
5489 * for this check.
5490 */
5491 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005492 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5493 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5494 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005495 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305496 enable_rc6 = false;
5497 }
5498
5499 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5500 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5501 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5502 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005503 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305504 enable_rc6 = false;
5505 }
5506
Imre Deakfc619842016-06-29 19:13:55 +03005507 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5508 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5509 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5510 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5511 enable_rc6 = false;
5512 }
5513
5514 if (!I915_READ(GEN6_GFXPAUSE)) {
5515 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5516 enable_rc6 = false;
5517 }
5518
5519 if (!I915_READ(GEN8_MISC_CTRL0)) {
5520 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305521 enable_rc6 = false;
5522 }
5523
5524 return enable_rc6;
5525}
5526
Chris Wilsondc979972016-05-10 14:10:04 +01005527int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005528{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005529 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005530 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005531 return 0;
5532
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305533 if (!enable_rc6)
5534 return 0;
5535
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005536 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305537 DRM_INFO("RC6 disabled by BIOS\n");
5538 return 0;
5539 }
5540
Daniel Vetter456470e2012-08-08 23:35:40 +02005541 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005542 if (enable_rc6 >= 0) {
5543 int mask;
5544
Chris Wilsondc979972016-05-10 14:10:04 +01005545 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005546 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5547 INTEL_RC6pp_ENABLE;
5548 else
5549 mask = INTEL_RC6_ENABLE;
5550
5551 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005552 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5553 "(requested %d, valid %d)\n",
5554 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005555
5556 return enable_rc6 & mask;
5557 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005558
Chris Wilsondc979972016-05-10 14:10:04 +01005559 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005560 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005561
5562 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005563}
5564
Chris Wilsondc979972016-05-10 14:10:04 +01005565static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005566{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005567 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005568
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005569 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005570 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005571 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005572 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5573 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5574 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5575 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005576 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005577 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5578 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5579 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5580 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005581 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005582 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005583
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005584 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005586 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005587 u32 ddcc_status = 0;
5588
5589 if (sandybridge_pcode_read(dev_priv,
5590 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5591 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005592 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005593 clamp_t(u8,
5594 ((ddcc_status >> 8) & 0xff),
5595 dev_priv->rps.min_freq,
5596 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005597 }
5598
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005599 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305600 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005601 * the natural hardware unit for SKL
5602 */
Akash Goelc5e06882015-06-29 14:50:19 +05305603 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5604 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5605 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5606 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5607 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5608 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005609}
5610
Chris Wilson3a45b052016-07-13 09:10:32 +01005611static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005612 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01005613{
5614 u8 freq = dev_priv->rps.cur_freq;
5615
5616 /* force a reset */
5617 dev_priv->rps.power = -1;
5618 dev_priv->rps.cur_freq = -1;
5619
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005620 if (set(dev_priv, freq))
5621 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01005622}
5623
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005624/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005625static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005626{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005627 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5628
Akash Goel0beb0592015-03-06 11:07:20 +05305629 /* Program defaults and thresholds for RPS*/
5630 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5631 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005632
Akash Goel0beb0592015-03-06 11:07:20 +05305633 /* 1 second timeout*/
5634 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5635 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5636
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005637 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005638
Akash Goel0beb0592015-03-06 11:07:20 +05305639 /* Leaning on the below call to gen6_set_rps to program/setup the
5640 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5641 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005642 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005643
5644 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5645}
5646
Chris Wilsondc979972016-05-10 14:10:04 +01005647static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005648{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005649 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305650 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005651 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005652
5653 /* 1a: Software RC state - RC0 */
5654 I915_WRITE(GEN6_RC_STATE, 0);
5655
5656 /* 1b: Get forcewake during program sequence. Although the driver
5657 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005658 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005659
5660 /* 2a: Disable RC states. */
5661 I915_WRITE(GEN6_RC_CONTROL, 0);
5662
5663 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305664
5665 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005666 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305667 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5668 else
5669 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005670 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5671 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305672 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005673 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305674
Dave Gordon1a3d1892016-05-13 15:36:30 +01005675 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305676 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5677
Zhe Wang20e49362014-11-04 17:07:05 +00005678 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005679
Zhe Wang38c23522015-01-20 12:23:04 +00005680 /* 2c: Program Coarse Power Gating Policies. */
5681 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5682 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5683
Zhe Wang20e49362014-11-04 17:07:05 +00005684 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005685 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005686 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005687 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00005688 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5689 I915_WRITE(GEN6_RC_CONTROL,
5690 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00005691
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305692 /*
5693 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305694 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305695 */
Chris Wilsondc979972016-05-10 14:10:04 +01005696 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305697 I915_WRITE(GEN9_PG_ENABLE, 0);
5698 else
5699 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5700 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005701
Mika Kuoppala59bad942015-01-16 11:34:40 +02005702 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005703}
5704
Chris Wilsondc979972016-05-10 14:10:04 +01005705static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005706{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005707 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305708 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005709 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005710
5711 /* 1a: Software RC state - RC0 */
5712 I915_WRITE(GEN6_RC_STATE, 0);
5713
5714 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5715 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005716 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005717
5718 /* 2a: Disable RC states. */
5719 I915_WRITE(GEN6_RC_CONTROL, 0);
5720
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005721 /* 2b: Program RC6 thresholds.*/
5722 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5723 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5724 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305725 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005726 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005727 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005728 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005729 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5730 else
5731 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005732
5733 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005734 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005735 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005736 intel_print_rc6_info(dev_priv, rc6_mask);
5737 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005738 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5739 GEN7_RC_CTL_TO_MODE |
5740 rc6_mask);
5741 else
5742 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5743 GEN6_RC_CTL_EI_MODE(1) |
5744 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005745
5746 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005747 I915_WRITE(GEN6_RPNSWREQ,
5748 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5749 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5750 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005751 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5752 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005753
Daniel Vetter7526ed72014-09-29 15:07:19 +02005754 /* Docs recommend 900MHz, and 300 MHz respectively */
5755 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5756 dev_priv->rps.max_freq_softlimit << 24 |
5757 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005758
Daniel Vetter7526ed72014-09-29 15:07:19 +02005759 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5760 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5761 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5762 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005763
Daniel Vetter7526ed72014-09-29 15:07:19 +02005764 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005765
5766 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005767 I915_WRITE(GEN6_RP_CONTROL,
5768 GEN6_RP_MEDIA_TURBO |
5769 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5770 GEN6_RP_MEDIA_IS_GFX |
5771 GEN6_RP_ENABLE |
5772 GEN6_RP_UP_BUSY_AVG |
5773 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005774
Daniel Vetter7526ed72014-09-29 15:07:19 +02005775 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005776
Chris Wilson3a45b052016-07-13 09:10:32 +01005777 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005778
Mika Kuoppala59bad942015-01-16 11:34:40 +02005779 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005780}
5781
Chris Wilsondc979972016-05-10 14:10:04 +01005782static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005783{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005784 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305785 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005786 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005787 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005788 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005789 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005790
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005791 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005792
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005793 /* Here begins a magic sequence of register writes to enable
5794 * auto-downclocking.
5795 *
5796 * Perhaps there might be some value in exposing these to
5797 * userspace...
5798 */
5799 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005800
5801 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005802 gtfifodbg = I915_READ(GTFIFODBG);
5803 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005804 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5805 I915_WRITE(GTFIFODBG, gtfifodbg);
5806 }
5807
Mika Kuoppala59bad942015-01-16 11:34:40 +02005808 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005809
5810 /* disable the counters and set deterministic thresholds */
5811 I915_WRITE(GEN6_RC_CONTROL, 0);
5812
5813 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5814 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5815 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5816 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5817 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5818
Akash Goel3b3f1652016-10-13 22:44:48 +05305819 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005820 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005821
5822 I915_WRITE(GEN6_RC_SLEEP, 0);
5823 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005824 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005825 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5826 else
5827 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005828 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005829 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5830
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005831 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005832 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005833 if (rc6_mode & INTEL_RC6_ENABLE)
5834 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5835
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005836 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005837 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005838 if (rc6_mode & INTEL_RC6p_ENABLE)
5839 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005840
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005841 if (rc6_mode & INTEL_RC6pp_ENABLE)
5842 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5843 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005844
Chris Wilsondc979972016-05-10 14:10:04 +01005845 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005846
5847 I915_WRITE(GEN6_RC_CONTROL,
5848 rc6_mask |
5849 GEN6_RC_CTL_EI_MODE(1) |
5850 GEN6_RC_CTL_HW_ENABLE);
5851
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005852 /* Power down if completely idle for over 50ms */
5853 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005854 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005855
Chris Wilson3a45b052016-07-13 09:10:32 +01005856 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005857
Ben Widawsky31643d52012-09-26 10:34:01 -07005858 rc6vids = 0;
5859 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005860 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005861 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005862 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005863 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5864 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5865 rc6vids &= 0xffff00;
5866 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5867 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5868 if (ret)
5869 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5870 }
5871
Mika Kuoppala59bad942015-01-16 11:34:40 +02005872 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005873}
5874
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005875static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005876{
5877 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005878 unsigned int gpu_freq;
5879 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305880 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005881 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005882 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005883
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005884 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005885
Ben Widawskyeda79642013-10-07 17:15:48 -03005886 policy = cpufreq_cpu_get(0);
5887 if (policy) {
5888 max_ia_freq = policy->cpuinfo.max_freq;
5889 cpufreq_cpu_put(policy);
5890 } else {
5891 /*
5892 * Default to measured freq if none found, PCU will ensure we
5893 * don't go over
5894 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005895 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005896 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005897
5898 /* Convert from kHz to MHz */
5899 max_ia_freq /= 1000;
5900
Ben Widawsky153b4b952013-10-22 22:05:09 -07005901 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005902 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5903 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005904
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005905 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305906 /* Convert GT frequency to 50 HZ units */
5907 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5908 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5909 } else {
5910 min_gpu_freq = dev_priv->rps.min_freq;
5911 max_gpu_freq = dev_priv->rps.max_freq;
5912 }
5913
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005914 /*
5915 * For each potential GPU frequency, load a ring frequency we'd like
5916 * to use for memory access. We do this by specifying the IA frequency
5917 * the PCU should use as a reference to determine the ring frequency.
5918 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305919 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5920 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005921 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005922
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005923 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305924 /*
5925 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5926 * No floor required for ring frequency on SKL.
5927 */
5928 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005929 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005930 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5931 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005932 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005933 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005934 ring_freq = max(min_ring_freq, ring_freq);
5935 /* leave ia_freq as the default, chosen by cpufreq */
5936 } else {
5937 /* On older processors, there is no separate ring
5938 * clock domain, so in order to boost the bandwidth
5939 * of the ring, we need to upclock the CPU (ia_freq).
5940 *
5941 * For GPU frequencies less than 750MHz,
5942 * just use the lowest ring freq.
5943 */
5944 if (gpu_freq < min_freq)
5945 ia_freq = 800;
5946 else
5947 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5948 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5949 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005950
Ben Widawsky42c05262012-09-26 10:34:00 -07005951 sandybridge_pcode_write(dev_priv,
5952 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005953 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5954 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5955 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005956 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005957}
5958
Ville Syrjälä03af2042014-06-28 02:03:53 +03005959static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305960{
5961 u32 val, rp0;
5962
Jani Nikula5b5929c2015-10-07 11:17:46 +03005963 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305964
Imre Deak43b67992016-08-31 19:13:02 +03005965 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005966 case 8:
5967 /* (2 * 4) config */
5968 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5969 break;
5970 case 12:
5971 /* (2 * 6) config */
5972 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5973 break;
5974 case 16:
5975 /* (2 * 8) config */
5976 default:
5977 /* Setting (2 * 8) Min RP0 for any other combination */
5978 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5979 break;
Deepak S095acd52015-01-17 11:05:59 +05305980 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005981
5982 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5983
Deepak S2b6b3a02014-05-27 15:59:30 +05305984 return rp0;
5985}
5986
5987static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5988{
5989 u32 val, rpe;
5990
5991 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5992 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5993
5994 return rpe;
5995}
5996
Deepak S7707df42014-07-12 18:46:14 +05305997static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5998{
5999 u32 val, rp1;
6000
Jani Nikula5b5929c2015-10-07 11:17:46 +03006001 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6002 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6003
Deepak S7707df42014-07-12 18:46:14 +05306004 return rp1;
6005}
6006
Deepak S96676fe2016-08-12 18:46:41 +05306007static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6008{
6009 u32 val, rpn;
6010
6011 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6012 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6013 FB_GFX_FREQ_FUSE_MASK);
6014
6015 return rpn;
6016}
6017
Deepak Sf8f2b002014-07-10 13:16:21 +05306018static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6019{
6020 u32 val, rp1;
6021
6022 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6023
6024 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6025
6026 return rp1;
6027}
6028
Ville Syrjälä03af2042014-06-28 02:03:53 +03006029static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006030{
6031 u32 val, rp0;
6032
Jani Nikula64936252013-05-22 15:36:20 +03006033 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006034
6035 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6036 /* Clamp to max */
6037 rp0 = min_t(u32, rp0, 0xea);
6038
6039 return rp0;
6040}
6041
6042static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6043{
6044 u32 val, rpe;
6045
Jani Nikula64936252013-05-22 15:36:20 +03006046 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006047 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006048 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006049 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6050
6051 return rpe;
6052}
6053
Ville Syrjälä03af2042014-06-28 02:03:53 +03006054static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006055{
Imre Deak36146032014-12-04 18:39:35 +02006056 u32 val;
6057
6058 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6059 /*
6060 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6061 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6062 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6063 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6064 * to make sure it matches what Punit accepts.
6065 */
6066 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006067}
6068
Imre Deakae484342014-03-31 15:10:44 +03006069/* Check that the pctx buffer wasn't move under us. */
6070static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6071{
6072 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6073
6074 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6075 dev_priv->vlv_pctx->stolen->start);
6076}
6077
Deepak S38807742014-05-23 21:00:15 +05306078
6079/* Check that the pcbr address is not empty. */
6080static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6081{
6082 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6083
6084 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6085}
6086
Chris Wilsondc979972016-05-10 14:10:04 +01006087static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306088{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006089 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006090 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05306091 u32 pcbr;
6092 int pctx_size = 32*1024;
6093
Deepak S38807742014-05-23 21:00:15 +05306094 pcbr = I915_READ(VLV_PCBR);
6095 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006096 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05306097 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006098 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05306099
6100 pctx_paddr = (paddr & (~4095));
6101 I915_WRITE(VLV_PCBR, pctx_paddr);
6102 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006103
6104 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05306105}
6106
Chris Wilsondc979972016-05-10 14:10:04 +01006107static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006108{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006109 struct drm_i915_gem_object *pctx;
6110 unsigned long pctx_paddr;
6111 u32 pcbr;
6112 int pctx_size = 24*1024;
6113
6114 pcbr = I915_READ(VLV_PCBR);
6115 if (pcbr) {
6116 /* BIOS set it up already, grab the pre-alloc'd space */
6117 int pcbr_offset;
6118
6119 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006120 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006121 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02006122 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006123 pctx_size);
6124 goto out;
6125 }
6126
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006127 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6128
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006129 /*
6130 * From the Gunit register HAS:
6131 * The Gfx driver is expected to program this register and ensure
6132 * proper allocation within Gfx stolen memory. For example, this
6133 * register should be programmed such than the PCBR range does not
6134 * overlap with other ranges, such as the frame buffer, protected
6135 * memory, or any other relevant ranges.
6136 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006137 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006138 if (!pctx) {
6139 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00006140 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006141 }
6142
6143 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6144 I915_WRITE(VLV_PCBR, pctx_paddr);
6145
6146out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006147 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006148 dev_priv->vlv_pctx = pctx;
6149}
6150
Chris Wilsondc979972016-05-10 14:10:04 +01006151static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006152{
Imre Deakae484342014-03-31 15:10:44 +03006153 if (WARN_ON(!dev_priv->vlv_pctx))
6154 return;
6155
Chris Wilsonf0cd5182016-10-28 13:58:43 +01006156 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03006157 dev_priv->vlv_pctx = NULL;
6158}
6159
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006160static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6161{
6162 dev_priv->rps.gpll_ref_freq =
6163 vlv_get_cck_clock(dev_priv, "GPLL ref",
6164 CCK_GPLL_CLOCK_CONTROL,
6165 dev_priv->czclk_freq);
6166
6167 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6168 dev_priv->rps.gpll_ref_freq);
6169}
6170
Chris Wilsondc979972016-05-10 14:10:04 +01006171static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006172{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006173 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03006174
Chris Wilsondc979972016-05-10 14:10:04 +01006175 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006176
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006177 vlv_init_gpll_ref_freq(dev_priv);
6178
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006179 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6180 switch ((val >> 6) & 3) {
6181 case 0:
6182 case 1:
6183 dev_priv->mem_freq = 800;
6184 break;
6185 case 2:
6186 dev_priv->mem_freq = 1066;
6187 break;
6188 case 3:
6189 dev_priv->mem_freq = 1333;
6190 break;
6191 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006192 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006193
Imre Deak4e805192014-04-14 20:24:41 +03006194 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6195 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6196 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006197 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006198 dev_priv->rps.max_freq);
6199
6200 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6201 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006202 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006203 dev_priv->rps.efficient_freq);
6204
Deepak Sf8f2b002014-07-10 13:16:21 +05306205 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6206 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006207 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306208 dev_priv->rps.rp1_freq);
6209
Imre Deak4e805192014-04-14 20:24:41 +03006210 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6211 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006212 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006213 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006214}
6215
Chris Wilsondc979972016-05-10 14:10:04 +01006216static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306217{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006218 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306219
Chris Wilsondc979972016-05-10 14:10:04 +01006220 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306221
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006222 vlv_init_gpll_ref_freq(dev_priv);
6223
Ville Syrjäläa5805162015-05-26 20:42:30 +03006224 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006225 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006226 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006227
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006228 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006229 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006230 dev_priv->mem_freq = 2000;
6231 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006232 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006233 dev_priv->mem_freq = 1600;
6234 break;
6235 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006236 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006237
Deepak S2b6b3a02014-05-27 15:59:30 +05306238 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6239 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6240 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006241 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306242 dev_priv->rps.max_freq);
6243
6244 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6245 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006246 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306247 dev_priv->rps.efficient_freq);
6248
Deepak S7707df42014-07-12 18:46:14 +05306249 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6250 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006251 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05306252 dev_priv->rps.rp1_freq);
6253
Deepak S96676fe2016-08-12 18:46:41 +05306254 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306255 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006256 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306257 dev_priv->rps.min_freq);
6258
Ville Syrjälä1c147622014-08-18 14:42:43 +03006259 WARN_ONCE((dev_priv->rps.max_freq |
6260 dev_priv->rps.efficient_freq |
6261 dev_priv->rps.rp1_freq |
6262 dev_priv->rps.min_freq) & 1,
6263 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05306264}
6265
Chris Wilsondc979972016-05-10 14:10:04 +01006266static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006267{
Chris Wilsondc979972016-05-10 14:10:04 +01006268 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006269}
6270
Chris Wilsondc979972016-05-10 14:10:04 +01006271static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306272{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006273 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306274 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306275 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306276
6277 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6278
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006279 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6280 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306281 if (gtfifodbg) {
6282 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6283 gtfifodbg);
6284 I915_WRITE(GTFIFODBG, gtfifodbg);
6285 }
6286
6287 cherryview_check_pctx(dev_priv);
6288
6289 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6290 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006291 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306292
Ville Syrjälä160614a2015-01-19 13:50:47 +02006293 /* Disable RC states. */
6294 I915_WRITE(GEN6_RC_CONTROL, 0);
6295
Deepak S38807742014-05-23 21:00:15 +05306296 /* 2a: Program RC6 thresholds.*/
6297 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6298 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6299 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6300
Akash Goel3b3f1652016-10-13 22:44:48 +05306301 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006302 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306303 I915_WRITE(GEN6_RC_SLEEP, 0);
6304
Deepak Sf4f71c72015-03-28 15:23:35 +05306305 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6306 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306307
6308 /* allows RC6 residency counter to work */
6309 I915_WRITE(VLV_COUNTER_CONTROL,
6310 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6311 VLV_MEDIA_RC6_COUNT_EN |
6312 VLV_RENDER_RC6_COUNT_EN));
6313
6314 /* For now we assume BIOS is allocating and populating the PCBR */
6315 pcbr = I915_READ(VLV_PCBR);
6316
Deepak S38807742014-05-23 21:00:15 +05306317 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006318 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6319 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006320 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306321
6322 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6323
Deepak S2b6b3a02014-05-27 15:59:30 +05306324 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006325 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306326 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6327 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6328 I915_WRITE(GEN6_RP_UP_EI, 66000);
6329 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6330
6331 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6332
6333 /* 5: Enable RPS */
6334 I915_WRITE(GEN6_RP_CONTROL,
6335 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006336 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306337 GEN6_RP_ENABLE |
6338 GEN6_RP_UP_BUSY_AVG |
6339 GEN6_RP_DOWN_IDLE_AVG);
6340
Deepak S3ef62342015-04-29 08:36:24 +05306341 /* Setting Fixed Bias */
6342 val = VLV_OVERRIDE_EN |
6343 VLV_SOC_TDP_EN |
6344 CHV_BIAS_CPU_50_SOC_50;
6345 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6346
Deepak S2b6b3a02014-05-27 15:59:30 +05306347 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6348
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006349 /* RPS code assumes GPLL is used */
6350 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6351
Jani Nikula742f4912015-09-03 11:16:09 +03006352 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306353 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6354
Chris Wilson3a45b052016-07-13 09:10:32 +01006355 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306356
Mika Kuoppala59bad942015-01-16 11:34:40 +02006357 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306358}
6359
Chris Wilsondc979972016-05-10 14:10:04 +01006360static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006361{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006362 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306363 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006364 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006365
6366 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6367
Imre Deakae484342014-03-31 15:10:44 +03006368 valleyview_check_pctx(dev_priv);
6369
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006370 gtfifodbg = I915_READ(GTFIFODBG);
6371 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006372 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6373 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006374 I915_WRITE(GTFIFODBG, gtfifodbg);
6375 }
6376
Deepak Sc8d9a592013-11-23 14:55:42 +05306377 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006378 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006379
Ville Syrjälä160614a2015-01-19 13:50:47 +02006380 /* Disable RC states. */
6381 I915_WRITE(GEN6_RC_CONTROL, 0);
6382
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006383 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006384 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6385 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6386 I915_WRITE(GEN6_RP_UP_EI, 66000);
6387 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6388
6389 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6390
6391 I915_WRITE(GEN6_RP_CONTROL,
6392 GEN6_RP_MEDIA_TURBO |
6393 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6394 GEN6_RP_MEDIA_IS_GFX |
6395 GEN6_RP_ENABLE |
6396 GEN6_RP_UP_BUSY_AVG |
6397 GEN6_RP_DOWN_IDLE_CONT);
6398
6399 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6400 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6401 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6402
Akash Goel3b3f1652016-10-13 22:44:48 +05306403 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006404 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006405
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006406 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006407
6408 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006409 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02006410 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6411 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04006412 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006413 VLV_MEDIA_RC6_COUNT_EN |
6414 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006415
Chris Wilsondc979972016-05-10 14:10:04 +01006416 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006417 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006418
Chris Wilsondc979972016-05-10 14:10:04 +01006419 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006420
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006421 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006422
Deepak S3ef62342015-04-29 08:36:24 +05306423 /* Setting Fixed Bias */
6424 val = VLV_OVERRIDE_EN |
6425 VLV_SOC_TDP_EN |
6426 VLV_BIAS_CPU_125_SOC_875;
6427 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6428
Jani Nikula64936252013-05-22 15:36:20 +03006429 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006430
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006431 /* RPS code assumes GPLL is used */
6432 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6433
Jani Nikula742f4912015-09-03 11:16:09 +03006434 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006435 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6436
Chris Wilson3a45b052016-07-13 09:10:32 +01006437 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006438
Mika Kuoppala59bad942015-01-16 11:34:40 +02006439 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006440}
6441
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006442static unsigned long intel_pxfreq(u32 vidfreq)
6443{
6444 unsigned long freq;
6445 int div = (vidfreq & 0x3f0000) >> 16;
6446 int post = (vidfreq & 0x3000) >> 12;
6447 int pre = (vidfreq & 0x7);
6448
6449 if (!pre)
6450 return 0;
6451
6452 freq = ((div * 133333) / ((1<<post) * pre));
6453
6454 return freq;
6455}
6456
Daniel Vettereb48eb02012-04-26 23:28:12 +02006457static const struct cparams {
6458 u16 i;
6459 u16 t;
6460 u16 m;
6461 u16 c;
6462} cparams[] = {
6463 { 1, 1333, 301, 28664 },
6464 { 1, 1066, 294, 24460 },
6465 { 1, 800, 294, 25192 },
6466 { 0, 1333, 276, 27605 },
6467 { 0, 1066, 276, 27605 },
6468 { 0, 800, 231, 23784 },
6469};
6470
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006471static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006472{
6473 u64 total_count, diff, ret;
6474 u32 count1, count2, count3, m = 0, c = 0;
6475 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6476 int i;
6477
Chris Wilson67520412017-03-02 13:28:01 +00006478 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006479
Daniel Vetter20e4d402012-08-08 23:35:39 +02006480 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006481
6482 /* Prevent division-by-zero if we are asking too fast.
6483 * Also, we don't get interesting results if we are polling
6484 * faster than once in 10ms, so just return the saved value
6485 * in such cases.
6486 */
6487 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006488 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006489
6490 count1 = I915_READ(DMIEC);
6491 count2 = I915_READ(DDREC);
6492 count3 = I915_READ(CSIEC);
6493
6494 total_count = count1 + count2 + count3;
6495
6496 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006497 if (total_count < dev_priv->ips.last_count1) {
6498 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006499 diff += total_count;
6500 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006501 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006502 }
6503
6504 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006505 if (cparams[i].i == dev_priv->ips.c_m &&
6506 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006507 m = cparams[i].m;
6508 c = cparams[i].c;
6509 break;
6510 }
6511 }
6512
6513 diff = div_u64(diff, diff1);
6514 ret = ((m * diff) + c);
6515 ret = div_u64(ret, 10);
6516
Daniel Vetter20e4d402012-08-08 23:35:39 +02006517 dev_priv->ips.last_count1 = total_count;
6518 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006519
Daniel Vetter20e4d402012-08-08 23:35:39 +02006520 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521
6522 return ret;
6523}
6524
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006525unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6526{
6527 unsigned long val;
6528
Chris Wilsondc979972016-05-10 14:10:04 +01006529 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006530 return 0;
6531
6532 spin_lock_irq(&mchdev_lock);
6533
6534 val = __i915_chipset_val(dev_priv);
6535
6536 spin_unlock_irq(&mchdev_lock);
6537
6538 return val;
6539}
6540
Daniel Vettereb48eb02012-04-26 23:28:12 +02006541unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6542{
6543 unsigned long m, x, b;
6544 u32 tsfs;
6545
6546 tsfs = I915_READ(TSFS);
6547
6548 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6549 x = I915_READ8(TR1);
6550
6551 b = tsfs & TSFS_INTR_MASK;
6552
6553 return ((m * x) / 127) - b;
6554}
6555
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006556static int _pxvid_to_vd(u8 pxvid)
6557{
6558 if (pxvid == 0)
6559 return 0;
6560
6561 if (pxvid >= 8 && pxvid < 31)
6562 pxvid = 31;
6563
6564 return (pxvid + 2) * 125;
6565}
6566
6567static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006568{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006569 const int vd = _pxvid_to_vd(pxvid);
6570 const int vm = vd - 1125;
6571
Chris Wilsondc979972016-05-10 14:10:04 +01006572 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006573 return vm > 0 ? vm : 0;
6574
6575 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006576}
6577
Daniel Vetter02d71952012-08-09 16:44:54 +02006578static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006579{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006580 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006581 u32 count;
6582
Chris Wilson67520412017-03-02 13:28:01 +00006583 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006584
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006585 now = ktime_get_raw_ns();
6586 diffms = now - dev_priv->ips.last_time2;
6587 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006588
6589 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006590 if (!diffms)
6591 return;
6592
6593 count = I915_READ(GFXEC);
6594
Daniel Vetter20e4d402012-08-08 23:35:39 +02006595 if (count < dev_priv->ips.last_count2) {
6596 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006597 diff += count;
6598 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006599 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006600 }
6601
Daniel Vetter20e4d402012-08-08 23:35:39 +02006602 dev_priv->ips.last_count2 = count;
6603 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006604
6605 /* More magic constants... */
6606 diff = diff * 1181;
6607 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006608 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006609}
6610
Daniel Vetter02d71952012-08-09 16:44:54 +02006611void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6612{
Chris Wilsondc979972016-05-10 14:10:04 +01006613 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006614 return;
6615
Daniel Vetter92703882012-08-09 16:46:01 +02006616 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006617
6618 __i915_update_gfx_val(dev_priv);
6619
Daniel Vetter92703882012-08-09 16:46:01 +02006620 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006621}
6622
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006623static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006624{
6625 unsigned long t, corr, state1, corr2, state2;
6626 u32 pxvid, ext_v;
6627
Chris Wilson67520412017-03-02 13:28:01 +00006628 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006629
Ville Syrjälä616847e2015-09-18 20:03:19 +03006630 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006631 pxvid = (pxvid >> 24) & 0x7f;
6632 ext_v = pvid_to_extvid(dev_priv, pxvid);
6633
6634 state1 = ext_v;
6635
6636 t = i915_mch_val(dev_priv);
6637
6638 /* Revel in the empirically derived constants */
6639
6640 /* Correction factor in 1/100000 units */
6641 if (t > 80)
6642 corr = ((t * 2349) + 135940);
6643 else if (t >= 50)
6644 corr = ((t * 964) + 29317);
6645 else /* < 50 */
6646 corr = ((t * 301) + 1004);
6647
6648 corr = corr * ((150142 * state1) / 10000 - 78642);
6649 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006650 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006651
6652 state2 = (corr2 * state1) / 10000;
6653 state2 /= 100; /* convert to mW */
6654
Daniel Vetter02d71952012-08-09 16:44:54 +02006655 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006656
Daniel Vetter20e4d402012-08-08 23:35:39 +02006657 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006658}
6659
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006660unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6661{
6662 unsigned long val;
6663
Chris Wilsondc979972016-05-10 14:10:04 +01006664 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006665 return 0;
6666
6667 spin_lock_irq(&mchdev_lock);
6668
6669 val = __i915_gfx_val(dev_priv);
6670
6671 spin_unlock_irq(&mchdev_lock);
6672
6673 return val;
6674}
6675
Daniel Vettereb48eb02012-04-26 23:28:12 +02006676/**
6677 * i915_read_mch_val - return value for IPS use
6678 *
6679 * Calculate and return a value for the IPS driver to use when deciding whether
6680 * we have thermal and power headroom to increase CPU or GPU power budget.
6681 */
6682unsigned long i915_read_mch_val(void)
6683{
6684 struct drm_i915_private *dev_priv;
6685 unsigned long chipset_val, graphics_val, ret = 0;
6686
Daniel Vetter92703882012-08-09 16:46:01 +02006687 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006688 if (!i915_mch_dev)
6689 goto out_unlock;
6690 dev_priv = i915_mch_dev;
6691
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006692 chipset_val = __i915_chipset_val(dev_priv);
6693 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006694
6695 ret = chipset_val + graphics_val;
6696
6697out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006698 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006699
6700 return ret;
6701}
6702EXPORT_SYMBOL_GPL(i915_read_mch_val);
6703
6704/**
6705 * i915_gpu_raise - raise GPU frequency limit
6706 *
6707 * Raise the limit; IPS indicates we have thermal headroom.
6708 */
6709bool i915_gpu_raise(void)
6710{
6711 struct drm_i915_private *dev_priv;
6712 bool ret = true;
6713
Daniel Vetter92703882012-08-09 16:46:01 +02006714 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006715 if (!i915_mch_dev) {
6716 ret = false;
6717 goto out_unlock;
6718 }
6719 dev_priv = i915_mch_dev;
6720
Daniel Vetter20e4d402012-08-08 23:35:39 +02006721 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6722 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006723
6724out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006725 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006726
6727 return ret;
6728}
6729EXPORT_SYMBOL_GPL(i915_gpu_raise);
6730
6731/**
6732 * i915_gpu_lower - lower GPU frequency limit
6733 *
6734 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6735 * frequency maximum.
6736 */
6737bool i915_gpu_lower(void)
6738{
6739 struct drm_i915_private *dev_priv;
6740 bool ret = true;
6741
Daniel Vetter92703882012-08-09 16:46:01 +02006742 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006743 if (!i915_mch_dev) {
6744 ret = false;
6745 goto out_unlock;
6746 }
6747 dev_priv = i915_mch_dev;
6748
Daniel Vetter20e4d402012-08-08 23:35:39 +02006749 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6750 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006751
6752out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006753 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006754
6755 return ret;
6756}
6757EXPORT_SYMBOL_GPL(i915_gpu_lower);
6758
6759/**
6760 * i915_gpu_busy - indicate GPU business to IPS
6761 *
6762 * Tell the IPS driver whether or not the GPU is busy.
6763 */
6764bool i915_gpu_busy(void)
6765{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006766 bool ret = false;
6767
Daniel Vetter92703882012-08-09 16:46:01 +02006768 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006769 if (i915_mch_dev)
6770 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006771 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006772
6773 return ret;
6774}
6775EXPORT_SYMBOL_GPL(i915_gpu_busy);
6776
6777/**
6778 * i915_gpu_turbo_disable - disable graphics turbo
6779 *
6780 * Disable graphics turbo by resetting the max frequency and setting the
6781 * current frequency to the default.
6782 */
6783bool i915_gpu_turbo_disable(void)
6784{
6785 struct drm_i915_private *dev_priv;
6786 bool ret = true;
6787
Daniel Vetter92703882012-08-09 16:46:01 +02006788 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006789 if (!i915_mch_dev) {
6790 ret = false;
6791 goto out_unlock;
6792 }
6793 dev_priv = i915_mch_dev;
6794
Daniel Vetter20e4d402012-08-08 23:35:39 +02006795 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006796
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006797 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006798 ret = false;
6799
6800out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006801 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006802
6803 return ret;
6804}
6805EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6806
6807/**
6808 * Tells the intel_ips driver that the i915 driver is now loaded, if
6809 * IPS got loaded first.
6810 *
6811 * This awkward dance is so that neither module has to depend on the
6812 * other in order for IPS to do the appropriate communication of
6813 * GPU turbo limits to i915.
6814 */
6815static void
6816ips_ping_for_i915_load(void)
6817{
6818 void (*link)(void);
6819
6820 link = symbol_get(ips_link_to_i915_driver);
6821 if (link) {
6822 link();
6823 symbol_put(ips_link_to_i915_driver);
6824 }
6825}
6826
6827void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6828{
Daniel Vetter02d71952012-08-09 16:44:54 +02006829 /* We only register the i915 ips part with intel-ips once everything is
6830 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006831 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006832 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006833 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006834
6835 ips_ping_for_i915_load();
6836}
6837
6838void intel_gpu_ips_teardown(void)
6839{
Daniel Vetter92703882012-08-09 16:46:01 +02006840 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006841 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006842 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006843}
Deepak S76c3552f2014-01-30 23:08:16 +05306844
Chris Wilsondc979972016-05-10 14:10:04 +01006845static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006846{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006847 u32 lcfuse;
6848 u8 pxw[16];
6849 int i;
6850
6851 /* Disable to program */
6852 I915_WRITE(ECR, 0);
6853 POSTING_READ(ECR);
6854
6855 /* Program energy weights for various events */
6856 I915_WRITE(SDEW, 0x15040d00);
6857 I915_WRITE(CSIEW0, 0x007f0000);
6858 I915_WRITE(CSIEW1, 0x1e220004);
6859 I915_WRITE(CSIEW2, 0x04000004);
6860
6861 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006862 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006863 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006864 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006865
6866 /* Program P-state weights to account for frequency power adjustment */
6867 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006868 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006869 unsigned long freq = intel_pxfreq(pxvidfreq);
6870 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6871 PXVFREQ_PX_SHIFT;
6872 unsigned long val;
6873
6874 val = vid * vid;
6875 val *= (freq / 1000);
6876 val *= 255;
6877 val /= (127*127*900);
6878 if (val > 0xff)
6879 DRM_ERROR("bad pxval: %ld\n", val);
6880 pxw[i] = val;
6881 }
6882 /* Render standby states get 0 weight */
6883 pxw[14] = 0;
6884 pxw[15] = 0;
6885
6886 for (i = 0; i < 4; i++) {
6887 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6888 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006889 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006890 }
6891
6892 /* Adjust magic regs to magic values (more experimental results) */
6893 I915_WRITE(OGW0, 0);
6894 I915_WRITE(OGW1, 0);
6895 I915_WRITE(EG0, 0x00007f00);
6896 I915_WRITE(EG1, 0x0000000e);
6897 I915_WRITE(EG2, 0x000e0000);
6898 I915_WRITE(EG3, 0x68000300);
6899 I915_WRITE(EG4, 0x42000000);
6900 I915_WRITE(EG5, 0x00140031);
6901 I915_WRITE(EG6, 0);
6902 I915_WRITE(EG7, 0);
6903
6904 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006905 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006906
6907 /* Enable PMON + select events */
6908 I915_WRITE(ECR, 0x80000019);
6909
6910 lcfuse = I915_READ(LCFUSE02);
6911
Daniel Vetter20e4d402012-08-08 23:35:39 +02006912 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006913}
6914
Chris Wilsondc979972016-05-10 14:10:04 +01006915void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006916{
Imre Deakb268c692015-12-15 20:10:31 +02006917 /*
6918 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6919 * requirement.
6920 */
6921 if (!i915.enable_rc6) {
6922 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6923 intel_runtime_pm_get(dev_priv);
6924 }
Imre Deake6069ca2014-04-18 16:01:02 +03006925
Chris Wilsonb5163db2016-08-10 13:58:24 +01006926 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006927 mutex_lock(&dev_priv->rps.hw_lock);
6928
6929 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006930 if (IS_CHERRYVIEW(dev_priv))
6931 cherryview_init_gt_powersave(dev_priv);
6932 else if (IS_VALLEYVIEW(dev_priv))
6933 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006934 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006935 gen6_init_rps_frequencies(dev_priv);
6936
6937 /* Derive initial user preferences/limits from the hardware limits */
6938 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6939 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6940
6941 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6942 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6943
6944 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6945 dev_priv->rps.min_freq_softlimit =
6946 max_t(int,
6947 dev_priv->rps.efficient_freq,
6948 intel_freq_opcode(dev_priv, 450));
6949
Chris Wilson99ac9612016-07-13 09:10:34 +01006950 /* After setting max-softlimit, find the overclock max freq */
6951 if (IS_GEN6(dev_priv) ||
6952 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6953 u32 params = 0;
6954
6955 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6956 if (params & BIT(31)) { /* OC supported */
6957 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6958 (dev_priv->rps.max_freq & 0xff) * 50,
6959 (params & 0xff) * 50);
6960 dev_priv->rps.max_freq = params & 0xff;
6961 }
6962 }
6963
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006964 /* Finally allow us to boost to max by default */
6965 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6966
Chris Wilson773ea9a2016-07-13 09:10:33 +01006967 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006968 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006969
6970 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006971}
6972
Chris Wilsondc979972016-05-10 14:10:04 +01006973void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006974{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006975 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006976 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006977
6978 if (!i915.enable_rc6)
6979 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006980}
6981
Chris Wilson54b4f682016-07-21 21:16:19 +01006982/**
6983 * intel_suspend_gt_powersave - suspend PM work and helper threads
6984 * @dev_priv: i915 device
6985 *
6986 * We don't want to disable RC6 or other features here, we just want
6987 * to make sure any work we've queued has finished and won't bother
6988 * us while we're suspended.
6989 */
6990void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6991{
6992 if (INTEL_GEN(dev_priv) < 6)
6993 return;
6994
6995 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6996 intel_runtime_pm_put(dev_priv);
6997
6998 /* gen6_rps_idle() will be called later to disable interrupts */
6999}
7000
Chris Wilsonb7137e02016-07-13 09:10:37 +01007001void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7002{
7003 dev_priv->rps.enabled = true; /* force disabling */
7004 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007005
7006 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007007}
7008
Chris Wilsondc979972016-05-10 14:10:04 +01007009void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007010{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007011 if (!READ_ONCE(dev_priv->rps.enabled))
7012 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007013
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007014 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007015
Chris Wilsonb7137e02016-07-13 09:10:37 +01007016 if (INTEL_GEN(dev_priv) >= 9) {
7017 gen9_disable_rc6(dev_priv);
7018 gen9_disable_rps(dev_priv);
7019 } else if (IS_CHERRYVIEW(dev_priv)) {
7020 cherryview_disable_rps(dev_priv);
7021 } else if (IS_VALLEYVIEW(dev_priv)) {
7022 valleyview_disable_rps(dev_priv);
7023 } else if (INTEL_GEN(dev_priv) >= 6) {
7024 gen6_disable_rps(dev_priv);
7025 } else if (IS_IRONLAKE_M(dev_priv)) {
7026 ironlake_disable_drps(dev_priv);
7027 }
7028
7029 dev_priv->rps.enabled = false;
7030 mutex_unlock(&dev_priv->rps.hw_lock);
7031}
7032
7033void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7034{
Chris Wilson54b4f682016-07-21 21:16:19 +01007035 /* We shouldn't be disabling as we submit, so this should be less
7036 * racy than it appears!
7037 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007038 if (READ_ONCE(dev_priv->rps.enabled))
7039 return;
7040
7041 /* Powersaving is controlled by the host when inside a VM */
7042 if (intel_vgpu_active(dev_priv))
7043 return;
7044
7045 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007046
Chris Wilsondc979972016-05-10 14:10:04 +01007047 if (IS_CHERRYVIEW(dev_priv)) {
7048 cherryview_enable_rps(dev_priv);
7049 } else if (IS_VALLEYVIEW(dev_priv)) {
7050 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007051 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007052 gen9_enable_rc6(dev_priv);
7053 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08007054 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007055 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007056 } else if (IS_BROADWELL(dev_priv)) {
7057 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007058 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007059 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007060 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007061 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007062 } else if (IS_IRONLAKE_M(dev_priv)) {
7063 ironlake_enable_drps(dev_priv);
7064 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007065 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007066
7067 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7068 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7069
7070 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7071 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7072
Chris Wilson54b4f682016-07-21 21:16:19 +01007073 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007074 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007075}
Imre Deakc6df39b2014-04-14 20:24:29 +03007076
Chris Wilson54b4f682016-07-21 21:16:19 +01007077static void __intel_autoenable_gt_powersave(struct work_struct *work)
7078{
7079 struct drm_i915_private *dev_priv =
7080 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7081 struct intel_engine_cs *rcs;
7082 struct drm_i915_gem_request *req;
7083
7084 if (READ_ONCE(dev_priv->rps.enabled))
7085 goto out;
7086
Akash Goel3b3f1652016-10-13 22:44:48 +05307087 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00007088 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01007089 goto out;
7090
7091 if (!rcs->init_context)
7092 goto out;
7093
7094 mutex_lock(&dev_priv->drm.struct_mutex);
7095
7096 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7097 if (IS_ERR(req))
7098 goto unlock;
7099
7100 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7101 rcs->init_context(req);
7102
7103 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00007104 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01007105
7106unlock:
7107 mutex_unlock(&dev_priv->drm.struct_mutex);
7108out:
7109 intel_runtime_pm_put(dev_priv);
7110}
7111
7112void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7113{
7114 if (READ_ONCE(dev_priv->rps.enabled))
7115 return;
7116
7117 if (IS_IRONLAKE_M(dev_priv)) {
7118 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007119 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007120 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7121 /*
7122 * PCU communication is slow and this doesn't need to be
7123 * done at any specific time, so do this out of our fast path
7124 * to make resume and init faster.
7125 *
7126 * We depend on the HW RC6 power context save/restore
7127 * mechanism when entering D3 through runtime PM suspend. So
7128 * disable RPM until RPS/RC6 is properly setup. We can only
7129 * get here via the driver load/system resume/runtime resume
7130 * paths, so the _noresume version is enough (and in case of
7131 * runtime resume it's necessary).
7132 */
7133 if (queue_delayed_work(dev_priv->wq,
7134 &dev_priv->rps.autoenable_work,
7135 round_jiffies_up_relative(HZ)))
7136 intel_runtime_pm_get_noresume(dev_priv);
7137 }
7138}
7139
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007140static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007141{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007142 /*
7143 * On Ibex Peak and Cougar Point, we need to disable clock
7144 * gating for the panel power sequencer or it will fail to
7145 * start up when no ports are active.
7146 */
7147 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7148}
7149
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007150static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007151{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007152 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007153
Damien Lespiau055e3932014-08-18 13:49:10 +01007154 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007155 I915_WRITE(DSPCNTR(pipe),
7156 I915_READ(DSPCNTR(pipe)) |
7157 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007158
7159 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7160 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007161 }
7162}
7163
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007164static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02007165{
Ville Syrjälä017636c2013-12-05 15:51:37 +02007166 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7167 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7168 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7169
7170 /*
7171 * Don't touch WM1S_LP_EN here.
7172 * Doing so could cause underruns.
7173 */
7174}
7175
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007176static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007177{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007178 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007179
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007180 /*
7181 * Required for FBC
7182 * WaFbcDisableDpfcClockGating:ilk
7183 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007184 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7185 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7186 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007187
7188 I915_WRITE(PCH_3DCGDIS0,
7189 MARIUNIT_CLOCK_GATE_DISABLE |
7190 SVSMUNIT_CLOCK_GATE_DISABLE);
7191 I915_WRITE(PCH_3DCGDIS1,
7192 VFMUNIT_CLOCK_GATE_DISABLE);
7193
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007194 /*
7195 * According to the spec the following bits should be set in
7196 * order to enable memory self-refresh
7197 * The bit 22/21 of 0x42004
7198 * The bit 5 of 0x42020
7199 * The bit 15 of 0x45000
7200 */
7201 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7202 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7203 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007204 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007205 I915_WRITE(DISP_ARB_CTL,
7206 (I915_READ(DISP_ARB_CTL) |
7207 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007208
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007209 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007210
7211 /*
7212 * Based on the document from hardware guys the following bits
7213 * should be set unconditionally in order to enable FBC.
7214 * The bit 22 of 0x42000
7215 * The bit 22 of 0x42004
7216 * The bit 7,8,9 of 0x42020.
7217 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007218 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007219 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007220 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7221 I915_READ(ILK_DISPLAY_CHICKEN1) |
7222 ILK_FBCQ_DIS);
7223 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7224 I915_READ(ILK_DISPLAY_CHICKEN2) |
7225 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007226 }
7227
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007228 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7229
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007230 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7231 I915_READ(ILK_DISPLAY_CHICKEN2) |
7232 ILK_ELPIN_409_SELECT);
7233 I915_WRITE(_3D_CHICKEN2,
7234 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7235 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02007236
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007237 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02007238 I915_WRITE(CACHE_MODE_0,
7239 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01007240
Akash Goel4e046322014-04-04 17:14:38 +05307241 /* WaDisable_RenderCache_OperationalFlush:ilk */
7242 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7243
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007244 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007245
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007246 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007247}
7248
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007249static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007250{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007251 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007252 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007253
7254 /*
7255 * On Ibex Peak and Cougar Point, we need to disable clock
7256 * gating for the panel power sequencer or it will fail to
7257 * start up when no ports are active.
7258 */
Jesse Barnescd664072013-10-02 10:34:19 -07007259 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7260 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7261 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007262 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7263 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007264 /* The below fixes the weird display corruption, a few pixels shifted
7265 * downward, on (only) LVDS of some HP laptops with IVY.
7266 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007267 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007268 val = I915_READ(TRANS_CHICKEN2(pipe));
7269 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7270 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007271 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007272 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007273 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7274 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7275 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007276 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7277 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007278 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007279 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007280 I915_WRITE(TRANS_CHICKEN1(pipe),
7281 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7282 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007283}
7284
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007285static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007286{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007287 uint32_t tmp;
7288
7289 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007290 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7291 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7292 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007293}
7294
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007295static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007296{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007297 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007298
Damien Lespiau231e54f2012-10-19 17:55:41 +01007299 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007300
7301 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7302 I915_READ(ILK_DISPLAY_CHICKEN2) |
7303 ILK_ELPIN_409_SELECT);
7304
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007305 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007306 I915_WRITE(_3D_CHICKEN,
7307 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7308
Akash Goel4e046322014-04-04 17:14:38 +05307309 /* WaDisable_RenderCache_OperationalFlush:snb */
7310 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7311
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007312 /*
7313 * BSpec recoomends 8x4 when MSAA is used,
7314 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007315 *
7316 * Note that PS/WM thread counts depend on the WIZ hashing
7317 * disable bit, which we don't touch here, but it's good
7318 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007319 */
7320 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007321 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007322
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007323 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007324
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007325 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007326 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007327
7328 I915_WRITE(GEN6_UCGCTL1,
7329 I915_READ(GEN6_UCGCTL1) |
7330 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7331 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7332
7333 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7334 * gating disable must be set. Failure to set it results in
7335 * flickering pixels due to Z write ordering failures after
7336 * some amount of runtime in the Mesa "fire" demo, and Unigine
7337 * Sanctuary and Tropics, and apparently anything else with
7338 * alpha test or pixel discard.
7339 *
7340 * According to the spec, bit 11 (RCCUNIT) must also be set,
7341 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007342 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007343 * WaDisableRCCUnitClockGating:snb
7344 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007345 */
7346 I915_WRITE(GEN6_UCGCTL2,
7347 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7348 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7349
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007350 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007351 I915_WRITE(_3D_CHICKEN3,
7352 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007353
7354 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007355 * Bspec says:
7356 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7357 * 3DSTATE_SF number of SF output attributes is more than 16."
7358 */
7359 I915_WRITE(_3D_CHICKEN3,
7360 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7361
7362 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007363 * According to the spec the following bits should be
7364 * set in order to enable memory self-refresh and fbc:
7365 * The bit21 and bit22 of 0x42000
7366 * The bit21 and bit22 of 0x42004
7367 * The bit5 and bit7 of 0x42020
7368 * The bit14 of 0x70180
7369 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007370 *
7371 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007372 */
7373 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7374 I915_READ(ILK_DISPLAY_CHICKEN1) |
7375 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7376 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7377 I915_READ(ILK_DISPLAY_CHICKEN2) |
7378 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007379 I915_WRITE(ILK_DSPCLK_GATE_D,
7380 I915_READ(ILK_DSPCLK_GATE_D) |
7381 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7382 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007383
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007384 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007385
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007386 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007387
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007388 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007389}
7390
7391static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7392{
7393 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7394
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007395 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007396 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007397 *
7398 * This actually overrides the dispatch
7399 * mode for all thread types.
7400 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007401 reg &= ~GEN7_FF_SCHED_MASK;
7402 reg |= GEN7_FF_TS_SCHED_HW;
7403 reg |= GEN7_FF_VS_SCHED_HW;
7404 reg |= GEN7_FF_DS_SCHED_HW;
7405
7406 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7407}
7408
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007409static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007410{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007411 /*
7412 * TODO: this bit should only be enabled when really needed, then
7413 * disabled when not needed anymore in order to save power.
7414 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007415 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007416 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7417 I915_READ(SOUTH_DSPCLK_GATE_D) |
7418 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007419
7420 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007421 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7422 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007423 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007424}
7425
Ville Syrjälä712bf362016-10-31 22:37:23 +02007426static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007427{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007428 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007429 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7430
7431 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7432 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7433 }
7434}
7435
Imre Deak450174f2016-05-03 15:54:21 +03007436static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7437 int general_prio_credits,
7438 int high_prio_credits)
7439{
7440 u32 misccpctl;
7441
7442 /* WaTempDisableDOPClkGating:bdw */
7443 misccpctl = I915_READ(GEN7_MISCCPCTL);
7444 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7445
7446 I915_WRITE(GEN8_L3SQCREG1,
7447 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7448 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7449
7450 /*
7451 * Wait at least 100 clocks before re-enabling clock gating.
7452 * See the definition of L3SQCREG1 in BSpec.
7453 */
7454 POSTING_READ(GEN8_L3SQCREG1);
7455 udelay(1);
7456 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7457}
7458
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007459static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007460{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007461 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007462
7463 /* WaDisableSDEUnitClockGating:kbl */
7464 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7465 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7466 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007467
7468 /* WaDisableGamClockGating:kbl */
7469 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7470 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7471 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007472
7473 /* WaFbcNukeOnHostModify:kbl */
7474 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7475 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007476}
7477
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007478static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007479{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007480 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007481
7482 /* WAC6entrylatency:skl */
7483 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7484 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007485
7486 /* WaFbcNukeOnHostModify:skl */
7487 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7488 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007489}
7490
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007491static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007492{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007493 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007494
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007495 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007496
Ben Widawskyab57fff2013-12-12 15:28:04 -08007497 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007498 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007499
Ben Widawskyab57fff2013-12-12 15:28:04 -08007500 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007501 I915_WRITE(CHICKEN_PAR1_1,
7502 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7503
Ben Widawskyab57fff2013-12-12 15:28:04 -08007504 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007505 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007506 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007507 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007508 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007509 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007510
Ben Widawskyab57fff2013-12-12 15:28:04 -08007511 /* WaVSRefCountFullforceMissDisable:bdw */
7512 /* WaDSRefCountFullforceMissDisable:bdw */
7513 I915_WRITE(GEN7_FF_THREAD_MODE,
7514 I915_READ(GEN7_FF_THREAD_MODE) &
7515 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007516
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007517 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7518 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007519
7520 /* WaDisableSDEUnitClockGating:bdw */
7521 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7522 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007523
Imre Deak450174f2016-05-03 15:54:21 +03007524 /* WaProgramL3SqcReg1Default:bdw */
7525 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007526
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007527 /*
7528 * WaGttCachingOffByDefault:bdw
7529 * GTT cache may not work with big pages, so if those
7530 * are ever enabled GTT cache may need to be disabled.
7531 */
7532 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7533
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007534 /* WaKVMNotificationOnConfigChange:bdw */
7535 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7536 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7537
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007538 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007539
7540 /* WaDisableDopClockGating:bdw
7541 *
7542 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7543 * clock gating.
7544 */
7545 I915_WRITE(GEN6_UCGCTL1,
7546 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007547}
7548
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007549static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007550{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007551 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007552
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007553 /* L3 caching of data atomics doesn't work -- disable it. */
7554 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7555 I915_WRITE(HSW_ROW_CHICKEN3,
7556 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7557
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007558 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007559 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7560 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7561 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7562
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007563 /* WaVSRefCountFullforceMissDisable:hsw */
7564 I915_WRITE(GEN7_FF_THREAD_MODE,
7565 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007566
Akash Goel4e046322014-04-04 17:14:38 +05307567 /* WaDisable_RenderCache_OperationalFlush:hsw */
7568 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7569
Chia-I Wufe27c602014-01-28 13:29:33 +08007570 /* enable HiZ Raw Stall Optimization */
7571 I915_WRITE(CACHE_MODE_0_GEN7,
7572 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7573
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007574 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007575 I915_WRITE(CACHE_MODE_1,
7576 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007577
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007578 /*
7579 * BSpec recommends 8x4 when MSAA is used,
7580 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007581 *
7582 * Note that PS/WM thread counts depend on the WIZ hashing
7583 * disable bit, which we don't touch here, but it's good
7584 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007585 */
7586 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007587 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007588
Kenneth Graunke94411592014-12-31 16:23:00 -08007589 /* WaSampleCChickenBitEnable:hsw */
7590 I915_WRITE(HALF_SLICE_CHICKEN3,
7591 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7592
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007593 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007594 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7595
Paulo Zanoni90a88642013-05-03 17:23:45 -03007596 /* WaRsPkgCStateDisplayPMReq:hsw */
7597 I915_WRITE(CHICKEN_PAR1_1,
7598 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007599
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007600 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007601}
7602
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007603static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007604{
Ben Widawsky20848222012-05-04 18:58:59 -07007605 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007606
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007607 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007608
Damien Lespiau231e54f2012-10-19 17:55:41 +01007609 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007610
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007611 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007612 I915_WRITE(_3D_CHICKEN3,
7613 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7614
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007615 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007616 I915_WRITE(IVB_CHICKEN3,
7617 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7618 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7619
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007620 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007621 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007622 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7623 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007624
Akash Goel4e046322014-04-04 17:14:38 +05307625 /* WaDisable_RenderCache_OperationalFlush:ivb */
7626 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7627
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007628 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007629 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7630 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7631
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007632 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007633 I915_WRITE(GEN7_L3CNTLREG1,
7634 GEN7_WA_FOR_GEN7_L3_CONTROL);
7635 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007636 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007637 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007638 I915_WRITE(GEN7_ROW_CHICKEN2,
7639 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007640 else {
7641 /* must write both registers */
7642 I915_WRITE(GEN7_ROW_CHICKEN2,
7643 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007644 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7645 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007646 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007647
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007648 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007649 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7650 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7651
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007652 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007653 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007654 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007655 */
7656 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007657 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007658
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007659 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007660 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7661 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7662 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7663
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007664 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007665
7666 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007667
Chris Wilson22721342014-03-04 09:41:43 +00007668 if (0) { /* causes HiZ corruption on ivb:gt1 */
7669 /* enable HiZ Raw Stall Optimization */
7670 I915_WRITE(CACHE_MODE_0_GEN7,
7671 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7672 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007673
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007674 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007675 I915_WRITE(CACHE_MODE_1,
7676 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007677
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007678 /*
7679 * BSpec recommends 8x4 when MSAA is used,
7680 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007681 *
7682 * Note that PS/WM thread counts depend on the WIZ hashing
7683 * disable bit, which we don't touch here, but it's good
7684 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007685 */
7686 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007687 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007688
Ben Widawsky20848222012-05-04 18:58:59 -07007689 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7690 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7691 snpcr |= GEN6_MBC_SNPCR_MED;
7692 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007693
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007694 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007695 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007696
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007697 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007698}
7699
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007700static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007701{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007702 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007703 I915_WRITE(_3D_CHICKEN3,
7704 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7705
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007706 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007707 I915_WRITE(IVB_CHICKEN3,
7708 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7709 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7710
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007711 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007712 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007713 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007714 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7715 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007716
Akash Goel4e046322014-04-04 17:14:38 +05307717 /* WaDisable_RenderCache_OperationalFlush:vlv */
7718 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7719
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007720 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007721 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7722 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7723
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007724 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007725 I915_WRITE(GEN7_ROW_CHICKEN2,
7726 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7727
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007728 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007729 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7730 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7731 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7732
Ville Syrjälä46680e02014-01-22 21:33:01 +02007733 gen7_setup_fixed_func_scheduler(dev_priv);
7734
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007735 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007736 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007737 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007738 */
7739 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007740 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007741
Akash Goelc98f5062014-03-24 23:00:07 +05307742 /* WaDisableL3Bank2xClockGate:vlv
7743 * Disabling L3 clock gating- MMIO 940c[25] = 1
7744 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7745 I915_WRITE(GEN7_UCGCTL4,
7746 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007747
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007748 /*
7749 * BSpec says this must be set, even though
7750 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7751 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007752 I915_WRITE(CACHE_MODE_1,
7753 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007754
7755 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007756 * BSpec recommends 8x4 when MSAA is used,
7757 * however in practice 16x4 seems fastest.
7758 *
7759 * Note that PS/WM thread counts depend on the WIZ hashing
7760 * disable bit, which we don't touch here, but it's good
7761 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7762 */
7763 I915_WRITE(GEN7_GT_MODE,
7764 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7765
7766 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007767 * WaIncreaseL3CreditsForVLVB0:vlv
7768 * This is the hardware default actually.
7769 */
7770 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7771
7772 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007773 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007774 * Disable clock gating on th GCFG unit to prevent a delay
7775 * in the reporting of vblank events.
7776 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007777 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007778}
7779
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007780static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007781{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007782 /* WaVSRefCountFullforceMissDisable:chv */
7783 /* WaDSRefCountFullforceMissDisable:chv */
7784 I915_WRITE(GEN7_FF_THREAD_MODE,
7785 I915_READ(GEN7_FF_THREAD_MODE) &
7786 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007787
7788 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7789 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7790 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007791
7792 /* WaDisableCSUnitClockGating:chv */
7793 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7794 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007795
7796 /* WaDisableSDEUnitClockGating:chv */
7797 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7798 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007799
7800 /*
Imre Deak450174f2016-05-03 15:54:21 +03007801 * WaProgramL3SqcReg1Default:chv
7802 * See gfxspecs/Related Documents/Performance Guide/
7803 * LSQC Setting Recommendations.
7804 */
7805 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7806
7807 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007808 * GTT cache may not work with big pages, so if those
7809 * are ever enabled GTT cache may need to be disabled.
7810 */
7811 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007812}
7813
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007814static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007815{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007816 uint32_t dspclk_gate;
7817
7818 I915_WRITE(RENCLK_GATE_D1, 0);
7819 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7820 GS_UNIT_CLOCK_GATE_DISABLE |
7821 CL_UNIT_CLOCK_GATE_DISABLE);
7822 I915_WRITE(RAMCLK_GATE_D, 0);
7823 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7824 OVRUNIT_CLOCK_GATE_DISABLE |
7825 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007826 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007827 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7828 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007829
7830 /* WaDisableRenderCachePipelinedFlush */
7831 I915_WRITE(CACHE_MODE_0,
7832 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007833
Akash Goel4e046322014-04-04 17:14:38 +05307834 /* WaDisable_RenderCache_OperationalFlush:g4x */
7835 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7836
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007837 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007838}
7839
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007840static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007841{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007842 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7843 I915_WRITE(RENCLK_GATE_D2, 0);
7844 I915_WRITE(DSPCLK_GATE_D, 0);
7845 I915_WRITE(RAMCLK_GATE_D, 0);
7846 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007847 I915_WRITE(MI_ARB_STATE,
7848 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307849
7850 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7851 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007852}
7853
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007854static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007855{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007856 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7857 I965_RCC_CLOCK_GATE_DISABLE |
7858 I965_RCPB_CLOCK_GATE_DISABLE |
7859 I965_ISC_CLOCK_GATE_DISABLE |
7860 I965_FBC_CLOCK_GATE_DISABLE);
7861 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007862 I915_WRITE(MI_ARB_STATE,
7863 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307864
7865 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7866 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007867}
7868
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007869static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007870{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007871 u32 dstate = I915_READ(D_STATE);
7872
7873 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7874 DSTATE_DOT_CLOCK_GATING;
7875 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007876
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007877 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007878 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007879
7880 /* IIR "flip pending" means done if this bit is set */
7881 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007882
7883 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007884 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007885
7886 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7887 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007888
7889 I915_WRITE(MI_ARB_STATE,
7890 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007891}
7892
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007893static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007894{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007895 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007896
7897 /* interrupts should cause a wake up from C3 */
7898 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7899 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007900
7901 I915_WRITE(MEM_MODE,
7902 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007903}
7904
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007905static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007906{
Ville Syrjälä10383922014-08-15 01:21:54 +03007907 I915_WRITE(MEM_MODE,
7908 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7909 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007910}
7911
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007912void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007913{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007914 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007915}
7916
Ville Syrjälä712bf362016-10-31 22:37:23 +02007917void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007918{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007919 if (HAS_PCH_LPT(dev_priv))
7920 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007921}
7922
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007923static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007924{
7925 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7926}
7927
7928/**
7929 * intel_init_clock_gating_hooks - setup the clock gating hooks
7930 * @dev_priv: device private
7931 *
7932 * Setup the hooks that configure which clocks of a given platform can be
7933 * gated and also apply various GT and display specific workarounds for these
7934 * platforms. Note that some GT specific workarounds are applied separately
7935 * when GPU contexts or batchbuffers start their execution.
7936 */
7937void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7938{
7939 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007940 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007941 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007942 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007943 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007944 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007945 else if (IS_GEMINILAKE(dev_priv))
7946 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007947 else if (IS_BROADWELL(dev_priv))
7948 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7949 else if (IS_CHERRYVIEW(dev_priv))
7950 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7951 else if (IS_HASWELL(dev_priv))
7952 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7953 else if (IS_IVYBRIDGE(dev_priv))
7954 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7955 else if (IS_VALLEYVIEW(dev_priv))
7956 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7957 else if (IS_GEN6(dev_priv))
7958 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7959 else if (IS_GEN5(dev_priv))
7960 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7961 else if (IS_G4X(dev_priv))
7962 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007963 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007964 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007965 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007966 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7967 else if (IS_GEN3(dev_priv))
7968 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7969 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7970 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7971 else if (IS_GEN2(dev_priv))
7972 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7973 else {
7974 MISSING_CASE(INTEL_DEVID(dev_priv));
7975 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7976 }
7977}
7978
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007979/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007980void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007981{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007982 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007983
Daniel Vetterc921aba2012-04-26 23:28:17 +02007984 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007985 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007986 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007987 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007988 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007989
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007990 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007991 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007992 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007993 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007994 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007995 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007996 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007997 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007998
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007999 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008000 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008001 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008002 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008003 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008004 dev_priv->display.compute_intermediate_wm =
8005 ilk_compute_intermediate_wm;
8006 dev_priv->display.initial_watermarks =
8007 ilk_initial_watermarks;
8008 dev_priv->display.optimize_watermarks =
8009 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008010 } else {
8011 DRM_DEBUG_KMS("Failed to read display plane latency. "
8012 "Disable CxSR\n");
8013 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008014 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008015 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008016 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008017 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008018 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008019 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008020 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008021 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008022 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008023 dev_priv->is_ddr3,
8024 dev_priv->fsb_freq,
8025 dev_priv->mem_freq)) {
8026 DRM_INFO("failed to find known CxSR latency "
8027 "(found ddr%s fsb freq %d, mem freq %d), "
8028 "disabling CxSR\n",
8029 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8030 dev_priv->fsb_freq, dev_priv->mem_freq);
8031 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008032 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008033 dev_priv->display.update_wm = NULL;
8034 } else
8035 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008036 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008037 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008038 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008039 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008040 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008041 dev_priv->display.update_wm = i9xx_update_wm;
8042 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008043 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008044 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008045 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008046 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008047 } else {
8048 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008049 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008050 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008051 } else {
8052 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008053 }
8054}
8055
Lyude87660502016-08-17 15:55:53 -04008056static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8057{
8058 uint32_t flags =
8059 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8060
8061 switch (flags) {
8062 case GEN6_PCODE_SUCCESS:
8063 return 0;
8064 case GEN6_PCODE_UNIMPLEMENTED_CMD:
8065 case GEN6_PCODE_ILLEGAL_CMD:
8066 return -ENXIO;
8067 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01008068 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04008069 return -EOVERFLOW;
8070 case GEN6_PCODE_TIMEOUT:
8071 return -ETIMEDOUT;
8072 default:
8073 MISSING_CASE(flags)
8074 return 0;
8075 }
8076}
8077
8078static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8079{
8080 uint32_t flags =
8081 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8082
8083 switch (flags) {
8084 case GEN6_PCODE_SUCCESS:
8085 return 0;
8086 case GEN6_PCODE_ILLEGAL_CMD:
8087 return -ENXIO;
8088 case GEN7_PCODE_TIMEOUT:
8089 return -ETIMEDOUT;
8090 case GEN7_PCODE_ILLEGAL_DATA:
8091 return -EINVAL;
8092 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8093 return -EOVERFLOW;
8094 default:
8095 MISSING_CASE(flags);
8096 return 0;
8097 }
8098}
8099
Tom O'Rourke151a49d2014-11-13 18:50:10 -08008100int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008101{
Lyude87660502016-08-17 15:55:53 -04008102 int status;
8103
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008104 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008105
Chris Wilson3f5582d2016-06-30 15:32:45 +01008106 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8107 * use te fw I915_READ variants to reduce the amount of work
8108 * required when reading/writing.
8109 */
8110
8111 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008112 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
8113 return -EAGAIN;
8114 }
8115
Chris Wilson3f5582d2016-06-30 15:32:45 +01008116 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8117 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8118 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008119
Chris Wilson3f5582d2016-06-30 15:32:45 +01008120 if (intel_wait_for_register_fw(dev_priv,
8121 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8122 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008123 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
8124 return -ETIMEDOUT;
8125 }
8126
Chris Wilson3f5582d2016-06-30 15:32:45 +01008127 *val = I915_READ_FW(GEN6_PCODE_DATA);
8128 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008129
Lyude87660502016-08-17 15:55:53 -04008130 if (INTEL_GEN(dev_priv) > 6)
8131 status = gen7_check_mailbox_status(dev_priv);
8132 else
8133 status = gen6_check_mailbox_status(dev_priv);
8134
8135 if (status) {
8136 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
8137 status);
8138 return status;
8139 }
8140
Ben Widawsky42c05262012-09-26 10:34:00 -07008141 return 0;
8142}
8143
Chris Wilson3f5582d2016-06-30 15:32:45 +01008144int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04008145 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008146{
Lyude87660502016-08-17 15:55:53 -04008147 int status;
8148
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008149 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008150
Chris Wilson3f5582d2016-06-30 15:32:45 +01008151 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8152 * use te fw I915_READ variants to reduce the amount of work
8153 * required when reading/writing.
8154 */
8155
8156 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008157 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8158 return -EAGAIN;
8159 }
8160
Chris Wilson3f5582d2016-06-30 15:32:45 +01008161 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02008162 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01008163 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008164
Chris Wilson3f5582d2016-06-30 15:32:45 +01008165 if (intel_wait_for_register_fw(dev_priv,
8166 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8167 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008168 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8169 return -ETIMEDOUT;
8170 }
8171
Chris Wilson3f5582d2016-06-30 15:32:45 +01008172 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008173
Lyude87660502016-08-17 15:55:53 -04008174 if (INTEL_GEN(dev_priv) > 6)
8175 status = gen7_check_mailbox_status(dev_priv);
8176 else
8177 status = gen6_check_mailbox_status(dev_priv);
8178
8179 if (status) {
8180 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
8181 status);
8182 return status;
8183 }
8184
Ben Widawsky42c05262012-09-26 10:34:00 -07008185 return 0;
8186}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07008187
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008188static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8189 u32 request, u32 reply_mask, u32 reply,
8190 u32 *status)
8191{
8192 u32 val = request;
8193
8194 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8195
8196 return *status || ((val & reply_mask) == reply);
8197}
8198
8199/**
8200 * skl_pcode_request - send PCODE request until acknowledgment
8201 * @dev_priv: device private
8202 * @mbox: PCODE mailbox ID the request is targeted for
8203 * @request: request ID
8204 * @reply_mask: mask used to check for request acknowledgment
8205 * @reply: value used to check for request acknowledgment
8206 * @timeout_base_ms: timeout for polling with preemption enabled
8207 *
8208 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008209 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008210 * The request is acknowledged once the PCODE reply dword equals @reply after
8211 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008212 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008213 * preemption disabled.
8214 *
8215 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8216 * other error as reported by PCODE.
8217 */
8218int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8219 u32 reply_mask, u32 reply, int timeout_base_ms)
8220{
8221 u32 status;
8222 int ret;
8223
8224 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8225
8226#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8227 &status)
8228
8229 /*
8230 * Prime the PCODE by doing a request first. Normally it guarantees
8231 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8232 * _wait_for() doesn't guarantee when its passed condition is evaluated
8233 * first, so send the first request explicitly.
8234 */
8235 if (COND) {
8236 ret = 0;
8237 goto out;
8238 }
8239 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8240 if (!ret)
8241 goto out;
8242
8243 /*
8244 * The above can time out if the number of requests was low (2 in the
8245 * worst case) _and_ PCODE was busy for some reason even after a
8246 * (queued) request and @timeout_base_ms delay. As a workaround retry
8247 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02008248 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008249 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02008250 * requests, and for any quirks of the PCODE firmware that delays
8251 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008252 */
8253 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8254 WARN_ON_ONCE(timeout_base_ms > 3);
8255 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02008256 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008257 preempt_enable();
8258
8259out:
8260 return ret ? ret : status;
8261#undef COND
8262}
8263
Ville Syrjälädd06f882014-11-10 22:55:12 +02008264static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8265{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008266 /*
8267 * N = val - 0xb7
8268 * Slow = Fast = GPLL ref * N
8269 */
8270 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008271}
8272
Fengguang Wub55dd642014-07-12 11:21:39 +02008273static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008274{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008275 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008276}
8277
Fengguang Wub55dd642014-07-12 11:21:39 +02008278static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308279{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008280 /*
8281 * N = val / 2
8282 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8283 */
8284 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308285}
8286
Fengguang Wub55dd642014-07-12 11:21:39 +02008287static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308288{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008289 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008290 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308291}
8292
Ville Syrjälä616bc822015-01-23 21:04:25 +02008293int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8294{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008295 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008296 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8297 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008298 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008299 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008300 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008301 return byt_gpu_freq(dev_priv, val);
8302 else
8303 return val * GT_FREQUENCY_MULTIPLIER;
8304}
8305
Ville Syrjälä616bc822015-01-23 21:04:25 +02008306int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8307{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008308 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008309 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8310 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008311 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008312 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008313 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008314 return byt_freq_opcode(dev_priv, val);
8315 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008316 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308317}
8318
Chris Wilson6ad790c2015-04-07 16:20:31 +01008319struct request_boost {
8320 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008321 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008322};
8323
8324static void __intel_rps_boost_work(struct work_struct *work)
8325{
8326 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008327 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008328
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008329 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008330 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008331
Chris Wilsone8a261e2016-07-20 13:31:49 +01008332 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008333 kfree(boost);
8334}
8335
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008336void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008337{
8338 struct request_boost *boost;
8339
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008340 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008341 return;
8342
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008343 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008344 return;
8345
Chris Wilson6ad790c2015-04-07 16:20:31 +01008346 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8347 if (boost == NULL)
8348 return;
8349
Chris Wilsone8a261e2016-07-20 13:31:49 +01008350 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008351
8352 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008353 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008354}
8355
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008356void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008357{
Daniel Vetterf742a552013-12-06 10:17:53 +01008358 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008359 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008360
Chris Wilson54b4f682016-07-21 21:16:19 +01008361 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8362 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008363 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008364
Paulo Zanoni33688d92014-03-07 20:08:19 -03008365 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008366 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008367}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008368
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008369static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
8370 const i915_reg_t reg)
8371{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008372 u32 lower, upper, tmp;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008373
8374 /* The register accessed do not need forcewake. We borrow
8375 * uncore lock to prevent concurrent access to range reg.
8376 */
8377 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008378
8379 /* vlv and chv residency counters are 40 bits in width.
8380 * With a control bit, we can choose between upper or lower
8381 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008382 *
8383 * Although we always use the counter in high-range mode elsewhere,
8384 * userspace may attempt to read the value before rc6 is initialised,
8385 * before we have set the default VLV_COUNTER_CONTROL value. So always
8386 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008387 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008388 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8389 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008390 upper = I915_READ_FW(reg);
8391 do {
8392 tmp = upper;
8393
8394 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8395 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
8396 lower = I915_READ_FW(reg);
8397
8398 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8399 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
8400 upper = I915_READ_FW(reg);
8401 } while (upper != tmp);
8402
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008403 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
8404 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
8405 * now.
8406 */
8407
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008408 spin_unlock_irq(&dev_priv->uncore.lock);
8409
8410 return lower | (u64)upper << 8;
8411}
8412
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008413u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
8414 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008415{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008416 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008417
8418 if (!intel_enable_rc6())
8419 return 0;
8420
8421 intel_runtime_pm_get(dev_priv);
8422
8423 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
8424 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008425 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008426 div = dev_priv->czclk_freq;
8427
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008428 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008429 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008430 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008431 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008432
8433 time_hw = I915_READ(reg);
8434 } else {
8435 units = 128000; /* 1.28us */
8436 div = 100000;
8437
8438 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008439 }
8440
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008441 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008442 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008443}