blob: 03654f5f68c3e8552a3ebbbfc61e11cebccd95a7 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070055
Ville Syrjälä46f16e62016-10-31 22:37:22 +020056static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030057{
Ville Syrjälä93564042017-08-24 22:10:51 +030058 if (HAS_LLC(dev_priv)) {
59 /*
60 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080061 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030062 *
63 * Must match Sampler, Pixel Back End, and Media. See
64 * WaCompressedResourceSamplerPbeMediaNewHashMode.
65 */
66 I915_WRITE(CHICKEN_PAR1_1,
67 I915_READ(CHICKEN_PAR1_1) |
68 SKL_DE_COMPRESSED_HASH_MODE);
69 }
70
Rodrigo Vivi82525c12017-06-08 08:50:00 -070071 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030072 I915_WRITE(CHICKEN_PAR1_1,
73 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030076 I915_WRITE(GEN8_CHICKEN_DCPR_1,
77 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030078
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
80 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030081 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
82 DISP_FBC_WM_DIS |
83 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030084
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030086 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
87 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053088
89 if (IS_SKYLAKE(dev_priv)) {
90 /* WaDisableDopClockGating */
91 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
92 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
93 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030094}
95
Ville Syrjälä46f16e62016-10-31 22:37:22 +020096static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020097{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020098 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020099
Nick Hoatha7546152015-06-29 14:07:32 +0100100 /* WaDisableSDEUnitClockGating:bxt */
101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
102 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
103
Imre Deak32608ca2015-03-11 11:10:27 +0200104 /*
105 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200106 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200107 */
Imre Deak32608ca2015-03-11 11:10:27 +0200108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200109 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200110
111 /*
112 * Wa: Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200117}
118
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200119static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
120{
121 gen9_init_clock_gating(dev_priv);
122
123 /*
124 * WaDisablePWMClockGating:glk
125 * Backlight PWM may stop in the asserted state, causing backlight
126 * to stay fully on.
127 */
128 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
129 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200130
131 /* WaDDIIOTimeout:glk */
132 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
133 u32 val = I915_READ(CHICKEN_MISC_2);
134 val &= ~(GLK_CL0_PWR_DOWN |
135 GLK_CL1_PWR_DOWN |
136 GLK_CL2_PWR_DOWN);
137 I915_WRITE(CHICKEN_MISC_2, val);
138 }
139
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200140}
141
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200142static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200143{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144 u32 tmp;
145
146 tmp = I915_READ(CLKCFG);
147
148 switch (tmp & CLKCFG_FSB_MASK) {
149 case CLKCFG_FSB_533:
150 dev_priv->fsb_freq = 533; /* 133*4 */
151 break;
152 case CLKCFG_FSB_800:
153 dev_priv->fsb_freq = 800; /* 200*4 */
154 break;
155 case CLKCFG_FSB_667:
156 dev_priv->fsb_freq = 667; /* 167*4 */
157 break;
158 case CLKCFG_FSB_400:
159 dev_priv->fsb_freq = 400; /* 100*4 */
160 break;
161 }
162
163 switch (tmp & CLKCFG_MEM_MASK) {
164 case CLKCFG_MEM_533:
165 dev_priv->mem_freq = 533;
166 break;
167 case CLKCFG_MEM_667:
168 dev_priv->mem_freq = 667;
169 break;
170 case CLKCFG_MEM_800:
171 dev_priv->mem_freq = 800;
172 break;
173 }
174
175 /* detect pineview DDR3 setting */
176 tmp = I915_READ(CSHRDDR3CTL);
177 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
178}
179
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200180static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182 u16 ddrpll, csipll;
183
184 ddrpll = I915_READ16(DDRMPLL1);
185 csipll = I915_READ16(CSIPLL0);
186
187 switch (ddrpll & 0xff) {
188 case 0xc:
189 dev_priv->mem_freq = 800;
190 break;
191 case 0x10:
192 dev_priv->mem_freq = 1066;
193 break;
194 case 0x14:
195 dev_priv->mem_freq = 1333;
196 break;
197 case 0x18:
198 dev_priv->mem_freq = 1600;
199 break;
200 default:
201 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
202 ddrpll & 0xff);
203 dev_priv->mem_freq = 0;
204 break;
205 }
206
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208
209 switch (csipll & 0x3ff) {
210 case 0x00c:
211 dev_priv->fsb_freq = 3200;
212 break;
213 case 0x00e:
214 dev_priv->fsb_freq = 3733;
215 break;
216 case 0x010:
217 dev_priv->fsb_freq = 4266;
218 break;
219 case 0x012:
220 dev_priv->fsb_freq = 4800;
221 break;
222 case 0x014:
223 dev_priv->fsb_freq = 5333;
224 break;
225 case 0x016:
226 dev_priv->fsb_freq = 5866;
227 break;
228 case 0x018:
229 dev_priv->fsb_freq = 6400;
230 break;
231 default:
232 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
233 csipll & 0x3ff);
234 dev_priv->fsb_freq = 0;
235 break;
236 }
237
238 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200239 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200240 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200241 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200242 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 }
245}
246
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300247static const struct cxsr_latency cxsr_latency_table[] = {
248 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
249 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
250 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
251 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
252 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
253
254 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
255 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
256 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
257 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
258 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
259
260 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
261 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
262 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
263 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
264 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
265
266 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
267 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
268 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
269 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
270 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
271
272 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
273 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
274 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
275 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
276 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
277
278 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
279 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
280 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
281 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
282 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
283};
284
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100285static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
286 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300287 int fsb,
288 int mem)
289{
290 const struct cxsr_latency *latency;
291 int i;
292
293 if (fsb == 0 || mem == 0)
294 return NULL;
295
296 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
297 latency = &cxsr_latency_table[i];
298 if (is_desktop == latency->is_desktop &&
299 is_ddr3 == latency->is_ddr3 &&
300 fsb == latency->fsb_freq && mem == latency->mem_freq)
301 return latency;
302 }
303
304 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
305
306 return NULL;
307}
308
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200309static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
310{
311 u32 val;
312
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100313 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200314
315 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
316 if (enable)
317 val &= ~FORCE_DDR_HIGH_FREQ;
318 else
319 val |= FORCE_DDR_HIGH_FREQ;
320 val &= ~FORCE_DDR_LOW_FREQ;
321 val |= FORCE_DDR_FREQ_REQ_ACK;
322 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
323
324 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
325 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
326 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
327
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100328 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200329}
330
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200331static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
332{
333 u32 val;
334
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100335 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336
337 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
338 if (enable)
339 val |= DSP_MAXFIFO_PM5_ENABLE;
340 else
341 val &= ~DSP_MAXFIFO_PM5_ENABLE;
342 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
343
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100344 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345}
346
Ville Syrjäläf4998962015-03-10 17:02:21 +0200347#define FW_WM(value, plane) \
348 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
349
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200350static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200352 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200359 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200363 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 val = I915_READ(DSPFW3);
365 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
366 if (enable)
367 val |= PINEVIEW_SELF_REFRESH_EN;
368 else
369 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300370 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300371 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100372 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
375 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
376 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300377 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100378 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300379 /*
380 * FIXME can't find a bit like this for 915G, and
381 * and yet it does have the related watermark in
382 * FW_BLC_SELF. What's going on?
383 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200384 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300385 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
386 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
387 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300388 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200390 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300391 }
392
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200393 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
394
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
396 enableddisabled(enable),
397 enableddisabled(was_enabled));
398
399 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300400}
401
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300402/**
403 * intel_set_memory_cxsr - Configure CxSR state
404 * @dev_priv: i915 device
405 * @enable: Allow vs. disallow CxSR
406 *
407 * Allow or disallow the system to enter a special CxSR
408 * (C-state self refresh) state. What typically happens in CxSR mode
409 * is that several display FIFOs may get combined into a single larger
410 * FIFO for a particular plane (so called max FIFO mode) to allow the
411 * system to defer memory fetches longer, and the memory will enter
412 * self refresh.
413 *
414 * Note that enabling CxSR does not guarantee that the system enter
415 * this special mode, nor does it guarantee that the system stays
416 * in that mode once entered. So this just allows/disallows the system
417 * to autonomously utilize the CxSR mode. Other factors such as core
418 * C-states will affect when/if the system actually enters/exits the
419 * CxSR mode.
420 *
421 * Note that on VLV/CHV this actually only controls the max FIFO mode,
422 * and the system is free to enter/exit memory self refresh at any time
423 * even when the use of CxSR has been disallowed.
424 *
425 * While the system is actually in the CxSR/max FIFO mode, some plane
426 * control registers will not get latched on vblank. Thus in order to
427 * guarantee the system will respond to changes in the plane registers
428 * we must always disallow CxSR prior to making changes to those registers.
429 * Unfortunately the system will re-evaluate the CxSR conditions at
430 * frame start which happens after vblank start (which is when the plane
431 * registers would get latched), so we can't proceed with the plane update
432 * during the same frame where we disallowed CxSR.
433 *
434 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
435 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
436 * the hardware w.r.t. HPLL SR when writing to plane registers.
437 * Disallowing just CxSR is sufficient.
438 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200439bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200440{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200441 bool ret;
442
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200443 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200444 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300445 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
446 dev_priv->wm.vlv.cxsr = enable;
447 else if (IS_G4X(dev_priv))
448 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200449 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200450
451 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200452}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200453
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454/*
455 * Latency for FIFO fetches is dependent on several factors:
456 * - memory configuration (speed, channels)
457 * - chipset
458 * - current MCH state
459 * It can be fairly high in some situations, so here we assume a fairly
460 * pessimal value. It's a tradeoff between extra memory fetches (if we
461 * set this value too high, the FIFO will fetch frequently to stay full)
462 * and power consumption (set it too low to save power and we might see
463 * FIFO underruns and display "flicker").
464 *
465 * A value of 5us seems to be a good balance; safe for very low end
466 * platforms but not overly aggressive on lower latency configs.
467 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100468static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469
Ville Syrjäläb5004722015-03-05 21:19:47 +0200470#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
471 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
472
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200473static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200475 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200476 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200478 enum pipe pipe = crtc->pipe;
479 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200481 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200482 uint32_t dsparb, dsparb2, dsparb3;
483 case PIPE_A:
484 dsparb = I915_READ(DSPARB);
485 dsparb2 = I915_READ(DSPARB2);
486 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
487 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
488 break;
489 case PIPE_B:
490 dsparb = I915_READ(DSPARB);
491 dsparb2 = I915_READ(DSPARB2);
492 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
493 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
494 break;
495 case PIPE_C:
496 dsparb2 = I915_READ(DSPARB2);
497 dsparb3 = I915_READ(DSPARB3);
498 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
499 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
500 break;
501 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200502 MISSING_CASE(pipe);
503 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200504 }
505
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
507 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
508 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
509 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200510}
511
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200512static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
513 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515 uint32_t dsparb = I915_READ(DSPARB);
516 int size;
517
518 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
523 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524
525 return size;
526}
527
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200528static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
529 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 uint32_t dsparb = I915_READ(DSPARB);
532 int size;
533
534 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
537 size >>= 1; /* Convert to cachelines */
538
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
540 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541
542 return size;
543}
544
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
546 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548 uint32_t dsparb = I915_READ(DSPARB);
549 int size;
550
551 size = dsparb & 0x7f;
552 size >>= 2; /* Convert to cachelines */
553
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200554 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560/* Pineview has different values for various configs */
561static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = PINEVIEW_DISPLAY_FIFO,
563 .max_wm = PINEVIEW_MAX_WM,
564 .default_wm = PINEVIEW_DFT_WM,
565 .guard_size = PINEVIEW_GUARD_WM,
566 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
568static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_CURSOR_FIFO,
577 .max_wm = PINEVIEW_CURSOR_MAX_WM,
578 .default_wm = PINEVIEW_CURSOR_DFT_WM,
579 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = I965_CURSOR_FIFO,
591 .max_wm = I965_CURSOR_MAX_WM,
592 .default_wm = I965_CURSOR_DFT_WM,
593 .guard_size = 2,
594 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
596static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I945_FIFO_SIZE,
598 .max_wm = I915_MAX_WM,
599 .default_wm = 1,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I915_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300610static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I855GM_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_bc_wm_info = {
618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM/2,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
623};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200624static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I830_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
631
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300633 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
634 * @pixel_rate: Pipe pixel rate in kHz
635 * @cpp: Plane bytes per pixel
636 * @latency: Memory wakeup latency in 0.1us units
637 *
638 * Compute the watermark using the method 1 or "small buffer"
639 * formula. The caller may additonally add extra cachelines
640 * to account for TLB misses and clock crossings.
641 *
642 * This method is concerned with the short term drain rate
643 * of the FIFO, ie. it does not account for blanking periods
644 * which would effectively reduce the average drain rate across
645 * a longer period. The name "small" refers to the fact the
646 * FIFO is relatively small compared to the amount of data
647 * fetched.
648 *
649 * The FIFO level vs. time graph might look something like:
650 *
651 * |\ |\
652 * | \ | \
653 * __---__---__ (- plane active, _ blanking)
654 * -> time
655 *
656 * or perhaps like this:
657 *
658 * |\|\ |\|\
659 * __----__----__ (- plane active, _ blanking)
660 * -> time
661 *
662 * Returns:
663 * The watermark in bytes
664 */
665static unsigned int intel_wm_method1(unsigned int pixel_rate,
666 unsigned int cpp,
667 unsigned int latency)
668{
669 uint64_t ret;
670
671 ret = (uint64_t) pixel_rate * cpp * latency;
672 ret = DIV_ROUND_UP_ULL(ret, 10000);
673
674 return ret;
675}
676
677/**
678 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
679 * @pixel_rate: Pipe pixel rate in kHz
680 * @htotal: Pipe horizontal total
681 * @width: Plane width in pixels
682 * @cpp: Plane bytes per pixel
683 * @latency: Memory wakeup latency in 0.1us units
684 *
685 * Compute the watermark using the method 2 or "large buffer"
686 * formula. The caller may additonally add extra cachelines
687 * to account for TLB misses and clock crossings.
688 *
689 * This method is concerned with the long term drain rate
690 * of the FIFO, ie. it does account for blanking periods
691 * which effectively reduce the average drain rate across
692 * a longer period. The name "large" refers to the fact the
693 * FIFO is relatively large compared to the amount of data
694 * fetched.
695 *
696 * The FIFO level vs. time graph might look something like:
697 *
698 * |\___ |\___
699 * | \___ | \___
700 * | \ | \
701 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
702 * -> time
703 *
704 * Returns:
705 * The watermark in bytes
706 */
707static unsigned int intel_wm_method2(unsigned int pixel_rate,
708 unsigned int htotal,
709 unsigned int width,
710 unsigned int cpp,
711 unsigned int latency)
712{
713 unsigned int ret;
714
715 /*
716 * FIXME remove once all users are computing
717 * watermarks in the correct place.
718 */
719 if (WARN_ON_ONCE(htotal == 0))
720 htotal = 1;
721
722 ret = (latency * pixel_rate) / (htotal * 10000);
723 ret = (ret + 1) * width * cpp;
724
725 return ret;
726}
727
728/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300730 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000732 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200733 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 * @latency_ns: memory latency for the platform
735 *
736 * Calculate the watermark level (the level at which the display plane will
737 * start fetching from memory again). Each chip has a different display
738 * FIFO size and allocation, so the caller needs to figure that out and pass
739 * in the correct intel_watermark_params structure.
740 *
741 * As the pixel clock runs, the FIFO will be drained at a rate that depends
742 * on the pixel size. When it reaches the watermark level, it'll start
743 * fetching FIFO line sized based chunks from memory until the FIFO fills
744 * past the watermark point. If the FIFO drains completely, a FIFO underrun
745 * will occur, and a display engine hang could result.
746 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300747static unsigned int intel_calculate_wm(int pixel_rate,
748 const struct intel_watermark_params *wm,
749 int fifo_size, int cpp,
750 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300752 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753
754 /*
755 * Note: we need to make sure we don't overflow for various clock &
756 * latency values.
757 * clocks go from a few thousand to several hundred thousand.
758 * latency is usually a few thousand
759 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300760 entries = intel_wm_method1(pixel_rate, cpp,
761 latency_ns / 100);
762 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
763 wm->guard_size;
764 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300766 wm_size = fifo_size - entries;
767 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300768
769 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300771 wm_size = wm->max_wm;
772 if (wm_size <= 0)
773 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300774
775 /*
776 * Bspec seems to indicate that the value shouldn't be lower than
777 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
778 * Lets go for 8 which is the burst size since certain platforms
779 * already use a hardcoded 8 (which is what the spec says should be
780 * done).
781 */
782 if (wm_size <= 8)
783 wm_size = 8;
784
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300785 return wm_size;
786}
787
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300788static bool is_disabling(int old, int new, int threshold)
789{
790 return old >= threshold && new < threshold;
791}
792
793static bool is_enabling(int old, int new, int threshold)
794{
795 return old < threshold && new >= threshold;
796}
797
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300798static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
799{
800 return dev_priv->wm.max_level + 1;
801}
802
Ville Syrjälä24304d812017-03-14 17:10:49 +0200803static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
804 const struct intel_plane_state *plane_state)
805{
806 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
807
808 /* FIXME check the 'enable' instead */
809 if (!crtc_state->base.active)
810 return false;
811
812 /*
813 * Treat cursor with fb as always visible since cursor updates
814 * can happen faster than the vrefresh rate, and the current
815 * watermark code doesn't handle that correctly. Cursor updates
816 * which set/clear the fb or change the cursor size are going
817 * to get throttled by intel_legacy_cursor_update() to work
818 * around this problem with the watermark code.
819 */
820 if (plane->id == PLANE_CURSOR)
821 return plane_state->base.fb != NULL;
822 else
823 return plane_state->base.visible;
824}
825
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200826static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200830 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200831 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 if (enabled)
833 return NULL;
834 enabled = crtc;
835 }
836 }
837
838 return enabled;
839}
840
Ville Syrjälä432081b2016-10-31 22:37:03 +0200841static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200843 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200844 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 const struct cxsr_latency *latency;
846 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300847 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300848
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100849 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
850 dev_priv->is_ddr3,
851 dev_priv->fsb_freq,
852 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 if (!latency) {
854 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300855 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 return;
857 }
858
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200859 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200861 const struct drm_display_mode *adjusted_mode =
862 &crtc->config->base.adjusted_mode;
863 const struct drm_framebuffer *fb =
864 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200865 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300866 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867
868 /* Display SR */
869 wm = intel_calculate_wm(clock, &pineview_display_wm,
870 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200871 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872 reg = I915_READ(DSPFW1);
873 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200874 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 I915_WRITE(DSPFW1, reg);
876 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
877
878 /* cursor SR */
879 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
880 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300881 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW3);
883 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW3, reg);
886
887 /* Display HPLL off SR */
888 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
889 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200890 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 reg = I915_READ(DSPFW3);
892 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200893 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 I915_WRITE(DSPFW3, reg);
895
896 /* cursor HPLL off SR */
897 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
898 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300899 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 reg = I915_READ(DSPFW3);
901 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200902 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 I915_WRITE(DSPFW3, reg);
904 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
905
Imre Deak5209b1f2014-07-01 12:36:17 +0300906 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300908 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300909 }
910}
911
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300912/*
913 * Documentation says:
914 * "If the line size is small, the TLB fetches can get in the way of the
915 * data fetches, causing some lag in the pixel data return which is not
916 * accounted for in the above formulas. The following adjustment only
917 * needs to be applied if eight whole lines fit in the buffer at once.
918 * The WM is adjusted upwards by the difference between the FIFO size
919 * and the size of 8 whole lines. This adjustment is always performed
920 * in the actual pixel depth regardless of whether FBC is enabled or not."
921 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000922static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300923{
924 int tlb_miss = fifo_size * 64 - width * cpp * 8;
925
926 return max(0, tlb_miss);
927}
928
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300929static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
930 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300932 enum pipe pipe;
933
934 for_each_pipe(dev_priv, pipe)
935 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
936
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300937 I915_WRITE(DSPFW1,
938 FW_WM(wm->sr.plane, SR) |
939 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
942 I915_WRITE(DSPFW2,
943 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
944 FW_WM(wm->sr.fbc, FBC_SR) |
945 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
946 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
947 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
949 I915_WRITE(DSPFW3,
950 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
951 FW_WM(wm->sr.cursor, CURSOR_SR) |
952 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
953 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300955 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956}
957
Ville Syrjälä15665972015-03-10 16:16:28 +0200958#define FW_WM_VLV(value, plane) \
959 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
960
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200961static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200962 const struct vlv_wm_values *wm)
963{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200964 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200965
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200966 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200967 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
968
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200969 I915_WRITE(VLV_DDL(pipe),
970 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
971 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
973 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
974 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200975
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200976 /*
977 * Zero the (unused) WM1 watermarks, and also clear all the
978 * high order bits so that there are no out of bounds values
979 * present in the registers during the reprogramming.
980 */
981 I915_WRITE(DSPHOWM, 0);
982 I915_WRITE(DSPHOWM1, 0);
983 I915_WRITE(DSPFW4, 0);
984 I915_WRITE(DSPFW5, 0);
985 I915_WRITE(DSPFW6, 0);
986
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200988 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200989 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
990 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
991 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200992 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200993 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
994 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
995 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200997 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200998
999 if (IS_CHERRYVIEW(dev_priv)) {
1000 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001001 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001003 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001004 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001006 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001007 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1008 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001009 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001010 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1014 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1017 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001020 } else {
1021 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001022 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001025 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001032 }
1033
1034 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001035}
1036
Ville Syrjälä15665972015-03-10 16:16:28 +02001037#undef FW_WM_VLV
1038
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001039static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1040{
1041 /* all latencies in usec */
1042 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001045
Ville Syrjälä79d94302017-04-21 21:14:30 +03001046 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001047}
1048
1049static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1050{
1051 /*
1052 * DSPCNTR[13] supposedly controls whether the
1053 * primary plane can use the FIFO space otherwise
1054 * reserved for the sprite plane. It's not 100% clear
1055 * what the actual FIFO size is, but it looks like we
1056 * can happily set both primary and sprite watermarks
1057 * up to 127 cachelines. So that would seem to mean
1058 * that either DSPCNTR[13] doesn't do anything, or that
1059 * the total FIFO is >= 256 cachelines in size. Either
1060 * way, we don't seem to have to worry about this
1061 * repartitioning as the maximum watermark value the
1062 * register can hold for each plane is lower than the
1063 * minimum FIFO size.
1064 */
1065 switch (plane_id) {
1066 case PLANE_CURSOR:
1067 return 63;
1068 case PLANE_PRIMARY:
1069 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1070 case PLANE_SPRITE0:
1071 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1072 default:
1073 MISSING_CASE(plane_id);
1074 return 0;
1075 }
1076}
1077
1078static int g4x_fbc_fifo_size(int level)
1079{
1080 switch (level) {
1081 case G4X_WM_LEVEL_SR:
1082 return 7;
1083 case G4X_WM_LEVEL_HPLL:
1084 return 15;
1085 default:
1086 MISSING_CASE(level);
1087 return 0;
1088 }
1089}
1090
1091static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1092 const struct intel_plane_state *plane_state,
1093 int level)
1094{
1095 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1096 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1097 const struct drm_display_mode *adjusted_mode =
1098 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001099 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1100 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101
1102 if (latency == 0)
1103 return USHRT_MAX;
1104
1105 if (!intel_wm_plane_visible(crtc_state, plane_state))
1106 return 0;
1107
1108 /*
1109 * Not 100% sure which way ELK should go here as the
1110 * spec only says CL/CTG should assume 32bpp and BW
1111 * doesn't need to. But as these things followed the
1112 * mobile vs. desktop lines on gen3 as well, let's
1113 * assume ELK doesn't need this.
1114 *
1115 * The spec also fails to list such a restriction for
1116 * the HPLL watermark, which seems a little strange.
1117 * Let's use 32bpp for the HPLL watermark as well.
1118 */
1119 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1120 level != G4X_WM_LEVEL_NORMAL)
1121 cpp = 4;
1122 else
1123 cpp = plane_state->base.fb->format->cpp[0];
1124
1125 clock = adjusted_mode->crtc_clock;
1126 htotal = adjusted_mode->crtc_htotal;
1127
1128 if (plane->id == PLANE_CURSOR)
1129 width = plane_state->base.crtc_w;
1130 else
1131 width = drm_rect_width(&plane_state->base.dst);
1132
1133 if (plane->id == PLANE_CURSOR) {
1134 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1135 } else if (plane->id == PLANE_PRIMARY &&
1136 level == G4X_WM_LEVEL_NORMAL) {
1137 wm = intel_wm_method1(clock, cpp, latency);
1138 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001139 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140
1141 small = intel_wm_method1(clock, cpp, latency);
1142 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1143
1144 wm = min(small, large);
1145 }
1146
1147 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1148 width, cpp);
1149
1150 wm = DIV_ROUND_UP(wm, 64) + 2;
1151
Chris Wilson1a1f1282017-11-07 14:03:38 +00001152 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001153}
1154
1155static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, enum plane_id plane_id, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 for (; level < intel_wm_num_levels(dev_priv); level++) {
1162 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1163
1164 dirty |= raw->plane[plane_id] != value;
1165 raw->plane[plane_id] = value;
1166 }
1167
1168 return dirty;
1169}
1170
1171static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1172 int level, u16 value)
1173{
1174 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1175 bool dirty = false;
1176
1177 /* NORMAL level doesn't have an FBC watermark */
1178 level = max(level, G4X_WM_LEVEL_SR);
1179
1180 for (; level < intel_wm_num_levels(dev_priv); level++) {
1181 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1182
1183 dirty |= raw->fbc != value;
1184 raw->fbc = value;
1185 }
1186
1187 return dirty;
1188}
1189
1190static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1191 const struct intel_plane_state *pstate,
1192 uint32_t pri_val);
1193
1194static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1195 const struct intel_plane_state *plane_state)
1196{
1197 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1198 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1199 enum plane_id plane_id = plane->id;
1200 bool dirty = false;
1201 int level;
1202
1203 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1204 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1205 if (plane_id == PLANE_PRIMARY)
1206 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1207 goto out;
1208 }
1209
1210 for (level = 0; level < num_levels; level++) {
1211 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1212 int wm, max_wm;
1213
1214 wm = g4x_compute_wm(crtc_state, plane_state, level);
1215 max_wm = g4x_plane_fifo_size(plane_id, level);
1216
1217 if (wm > max_wm)
1218 break;
1219
1220 dirty |= raw->plane[plane_id] != wm;
1221 raw->plane[plane_id] = wm;
1222
1223 if (plane_id != PLANE_PRIMARY ||
1224 level == G4X_WM_LEVEL_NORMAL)
1225 continue;
1226
1227 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1228 raw->plane[plane_id]);
1229 max_wm = g4x_fbc_fifo_size(level);
1230
1231 /*
1232 * FBC wm is not mandatory as we
1233 * can always just disable its use.
1234 */
1235 if (wm > max_wm)
1236 wm = USHRT_MAX;
1237
1238 dirty |= raw->fbc != wm;
1239 raw->fbc = wm;
1240 }
1241
1242 /* mark watermarks as invalid */
1243 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1244
1245 if (plane_id == PLANE_PRIMARY)
1246 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1247
1248 out:
1249 if (dirty) {
1250 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1251 plane->base.name,
1252 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1255
1256 if (plane_id == PLANE_PRIMARY)
1257 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1260 }
1261
1262 return dirty;
1263}
1264
1265static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1266 enum plane_id plane_id, int level)
1267{
1268 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1269
1270 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1271}
1272
1273static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1274 int level)
1275{
1276 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1277
1278 if (level > dev_priv->wm.max_level)
1279 return false;
1280
1281 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1282 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1284}
1285
1286/* mark all levels starting from 'level' as invalid */
1287static void g4x_invalidate_wms(struct intel_crtc *crtc,
1288 struct g4x_wm_state *wm_state, int level)
1289{
1290 if (level <= G4X_WM_LEVEL_NORMAL) {
1291 enum plane_id plane_id;
1292
1293 for_each_plane_id_on_crtc(crtc, plane_id)
1294 wm_state->wm.plane[plane_id] = USHRT_MAX;
1295 }
1296
1297 if (level <= G4X_WM_LEVEL_SR) {
1298 wm_state->cxsr = false;
1299 wm_state->sr.cursor = USHRT_MAX;
1300 wm_state->sr.plane = USHRT_MAX;
1301 wm_state->sr.fbc = USHRT_MAX;
1302 }
1303
1304 if (level <= G4X_WM_LEVEL_HPLL) {
1305 wm_state->hpll_en = false;
1306 wm_state->hpll.cursor = USHRT_MAX;
1307 wm_state->hpll.plane = USHRT_MAX;
1308 wm_state->hpll.fbc = USHRT_MAX;
1309 }
1310}
1311
1312static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1313{
1314 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1315 struct intel_atomic_state *state =
1316 to_intel_atomic_state(crtc_state->base.state);
1317 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1318 int num_active_planes = hweight32(crtc_state->active_planes &
1319 ~BIT(PLANE_CURSOR));
1320 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001321 const struct intel_plane_state *old_plane_state;
1322 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001323 struct intel_plane *plane;
1324 enum plane_id plane_id;
1325 int i, level;
1326 unsigned int dirty = 0;
1327
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001328 for_each_oldnew_intel_plane_in_state(state, plane,
1329 old_plane_state,
1330 new_plane_state, i) {
1331 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001332 old_plane_state->base.crtc != &crtc->base)
1333 continue;
1334
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001335 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 dirty |= BIT(plane->id);
1337 }
1338
1339 if (!dirty)
1340 return 0;
1341
1342 level = G4X_WM_LEVEL_NORMAL;
1343 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1344 goto out;
1345
1346 raw = &crtc_state->wm.g4x.raw[level];
1347 for_each_plane_id_on_crtc(crtc, plane_id)
1348 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1349
1350 level = G4X_WM_LEVEL_SR;
1351
1352 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1353 goto out;
1354
1355 raw = &crtc_state->wm.g4x.raw[level];
1356 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1357 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1358 wm_state->sr.fbc = raw->fbc;
1359
1360 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1361
1362 level = G4X_WM_LEVEL_HPLL;
1363
1364 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1365 goto out;
1366
1367 raw = &crtc_state->wm.g4x.raw[level];
1368 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1369 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1370 wm_state->hpll.fbc = raw->fbc;
1371
1372 wm_state->hpll_en = wm_state->cxsr;
1373
1374 level++;
1375
1376 out:
1377 if (level == G4X_WM_LEVEL_NORMAL)
1378 return -EINVAL;
1379
1380 /* invalidate the higher levels */
1381 g4x_invalidate_wms(crtc, wm_state, level);
1382
1383 /*
1384 * Determine if the FBC watermark(s) can be used. IF
1385 * this isn't the case we prefer to disable the FBC
1386 ( watermark(s) rather than disable the SR/HPLL
1387 * level(s) entirely.
1388 */
1389 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1390
1391 if (level >= G4X_WM_LEVEL_SR &&
1392 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1393 wm_state->fbc_en = false;
1394 else if (level >= G4X_WM_LEVEL_HPLL &&
1395 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1396 wm_state->fbc_en = false;
1397
1398 return 0;
1399}
1400
1401static int g4x_compute_intermediate_wm(struct drm_device *dev,
1402 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001403 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001404{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001405 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1406 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1407 struct intel_atomic_state *intel_state =
1408 to_intel_atomic_state(new_crtc_state->base.state);
1409 const struct intel_crtc_state *old_crtc_state =
1410 intel_atomic_get_old_crtc_state(intel_state, crtc);
1411 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 enum plane_id plane_id;
1413
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1415 *intermediate = *optimal;
1416
1417 intermediate->cxsr = false;
1418 intermediate->hpll_en = false;
1419 goto out;
1420 }
1421
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001422 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001424 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001426 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1427
1428 for_each_plane_id_on_crtc(crtc, plane_id) {
1429 intermediate->wm.plane[plane_id] =
1430 max(optimal->wm.plane[plane_id],
1431 active->wm.plane[plane_id]);
1432
1433 WARN_ON(intermediate->wm.plane[plane_id] >
1434 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1435 }
1436
1437 intermediate->sr.plane = max(optimal->sr.plane,
1438 active->sr.plane);
1439 intermediate->sr.cursor = max(optimal->sr.cursor,
1440 active->sr.cursor);
1441 intermediate->sr.fbc = max(optimal->sr.fbc,
1442 active->sr.fbc);
1443
1444 intermediate->hpll.plane = max(optimal->hpll.plane,
1445 active->hpll.plane);
1446 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1447 active->hpll.cursor);
1448 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1449 active->hpll.fbc);
1450
1451 WARN_ON((intermediate->sr.plane >
1452 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1453 intermediate->sr.cursor >
1454 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1455 intermediate->cxsr);
1456 WARN_ON((intermediate->sr.plane >
1457 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1458 intermediate->sr.cursor >
1459 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1460 intermediate->hpll_en);
1461
1462 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1463 intermediate->fbc_en && intermediate->cxsr);
1464 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1465 intermediate->fbc_en && intermediate->hpll_en);
1466
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001467out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001468 /*
1469 * If our intermediate WM are identical to the final WM, then we can
1470 * omit the post-vblank programming; only update if it's different.
1471 */
1472 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474
1475 return 0;
1476}
1477
1478static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1479 struct g4x_wm_values *wm)
1480{
1481 struct intel_crtc *crtc;
1482 int num_active_crtcs = 0;
1483
1484 wm->cxsr = true;
1485 wm->hpll_en = true;
1486 wm->fbc_en = true;
1487
1488 for_each_intel_crtc(&dev_priv->drm, crtc) {
1489 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1490
1491 if (!crtc->active)
1492 continue;
1493
1494 if (!wm_state->cxsr)
1495 wm->cxsr = false;
1496 if (!wm_state->hpll_en)
1497 wm->hpll_en = false;
1498 if (!wm_state->fbc_en)
1499 wm->fbc_en = false;
1500
1501 num_active_crtcs++;
1502 }
1503
1504 if (num_active_crtcs != 1) {
1505 wm->cxsr = false;
1506 wm->hpll_en = false;
1507 wm->fbc_en = false;
1508 }
1509
1510 for_each_intel_crtc(&dev_priv->drm, crtc) {
1511 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1512 enum pipe pipe = crtc->pipe;
1513
1514 wm->pipe[pipe] = wm_state->wm;
1515 if (crtc->active && wm->cxsr)
1516 wm->sr = wm_state->sr;
1517 if (crtc->active && wm->hpll_en)
1518 wm->hpll = wm_state->hpll;
1519 }
1520}
1521
1522static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1523{
1524 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1525 struct g4x_wm_values new_wm = {};
1526
1527 g4x_merge_wm(dev_priv, &new_wm);
1528
1529 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1530 return;
1531
1532 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1533 _intel_set_memory_cxsr(dev_priv, false);
1534
1535 g4x_write_wm_values(dev_priv, &new_wm);
1536
1537 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1538 _intel_set_memory_cxsr(dev_priv, true);
1539
1540 *old_wm = new_wm;
1541}
1542
1543static void g4x_initial_watermarks(struct intel_atomic_state *state,
1544 struct intel_crtc_state *crtc_state)
1545{
1546 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1548
1549 mutex_lock(&dev_priv->wm.wm_mutex);
1550 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1551 g4x_program_watermarks(dev_priv);
1552 mutex_unlock(&dev_priv->wm.wm_mutex);
1553}
1554
1555static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1556 struct intel_crtc_state *crtc_state)
1557{
1558 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1560
1561 if (!crtc_state->wm.need_postvbl_update)
1562 return;
1563
1564 mutex_lock(&dev_priv->wm.wm_mutex);
1565 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1566 g4x_program_watermarks(dev_priv);
1567 mutex_unlock(&dev_priv->wm.wm_mutex);
1568}
1569
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570/* latency must be in 0.1us units. */
1571static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001572 unsigned int htotal,
1573 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 unsigned int latency)
1576{
1577 unsigned int ret;
1578
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001579 ret = intel_wm_method2(pixel_rate, htotal,
1580 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 ret = DIV_ROUND_UP(ret, 64);
1582
1583 return ret;
1584}
1585
Ville Syrjäläbb726512016-10-31 22:37:24 +02001586static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 /* all latencies in usec */
1589 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1590
Ville Syrjälä58590c12015-09-08 21:05:12 +03001591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1592
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593 if (IS_CHERRYVIEW(dev_priv)) {
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001596
1597 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001598 }
1599}
1600
Ville Syrjäläe339d672016-11-28 19:37:17 +02001601static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1602 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 int level)
1604{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001605 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 const struct drm_display_mode *adjusted_mode =
1608 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001609 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
1611 if (dev_priv->wm.pri_latency[level] == 0)
1612 return USHRT_MAX;
1613
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001614 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 return 0;
1616
Daniel Vetteref426c12017-01-04 11:41:10 +01001617 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001618 clock = adjusted_mode->crtc_clock;
1619 htotal = adjusted_mode->crtc_htotal;
1620 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001622 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001623 /*
1624 * FIXME the formula gives values that are
1625 * too big for the cursor FIFO, and hence we
1626 * would never be able to use cursors. For
1627 * now just hardcode the watermark.
1628 */
1629 wm = 63;
1630 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 dev_priv->wm.pri_latency[level] * 10);
1633 }
1634
Chris Wilson1a1f1282017-11-07 14:03:38 +00001635 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636}
1637
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001638static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1639{
1640 return (active_planes & (BIT(PLANE_SPRITE0) |
1641 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1642}
1643
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001645{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001647 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001649 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1651 int num_active_planes = hweight32(active_planes);
1652 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001655 unsigned int total_rate;
1656 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001657
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001658 /*
1659 * When enabling sprite0 after sprite1 has already been enabled
1660 * we tend to get an underrun unless sprite0 already has some
1661 * FIFO space allcoated. Hence we always allocate at least one
1662 * cacheline for sprite0 whenever sprite1 is enabled.
1663 *
1664 * All other plane enable sequences appear immune to this problem.
1665 */
1666 if (vlv_need_sprite0_fifo_workaround(active_planes))
1667 sprite0_fifo_extra = 1;
1668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 total_rate = raw->plane[PLANE_PRIMARY] +
1670 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001671 raw->plane[PLANE_SPRITE1] +
1672 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 if (total_rate > fifo_size)
1675 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate == 0)
1678 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 unsigned int rate;
1682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if ((active_planes & BIT(plane_id)) == 0) {
1684 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685 continue;
1686 }
1687
Ville Syrjälä5012e602017-03-02 19:14:56 +02001688 rate = raw->plane[plane_id];
1689 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1690 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 }
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1694 fifo_left -= sprite0_fifo_extra;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 fifo_state->plane[PLANE_CURSOR] = 63;
1697
1698 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001699
1700 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001701 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702 int plane_extra;
1703
1704 if (fifo_left == 0)
1705 break;
1706
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 continue;
1709
1710 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001712 fifo_left -= plane_extra;
1713 }
1714
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 WARN_ON(active_planes != 0 && fifo_left != 0);
1716
1717 /* give it all to the first plane if none are active */
1718 if (active_planes == 0) {
1719 WARN_ON(fifo_left != fifo_size);
1720 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1721 }
1722
1723 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724}
1725
Ville Syrjäläff32c542017-03-02 19:14:57 +02001726/* mark all levels starting from 'level' as invalid */
1727static void vlv_invalidate_wms(struct intel_crtc *crtc,
1728 struct vlv_wm_state *wm_state, int level)
1729{
1730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1731
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001732 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 enum plane_id plane_id;
1734
1735 for_each_plane_id_on_crtc(crtc, plane_id)
1736 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1737
1738 wm_state->sr[level].cursor = USHRT_MAX;
1739 wm_state->sr[level].plane = USHRT_MAX;
1740 }
1741}
1742
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001743static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1744{
1745 if (wm > fifo_size)
1746 return USHRT_MAX;
1747 else
1748 return fifo_size - wm;
1749}
1750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751/*
1752 * Starting from 'level' set all higher
1753 * levels to 'value' in the "raw" watermarks.
1754 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001755static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001756 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001759 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001760 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001763 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768
1769 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770}
1771
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001772static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1773 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774{
1775 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1776 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001777 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001779 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001781 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1783 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 }
1785
1786 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001787 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1789 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1790
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 if (wm > max_wm)
1792 break;
1793
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001794 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795 raw->plane[plane_id] = wm;
1796 }
1797
1798 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001799 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001801out:
1802 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001803 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804 plane->base.name,
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1808
1809 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1813 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 &crtc_state->wm.vlv.raw[level];
1817 const struct vlv_fifo_state *fifo_state =
1818 &crtc_state->wm.vlv.fifo_state;
1819
1820 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1821}
1822
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001823static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001825 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829}
1830
1831static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001832{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 struct intel_atomic_state *state =
1836 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001837 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 const struct vlv_fifo_state *fifo_state =
1839 &crtc_state->wm.vlv.fifo_state;
1840 int num_active_planes = hweight32(crtc_state->active_planes &
1841 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001842 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001843 const struct intel_plane_state *old_plane_state;
1844 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id;
1847 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001849
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001850 for_each_oldnew_intel_plane_in_state(state, plane,
1851 old_plane_state,
1852 new_plane_state, i) {
1853 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855 continue;
1856
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001857 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858 dirty |= BIT(plane->id);
1859 }
1860
1861 /*
1862 * DSPARB registers may have been reset due to the
1863 * power well being turned off. Make sure we restore
1864 * them to a consistent state even if no primary/sprite
1865 * planes are initially active.
1866 */
1867 if (needs_modeset)
1868 crtc_state->fifo_changed = true;
1869
1870 if (!dirty)
1871 return 0;
1872
1873 /* cursor changes don't warrant a FIFO recompute */
1874 if (dirty & ~BIT(PLANE_CURSOR)) {
1875 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001876 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001877 const struct vlv_fifo_state *old_fifo_state =
1878 &old_crtc_state->wm.vlv.fifo_state;
1879
1880 ret = vlv_compute_fifo(crtc_state);
1881 if (ret)
1882 return ret;
1883
1884 if (needs_modeset ||
1885 memcmp(old_fifo_state, fifo_state,
1886 sizeof(*fifo_state)) != 0)
1887 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001889
Ville Syrjäläff32c542017-03-02 19:14:57 +02001890 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001891 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 /*
1893 * Note that enabling cxsr with no primary/sprite planes
1894 * enabled can wedge the pipe. Hence we only allow cxsr
1895 * with exactly one enabled primary/sprite plane.
1896 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001897 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898
Ville Syrjälä5012e602017-03-02 19:14:56 +02001899 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001900 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001903 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjäläff32c542017-03-02 19:14:57 +02001906 for_each_plane_id_on_crtc(crtc, plane_id) {
1907 wm_state->wm[level].plane[plane_id] =
1908 vlv_invert_wm_value(raw->plane[plane_id],
1909 fifo_state->plane[plane_id]);
1910 }
1911
1912 wm_state->sr[level].plane =
1913 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 raw->plane[PLANE_SPRITE1]),
1916 sr_fifo_size);
1917
1918 wm_state->sr[level].cursor =
1919 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1920 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921 }
1922
Ville Syrjäläff32c542017-03-02 19:14:57 +02001923 if (level == 0)
1924 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 /* limit to only levels we can actually handle */
1927 wm_state->num_levels = level;
1928
1929 /* invalidate the higher levels */
1930 vlv_invalidate_wms(crtc, wm_state, level);
1931
1932 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001933}
1934
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001935#define VLV_FIFO(plane, value) \
1936 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1937
Ville Syrjäläff32c542017-03-02 19:14:57 +02001938static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1939 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001940{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001941 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001943 const struct vlv_fifo_state *fifo_state =
1944 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001947 if (!crtc_state->fifo_changed)
1948 return;
1949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1951 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1952 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001953
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1955 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläc137d662017-03-02 19:15:06 +02001957 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1958
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001959 /*
1960 * uncore.lock serves a double purpose here. It allows us to
1961 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1962 * it protects the DSPARB registers from getting clobbered by
1963 * parallel updates from multiple pipes.
1964 *
1965 * intel_pipe_update_start() has already disabled interrupts
1966 * for us, so a plain spin_lock() is sufficient here.
1967 */
1968 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001969
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001970 switch (crtc->pipe) {
1971 uint32_t dsparb, dsparb2, dsparb3;
1972 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001973 dsparb = I915_READ_FW(DSPARB);
1974 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975
1976 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1977 VLV_FIFO(SPRITEB, 0xff));
1978 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1979 VLV_FIFO(SPRITEB, sprite1_start));
1980
1981 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1982 VLV_FIFO(SPRITEB_HI, 0x1));
1983 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1984 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1985
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 I915_WRITE_FW(DSPARB, dsparb);
1987 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988 break;
1989 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001990 dsparb = I915_READ_FW(DSPARB);
1991 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001992
1993 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1994 VLV_FIFO(SPRITED, 0xff));
1995 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1996 VLV_FIFO(SPRITED, sprite1_start));
1997
1998 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1999 VLV_FIFO(SPRITED_HI, 0xff));
2000 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2001 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2002
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 I915_WRITE_FW(DSPARB, dsparb);
2004 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005 break;
2006 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002007 dsparb3 = I915_READ_FW(DSPARB3);
2008 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002009
2010 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2011 VLV_FIFO(SPRITEF, 0xff));
2012 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2013 VLV_FIFO(SPRITEF, sprite1_start));
2014
2015 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2016 VLV_FIFO(SPRITEF_HI, 0xff));
2017 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2018 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 I915_WRITE_FW(DSPARB3, dsparb3);
2021 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002022 break;
2023 default:
2024 break;
2025 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002027 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030}
2031
2032#undef VLV_FIFO
2033
Ville Syrjälä4841da52017-03-02 19:14:59 +02002034static int vlv_compute_intermediate_wm(struct drm_device *dev,
2035 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002036 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002037{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002038 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2039 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2040 struct intel_atomic_state *intel_state =
2041 to_intel_atomic_state(new_crtc_state->base.state);
2042 const struct intel_crtc_state *old_crtc_state =
2043 intel_atomic_get_old_crtc_state(intel_state, crtc);
2044 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002045 int level;
2046
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002047 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2048 *intermediate = *optimal;
2049
2050 intermediate->cxsr = false;
2051 goto out;
2052 }
2053
Ville Syrjälä4841da52017-03-02 19:14:59 +02002054 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002055 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002056 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002057
2058 for (level = 0; level < intermediate->num_levels; level++) {
2059 enum plane_id plane_id;
2060
2061 for_each_plane_id_on_crtc(crtc, plane_id) {
2062 intermediate->wm[level].plane[plane_id] =
2063 min(optimal->wm[level].plane[plane_id],
2064 active->wm[level].plane[plane_id]);
2065 }
2066
2067 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2068 active->sr[level].plane);
2069 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2070 active->sr[level].cursor);
2071 }
2072
2073 vlv_invalidate_wms(crtc, intermediate, level);
2074
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002075out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002076 /*
2077 * If our intermediate WM are identical to the final WM, then we can
2078 * omit the post-vblank programming; only update if it's different.
2079 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002080 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002081 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002082
2083 return 0;
2084}
2085
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002086static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002087 struct vlv_wm_values *wm)
2088{
2089 struct intel_crtc *crtc;
2090 int num_active_crtcs = 0;
2091
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002092 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002093 wm->cxsr = true;
2094
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002095 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002096 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002097
2098 if (!crtc->active)
2099 continue;
2100
2101 if (!wm_state->cxsr)
2102 wm->cxsr = false;
2103
2104 num_active_crtcs++;
2105 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2106 }
2107
2108 if (num_active_crtcs != 1)
2109 wm->cxsr = false;
2110
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002111 if (num_active_crtcs > 1)
2112 wm->level = VLV_WM_LEVEL_PM2;
2113
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002114 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002115 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 enum pipe pipe = crtc->pipe;
2117
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002119 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120 wm->sr = wm_state->sr[wm->level];
2121
Ville Syrjälä1b313892016-11-28 19:37:08 +02002122 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002126 }
2127}
2128
Ville Syrjäläff32c542017-03-02 19:14:57 +02002129static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002130{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002131 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2132 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002133
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002134 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135
Ville Syrjäläff32c542017-03-02 19:14:57 +02002136 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137 return;
2138
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002140 chv_set_memory_dvfs(dev_priv, false);
2141
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002142 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002143 chv_set_memory_pm5(dev_priv, false);
2144
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002145 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002146 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002148 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002151 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154 chv_set_memory_pm5(dev_priv, true);
2155
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002156 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157 chv_set_memory_dvfs(dev_priv, true);
2158
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002159 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002160}
2161
Ville Syrjäläff32c542017-03-02 19:14:57 +02002162static void vlv_initial_watermarks(struct intel_atomic_state *state,
2163 struct intel_crtc_state *crtc_state)
2164{
2165 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2166 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2167
2168 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002169 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2170 vlv_program_watermarks(dev_priv);
2171 mutex_unlock(&dev_priv->wm.wm_mutex);
2172}
2173
2174static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2175 struct intel_crtc_state *crtc_state)
2176{
2177 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2179
2180 if (!crtc_state->wm.need_postvbl_update)
2181 return;
2182
2183 mutex_lock(&dev_priv->wm.wm_mutex);
2184 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002185 vlv_program_watermarks(dev_priv);
2186 mutex_unlock(&dev_priv->wm.wm_mutex);
2187}
2188
Ville Syrjälä432081b2016-10-31 22:37:03 +02002189static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002190{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002191 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002192 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002193 int srwm = 1;
2194 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002195 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002196
2197 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002198 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002199 if (crtc) {
2200 /* self-refresh has much higher latency */
2201 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002202 const struct drm_display_mode *adjusted_mode =
2203 &crtc->config->base.adjusted_mode;
2204 const struct drm_framebuffer *fb =
2205 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002206 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002207 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002208 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002209 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002210 int entries;
2211
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002212 entries = intel_wm_method2(clock, htotal,
2213 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002214 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2215 srwm = I965_FIFO_SIZE - entries;
2216 if (srwm < 0)
2217 srwm = 1;
2218 srwm &= 0x1ff;
2219 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2220 entries, srwm);
2221
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002222 entries = intel_wm_method2(clock, htotal,
2223 crtc->base.cursor->state->crtc_w, 4,
2224 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002225 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002226 i965_cursor_wm_info.cacheline_size) +
2227 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002228
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002229 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230 if (cursor_sr > i965_cursor_wm_info.max_wm)
2231 cursor_sr = i965_cursor_wm_info.max_wm;
2232
2233 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2234 "cursor %d\n", srwm, cursor_sr);
2235
Imre Deak98584252014-06-13 14:54:20 +03002236 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237 } else {
Imre Deak98584252014-06-13 14:54:20 +03002238 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002240 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 }
2242
2243 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2244 srwm);
2245
2246 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002247 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2248 FW_WM(8, CURSORB) |
2249 FW_WM(8, PLANEB) |
2250 FW_WM(8, PLANEA));
2251 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2252 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002253 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002254 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002255
2256 if (cxsr_enabled)
2257 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258}
2259
Ville Syrjäläf4998962015-03-10 17:02:21 +02002260#undef FW_WM
2261
Ville Syrjälä432081b2016-10-31 22:37:03 +02002262static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002264 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265 const struct intel_watermark_params *wm_info;
2266 uint32_t fwater_lo;
2267 uint32_t fwater_hi;
2268 int cwm, srwm = 1;
2269 int fifo_size;
2270 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002271 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002273 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002275 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 wm_info = &i915_wm_info;
2277 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002278 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002280 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2281 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002282 if (intel_crtc_active(crtc)) {
2283 const struct drm_display_mode *adjusted_mode =
2284 &crtc->config->base.adjusted_mode;
2285 const struct drm_framebuffer *fb =
2286 crtc->base.primary->state->fb;
2287 int cpp;
2288
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002290 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002291 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002292 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002293
Damien Lespiau241bfc32013-09-25 16:45:37 +01002294 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002296 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002297 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002298 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002300 if (planea_wm > (long)wm_info->max_wm)
2301 planea_wm = wm_info->max_wm;
2302 }
2303
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002304 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002305 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002307 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2308 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002309 if (intel_crtc_active(crtc)) {
2310 const struct drm_display_mode *adjusted_mode =
2311 &crtc->config->base.adjusted_mode;
2312 const struct drm_framebuffer *fb =
2313 crtc->base.primary->state->fb;
2314 int cpp;
2315
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002316 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002317 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002318 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002319 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002320
Damien Lespiau241bfc32013-09-25 16:45:37 +01002321 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002323 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002324 if (enabled == NULL)
2325 enabled = crtc;
2326 else
2327 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002328 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 if (planeb_wm > (long)wm_info->max_wm)
2331 planeb_wm = wm_info->max_wm;
2332 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333
2334 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2335
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002336 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002337 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002338
Ville Syrjäläefc26112016-10-31 22:37:04 +02002339 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002340
2341 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002342 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002343 enabled = NULL;
2344 }
2345
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002346 /*
2347 * Overlay gets an aggressive default since video jitter is bad.
2348 */
2349 cwm = 2;
2350
2351 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002352 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002353
2354 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002355 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002356 /* self-refresh has much higher latency */
2357 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002358 const struct drm_display_mode *adjusted_mode =
2359 &enabled->config->base.adjusted_mode;
2360 const struct drm_framebuffer *fb =
2361 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002362 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002363 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002364 int hdisplay = enabled->config->pipe_src_w;
2365 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366 int entries;
2367
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002368 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002369 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002370 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002371 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002372
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002373 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2374 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002375 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2376 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2377 srwm = wm_info->fifo_size - entries;
2378 if (srwm < 0)
2379 srwm = 1;
2380
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002381 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002382 I915_WRITE(FW_BLC_SELF,
2383 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002384 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002385 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2386 }
2387
2388 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2389 planea_wm, planeb_wm, cwm, srwm);
2390
2391 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2392 fwater_hi = (cwm & 0x1f);
2393
2394 /* Set request length to 8 cachelines per fetch */
2395 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2396 fwater_hi = fwater_hi | (1 << 8);
2397
2398 I915_WRITE(FW_BLC, fwater_lo);
2399 I915_WRITE(FW_BLC2, fwater_hi);
2400
Imre Deak5209b1f2014-07-01 12:36:17 +03002401 if (enabled)
2402 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002403}
2404
Ville Syrjälä432081b2016-10-31 22:37:03 +02002405static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002407 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002408 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002409 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002410 uint32_t fwater_lo;
2411 int planea_wm;
2412
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002413 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414 if (crtc == NULL)
2415 return;
2416
Ville Syrjäläefc26112016-10-31 22:37:04 +02002417 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002418 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002419 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002420 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002421 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2423 fwater_lo |= (3<<8) | planea_wm;
2424
2425 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2426
2427 I915_WRITE(FW_BLC, fwater_lo);
2428}
2429
Ville Syrjälä37126462013-08-01 16:18:55 +03002430/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002431static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2432 unsigned int cpp,
2433 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002434{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002435 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002437 ret = intel_wm_method1(pixel_rate, cpp, latency);
2438 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002439
2440 return ret;
2441}
2442
Ville Syrjälä37126462013-08-01 16:18:55 +03002443/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002444static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2445 unsigned int htotal,
2446 unsigned int width,
2447 unsigned int cpp,
2448 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002449{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002450 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002451
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452 ret = intel_wm_method2(pixel_rate, htotal,
2453 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002455
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456 return ret;
2457}
2458
Ville Syrjälä23297042013-07-05 11:57:17 +03002459static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002460 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002461{
Matt Roper15126882015-12-03 11:37:40 -08002462 /*
2463 * Neither of these should be possible since this function shouldn't be
2464 * called if the CRTC is off or the plane is invisible. But let's be
2465 * extra paranoid to avoid a potential divide-by-zero if we screw up
2466 * elsewhere in the driver.
2467 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002468 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002469 return 0;
2470 if (WARN_ON(!horiz_pixels))
2471 return 0;
2472
Ville Syrjäläac484962016-01-20 21:05:26 +02002473 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002474}
2475
Imre Deak820c1982013-12-17 14:46:36 +02002476struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002477 uint16_t pri;
2478 uint16_t spr;
2479 uint16_t cur;
2480 uint16_t fbc;
2481};
2482
Ville Syrjälä37126462013-08-01 16:18:55 +03002483/*
2484 * For both WM_PIPE and WM_LP.
2485 * mem_value must be in 0.1us units.
2486 */
Matt Roper7221fc32015-09-24 15:53:08 -07002487static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002488 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002489 uint32_t mem_value,
2490 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002491{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002492 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002493 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
Ville Syrjälä24304d812017-03-14 17:10:49 +02002495 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496 return 0;
2497
Ville Syrjälä353c8592016-12-14 23:30:57 +02002498 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002499
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002500 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002501
2502 if (!is_lp)
2503 return method1;
2504
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002505 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002506 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002507 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002508 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002509
2510 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511}
2512
Ville Syrjälä37126462013-08-01 16:18:55 +03002513/*
2514 * For both WM_PIPE and WM_LP.
2515 * mem_value must be in 0.1us units.
2516 */
Matt Roper7221fc32015-09-24 15:53:08 -07002517static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002518 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519 uint32_t mem_value)
2520{
2521 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002522 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523
Ville Syrjälä24304d812017-03-14 17:10:49 +02002524 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002525 return 0;
2526
Ville Syrjälä353c8592016-12-14 23:30:57 +02002527 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002528
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002529 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2530 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002531 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002532 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002533 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 return min(method1, method2);
2535}
2536
Ville Syrjälä37126462013-08-01 16:18:55 +03002537/*
2538 * For both WM_PIPE and WM_LP.
2539 * mem_value must be in 0.1us units.
2540 */
Matt Roper7221fc32015-09-24 15:53:08 -07002541static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002542 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002543 uint32_t mem_value)
2544{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002545 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002546
Ville Syrjälä24304d812017-03-14 17:10:49 +02002547 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002548 return 0;
2549
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002550 cpp = pstate->base.fb->format->cpp[0];
2551
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002552 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002553 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002554 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002555}
2556
Paulo Zanonicca32e92013-05-31 11:45:06 -03002557/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002558static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002559 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002560 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561{
Ville Syrjälä83054942016-11-18 21:53:00 +02002562 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002563
Ville Syrjälä24304d812017-03-14 17:10:49 +02002564 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565 return 0;
2566
Ville Syrjälä353c8592016-12-14 23:30:57 +02002567 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002568
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002569 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570}
2571
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002572static unsigned int
2573ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002574{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002575 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002576 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002577 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002578 return 768;
2579 else
2580 return 512;
2581}
2582
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583static unsigned int
2584ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2585 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002586{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002588 /* BDW primary/sprite plane watermarks */
2589 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002590 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002591 /* IVB/HSW primary/sprite plane watermarks */
2592 return level == 0 ? 127 : 1023;
2593 else if (!is_sprite)
2594 /* ILK/SNB primary plane watermarks */
2595 return level == 0 ? 127 : 511;
2596 else
2597 /* ILK/SNB sprite plane watermarks */
2598 return level == 0 ? 63 : 255;
2599}
2600
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002601static unsigned int
2602ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002604 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002605 return level == 0 ? 63 : 255;
2606 else
2607 return level == 0 ? 31 : 63;
2608}
2609
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002611{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002612 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002613 return 31;
2614 else
2615 return 15;
2616}
2617
Ville Syrjälä158ae642013-08-07 13:28:19 +03002618/* Calculate the maximum primary/sprite plane watermark */
2619static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2620 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002621 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002622 enum intel_ddb_partitioning ddb_partitioning,
2623 bool is_sprite)
2624{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002625 struct drm_i915_private *dev_priv = to_i915(dev);
2626 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002627
2628 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 return 0;
2631
2632 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002634 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635
2636 /*
2637 * For some reason the non self refresh
2638 * FIFO size is only half of the self
2639 * refresh FIFO size on ILK/SNB.
2640 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642 fifo_size /= 2;
2643 }
2644
Ville Syrjälä240264f2013-08-07 13:29:12 +03002645 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646 /* level 0 is always calculated with 1:1 split */
2647 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2648 if (is_sprite)
2649 fifo_size *= 5;
2650 fifo_size /= 6;
2651 } else {
2652 fifo_size /= 2;
2653 }
2654 }
2655
2656 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002657 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002658}
2659
2660/* Calculate the maximum cursor plane watermark */
2661static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002662 int level,
2663 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002664{
2665 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002666 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667 return 64;
2668
2669 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002670 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671}
2672
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002673static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002674 int level,
2675 const struct intel_wm_config *config,
2676 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002677 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002679 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2680 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2681 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002682 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002683}
2684
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002686 int level,
2687 struct ilk_wm_maximums *max)
2688{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002689 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2690 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2691 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2692 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002693}
2694
Ville Syrjäläd9395652013-10-09 19:18:10 +03002695static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002696 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002697 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002698{
2699 bool ret;
2700
2701 /* already determined to be invalid? */
2702 if (!result->enable)
2703 return false;
2704
2705 result->enable = result->pri_val <= max->pri &&
2706 result->spr_val <= max->spr &&
2707 result->cur_val <= max->cur;
2708
2709 ret = result->enable;
2710
2711 /*
2712 * HACK until we can pre-compute everything,
2713 * and thus fail gracefully if LP0 watermarks
2714 * are exceeded...
2715 */
2716 if (level == 0 && !result->enable) {
2717 if (result->pri_val > max->pri)
2718 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2719 level, result->pri_val, max->pri);
2720 if (result->spr_val > max->spr)
2721 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2722 level, result->spr_val, max->spr);
2723 if (result->cur_val > max->cur)
2724 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2725 level, result->cur_val, max->cur);
2726
2727 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2728 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2729 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2730 result->enable = true;
2731 }
2732
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002733 return ret;
2734}
2735
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002736static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002737 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002738 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002739 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002740 const struct intel_plane_state *pristate,
2741 const struct intel_plane_state *sprstate,
2742 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002743 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002744{
2745 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2746 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2747 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2748
2749 /* WM1+ latency values stored in 0.5us units */
2750 if (level > 0) {
2751 pri_latency *= 5;
2752 spr_latency *= 5;
2753 cur_latency *= 5;
2754 }
2755
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002756 if (pristate) {
2757 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2758 pri_latency, level);
2759 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2760 }
2761
2762 if (sprstate)
2763 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2764
2765 if (curstate)
2766 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2767
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002768 result->enable = true;
2769}
2770
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002772hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002773{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002774 const struct intel_atomic_state *intel_state =
2775 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002776 const struct drm_display_mode *adjusted_mode =
2777 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002778 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002779
Matt Roperee91a152015-12-03 11:37:39 -08002780 if (!cstate->base.active)
2781 return 0;
2782 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2783 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002784 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002786
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787 /* The WM are computed with base on how long it takes to fill a single
2788 * row at the given clock rate, multiplied by 8.
2789 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002790 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2791 adjusted_mode->crtc_clock);
2792 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002793 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2796 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797}
2798
Ville Syrjäläbb726512016-10-31 22:37:24 +02002799static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2800 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002801{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002802 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002803 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002804 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002805 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002806
2807 /* read the first set of memory latencies[0:3] */
2808 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002809 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002810 ret = sandybridge_pcode_read(dev_priv,
2811 GEN9_PCODE_READ_MEM_LATENCY,
2812 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002813 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002814
2815 if (ret) {
2816 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2817 return;
2818 }
2819
2820 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2821 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2822 GEN9_MEM_LATENCY_LEVEL_MASK;
2823 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2824 GEN9_MEM_LATENCY_LEVEL_MASK;
2825 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2826 GEN9_MEM_LATENCY_LEVEL_MASK;
2827
2828 /* read the second set of memory latencies[4:7] */
2829 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002830 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002831 ret = sandybridge_pcode_read(dev_priv,
2832 GEN9_PCODE_READ_MEM_LATENCY,
2833 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002834 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002835 if (ret) {
2836 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2837 return;
2838 }
2839
2840 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2841 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2842 GEN9_MEM_LATENCY_LEVEL_MASK;
2843 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2844 GEN9_MEM_LATENCY_LEVEL_MASK;
2845 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2846 GEN9_MEM_LATENCY_LEVEL_MASK;
2847
Vandana Kannan367294b2014-11-04 17:06:46 +00002848 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002849 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2850 * need to be disabled. We make sure to sanitize the values out
2851 * of the punit to satisfy this requirement.
2852 */
2853 for (level = 1; level <= max_level; level++) {
2854 if (wm[level] == 0) {
2855 for (i = level + 1; i <= max_level; i++)
2856 wm[i] = 0;
2857 break;
2858 }
2859 }
2860
2861 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002862 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002863 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002864 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002865 * to add 2us to the various latency levels we retrieve from the
2866 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002867 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002868 if (wm[0] == 0) {
2869 wm[0] += 2;
2870 for (level = 1; level <= max_level; level++) {
2871 if (wm[level] == 0)
2872 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002873 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002874 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 }
2876
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002877 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002878 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2879
2880 wm[0] = (sskpd >> 56) & 0xFF;
2881 if (wm[0] == 0)
2882 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002883 wm[1] = (sskpd >> 4) & 0xFF;
2884 wm[2] = (sskpd >> 12) & 0xFF;
2885 wm[3] = (sskpd >> 20) & 0x1FF;
2886 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002887 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002888 uint32_t sskpd = I915_READ(MCH_SSKPD);
2889
2890 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2891 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2892 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2893 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002894 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002895 uint32_t mltr = I915_READ(MLTR_ILK);
2896
2897 /* ILK primary LP0 latency is 700 ns */
2898 wm[0] = 7;
2899 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2900 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002901 } else {
2902 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002903 }
2904}
2905
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002906static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2907 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002908{
2909 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002910 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002911 wm[0] = 13;
2912}
2913
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002914static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2915 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002916{
2917 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002918 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002919 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002920}
2921
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002922int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002923{
2924 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002925 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002926 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002927 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002928 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002929 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002930 return 3;
2931 else
2932 return 2;
2933}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002934
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002935static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002936 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002937 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002938{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002939 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002940
2941 for (level = 0; level <= max_level; level++) {
2942 unsigned int latency = wm[level];
2943
2944 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002945 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2946 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002947 continue;
2948 }
2949
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002950 /*
2951 * - latencies are in us on gen9.
2952 * - before then, WM1+ latency values are in 0.5us units
2953 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002954 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002955 latency *= 10;
2956 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957 latency *= 5;
2958
2959 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2960 name, level, wm[level],
2961 latency / 10, latency % 10);
2962 }
2963}
2964
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002965static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2966 uint16_t wm[5], uint16_t min)
2967{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002968 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002969
2970 if (wm[0] >= min)
2971 return false;
2972
2973 wm[0] = max(wm[0], min);
2974 for (level = 1; level <= max_level; level++)
2975 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2976
2977 return true;
2978}
2979
Ville Syrjäläbb726512016-10-31 22:37:24 +02002980static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002981{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002982 bool changed;
2983
2984 /*
2985 * The BIOS provided WM memory latency values are often
2986 * inadequate for high resolution displays. Adjust them.
2987 */
2988 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2989 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2990 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2991
2992 if (!changed)
2993 return;
2994
2995 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002996 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2997 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2998 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002999}
3000
Ville Syrjäläbb726512016-10-31 22:37:24 +02003001static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003002{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003003 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003004
3005 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3006 sizeof(dev_priv->wm.pri_latency));
3007 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3008 sizeof(dev_priv->wm.pri_latency));
3009
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003010 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003011 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003012
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003013 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3014 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3015 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003016
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003017 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003018 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003019}
3020
Ville Syrjäläbb726512016-10-31 22:37:24 +02003021static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003022{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003023 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003024 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003025}
3026
Matt Ropered4a6a72016-02-23 17:20:13 -08003027static bool ilk_validate_pipe_wm(struct drm_device *dev,
3028 struct intel_pipe_wm *pipe_wm)
3029{
3030 /* LP0 watermark maximums depend on this pipe alone */
3031 const struct intel_wm_config config = {
3032 .num_pipes_active = 1,
3033 .sprites_enabled = pipe_wm->sprites_enabled,
3034 .sprites_scaled = pipe_wm->sprites_scaled,
3035 };
3036 struct ilk_wm_maximums max;
3037
3038 /* LP0 watermarks always use 1/2 DDB partitioning */
3039 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3040
3041 /* At least LP0 must be valid */
3042 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3043 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3044 return false;
3045 }
3046
3047 return true;
3048}
3049
Matt Roper261a27d2015-10-08 15:28:25 -07003050/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003051static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003052{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003053 struct drm_atomic_state *state = cstate->base.state;
3054 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003055 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003056 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003057 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003058 struct drm_plane *plane;
3059 const struct drm_plane_state *plane_state;
3060 const struct intel_plane_state *pristate = NULL;
3061 const struct intel_plane_state *sprstate = NULL;
3062 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003063 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003064 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003065
Matt Ropere8f1f022016-05-12 07:05:55 -07003066 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003067
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003068 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3069 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003070
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003071 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003072 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003073 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003074 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003075 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003076 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003077 }
3078
Matt Ropered4a6a72016-02-23 17:20:13 -08003079 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003080 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003081 pipe_wm->sprites_enabled = sprstate->base.visible;
3082 pipe_wm->sprites_scaled = sprstate->base.visible &&
3083 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3084 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003085 }
3086
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003087 usable_level = max_level;
3088
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003089 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003090 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003091 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003092
3093 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003094 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003095 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003096
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003097 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003098 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3099 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003100
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003101 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003102 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003103
Matt Ropered4a6a72016-02-23 17:20:13 -08003104 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003105 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003106
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003107 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003108
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003109 for (level = 1; level <= usable_level; level++) {
3110 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003111
Matt Roper86c8bbb2015-09-24 15:53:16 -07003112 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003113 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003114
3115 /*
3116 * Disable any watermark level that exceeds the
3117 * register maximums since such watermarks are
3118 * always invalid.
3119 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 if (!ilk_validate_wm_level(level, &max, wm)) {
3121 memset(wm, 0, sizeof(*wm));
3122 break;
3123 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003124 }
3125
Matt Roper86c8bbb2015-09-24 15:53:16 -07003126 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003127}
3128
3129/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003130 * Build a set of 'intermediate' watermark values that satisfy both the old
3131 * state and the new state. These can be programmed to the hardware
3132 * immediately.
3133 */
3134static int ilk_compute_intermediate_wm(struct drm_device *dev,
3135 struct intel_crtc *intel_crtc,
3136 struct intel_crtc_state *newstate)
3137{
Matt Ropere8f1f022016-05-12 07:05:55 -07003138 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003139 struct intel_atomic_state *intel_state =
3140 to_intel_atomic_state(newstate->base.state);
3141 const struct intel_crtc_state *oldstate =
3142 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3143 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003144 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003145
3146 /*
3147 * Start with the final, target watermarks, then combine with the
3148 * currently active watermarks to get values that are safe both before
3149 * and after the vblank.
3150 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003151 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003152 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3153 return 0;
3154
Matt Ropered4a6a72016-02-23 17:20:13 -08003155 a->pipe_enabled |= b->pipe_enabled;
3156 a->sprites_enabled |= b->sprites_enabled;
3157 a->sprites_scaled |= b->sprites_scaled;
3158
3159 for (level = 0; level <= max_level; level++) {
3160 struct intel_wm_level *a_wm = &a->wm[level];
3161 const struct intel_wm_level *b_wm = &b->wm[level];
3162
3163 a_wm->enable &= b_wm->enable;
3164 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3165 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3166 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3167 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3168 }
3169
3170 /*
3171 * We need to make sure that these merged watermark values are
3172 * actually a valid configuration themselves. If they're not,
3173 * there's no safe way to transition from the old state to
3174 * the new state, so we need to fail the atomic transaction.
3175 */
3176 if (!ilk_validate_pipe_wm(dev, a))
3177 return -EINVAL;
3178
3179 /*
3180 * If our intermediate WM are identical to the final WM, then we can
3181 * omit the post-vblank programming; only update if it's different.
3182 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003183 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3184 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003185
3186 return 0;
3187}
3188
3189/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003190 * Merge the watermarks from all active pipes for a specific level.
3191 */
3192static void ilk_merge_wm_level(struct drm_device *dev,
3193 int level,
3194 struct intel_wm_level *ret_wm)
3195{
3196 const struct intel_crtc *intel_crtc;
3197
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003198 ret_wm->enable = true;
3199
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003200 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003201 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003202 const struct intel_wm_level *wm = &active->wm[level];
3203
3204 if (!active->pipe_enabled)
3205 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003206
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003207 /*
3208 * The watermark values may have been used in the past,
3209 * so we must maintain them in the registers for some
3210 * time even if the level is now disabled.
3211 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003212 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003213 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003214
3215 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3216 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3217 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3218 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3219 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003220}
3221
3222/*
3223 * Merge all low power watermarks for all active pipes.
3224 */
3225static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003226 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003227 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003228 struct intel_pipe_wm *merged)
3229{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003230 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003231 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003232 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003233
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003234 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003235 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003236 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003237 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003238
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003239 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003240 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003241
3242 /* merge each WM1+ level */
3243 for (level = 1; level <= max_level; level++) {
3244 struct intel_wm_level *wm = &merged->wm[level];
3245
3246 ilk_merge_wm_level(dev, level, wm);
3247
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003248 if (level > last_enabled_level)
3249 wm->enable = false;
3250 else if (!ilk_validate_wm_level(level, max, wm))
3251 /* make sure all following levels get disabled */
3252 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003253
3254 /*
3255 * The spec says it is preferred to disable
3256 * FBC WMs instead of disabling a WM level.
3257 */
3258 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003259 if (wm->enable)
3260 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003261 wm->fbc_val = 0;
3262 }
3263 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003264
3265 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3266 /*
3267 * FIXME this is racy. FBC might get enabled later.
3268 * What we should check here is whether FBC can be
3269 * enabled sometime later.
3270 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003271 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003272 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003273 for (level = 2; level <= max_level; level++) {
3274 struct intel_wm_level *wm = &merged->wm[level];
3275
3276 wm->enable = false;
3277 }
3278 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003279}
3280
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003281static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3282{
3283 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3284 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3285}
3286
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003287/* The value we need to program into the WM_LPx latency field */
3288static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3289{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003291
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003292 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003293 return 2 * level;
3294 else
3295 return dev_priv->wm.pri_latency[level];
3296}
3297
Imre Deak820c1982013-12-17 14:46:36 +02003298static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003299 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003300 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003301 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003302{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003303 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003304 struct intel_crtc *intel_crtc;
3305 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003306
Ville Syrjälä0362c782013-10-09 19:17:57 +03003307 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003308 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003309
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003310 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003311 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003312 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003313
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003314 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003315
Ville Syrjälä0362c782013-10-09 19:17:57 +03003316 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003317
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003318 /*
3319 * Maintain the watermark values even if the level is
3320 * disabled. Doing otherwise could cause underruns.
3321 */
3322 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003323 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003324 (r->pri_val << WM1_LP_SR_SHIFT) |
3325 r->cur_val;
3326
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003327 if (r->enable)
3328 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3329
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003330 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003331 results->wm_lp[wm_lp - 1] |=
3332 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3333 else
3334 results->wm_lp[wm_lp - 1] |=
3335 r->fbc_val << WM1_LP_FBC_SHIFT;
3336
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003337 /*
3338 * Always set WM1S_LP_EN when spr_val != 0, even if the
3339 * level is disabled. Doing otherwise could cause underruns.
3340 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003341 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003342 WARN_ON(wm_lp != 1);
3343 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3344 } else
3345 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003346 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003347
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003349 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003350 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003351 const struct intel_wm_level *r =
3352 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003353
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 if (WARN_ON(!r->enable))
3355 continue;
3356
Matt Ropered4a6a72016-02-23 17:20:13 -08003357 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358
3359 results->wm_pipe[pipe] =
3360 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3361 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3362 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003363 }
3364}
3365
Paulo Zanoni861f3382013-05-31 10:19:21 -03003366/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3367 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003368static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003369 struct intel_pipe_wm *r1,
3370 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003371{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003372 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003373 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003374
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003375 for (level = 1; level <= max_level; level++) {
3376 if (r1->wm[level].enable)
3377 level1 = level;
3378 if (r2->wm[level].enable)
3379 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003380 }
3381
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003382 if (level1 == level2) {
3383 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003384 return r2;
3385 else
3386 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003387 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003388 return r1;
3389 } else {
3390 return r2;
3391 }
3392}
3393
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003394/* dirty bits used to track which watermarks need changes */
3395#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3396#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3397#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3398#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3399#define WM_DIRTY_FBC (1 << 24)
3400#define WM_DIRTY_DDB (1 << 25)
3401
Damien Lespiau055e3932014-08-18 13:49:10 +01003402static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003403 const struct ilk_wm_values *old,
3404 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003405{
3406 unsigned int dirty = 0;
3407 enum pipe pipe;
3408 int wm_lp;
3409
Damien Lespiau055e3932014-08-18 13:49:10 +01003410 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003411 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3412 dirty |= WM_DIRTY_LINETIME(pipe);
3413 /* Must disable LP1+ watermarks too */
3414 dirty |= WM_DIRTY_LP_ALL;
3415 }
3416
3417 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3418 dirty |= WM_DIRTY_PIPE(pipe);
3419 /* Must disable LP1+ watermarks too */
3420 dirty |= WM_DIRTY_LP_ALL;
3421 }
3422 }
3423
3424 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3425 dirty |= WM_DIRTY_FBC;
3426 /* Must disable LP1+ watermarks too */
3427 dirty |= WM_DIRTY_LP_ALL;
3428 }
3429
3430 if (old->partitioning != new->partitioning) {
3431 dirty |= WM_DIRTY_DDB;
3432 /* Must disable LP1+ watermarks too */
3433 dirty |= WM_DIRTY_LP_ALL;
3434 }
3435
3436 /* LP1+ watermarks already deemed dirty, no need to continue */
3437 if (dirty & WM_DIRTY_LP_ALL)
3438 return dirty;
3439
3440 /* Find the lowest numbered LP1+ watermark in need of an update... */
3441 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3442 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3443 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3444 break;
3445 }
3446
3447 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3448 for (; wm_lp <= 3; wm_lp++)
3449 dirty |= WM_DIRTY_LP(wm_lp);
3450
3451 return dirty;
3452}
3453
Ville Syrjälä8553c182013-12-05 15:51:39 +02003454static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3455 unsigned int dirty)
3456{
Imre Deak820c1982013-12-17 14:46:36 +02003457 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003458 bool changed = false;
3459
3460 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3461 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3462 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3463 changed = true;
3464 }
3465 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3466 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3467 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3468 changed = true;
3469 }
3470 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3471 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3472 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3473 changed = true;
3474 }
3475
3476 /*
3477 * Don't touch WM1S_LP_EN here.
3478 * Doing so could cause underruns.
3479 */
3480
3481 return changed;
3482}
3483
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003484/*
3485 * The spec says we shouldn't write when we don't need, because every write
3486 * causes WMs to be re-evaluated, expending some power.
3487 */
Imre Deak820c1982013-12-17 14:46:36 +02003488static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3489 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003490{
Imre Deak820c1982013-12-17 14:46:36 +02003491 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003492 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003493 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003494
Damien Lespiau055e3932014-08-18 13:49:10 +01003495 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003496 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003497 return;
3498
Ville Syrjälä8553c182013-12-05 15:51:39 +02003499 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003500
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003501 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003502 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003503 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003504 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003505 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003506 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3507
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003508 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003509 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003510 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003511 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003512 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003513 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3514
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003515 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003516 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003517 val = I915_READ(WM_MISC);
3518 if (results->partitioning == INTEL_DDB_PART_1_2)
3519 val &= ~WM_MISC_DATA_PARTITION_5_6;
3520 else
3521 val |= WM_MISC_DATA_PARTITION_5_6;
3522 I915_WRITE(WM_MISC, val);
3523 } else {
3524 val = I915_READ(DISP_ARB_CTL2);
3525 if (results->partitioning == INTEL_DDB_PART_1_2)
3526 val &= ~DISP_DATA_PARTITION_5_6;
3527 else
3528 val |= DISP_DATA_PARTITION_5_6;
3529 I915_WRITE(DISP_ARB_CTL2, val);
3530 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003531 }
3532
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003533 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003534 val = I915_READ(DISP_ARB_CTL);
3535 if (results->enable_fbc_wm)
3536 val &= ~DISP_FBC_WM_DIS;
3537 else
3538 val |= DISP_FBC_WM_DIS;
3539 I915_WRITE(DISP_ARB_CTL, val);
3540 }
3541
Imre Deak954911e2013-12-17 14:46:34 +02003542 if (dirty & WM_DIRTY_LP(1) &&
3543 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3544 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3545
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003546 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003547 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3548 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3549 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3550 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3551 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003553 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003555 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003557 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003559
3560 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561}
3562
Matt Ropered4a6a72016-02-23 17:20:13 -08003563bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003565 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003566
3567 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3568}
3569
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303570static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3571{
3572 u8 enabled_slices;
3573
3574 /* Slice 1 will always be enabled */
3575 enabled_slices = 1;
3576
3577 /* Gen prior to GEN11 have only one DBuf slice */
3578 if (INTEL_GEN(dev_priv) < 11)
3579 return enabled_slices;
3580
3581 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3582 enabled_slices++;
3583
3584 return enabled_slices;
3585}
3586
Matt Roper024c9042015-09-24 15:53:11 -07003587/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003588 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3589 * so assume we'll always need it in order to avoid underruns.
3590 */
3591static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3592{
3593 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3594
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003595 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003596 return true;
3597
3598 return false;
3599}
3600
Paulo Zanoni56feca92016-09-22 18:00:28 -03003601static bool
3602intel_has_sagv(struct drm_i915_private *dev_priv)
3603{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003604 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
3605 IS_CANNONLAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003606 return true;
3607
3608 if (IS_SKYLAKE(dev_priv) &&
3609 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3610 return true;
3611
3612 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003613}
3614
Lyude656d1b82016-08-17 15:55:54 -04003615/*
3616 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3617 * depending on power and performance requirements. The display engine access
3618 * to system memory is blocked during the adjustment time. Because of the
3619 * blocking time, having this enabled can cause full system hangs and/or pipe
3620 * underruns if we don't meet all of the following requirements:
3621 *
3622 * - <= 1 pipe enabled
3623 * - All planes can enable watermarks for latencies >= SAGV engine block time
3624 * - We're not using an interlaced display configuration
3625 */
3626int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003627intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003628{
3629 int ret;
3630
Paulo Zanoni56feca92016-09-22 18:00:28 -03003631 if (!intel_has_sagv(dev_priv))
3632 return 0;
3633
3634 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003635 return 0;
3636
3637 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003638 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003639
3640 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3641 GEN9_SAGV_ENABLE);
3642
3643 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003644 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003645
3646 /*
3647 * Some skl systems, pre-release machines in particular,
3648 * don't actually have an SAGV.
3649 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003650 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003651 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003652 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003653 return 0;
3654 } else if (ret < 0) {
3655 DRM_ERROR("Failed to enable the SAGV\n");
3656 return ret;
3657 }
3658
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003659 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003660 return 0;
3661}
3662
Lyude656d1b82016-08-17 15:55:54 -04003663int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003664intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003665{
Imre Deakb3b8e992016-12-05 18:27:38 +02003666 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003667
Paulo Zanoni56feca92016-09-22 18:00:28 -03003668 if (!intel_has_sagv(dev_priv))
3669 return 0;
3670
3671 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003672 return 0;
3673
3674 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003675 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003676
3677 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003678 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3679 GEN9_SAGV_DISABLE,
3680 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3681 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003682 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003683
Lyude656d1b82016-08-17 15:55:54 -04003684 /*
3685 * Some skl systems, pre-release machines in particular,
3686 * don't actually have an SAGV.
3687 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003688 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003689 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003690 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003691 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003692 } else if (ret < 0) {
3693 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3694 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003695 }
3696
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003697 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003698 return 0;
3699}
3700
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003701bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003702{
3703 struct drm_device *dev = state->dev;
3704 struct drm_i915_private *dev_priv = to_i915(dev);
3705 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003706 struct intel_crtc *crtc;
3707 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003708 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003709 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003710 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003711 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003712
Paulo Zanoni56feca92016-09-22 18:00:28 -03003713 if (!intel_has_sagv(dev_priv))
3714 return false;
3715
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003716 if (IS_GEN9(dev_priv))
3717 sagv_block_time_us = 30;
3718 else if (IS_GEN10(dev_priv))
3719 sagv_block_time_us = 20;
3720 else
3721 sagv_block_time_us = 10;
3722
Lyude656d1b82016-08-17 15:55:54 -04003723 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003724 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003725 * more then one pipe enabled
3726 *
3727 * If there are no active CRTCs, no additional checks need be performed
3728 */
3729 if (hweight32(intel_state->active_crtcs) == 0)
3730 return true;
3731 else if (hweight32(intel_state->active_crtcs) > 1)
3732 return false;
3733
3734 /* Since we're now guaranteed to only have one active CRTC... */
3735 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003736 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003737 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003738
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003739 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003740 return false;
3741
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003742 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003743 struct skl_plane_wm *wm =
3744 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003745
Lyude656d1b82016-08-17 15:55:54 -04003746 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003747 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003748 continue;
3749
3750 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003751 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003752 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003753 { }
3754
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003755 latency = dev_priv->wm.skl_latency[level];
3756
3757 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003758 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003759 I915_FORMAT_MOD_X_TILED)
3760 latency += 15;
3761
Lyude656d1b82016-08-17 15:55:54 -04003762 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003763 * If any of the planes on this pipe don't enable wm levels that
3764 * incur memory latencies higher than sagv_block_time_us we
3765 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003766 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003767 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003768 return false;
3769 }
3770
3771 return true;
3772}
3773
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303774static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3775 const struct intel_crtc_state *cstate,
3776 const unsigned int total_data_rate,
3777 const int num_active,
3778 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303779{
3780 const struct drm_display_mode *adjusted_mode;
3781 u64 total_data_bw;
3782 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3783
3784 WARN_ON(ddb_size == 0);
3785
3786 if (INTEL_GEN(dev_priv) < 11)
3787 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3788
3789 adjusted_mode = &cstate->base.adjusted_mode;
3790 total_data_bw = (u64)total_data_rate * drm_mode_vrefresh(adjusted_mode);
3791
3792 /*
3793 * 12GB/s is maximum BW supported by single DBuf slice.
3794 */
3795 if (total_data_bw >= GBps(12) || num_active > 1) {
3796 ddb->enabled_slices = 2;
3797 } else {
3798 ddb->enabled_slices = 1;
3799 ddb_size /= 2;
3800 }
3801
3802 return ddb_size;
3803}
3804
Damien Lespiaub9cec072014-11-04 17:06:43 +00003805static void
3806skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003807 const struct intel_crtc_state *cstate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303808 const unsigned int total_data_rate,
3809 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003810 struct skl_ddb_entry *alloc, /* out */
3811 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003812{
Matt Roperc107acf2016-05-12 07:06:01 -07003813 struct drm_atomic_state *state = cstate->base.state;
3814 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3815 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003816 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303817 const struct drm_crtc_state *crtc_state;
3818 const struct drm_crtc *crtc;
3819 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3820 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3821 u16 ddb_size;
3822 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003823
Matt Ropera6d3460e2016-05-12 07:06:04 -07003824 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003825 alloc->start = 0;
3826 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003827 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003828 return;
3829 }
3830
Matt Ropera6d3460e2016-05-12 07:06:04 -07003831 if (intel_state->active_pipe_changes)
3832 *num_active = hweight32(intel_state->active_crtcs);
3833 else
3834 *num_active = hweight32(dev_priv->active_crtcs);
3835
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303836 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3837 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003838
Matt Roperc107acf2016-05-12 07:06:01 -07003839 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303840 * If the state doesn't change the active CRTC's or there is no
3841 * modeset request, then there's no need to recalculate;
3842 * the existing pipe allocation limits should remain unchanged.
3843 * Note that we're safe from racing commits since any racing commit
3844 * that changes the active CRTC list or do modeset would need to
3845 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003846 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303847 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003848 /*
3849 * alloc may be cleared by clear_intel_crtc_state,
3850 * copy from old state to be sure
3851 */
3852 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003853 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003854 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003855
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303856 /*
3857 * Watermark/ddb requirement highly depends upon width of the
3858 * framebuffer, So instead of allocating DDB equally among pipes
3859 * distribute DDB based on resolution/width of the display.
3860 */
3861 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3862 const struct drm_display_mode *adjusted_mode;
3863 int hdisplay, vdisplay;
3864 enum pipe pipe;
3865
3866 if (!crtc_state->enable)
3867 continue;
3868
3869 pipe = to_intel_crtc(crtc)->pipe;
3870 adjusted_mode = &crtc_state->adjusted_mode;
3871 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3872 total_width += hdisplay;
3873
3874 if (pipe < for_pipe)
3875 width_before_pipe += hdisplay;
3876 else if (pipe == for_pipe)
3877 pipe_width = hdisplay;
3878 }
3879
3880 alloc->start = ddb_size * width_before_pipe / total_width;
3881 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003882}
3883
Matt Roperc107acf2016-05-12 07:06:01 -07003884static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003885{
Matt Roperc107acf2016-05-12 07:06:01 -07003886 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003887 return 32;
3888
3889 return 8;
3890}
3891
Mahesh Kumar37cde112018-04-26 19:55:17 +05303892static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3893 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003894{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303895 u16 mask;
3896
3897 if (INTEL_GEN(dev_priv) >= 11)
3898 mask = ICL_DDB_ENTRY_MASK;
3899 else
3900 mask = SKL_DDB_ENTRY_MASK;
3901 entry->start = reg & mask;
3902 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3903
Damien Lespiau16160e32014-11-04 17:06:53 +00003904 if (entry->end)
3905 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003906}
3907
Mahesh Kumarddf34312018-04-09 09:11:03 +05303908static void
3909skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3910 const enum pipe pipe,
3911 const enum plane_id plane_id,
3912 struct skl_ddb_allocation *ddb /* out */)
3913{
3914 u32 val, val2 = 0;
3915 int fourcc, pixel_format;
3916
3917 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3918 if (plane_id == PLANE_CURSOR) {
3919 val = I915_READ(CUR_BUF_CFG(pipe));
Mahesh Kumar37cde112018-04-26 19:55:17 +05303920 skl_ddb_entry_init_from_hw(dev_priv,
3921 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303922 return;
3923 }
3924
3925 val = I915_READ(PLANE_CTL(pipe, plane_id));
3926
3927 /* No DDB allocated for disabled planes */
3928 if (!(val & PLANE_CTL_ENABLE))
3929 return;
3930
3931 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3932 fourcc = skl_format_to_fourcc(pixel_format,
3933 val & PLANE_CTL_ORDER_RGBX,
3934 val & PLANE_CTL_ALPHA_MASK);
3935
3936 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003937 /*
3938 * FIXME: add proper NV12 support for ICL. Avoid reading unclaimed
3939 * registers for now.
3940 */
3941 if (INTEL_GEN(dev_priv) < 11)
3942 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303943
3944 if (fourcc == DRM_FORMAT_NV12) {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303945 skl_ddb_entry_init_from_hw(dev_priv,
3946 &ddb->plane[pipe][plane_id], val2);
3947 skl_ddb_entry_init_from_hw(dev_priv,
3948 &ddb->uv_plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303949 } else {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303950 skl_ddb_entry_init_from_hw(dev_priv,
3951 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303952 }
3953}
3954
Damien Lespiau08db6652014-11-04 17:06:52 +00003955void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3956 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003957{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003958 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003959
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003960 memset(ddb, 0, sizeof(*ddb));
3961
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303962 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
3963
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003964 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003965 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003966 enum plane_id plane_id;
3967 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003968
3969 power_domain = POWER_DOMAIN_PIPE(pipe);
3970 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003971 continue;
3972
Mahesh Kumarddf34312018-04-09 09:11:03 +05303973 for_each_plane_id_on_crtc(crtc, plane_id)
3974 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3975 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02003976
3977 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003978 }
3979}
3980
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003981/*
3982 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3983 * The bspec defines downscale amount as:
3984 *
3985 * """
3986 * Horizontal down scale amount = maximum[1, Horizontal source size /
3987 * Horizontal destination size]
3988 * Vertical down scale amount = maximum[1, Vertical source size /
3989 * Vertical destination size]
3990 * Total down scale amount = Horizontal down scale amount *
3991 * Vertical down scale amount
3992 * """
3993 *
3994 * Return value is provided in 16.16 fixed point form to retain fractional part.
3995 * Caller should take care of dividing & rounding off the value.
3996 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303997static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003998skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3999 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004000{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004001 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004002 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304003 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4004 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004005
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004006 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304007 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004008
4009 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004010 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004011 /*
4012 * Cursors only support 0/180 degree rotation,
4013 * hence no need to account for rotation here.
4014 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304015 src_w = pstate->base.src_w >> 16;
4016 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004017 dst_w = pstate->base.crtc_w;
4018 dst_h = pstate->base.crtc_h;
4019 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004020 /*
4021 * Src coordinates are already rotated by 270 degrees for
4022 * the 90/270 degree plane rotation cases (to match the
4023 * GTT mapping), hence no need to account for rotation here.
4024 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304025 src_w = drm_rect_width(&pstate->base.src) >> 16;
4026 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004027 dst_w = drm_rect_width(&pstate->base.dst);
4028 dst_h = drm_rect_height(&pstate->base.dst);
4029 }
4030
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304031 fp_w_ratio = div_fixed16(src_w, dst_w);
4032 fp_h_ratio = div_fixed16(src_h, dst_h);
4033 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4034 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004035
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304036 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004037}
4038
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304039static uint_fixed_16_16_t
4040skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4041{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304042 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304043
4044 if (!crtc_state->base.enable)
4045 return pipe_downscale;
4046
4047 if (crtc_state->pch_pfit.enabled) {
4048 uint32_t src_w, src_h, dst_w, dst_h;
4049 uint32_t pfit_size = crtc_state->pch_pfit.size;
4050 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4051 uint_fixed_16_16_t downscale_h, downscale_w;
4052
4053 src_w = crtc_state->pipe_src_w;
4054 src_h = crtc_state->pipe_src_h;
4055 dst_w = pfit_size >> 16;
4056 dst_h = pfit_size & 0xffff;
4057
4058 if (!dst_w || !dst_h)
4059 return pipe_downscale;
4060
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304061 fp_w_ratio = div_fixed16(src_w, dst_w);
4062 fp_h_ratio = div_fixed16(src_h, dst_h);
4063 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4064 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304065
4066 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4067 }
4068
4069 return pipe_downscale;
4070}
4071
4072int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4073 struct intel_crtc_state *cstate)
4074{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004075 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304076 struct drm_crtc_state *crtc_state = &cstate->base;
4077 struct drm_atomic_state *state = crtc_state->state;
4078 struct drm_plane *plane;
4079 const struct drm_plane_state *pstate;
4080 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004081 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304082 uint32_t pipe_max_pixel_rate;
4083 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304084 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304085
4086 if (!cstate->base.enable)
4087 return 0;
4088
4089 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4090 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304091 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304092 int bpp;
4093
4094 if (!intel_wm_plane_visible(cstate,
4095 to_intel_plane_state(pstate)))
4096 continue;
4097
4098 if (WARN_ON(!pstate->fb))
4099 return -EINVAL;
4100
4101 intel_pstate = to_intel_plane_state(pstate);
4102 plane_downscale = skl_plane_downscale_amount(cstate,
4103 intel_pstate);
4104 bpp = pstate->fb->format->cpp[0] * 8;
4105 if (bpp == 64)
4106 plane_downscale = mul_fixed16(plane_downscale,
4107 fp_9_div_8);
4108
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304109 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304110 }
4111 pipe_downscale = skl_pipe_downscale_amount(cstate);
4112
4113 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4114
4115 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004116 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4117
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004118 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004119 dotclk *= 2;
4120
4121 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304122
4123 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004124 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304125 return -EINVAL;
4126 }
4127
4128 return 0;
4129}
4130
Damien Lespiaub9cec072014-11-04 17:06:43 +00004131static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07004132skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
4133 const struct drm_plane_state *pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304134 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004135{
Mahesh Kumarb879d582018-04-09 09:11:01 +05304136 struct intel_plane *intel_plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004137 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304138 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004139 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004140 struct drm_framebuffer *fb;
4141 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304142 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07004143
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004144 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004145 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004146
4147 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004148 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004149
Mahesh Kumarb879d582018-04-09 09:11:01 +05304150 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004151 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304152 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004153 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004154
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004155 /*
4156 * Src coordinates are already rotated by 270 degrees for
4157 * the 90/270 degree plane rotation cases (to match the
4158 * GTT mapping), hence no need to account for rotation here.
4159 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004160 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4161 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004162
Mahesh Kumarb879d582018-04-09 09:11:01 +05304163 /* UV plane does 1/2 pixel sub-sampling */
4164 if (plane == 1 && format == DRM_FORMAT_NV12) {
4165 width /= 2;
4166 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004167 }
4168
Mahesh Kumarb879d582018-04-09 09:11:01 +05304169 data_rate = width * height * fb->format->cpp[plane];
4170
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004171 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004172
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304173 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004174}
4175
4176/*
4177 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4178 * a 8192x4096@32bpp framebuffer:
4179 * 3 * 4096 * 8192 * 4 < 2^32
4180 */
4181static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004182skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304183 unsigned int *plane_data_rate,
4184 unsigned int *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004185{
Matt Roper9c74d822016-05-12 07:05:58 -07004186 struct drm_crtc_state *cstate = &intel_cstate->base;
4187 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004188 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004189 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004190 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004191
4192 if (WARN_ON(!state))
4193 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004194
Matt Ropera1de91e2016-05-12 07:05:57 -07004195 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004196 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004197 enum plane_id plane_id = to_intel_plane(plane)->id;
4198 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004199
Mahesh Kumarb879d582018-04-09 09:11:01 +05304200 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004201 rate = skl_plane_relative_data_rate(intel_cstate,
4202 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004203 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004204
4205 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004206
Mahesh Kumarb879d582018-04-09 09:11:01 +05304207 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004208 rate = skl_plane_relative_data_rate(intel_cstate,
4209 pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304210 uv_plane_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004211
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004212 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004213 }
4214
4215 return total_data_rate;
4216}
4217
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004218static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304219skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004220{
4221 struct drm_framebuffer *fb = pstate->fb;
4222 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4223 uint32_t src_w, src_h;
4224 uint32_t min_scanlines = 8;
4225 uint8_t plane_bpp;
4226
4227 if (WARN_ON(!fb))
4228 return 0;
4229
Mahesh Kumarb879d582018-04-09 09:11:01 +05304230 /* For packed formats, and uv-plane, return 0 */
4231 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004232 return 0;
4233
4234 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004235 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004236 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4237 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4238 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004239 return 8;
4240
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004241 /*
4242 * Src coordinates are already rotated by 270 degrees for
4243 * the 90/270 degree plane rotation cases (to match the
4244 * GTT mapping), hence no need to account for rotation here.
4245 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004246 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4247 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004248
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004249 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304250 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004251 src_w /= 2;
4252 src_h /= 2;
4253 }
4254
Mahesh Kumarb879d582018-04-09 09:11:01 +05304255 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004256
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004257 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004258 switch (plane_bpp) {
4259 case 1:
4260 min_scanlines = 32;
4261 break;
4262 case 2:
4263 min_scanlines = 16;
4264 break;
4265 case 4:
4266 min_scanlines = 8;
4267 break;
4268 case 8:
4269 min_scanlines = 4;
4270 break;
4271 default:
4272 WARN(1, "Unsupported pixel depth %u for rotation",
4273 plane_bpp);
4274 min_scanlines = 32;
4275 }
4276 }
4277
4278 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4279}
4280
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004281static void
4282skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304283 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004284{
4285 const struct drm_plane_state *pstate;
4286 struct drm_plane *plane;
4287
4288 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004289 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004290
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004291 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004292 continue;
4293
4294 if (!pstate->visible)
4295 continue;
4296
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004297 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304298 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004299 }
4300
4301 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4302}
4303
Matt Roperc107acf2016-05-12 07:06:01 -07004304static int
Matt Roper024c9042015-09-24 15:53:11 -07004305skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004306 struct skl_ddb_allocation *ddb /* out */)
4307{
Matt Roperc107acf2016-05-12 07:06:01 -07004308 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004309 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004310 struct drm_device *dev = crtc->dev;
4311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4312 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004313 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004314 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004315 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304316 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004317 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004318 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004319 int num_active;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304320 unsigned int plane_data_rate[I915_MAX_PLANES] = {};
4321 unsigned int uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304322 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004323
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004324 /* Clear the partitioning for disabled planes. */
4325 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304326 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004327
Matt Ropera6d3460e2016-05-12 07:06:04 -07004328 if (WARN_ON(!state))
4329 return 0;
4330
Matt Roperc107acf2016-05-12 07:06:01 -07004331 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004332 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004333 return 0;
4334 }
4335
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304336 total_data_rate = skl_get_total_relative_data_rate(cstate,
4337 plane_data_rate,
4338 uv_plane_data_rate);
4339 skl_ddb_get_pipe_allocation_limits(dev, cstate, total_data_rate, ddb,
4340 alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004341 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304342 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004343 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004344
Mahesh Kumarb879d582018-04-09 09:11:01 +05304345 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004346
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004347 /*
4348 * 1. Allocate the mininum required blocks for each active plane
4349 * and allocate the cursor, it doesn't require extra allocation
4350 * proportional to the data rate.
4351 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004352
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004353 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304354 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304355 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004356 }
4357
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304358 if (total_min_blocks > alloc_size) {
4359 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4360 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4361 alloc_size);
4362 return -EINVAL;
4363 }
4364
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004365 alloc_size -= total_min_blocks;
4366 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004367 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4368
Damien Lespiaub9cec072014-11-04 17:06:43 +00004369 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004370 * 2. Distribute the remaining space in proportion to the amount of
4371 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004372 *
4373 * FIXME: we may not allocate every single block here.
4374 */
Matt Ropera1de91e2016-05-12 07:05:57 -07004375 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004376 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004377
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004378 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004379 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304380 unsigned int data_rate, uv_data_rate;
4381 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004382
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004383 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004384 continue;
4385
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004386 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004387
4388 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004389 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004390 * promote the expression to 64 bits to avoid overflowing, the
4391 * result is < available as data_rate / total_data_rate < 1
4392 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004393 plane_blocks = minimum[plane_id];
4394 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4395 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004396
Matt Roperc107acf2016-05-12 07:06:01 -07004397 /* Leave disabled planes at (0,0) */
4398 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004399 ddb->plane[pipe][plane_id].start = start;
4400 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004401 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004402
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004403 start += plane_blocks;
4404
Mahesh Kumarb879d582018-04-09 09:11:01 +05304405 /* Allocate DDB for UV plane for planar format/NV12 */
4406 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004407
Mahesh Kumarb879d582018-04-09 09:11:01 +05304408 uv_plane_blocks = uv_minimum[plane_id];
4409 uv_plane_blocks += div_u64((uint64_t)alloc_size * uv_data_rate,
4410 total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004411
Mahesh Kumarb879d582018-04-09 09:11:01 +05304412 if (uv_data_rate) {
4413 ddb->uv_plane[pipe][plane_id].start = start;
4414 ddb->uv_plane[pipe][plane_id].end =
4415 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004416 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004417
Mahesh Kumarb879d582018-04-09 09:11:01 +05304418 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004419 }
4420
Matt Roperc107acf2016-05-12 07:06:01 -07004421 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004422}
4423
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004424/*
4425 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004426 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004427 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4428 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4429*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004430static uint_fixed_16_16_t
4431skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004432 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004433{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304434 uint32_t wm_intermediate_val;
4435 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004436
4437 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304438 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004439
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304440 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004441 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004442
4443 if (INTEL_GEN(dev_priv) >= 10)
4444 ret = add_fixed16_u32(ret, 1);
4445
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004446 return ret;
4447}
4448
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304449static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4450 uint32_t pipe_htotal,
4451 uint32_t latency,
4452 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004453{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004454 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304455 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004456
4457 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304458 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004459
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004460 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304461 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4462 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304463 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004464 return ret;
4465}
4466
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304467static uint_fixed_16_16_t
4468intel_get_linetime_us(struct intel_crtc_state *cstate)
4469{
4470 uint32_t pixel_rate;
4471 uint32_t crtc_htotal;
4472 uint_fixed_16_16_t linetime_us;
4473
4474 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304475 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304476
4477 pixel_rate = cstate->pixel_rate;
4478
4479 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304480 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304481
4482 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304483 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304484
4485 return linetime_us;
4486}
4487
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304488static uint32_t
4489skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4490 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004491{
4492 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304493 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004494
4495 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004496 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004497 return 0;
4498
4499 /*
4500 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4501 * with additional adjustments for plane-specific scaling.
4502 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004503 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004504 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004505
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304506 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4507 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004508}
4509
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304510static int
4511skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4512 struct intel_crtc_state *cstate,
4513 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304514 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304515{
4516 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4517 const struct drm_plane_state *pstate = &intel_pstate->base;
4518 const struct drm_framebuffer *fb = pstate->fb;
4519 uint32_t interm_pbpl;
4520 struct intel_atomic_state *state =
4521 to_intel_atomic_state(cstate->base.state);
4522 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4523
4524 if (!intel_wm_plane_visible(cstate, intel_pstate))
4525 return 0;
4526
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304527 /* only NV12 format has two planes */
4528 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4529 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4530 return -EINVAL;
4531 }
4532
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304533 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4534 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4535 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4536 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4537 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4538 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4539 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304540 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304541
4542 if (plane->id == PLANE_CURSOR) {
4543 wp->width = intel_pstate->base.crtc_w;
4544 } else {
4545 /*
4546 * Src coordinates are already rotated by 270 degrees for
4547 * the 90/270 degree plane rotation cases (to match the
4548 * GTT mapping), hence no need to account for rotation here.
4549 */
4550 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4551 }
4552
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304553 if (plane_id == 1 && wp->is_planar)
4554 wp->width /= 2;
4555
4556 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304557 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4558 intel_pstate);
4559
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004560 if (INTEL_GEN(dev_priv) >= 11 &&
4561 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4562 wp->dbuf_block_size = 256;
4563 else
4564 wp->dbuf_block_size = 512;
4565
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304566 if (drm_rotation_90_or_270(pstate->rotation)) {
4567
4568 switch (wp->cpp) {
4569 case 1:
4570 wp->y_min_scanlines = 16;
4571 break;
4572 case 2:
4573 wp->y_min_scanlines = 8;
4574 break;
4575 case 4:
4576 wp->y_min_scanlines = 4;
4577 break;
4578 default:
4579 MISSING_CASE(wp->cpp);
4580 return -EINVAL;
4581 }
4582 } else {
4583 wp->y_min_scanlines = 4;
4584 }
4585
4586 if (apply_memory_bw_wa)
4587 wp->y_min_scanlines *= 2;
4588
4589 wp->plane_bytes_per_line = wp->width * wp->cpp;
4590 if (wp->y_tiled) {
4591 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004592 wp->y_min_scanlines,
4593 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304594
4595 if (INTEL_GEN(dev_priv) >= 10)
4596 interm_pbpl++;
4597
4598 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4599 wp->y_min_scanlines);
4600 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004601 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4602 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304603 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4604 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004605 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4606 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304607 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4608 }
4609
4610 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4611 wp->plane_blocks_per_line);
4612 wp->linetime_us = fixed16_to_u32_round_up(
4613 intel_get_linetime_us(cstate));
4614
4615 return 0;
4616}
4617
Matt Roper55994c22016-05-12 07:06:08 -07004618static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4619 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304620 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004621 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004622 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304623 const struct skl_wm_params *wp,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304624 const struct skl_wm_level *result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304625 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004626{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304627 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004628 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304629 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304630 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004631 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004632 struct intel_atomic_state *state =
4633 to_intel_atomic_state(cstate->base.state);
4634 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004635 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004636
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004637 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004638 !intel_wm_plane_visible(cstate, intel_pstate)) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304639 result->plane_en = false;
Matt Roper55994c22016-05-12 07:06:08 -07004640 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004641 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004642
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004643 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304644 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4645 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004646 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304647 latency += 4;
4648
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304649 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004650 latency += 15;
4651
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304652 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004653 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304654 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004655 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004656 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304657 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004658
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304659 if (wp->y_tiled) {
4660 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004661 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304662 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004663 wp->dbuf_block_size < 1) &&
4664 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1))
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004665 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004666 else if (ddb_allocation >=
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304667 fixed16_to_u32_round_up(wp->plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304668 selected_result = min_fixed16(method1, method2);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304669 else if (latency >= wp->linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304670 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004671 else
4672 selected_result = method1;
4673 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004674
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304675 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304676 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304677 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004678
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004679 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304680 if (level == 0 && wp->rc_surface)
4681 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004682
4683 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004684 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304685 if (wp->y_tiled) {
4686 res_blocks += fixed16_to_u32_round_up(
4687 wp->y_tile_minimum);
4688 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004689 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004690 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004691 }
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304692
4693 /*
4694 * Make sure result blocks for higher latency levels are atleast
4695 * as high as level below the current level.
4696 * Assumption in DDB algorithm optimization for special cases.
4697 * Also covers Display WA #1125 for RC.
4698 */
4699 if (result_prev->plane_res_b > res_blocks)
4700 res_blocks = result_prev->plane_res_b;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004701 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004702
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004703 if (INTEL_GEN(dev_priv) >= 11) {
4704 if (wp->y_tiled) {
4705 uint32_t extra_lines;
4706 uint_fixed_16_16_t fp_min_disp_buf_needed;
4707
4708 if (res_lines % wp->y_min_scanlines == 0)
4709 extra_lines = wp->y_min_scanlines;
4710 else
4711 extra_lines = wp->y_min_scanlines * 2 -
4712 res_lines % wp->y_min_scanlines;
4713
4714 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4715 extra_lines,
4716 wp->plane_blocks_per_line);
4717 min_disp_buf_needed = fixed16_to_u32_round_up(
4718 fp_min_disp_buf_needed);
4719 } else {
4720 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4721 }
4722 } else {
4723 min_disp_buf_needed = res_blocks;
4724 }
4725
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004726 if ((level > 0 && res_lines > 31) ||
4727 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004728 min_disp_buf_needed >= ddb_allocation) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304729 result->plane_en = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004730
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004731 /*
4732 * If there are no valid level 0 watermarks, then we can't
4733 * support this display configuration.
4734 */
4735 if (level) {
4736 return 0;
4737 } else {
4738 struct drm_plane *plane = pstate->plane;
4739
4740 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4741 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4742 plane->base.id, plane->name,
4743 res_blocks, ddb_allocation, res_lines);
4744 return -EINVAL;
4745 }
Matt Roper55994c22016-05-12 07:06:08 -07004746 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004747
Mahesh Kumar08d0e872018-04-09 09:11:07 +05304748 /*
4749 * Display WA #826 (SKL:ALL, BXT:ALL) & #1059 (CNL:A)
4750 * disable wm level 1-7 on NV12 planes
4751 */
4752 if (wp->is_planar && level >= 1 &&
4753 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
4754 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))) {
4755 result->plane_en = false;
4756 return 0;
4757 }
4758
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004759 /* The number of lines are ignored for the level 0 watermark. */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304760 result->plane_res_b = res_blocks;
4761 result->plane_res_l = res_lines;
4762 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004763
Matt Roper55994c22016-05-12 07:06:08 -07004764 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004765}
4766
Matt Roperf4a96752016-05-12 07:06:06 -07004767static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304768skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004769 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304770 struct intel_crtc_state *cstate,
4771 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304772 const struct skl_wm_params *wm_params,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304773 struct skl_plane_wm *wm,
4774 int plane_id)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004775{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004776 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4777 struct drm_plane *plane = intel_pstate->base.plane;
4778 struct intel_plane *intel_plane = to_intel_plane(plane);
4779 uint16_t ddb_blocks;
4780 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304781 int level, max_level = ilk_wm_max_level(dev_priv);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304782 enum plane_id intel_plane_id = intel_plane->id;
Matt Roper55994c22016-05-12 07:06:08 -07004783 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004784
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304785 if (WARN_ON(!intel_pstate->base.fb))
4786 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004787
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304788 ddb_blocks = plane_id ?
4789 skl_ddb_entry_size(&ddb->uv_plane[pipe][intel_plane_id]) :
4790 skl_ddb_entry_size(&ddb->plane[pipe][intel_plane_id]);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004791
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304792 for (level = 0; level <= max_level; level++) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304793 struct skl_wm_level *result = plane_id ? &wm->uv_wm[level] :
4794 &wm->wm[level];
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304795 struct skl_wm_level *result_prev;
4796
4797 if (level)
4798 result_prev = plane_id ? &wm->uv_wm[level - 1] :
4799 &wm->wm[level - 1];
4800 else
4801 result_prev = plane_id ? &wm->uv_wm[0] : &wm->wm[0];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304802
4803 ret = skl_compute_plane_wm(dev_priv,
4804 cstate,
4805 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004806 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304807 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304808 wm_params,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304809 result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304810 result);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304811 if (ret)
4812 return ret;
4813 }
Matt Roperf4a96752016-05-12 07:06:06 -07004814
Mahesh Kumarb879d582018-04-09 09:11:01 +05304815 if (intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
4816 wm->is_planar = true;
4817
Matt Roperf4a96752016-05-12 07:06:06 -07004818 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004819}
4820
Damien Lespiau407b50f2014-11-04 17:06:57 +00004821static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004822skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004823{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304824 struct drm_atomic_state *state = cstate->base.state;
4825 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304826 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304827 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004828
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304829 linetime_us = intel_get_linetime_us(cstate);
4830
4831 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004832 return 0;
4833
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304834 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304835
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304836 /* Display WA #1135: bxt:ALL GLK:ALL */
4837 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4838 dev_priv->ipc_enabled)
4839 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304840
4841 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004842}
4843
Matt Roper024c9042015-09-24 15:53:11 -07004844static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304845 struct skl_wm_params *wp,
4846 struct skl_wm_level *wm_l0,
4847 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004848 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004849{
Kumar, Maheshca476672017-08-17 19:15:24 +05304850 struct drm_device *dev = cstate->base.crtc->dev;
4851 const struct drm_i915_private *dev_priv = to_i915(dev);
4852 uint16_t trans_min, trans_y_tile_min;
4853 const uint16_t trans_amount = 10; /* This is configurable amount */
4854 uint16_t trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004855
Kumar, Maheshca476672017-08-17 19:15:24 +05304856 if (!cstate->base.active)
4857 goto exit;
4858
4859 /* Transition WM are not recommended by HW team for GEN9 */
4860 if (INTEL_GEN(dev_priv) <= 9)
4861 goto exit;
4862
4863 /* Transition WM don't make any sense if ipc is disabled */
4864 if (!dev_priv->ipc_enabled)
4865 goto exit;
4866
Chris Wilsonbe3fa662017-11-15 10:50:35 +00004867 trans_min = 0;
Kumar, Maheshca476672017-08-17 19:15:24 +05304868 if (INTEL_GEN(dev_priv) >= 10)
4869 trans_min = 4;
4870
4871 trans_offset_b = trans_min + trans_amount;
4872
4873 if (wp->y_tiled) {
4874 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4875 wp->y_tile_minimum);
4876 res_blocks = max(wm_l0->plane_res_b, trans_y_tile_min) +
4877 trans_offset_b;
4878 } else {
4879 res_blocks = wm_l0->plane_res_b + trans_offset_b;
4880
4881 /* WA BUG:1938466 add one block for non y-tile planes */
4882 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4883 res_blocks += 1;
4884
4885 }
4886
4887 res_blocks += 1;
4888
4889 if (res_blocks < ddb_allocation) {
4890 trans_wm->plane_res_b = res_blocks;
4891 trans_wm->plane_en = true;
4892 return;
4893 }
4894
4895exit:
Lyudea62163e2016-10-04 14:28:20 -04004896 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004897}
4898
Matt Roper55994c22016-05-12 07:06:08 -07004899static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4900 struct skl_ddb_allocation *ddb,
4901 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004902{
Matt Roper024c9042015-09-24 15:53:11 -07004903 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304904 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004905 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304906 struct drm_plane *plane;
4907 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004908 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004909 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004910
Lyudea62163e2016-10-04 14:28:20 -04004911 /*
4912 * We'll only calculate watermarks for planes that are actually
4913 * enabled, so make sure all other planes are set as disabled.
4914 */
4915 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4916
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304917 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4918 const struct intel_plane_state *intel_pstate =
4919 to_intel_plane_state(pstate);
4920 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304921 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304922 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4923 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304924
4925 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304926 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304927
4928 ret = skl_compute_plane_wm_params(dev_priv, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304929 intel_pstate, &wm_params, 0);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304930 if (ret)
4931 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004932
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004933 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304934 intel_pstate, &wm_params, wm, 0);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304935 if (ret)
4936 return ret;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304937
Kumar, Maheshca476672017-08-17 19:15:24 +05304938 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4939 ddb_blocks, &wm->trans_wm);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304940
4941 /* uv plane watermarks must also be validated for NV12/Planar */
4942 if (wm_params.is_planar) {
4943 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4944 wm->is_planar = true;
4945
4946 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4947 intel_pstate,
4948 &wm_params, 1);
4949 if (ret)
4950 return ret;
4951
4952 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
4953 intel_pstate, &wm_params,
4954 wm, 1);
4955 if (ret)
4956 return ret;
4957 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004958 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304959
Matt Roper024c9042015-09-24 15:53:11 -07004960 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004961
Matt Roper55994c22016-05-12 07:06:08 -07004962 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004963}
4964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004965static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4966 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004967 const struct skl_ddb_entry *entry)
4968{
4969 if (entry->end)
4970 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4971 else
4972 I915_WRITE(reg, 0);
4973}
4974
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004975static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4976 i915_reg_t reg,
4977 const struct skl_wm_level *level)
4978{
4979 uint32_t val = 0;
4980
4981 if (level->plane_en) {
4982 val |= PLANE_WM_EN;
4983 val |= level->plane_res_b;
4984 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4985 }
4986
4987 I915_WRITE(reg, val);
4988}
4989
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004990static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4991 const struct skl_plane_wm *wm,
4992 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004993 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004994{
4995 struct drm_crtc *crtc = &intel_crtc->base;
4996 struct drm_device *dev = crtc->dev;
4997 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004998 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004999 enum pipe pipe = intel_crtc->pipe;
5000
5001 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005002 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005003 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005004 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005005 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005006 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005007
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005008 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5009 &ddb->plane[pipe][plane_id]);
Paulo Zanoni12a6c932018-07-31 17:46:14 -07005010 /* FIXME: add proper NV12 support for ICL. */
Mahesh Kumarb879d582018-04-09 09:11:01 +05305011 if (INTEL_GEN(dev_priv) >= 11)
5012 return skl_ddb_entry_write(dev_priv,
5013 PLANE_BUF_CFG(pipe, plane_id),
5014 &ddb->plane[pipe][plane_id]);
5015 if (wm->is_planar) {
5016 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5017 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02005018 skl_ddb_entry_write(dev_priv,
5019 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05305020 &ddb->plane[pipe][plane_id]);
5021 } else {
5022 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5023 &ddb->plane[pipe][plane_id]);
5024 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
5025 }
Lyude62e0fb82016-08-22 12:50:08 -04005026}
5027
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005028static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
5029 const struct skl_plane_wm *wm,
5030 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04005031{
5032 struct drm_crtc *crtc = &intel_crtc->base;
5033 struct drm_device *dev = crtc->dev;
5034 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005035 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005036 enum pipe pipe = intel_crtc->pipe;
5037
5038 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005039 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5040 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005041 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005042 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005043
5044 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005045 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04005046}
5047
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005048bool skl_wm_level_equals(const struct skl_wm_level *l1,
5049 const struct skl_wm_level *l2)
5050{
5051 if (l1->plane_en != l2->plane_en)
5052 return false;
5053
5054 /* If both planes aren't enabled, the rest shouldn't matter */
5055 if (!l1->plane_en)
5056 return true;
5057
5058 return (l1->plane_res_l == l2->plane_res_l &&
5059 l1->plane_res_b == l2->plane_res_b);
5060}
5061
Lyude27082492016-08-24 07:48:10 +02005062static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5063 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005064{
Lyude27082492016-08-24 07:48:10 +02005065 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005066}
5067
Mika Kahola2b685042017-10-10 13:17:03 +03005068bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
5069 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01005070 const struct skl_ddb_entry *ddb,
5071 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005072{
Mika Kahola2b685042017-10-10 13:17:03 +03005073 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005074
Mika Kahola2b685042017-10-10 13:17:03 +03005075 for_each_pipe(dev_priv, pipe) {
5076 if (pipe != ignore && entries[pipe] &&
5077 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02005078 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005079 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005080
Lyude27082492016-08-24 07:48:10 +02005081 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005082}
5083
Matt Roper55994c22016-05-12 07:06:08 -07005084static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005085 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005086 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005087 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07005088 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005089{
Matt Roperf4a96752016-05-12 07:06:06 -07005090 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07005091 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005092
Matt Roper55994c22016-05-12 07:06:08 -07005093 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
5094 if (ret)
5095 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005096
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005097 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005098 *changed = false;
5099 else
5100 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005101
Matt Roper55994c22016-05-12 07:06:08 -07005102 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005103}
5104
Matt Roper9b613022016-06-27 16:42:44 -07005105static uint32_t
5106pipes_modified(struct drm_atomic_state *state)
5107{
5108 struct drm_crtc *crtc;
5109 struct drm_crtc_state *cstate;
5110 uint32_t i, ret = 0;
5111
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005112 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07005113 ret |= drm_crtc_mask(crtc);
5114
5115 return ret;
5116}
5117
Jani Nikulabb7791b2016-10-04 12:29:17 +03005118static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005119skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5120{
5121 struct drm_atomic_state *state = cstate->base.state;
5122 struct drm_device *dev = state->dev;
5123 struct drm_crtc *crtc = cstate->base.crtc;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5125 struct drm_i915_private *dev_priv = to_i915(dev);
5126 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5127 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5128 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
5129 struct drm_plane_state *plane_state;
5130 struct drm_plane *plane;
5131 enum pipe pipe = intel_crtc->pipe;
5132
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005133 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
5134 enum plane_id plane_id = to_intel_plane(plane)->id;
5135
5136 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5137 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305138 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5139 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005140 continue;
5141
5142 plane_state = drm_atomic_get_plane_state(state, plane);
5143 if (IS_ERR(plane_state))
5144 return PTR_ERR(plane_state);
5145 }
5146
5147 return 0;
5148}
5149
5150static int
5151skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005152{
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305153 const struct drm_i915_private *dev_priv = to_i915(state->dev);
Matt Roper98d39492016-05-12 07:06:03 -07005154 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper734fa012016-05-12 15:11:40 -07005155 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305156 struct intel_crtc *crtc;
5157 struct intel_crtc_state *cstate;
5158 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005159
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005160 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5161
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305162 for_each_new_intel_crtc_in_state(intel_state, crtc, cstate, i) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005163 ret = skl_allocate_pipe_ddb(cstate, ddb);
5164 if (ret)
5165 return ret;
5166
5167 ret = skl_ddb_add_affected_planes(cstate);
5168 if (ret)
5169 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005170 }
5171
5172 return 0;
5173}
5174
Matt Roper2722efb2016-08-17 15:55:55 -04005175static void
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005176skl_print_wm_changes(const struct drm_atomic_state *state)
5177{
5178 const struct drm_device *dev = state->dev;
5179 const struct drm_i915_private *dev_priv = to_i915(dev);
5180 const struct intel_atomic_state *intel_state =
5181 to_intel_atomic_state(state);
5182 const struct drm_crtc *crtc;
5183 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005184 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005185 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5186 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005187 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005188
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005189 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005190 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5191 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005192
Maarten Lankhorst75704982016-11-01 12:04:10 +01005193 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005194 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005195 const struct skl_ddb_entry *old, *new;
5196
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005197 old = &old_ddb->plane[pipe][plane_id];
5198 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005199
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005200 if (skl_ddb_entry_equal(old, new))
5201 continue;
5202
Maarten Lankhorst75704982016-11-01 12:04:10 +01005203 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5204 intel_plane->base.base.id,
5205 intel_plane->base.name,
5206 old->start, old->end,
5207 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005208 }
5209 }
5210}
5211
Matt Roper98d39492016-05-12 07:06:03 -07005212static int
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305213skl_ddb_add_affected_pipes(struct drm_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005214{
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005215 struct drm_device *dev = state->dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305216 const struct drm_i915_private *dev_priv = to_i915(dev);
5217 const struct drm_crtc *crtc;
5218 const struct drm_crtc_state *cstate;
5219 struct intel_crtc *intel_crtc;
5220 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5221 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005222 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005223
5224 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005225 * When we distrust bios wm we always need to recompute to set the
5226 * expected DDB allocations for each CRTC.
5227 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305228 if (dev_priv->wm.distrust_bios_wm)
5229 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005230
5231 /*
Matt Roper98d39492016-05-12 07:06:03 -07005232 * If this transaction isn't actually touching any CRTC's, don't
5233 * bother with watermark calculation. Note that if we pass this
5234 * test, we're guaranteed to hold at least one CRTC state mutex,
5235 * which means we can safely use values like dev_priv->active_crtcs
5236 * since any racing commits that want to update them would need to
5237 * hold _all_ CRTC state mutexes.
5238 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005239 for_each_new_crtc_in_state(state, crtc, cstate, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305240 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005241
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305242 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005243 return 0;
5244
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305245 /*
5246 * If this is our first atomic update following hardware readout,
5247 * we can't trust the DDB that the BIOS programmed for us. Let's
5248 * pretend that all pipes switched active status so that we'll
5249 * ensure a full DDB recompute.
5250 */
5251 if (dev_priv->wm.distrust_bios_wm) {
5252 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5253 state->acquire_ctx);
5254 if (ret)
5255 return ret;
5256
5257 intel_state->active_pipe_changes = ~0;
5258
5259 /*
5260 * We usually only initialize intel_state->active_crtcs if we
5261 * we're doing a modeset; make sure this field is always
5262 * initialized during the sanitization process that happens
5263 * on the first commit too.
5264 */
5265 if (!intel_state->modeset)
5266 intel_state->active_crtcs = dev_priv->active_crtcs;
5267 }
5268
5269 /*
5270 * If the modeset changes which CRTC's are active, we need to
5271 * recompute the DDB allocation for *all* active pipes, even
5272 * those that weren't otherwise being modified in any way by this
5273 * atomic commit. Due to the shrinking of the per-pipe allocations
5274 * when new active CRTC's are added, it's possible for a pipe that
5275 * we were already using and aren't changing at all here to suddenly
5276 * become invalid if its DDB needs exceeds its new allocation.
5277 *
5278 * Note that if we wind up doing a full DDB recompute, we can't let
5279 * any other display updates race with this transaction, so we need
5280 * to grab the lock on *all* CRTC's.
5281 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05305282 if (intel_state->active_pipe_changes || intel_state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305283 realloc_pipes = ~0;
5284 intel_state->wm_results.dirty_pipes = ~0;
5285 }
5286
5287 /*
5288 * We're not recomputing for the pipes not included in the commit, so
5289 * make sure we start with the current state.
5290 */
5291 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5292 struct intel_crtc_state *cstate;
5293
5294 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5295 if (IS_ERR(cstate))
5296 return PTR_ERR(cstate);
5297 }
5298
5299 return 0;
5300}
5301
5302static int
5303skl_compute_wm(struct drm_atomic_state *state)
5304{
5305 struct drm_crtc *crtc;
5306 struct drm_crtc_state *cstate;
5307 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5308 struct skl_ddb_values *results = &intel_state->wm_results;
5309 struct skl_pipe_wm *pipe_wm;
5310 bool changed = false;
5311 int ret, i;
5312
Matt Roper734fa012016-05-12 15:11:40 -07005313 /* Clear all dirty flags */
5314 results->dirty_pipes = 0;
5315
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305316 ret = skl_ddb_add_affected_pipes(state, &changed);
5317 if (ret || !changed)
5318 return ret;
5319
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005320 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005321 if (ret)
5322 return ret;
5323
Matt Roper734fa012016-05-12 15:11:40 -07005324 /*
5325 * Calculate WM's for all pipes that are part of this transaction.
5326 * Note that the DDB allocation above may have added more CRTC's that
5327 * weren't otherwise being modified (and set bits in dirty_pipes) if
5328 * pipe allocations had to change.
5329 *
5330 * FIXME: Now that we're doing this in the atomic check phase, we
5331 * should allow skl_update_pipe_wm() to return failure in cases where
5332 * no suitable watermark values can be found.
5333 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005334 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005335 struct intel_crtc_state *intel_cstate =
5336 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005337 const struct skl_pipe_wm *old_pipe_wm =
5338 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005339
5340 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005341 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5342 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005343 if (ret)
5344 return ret;
5345
5346 if (changed)
5347 results->dirty_pipes |= drm_crtc_mask(crtc);
5348
5349 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5350 /* This pipe's WM's did not change */
5351 continue;
5352
5353 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005354 }
5355
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005356 skl_print_wm_changes(state);
5357
Matt Roper98d39492016-05-12 07:06:03 -07005358 return 0;
5359}
5360
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005361static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5362 struct intel_crtc_state *cstate)
5363{
5364 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5365 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5366 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005367 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005368 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005369 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005370
5371 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5372 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005373
5374 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005375
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005376 for_each_plane_id_on_crtc(crtc, plane_id) {
5377 if (plane_id != PLANE_CURSOR)
5378 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5379 ddb, plane_id);
5380 else
5381 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5382 ddb);
5383 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005384}
5385
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005386static void skl_initial_wm(struct intel_atomic_state *state,
5387 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005388{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005389 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005390 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005391 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305392 struct skl_ddb_values *results = &state->wm_results;
5393 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005394 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005395
Ville Syrjälä432081b2016-10-31 22:37:03 +02005396 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005397 return;
5398
Matt Roper734fa012016-05-12 15:11:40 -07005399 mutex_lock(&dev_priv->wm.wm_mutex);
5400
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005401 if (cstate->base.active_changed)
5402 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005403
Paulo Zanonif00ca812018-06-07 16:07:00 -07005404 memcpy(hw_vals->ddb.uv_plane[pipe], results->ddb.uv_plane[pipe],
5405 sizeof(hw_vals->ddb.uv_plane[pipe]));
5406 memcpy(hw_vals->ddb.plane[pipe], results->ddb.plane[pipe],
5407 sizeof(hw_vals->ddb.plane[pipe]));
Matt Roper734fa012016-05-12 15:11:40 -07005408
5409 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005410}
5411
Ville Syrjäläd8905652016-01-14 14:53:35 +02005412static void ilk_compute_wm_config(struct drm_device *dev,
5413 struct intel_wm_config *config)
5414{
5415 struct intel_crtc *crtc;
5416
5417 /* Compute the currently _active_ config */
5418 for_each_intel_crtc(dev, crtc) {
5419 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5420
5421 if (!wm->pipe_enabled)
5422 continue;
5423
5424 config->sprites_enabled |= wm->sprites_enabled;
5425 config->sprites_scaled |= wm->sprites_scaled;
5426 config->num_pipes_active++;
5427 }
5428}
5429
Matt Ropered4a6a72016-02-23 17:20:13 -08005430static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005431{
Chris Wilson91c8a322016-07-05 10:40:23 +01005432 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005433 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005434 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005435 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005436 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005437 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005438
Ville Syrjäläd8905652016-01-14 14:53:35 +02005439 ilk_compute_wm_config(dev, &config);
5440
5441 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5442 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005443
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005444 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005445 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005446 config.num_pipes_active == 1 && config.sprites_enabled) {
5447 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5448 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005449
Imre Deak820c1982013-12-17 14:46:36 +02005450 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005451 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005452 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005453 }
5454
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005455 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005456 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005457
Imre Deak820c1982013-12-17 14:46:36 +02005458 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005459
Imre Deak820c1982013-12-17 14:46:36 +02005460 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005461}
5462
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005463static void ilk_initial_watermarks(struct intel_atomic_state *state,
5464 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005465{
Matt Ropered4a6a72016-02-23 17:20:13 -08005466 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5467 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005468
Matt Ropered4a6a72016-02-23 17:20:13 -08005469 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005470 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005471 ilk_program_watermarks(dev_priv);
5472 mutex_unlock(&dev_priv->wm.wm_mutex);
5473}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005474
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005475static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5476 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005477{
5478 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5479 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5480
5481 mutex_lock(&dev_priv->wm.wm_mutex);
5482 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005483 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005484 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005485 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005486 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005487}
5488
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005489static inline void skl_wm_level_from_reg_val(uint32_t val,
5490 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005491{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005492 level->plane_en = val & PLANE_WM_EN;
5493 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5494 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5495 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005496}
5497
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005498void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5499 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005500{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005501 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005503 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005504 int level, max_level;
5505 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005506 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005507
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005508 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005509
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005510 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5511 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005512
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005513 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005514 if (plane_id != PLANE_CURSOR)
5515 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005516 else
5517 val = I915_READ(CUR_WM(pipe, level));
5518
5519 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5520 }
5521
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005522 if (plane_id != PLANE_CURSOR)
5523 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005524 else
5525 val = I915_READ(CUR_WM_TRANS(pipe));
5526
5527 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5528 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005529
Matt Roper3ef00282015-03-09 10:19:24 -07005530 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005531 return;
5532
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005533 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005534}
5535
5536void skl_wm_get_hw_state(struct drm_device *dev)
5537{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005538 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305539 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005540 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005541 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005542 struct intel_crtc *intel_crtc;
5543 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005544
Damien Lespiaua269c582014-11-04 17:06:49 +00005545 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005546 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5547 intel_crtc = to_intel_crtc(crtc);
5548 cstate = to_intel_crtc_state(crtc->state);
5549
5550 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5551
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005552 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005553 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005554 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005555
Matt Roper279e99d2016-05-12 07:06:02 -07005556 if (dev_priv->active_crtcs) {
5557 /* Fully recompute DDB on first atomic commit */
5558 dev_priv->wm.distrust_bios_wm = true;
5559 } else {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05305560 /*
5561 * Easy/common case; just sanitize DDB now if everything off
5562 * Keep dbuf slice info intact
5563 */
5564 memset(ddb->plane, 0, sizeof(ddb->plane));
5565 memset(ddb->uv_plane, 0, sizeof(ddb->uv_plane));
Matt Roper279e99d2016-05-12 07:06:02 -07005566 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005567}
5568
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005569static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5570{
5571 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005572 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005573 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005575 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005576 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005577 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005578 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005579 [PIPE_A] = WM0_PIPEA_ILK,
5580 [PIPE_B] = WM0_PIPEB_ILK,
5581 [PIPE_C] = WM0_PIPEC_IVB,
5582 };
5583
5584 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005586 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005587
Ville Syrjälä15606532016-05-13 17:55:17 +03005588 memset(active, 0, sizeof(*active));
5589
Matt Roper3ef00282015-03-09 10:19:24 -07005590 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005591
5592 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005593 u32 tmp = hw->wm_pipe[pipe];
5594
5595 /*
5596 * For active pipes LP0 watermark is marked as
5597 * enabled, and LP1+ watermaks as disabled since
5598 * we can't really reverse compute them in case
5599 * multiple pipes are active.
5600 */
5601 active->wm[0].enable = true;
5602 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5603 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5604 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5605 active->linetime = hw->wm_linetime[pipe];
5606 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005607 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005608
5609 /*
5610 * For inactive pipes, all watermark levels
5611 * should be marked as enabled but zeroed,
5612 * which is what we'd compute them to.
5613 */
5614 for (level = 0; level <= max_level; level++)
5615 active->wm[level].enable = true;
5616 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005617
5618 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005619}
5620
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005621#define _FW_WM(value, plane) \
5622 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5623#define _FW_WM_VLV(value, plane) \
5624 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5625
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005626static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5627 struct g4x_wm_values *wm)
5628{
5629 uint32_t tmp;
5630
5631 tmp = I915_READ(DSPFW1);
5632 wm->sr.plane = _FW_WM(tmp, SR);
5633 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5634 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5635 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5636
5637 tmp = I915_READ(DSPFW2);
5638 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5639 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5640 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5641 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5642 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5643 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5644
5645 tmp = I915_READ(DSPFW3);
5646 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5647 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5648 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5649 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5650}
5651
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005652static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5653 struct vlv_wm_values *wm)
5654{
5655 enum pipe pipe;
5656 uint32_t tmp;
5657
5658 for_each_pipe(dev_priv, pipe) {
5659 tmp = I915_READ(VLV_DDL(pipe));
5660
Ville Syrjälä1b313892016-11-28 19:37:08 +02005661 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005662 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005663 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005664 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005665 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005666 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005667 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005668 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5669 }
5670
5671 tmp = I915_READ(DSPFW1);
5672 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005673 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5674 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5675 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005676
5677 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005678 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5679 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5680 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005681
5682 tmp = I915_READ(DSPFW3);
5683 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5684
5685 if (IS_CHERRYVIEW(dev_priv)) {
5686 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005687 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5688 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005689
5690 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005691 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5692 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005693
5694 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005695 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5696 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005697
5698 tmp = I915_READ(DSPHOWM);
5699 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005700 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5701 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5702 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5703 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5704 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5705 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5706 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5707 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5708 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005709 } else {
5710 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005711 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5712 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005713
5714 tmp = I915_READ(DSPHOWM);
5715 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005716 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5717 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5718 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5719 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5720 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5721 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005722 }
5723}
5724
5725#undef _FW_WM
5726#undef _FW_WM_VLV
5727
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005728void g4x_wm_get_hw_state(struct drm_device *dev)
5729{
5730 struct drm_i915_private *dev_priv = to_i915(dev);
5731 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5732 struct intel_crtc *crtc;
5733
5734 g4x_read_wm_values(dev_priv, wm);
5735
5736 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5737
5738 for_each_intel_crtc(dev, crtc) {
5739 struct intel_crtc_state *crtc_state =
5740 to_intel_crtc_state(crtc->base.state);
5741 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5742 struct g4x_pipe_wm *raw;
5743 enum pipe pipe = crtc->pipe;
5744 enum plane_id plane_id;
5745 int level, max_level;
5746
5747 active->cxsr = wm->cxsr;
5748 active->hpll_en = wm->hpll_en;
5749 active->fbc_en = wm->fbc_en;
5750
5751 active->sr = wm->sr;
5752 active->hpll = wm->hpll;
5753
5754 for_each_plane_id_on_crtc(crtc, plane_id) {
5755 active->wm.plane[plane_id] =
5756 wm->pipe[pipe].plane[plane_id];
5757 }
5758
5759 if (wm->cxsr && wm->hpll_en)
5760 max_level = G4X_WM_LEVEL_HPLL;
5761 else if (wm->cxsr)
5762 max_level = G4X_WM_LEVEL_SR;
5763 else
5764 max_level = G4X_WM_LEVEL_NORMAL;
5765
5766 level = G4X_WM_LEVEL_NORMAL;
5767 raw = &crtc_state->wm.g4x.raw[level];
5768 for_each_plane_id_on_crtc(crtc, plane_id)
5769 raw->plane[plane_id] = active->wm.plane[plane_id];
5770
5771 if (++level > max_level)
5772 goto out;
5773
5774 raw = &crtc_state->wm.g4x.raw[level];
5775 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5776 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5777 raw->plane[PLANE_SPRITE0] = 0;
5778 raw->fbc = active->sr.fbc;
5779
5780 if (++level > max_level)
5781 goto out;
5782
5783 raw = &crtc_state->wm.g4x.raw[level];
5784 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5785 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5786 raw->plane[PLANE_SPRITE0] = 0;
5787 raw->fbc = active->hpll.fbc;
5788
5789 out:
5790 for_each_plane_id_on_crtc(crtc, plane_id)
5791 g4x_raw_plane_wm_set(crtc_state, level,
5792 plane_id, USHRT_MAX);
5793 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5794
5795 crtc_state->wm.g4x.optimal = *active;
5796 crtc_state->wm.g4x.intermediate = *active;
5797
5798 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5799 pipe_name(pipe),
5800 wm->pipe[pipe].plane[PLANE_PRIMARY],
5801 wm->pipe[pipe].plane[PLANE_CURSOR],
5802 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5803 }
5804
5805 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5806 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5807 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5808 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5809 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5810 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5811}
5812
5813void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5814{
5815 struct intel_plane *plane;
5816 struct intel_crtc *crtc;
5817
5818 mutex_lock(&dev_priv->wm.wm_mutex);
5819
5820 for_each_intel_plane(&dev_priv->drm, plane) {
5821 struct intel_crtc *crtc =
5822 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5823 struct intel_crtc_state *crtc_state =
5824 to_intel_crtc_state(crtc->base.state);
5825 struct intel_plane_state *plane_state =
5826 to_intel_plane_state(plane->base.state);
5827 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5828 enum plane_id plane_id = plane->id;
5829 int level;
5830
5831 if (plane_state->base.visible)
5832 continue;
5833
5834 for (level = 0; level < 3; level++) {
5835 struct g4x_pipe_wm *raw =
5836 &crtc_state->wm.g4x.raw[level];
5837
5838 raw->plane[plane_id] = 0;
5839 wm_state->wm.plane[plane_id] = 0;
5840 }
5841
5842 if (plane_id == PLANE_PRIMARY) {
5843 for (level = 0; level < 3; level++) {
5844 struct g4x_pipe_wm *raw =
5845 &crtc_state->wm.g4x.raw[level];
5846 raw->fbc = 0;
5847 }
5848
5849 wm_state->sr.fbc = 0;
5850 wm_state->hpll.fbc = 0;
5851 wm_state->fbc_en = false;
5852 }
5853 }
5854
5855 for_each_intel_crtc(&dev_priv->drm, crtc) {
5856 struct intel_crtc_state *crtc_state =
5857 to_intel_crtc_state(crtc->base.state);
5858
5859 crtc_state->wm.g4x.intermediate =
5860 crtc_state->wm.g4x.optimal;
5861 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5862 }
5863
5864 g4x_program_watermarks(dev_priv);
5865
5866 mutex_unlock(&dev_priv->wm.wm_mutex);
5867}
5868
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005869void vlv_wm_get_hw_state(struct drm_device *dev)
5870{
5871 struct drm_i915_private *dev_priv = to_i915(dev);
5872 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005873 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005874 u32 val;
5875
5876 vlv_read_wm_values(dev_priv, wm);
5877
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005878 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5879 wm->level = VLV_WM_LEVEL_PM2;
5880
5881 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005882 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005883
5884 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5885 if (val & DSP_MAXFIFO_PM5_ENABLE)
5886 wm->level = VLV_WM_LEVEL_PM5;
5887
Ville Syrjälä58590c12015-09-08 21:05:12 +03005888 /*
5889 * If DDR DVFS is disabled in the BIOS, Punit
5890 * will never ack the request. So if that happens
5891 * assume we don't have to enable/disable DDR DVFS
5892 * dynamically. To test that just set the REQ_ACK
5893 * bit to poke the Punit, but don't change the
5894 * HIGH/LOW bits so that we don't actually change
5895 * the current state.
5896 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005897 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005898 val |= FORCE_DDR_FREQ_REQ_ACK;
5899 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5900
5901 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5902 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5903 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5904 "assuming DDR DVFS is disabled\n");
5905 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5906 } else {
5907 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5908 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5909 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5910 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005911
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005912 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005913 }
5914
Ville Syrjäläff32c542017-03-02 19:14:57 +02005915 for_each_intel_crtc(dev, crtc) {
5916 struct intel_crtc_state *crtc_state =
5917 to_intel_crtc_state(crtc->base.state);
5918 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5919 const struct vlv_fifo_state *fifo_state =
5920 &crtc_state->wm.vlv.fifo_state;
5921 enum pipe pipe = crtc->pipe;
5922 enum plane_id plane_id;
5923 int level;
5924
5925 vlv_get_fifo_size(crtc_state);
5926
5927 active->num_levels = wm->level + 1;
5928 active->cxsr = wm->cxsr;
5929
Ville Syrjäläff32c542017-03-02 19:14:57 +02005930 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005931 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005932 &crtc_state->wm.vlv.raw[level];
5933
5934 active->sr[level].plane = wm->sr.plane;
5935 active->sr[level].cursor = wm->sr.cursor;
5936
5937 for_each_plane_id_on_crtc(crtc, plane_id) {
5938 active->wm[level].plane[plane_id] =
5939 wm->pipe[pipe].plane[plane_id];
5940
5941 raw->plane[plane_id] =
5942 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5943 fifo_state->plane[plane_id]);
5944 }
5945 }
5946
5947 for_each_plane_id_on_crtc(crtc, plane_id)
5948 vlv_raw_plane_wm_set(crtc_state, level,
5949 plane_id, USHRT_MAX);
5950 vlv_invalidate_wms(crtc, active, level);
5951
5952 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005953 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005954
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005955 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005956 pipe_name(pipe),
5957 wm->pipe[pipe].plane[PLANE_PRIMARY],
5958 wm->pipe[pipe].plane[PLANE_CURSOR],
5959 wm->pipe[pipe].plane[PLANE_SPRITE0],
5960 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005961 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005962
5963 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5964 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5965}
5966
Ville Syrjälä602ae832017-03-02 19:15:02 +02005967void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5968{
5969 struct intel_plane *plane;
5970 struct intel_crtc *crtc;
5971
5972 mutex_lock(&dev_priv->wm.wm_mutex);
5973
5974 for_each_intel_plane(&dev_priv->drm, plane) {
5975 struct intel_crtc *crtc =
5976 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5977 struct intel_crtc_state *crtc_state =
5978 to_intel_crtc_state(crtc->base.state);
5979 struct intel_plane_state *plane_state =
5980 to_intel_plane_state(plane->base.state);
5981 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5982 const struct vlv_fifo_state *fifo_state =
5983 &crtc_state->wm.vlv.fifo_state;
5984 enum plane_id plane_id = plane->id;
5985 int level;
5986
5987 if (plane_state->base.visible)
5988 continue;
5989
5990 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005991 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005992 &crtc_state->wm.vlv.raw[level];
5993
5994 raw->plane[plane_id] = 0;
5995
5996 wm_state->wm[level].plane[plane_id] =
5997 vlv_invert_wm_value(raw->plane[plane_id],
5998 fifo_state->plane[plane_id]);
5999 }
6000 }
6001
6002 for_each_intel_crtc(&dev_priv->drm, crtc) {
6003 struct intel_crtc_state *crtc_state =
6004 to_intel_crtc_state(crtc->base.state);
6005
6006 crtc_state->wm.vlv.intermediate =
6007 crtc_state->wm.vlv.optimal;
6008 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6009 }
6010
6011 vlv_program_watermarks(dev_priv);
6012
6013 mutex_unlock(&dev_priv->wm.wm_mutex);
6014}
6015
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006016/*
6017 * FIXME should probably kill this and improve
6018 * the real watermark readout/sanitation instead
6019 */
6020static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6021{
6022 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6023 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6024 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6025
6026 /*
6027 * Don't touch WM1S_LP_EN here.
6028 * Doing so could cause underruns.
6029 */
6030}
6031
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006032void ilk_wm_get_hw_state(struct drm_device *dev)
6033{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006034 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006035 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006036 struct drm_crtc *crtc;
6037
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006038 ilk_init_lp_watermarks(dev_priv);
6039
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01006040 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006041 ilk_pipe_wm_get_hw_state(crtc);
6042
6043 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6044 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6045 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6046
6047 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006048 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006049 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6050 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6051 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006052
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006053 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006054 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6055 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006056 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006057 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6058 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006059
6060 hw->enable_fbc_wm =
6061 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6062}
6063
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006064/**
6065 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006066 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006067 *
6068 * Calculate watermark values for the various WM regs based on current mode
6069 * and plane configuration.
6070 *
6071 * There are several cases to deal with here:
6072 * - normal (i.e. non-self-refresh)
6073 * - self-refresh (SR) mode
6074 * - lines are large relative to FIFO size (buffer can hold up to 2)
6075 * - lines are small relative to FIFO size (buffer can hold more than 2
6076 * lines), so need to account for TLB latency
6077 *
6078 * The normal calculation is:
6079 * watermark = dotclock * bytes per pixel * latency
6080 * where latency is platform & configuration dependent (we assume pessimal
6081 * values here).
6082 *
6083 * The SR calculation is:
6084 * watermark = (trunc(latency/line time)+1) * surface width *
6085 * bytes per pixel
6086 * where
6087 * line time = htotal / dotclock
6088 * surface width = hdisplay for normal plane and 64 for cursor
6089 * and latency is assumed to be high, as above.
6090 *
6091 * The final value programmed to the register should always be rounded up,
6092 * and include an extra 2 entries to account for clock crossings.
6093 *
6094 * We don't use the sprite, so we can ignore that. And on Crestline we have
6095 * to set the non-SR watermarks to 8.
6096 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006097void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006098{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006099 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006100
6101 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006102 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006103}
6104
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306105void intel_enable_ipc(struct drm_i915_private *dev_priv)
6106{
6107 u32 val;
6108
Rodrigo Vivi4d6ef0d2017-10-02 23:36:50 -07006109 /* Display WA #0477 WaDisableIPC: skl */
6110 if (IS_SKYLAKE(dev_priv)) {
6111 dev_priv->ipc_enabled = false;
6112 return;
6113 }
6114
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306115 val = I915_READ(DISP_ARB_CTL2);
6116
6117 if (dev_priv->ipc_enabled)
6118 val |= DISP_IPC_ENABLE;
6119 else
6120 val &= ~DISP_IPC_ENABLE;
6121
6122 I915_WRITE(DISP_ARB_CTL2, val);
6123}
6124
6125void intel_init_ipc(struct drm_i915_private *dev_priv)
6126{
6127 dev_priv->ipc_enabled = false;
6128 if (!HAS_IPC(dev_priv))
6129 return;
6130
6131 dev_priv->ipc_enabled = true;
6132 intel_enable_ipc(dev_priv);
6133}
6134
Jani Nikulae2828912016-01-18 09:19:47 +02006135/*
Daniel Vetter92703882012-08-09 16:46:01 +02006136 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006137 */
6138DEFINE_SPINLOCK(mchdev_lock);
6139
6140/* Global for IPS driver to get at the current i915 device. Protected by
6141 * mchdev_lock. */
6142static struct drm_i915_private *i915_mch_dev;
6143
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006144bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006145{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006146 u16 rgvswctl;
6147
Chris Wilson67520412017-03-02 13:28:01 +00006148 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006149
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006150 rgvswctl = I915_READ16(MEMSWCTL);
6151 if (rgvswctl & MEMCTL_CMD_STS) {
6152 DRM_DEBUG("gpu busy, RCS change rejected\n");
6153 return false; /* still busy with another command */
6154 }
6155
6156 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6157 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6158 I915_WRITE16(MEMSWCTL, rgvswctl);
6159 POSTING_READ16(MEMSWCTL);
6160
6161 rgvswctl |= MEMCTL_CMD_STS;
6162 I915_WRITE16(MEMSWCTL, rgvswctl);
6163
6164 return true;
6165}
6166
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006167static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006168{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006169 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006170 u8 fmax, fmin, fstart, vstart;
6171
Daniel Vetter92703882012-08-09 16:46:01 +02006172 spin_lock_irq(&mchdev_lock);
6173
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006174 rgvmodectl = I915_READ(MEMMODECTL);
6175
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006176 /* Enable temp reporting */
6177 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6178 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6179
6180 /* 100ms RC evaluation intervals */
6181 I915_WRITE(RCUPEI, 100000);
6182 I915_WRITE(RCDNEI, 100000);
6183
6184 /* Set max/min thresholds to 90ms and 80ms respectively */
6185 I915_WRITE(RCBMAXAVG, 90000);
6186 I915_WRITE(RCBMINAVG, 80000);
6187
6188 I915_WRITE(MEMIHYST, 1);
6189
6190 /* Set up min, max, and cur for interrupt handling */
6191 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6192 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6193 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6194 MEMMODE_FSTART_SHIFT;
6195
Ville Syrjälä616847e2015-09-18 20:03:19 +03006196 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006197 PXVFREQ_PX_SHIFT;
6198
Daniel Vetter20e4d402012-08-08 23:35:39 +02006199 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6200 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006201
Daniel Vetter20e4d402012-08-08 23:35:39 +02006202 dev_priv->ips.max_delay = fstart;
6203 dev_priv->ips.min_delay = fmin;
6204 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006205
6206 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6207 fmax, fmin, fstart);
6208
6209 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6210
6211 /*
6212 * Interrupts will be enabled in ironlake_irq_postinstall
6213 */
6214
6215 I915_WRITE(VIDSTART, vstart);
6216 POSTING_READ(VIDSTART);
6217
6218 rgvmodectl |= MEMMODE_SWMODE_EN;
6219 I915_WRITE(MEMMODECTL, rgvmodectl);
6220
Daniel Vetter92703882012-08-09 16:46:01 +02006221 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006222 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006223 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006224
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006225 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006226
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006227 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6228 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006229 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006230 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006231 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006232
6233 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006234}
6235
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006236static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006237{
Daniel Vetter92703882012-08-09 16:46:01 +02006238 u16 rgvswctl;
6239
6240 spin_lock_irq(&mchdev_lock);
6241
6242 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006243
6244 /* Ack interrupts, disable EFC interrupt */
6245 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6246 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6247 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6248 I915_WRITE(DEIIR, DE_PCU_EVENT);
6249 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6250
6251 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006252 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006253 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006254 rgvswctl |= MEMCTL_CMD_STS;
6255 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006256 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006257
Daniel Vetter92703882012-08-09 16:46:01 +02006258 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006259}
6260
Daniel Vetteracbe9472012-07-26 11:50:05 +02006261/* There's a funny hw issue where the hw returns all 0 when reading from
6262 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6263 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6264 * all limits and the gpu stuck at whatever frequency it is at atm).
6265 */
Akash Goel74ef1172015-03-06 11:07:19 +05306266static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006267{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006268 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006269 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006270
Daniel Vetter20b46e52012-07-26 11:16:14 +02006271 /* Only set the down limit when we've reached the lowest level to avoid
6272 * getting more interrupts, otherwise leave this clear. This prevents a
6273 * race in the hw when coming out of rc6: There's a tiny window where
6274 * the hw runs at the minimal clock before selecting the desired
6275 * frequency, if the down threshold expires in that window we will not
6276 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006277 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006278 limits = (rps->max_freq_softlimit) << 23;
6279 if (val <= rps->min_freq_softlimit)
6280 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306281 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006282 limits = rps->max_freq_softlimit << 24;
6283 if (val <= rps->min_freq_softlimit)
6284 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306285 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006286
6287 return limits;
6288}
6289
Chris Wilson60548c52018-07-31 14:26:29 +01006290static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006291{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006292 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306293 u32 threshold_up = 0, threshold_down = 0; /* in % */
6294 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006295
Chris Wilson60548c52018-07-31 14:26:29 +01006296 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006297
Chris Wilson60548c52018-07-31 14:26:29 +01006298 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006299 return;
6300
6301 /* Note the units here are not exactly 1us, but 1280ns. */
6302 switch (new_power) {
6303 case LOW_POWER:
6304 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306305 ei_up = 16000;
6306 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006307
6308 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306309 ei_down = 32000;
6310 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006311 break;
6312
6313 case BETWEEN:
6314 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306315 ei_up = 13000;
6316 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006317
6318 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306319 ei_down = 32000;
6320 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006321 break;
6322
6323 case HIGH_POWER:
6324 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306325 ei_up = 10000;
6326 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006327
6328 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306329 ei_down = 32000;
6330 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006331 break;
6332 }
6333
Mika Kuoppala6067a272017-02-15 15:52:59 +02006334 /* When byt can survive without system hang with dynamic
6335 * sw freq adjustments, this restriction can be lifted.
6336 */
6337 if (IS_VALLEYVIEW(dev_priv))
6338 goto skip_hw_write;
6339
Akash Goel8a586432015-03-06 11:07:18 +05306340 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006341 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306342 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006343 GT_INTERVAL_FROM_US(dev_priv,
6344 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306345
6346 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006347 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306348 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006349 GT_INTERVAL_FROM_US(dev_priv,
6350 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306351
Chris Wilsona72b5622016-07-02 15:35:59 +01006352 I915_WRITE(GEN6_RP_CONTROL,
6353 GEN6_RP_MEDIA_TURBO |
6354 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6355 GEN6_RP_MEDIA_IS_GFX |
6356 GEN6_RP_ENABLE |
6357 GEN6_RP_UP_BUSY_AVG |
6358 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306359
Mika Kuoppala6067a272017-02-15 15:52:59 +02006360skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006361 rps->power.mode = new_power;
6362 rps->power.up_threshold = threshold_up;
6363 rps->power.down_threshold = threshold_down;
6364}
6365
6366static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6367{
6368 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6369 int new_power;
6370
6371 new_power = rps->power.mode;
6372 switch (rps->power.mode) {
6373 case LOW_POWER:
6374 if (val > rps->efficient_freq + 1 &&
6375 val > rps->cur_freq)
6376 new_power = BETWEEN;
6377 break;
6378
6379 case BETWEEN:
6380 if (val <= rps->efficient_freq &&
6381 val < rps->cur_freq)
6382 new_power = LOW_POWER;
6383 else if (val >= rps->rp0_freq &&
6384 val > rps->cur_freq)
6385 new_power = HIGH_POWER;
6386 break;
6387
6388 case HIGH_POWER:
6389 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6390 val < rps->cur_freq)
6391 new_power = BETWEEN;
6392 break;
6393 }
6394 /* Max/min bins are special */
6395 if (val <= rps->min_freq_softlimit)
6396 new_power = LOW_POWER;
6397 if (val >= rps->max_freq_softlimit)
6398 new_power = HIGH_POWER;
6399
6400 mutex_lock(&rps->power.mutex);
6401 if (rps->power.interactive)
6402 new_power = HIGH_POWER;
6403 rps_set_power(dev_priv, new_power);
6404 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006405}
6406
Chris Wilson60548c52018-07-31 14:26:29 +01006407void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6408{
6409 struct intel_rps *rps = &i915->gt_pm.rps;
6410
6411 if (INTEL_GEN(i915) < 6)
6412 return;
6413
6414 mutex_lock(&rps->power.mutex);
6415 if (interactive) {
6416 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6417 rps_set_power(i915, HIGH_POWER);
6418 } else {
6419 GEM_BUG_ON(!rps->power.interactive);
6420 rps->power.interactive--;
6421 }
6422 mutex_unlock(&rps->power.mutex);
6423}
6424
Chris Wilson2876ce72014-03-28 08:03:34 +00006425static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6426{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006427 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006428 u32 mask = 0;
6429
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006430 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006431 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006432 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006433 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006434 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006435
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006436 mask &= dev_priv->pm_rps_events;
6437
Imre Deak59d02a12014-12-19 19:33:26 +02006438 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006439}
6440
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006441/* gen6_set_rps is called to update the frequency request, but should also be
6442 * called when the range (min_delay and max_delay) is modified so that we can
6443 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006444static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006445{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006446 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6447
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006448 /* min/max delay may still have been modified so be sure to
6449 * write the limits value.
6450 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006451 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006452 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006453
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006454 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306455 I915_WRITE(GEN6_RPNSWREQ,
6456 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006457 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006458 I915_WRITE(GEN6_RPNSWREQ,
6459 HSW_FREQUENCY(val));
6460 else
6461 I915_WRITE(GEN6_RPNSWREQ,
6462 GEN6_FREQUENCY(val) |
6463 GEN6_OFFSET(0) |
6464 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006465 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006466
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006467 /* Make sure we continue to get interrupts
6468 * until we hit the minimum or maximum frequencies.
6469 */
Akash Goel74ef1172015-03-06 11:07:19 +05306470 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006471 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006472
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006473 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006474 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006475
6476 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006477}
6478
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006479static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006480{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006481 int err;
6482
Chris Wilsondc979972016-05-10 14:10:04 +01006483 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006484 "Odd GPU freq value\n"))
6485 val &= ~1;
6486
Deepak Scd25dd52015-07-10 18:31:40 +05306487 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6488
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006489 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006490 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6491 if (err)
6492 return err;
6493
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006494 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006495 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006496
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006497 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006498 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006499
6500 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006501}
6502
Deepak Sa7f6e232015-05-09 18:04:44 +05306503/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306504 *
6505 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306506 * 1. Forcewake Media well.
6507 * 2. Request idle freq.
6508 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306509*/
6510static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6511{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006512 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6513 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006514 int err;
Deepak S5549d252014-06-28 11:26:11 +05306515
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006516 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306517 return;
6518
Chris Wilsonc9efef72017-01-02 15:28:45 +00006519 /* The punit delays the write of the frequency and voltage until it
6520 * determines the GPU is awake. During normal usage we don't want to
6521 * waste power changing the frequency if the GPU is sleeping (rc6).
6522 * However, the GPU and driver is now idle and we do not want to delay
6523 * switching to minimum voltage (reducing power whilst idle) as we do
6524 * not expect to be woken in the near future and so must flush the
6525 * change by waking the device.
6526 *
6527 * We choose to take the media powerwell (either would do to trick the
6528 * punit into committing the voltage change) as that takes a lot less
6529 * power than the render powerwell.
6530 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306531 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006532 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306533 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006534
6535 if (err)
6536 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306537}
6538
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006539void gen6_rps_busy(struct drm_i915_private *dev_priv)
6540{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006541 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6542
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006543 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006544 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006545 u8 freq;
6546
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006547 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006548 gen6_rps_reset_ei(dev_priv);
6549 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006550 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006551
Chris Wilsonc33d2472016-07-04 08:08:36 +01006552 gen6_enable_rps_interrupts(dev_priv);
6553
Chris Wilsonbd648182017-02-10 15:03:48 +00006554 /* Use the user's desired frequency as a guide, but for better
6555 * performance, jump directly to RPe as our starting frequency.
6556 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006557 freq = max(rps->cur_freq,
6558 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006559
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006560 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006561 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006562 rps->min_freq_softlimit,
6563 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006564 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006565 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006566 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006567}
6568
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006569void gen6_rps_idle(struct drm_i915_private *dev_priv)
6570{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006571 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6572
Chris Wilsonc33d2472016-07-04 08:08:36 +01006573 /* Flush our bottom-half so that it does not race with us
6574 * setting the idle frequency and so that it is bounded by
6575 * our rpm wakeref. And then disable the interrupts to stop any
6576 * futher RPS reclocking whilst we are asleep.
6577 */
6578 gen6_disable_rps_interrupts(dev_priv);
6579
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006580 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006581 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006582 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306583 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006584 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006585 gen6_set_rps(dev_priv, rps->idle_freq);
6586 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006587 I915_WRITE(GEN6_PMINTRMSK,
6588 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006589 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006590 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006591}
6592
Chris Wilsone61e0f52018-02-21 09:56:36 +00006593void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006594 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006595{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006596 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006597 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006598 bool boost;
6599
Chris Wilson8d3afd72015-05-21 21:01:47 +01006600 /* This is intentionally racy! We peek at the state here, then
6601 * validate inside the RPS worker.
6602 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006603 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006604 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006605
Chris Wilson253a2812018-02-06 14:31:37 +00006606 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6607 return;
6608
Chris Wilsone61e0f52018-02-21 09:56:36 +00006609 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006610 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006611 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006612 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6613 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006614 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006615 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006616 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006617 if (!boost)
6618 return;
6619
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006620 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6621 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006622
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006623 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006624}
6625
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006626int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006627{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006628 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006629 int err;
6630
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006631 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006632 GEM_BUG_ON(val > rps->max_freq);
6633 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006634
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006635 if (!rps->enabled) {
6636 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006637 return 0;
6638 }
6639
Chris Wilsondc979972016-05-10 14:10:04 +01006640 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006641 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006642 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006643 err = gen6_set_rps(dev_priv, val);
6644
6645 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006646}
6647
Chris Wilsondc979972016-05-10 14:10:04 +01006648static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006649{
Zhe Wang20e49362014-11-04 17:07:05 +00006650 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006651 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006652}
6653
Chris Wilsondc979972016-05-10 14:10:04 +01006654static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306655{
Akash Goel2030d682016-04-23 00:05:45 +05306656 I915_WRITE(GEN6_RP_CONTROL, 0);
6657}
6658
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006659static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006660{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006661 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006662}
6663
6664static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6665{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006666 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306667 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006668}
6669
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006670static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306671{
Deepak S38807742014-05-23 21:00:15 +05306672 I915_WRITE(GEN6_RC_CONTROL, 0);
6673}
6674
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006675static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6676{
6677 I915_WRITE(GEN6_RP_CONTROL, 0);
6678}
6679
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006680static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006681{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006682 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006683 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006684 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006685
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006686 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006687
Mika Kuoppala59bad942015-01-16 11:34:40 +02006688 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006689}
6690
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006691static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6692{
6693 I915_WRITE(GEN6_RP_CONTROL, 0);
6694}
6695
Chris Wilsondc979972016-05-10 14:10:04 +01006696static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306697{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306698 bool enable_rc6 = true;
6699 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006700 u32 rc_ctl;
6701 int rc_sw_target;
6702
6703 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6704 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6705 RC_SW_TARGET_STATE_SHIFT;
6706 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6707 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6708 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6709 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6710 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306711
6712 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006713 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306714 enable_rc6 = false;
6715 }
6716
6717 /*
6718 * The exact context size is not known for BXT, so assume a page size
6719 * for this check.
6720 */
6721 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006722 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6723 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006724 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306725 enable_rc6 = false;
6726 }
6727
6728 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6729 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6730 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6731 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006732 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306733 enable_rc6 = false;
6734 }
6735
Imre Deakfc619842016-06-29 19:13:55 +03006736 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6737 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6738 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6739 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6740 enable_rc6 = false;
6741 }
6742
6743 if (!I915_READ(GEN6_GFXPAUSE)) {
6744 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6745 enable_rc6 = false;
6746 }
6747
6748 if (!I915_READ(GEN8_MISC_CTRL0)) {
6749 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306750 enable_rc6 = false;
6751 }
6752
6753 return enable_rc6;
6754}
6755
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006756static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006757{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006758 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006759
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006760 /* Powersaving is controlled by the host when inside a VM */
6761 if (intel_vgpu_active(i915))
6762 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306763
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006764 if (info->has_rc6 &&
6765 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306766 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006767 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306768 }
6769
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006770 /*
6771 * We assume that we do not have any deep rc6 levels if we don't have
6772 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6773 * as the initial coarse check for rc6 in general, moving on to
6774 * progressively finer/deeper levels.
6775 */
6776 if (!info->has_rc6 && info->has_rc6p)
6777 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006778
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006779 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006780}
6781
Chris Wilsondc979972016-05-10 14:10:04 +01006782static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006783{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006784 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6785
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006786 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006787
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006788 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006789 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006790 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006791 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6792 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6793 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006794 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006795 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006796 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6797 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6798 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006799 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006800 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006801 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006802
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006803 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006804 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006805 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006806 u32 ddcc_status = 0;
6807
6808 if (sandybridge_pcode_read(dev_priv,
6809 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6810 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006811 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006812 clamp_t(u8,
6813 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006814 rps->min_freq,
6815 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006816 }
6817
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006818 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306819 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006820 * the natural hardware unit for SKL
6821 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006822 rps->rp0_freq *= GEN9_FREQ_SCALER;
6823 rps->rp1_freq *= GEN9_FREQ_SCALER;
6824 rps->min_freq *= GEN9_FREQ_SCALER;
6825 rps->max_freq *= GEN9_FREQ_SCALER;
6826 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306827 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006828}
6829
Chris Wilson3a45b052016-07-13 09:10:32 +01006830static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006831 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006832{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006833 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6834 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006835
6836 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01006837 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006838 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006839
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006840 if (set(dev_priv, freq))
6841 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006842}
6843
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006844/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006845static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006846{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006847 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6848
David Weinehall36fe7782017-11-17 10:01:46 +02006849 /* Program defaults and thresholds for RPS */
6850 if (IS_GEN9(dev_priv))
6851 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6852 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006853
Akash Goel0beb0592015-03-06 11:07:20 +05306854 /* 1 second timeout*/
6855 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6856 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6857
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006858 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006859
Akash Goel0beb0592015-03-06 11:07:20 +05306860 /* Leaning on the below call to gen6_set_rps to program/setup the
6861 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6862 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006863 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006864
6865 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6866}
6867
Chris Wilsondc979972016-05-10 14:10:04 +01006868static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006869{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006870 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306871 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006872 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006873
6874 /* 1a: Software RC state - RC0 */
6875 I915_WRITE(GEN6_RC_STATE, 0);
6876
6877 /* 1b: Get forcewake during program sequence. Although the driver
6878 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006879 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006880
6881 /* 2a: Disable RC states. */
6882 I915_WRITE(GEN6_RC_CONTROL, 0);
6883
6884 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006885 if (INTEL_GEN(dev_priv) >= 10) {
6886 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6887 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6888 } else if (IS_SKYLAKE(dev_priv)) {
6889 /*
6890 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6891 * when CPG is enabled
6892 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306893 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006894 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306895 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006896 }
6897
Zhe Wang20e49362014-11-04 17:07:05 +00006898 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6899 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306900 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006901 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306902
Dave Gordon1a3d1892016-05-13 15:36:30 +01006903 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306904 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6905
Zhe Wang20e49362014-11-04 17:07:05 +00006906 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006907
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006908 /*
6909 * 2c: Program Coarse Power Gating Policies.
6910 *
6911 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6912 * use instead is a more conservative estimate for the maximum time
6913 * it takes us to service a CS interrupt and submit a new ELSP - that
6914 * is the time which the GPU is idle waiting for the CPU to select the
6915 * next request to execute. If the idle hysteresis is less than that
6916 * interrupt service latency, the hardware will automatically gate
6917 * the power well and we will then incur the wake up cost on top of
6918 * the service latency. A similar guide from intel_pstate is that we
6919 * do not want the enable hysteresis to less than the wakeup latency.
6920 *
6921 * igt/gem_exec_nop/sequential provides a rough estimate for the
6922 * service latency, and puts it around 10us for Broadwell (and other
6923 * big core) and around 40us for Broxton (and other low power cores).
6924 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6925 * However, the wakeup latency on Broxton is closer to 100us. To be
6926 * conservative, we have to factor in a context switch on top (due
6927 * to ksoftirqd).
6928 */
6929 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6930 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006931
Zhe Wang20e49362014-11-04 17:07:05 +00006932 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006933 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07006934
6935 /* WaRsUseTimeoutMode:cnl (pre-prod) */
6936 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
6937 rc6_mode = GEN7_RC_CTL_TO_MODE;
6938 else
6939 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
6940
Chris Wilson1c044f92017-01-25 17:26:01 +00006941 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006942 GEN6_RC_CTL_HW_ENABLE |
6943 GEN6_RC_CTL_RC6_ENABLE |
6944 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00006945
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306946 /*
6947 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08006948 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306949 */
Chris Wilsondc979972016-05-10 14:10:04 +01006950 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306951 I915_WRITE(GEN9_PG_ENABLE, 0);
6952 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006953 I915_WRITE(GEN9_PG_ENABLE,
6954 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00006955
Mika Kuoppala59bad942015-01-16 11:34:40 +02006956 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006957}
6958
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006959static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006960{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006961 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306962 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006963
6964 /* 1a: Software RC state - RC0 */
6965 I915_WRITE(GEN6_RC_STATE, 0);
6966
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006967 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006968 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006969 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006970
6971 /* 2a: Disable RC states. */
6972 I915_WRITE(GEN6_RC_CONTROL, 0);
6973
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006974 /* 2b: Program RC6 thresholds.*/
6975 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6976 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6977 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306978 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006979 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006980 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006981 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006982
6983 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006984
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006985 I915_WRITE(GEN6_RC_CONTROL,
6986 GEN6_RC_CTL_HW_ENABLE |
6987 GEN7_RC_CTL_TO_MODE |
6988 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006989
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006990 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6991}
6992
6993static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6994{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006995 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6996
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006997 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6998
6999 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007000 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007001 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007002 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007003 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007004 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7005 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007006
Daniel Vetter7526ed72014-09-29 15:07:19 +02007007 /* Docs recommend 900MHz, and 300 MHz respectively */
7008 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007009 rps->max_freq_softlimit << 24 |
7010 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007011
Daniel Vetter7526ed72014-09-29 15:07:19 +02007012 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7013 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7014 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7015 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007016
Daniel Vetter7526ed72014-09-29 15:07:19 +02007017 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007018
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007019 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007020 I915_WRITE(GEN6_RP_CONTROL,
7021 GEN6_RP_MEDIA_TURBO |
7022 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7023 GEN6_RP_MEDIA_IS_GFX |
7024 GEN6_RP_ENABLE |
7025 GEN6_RP_UP_BUSY_AVG |
7026 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007027
Chris Wilson3a45b052016-07-13 09:10:32 +01007028 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007029
Mika Kuoppala59bad942015-01-16 11:34:40 +02007030 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007031}
7032
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007033static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007034{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007035 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307036 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007037 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007038 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007039 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007040
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007041 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007042
7043 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007044 gtfifodbg = I915_READ(GTFIFODBG);
7045 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007046 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7047 I915_WRITE(GTFIFODBG, gtfifodbg);
7048 }
7049
Mika Kuoppala59bad942015-01-16 11:34:40 +02007050 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007051
7052 /* disable the counters and set deterministic thresholds */
7053 I915_WRITE(GEN6_RC_CONTROL, 0);
7054
7055 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7056 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7057 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7058 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7059 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7060
Akash Goel3b3f1652016-10-13 22:44:48 +05307061 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007062 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007063
7064 I915_WRITE(GEN6_RC_SLEEP, 0);
7065 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007066 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007067 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7068 else
7069 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007070 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007071 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7072
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007073 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007074 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7075 if (HAS_RC6p(dev_priv))
7076 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7077 if (HAS_RC6pp(dev_priv))
7078 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007079 I915_WRITE(GEN6_RC_CONTROL,
7080 rc6_mask |
7081 GEN6_RC_CTL_EI_MODE(1) |
7082 GEN6_RC_CTL_HW_ENABLE);
7083
Ben Widawsky31643d52012-09-26 10:34:01 -07007084 rc6vids = 0;
7085 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01007086 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007087 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01007088 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007089 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7090 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7091 rc6vids &= 0xffff00;
7092 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7093 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7094 if (ret)
7095 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7096 }
7097
Mika Kuoppala59bad942015-01-16 11:34:40 +02007098 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007099}
7100
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007101static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7102{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007103 /* Here begins a magic sequence of register writes to enable
7104 * auto-downclocking.
7105 *
7106 * Perhaps there might be some value in exposing these to
7107 * userspace...
7108 */
7109 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7110
7111 /* Power down if completely idle for over 50ms */
7112 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7113 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7114
7115 reset_rps(dev_priv, gen6_set_rps);
7116
7117 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7118}
7119
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007120static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007121{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007122 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007123 const int min_freq = 15;
7124 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007125 unsigned int gpu_freq;
7126 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307127 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007128 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007129
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007130 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007131
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007132 if (rps->max_freq <= rps->min_freq)
7133 return;
7134
Ben Widawskyeda79642013-10-07 17:15:48 -03007135 policy = cpufreq_cpu_get(0);
7136 if (policy) {
7137 max_ia_freq = policy->cpuinfo.max_freq;
7138 cpufreq_cpu_put(policy);
7139 } else {
7140 /*
7141 * Default to measured freq if none found, PCU will ensure we
7142 * don't go over
7143 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007144 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007145 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007146
7147 /* Convert from kHz to MHz */
7148 max_ia_freq /= 1000;
7149
Ben Widawsky153b4b952013-10-22 22:05:09 -07007150 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007151 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7152 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007153
Chris Wilsond586b5f2018-03-08 14:26:48 +00007154 min_gpu_freq = rps->min_freq;
7155 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007156 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307157 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007158 min_gpu_freq /= GEN9_FREQ_SCALER;
7159 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307160 }
7161
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007162 /*
7163 * For each potential GPU frequency, load a ring frequency we'd like
7164 * to use for memory access. We do this by specifying the IA frequency
7165 * the PCU should use as a reference to determine the ring frequency.
7166 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307167 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007168 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007169 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007170
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007171 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307172 /*
7173 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7174 * No floor required for ring frequency on SKL.
7175 */
7176 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007177 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007178 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7179 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007180 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007181 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007182 ring_freq = max(min_ring_freq, ring_freq);
7183 /* leave ia_freq as the default, chosen by cpufreq */
7184 } else {
7185 /* On older processors, there is no separate ring
7186 * clock domain, so in order to boost the bandwidth
7187 * of the ring, we need to upclock the CPU (ia_freq).
7188 *
7189 * For GPU frequencies less than 750MHz,
7190 * just use the lowest ring freq.
7191 */
7192 if (gpu_freq < min_freq)
7193 ia_freq = 800;
7194 else
7195 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7196 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7197 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007198
Ben Widawsky42c05262012-09-26 10:34:00 -07007199 sandybridge_pcode_write(dev_priv,
7200 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007201 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7202 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7203 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007204 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007205}
7206
Ville Syrjälä03af2042014-06-28 02:03:53 +03007207static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307208{
7209 u32 val, rp0;
7210
Jani Nikula5b5929c2015-10-07 11:17:46 +03007211 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307212
Imre Deak43b67992016-08-31 19:13:02 +03007213 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007214 case 8:
7215 /* (2 * 4) config */
7216 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7217 break;
7218 case 12:
7219 /* (2 * 6) config */
7220 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7221 break;
7222 case 16:
7223 /* (2 * 8) config */
7224 default:
7225 /* Setting (2 * 8) Min RP0 for any other combination */
7226 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7227 break;
Deepak S095acd52015-01-17 11:05:59 +05307228 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007229
7230 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7231
Deepak S2b6b3a02014-05-27 15:59:30 +05307232 return rp0;
7233}
7234
7235static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7236{
7237 u32 val, rpe;
7238
7239 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7240 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7241
7242 return rpe;
7243}
7244
Deepak S7707df42014-07-12 18:46:14 +05307245static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7246{
7247 u32 val, rp1;
7248
Jani Nikula5b5929c2015-10-07 11:17:46 +03007249 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7250 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7251
Deepak S7707df42014-07-12 18:46:14 +05307252 return rp1;
7253}
7254
Deepak S96676fe2016-08-12 18:46:41 +05307255static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7256{
7257 u32 val, rpn;
7258
7259 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7260 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7261 FB_GFX_FREQ_FUSE_MASK);
7262
7263 return rpn;
7264}
7265
Deepak Sf8f2b002014-07-10 13:16:21 +05307266static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7267{
7268 u32 val, rp1;
7269
7270 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7271
7272 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7273
7274 return rp1;
7275}
7276
Ville Syrjälä03af2042014-06-28 02:03:53 +03007277static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007278{
7279 u32 val, rp0;
7280
Jani Nikula64936252013-05-22 15:36:20 +03007281 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007282
7283 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7284 /* Clamp to max */
7285 rp0 = min_t(u32, rp0, 0xea);
7286
7287 return rp0;
7288}
7289
7290static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7291{
7292 u32 val, rpe;
7293
Jani Nikula64936252013-05-22 15:36:20 +03007294 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007295 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007296 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007297 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7298
7299 return rpe;
7300}
7301
Ville Syrjälä03af2042014-06-28 02:03:53 +03007302static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007303{
Imre Deak36146032014-12-04 18:39:35 +02007304 u32 val;
7305
7306 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7307 /*
7308 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7309 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7310 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7311 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7312 * to make sure it matches what Punit accepts.
7313 */
7314 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007315}
7316
Imre Deakae484342014-03-31 15:10:44 +03007317/* Check that the pctx buffer wasn't move under us. */
7318static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7319{
7320 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7321
Matthew Auld77894222017-12-11 15:18:18 +00007322 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007323 dev_priv->vlv_pctx->stolen->start);
7324}
7325
Deepak S38807742014-05-23 21:00:15 +05307326
7327/* Check that the pcbr address is not empty. */
7328static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7329{
7330 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7331
7332 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7333}
7334
Chris Wilsondc979972016-05-10 14:10:04 +01007335static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307336{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007337 resource_size_t pctx_paddr, paddr;
7338 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307339 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307340
Deepak S38807742014-05-23 21:00:15 +05307341 pcbr = I915_READ(VLV_PCBR);
7342 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007343 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007344 paddr = dev_priv->dsm.end + 1 - pctx_size;
7345 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307346
7347 pctx_paddr = (paddr & (~4095));
7348 I915_WRITE(VLV_PCBR, pctx_paddr);
7349 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007350
7351 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307352}
7353
Chris Wilsondc979972016-05-10 14:10:04 +01007354static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007355{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007356 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007357 resource_size_t pctx_paddr;
7358 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007359 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007360
7361 pcbr = I915_READ(VLV_PCBR);
7362 if (pcbr) {
7363 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007364 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007365
Matthew Auld77894222017-12-11 15:18:18 +00007366 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007367 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007368 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007369 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007370 pctx_size);
7371 goto out;
7372 }
7373
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007374 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7375
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007376 /*
7377 * From the Gunit register HAS:
7378 * The Gfx driver is expected to program this register and ensure
7379 * proper allocation within Gfx stolen memory. For example, this
7380 * register should be programmed such than the PCBR range does not
7381 * overlap with other ranges, such as the frame buffer, protected
7382 * memory, or any other relevant ranges.
7383 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007384 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007385 if (!pctx) {
7386 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007387 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007388 }
7389
Matthew Auld77894222017-12-11 15:18:18 +00007390 GEM_BUG_ON(range_overflows_t(u64,
7391 dev_priv->dsm.start,
7392 pctx->stolen->start,
7393 U32_MAX));
7394 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007395 I915_WRITE(VLV_PCBR, pctx_paddr);
7396
7397out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007398 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007399 dev_priv->vlv_pctx = pctx;
7400}
7401
Chris Wilsondc979972016-05-10 14:10:04 +01007402static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007403{
Chris Wilson818fed42018-07-12 11:54:54 +01007404 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007405
Chris Wilson818fed42018-07-12 11:54:54 +01007406 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7407 if (pctx)
7408 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007409}
7410
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007411static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7412{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007413 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007414 vlv_get_cck_clock(dev_priv, "GPLL ref",
7415 CCK_GPLL_CLOCK_CONTROL,
7416 dev_priv->czclk_freq);
7417
7418 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007419 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007420}
7421
Chris Wilsondc979972016-05-10 14:10:04 +01007422static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007423{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007424 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007425 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007426
Chris Wilsondc979972016-05-10 14:10:04 +01007427 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007428
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007429 vlv_init_gpll_ref_freq(dev_priv);
7430
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007431 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7432 switch ((val >> 6) & 3) {
7433 case 0:
7434 case 1:
7435 dev_priv->mem_freq = 800;
7436 break;
7437 case 2:
7438 dev_priv->mem_freq = 1066;
7439 break;
7440 case 3:
7441 dev_priv->mem_freq = 1333;
7442 break;
7443 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007444 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007445
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007446 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7447 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007448 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007449 intel_gpu_freq(dev_priv, rps->max_freq),
7450 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007451
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007452 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007453 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007454 intel_gpu_freq(dev_priv, rps->efficient_freq),
7455 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007456
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007457 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307458 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007459 intel_gpu_freq(dev_priv, rps->rp1_freq),
7460 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307461
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007462 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007463 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007464 intel_gpu_freq(dev_priv, rps->min_freq),
7465 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007466}
7467
Chris Wilsondc979972016-05-10 14:10:04 +01007468static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307469{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007470 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007471 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307472
Chris Wilsondc979972016-05-10 14:10:04 +01007473 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307474
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007475 vlv_init_gpll_ref_freq(dev_priv);
7476
Ville Syrjäläa5805162015-05-26 20:42:30 +03007477 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007478 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007479 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007480
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007481 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007482 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007483 dev_priv->mem_freq = 2000;
7484 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007485 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007486 dev_priv->mem_freq = 1600;
7487 break;
7488 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007489 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007490
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007491 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7492 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307493 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007494 intel_gpu_freq(dev_priv, rps->max_freq),
7495 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307496
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007497 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307498 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007499 intel_gpu_freq(dev_priv, rps->efficient_freq),
7500 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307501
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007502 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307503 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007504 intel_gpu_freq(dev_priv, rps->rp1_freq),
7505 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307506
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007507 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307508 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007509 intel_gpu_freq(dev_priv, rps->min_freq),
7510 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307511
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007512 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7513 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007514 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307515}
7516
Chris Wilsondc979972016-05-10 14:10:04 +01007517static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007518{
Chris Wilsondc979972016-05-10 14:10:04 +01007519 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007520}
7521
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007522static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307523{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007524 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307525 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007526 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307527
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007528 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7529 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307530 if (gtfifodbg) {
7531 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7532 gtfifodbg);
7533 I915_WRITE(GTFIFODBG, gtfifodbg);
7534 }
7535
7536 cherryview_check_pctx(dev_priv);
7537
7538 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7539 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007540 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307541
Ville Syrjälä160614a2015-01-19 13:50:47 +02007542 /* Disable RC states. */
7543 I915_WRITE(GEN6_RC_CONTROL, 0);
7544
Deepak S38807742014-05-23 21:00:15 +05307545 /* 2a: Program RC6 thresholds.*/
7546 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7547 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7548 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7549
Akash Goel3b3f1652016-10-13 22:44:48 +05307550 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007551 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307552 I915_WRITE(GEN6_RC_SLEEP, 0);
7553
Deepak Sf4f71c72015-03-28 15:23:35 +05307554 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7555 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307556
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007557 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307558 I915_WRITE(VLV_COUNTER_CONTROL,
7559 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7560 VLV_MEDIA_RC6_COUNT_EN |
7561 VLV_RENDER_RC6_COUNT_EN));
7562
7563 /* For now we assume BIOS is allocating and populating the PCBR */
7564 pcbr = I915_READ(VLV_PCBR);
7565
Deepak S38807742014-05-23 21:00:15 +05307566 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007567 rc6_mode = 0;
7568 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007569 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307570 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7571
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007572 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7573}
7574
7575static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7576{
7577 u32 val;
7578
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007579 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7580
7581 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007582 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307583 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7584 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7585 I915_WRITE(GEN6_RP_UP_EI, 66000);
7586 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7587
7588 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7589
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007590 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307591 I915_WRITE(GEN6_RP_CONTROL,
7592 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007593 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307594 GEN6_RP_ENABLE |
7595 GEN6_RP_UP_BUSY_AVG |
7596 GEN6_RP_DOWN_IDLE_AVG);
7597
Deepak S3ef62342015-04-29 08:36:24 +05307598 /* Setting Fixed Bias */
7599 val = VLV_OVERRIDE_EN |
7600 VLV_SOC_TDP_EN |
7601 CHV_BIAS_CPU_50_SOC_50;
7602 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7603
Deepak S2b6b3a02014-05-27 15:59:30 +05307604 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7605
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007606 /* RPS code assumes GPLL is used */
7607 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7608
Jani Nikula742f4912015-09-03 11:16:09 +03007609 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307610 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7611
Chris Wilson3a45b052016-07-13 09:10:32 +01007612 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307613
Mika Kuoppala59bad942015-01-16 11:34:40 +02007614 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307615}
7616
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007617static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007618{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007619 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307620 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007621 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007622
Imre Deakae484342014-03-31 15:10:44 +03007623 valleyview_check_pctx(dev_priv);
7624
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007625 gtfifodbg = I915_READ(GTFIFODBG);
7626 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007627 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7628 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007629 I915_WRITE(GTFIFODBG, gtfifodbg);
7630 }
7631
Mika Kuoppala59bad942015-01-16 11:34:40 +02007632 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007633
Ville Syrjälä160614a2015-01-19 13:50:47 +02007634 /* Disable RC states. */
7635 I915_WRITE(GEN6_RC_CONTROL, 0);
7636
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007637 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7638 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7639 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7640
7641 for_each_engine(engine, dev_priv, id)
7642 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7643
7644 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7645
7646 /* Allows RC6 residency counter to work */
7647 I915_WRITE(VLV_COUNTER_CONTROL,
7648 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7649 VLV_MEDIA_RC0_COUNT_EN |
7650 VLV_RENDER_RC0_COUNT_EN |
7651 VLV_MEDIA_RC6_COUNT_EN |
7652 VLV_RENDER_RC6_COUNT_EN));
7653
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007654 I915_WRITE(GEN6_RC_CONTROL,
7655 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007656
7657 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7658}
7659
7660static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7661{
7662 u32 val;
7663
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007664 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7665
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007666 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007667 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7668 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7669 I915_WRITE(GEN6_RP_UP_EI, 66000);
7670 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7671
7672 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7673
7674 I915_WRITE(GEN6_RP_CONTROL,
7675 GEN6_RP_MEDIA_TURBO |
7676 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7677 GEN6_RP_MEDIA_IS_GFX |
7678 GEN6_RP_ENABLE |
7679 GEN6_RP_UP_BUSY_AVG |
7680 GEN6_RP_DOWN_IDLE_CONT);
7681
Deepak S3ef62342015-04-29 08:36:24 +05307682 /* Setting Fixed Bias */
7683 val = VLV_OVERRIDE_EN |
7684 VLV_SOC_TDP_EN |
7685 VLV_BIAS_CPU_125_SOC_875;
7686 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7687
Jani Nikula64936252013-05-22 15:36:20 +03007688 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007689
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007690 /* RPS code assumes GPLL is used */
7691 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7692
Jani Nikula742f4912015-09-03 11:16:09 +03007693 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007694 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7695
Chris Wilson3a45b052016-07-13 09:10:32 +01007696 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007697
Mika Kuoppala59bad942015-01-16 11:34:40 +02007698 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007699}
7700
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007701static unsigned long intel_pxfreq(u32 vidfreq)
7702{
7703 unsigned long freq;
7704 int div = (vidfreq & 0x3f0000) >> 16;
7705 int post = (vidfreq & 0x3000) >> 12;
7706 int pre = (vidfreq & 0x7);
7707
7708 if (!pre)
7709 return 0;
7710
7711 freq = ((div * 133333) / ((1<<post) * pre));
7712
7713 return freq;
7714}
7715
Daniel Vettereb48eb02012-04-26 23:28:12 +02007716static const struct cparams {
7717 u16 i;
7718 u16 t;
7719 u16 m;
7720 u16 c;
7721} cparams[] = {
7722 { 1, 1333, 301, 28664 },
7723 { 1, 1066, 294, 24460 },
7724 { 1, 800, 294, 25192 },
7725 { 0, 1333, 276, 27605 },
7726 { 0, 1066, 276, 27605 },
7727 { 0, 800, 231, 23784 },
7728};
7729
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007730static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007731{
7732 u64 total_count, diff, ret;
7733 u32 count1, count2, count3, m = 0, c = 0;
7734 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7735 int i;
7736
Chris Wilson67520412017-03-02 13:28:01 +00007737 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007738
Daniel Vetter20e4d402012-08-08 23:35:39 +02007739 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007740
7741 /* Prevent division-by-zero if we are asking too fast.
7742 * Also, we don't get interesting results if we are polling
7743 * faster than once in 10ms, so just return the saved value
7744 * in such cases.
7745 */
7746 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007747 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007748
7749 count1 = I915_READ(DMIEC);
7750 count2 = I915_READ(DDREC);
7751 count3 = I915_READ(CSIEC);
7752
7753 total_count = count1 + count2 + count3;
7754
7755 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007756 if (total_count < dev_priv->ips.last_count1) {
7757 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007758 diff += total_count;
7759 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007760 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007761 }
7762
7763 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007764 if (cparams[i].i == dev_priv->ips.c_m &&
7765 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007766 m = cparams[i].m;
7767 c = cparams[i].c;
7768 break;
7769 }
7770 }
7771
7772 diff = div_u64(diff, diff1);
7773 ret = ((m * diff) + c);
7774 ret = div_u64(ret, 10);
7775
Daniel Vetter20e4d402012-08-08 23:35:39 +02007776 dev_priv->ips.last_count1 = total_count;
7777 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007778
Daniel Vetter20e4d402012-08-08 23:35:39 +02007779 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007780
7781 return ret;
7782}
7783
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007784unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7785{
7786 unsigned long val;
7787
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007788 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007789 return 0;
7790
7791 spin_lock_irq(&mchdev_lock);
7792
7793 val = __i915_chipset_val(dev_priv);
7794
7795 spin_unlock_irq(&mchdev_lock);
7796
7797 return val;
7798}
7799
Daniel Vettereb48eb02012-04-26 23:28:12 +02007800unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7801{
7802 unsigned long m, x, b;
7803 u32 tsfs;
7804
7805 tsfs = I915_READ(TSFS);
7806
7807 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7808 x = I915_READ8(TR1);
7809
7810 b = tsfs & TSFS_INTR_MASK;
7811
7812 return ((m * x) / 127) - b;
7813}
7814
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007815static int _pxvid_to_vd(u8 pxvid)
7816{
7817 if (pxvid == 0)
7818 return 0;
7819
7820 if (pxvid >= 8 && pxvid < 31)
7821 pxvid = 31;
7822
7823 return (pxvid + 2) * 125;
7824}
7825
7826static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007827{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007828 const int vd = _pxvid_to_vd(pxvid);
7829 const int vm = vd - 1125;
7830
Chris Wilsondc979972016-05-10 14:10:04 +01007831 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007832 return vm > 0 ? vm : 0;
7833
7834 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007835}
7836
Daniel Vetter02d71952012-08-09 16:44:54 +02007837static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007838{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007839 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007840 u32 count;
7841
Chris Wilson67520412017-03-02 13:28:01 +00007842 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007843
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007844 now = ktime_get_raw_ns();
7845 diffms = now - dev_priv->ips.last_time2;
7846 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007847
7848 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007849 if (!diffms)
7850 return;
7851
7852 count = I915_READ(GFXEC);
7853
Daniel Vetter20e4d402012-08-08 23:35:39 +02007854 if (count < dev_priv->ips.last_count2) {
7855 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007856 diff += count;
7857 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007858 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007859 }
7860
Daniel Vetter20e4d402012-08-08 23:35:39 +02007861 dev_priv->ips.last_count2 = count;
7862 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007863
7864 /* More magic constants... */
7865 diff = diff * 1181;
7866 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007867 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007868}
7869
Daniel Vetter02d71952012-08-09 16:44:54 +02007870void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7871{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007872 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02007873 return;
7874
Daniel Vetter92703882012-08-09 16:46:01 +02007875 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007876
7877 __i915_update_gfx_val(dev_priv);
7878
Daniel Vetter92703882012-08-09 16:46:01 +02007879 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007880}
7881
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007882static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007883{
7884 unsigned long t, corr, state1, corr2, state2;
7885 u32 pxvid, ext_v;
7886
Chris Wilson67520412017-03-02 13:28:01 +00007887 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007888
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007889 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007890 pxvid = (pxvid >> 24) & 0x7f;
7891 ext_v = pvid_to_extvid(dev_priv, pxvid);
7892
7893 state1 = ext_v;
7894
7895 t = i915_mch_val(dev_priv);
7896
7897 /* Revel in the empirically derived constants */
7898
7899 /* Correction factor in 1/100000 units */
7900 if (t > 80)
7901 corr = ((t * 2349) + 135940);
7902 else if (t >= 50)
7903 corr = ((t * 964) + 29317);
7904 else /* < 50 */
7905 corr = ((t * 301) + 1004);
7906
7907 corr = corr * ((150142 * state1) / 10000 - 78642);
7908 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007909 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007910
7911 state2 = (corr2 * state1) / 10000;
7912 state2 /= 100; /* convert to mW */
7913
Daniel Vetter02d71952012-08-09 16:44:54 +02007914 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007915
Daniel Vetter20e4d402012-08-08 23:35:39 +02007916 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007917}
7918
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007919unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7920{
7921 unsigned long val;
7922
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007923 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007924 return 0;
7925
7926 spin_lock_irq(&mchdev_lock);
7927
7928 val = __i915_gfx_val(dev_priv);
7929
7930 spin_unlock_irq(&mchdev_lock);
7931
7932 return val;
7933}
7934
Daniel Vettereb48eb02012-04-26 23:28:12 +02007935/**
7936 * i915_read_mch_val - return value for IPS use
7937 *
7938 * Calculate and return a value for the IPS driver to use when deciding whether
7939 * we have thermal and power headroom to increase CPU or GPU power budget.
7940 */
7941unsigned long i915_read_mch_val(void)
7942{
7943 struct drm_i915_private *dev_priv;
7944 unsigned long chipset_val, graphics_val, ret = 0;
7945
Daniel Vetter92703882012-08-09 16:46:01 +02007946 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007947 if (!i915_mch_dev)
7948 goto out_unlock;
7949 dev_priv = i915_mch_dev;
7950
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007951 chipset_val = __i915_chipset_val(dev_priv);
7952 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007953
7954 ret = chipset_val + graphics_val;
7955
7956out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007957 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007958
7959 return ret;
7960}
7961EXPORT_SYMBOL_GPL(i915_read_mch_val);
7962
7963/**
7964 * i915_gpu_raise - raise GPU frequency limit
7965 *
7966 * Raise the limit; IPS indicates we have thermal headroom.
7967 */
7968bool i915_gpu_raise(void)
7969{
7970 struct drm_i915_private *dev_priv;
7971 bool ret = true;
7972
Daniel Vetter92703882012-08-09 16:46:01 +02007973 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007974 if (!i915_mch_dev) {
7975 ret = false;
7976 goto out_unlock;
7977 }
7978 dev_priv = i915_mch_dev;
7979
Daniel Vetter20e4d402012-08-08 23:35:39 +02007980 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7981 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007982
7983out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007984 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007985
7986 return ret;
7987}
7988EXPORT_SYMBOL_GPL(i915_gpu_raise);
7989
7990/**
7991 * i915_gpu_lower - lower GPU frequency limit
7992 *
7993 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7994 * frequency maximum.
7995 */
7996bool i915_gpu_lower(void)
7997{
7998 struct drm_i915_private *dev_priv;
7999 bool ret = true;
8000
Daniel Vetter92703882012-08-09 16:46:01 +02008001 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008002 if (!i915_mch_dev) {
8003 ret = false;
8004 goto out_unlock;
8005 }
8006 dev_priv = i915_mch_dev;
8007
Daniel Vetter20e4d402012-08-08 23:35:39 +02008008 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
8009 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008010
8011out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008012 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008013
8014 return ret;
8015}
8016EXPORT_SYMBOL_GPL(i915_gpu_lower);
8017
8018/**
8019 * i915_gpu_busy - indicate GPU business to IPS
8020 *
8021 * Tell the IPS driver whether or not the GPU is busy.
8022 */
8023bool i915_gpu_busy(void)
8024{
Daniel Vettereb48eb02012-04-26 23:28:12 +02008025 bool ret = false;
8026
Daniel Vetter92703882012-08-09 16:46:01 +02008027 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01008028 if (i915_mch_dev)
8029 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02008030 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008031
8032 return ret;
8033}
8034EXPORT_SYMBOL_GPL(i915_gpu_busy);
8035
8036/**
8037 * i915_gpu_turbo_disable - disable graphics turbo
8038 *
8039 * Disable graphics turbo by resetting the max frequency and setting the
8040 * current frequency to the default.
8041 */
8042bool i915_gpu_turbo_disable(void)
8043{
8044 struct drm_i915_private *dev_priv;
8045 bool ret = true;
8046
Daniel Vetter92703882012-08-09 16:46:01 +02008047 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008048 if (!i915_mch_dev) {
8049 ret = false;
8050 goto out_unlock;
8051 }
8052 dev_priv = i915_mch_dev;
8053
Daniel Vetter20e4d402012-08-08 23:35:39 +02008054 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008055
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008056 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008057 ret = false;
8058
8059out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008060 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008061
8062 return ret;
8063}
8064EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8065
8066/**
8067 * Tells the intel_ips driver that the i915 driver is now loaded, if
8068 * IPS got loaded first.
8069 *
8070 * This awkward dance is so that neither module has to depend on the
8071 * other in order for IPS to do the appropriate communication of
8072 * GPU turbo limits to i915.
8073 */
8074static void
8075ips_ping_for_i915_load(void)
8076{
8077 void (*link)(void);
8078
8079 link = symbol_get(ips_link_to_i915_driver);
8080 if (link) {
8081 link();
8082 symbol_put(ips_link_to_i915_driver);
8083 }
8084}
8085
8086void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8087{
Daniel Vetter02d71952012-08-09 16:44:54 +02008088 /* We only register the i915 ips part with intel-ips once everything is
8089 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008090 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008091 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008092 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008093
8094 ips_ping_for_i915_load();
8095}
8096
8097void intel_gpu_ips_teardown(void)
8098{
Daniel Vetter92703882012-08-09 16:46:01 +02008099 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008100 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008101 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008102}
Deepak S76c3552f2014-01-30 23:08:16 +05308103
Chris Wilsondc979972016-05-10 14:10:04 +01008104static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008105{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008106 u32 lcfuse;
8107 u8 pxw[16];
8108 int i;
8109
8110 /* Disable to program */
8111 I915_WRITE(ECR, 0);
8112 POSTING_READ(ECR);
8113
8114 /* Program energy weights for various events */
8115 I915_WRITE(SDEW, 0x15040d00);
8116 I915_WRITE(CSIEW0, 0x007f0000);
8117 I915_WRITE(CSIEW1, 0x1e220004);
8118 I915_WRITE(CSIEW2, 0x04000004);
8119
8120 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008121 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008122 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008123 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008124
8125 /* Program P-state weights to account for frequency power adjustment */
8126 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008127 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008128 unsigned long freq = intel_pxfreq(pxvidfreq);
8129 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8130 PXVFREQ_PX_SHIFT;
8131 unsigned long val;
8132
8133 val = vid * vid;
8134 val *= (freq / 1000);
8135 val *= 255;
8136 val /= (127*127*900);
8137 if (val > 0xff)
8138 DRM_ERROR("bad pxval: %ld\n", val);
8139 pxw[i] = val;
8140 }
8141 /* Render standby states get 0 weight */
8142 pxw[14] = 0;
8143 pxw[15] = 0;
8144
8145 for (i = 0; i < 4; i++) {
8146 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8147 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008148 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008149 }
8150
8151 /* Adjust magic regs to magic values (more experimental results) */
8152 I915_WRITE(OGW0, 0);
8153 I915_WRITE(OGW1, 0);
8154 I915_WRITE(EG0, 0x00007f00);
8155 I915_WRITE(EG1, 0x0000000e);
8156 I915_WRITE(EG2, 0x000e0000);
8157 I915_WRITE(EG3, 0x68000300);
8158 I915_WRITE(EG4, 0x42000000);
8159 I915_WRITE(EG5, 0x00140031);
8160 I915_WRITE(EG6, 0);
8161 I915_WRITE(EG7, 0);
8162
8163 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008164 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008165
8166 /* Enable PMON + select events */
8167 I915_WRITE(ECR, 0x80000019);
8168
8169 lcfuse = I915_READ(LCFUSE02);
8170
Daniel Vetter20e4d402012-08-08 23:35:39 +02008171 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008172}
8173
Chris Wilsondc979972016-05-10 14:10:04 +01008174void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008175{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008176 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8177
Imre Deakb268c692015-12-15 20:10:31 +02008178 /*
8179 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8180 * requirement.
8181 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008182 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008183 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
8184 intel_runtime_pm_get(dev_priv);
8185 }
Imre Deake6069ca2014-04-18 16:01:02 +03008186
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008187 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008188
8189 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008190 if (IS_CHERRYVIEW(dev_priv))
8191 cherryview_init_gt_powersave(dev_priv);
8192 else if (IS_VALLEYVIEW(dev_priv))
8193 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008194 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008195 gen6_init_rps_frequencies(dev_priv);
8196
8197 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008198 rps->idle_freq = rps->min_freq;
8199 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008200
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008201 rps->max_freq_softlimit = rps->max_freq;
8202 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008203
8204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008205 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008206 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008207 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008208 intel_freq_opcode(dev_priv, 450));
8209
Chris Wilson99ac9612016-07-13 09:10:34 +01008210 /* After setting max-softlimit, find the overclock max freq */
8211 if (IS_GEN6(dev_priv) ||
8212 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8213 u32 params = 0;
8214
8215 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8216 if (params & BIT(31)) { /* OC supported */
8217 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008218 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008219 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008220 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008221 }
8222 }
8223
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008224 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008225 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008226
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008227 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008228}
8229
Chris Wilsondc979972016-05-10 14:10:04 +01008230void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008231{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008232 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008233 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008234
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008235 if (!HAS_RC6(dev_priv))
Imre Deakb268c692015-12-15 20:10:31 +02008236 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03008237}
8238
Chris Wilson54b4f682016-07-21 21:16:19 +01008239/**
8240 * intel_suspend_gt_powersave - suspend PM work and helper threads
8241 * @dev_priv: i915 device
8242 *
8243 * We don't want to disable RC6 or other features here, we just want
8244 * to make sure any work we've queued has finished and won't bother
8245 * us while we're suspended.
8246 */
8247void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8248{
8249 if (INTEL_GEN(dev_priv) < 6)
8250 return;
8251
Chris Wilson54b4f682016-07-21 21:16:19 +01008252 /* gen6_rps_idle() will be called later to disable interrupts */
8253}
8254
Chris Wilsonb7137e02016-07-13 09:10:37 +01008255void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8256{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008257 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8258 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008259 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008260
Oscar Mateod02b98b2018-04-05 17:00:50 +03008261 if (INTEL_GEN(dev_priv) >= 11)
8262 gen11_reset_rps_interrupts(dev_priv);
Mika Kuoppala51951ae2018-02-28 12:11:53 +02008263 else
Oscar Mateod02b98b2018-04-05 17:00:50 +03008264 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008265}
8266
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008267static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8268{
8269 lockdep_assert_held(&i915->pcu_lock);
8270
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008271 if (!i915->gt_pm.llc_pstate.enabled)
8272 return;
8273
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008274 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008275
8276 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008277}
8278
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008279static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8280{
8281 lockdep_assert_held(&dev_priv->pcu_lock);
8282
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008283 if (!dev_priv->gt_pm.rc6.enabled)
8284 return;
8285
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008286 if (INTEL_GEN(dev_priv) >= 9)
8287 gen9_disable_rc6(dev_priv);
8288 else if (IS_CHERRYVIEW(dev_priv))
8289 cherryview_disable_rc6(dev_priv);
8290 else if (IS_VALLEYVIEW(dev_priv))
8291 valleyview_disable_rc6(dev_priv);
8292 else if (INTEL_GEN(dev_priv) >= 6)
8293 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008294
8295 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008296}
8297
8298static void intel_disable_rps(struct drm_i915_private *dev_priv)
8299{
8300 lockdep_assert_held(&dev_priv->pcu_lock);
8301
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008302 if (!dev_priv->gt_pm.rps.enabled)
8303 return;
8304
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008305 if (INTEL_GEN(dev_priv) >= 9)
8306 gen9_disable_rps(dev_priv);
8307 else if (IS_CHERRYVIEW(dev_priv))
8308 cherryview_disable_rps(dev_priv);
8309 else if (IS_VALLEYVIEW(dev_priv))
8310 valleyview_disable_rps(dev_priv);
8311 else if (INTEL_GEN(dev_priv) >= 6)
8312 gen6_disable_rps(dev_priv);
8313 else if (IS_IRONLAKE_M(dev_priv))
8314 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008315
8316 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008317}
8318
Chris Wilsondc979972016-05-10 14:10:04 +01008319void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008320{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008321 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008322
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008323 intel_disable_rc6(dev_priv);
8324 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008325 if (HAS_LLC(dev_priv))
8326 intel_disable_llc_pstate(dev_priv);
8327
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008328 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008329}
8330
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008331static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8332{
8333 lockdep_assert_held(&i915->pcu_lock);
8334
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008335 if (i915->gt_pm.llc_pstate.enabled)
8336 return;
8337
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008338 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008339
8340 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008341}
8342
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008343static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8344{
8345 lockdep_assert_held(&dev_priv->pcu_lock);
8346
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008347 if (dev_priv->gt_pm.rc6.enabled)
8348 return;
8349
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008350 if (IS_CHERRYVIEW(dev_priv))
8351 cherryview_enable_rc6(dev_priv);
8352 else if (IS_VALLEYVIEW(dev_priv))
8353 valleyview_enable_rc6(dev_priv);
8354 else if (INTEL_GEN(dev_priv) >= 9)
8355 gen9_enable_rc6(dev_priv);
8356 else if (IS_BROADWELL(dev_priv))
8357 gen8_enable_rc6(dev_priv);
8358 else if (INTEL_GEN(dev_priv) >= 6)
8359 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008360
8361 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008362}
8363
8364static void intel_enable_rps(struct drm_i915_private *dev_priv)
8365{
8366 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8367
8368 lockdep_assert_held(&dev_priv->pcu_lock);
8369
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008370 if (rps->enabled)
8371 return;
8372
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008373 if (IS_CHERRYVIEW(dev_priv)) {
8374 cherryview_enable_rps(dev_priv);
8375 } else if (IS_VALLEYVIEW(dev_priv)) {
8376 valleyview_enable_rps(dev_priv);
8377 } else if (INTEL_GEN(dev_priv) >= 9) {
8378 gen9_enable_rps(dev_priv);
8379 } else if (IS_BROADWELL(dev_priv)) {
8380 gen8_enable_rps(dev_priv);
8381 } else if (INTEL_GEN(dev_priv) >= 6) {
8382 gen6_enable_rps(dev_priv);
8383 } else if (IS_IRONLAKE_M(dev_priv)) {
8384 ironlake_enable_drps(dev_priv);
8385 intel_init_emon(dev_priv);
8386 }
8387
8388 WARN_ON(rps->max_freq < rps->min_freq);
8389 WARN_ON(rps->idle_freq > rps->max_freq);
8390
8391 WARN_ON(rps->efficient_freq < rps->min_freq);
8392 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008393
8394 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008395}
8396
Chris Wilsonb7137e02016-07-13 09:10:37 +01008397void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8398{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008399 /* Powersaving is controlled by the host when inside a VM */
8400 if (intel_vgpu_active(dev_priv))
8401 return;
8402
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008403 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008404
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008405 if (HAS_RC6(dev_priv))
8406 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008407 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008408 if (HAS_LLC(dev_priv))
8409 intel_enable_llc_pstate(dev_priv);
8410
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008411 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008412}
Imre Deakc6df39b2014-04-14 20:24:29 +03008413
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008414static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008415{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008416 /*
8417 * On Ibex Peak and Cougar Point, we need to disable clock
8418 * gating for the panel power sequencer or it will fail to
8419 * start up when no ports are active.
8420 */
8421 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8422}
8423
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008424static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008425{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008426 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008427
Damien Lespiau055e3932014-08-18 13:49:10 +01008428 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008429 I915_WRITE(DSPCNTR(pipe),
8430 I915_READ(DSPCNTR(pipe)) |
8431 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008432
8433 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8434 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008435 }
8436}
8437
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008438static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008439{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008440 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008441
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008442 /*
8443 * Required for FBC
8444 * WaFbcDisableDpfcClockGating:ilk
8445 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008446 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8447 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8448 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008449
8450 I915_WRITE(PCH_3DCGDIS0,
8451 MARIUNIT_CLOCK_GATE_DISABLE |
8452 SVSMUNIT_CLOCK_GATE_DISABLE);
8453 I915_WRITE(PCH_3DCGDIS1,
8454 VFMUNIT_CLOCK_GATE_DISABLE);
8455
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008456 /*
8457 * According to the spec the following bits should be set in
8458 * order to enable memory self-refresh
8459 * The bit 22/21 of 0x42004
8460 * The bit 5 of 0x42020
8461 * The bit 15 of 0x45000
8462 */
8463 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8464 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8465 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008466 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008467 I915_WRITE(DISP_ARB_CTL,
8468 (I915_READ(DISP_ARB_CTL) |
8469 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008470
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008471 /*
8472 * Based on the document from hardware guys the following bits
8473 * should be set unconditionally in order to enable FBC.
8474 * The bit 22 of 0x42000
8475 * The bit 22 of 0x42004
8476 * The bit 7,8,9 of 0x42020.
8477 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008478 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008479 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008480 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8481 I915_READ(ILK_DISPLAY_CHICKEN1) |
8482 ILK_FBCQ_DIS);
8483 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8484 I915_READ(ILK_DISPLAY_CHICKEN2) |
8485 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008486 }
8487
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008488 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8489
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008490 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8491 I915_READ(ILK_DISPLAY_CHICKEN2) |
8492 ILK_ELPIN_409_SELECT);
8493 I915_WRITE(_3D_CHICKEN2,
8494 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8495 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008496
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008497 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008498 I915_WRITE(CACHE_MODE_0,
8499 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008500
Akash Goel4e046322014-04-04 17:14:38 +05308501 /* WaDisable_RenderCache_OperationalFlush:ilk */
8502 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8503
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008504 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008505
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008506 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008507}
8508
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008509static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008510{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008511 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008512 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008513
8514 /*
8515 * On Ibex Peak and Cougar Point, we need to disable clock
8516 * gating for the panel power sequencer or it will fail to
8517 * start up when no ports are active.
8518 */
Jesse Barnescd664072013-10-02 10:34:19 -07008519 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8520 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8521 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008522 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8523 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008524 /* The below fixes the weird display corruption, a few pixels shifted
8525 * downward, on (only) LVDS of some HP laptops with IVY.
8526 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008527 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008528 val = I915_READ(TRANS_CHICKEN2(pipe));
8529 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8530 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008531 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008532 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008533 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8534 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8535 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008536 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8537 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008538 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008539 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008540 I915_WRITE(TRANS_CHICKEN1(pipe),
8541 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8542 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008543}
8544
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008545static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008546{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008547 uint32_t tmp;
8548
8549 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008550 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8551 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8552 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008553}
8554
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008555static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008556{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008557 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008558
Damien Lespiau231e54f2012-10-19 17:55:41 +01008559 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008560
8561 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8562 I915_READ(ILK_DISPLAY_CHICKEN2) |
8563 ILK_ELPIN_409_SELECT);
8564
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008565 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008566 I915_WRITE(_3D_CHICKEN,
8567 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8568
Akash Goel4e046322014-04-04 17:14:38 +05308569 /* WaDisable_RenderCache_OperationalFlush:snb */
8570 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8571
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008572 /*
8573 * BSpec recoomends 8x4 when MSAA is used,
8574 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008575 *
8576 * Note that PS/WM thread counts depend on the WIZ hashing
8577 * disable bit, which we don't touch here, but it's good
8578 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008579 */
8580 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008581 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008582
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008583 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008584 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008585
8586 I915_WRITE(GEN6_UCGCTL1,
8587 I915_READ(GEN6_UCGCTL1) |
8588 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8589 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8590
8591 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8592 * gating disable must be set. Failure to set it results in
8593 * flickering pixels due to Z write ordering failures after
8594 * some amount of runtime in the Mesa "fire" demo, and Unigine
8595 * Sanctuary and Tropics, and apparently anything else with
8596 * alpha test or pixel discard.
8597 *
8598 * According to the spec, bit 11 (RCCUNIT) must also be set,
8599 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008600 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008601 * WaDisableRCCUnitClockGating:snb
8602 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008603 */
8604 I915_WRITE(GEN6_UCGCTL2,
8605 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8606 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8607
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008608 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008609 I915_WRITE(_3D_CHICKEN3,
8610 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008611
8612 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008613 * Bspec says:
8614 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8615 * 3DSTATE_SF number of SF output attributes is more than 16."
8616 */
8617 I915_WRITE(_3D_CHICKEN3,
8618 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8619
8620 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008621 * According to the spec the following bits should be
8622 * set in order to enable memory self-refresh and fbc:
8623 * The bit21 and bit22 of 0x42000
8624 * The bit21 and bit22 of 0x42004
8625 * The bit5 and bit7 of 0x42020
8626 * The bit14 of 0x70180
8627 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008628 *
8629 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008630 */
8631 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8632 I915_READ(ILK_DISPLAY_CHICKEN1) |
8633 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8634 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8635 I915_READ(ILK_DISPLAY_CHICKEN2) |
8636 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008637 I915_WRITE(ILK_DSPCLK_GATE_D,
8638 I915_READ(ILK_DSPCLK_GATE_D) |
8639 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8640 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008641
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008642 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008643
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008644 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008645
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008646 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008647}
8648
8649static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8650{
8651 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8652
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008653 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008654 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008655 *
8656 * This actually overrides the dispatch
8657 * mode for all thread types.
8658 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008659 reg &= ~GEN7_FF_SCHED_MASK;
8660 reg |= GEN7_FF_TS_SCHED_HW;
8661 reg |= GEN7_FF_VS_SCHED_HW;
8662 reg |= GEN7_FF_DS_SCHED_HW;
8663
8664 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8665}
8666
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008667static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008668{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008669 /*
8670 * TODO: this bit should only be enabled when really needed, then
8671 * disabled when not needed anymore in order to save power.
8672 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008673 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008674 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8675 I915_READ(SOUTH_DSPCLK_GATE_D) |
8676 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008677
8678 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008679 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8680 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008681 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008682}
8683
Ville Syrjälä712bf362016-10-31 22:37:23 +02008684static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008685{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008686 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008687 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8688
8689 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8690 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8691 }
8692}
8693
Imre Deak450174f2016-05-03 15:54:21 +03008694static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8695 int general_prio_credits,
8696 int high_prio_credits)
8697{
8698 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008699 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008700
8701 /* WaTempDisableDOPClkGating:bdw */
8702 misccpctl = I915_READ(GEN7_MISCCPCTL);
8703 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8704
Oscar Mateo930a7842017-10-17 13:25:45 -07008705 val = I915_READ(GEN8_L3SQCREG1);
8706 val &= ~L3_PRIO_CREDITS_MASK;
8707 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8708 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8709 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008710
8711 /*
8712 * Wait at least 100 clocks before re-enabling clock gating.
8713 * See the definition of L3SQCREG1 in BSpec.
8714 */
8715 POSTING_READ(GEN8_L3SQCREG1);
8716 udelay(1);
8717 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8718}
8719
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008720static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8721{
8722 /* This is not an Wa. Enable to reduce Sampler power */
8723 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8724 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
8725}
8726
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008727static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8728{
8729 if (!HAS_PCH_CNP(dev_priv))
8730 return;
8731
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008732 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008733 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8734 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008735}
8736
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008737static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008738{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008739 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008740 cnp_init_clock_gating(dev_priv);
8741
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008742 /* This is not an Wa. Enable for better image quality */
8743 I915_WRITE(_3D_CHICKEN3,
8744 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8745
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008746 /* WaEnableChickenDCPR:cnl */
8747 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8748 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8749
8750 /* WaFbcWakeMemOn:cnl */
8751 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8752 DISP_FBC_MEMORY_WAKE);
8753
Chris Wilson34991bd2017-11-11 10:03:36 +00008754 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8755 /* ReadHitWriteOnlyDisable:cnl */
8756 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008757 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8758 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008759 val |= SARBUNIT_CLKGATE_DIS;
8760 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008761
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008762 /* Wa_2201832410:cnl */
8763 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8764 val |= GWUNIT_CLKGATE_DIS;
8765 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8766
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008767 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008768 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008769 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8770 val |= VFUNIT_CLKGATE_DIS;
8771 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008772}
8773
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008774static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8775{
8776 cnp_init_clock_gating(dev_priv);
8777 gen9_init_clock_gating(dev_priv);
8778
8779 /* WaFbcNukeOnHostModify:cfl */
8780 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8781 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8782}
8783
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008784static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008785{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008786 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008787
8788 /* WaDisableSDEUnitClockGating:kbl */
8789 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8790 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8791 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008792
8793 /* WaDisableGamClockGating:kbl */
8794 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8795 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8796 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008797
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008798 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008799 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8800 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008801}
8802
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008803static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008804{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008805 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008806
8807 /* WAC6entrylatency:skl */
8808 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8809 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008810
8811 /* WaFbcNukeOnHostModify:skl */
8812 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8813 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008814}
8815
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008816static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008817{
Matthew Auld8cb09832017-10-06 23:18:23 +01008818 /* The GTT cache must be disabled if the system is using 2M pages. */
8819 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8820 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008821 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008822
Ben Widawskyab57fff2013-12-12 15:28:04 -08008823 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008824 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008825
Ben Widawskyab57fff2013-12-12 15:28:04 -08008826 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008827 I915_WRITE(CHICKEN_PAR1_1,
8828 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8829
Ben Widawskyab57fff2013-12-12 15:28:04 -08008830 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008831 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008832 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008833 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008834 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008835 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008836
Ben Widawskyab57fff2013-12-12 15:28:04 -08008837 /* WaVSRefCountFullforceMissDisable:bdw */
8838 /* WaDSRefCountFullforceMissDisable:bdw */
8839 I915_WRITE(GEN7_FF_THREAD_MODE,
8840 I915_READ(GEN7_FF_THREAD_MODE) &
8841 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008842
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008843 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8844 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008845
8846 /* WaDisableSDEUnitClockGating:bdw */
8847 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8848 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008849
Imre Deak450174f2016-05-03 15:54:21 +03008850 /* WaProgramL3SqcReg1Default:bdw */
8851 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008852
Matthew Auld8cb09832017-10-06 23:18:23 +01008853 /* WaGttCachingOffByDefault:bdw */
8854 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008855
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008856 /* WaKVMNotificationOnConfigChange:bdw */
8857 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8858 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8859
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008860 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008861
8862 /* WaDisableDopClockGating:bdw
8863 *
8864 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8865 * clock gating.
8866 */
8867 I915_WRITE(GEN6_UCGCTL1,
8868 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008869}
8870
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008871static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008872{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008873 /* L3 caching of data atomics doesn't work -- disable it. */
8874 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8875 I915_WRITE(HSW_ROW_CHICKEN3,
8876 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8877
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008878 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008879 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8880 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8881 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8882
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008883 /* WaVSRefCountFullforceMissDisable:hsw */
8884 I915_WRITE(GEN7_FF_THREAD_MODE,
8885 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008886
Akash Goel4e046322014-04-04 17:14:38 +05308887 /* WaDisable_RenderCache_OperationalFlush:hsw */
8888 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8889
Chia-I Wufe27c602014-01-28 13:29:33 +08008890 /* enable HiZ Raw Stall Optimization */
8891 I915_WRITE(CACHE_MODE_0_GEN7,
8892 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8893
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008894 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008895 I915_WRITE(CACHE_MODE_1,
8896 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008897
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008898 /*
8899 * BSpec recommends 8x4 when MSAA is used,
8900 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008901 *
8902 * Note that PS/WM thread counts depend on the WIZ hashing
8903 * disable bit, which we don't touch here, but it's good
8904 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008905 */
8906 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008907 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008908
Kenneth Graunke94411592014-12-31 16:23:00 -08008909 /* WaSampleCChickenBitEnable:hsw */
8910 I915_WRITE(HALF_SLICE_CHICKEN3,
8911 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8912
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008913 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008914 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8915
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008916 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008917}
8918
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008919static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008920{
Ben Widawsky20848222012-05-04 18:58:59 -07008921 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008922
Damien Lespiau231e54f2012-10-19 17:55:41 +01008923 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008924
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008925 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008926 I915_WRITE(_3D_CHICKEN3,
8927 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8928
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008929 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008930 I915_WRITE(IVB_CHICKEN3,
8931 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8932 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8933
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008934 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008935 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008936 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8937 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008938
Akash Goel4e046322014-04-04 17:14:38 +05308939 /* WaDisable_RenderCache_OperationalFlush:ivb */
8940 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8941
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008942 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008943 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8944 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8945
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008946 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008947 I915_WRITE(GEN7_L3CNTLREG1,
8948 GEN7_WA_FOR_GEN7_L3_CONTROL);
8949 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008950 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008951 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008952 I915_WRITE(GEN7_ROW_CHICKEN2,
8953 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008954 else {
8955 /* must write both registers */
8956 I915_WRITE(GEN7_ROW_CHICKEN2,
8957 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008958 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8959 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008960 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008961
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008962 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008963 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8964 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8965
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008966 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008967 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008968 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008969 */
8970 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008971 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008972
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008973 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008974 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8975 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8976 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8977
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008978 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008979
8980 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008981
Chris Wilson22721342014-03-04 09:41:43 +00008982 if (0) { /* causes HiZ corruption on ivb:gt1 */
8983 /* enable HiZ Raw Stall Optimization */
8984 I915_WRITE(CACHE_MODE_0_GEN7,
8985 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8986 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008987
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008988 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008989 I915_WRITE(CACHE_MODE_1,
8990 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008991
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008992 /*
8993 * BSpec recommends 8x4 when MSAA is used,
8994 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008995 *
8996 * Note that PS/WM thread counts depend on the WIZ hashing
8997 * disable bit, which we don't touch here, but it's good
8998 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008999 */
9000 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009001 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009002
Ben Widawsky20848222012-05-04 18:58:59 -07009003 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9004 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9005 snpcr |= GEN6_MBC_SNPCR_MED;
9006 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009007
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009008 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009009 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009010
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009011 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009012}
9013
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009014static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009015{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009016 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009017 I915_WRITE(_3D_CHICKEN3,
9018 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9019
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009020 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009021 I915_WRITE(IVB_CHICKEN3,
9022 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9023 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9024
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009025 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009026 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009027 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009028 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9029 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009030
Akash Goel4e046322014-04-04 17:14:38 +05309031 /* WaDisable_RenderCache_OperationalFlush:vlv */
9032 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9033
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009034 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009035 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9036 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9037
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009038 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009039 I915_WRITE(GEN7_ROW_CHICKEN2,
9040 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9041
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009042 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009043 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9044 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9045 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9046
Ville Syrjälä46680e02014-01-22 21:33:01 +02009047 gen7_setup_fixed_func_scheduler(dev_priv);
9048
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009049 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009050 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009051 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009052 */
9053 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009054 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009055
Akash Goelc98f5062014-03-24 23:00:07 +05309056 /* WaDisableL3Bank2xClockGate:vlv
9057 * Disabling L3 clock gating- MMIO 940c[25] = 1
9058 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9059 I915_WRITE(GEN7_UCGCTL4,
9060 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009061
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009062 /*
9063 * BSpec says this must be set, even though
9064 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9065 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009066 I915_WRITE(CACHE_MODE_1,
9067 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009068
9069 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009070 * BSpec recommends 8x4 when MSAA is used,
9071 * however in practice 16x4 seems fastest.
9072 *
9073 * Note that PS/WM thread counts depend on the WIZ hashing
9074 * disable bit, which we don't touch here, but it's good
9075 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9076 */
9077 I915_WRITE(GEN7_GT_MODE,
9078 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9079
9080 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009081 * WaIncreaseL3CreditsForVLVB0:vlv
9082 * This is the hardware default actually.
9083 */
9084 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9085
9086 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009087 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009088 * Disable clock gating on th GCFG unit to prevent a delay
9089 * in the reporting of vblank events.
9090 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009091 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009092}
9093
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009094static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009095{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009096 /* WaVSRefCountFullforceMissDisable:chv */
9097 /* WaDSRefCountFullforceMissDisable:chv */
9098 I915_WRITE(GEN7_FF_THREAD_MODE,
9099 I915_READ(GEN7_FF_THREAD_MODE) &
9100 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009101
9102 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9103 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9104 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009105
9106 /* WaDisableCSUnitClockGating:chv */
9107 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9108 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009109
9110 /* WaDisableSDEUnitClockGating:chv */
9111 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9112 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009113
9114 /*
Imre Deak450174f2016-05-03 15:54:21 +03009115 * WaProgramL3SqcReg1Default:chv
9116 * See gfxspecs/Related Documents/Performance Guide/
9117 * LSQC Setting Recommendations.
9118 */
9119 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9120
9121 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009122 * GTT cache may not work with big pages, so if those
9123 * are ever enabled GTT cache may need to be disabled.
9124 */
9125 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009126}
9127
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009128static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009129{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009130 uint32_t dspclk_gate;
9131
9132 I915_WRITE(RENCLK_GATE_D1, 0);
9133 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9134 GS_UNIT_CLOCK_GATE_DISABLE |
9135 CL_UNIT_CLOCK_GATE_DISABLE);
9136 I915_WRITE(RAMCLK_GATE_D, 0);
9137 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9138 OVRUNIT_CLOCK_GATE_DISABLE |
9139 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009140 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009141 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9142 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009143
9144 /* WaDisableRenderCachePipelinedFlush */
9145 I915_WRITE(CACHE_MODE_0,
9146 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009147
Akash Goel4e046322014-04-04 17:14:38 +05309148 /* WaDisable_RenderCache_OperationalFlush:g4x */
9149 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9150
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009151 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009152}
9153
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009154static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009155{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009156 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9157 I915_WRITE(RENCLK_GATE_D2, 0);
9158 I915_WRITE(DSPCLK_GATE_D, 0);
9159 I915_WRITE(RAMCLK_GATE_D, 0);
9160 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009161 I915_WRITE(MI_ARB_STATE,
9162 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309163
9164 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9165 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009166}
9167
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009168static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009169{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009170 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9171 I965_RCC_CLOCK_GATE_DISABLE |
9172 I965_RCPB_CLOCK_GATE_DISABLE |
9173 I965_ISC_CLOCK_GATE_DISABLE |
9174 I965_FBC_CLOCK_GATE_DISABLE);
9175 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009176 I915_WRITE(MI_ARB_STATE,
9177 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309178
9179 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9180 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009181}
9182
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009183static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009184{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009185 u32 dstate = I915_READ(D_STATE);
9186
9187 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9188 DSTATE_DOT_CLOCK_GATING;
9189 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009190
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009191 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009192 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009193
9194 /* IIR "flip pending" means done if this bit is set */
9195 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009196
9197 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009198 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009199
9200 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9201 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009202
9203 I915_WRITE(MI_ARB_STATE,
9204 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009205}
9206
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009207static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009208{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009209 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009210
9211 /* interrupts should cause a wake up from C3 */
9212 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9213 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009214
9215 I915_WRITE(MEM_MODE,
9216 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009217}
9218
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009219static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009220{
Ville Syrjälä10383922014-08-15 01:21:54 +03009221 I915_WRITE(MEM_MODE,
9222 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9223 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009224}
9225
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009226void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009227{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009228 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009229}
9230
Ville Syrjälä712bf362016-10-31 22:37:23 +02009231void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009232{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009233 if (HAS_PCH_LPT(dev_priv))
9234 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009235}
9236
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009237static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009238{
9239 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9240}
9241
9242/**
9243 * intel_init_clock_gating_hooks - setup the clock gating hooks
9244 * @dev_priv: device private
9245 *
9246 * Setup the hooks that configure which clocks of a given platform can be
9247 * gated and also apply various GT and display specific workarounds for these
9248 * platforms. Note that some GT specific workarounds are applied separately
9249 * when GPU contexts or batchbuffers start their execution.
9250 */
9251void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9252{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009253 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009254 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009255 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009256 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009257 else if (IS_COFFEELAKE(dev_priv))
9258 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009259 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009260 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009261 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009262 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009263 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009264 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009265 else if (IS_GEMINILAKE(dev_priv))
9266 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009267 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009268 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009269 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009270 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009271 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009272 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009273 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009274 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009275 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009276 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009277 else if (IS_GEN6(dev_priv))
9278 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9279 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009280 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009281 else if (IS_G4X(dev_priv))
9282 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009283 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009284 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009285 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009286 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009287 else if (IS_GEN3(dev_priv))
9288 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9289 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9290 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9291 else if (IS_GEN2(dev_priv))
9292 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9293 else {
9294 MISSING_CASE(INTEL_DEVID(dev_priv));
9295 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9296 }
9297}
9298
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009299/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009300void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009301{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009302 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009303
Daniel Vetterc921aba2012-04-26 23:28:17 +02009304 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009305 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009306 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009307 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009308 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009309
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009310 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009311 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009312 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009313 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009314 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009315 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009316 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009317 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009318
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009319 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009320 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009321 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009322 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009323 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009324 dev_priv->display.compute_intermediate_wm =
9325 ilk_compute_intermediate_wm;
9326 dev_priv->display.initial_watermarks =
9327 ilk_initial_watermarks;
9328 dev_priv->display.optimize_watermarks =
9329 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009330 } else {
9331 DRM_DEBUG_KMS("Failed to read display plane latency. "
9332 "Disable CxSR\n");
9333 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009334 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009335 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009336 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009337 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009338 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009339 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009340 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009341 } else if (IS_G4X(dev_priv)) {
9342 g4x_setup_wm_latency(dev_priv);
9343 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9344 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9345 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9346 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009347 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009348 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009349 dev_priv->is_ddr3,
9350 dev_priv->fsb_freq,
9351 dev_priv->mem_freq)) {
9352 DRM_INFO("failed to find known CxSR latency "
9353 "(found ddr%s fsb freq %d, mem freq %d), "
9354 "disabling CxSR\n",
9355 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9356 dev_priv->fsb_freq, dev_priv->mem_freq);
9357 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009358 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009359 dev_priv->display.update_wm = NULL;
9360 } else
9361 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009362 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009363 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009364 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009365 dev_priv->display.update_wm = i9xx_update_wm;
9366 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009367 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009368 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009369 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009370 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009371 } else {
9372 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009373 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009374 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009375 } else {
9376 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009377 }
9378}
9379
Lyude87660502016-08-17 15:55:53 -04009380static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9381{
9382 uint32_t flags =
9383 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9384
9385 switch (flags) {
9386 case GEN6_PCODE_SUCCESS:
9387 return 0;
9388 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009389 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009390 case GEN6_PCODE_ILLEGAL_CMD:
9391 return -ENXIO;
9392 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009393 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009394 return -EOVERFLOW;
9395 case GEN6_PCODE_TIMEOUT:
9396 return -ETIMEDOUT;
9397 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009398 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009399 return 0;
9400 }
9401}
9402
9403static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9404{
9405 uint32_t flags =
9406 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9407
9408 switch (flags) {
9409 case GEN6_PCODE_SUCCESS:
9410 return 0;
9411 case GEN6_PCODE_ILLEGAL_CMD:
9412 return -ENXIO;
9413 case GEN7_PCODE_TIMEOUT:
9414 return -ETIMEDOUT;
9415 case GEN7_PCODE_ILLEGAL_DATA:
9416 return -EINVAL;
9417 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9418 return -EOVERFLOW;
9419 default:
9420 MISSING_CASE(flags);
9421 return 0;
9422 }
9423}
9424
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009425int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009426{
Lyude87660502016-08-17 15:55:53 -04009427 int status;
9428
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009429 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009430
Chris Wilson3f5582d2016-06-30 15:32:45 +01009431 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9432 * use te fw I915_READ variants to reduce the amount of work
9433 * required when reading/writing.
9434 */
9435
9436 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009437 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9438 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009439 return -EAGAIN;
9440 }
9441
Chris Wilson3f5582d2016-06-30 15:32:45 +01009442 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9443 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9444 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009445
Chris Wilsone09a3032017-04-11 11:13:39 +01009446 if (__intel_wait_for_register_fw(dev_priv,
9447 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9448 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009449 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9450 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009451 return -ETIMEDOUT;
9452 }
9453
Chris Wilson3f5582d2016-06-30 15:32:45 +01009454 *val = I915_READ_FW(GEN6_PCODE_DATA);
9455 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009456
Lyude87660502016-08-17 15:55:53 -04009457 if (INTEL_GEN(dev_priv) > 6)
9458 status = gen7_check_mailbox_status(dev_priv);
9459 else
9460 status = gen6_check_mailbox_status(dev_priv);
9461
9462 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009463 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9464 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009465 return status;
9466 }
9467
Ben Widawsky42c05262012-09-26 10:34:00 -07009468 return 0;
9469}
9470
Imre Deake76019a2018-01-30 16:29:38 +02009471int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009472 u32 mbox, u32 val,
9473 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009474{
Lyude87660502016-08-17 15:55:53 -04009475 int status;
9476
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009477 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009478
Chris Wilson3f5582d2016-06-30 15:32:45 +01009479 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9480 * use te fw I915_READ variants to reduce the amount of work
9481 * required when reading/writing.
9482 */
9483
9484 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009485 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9486 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009487 return -EAGAIN;
9488 }
9489
Chris Wilson3f5582d2016-06-30 15:32:45 +01009490 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009491 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009492 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009493
Chris Wilsone09a3032017-04-11 11:13:39 +01009494 if (__intel_wait_for_register_fw(dev_priv,
9495 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009496 fast_timeout_us, slow_timeout_ms,
9497 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009498 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9499 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009500 return -ETIMEDOUT;
9501 }
9502
Chris Wilson3f5582d2016-06-30 15:32:45 +01009503 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009504
Lyude87660502016-08-17 15:55:53 -04009505 if (INTEL_GEN(dev_priv) > 6)
9506 status = gen7_check_mailbox_status(dev_priv);
9507 else
9508 status = gen6_check_mailbox_status(dev_priv);
9509
9510 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009511 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9512 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009513 return status;
9514 }
9515
Ben Widawsky42c05262012-09-26 10:34:00 -07009516 return 0;
9517}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009518
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009519static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9520 u32 request, u32 reply_mask, u32 reply,
9521 u32 *status)
9522{
9523 u32 val = request;
9524
9525 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9526
9527 return *status || ((val & reply_mask) == reply);
9528}
9529
9530/**
9531 * skl_pcode_request - send PCODE request until acknowledgment
9532 * @dev_priv: device private
9533 * @mbox: PCODE mailbox ID the request is targeted for
9534 * @request: request ID
9535 * @reply_mask: mask used to check for request acknowledgment
9536 * @reply: value used to check for request acknowledgment
9537 * @timeout_base_ms: timeout for polling with preemption enabled
9538 *
9539 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009540 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009541 * The request is acknowledged once the PCODE reply dword equals @reply after
9542 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009543 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009544 * preemption disabled.
9545 *
9546 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9547 * other error as reported by PCODE.
9548 */
9549int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9550 u32 reply_mask, u32 reply, int timeout_base_ms)
9551{
9552 u32 status;
9553 int ret;
9554
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009555 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009556
9557#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9558 &status)
9559
9560 /*
9561 * Prime the PCODE by doing a request first. Normally it guarantees
9562 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9563 * _wait_for() doesn't guarantee when its passed condition is evaluated
9564 * first, so send the first request explicitly.
9565 */
9566 if (COND) {
9567 ret = 0;
9568 goto out;
9569 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009570 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009571 if (!ret)
9572 goto out;
9573
9574 /*
9575 * The above can time out if the number of requests was low (2 in the
9576 * worst case) _and_ PCODE was busy for some reason even after a
9577 * (queued) request and @timeout_base_ms delay. As a workaround retry
9578 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009579 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009580 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009581 * requests, and for any quirks of the PCODE firmware that delays
9582 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009583 */
9584 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9585 WARN_ON_ONCE(timeout_base_ms > 3);
9586 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009587 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009588 preempt_enable();
9589
9590out:
9591 return ret ? ret : status;
9592#undef COND
9593}
9594
Ville Syrjälädd06f882014-11-10 22:55:12 +02009595static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9596{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009597 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9598
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009599 /*
9600 * N = val - 0xb7
9601 * Slow = Fast = GPLL ref * N
9602 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009603 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009604}
9605
Fengguang Wub55dd642014-07-12 11:21:39 +02009606static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009607{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009608 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9609
9610 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009611}
9612
Fengguang Wub55dd642014-07-12 11:21:39 +02009613static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309614{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009615 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9616
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009617 /*
9618 * N = val / 2
9619 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9620 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009621 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309622}
9623
Fengguang Wub55dd642014-07-12 11:21:39 +02009624static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309625{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009626 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9627
Ville Syrjälä1c147622014-08-18 14:42:43 +03009628 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009629 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309630}
9631
Ville Syrjälä616bc822015-01-23 21:04:25 +02009632int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9633{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009634 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009635 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9636 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009637 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009638 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009639 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009640 return byt_gpu_freq(dev_priv, val);
9641 else
9642 return val * GT_FREQUENCY_MULTIPLIER;
9643}
9644
Ville Syrjälä616bc822015-01-23 21:04:25 +02009645int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9646{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009647 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009648 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9649 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009650 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009651 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009652 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009653 return byt_freq_opcode(dev_priv, val);
9654 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009655 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309656}
9657
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009658void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009659{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009660 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009661 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009662
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009663 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009664
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009665 dev_priv->runtime_pm.suspended = false;
9666 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009667}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009668
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009669static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9670 const i915_reg_t reg)
9671{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009672 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009673 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009674
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009675 /*
9676 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009677 * uncore lock to prevent concurrent access to range reg.
9678 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009679 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009680
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009681 /*
9682 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009683 * With a control bit, we can choose between upper or lower
9684 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009685 *
9686 * Although we always use the counter in high-range mode elsewhere,
9687 * userspace may attempt to read the value before rc6 is initialised,
9688 * before we have set the default VLV_COUNTER_CONTROL value. So always
9689 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009690 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009691 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9692 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009693 upper = I915_READ_FW(reg);
9694 do {
9695 tmp = upper;
9696
9697 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9698 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9699 lower = I915_READ_FW(reg);
9700
9701 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9702 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9703 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009704 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009705
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009706 /*
9707 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009708 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9709 * now.
9710 */
9711
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009712 return lower | (u64)upper << 8;
9713}
9714
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009715u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009716 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009717{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009718 u64 time_hw, prev_hw, overflow_hw;
9719 unsigned int fw_domains;
9720 unsigned long flags;
9721 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009722 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009723
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009724 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009725 return 0;
9726
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009727 /*
9728 * Store previous hw counter values for counter wrap-around handling.
9729 *
9730 * There are only four interesting registers and they live next to each
9731 * other so we can use the relative address, compared to the smallest
9732 * one as the index into driver storage.
9733 */
9734 i = (i915_mmio_reg_offset(reg) -
9735 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9736 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9737 return 0;
9738
9739 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9740
9741 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9742 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9743
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009744 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9745 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009746 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009747 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009748 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009749 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009750 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009751 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9752 if (IS_GEN9_LP(dev_priv)) {
9753 mul = 10000;
9754 div = 12;
9755 } else {
9756 mul = 1280;
9757 div = 1;
9758 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009759
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009760 overflow_hw = BIT_ULL(32);
9761 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009762 }
9763
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009764 /*
9765 * Counter wrap handling.
9766 *
9767 * But relying on a sufficient frequency of queries otherwise counters
9768 * can still wrap.
9769 */
9770 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9771 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9772
9773 /* RC6 delta from last sample. */
9774 if (time_hw >= prev_hw)
9775 time_hw -= prev_hw;
9776 else
9777 time_hw += overflow_hw - prev_hw;
9778
9779 /* Add delta to RC6 extended raw driver copy. */
9780 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9781 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9782
9783 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9784 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9785
9786 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009787}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009788
9789u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9790{
9791 u32 cagf;
9792
9793 if (INTEL_GEN(dev_priv) >= 9)
9794 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9795 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9796 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9797 else
9798 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9799
9800 return cagf;
9801}