blob: ee045be2a5e02b98ebd4e0ab21eb0975af65ea82 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300387}
388
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200389bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200390{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 bool ret;
392
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200393 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200394 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200395 dev_priv->wm.vlv.cxsr = enable;
396 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200397
398 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200399}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200400
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401/*
402 * Latency for FIFO fetches is dependent on several factors:
403 * - memory configuration (speed, channels)
404 * - chipset
405 * - current MCH state
406 * It can be fairly high in some situations, so here we assume a fairly
407 * pessimal value. It's a tradeoff between extra memory fetches (if we
408 * set this value too high, the FIFO will fetch frequently to stay full)
409 * and power consumption (set it too low to save power and we might see
410 * FIFO underruns and display "flicker").
411 *
412 * A value of 5us seems to be a good balance; safe for very low end
413 * platforms but not overly aggressive on lower latency configs.
414 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100415static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300416
Ville Syrjäläb5004722015-03-05 21:19:47 +0200417#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
418 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
419
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200420static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200421{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200422 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200423 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200424 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200425 enum pipe pipe = crtc->pipe;
426 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200427
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200428 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200429 uint32_t dsparb, dsparb2, dsparb3;
430 case PIPE_A:
431 dsparb = I915_READ(DSPARB);
432 dsparb2 = I915_READ(DSPARB2);
433 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
434 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
435 break;
436 case PIPE_B:
437 dsparb = I915_READ(DSPARB);
438 dsparb2 = I915_READ(DSPARB2);
439 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
440 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
441 break;
442 case PIPE_C:
443 dsparb2 = I915_READ(DSPARB2);
444 dsparb3 = I915_READ(DSPARB3);
445 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
446 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
447 break;
448 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200449 MISSING_CASE(pipe);
450 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200451 }
452
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200453 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
454 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
455 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
456 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200457}
458
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200459static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300460{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300461 uint32_t dsparb = I915_READ(DSPARB);
462 int size;
463
464 size = dsparb & 0x7f;
465 if (plane)
466 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
467
468 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
469 plane ? "B" : "A", size);
470
471 return size;
472}
473
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200474static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300475{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300476 uint32_t dsparb = I915_READ(DSPARB);
477 int size;
478
479 size = dsparb & 0x1ff;
480 if (plane)
481 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
482 size >>= 1; /* Convert to cachelines */
483
484 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
485 plane ? "B" : "A", size);
486
487 return size;
488}
489
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200490static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300491{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300492 uint32_t dsparb = I915_READ(DSPARB);
493 int size;
494
495 size = dsparb & 0x7f;
496 size >>= 2; /* Convert to cachelines */
497
498 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
499 plane ? "B" : "A",
500 size);
501
502 return size;
503}
504
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300505/* Pineview has different values for various configs */
506static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300507 .fifo_size = PINEVIEW_DISPLAY_FIFO,
508 .max_wm = PINEVIEW_MAX_WM,
509 .default_wm = PINEVIEW_DFT_WM,
510 .guard_size = PINEVIEW_GUARD_WM,
511 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512};
513static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300514 .fifo_size = PINEVIEW_DISPLAY_FIFO,
515 .max_wm = PINEVIEW_MAX_WM,
516 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
517 .guard_size = PINEVIEW_GUARD_WM,
518 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300519};
520static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300521 .fifo_size = PINEVIEW_CURSOR_FIFO,
522 .max_wm = PINEVIEW_CURSOR_MAX_WM,
523 .default_wm = PINEVIEW_CURSOR_DFT_WM,
524 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
525 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526};
527static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300528 .fifo_size = PINEVIEW_CURSOR_FIFO,
529 .max_wm = PINEVIEW_CURSOR_MAX_WM,
530 .default_wm = PINEVIEW_CURSOR_DFT_WM,
531 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
532 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533};
534static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300535 .fifo_size = G4X_FIFO_SIZE,
536 .max_wm = G4X_MAX_WM,
537 .default_wm = G4X_MAX_WM,
538 .guard_size = 2,
539 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540};
541static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300542 .fifo_size = I965_CURSOR_FIFO,
543 .max_wm = I965_CURSOR_MAX_WM,
544 .default_wm = I965_CURSOR_DFT_WM,
545 .guard_size = 2,
546 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300549 .fifo_size = I965_CURSOR_FIFO,
550 .max_wm = I965_CURSOR_MAX_WM,
551 .default_wm = I965_CURSOR_DFT_WM,
552 .guard_size = 2,
553 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554};
555static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300556 .fifo_size = I945_FIFO_SIZE,
557 .max_wm = I915_MAX_WM,
558 .default_wm = 1,
559 .guard_size = 2,
560 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561};
562static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = I915_FIFO_SIZE,
564 .max_wm = I915_MAX_WM,
565 .default_wm = 1,
566 .guard_size = 2,
567 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300569static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = I855GM_FIFO_SIZE,
571 .max_wm = I915_MAX_WM,
572 .default_wm = 1,
573 .guard_size = 2,
574 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300576static const struct intel_watermark_params i830_bc_wm_info = {
577 .fifo_size = I855GM_FIFO_SIZE,
578 .max_wm = I915_MAX_WM/2,
579 .default_wm = 1,
580 .guard_size = 2,
581 .cacheline_size = I830_FIFO_LINE_SIZE,
582};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200583static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300584 .fifo_size = I830_FIFO_SIZE,
585 .max_wm = I915_MAX_WM,
586 .default_wm = 1,
587 .guard_size = 2,
588 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589};
590
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591/**
592 * intel_calculate_wm - calculate watermark level
593 * @clock_in_khz: pixel clock
594 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200595 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596 * @latency_ns: memory latency for the platform
597 *
598 * Calculate the watermark level (the level at which the display plane will
599 * start fetching from memory again). Each chip has a different display
600 * FIFO size and allocation, so the caller needs to figure that out and pass
601 * in the correct intel_watermark_params structure.
602 *
603 * As the pixel clock runs, the FIFO will be drained at a rate that depends
604 * on the pixel size. When it reaches the watermark level, it'll start
605 * fetching FIFO line sized based chunks from memory until the FIFO fills
606 * past the watermark point. If the FIFO drains completely, a FIFO underrun
607 * will occur, and a display engine hang could result.
608 */
609static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
610 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200611 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612 unsigned long latency_ns)
613{
614 long entries_required, wm_size;
615
616 /*
617 * Note: we need to make sure we don't overflow for various clock &
618 * latency values.
619 * clocks go from a few thousand to several hundred thousand.
620 * latency is usually a few thousand
621 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200622 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300623 1000;
624 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
625
626 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
627
628 wm_size = fifo_size - (entries_required + wm->guard_size);
629
630 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
631
632 /* Don't promote wm_size to unsigned... */
633 if (wm_size > (long)wm->max_wm)
634 wm_size = wm->max_wm;
635 if (wm_size <= 0)
636 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300637
638 /*
639 * Bspec seems to indicate that the value shouldn't be lower than
640 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
641 * Lets go for 8 which is the burst size since certain platforms
642 * already use a hardcoded 8 (which is what the spec says should be
643 * done).
644 */
645 if (wm_size <= 8)
646 wm_size = 8;
647
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300648 return wm_size;
649}
650
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300651static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
652{
653 return dev_priv->wm.max_level + 1;
654}
655
Ville Syrjälä24304d812017-03-14 17:10:49 +0200656static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
657 const struct intel_plane_state *plane_state)
658{
659 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
660
661 /* FIXME check the 'enable' instead */
662 if (!crtc_state->base.active)
663 return false;
664
665 /*
666 * Treat cursor with fb as always visible since cursor updates
667 * can happen faster than the vrefresh rate, and the current
668 * watermark code doesn't handle that correctly. Cursor updates
669 * which set/clear the fb or change the cursor size are going
670 * to get throttled by intel_legacy_cursor_update() to work
671 * around this problem with the watermark code.
672 */
673 if (plane->id == PLANE_CURSOR)
674 return plane_state->base.fb != NULL;
675 else
676 return plane_state->base.visible;
677}
678
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200679static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300680{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200681 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200683 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200684 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 if (enabled)
686 return NULL;
687 enabled = crtc;
688 }
689 }
690
691 return enabled;
692}
693
Ville Syrjälä432081b2016-10-31 22:37:03 +0200694static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200696 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200697 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 const struct cxsr_latency *latency;
699 u32 reg;
700 unsigned long wm;
701
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100702 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
703 dev_priv->is_ddr3,
704 dev_priv->fsb_freq,
705 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300706 if (!latency) {
707 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300708 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300709 return;
710 }
711
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200712 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300713 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200714 const struct drm_display_mode *adjusted_mode =
715 &crtc->config->base.adjusted_mode;
716 const struct drm_framebuffer *fb =
717 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200718 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300719 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720
721 /* Display SR */
722 wm = intel_calculate_wm(clock, &pineview_display_wm,
723 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200724 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300725 reg = I915_READ(DSPFW1);
726 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200727 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 I915_WRITE(DSPFW1, reg);
729 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
730
731 /* cursor SR */
732 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
733 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 reg = I915_READ(DSPFW3);
736 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200737 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 I915_WRITE(DSPFW3, reg);
739
740 /* Display HPLL off SR */
741 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
742 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200743 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744 reg = I915_READ(DSPFW3);
745 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200746 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300747 I915_WRITE(DSPFW3, reg);
748
749 /* cursor HPLL off SR */
750 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
751 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200752 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 reg = I915_READ(DSPFW3);
754 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200755 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300756 I915_WRITE(DSPFW3, reg);
757 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
758
Imre Deak5209b1f2014-07-01 12:36:17 +0300759 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300761 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762 }
763}
764
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200765static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766 int plane,
767 const struct intel_watermark_params *display,
768 int display_latency_ns,
769 const struct intel_watermark_params *cursor,
770 int cursor_latency_ns,
771 int *plane_wm,
772 int *cursor_wm)
773{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200774 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300775 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200776 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200777 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300778 int line_time_us, line_count;
779 int entries, tlb_miss;
780
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200781 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200782 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300783 *cursor_wm = cursor->guard_size;
784 *plane_wm = display->guard_size;
785 return false;
786 }
787
Ville Syrjäläefc26112016-10-31 22:37:04 +0200788 adjusted_mode = &crtc->config->base.adjusted_mode;
789 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100790 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800791 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200792 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200793 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794
795 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200796 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
798 if (tlb_miss > 0)
799 entries += tlb_miss;
800 entries = DIV_ROUND_UP(entries, display->cacheline_size);
801 *plane_wm = entries + display->guard_size;
802 if (*plane_wm > (int)display->max_wm)
803 *plane_wm = display->max_wm;
804
805 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200806 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300807 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200808 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
810 if (tlb_miss > 0)
811 entries += tlb_miss;
812 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
813 *cursor_wm = entries + cursor->guard_size;
814 if (*cursor_wm > (int)cursor->max_wm)
815 *cursor_wm = (int)cursor->max_wm;
816
817 return true;
818}
819
820/*
821 * Check the wm result.
822 *
823 * If any calculated watermark values is larger than the maximum value that
824 * can be programmed into the associated watermark register, that watermark
825 * must be disabled.
826 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200827static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 int display_wm, int cursor_wm,
829 const struct intel_watermark_params *display,
830 const struct intel_watermark_params *cursor)
831{
832 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
833 display_wm, cursor_wm);
834
835 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100836 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837 display_wm, display->max_wm);
838 return false;
839 }
840
841 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100842 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843 cursor_wm, cursor->max_wm);
844 return false;
845 }
846
847 if (!(display_wm || cursor_wm)) {
848 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
849 return false;
850 }
851
852 return true;
853}
854
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200855static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 int plane,
857 int latency_ns,
858 const struct intel_watermark_params *display,
859 const struct intel_watermark_params *cursor,
860 int *display_wm, int *cursor_wm)
861{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200862 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300863 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200864 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200865 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866 unsigned long line_time_us;
867 int line_count, line_size;
868 int small, large;
869 int entries;
870
871 if (!latency_ns) {
872 *display_wm = *cursor_wm = 0;
873 return false;
874 }
875
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200876 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200877 adjusted_mode = &crtc->config->base.adjusted_mode;
878 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100879 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800880 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200881 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200882 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883
Ville Syrjälä922044c2014-02-14 14:18:57 +0200884 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200886 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300887
888 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200889 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300890 large = line_count * line_size;
891
892 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
893 *display_wm = entries + display->guard_size;
894
895 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200896 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300897 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
898 *cursor_wm = entries + cursor->guard_size;
899
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200900 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 *display_wm, *cursor_wm,
902 display, cursor);
903}
904
Ville Syrjälä15665972015-03-10 16:16:28 +0200905#define FW_WM_VLV(value, plane) \
906 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
907
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200908static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200909 const struct vlv_wm_values *wm)
910{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200911 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200912
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200913 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200914 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
915
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200916 I915_WRITE(VLV_DDL(pipe),
917 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
918 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
919 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
920 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
921 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200922
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200923 /*
924 * Zero the (unused) WM1 watermarks, and also clear all the
925 * high order bits so that there are no out of bounds values
926 * present in the registers during the reprogramming.
927 */
928 I915_WRITE(DSPHOWM, 0);
929 I915_WRITE(DSPHOWM1, 0);
930 I915_WRITE(DSPFW4, 0);
931 I915_WRITE(DSPFW5, 0);
932 I915_WRITE(DSPFW6, 0);
933
Ville Syrjäläae801522015-03-05 21:19:49 +0200934 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200935 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200936 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
937 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
938 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200939 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200940 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
942 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200943 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200944 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200945
946 if (IS_CHERRYVIEW(dev_priv)) {
947 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200948 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
949 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200950 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200951 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
952 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200953 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200954 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
955 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200956 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200957 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200958 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
959 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
960 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
961 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
962 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
963 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
964 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
965 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
966 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200967 } else {
968 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200969 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
970 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200971 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200972 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200973 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
974 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
975 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
976 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
977 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
978 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200979 }
980
981 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200982}
983
Ville Syrjälä15665972015-03-10 16:16:28 +0200984#undef FW_WM_VLV
985
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300986/* latency must be in 0.1us units. */
987static unsigned int vlv_wm_method2(unsigned int pixel_rate,
988 unsigned int pipe_htotal,
989 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200990 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300991 unsigned int latency)
992{
993 unsigned int ret;
994
995 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200996 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300997 ret = DIV_ROUND_UP(ret, 64);
998
999 return ret;
1000}
1001
Ville Syrjäläbb726512016-10-31 22:37:24 +02001002static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001003{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001004 /* all latencies in usec */
1005 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1006
Ville Syrjälä58590c12015-09-08 21:05:12 +03001007 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1008
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001009 if (IS_CHERRYVIEW(dev_priv)) {
1010 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1011 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001012
1013 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001014 }
1015}
1016
Ville Syrjäläe339d672016-11-28 19:37:17 +02001017static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1018 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001019 int level)
1020{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001021 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001022 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001023 const struct drm_display_mode *adjusted_mode =
1024 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001025 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001026
1027 if (dev_priv->wm.pri_latency[level] == 0)
1028 return USHRT_MAX;
1029
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001030 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001031 return 0;
1032
Daniel Vetteref426c12017-01-04 11:41:10 +01001033 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001034 clock = adjusted_mode->crtc_clock;
1035 htotal = adjusted_mode->crtc_htotal;
1036 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001037 if (WARN_ON(htotal == 0))
1038 htotal = 1;
1039
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001040 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001041 /*
1042 * FIXME the formula gives values that are
1043 * too big for the cursor FIFO, and hence we
1044 * would never be able to use cursors. For
1045 * now just hardcode the watermark.
1046 */
1047 wm = 63;
1048 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001049 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001050 dev_priv->wm.pri_latency[level] * 10);
1051 }
1052
1053 return min_t(int, wm, USHRT_MAX);
1054}
1055
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001056static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1057{
1058 return (active_planes & (BIT(PLANE_SPRITE0) |
1059 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1060}
1061
Ville Syrjälä5012e602017-03-02 19:14:56 +02001062static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001063{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001064 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001065 const struct vlv_pipe_wm *raw =
1066 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001067 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001068 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1069 int num_active_planes = hweight32(active_planes);
1070 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001071 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001072 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001073 unsigned int total_rate;
1074 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001075
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001076 /*
1077 * When enabling sprite0 after sprite1 has already been enabled
1078 * we tend to get an underrun unless sprite0 already has some
1079 * FIFO space allcoated. Hence we always allocate at least one
1080 * cacheline for sprite0 whenever sprite1 is enabled.
1081 *
1082 * All other plane enable sequences appear immune to this problem.
1083 */
1084 if (vlv_need_sprite0_fifo_workaround(active_planes))
1085 sprite0_fifo_extra = 1;
1086
Ville Syrjälä5012e602017-03-02 19:14:56 +02001087 total_rate = raw->plane[PLANE_PRIMARY] +
1088 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001089 raw->plane[PLANE_SPRITE1] +
1090 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001091
Ville Syrjälä5012e602017-03-02 19:14:56 +02001092 if (total_rate > fifo_size)
1093 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001094
Ville Syrjälä5012e602017-03-02 19:14:56 +02001095 if (total_rate == 0)
1096 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001097
Ville Syrjälä5012e602017-03-02 19:14:56 +02001098 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001099 unsigned int rate;
1100
Ville Syrjälä5012e602017-03-02 19:14:56 +02001101 if ((active_planes & BIT(plane_id)) == 0) {
1102 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001103 continue;
1104 }
1105
Ville Syrjälä5012e602017-03-02 19:14:56 +02001106 rate = raw->plane[plane_id];
1107 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1108 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001109 }
1110
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001111 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1112 fifo_left -= sprite0_fifo_extra;
1113
Ville Syrjälä5012e602017-03-02 19:14:56 +02001114 fifo_state->plane[PLANE_CURSOR] = 63;
1115
1116 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001117
1118 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001119 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001120 int plane_extra;
1121
1122 if (fifo_left == 0)
1123 break;
1124
Ville Syrjälä5012e602017-03-02 19:14:56 +02001125 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001126 continue;
1127
1128 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001129 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001130 fifo_left -= plane_extra;
1131 }
1132
Ville Syrjälä5012e602017-03-02 19:14:56 +02001133 WARN_ON(active_planes != 0 && fifo_left != 0);
1134
1135 /* give it all to the first plane if none are active */
1136 if (active_planes == 0) {
1137 WARN_ON(fifo_left != fifo_size);
1138 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1139 }
1140
1141 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001142}
1143
Ville Syrjäläff32c542017-03-02 19:14:57 +02001144/* mark all levels starting from 'level' as invalid */
1145static void vlv_invalidate_wms(struct intel_crtc *crtc,
1146 struct vlv_wm_state *wm_state, int level)
1147{
1148 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1149
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001150 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001151 enum plane_id plane_id;
1152
1153 for_each_plane_id_on_crtc(crtc, plane_id)
1154 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1155
1156 wm_state->sr[level].cursor = USHRT_MAX;
1157 wm_state->sr[level].plane = USHRT_MAX;
1158 }
1159}
1160
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001161static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1162{
1163 if (wm > fifo_size)
1164 return USHRT_MAX;
1165 else
1166 return fifo_size - wm;
1167}
1168
Ville Syrjäläff32c542017-03-02 19:14:57 +02001169/*
1170 * Starting from 'level' set all higher
1171 * levels to 'value' in the "raw" watermarks.
1172 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001173static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001174 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001175{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001176 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001177 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001178 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001179
Ville Syrjäläff32c542017-03-02 19:14:57 +02001180 for (; level < num_levels; level++) {
1181 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001182
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001183 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001184 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001185 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001186
1187 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001188}
1189
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001190static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1191 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001192{
1193 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1194 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001195 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001196 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001197 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001198
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001199 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001200 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1201 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001202 }
1203
1204 for (level = 0; level < num_levels; level++) {
1205 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1206 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1207 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1208
Ville Syrjäläff32c542017-03-02 19:14:57 +02001209 if (wm > max_wm)
1210 break;
1211
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001212 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001213 raw->plane[plane_id] = wm;
1214 }
1215
1216 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001217 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001218
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001219out:
1220 if (dirty)
1221 DRM_DEBUG_KMS("%s wms: [0]=%d,[1]=%d,[2]=%d\n",
1222 plane->base.name,
1223 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1224 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1225 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1226
1227 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001228}
1229
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001230static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1231 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001232{
1233 const struct vlv_pipe_wm *raw =
1234 &crtc_state->wm.vlv.raw[level];
1235 const struct vlv_fifo_state *fifo_state =
1236 &crtc_state->wm.vlv.fifo_state;
1237
1238 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1239}
1240
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001241static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001242{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001243 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1244 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1245 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1246 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001247}
1248
1249static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001250{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001251 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001252 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001253 struct intel_atomic_state *state =
1254 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001255 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001256 const struct vlv_fifo_state *fifo_state =
1257 &crtc_state->wm.vlv.fifo_state;
1258 int num_active_planes = hweight32(crtc_state->active_planes &
1259 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001260 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001261 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001262 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001263 enum plane_id plane_id;
1264 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001265 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001266
Ville Syrjäläff32c542017-03-02 19:14:57 +02001267 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1268 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001269 to_intel_plane_state(plane->base.state);
1270
Ville Syrjäläff32c542017-03-02 19:14:57 +02001271 if (plane_state->base.crtc != &crtc->base &&
1272 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001273 continue;
1274
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001275 if (vlv_raw_plane_wm_compute(crtc_state, plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001276 dirty |= BIT(plane->id);
1277 }
1278
1279 /*
1280 * DSPARB registers may have been reset due to the
1281 * power well being turned off. Make sure we restore
1282 * them to a consistent state even if no primary/sprite
1283 * planes are initially active.
1284 */
1285 if (needs_modeset)
1286 crtc_state->fifo_changed = true;
1287
1288 if (!dirty)
1289 return 0;
1290
1291 /* cursor changes don't warrant a FIFO recompute */
1292 if (dirty & ~BIT(PLANE_CURSOR)) {
1293 const struct intel_crtc_state *old_crtc_state =
1294 to_intel_crtc_state(crtc->base.state);
1295 const struct vlv_fifo_state *old_fifo_state =
1296 &old_crtc_state->wm.vlv.fifo_state;
1297
1298 ret = vlv_compute_fifo(crtc_state);
1299 if (ret)
1300 return ret;
1301
1302 if (needs_modeset ||
1303 memcmp(old_fifo_state, fifo_state,
1304 sizeof(*fifo_state)) != 0)
1305 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001306 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001307
Ville Syrjäläff32c542017-03-02 19:14:57 +02001308 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001309 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001310 /*
1311 * Note that enabling cxsr with no primary/sprite planes
1312 * enabled can wedge the pipe. Hence we only allow cxsr
1313 * with exactly one enabled primary/sprite plane.
1314 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001315 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001316
Ville Syrjälä5012e602017-03-02 19:14:56 +02001317 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001318 const struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1319 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001320
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001321 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001322 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001323
Ville Syrjäläff32c542017-03-02 19:14:57 +02001324 for_each_plane_id_on_crtc(crtc, plane_id) {
1325 wm_state->wm[level].plane[plane_id] =
1326 vlv_invert_wm_value(raw->plane[plane_id],
1327 fifo_state->plane[plane_id]);
1328 }
1329
1330 wm_state->sr[level].plane =
1331 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001332 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001333 raw->plane[PLANE_SPRITE1]),
1334 sr_fifo_size);
1335
1336 wm_state->sr[level].cursor =
1337 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1338 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001339 }
1340
Ville Syrjäläff32c542017-03-02 19:14:57 +02001341 if (level == 0)
1342 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001343
Ville Syrjäläff32c542017-03-02 19:14:57 +02001344 /* limit to only levels we can actually handle */
1345 wm_state->num_levels = level;
1346
1347 /* invalidate the higher levels */
1348 vlv_invalidate_wms(crtc, wm_state, level);
1349
1350 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001351}
1352
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001353#define VLV_FIFO(plane, value) \
1354 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1355
Ville Syrjäläff32c542017-03-02 19:14:57 +02001356static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1357 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001358{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001359 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001360 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001361 const struct vlv_fifo_state *fifo_state =
1362 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001363 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001364
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001365 if (!crtc_state->fifo_changed)
1366 return;
1367
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001368 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1369 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1370 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001371
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001372 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1373 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001374
Ville Syrjäläc137d662017-03-02 19:15:06 +02001375 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1376
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001377 /*
1378 * uncore.lock serves a double purpose here. It allows us to
1379 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1380 * it protects the DSPARB registers from getting clobbered by
1381 * parallel updates from multiple pipes.
1382 *
1383 * intel_pipe_update_start() has already disabled interrupts
1384 * for us, so a plain spin_lock() is sufficient here.
1385 */
1386 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001387
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001388 switch (crtc->pipe) {
1389 uint32_t dsparb, dsparb2, dsparb3;
1390 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001391 dsparb = I915_READ_FW(DSPARB);
1392 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001393
1394 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1395 VLV_FIFO(SPRITEB, 0xff));
1396 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1397 VLV_FIFO(SPRITEB, sprite1_start));
1398
1399 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1400 VLV_FIFO(SPRITEB_HI, 0x1));
1401 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1402 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1403
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001404 I915_WRITE_FW(DSPARB, dsparb);
1405 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001406 break;
1407 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001408 dsparb = I915_READ_FW(DSPARB);
1409 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001410
1411 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1412 VLV_FIFO(SPRITED, 0xff));
1413 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1414 VLV_FIFO(SPRITED, sprite1_start));
1415
1416 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1417 VLV_FIFO(SPRITED_HI, 0xff));
1418 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1419 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1420
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001421 I915_WRITE_FW(DSPARB, dsparb);
1422 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001423 break;
1424 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001425 dsparb3 = I915_READ_FW(DSPARB3);
1426 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001427
1428 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1429 VLV_FIFO(SPRITEF, 0xff));
1430 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1431 VLV_FIFO(SPRITEF, sprite1_start));
1432
1433 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1434 VLV_FIFO(SPRITEF_HI, 0xff));
1435 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1436 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1437
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001438 I915_WRITE_FW(DSPARB3, dsparb3);
1439 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001440 break;
1441 default:
1442 break;
1443 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001444
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001445 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001446
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001447 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001448}
1449
1450#undef VLV_FIFO
1451
Ville Syrjälä4841da52017-03-02 19:14:59 +02001452static int vlv_compute_intermediate_wm(struct drm_device *dev,
1453 struct intel_crtc *crtc,
1454 struct intel_crtc_state *crtc_state)
1455{
1456 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
1457 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
1458 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
1459 int level;
1460
1461 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001462 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1463 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001464
1465 for (level = 0; level < intermediate->num_levels; level++) {
1466 enum plane_id plane_id;
1467
1468 for_each_plane_id_on_crtc(crtc, plane_id) {
1469 intermediate->wm[level].plane[plane_id] =
1470 min(optimal->wm[level].plane[plane_id],
1471 active->wm[level].plane[plane_id]);
1472 }
1473
1474 intermediate->sr[level].plane = min(optimal->sr[level].plane,
1475 active->sr[level].plane);
1476 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
1477 active->sr[level].cursor);
1478 }
1479
1480 vlv_invalidate_wms(crtc, intermediate, level);
1481
1482 /*
1483 * If our intermediate WM are identical to the final WM, then we can
1484 * omit the post-vblank programming; only update if it's different.
1485 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001486 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1487 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001488
1489 return 0;
1490}
1491
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001492static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001493 struct vlv_wm_values *wm)
1494{
1495 struct intel_crtc *crtc;
1496 int num_active_crtcs = 0;
1497
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001498 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001499 wm->cxsr = true;
1500
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001501 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001502 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001503
1504 if (!crtc->active)
1505 continue;
1506
1507 if (!wm_state->cxsr)
1508 wm->cxsr = false;
1509
1510 num_active_crtcs++;
1511 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1512 }
1513
1514 if (num_active_crtcs != 1)
1515 wm->cxsr = false;
1516
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001517 if (num_active_crtcs > 1)
1518 wm->level = VLV_WM_LEVEL_PM2;
1519
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001520 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001521 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001522 enum pipe pipe = crtc->pipe;
1523
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001524 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001525 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001526 wm->sr = wm_state->sr[wm->level];
1527
Ville Syrjälä1b313892016-11-28 19:37:08 +02001528 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1529 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1530 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1531 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001532 }
1533}
1534
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001535static bool is_disabling(int old, int new, int threshold)
1536{
1537 return old >= threshold && new < threshold;
1538}
1539
1540static bool is_enabling(int old, int new, int threshold)
1541{
1542 return old < threshold && new >= threshold;
1543}
1544
Ville Syrjäläff32c542017-03-02 19:14:57 +02001545static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001546{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001547 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1548 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001549
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001550 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001551
Ville Syrjäläff32c542017-03-02 19:14:57 +02001552 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001553 return;
1554
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001555 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001556 chv_set_memory_dvfs(dev_priv, false);
1557
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001558 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001559 chv_set_memory_pm5(dev_priv, false);
1560
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001561 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001562 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001563
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001564 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001565
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001566 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001567 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001568
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001569 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570 chv_set_memory_pm5(dev_priv, true);
1571
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001572 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001573 chv_set_memory_dvfs(dev_priv, true);
1574
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001575 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001576}
1577
Ville Syrjäläff32c542017-03-02 19:14:57 +02001578static void vlv_initial_watermarks(struct intel_atomic_state *state,
1579 struct intel_crtc_state *crtc_state)
1580{
1581 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1582 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1583
1584 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02001585 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
1586 vlv_program_watermarks(dev_priv);
1587 mutex_unlock(&dev_priv->wm.wm_mutex);
1588}
1589
1590static void vlv_optimize_watermarks(struct intel_atomic_state *state,
1591 struct intel_crtc_state *crtc_state)
1592{
1593 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1595
1596 if (!crtc_state->wm.need_postvbl_update)
1597 return;
1598
1599 mutex_lock(&dev_priv->wm.wm_mutex);
1600 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001601 vlv_program_watermarks(dev_priv);
1602 mutex_unlock(&dev_priv->wm.wm_mutex);
1603}
1604
Ville Syrjäläae801522015-03-05 21:19:49 +02001605#define single_plane_enabled(mask) is_power_of_2(mask)
1606
Ville Syrjälä432081b2016-10-31 22:37:03 +02001607static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001608{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1612 int plane_sr, cursor_sr;
1613 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001614 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001615
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001616 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001617 &g4x_wm_info, pessimal_latency_ns,
1618 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001620 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001622 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001623 &g4x_wm_info, pessimal_latency_ns,
1624 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001625 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001626 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001627
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001629 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001630 sr_latency_ns,
1631 &g4x_wm_info,
1632 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001633 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001634 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001635 } else {
Imre Deak98584252014-06-13 14:54:20 +03001636 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001637 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001638 plane_sr = cursor_sr = 0;
1639 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001640
Ville Syrjäläa5043452014-06-28 02:04:18 +03001641 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1642 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001643 planea_wm, cursora_wm,
1644 planeb_wm, cursorb_wm,
1645 plane_sr, cursor_sr);
1646
1647 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001648 FW_WM(plane_sr, SR) |
1649 FW_WM(cursorb_wm, CURSORB) |
1650 FW_WM(planeb_wm, PLANEB) |
1651 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001652 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001653 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001654 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001655 /* HPLL off in SR has some issues on G4x... disable it */
1656 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001657 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001658 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001659
1660 if (cxsr_enabled)
1661 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001662}
1663
Ville Syrjälä432081b2016-10-31 22:37:03 +02001664static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001665{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001666 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001667 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 int srwm = 1;
1669 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001670 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671
1672 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001673 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001674 if (crtc) {
1675 /* self-refresh has much higher latency */
1676 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001677 const struct drm_display_mode *adjusted_mode =
1678 &crtc->config->base.adjusted_mode;
1679 const struct drm_framebuffer *fb =
1680 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001681 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001682 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001683 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001684 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001685 unsigned long line_time_us;
1686 int entries;
1687
Ville Syrjälä922044c2014-02-14 14:18:57 +02001688 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001689
1690 /* Use ns/us then divide to preserve precision */
1691 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001692 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001693 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1694 srwm = I965_FIFO_SIZE - entries;
1695 if (srwm < 0)
1696 srwm = 1;
1697 srwm &= 0x1ff;
1698 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1699 entries, srwm);
1700
1701 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001702 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001703 entries = DIV_ROUND_UP(entries,
1704 i965_cursor_wm_info.cacheline_size);
1705 cursor_sr = i965_cursor_wm_info.fifo_size -
1706 (entries + i965_cursor_wm_info.guard_size);
1707
1708 if (cursor_sr > i965_cursor_wm_info.max_wm)
1709 cursor_sr = i965_cursor_wm_info.max_wm;
1710
1711 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1712 "cursor %d\n", srwm, cursor_sr);
1713
Imre Deak98584252014-06-13 14:54:20 +03001714 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001715 } else {
Imre Deak98584252014-06-13 14:54:20 +03001716 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001717 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001718 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001719 }
1720
1721 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1722 srwm);
1723
1724 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001725 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1726 FW_WM(8, CURSORB) |
1727 FW_WM(8, PLANEB) |
1728 FW_WM(8, PLANEA));
1729 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1730 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001731 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001732 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001733
1734 if (cxsr_enabled)
1735 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001736}
1737
Ville Syrjäläf4998962015-03-10 17:02:21 +02001738#undef FW_WM
1739
Ville Syrjälä432081b2016-10-31 22:37:03 +02001740static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001741{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001742 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001743 const struct intel_watermark_params *wm_info;
1744 uint32_t fwater_lo;
1745 uint32_t fwater_hi;
1746 int cwm, srwm = 1;
1747 int fifo_size;
1748 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001749 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001750
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001751 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001752 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001753 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001754 wm_info = &i915_wm_info;
1755 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001756 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001757
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001758 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001759 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001760 if (intel_crtc_active(crtc)) {
1761 const struct drm_display_mode *adjusted_mode =
1762 &crtc->config->base.adjusted_mode;
1763 const struct drm_framebuffer *fb =
1764 crtc->base.primary->state->fb;
1765 int cpp;
1766
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001767 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001768 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001769 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001770 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001771
Damien Lespiau241bfc32013-09-25 16:45:37 +01001772 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001773 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001774 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001775 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001776 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001777 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001778 if (planea_wm > (long)wm_info->max_wm)
1779 planea_wm = wm_info->max_wm;
1780 }
1781
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001782 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001783 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001784
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001785 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001786 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001787 if (intel_crtc_active(crtc)) {
1788 const struct drm_display_mode *adjusted_mode =
1789 &crtc->config->base.adjusted_mode;
1790 const struct drm_framebuffer *fb =
1791 crtc->base.primary->state->fb;
1792 int cpp;
1793
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001794 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001795 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001796 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001797 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001798
Damien Lespiau241bfc32013-09-25 16:45:37 +01001799 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001800 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001801 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001802 if (enabled == NULL)
1803 enabled = crtc;
1804 else
1805 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001806 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001807 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001808 if (planeb_wm > (long)wm_info->max_wm)
1809 planeb_wm = wm_info->max_wm;
1810 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001811
1812 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1813
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001814 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001815 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001816
Ville Syrjäläefc26112016-10-31 22:37:04 +02001817 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001818
1819 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001820 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001821 enabled = NULL;
1822 }
1823
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001824 /*
1825 * Overlay gets an aggressive default since video jitter is bad.
1826 */
1827 cwm = 2;
1828
1829 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001830 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001831
1832 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001833 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001834 /* self-refresh has much higher latency */
1835 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001836 const struct drm_display_mode *adjusted_mode =
1837 &enabled->config->base.adjusted_mode;
1838 const struct drm_framebuffer *fb =
1839 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001840 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001841 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001842 int hdisplay = enabled->config->pipe_src_w;
1843 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001844 unsigned long line_time_us;
1845 int entries;
1846
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001847 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001848 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001849 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001850 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001851
Ville Syrjälä922044c2014-02-14 14:18:57 +02001852 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001853
1854 /* Use ns/us then divide to preserve precision */
1855 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001856 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001857 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1858 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1859 srwm = wm_info->fifo_size - entries;
1860 if (srwm < 0)
1861 srwm = 1;
1862
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001863 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001864 I915_WRITE(FW_BLC_SELF,
1865 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001866 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001867 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1868 }
1869
1870 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1871 planea_wm, planeb_wm, cwm, srwm);
1872
1873 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1874 fwater_hi = (cwm & 0x1f);
1875
1876 /* Set request length to 8 cachelines per fetch */
1877 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1878 fwater_hi = fwater_hi | (1 << 8);
1879
1880 I915_WRITE(FW_BLC, fwater_lo);
1881 I915_WRITE(FW_BLC2, fwater_hi);
1882
Imre Deak5209b1f2014-07-01 12:36:17 +03001883 if (enabled)
1884 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001885}
1886
Ville Syrjälä432081b2016-10-31 22:37:03 +02001887static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001888{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001889 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001890 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001891 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001892 uint32_t fwater_lo;
1893 int planea_wm;
1894
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001895 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001896 if (crtc == NULL)
1897 return;
1898
Ville Syrjäläefc26112016-10-31 22:37:04 +02001899 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001900 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001901 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001902 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001903 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001904 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1905 fwater_lo |= (3<<8) | planea_wm;
1906
1907 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1908
1909 I915_WRITE(FW_BLC, fwater_lo);
1910}
1911
Ville Syrjälä37126462013-08-01 16:18:55 +03001912/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001913static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001914{
1915 uint64_t ret;
1916
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001917 if (WARN(latency == 0, "Latency value missing\n"))
1918 return UINT_MAX;
1919
Ville Syrjäläac484962016-01-20 21:05:26 +02001920 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001921 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1922
1923 return ret;
1924}
1925
Ville Syrjälä37126462013-08-01 16:18:55 +03001926/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001927static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001928 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001929 uint32_t latency)
1930{
1931 uint32_t ret;
1932
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001933 if (WARN(latency == 0, "Latency value missing\n"))
1934 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001935 if (WARN_ON(!pipe_htotal))
1936 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001937
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001938 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001939 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001940 ret = DIV_ROUND_UP(ret, 64) + 2;
1941 return ret;
1942}
1943
Ville Syrjälä23297042013-07-05 11:57:17 +03001944static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001945 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001946{
Matt Roper15126882015-12-03 11:37:40 -08001947 /*
1948 * Neither of these should be possible since this function shouldn't be
1949 * called if the CRTC is off or the plane is invisible. But let's be
1950 * extra paranoid to avoid a potential divide-by-zero if we screw up
1951 * elsewhere in the driver.
1952 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001953 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001954 return 0;
1955 if (WARN_ON(!horiz_pixels))
1956 return 0;
1957
Ville Syrjäläac484962016-01-20 21:05:26 +02001958 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001959}
1960
Imre Deak820c1982013-12-17 14:46:36 +02001961struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001962 uint16_t pri;
1963 uint16_t spr;
1964 uint16_t cur;
1965 uint16_t fbc;
1966};
1967
Ville Syrjälä37126462013-08-01 16:18:55 +03001968/*
1969 * For both WM_PIPE and WM_LP.
1970 * mem_value must be in 0.1us units.
1971 */
Matt Roper7221fc32015-09-24 15:53:08 -07001972static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001973 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001974 uint32_t mem_value,
1975 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001976{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001977 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001978 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001979
Ville Syrjälä24304d812017-03-14 17:10:49 +02001980 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001981 return 0;
1982
Ville Syrjälä353c8592016-12-14 23:30:57 +02001983 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001984
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001985 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001986
1987 if (!is_lp)
1988 return method1;
1989
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02001990 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07001991 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001992 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001993 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001994
1995 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001996}
1997
Ville Syrjälä37126462013-08-01 16:18:55 +03001998/*
1999 * For both WM_PIPE and WM_LP.
2000 * mem_value must be in 0.1us units.
2001 */
Matt Roper7221fc32015-09-24 15:53:08 -07002002static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002003 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002004 uint32_t mem_value)
2005{
2006 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002007 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002008
Ville Syrjälä24304d812017-03-14 17:10:49 +02002009 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002010 return 0;
2011
Ville Syrjälä353c8592016-12-14 23:30:57 +02002012 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002013
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002014 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2015 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002016 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002017 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002018 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002019 return min(method1, method2);
2020}
2021
Ville Syrjälä37126462013-08-01 16:18:55 +03002022/*
2023 * For both WM_PIPE and WM_LP.
2024 * mem_value must be in 0.1us units.
2025 */
Matt Roper7221fc32015-09-24 15:53:08 -07002026static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002027 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002028 uint32_t mem_value)
2029{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002030 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002031
Ville Syrjälä24304d812017-03-14 17:10:49 +02002032 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002033 return 0;
2034
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002035 cpp = pstate->base.fb->format->cpp[0];
2036
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002037 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002038 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002039 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002040}
2041
Paulo Zanonicca32e92013-05-31 11:45:06 -03002042/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002043static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002044 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002045 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002046{
Ville Syrjälä83054942016-11-18 21:53:00 +02002047 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002048
Ville Syrjälä24304d812017-03-14 17:10:49 +02002049 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002050 return 0;
2051
Ville Syrjälä353c8592016-12-14 23:30:57 +02002052 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002053
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002054 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002055}
2056
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002057static unsigned int
2058ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002059{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002060 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002061 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002062 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002063 return 768;
2064 else
2065 return 512;
2066}
2067
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002068static unsigned int
2069ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2070 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002071{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002072 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002073 /* BDW primary/sprite plane watermarks */
2074 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002075 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002076 /* IVB/HSW primary/sprite plane watermarks */
2077 return level == 0 ? 127 : 1023;
2078 else if (!is_sprite)
2079 /* ILK/SNB primary plane watermarks */
2080 return level == 0 ? 127 : 511;
2081 else
2082 /* ILK/SNB sprite plane watermarks */
2083 return level == 0 ? 63 : 255;
2084}
2085
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002086static unsigned int
2087ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002088{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002089 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002090 return level == 0 ? 63 : 255;
2091 else
2092 return level == 0 ? 31 : 63;
2093}
2094
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002095static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002096{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002097 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002098 return 31;
2099 else
2100 return 15;
2101}
2102
Ville Syrjälä158ae642013-08-07 13:28:19 +03002103/* Calculate the maximum primary/sprite plane watermark */
2104static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2105 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002106 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002107 enum intel_ddb_partitioning ddb_partitioning,
2108 bool is_sprite)
2109{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002110 struct drm_i915_private *dev_priv = to_i915(dev);
2111 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002112
2113 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002114 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002115 return 0;
2116
2117 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002118 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002119 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002120
2121 /*
2122 * For some reason the non self refresh
2123 * FIFO size is only half of the self
2124 * refresh FIFO size on ILK/SNB.
2125 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002126 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002127 fifo_size /= 2;
2128 }
2129
Ville Syrjälä240264f2013-08-07 13:29:12 +03002130 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002131 /* level 0 is always calculated with 1:1 split */
2132 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2133 if (is_sprite)
2134 fifo_size *= 5;
2135 fifo_size /= 6;
2136 } else {
2137 fifo_size /= 2;
2138 }
2139 }
2140
2141 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002142 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002143}
2144
2145/* Calculate the maximum cursor plane watermark */
2146static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002147 int level,
2148 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002149{
2150 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002151 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002152 return 64;
2153
2154 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002155 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002156}
2157
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002158static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002159 int level,
2160 const struct intel_wm_config *config,
2161 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002162 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002163{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002164 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2165 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2166 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002167 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002168}
2169
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002170static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002171 int level,
2172 struct ilk_wm_maximums *max)
2173{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002174 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2175 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2176 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2177 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002178}
2179
Ville Syrjäläd9395652013-10-09 19:18:10 +03002180static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002181 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002182 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002183{
2184 bool ret;
2185
2186 /* already determined to be invalid? */
2187 if (!result->enable)
2188 return false;
2189
2190 result->enable = result->pri_val <= max->pri &&
2191 result->spr_val <= max->spr &&
2192 result->cur_val <= max->cur;
2193
2194 ret = result->enable;
2195
2196 /*
2197 * HACK until we can pre-compute everything,
2198 * and thus fail gracefully if LP0 watermarks
2199 * are exceeded...
2200 */
2201 if (level == 0 && !result->enable) {
2202 if (result->pri_val > max->pri)
2203 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2204 level, result->pri_val, max->pri);
2205 if (result->spr_val > max->spr)
2206 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2207 level, result->spr_val, max->spr);
2208 if (result->cur_val > max->cur)
2209 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2210 level, result->cur_val, max->cur);
2211
2212 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2213 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2214 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2215 result->enable = true;
2216 }
2217
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002218 return ret;
2219}
2220
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002221static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002222 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002223 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002224 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002225 struct intel_plane_state *pristate,
2226 struct intel_plane_state *sprstate,
2227 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002228 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002229{
2230 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2231 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2232 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2233
2234 /* WM1+ latency values stored in 0.5us units */
2235 if (level > 0) {
2236 pri_latency *= 5;
2237 spr_latency *= 5;
2238 cur_latency *= 5;
2239 }
2240
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002241 if (pristate) {
2242 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2243 pri_latency, level);
2244 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2245 }
2246
2247 if (sprstate)
2248 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2249
2250 if (curstate)
2251 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2252
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002253 result->enable = true;
2254}
2255
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002256static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002257hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002258{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002259 const struct intel_atomic_state *intel_state =
2260 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002261 const struct drm_display_mode *adjusted_mode =
2262 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002263 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002264
Matt Roperee91a152015-12-03 11:37:39 -08002265 if (!cstate->base.active)
2266 return 0;
2267 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2268 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002269 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002270 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002271
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002272 /* The WM are computed with base on how long it takes to fill a single
2273 * row at the given clock rate, multiplied by 8.
2274 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002275 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2276 adjusted_mode->crtc_clock);
2277 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002278 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002279
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002280 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2281 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002282}
2283
Ville Syrjäläbb726512016-10-31 22:37:24 +02002284static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2285 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002286{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002287 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002288 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002289 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002290 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002291
2292 /* read the first set of memory latencies[0:3] */
2293 val = 0; /* data0 to be programmed to 0 for first set */
2294 mutex_lock(&dev_priv->rps.hw_lock);
2295 ret = sandybridge_pcode_read(dev_priv,
2296 GEN9_PCODE_READ_MEM_LATENCY,
2297 &val);
2298 mutex_unlock(&dev_priv->rps.hw_lock);
2299
2300 if (ret) {
2301 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2302 return;
2303 }
2304
2305 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2306 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2307 GEN9_MEM_LATENCY_LEVEL_MASK;
2308 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2309 GEN9_MEM_LATENCY_LEVEL_MASK;
2310 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2311 GEN9_MEM_LATENCY_LEVEL_MASK;
2312
2313 /* read the second set of memory latencies[4:7] */
2314 val = 1; /* data0 to be programmed to 1 for second set */
2315 mutex_lock(&dev_priv->rps.hw_lock);
2316 ret = sandybridge_pcode_read(dev_priv,
2317 GEN9_PCODE_READ_MEM_LATENCY,
2318 &val);
2319 mutex_unlock(&dev_priv->rps.hw_lock);
2320 if (ret) {
2321 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2322 return;
2323 }
2324
2325 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2326 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2327 GEN9_MEM_LATENCY_LEVEL_MASK;
2328 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2329 GEN9_MEM_LATENCY_LEVEL_MASK;
2330 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2331 GEN9_MEM_LATENCY_LEVEL_MASK;
2332
Vandana Kannan367294b2014-11-04 17:06:46 +00002333 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002334 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2335 * need to be disabled. We make sure to sanitize the values out
2336 * of the punit to satisfy this requirement.
2337 */
2338 for (level = 1; level <= max_level; level++) {
2339 if (wm[level] == 0) {
2340 for (i = level + 1; i <= max_level; i++)
2341 wm[i] = 0;
2342 break;
2343 }
2344 }
2345
2346 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002347 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002348 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002349 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002350 * to add 2us to the various latency levels we retrieve from the
2351 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002352 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002353 if (wm[0] == 0) {
2354 wm[0] += 2;
2355 for (level = 1; level <= max_level; level++) {
2356 if (wm[level] == 0)
2357 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002358 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002359 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002360 }
2361
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002362 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002363 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2364
2365 wm[0] = (sskpd >> 56) & 0xFF;
2366 if (wm[0] == 0)
2367 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002368 wm[1] = (sskpd >> 4) & 0xFF;
2369 wm[2] = (sskpd >> 12) & 0xFF;
2370 wm[3] = (sskpd >> 20) & 0x1FF;
2371 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002372 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002373 uint32_t sskpd = I915_READ(MCH_SSKPD);
2374
2375 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2376 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2377 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2378 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002379 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002380 uint32_t mltr = I915_READ(MLTR_ILK);
2381
2382 /* ILK primary LP0 latency is 700 ns */
2383 wm[0] = 7;
2384 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2385 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002386 }
2387}
2388
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002389static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2390 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002391{
2392 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002393 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002394 wm[0] = 13;
2395}
2396
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002397static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2398 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002399{
2400 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002401 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002402 wm[0] = 13;
2403
2404 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002405 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002406 wm[3] *= 2;
2407}
2408
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002409int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002410{
2411 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002412 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002413 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002414 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002415 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002416 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002417 return 3;
2418 else
2419 return 2;
2420}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002421
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002422static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002423 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002424 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002425{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002426 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002427
2428 for (level = 0; level <= max_level; level++) {
2429 unsigned int latency = wm[level];
2430
2431 if (latency == 0) {
2432 DRM_ERROR("%s WM%d latency not provided\n",
2433 name, level);
2434 continue;
2435 }
2436
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002437 /*
2438 * - latencies are in us on gen9.
2439 * - before then, WM1+ latency values are in 0.5us units
2440 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002441 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002442 latency *= 10;
2443 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002444 latency *= 5;
2445
2446 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2447 name, level, wm[level],
2448 latency / 10, latency % 10);
2449 }
2450}
2451
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002452static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2453 uint16_t wm[5], uint16_t min)
2454{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002455 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002456
2457 if (wm[0] >= min)
2458 return false;
2459
2460 wm[0] = max(wm[0], min);
2461 for (level = 1; level <= max_level; level++)
2462 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2463
2464 return true;
2465}
2466
Ville Syrjäläbb726512016-10-31 22:37:24 +02002467static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002468{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002469 bool changed;
2470
2471 /*
2472 * The BIOS provided WM memory latency values are often
2473 * inadequate for high resolution displays. Adjust them.
2474 */
2475 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2476 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2477 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2478
2479 if (!changed)
2480 return;
2481
2482 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002483 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2484 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2485 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002486}
2487
Ville Syrjäläbb726512016-10-31 22:37:24 +02002488static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002489{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002490 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002491
2492 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2493 sizeof(dev_priv->wm.pri_latency));
2494 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2495 sizeof(dev_priv->wm.pri_latency));
2496
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002497 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002498 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002499
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002500 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2501 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2502 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002503
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002504 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002505 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002506}
2507
Ville Syrjäläbb726512016-10-31 22:37:24 +02002508static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002509{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002510 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002511 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002512}
2513
Matt Ropered4a6a72016-02-23 17:20:13 -08002514static bool ilk_validate_pipe_wm(struct drm_device *dev,
2515 struct intel_pipe_wm *pipe_wm)
2516{
2517 /* LP0 watermark maximums depend on this pipe alone */
2518 const struct intel_wm_config config = {
2519 .num_pipes_active = 1,
2520 .sprites_enabled = pipe_wm->sprites_enabled,
2521 .sprites_scaled = pipe_wm->sprites_scaled,
2522 };
2523 struct ilk_wm_maximums max;
2524
2525 /* LP0 watermarks always use 1/2 DDB partitioning */
2526 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2527
2528 /* At least LP0 must be valid */
2529 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2530 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2531 return false;
2532 }
2533
2534 return true;
2535}
2536
Matt Roper261a27d2015-10-08 15:28:25 -07002537/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002538static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002539{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002540 struct drm_atomic_state *state = cstate->base.state;
2541 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002542 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002543 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002544 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002545 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002546 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002547 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002548 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002549 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002550 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002551
Matt Ropere8f1f022016-05-12 07:05:55 -07002552 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002553
Matt Roper43d59ed2015-09-24 15:53:07 -07002554 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002555 struct intel_plane_state *ps;
2556
2557 ps = intel_atomic_get_existing_plane_state(state,
2558 intel_plane);
2559 if (!ps)
2560 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002561
2562 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002563 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002564 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002565 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002566 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002567 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002568 }
2569
Matt Ropered4a6a72016-02-23 17:20:13 -08002570 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002571 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002572 pipe_wm->sprites_enabled = sprstate->base.visible;
2573 pipe_wm->sprites_scaled = sprstate->base.visible &&
2574 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2575 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002576 }
2577
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002578 usable_level = max_level;
2579
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002580 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002581 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002582 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002583
2584 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002585 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002586 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002587
Matt Roper86c8bbb2015-09-24 15:53:16 -07002588 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002589 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2590
2591 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2592 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002593
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002594 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002595 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002596
Matt Ropered4a6a72016-02-23 17:20:13 -08002597 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002598 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002599
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002600 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002601
2602 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002603 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002604
Matt Roper86c8bbb2015-09-24 15:53:16 -07002605 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002606 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002607
2608 /*
2609 * Disable any watermark level that exceeds the
2610 * register maximums since such watermarks are
2611 * always invalid.
2612 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002613 if (level > usable_level)
2614 continue;
2615
2616 if (ilk_validate_wm_level(level, &max, wm))
2617 pipe_wm->wm[level] = *wm;
2618 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002619 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002620 }
2621
Matt Roper86c8bbb2015-09-24 15:53:16 -07002622 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002623}
2624
2625/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002626 * Build a set of 'intermediate' watermark values that satisfy both the old
2627 * state and the new state. These can be programmed to the hardware
2628 * immediately.
2629 */
2630static int ilk_compute_intermediate_wm(struct drm_device *dev,
2631 struct intel_crtc *intel_crtc,
2632 struct intel_crtc_state *newstate)
2633{
Matt Ropere8f1f022016-05-12 07:05:55 -07002634 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002635 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002636 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002637
2638 /*
2639 * Start with the final, target watermarks, then combine with the
2640 * currently active watermarks to get values that are safe both before
2641 * and after the vblank.
2642 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002643 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002644 a->pipe_enabled |= b->pipe_enabled;
2645 a->sprites_enabled |= b->sprites_enabled;
2646 a->sprites_scaled |= b->sprites_scaled;
2647
2648 for (level = 0; level <= max_level; level++) {
2649 struct intel_wm_level *a_wm = &a->wm[level];
2650 const struct intel_wm_level *b_wm = &b->wm[level];
2651
2652 a_wm->enable &= b_wm->enable;
2653 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2654 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2655 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2656 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2657 }
2658
2659 /*
2660 * We need to make sure that these merged watermark values are
2661 * actually a valid configuration themselves. If they're not,
2662 * there's no safe way to transition from the old state to
2663 * the new state, so we need to fail the atomic transaction.
2664 */
2665 if (!ilk_validate_pipe_wm(dev, a))
2666 return -EINVAL;
2667
2668 /*
2669 * If our intermediate WM are identical to the final WM, then we can
2670 * omit the post-vblank programming; only update if it's different.
2671 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002672 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
2673 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08002674
2675 return 0;
2676}
2677
2678/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002679 * Merge the watermarks from all active pipes for a specific level.
2680 */
2681static void ilk_merge_wm_level(struct drm_device *dev,
2682 int level,
2683 struct intel_wm_level *ret_wm)
2684{
2685 const struct intel_crtc *intel_crtc;
2686
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002687 ret_wm->enable = true;
2688
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002689 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002690 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002691 const struct intel_wm_level *wm = &active->wm[level];
2692
2693 if (!active->pipe_enabled)
2694 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002695
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002696 /*
2697 * The watermark values may have been used in the past,
2698 * so we must maintain them in the registers for some
2699 * time even if the level is now disabled.
2700 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002701 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002702 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002703
2704 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2705 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2706 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2707 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2708 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002709}
2710
2711/*
2712 * Merge all low power watermarks for all active pipes.
2713 */
2714static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002715 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002716 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002717 struct intel_pipe_wm *merged)
2718{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002719 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002720 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002721 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002722
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002723 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002724 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002725 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002726 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002727
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002728 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002729 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002730
2731 /* merge each WM1+ level */
2732 for (level = 1; level <= max_level; level++) {
2733 struct intel_wm_level *wm = &merged->wm[level];
2734
2735 ilk_merge_wm_level(dev, level, wm);
2736
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002737 if (level > last_enabled_level)
2738 wm->enable = false;
2739 else if (!ilk_validate_wm_level(level, max, wm))
2740 /* make sure all following levels get disabled */
2741 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002742
2743 /*
2744 * The spec says it is preferred to disable
2745 * FBC WMs instead of disabling a WM level.
2746 */
2747 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002748 if (wm->enable)
2749 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002750 wm->fbc_val = 0;
2751 }
2752 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002753
2754 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2755 /*
2756 * FIXME this is racy. FBC might get enabled later.
2757 * What we should check here is whether FBC can be
2758 * enabled sometime later.
2759 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002760 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002761 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002762 for (level = 2; level <= max_level; level++) {
2763 struct intel_wm_level *wm = &merged->wm[level];
2764
2765 wm->enable = false;
2766 }
2767 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002768}
2769
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002770static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2771{
2772 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2773 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2774}
2775
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002776/* The value we need to program into the WM_LPx latency field */
2777static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2778{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002779 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002780
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002781 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002782 return 2 * level;
2783 else
2784 return dev_priv->wm.pri_latency[level];
2785}
2786
Imre Deak820c1982013-12-17 14:46:36 +02002787static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002788 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002789 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002790 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002791{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002792 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002793 struct intel_crtc *intel_crtc;
2794 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002795
Ville Syrjälä0362c782013-10-09 19:17:57 +03002796 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002797 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002798
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002799 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002800 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002801 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002802
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002803 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002804
Ville Syrjälä0362c782013-10-09 19:17:57 +03002805 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002806
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002807 /*
2808 * Maintain the watermark values even if the level is
2809 * disabled. Doing otherwise could cause underruns.
2810 */
2811 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002812 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002813 (r->pri_val << WM1_LP_SR_SHIFT) |
2814 r->cur_val;
2815
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002816 if (r->enable)
2817 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2818
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002819 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002820 results->wm_lp[wm_lp - 1] |=
2821 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2822 else
2823 results->wm_lp[wm_lp - 1] |=
2824 r->fbc_val << WM1_LP_FBC_SHIFT;
2825
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002826 /*
2827 * Always set WM1S_LP_EN when spr_val != 0, even if the
2828 * level is disabled. Doing otherwise could cause underruns.
2829 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002830 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002831 WARN_ON(wm_lp != 1);
2832 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2833 } else
2834 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002835 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002836
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002837 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002838 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002839 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002840 const struct intel_wm_level *r =
2841 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002842
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002843 if (WARN_ON(!r->enable))
2844 continue;
2845
Matt Ropered4a6a72016-02-23 17:20:13 -08002846 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002847
2848 results->wm_pipe[pipe] =
2849 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2850 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2851 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002852 }
2853}
2854
Paulo Zanoni861f3382013-05-31 10:19:21 -03002855/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2856 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002857static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002858 struct intel_pipe_wm *r1,
2859 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002860{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002861 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002862 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002863
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002864 for (level = 1; level <= max_level; level++) {
2865 if (r1->wm[level].enable)
2866 level1 = level;
2867 if (r2->wm[level].enable)
2868 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002869 }
2870
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002871 if (level1 == level2) {
2872 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002873 return r2;
2874 else
2875 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002876 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002877 return r1;
2878 } else {
2879 return r2;
2880 }
2881}
2882
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002883/* dirty bits used to track which watermarks need changes */
2884#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2885#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2886#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2887#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2888#define WM_DIRTY_FBC (1 << 24)
2889#define WM_DIRTY_DDB (1 << 25)
2890
Damien Lespiau055e3932014-08-18 13:49:10 +01002891static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002892 const struct ilk_wm_values *old,
2893 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002894{
2895 unsigned int dirty = 0;
2896 enum pipe pipe;
2897 int wm_lp;
2898
Damien Lespiau055e3932014-08-18 13:49:10 +01002899 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002900 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2901 dirty |= WM_DIRTY_LINETIME(pipe);
2902 /* Must disable LP1+ watermarks too */
2903 dirty |= WM_DIRTY_LP_ALL;
2904 }
2905
2906 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2907 dirty |= WM_DIRTY_PIPE(pipe);
2908 /* Must disable LP1+ watermarks too */
2909 dirty |= WM_DIRTY_LP_ALL;
2910 }
2911 }
2912
2913 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2914 dirty |= WM_DIRTY_FBC;
2915 /* Must disable LP1+ watermarks too */
2916 dirty |= WM_DIRTY_LP_ALL;
2917 }
2918
2919 if (old->partitioning != new->partitioning) {
2920 dirty |= WM_DIRTY_DDB;
2921 /* Must disable LP1+ watermarks too */
2922 dirty |= WM_DIRTY_LP_ALL;
2923 }
2924
2925 /* LP1+ watermarks already deemed dirty, no need to continue */
2926 if (dirty & WM_DIRTY_LP_ALL)
2927 return dirty;
2928
2929 /* Find the lowest numbered LP1+ watermark in need of an update... */
2930 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2931 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2932 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2933 break;
2934 }
2935
2936 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2937 for (; wm_lp <= 3; wm_lp++)
2938 dirty |= WM_DIRTY_LP(wm_lp);
2939
2940 return dirty;
2941}
2942
Ville Syrjälä8553c182013-12-05 15:51:39 +02002943static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2944 unsigned int dirty)
2945{
Imre Deak820c1982013-12-17 14:46:36 +02002946 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002947 bool changed = false;
2948
2949 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2950 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2951 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2952 changed = true;
2953 }
2954 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2955 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2956 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2957 changed = true;
2958 }
2959 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2960 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2961 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2962 changed = true;
2963 }
2964
2965 /*
2966 * Don't touch WM1S_LP_EN here.
2967 * Doing so could cause underruns.
2968 */
2969
2970 return changed;
2971}
2972
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002973/*
2974 * The spec says we shouldn't write when we don't need, because every write
2975 * causes WMs to be re-evaluated, expending some power.
2976 */
Imre Deak820c1982013-12-17 14:46:36 +02002977static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2978 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002979{
Imre Deak820c1982013-12-17 14:46:36 +02002980 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002981 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002982 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002983
Damien Lespiau055e3932014-08-18 13:49:10 +01002984 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002985 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002986 return;
2987
Ville Syrjälä8553c182013-12-05 15:51:39 +02002988 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002989
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002990 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002991 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002992 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002993 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002994 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002995 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2996
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002997 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002998 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002999 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003000 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003001 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003002 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3003
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003004 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003005 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003006 val = I915_READ(WM_MISC);
3007 if (results->partitioning == INTEL_DDB_PART_1_2)
3008 val &= ~WM_MISC_DATA_PARTITION_5_6;
3009 else
3010 val |= WM_MISC_DATA_PARTITION_5_6;
3011 I915_WRITE(WM_MISC, val);
3012 } else {
3013 val = I915_READ(DISP_ARB_CTL2);
3014 if (results->partitioning == INTEL_DDB_PART_1_2)
3015 val &= ~DISP_DATA_PARTITION_5_6;
3016 else
3017 val |= DISP_DATA_PARTITION_5_6;
3018 I915_WRITE(DISP_ARB_CTL2, val);
3019 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003020 }
3021
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003022 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003023 val = I915_READ(DISP_ARB_CTL);
3024 if (results->enable_fbc_wm)
3025 val &= ~DISP_FBC_WM_DIS;
3026 else
3027 val |= DISP_FBC_WM_DIS;
3028 I915_WRITE(DISP_ARB_CTL, val);
3029 }
3030
Imre Deak954911e2013-12-17 14:46:34 +02003031 if (dirty & WM_DIRTY_LP(1) &&
3032 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3033 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3034
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003035 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003036 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3037 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3038 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3039 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3040 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003041
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003042 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003043 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003044 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003045 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003046 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003047 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003048
3049 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003050}
3051
Matt Ropered4a6a72016-02-23 17:20:13 -08003052bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003053{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003054 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003055
3056 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3057}
3058
Lyude656d1b82016-08-17 15:55:54 -04003059#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003060
Matt Roper024c9042015-09-24 15:53:11 -07003061/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003062 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3063 * so assume we'll always need it in order to avoid underruns.
3064 */
3065static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3066{
3067 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3068
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003069 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003070 return true;
3071
3072 return false;
3073}
3074
Paulo Zanoni56feca92016-09-22 18:00:28 -03003075static bool
3076intel_has_sagv(struct drm_i915_private *dev_priv)
3077{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003078 if (IS_KABYLAKE(dev_priv))
3079 return true;
3080
3081 if (IS_SKYLAKE(dev_priv) &&
3082 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3083 return true;
3084
3085 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003086}
3087
Lyude656d1b82016-08-17 15:55:54 -04003088/*
3089 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3090 * depending on power and performance requirements. The display engine access
3091 * to system memory is blocked during the adjustment time. Because of the
3092 * blocking time, having this enabled can cause full system hangs and/or pipe
3093 * underruns if we don't meet all of the following requirements:
3094 *
3095 * - <= 1 pipe enabled
3096 * - All planes can enable watermarks for latencies >= SAGV engine block time
3097 * - We're not using an interlaced display configuration
3098 */
3099int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003100intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003101{
3102 int ret;
3103
Paulo Zanoni56feca92016-09-22 18:00:28 -03003104 if (!intel_has_sagv(dev_priv))
3105 return 0;
3106
3107 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003108 return 0;
3109
3110 DRM_DEBUG_KMS("Enabling the SAGV\n");
3111 mutex_lock(&dev_priv->rps.hw_lock);
3112
3113 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3114 GEN9_SAGV_ENABLE);
3115
3116 /* We don't need to wait for the SAGV when enabling */
3117 mutex_unlock(&dev_priv->rps.hw_lock);
3118
3119 /*
3120 * Some skl systems, pre-release machines in particular,
3121 * don't actually have an SAGV.
3122 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003123 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003124 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003125 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003126 return 0;
3127 } else if (ret < 0) {
3128 DRM_ERROR("Failed to enable the SAGV\n");
3129 return ret;
3130 }
3131
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003132 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003133 return 0;
3134}
3135
Lyude656d1b82016-08-17 15:55:54 -04003136int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003137intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003138{
Imre Deakb3b8e992016-12-05 18:27:38 +02003139 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003140
Paulo Zanoni56feca92016-09-22 18:00:28 -03003141 if (!intel_has_sagv(dev_priv))
3142 return 0;
3143
3144 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003145 return 0;
3146
3147 DRM_DEBUG_KMS("Disabling the SAGV\n");
3148 mutex_lock(&dev_priv->rps.hw_lock);
3149
3150 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003151 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3152 GEN9_SAGV_DISABLE,
3153 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3154 1);
Lyude656d1b82016-08-17 15:55:54 -04003155 mutex_unlock(&dev_priv->rps.hw_lock);
3156
Lyude656d1b82016-08-17 15:55:54 -04003157 /*
3158 * Some skl systems, pre-release machines in particular,
3159 * don't actually have an SAGV.
3160 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003161 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003162 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003163 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003164 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003165 } else if (ret < 0) {
3166 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3167 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003168 }
3169
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003170 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003171 return 0;
3172}
3173
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003174bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003175{
3176 struct drm_device *dev = state->dev;
3177 struct drm_i915_private *dev_priv = to_i915(dev);
3178 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003179 struct intel_crtc *crtc;
3180 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003181 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003182 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003183 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003184
Paulo Zanoni56feca92016-09-22 18:00:28 -03003185 if (!intel_has_sagv(dev_priv))
3186 return false;
3187
Lyude656d1b82016-08-17 15:55:54 -04003188 /*
3189 * SKL workaround: bspec recommends we disable the SAGV when we have
3190 * more then one pipe enabled
3191 *
3192 * If there are no active CRTCs, no additional checks need be performed
3193 */
3194 if (hweight32(intel_state->active_crtcs) == 0)
3195 return true;
3196 else if (hweight32(intel_state->active_crtcs) > 1)
3197 return false;
3198
3199 /* Since we're now guaranteed to only have one active CRTC... */
3200 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003201 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003202 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003203
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003204 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003205 return false;
3206
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003207 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003208 struct skl_plane_wm *wm =
3209 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003210
Lyude656d1b82016-08-17 15:55:54 -04003211 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003212 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003213 continue;
3214
3215 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003216 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003217 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003218 { }
3219
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003220 latency = dev_priv->wm.skl_latency[level];
3221
3222 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003223 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003224 I915_FORMAT_MOD_X_TILED)
3225 latency += 15;
3226
Lyude656d1b82016-08-17 15:55:54 -04003227 /*
3228 * If any of the planes on this pipe don't enable wm levels
3229 * that incur memory latencies higher then 30µs we can't enable
3230 * the SAGV
3231 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003232 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003233 return false;
3234 }
3235
3236 return true;
3237}
3238
Damien Lespiaub9cec072014-11-04 17:06:43 +00003239static void
3240skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003241 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003242 struct skl_ddb_entry *alloc, /* out */
3243 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003244{
Matt Roperc107acf2016-05-12 07:06:01 -07003245 struct drm_atomic_state *state = cstate->base.state;
3246 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3247 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003248 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003249 unsigned int pipe_size, ddb_size;
3250 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003251
Matt Ropera6d3460e2016-05-12 07:06:04 -07003252 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003253 alloc->start = 0;
3254 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003255 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003256 return;
3257 }
3258
Matt Ropera6d3460e2016-05-12 07:06:04 -07003259 if (intel_state->active_pipe_changes)
3260 *num_active = hweight32(intel_state->active_crtcs);
3261 else
3262 *num_active = hweight32(dev_priv->active_crtcs);
3263
Deepak M6f3fff62016-09-15 15:01:10 +05303264 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3265 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003266
3267 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3268
Matt Roperc107acf2016-05-12 07:06:01 -07003269 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003270 * If the state doesn't change the active CRTC's, then there's
3271 * no need to recalculate; the existing pipe allocation limits
3272 * should remain unchanged. Note that we're safe from racing
3273 * commits since any racing commit that changes the active CRTC
3274 * list would need to grab _all_ crtc locks, including the one
3275 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003276 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003277 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003278 /*
3279 * alloc may be cleared by clear_intel_crtc_state,
3280 * copy from old state to be sure
3281 */
3282 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003283 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003284 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003285
3286 nth_active_pipe = hweight32(intel_state->active_crtcs &
3287 (drm_crtc_mask(for_crtc) - 1));
3288 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3289 alloc->start = nth_active_pipe * ddb_size / *num_active;
3290 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003291}
3292
Matt Roperc107acf2016-05-12 07:06:01 -07003293static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003294{
Matt Roperc107acf2016-05-12 07:06:01 -07003295 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003296 return 32;
3297
3298 return 8;
3299}
3300
Damien Lespiaua269c582014-11-04 17:06:49 +00003301static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3302{
3303 entry->start = reg & 0x3ff;
3304 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003305 if (entry->end)
3306 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003307}
3308
Damien Lespiau08db6652014-11-04 17:06:52 +00003309void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3310 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003311{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003312 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003313
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003314 memset(ddb, 0, sizeof(*ddb));
3315
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003316 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003317 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003318 enum plane_id plane_id;
3319 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003320
3321 power_domain = POWER_DOMAIN_PIPE(pipe);
3322 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003323 continue;
3324
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003325 for_each_plane_id_on_crtc(crtc, plane_id) {
3326 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003327
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003328 if (plane_id != PLANE_CURSOR)
3329 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3330 else
3331 val = I915_READ(CUR_BUF_CFG(pipe));
3332
3333 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3334 }
Imre Deak4d800032016-02-17 16:31:29 +02003335
3336 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003337 }
3338}
3339
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003340/*
3341 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3342 * The bspec defines downscale amount as:
3343 *
3344 * """
3345 * Horizontal down scale amount = maximum[1, Horizontal source size /
3346 * Horizontal destination size]
3347 * Vertical down scale amount = maximum[1, Vertical source size /
3348 * Vertical destination size]
3349 * Total down scale amount = Horizontal down scale amount *
3350 * Vertical down scale amount
3351 * """
3352 *
3353 * Return value is provided in 16.16 fixed point form to retain fractional part.
3354 * Caller should take care of dividing & rounding off the value.
3355 */
3356static uint32_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003357skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3358 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003359{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003360 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003361 uint32_t downscale_h, downscale_w;
3362 uint32_t src_w, src_h, dst_w, dst_h;
3363
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003364 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003365 return DRM_PLANE_HELPER_NO_SCALING;
3366
3367 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003368 if (plane->id == PLANE_CURSOR) {
3369 src_w = pstate->base.src_w;
3370 src_h = pstate->base.src_h;
3371 dst_w = pstate->base.crtc_w;
3372 dst_h = pstate->base.crtc_h;
3373 } else {
3374 src_w = drm_rect_width(&pstate->base.src);
3375 src_h = drm_rect_height(&pstate->base.src);
3376 dst_w = drm_rect_width(&pstate->base.dst);
3377 dst_h = drm_rect_height(&pstate->base.dst);
3378 }
3379
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003380 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003381 swap(dst_w, dst_h);
3382
3383 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3384 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3385
3386 /* Provide result in 16.16 fixed point */
3387 return (uint64_t)downscale_w * downscale_h >> 16;
3388}
3389
Damien Lespiaub9cec072014-11-04 17:06:43 +00003390static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003391skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3392 const struct drm_plane_state *pstate,
3393 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003394{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003395 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003396 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003397 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003398 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003399 struct drm_framebuffer *fb;
3400 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003401
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003402 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003403 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003404
3405 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003406 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003407
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003408 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07003409 return 0;
3410 if (y && format != DRM_FORMAT_NV12)
3411 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003412
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003413 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3414 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003415
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003416 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003417 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003418
3419 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003420 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003421 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003422 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003423 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003424 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003425 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003426 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003427 } else {
3428 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003429 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003430 }
3431
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003432 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003433
3434 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003435}
3436
3437/*
3438 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3439 * a 8192x4096@32bpp framebuffer:
3440 * 3 * 4096 * 8192 * 4 < 2^32
3441 */
3442static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003443skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3444 unsigned *plane_data_rate,
3445 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003446{
Matt Roper9c74d822016-05-12 07:05:58 -07003447 struct drm_crtc_state *cstate = &intel_cstate->base;
3448 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003449 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003450 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003451 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003452
3453 if (WARN_ON(!state))
3454 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003455
Matt Ropera1de91e2016-05-12 07:05:57 -07003456 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003457 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003458 enum plane_id plane_id = to_intel_plane(plane)->id;
3459 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003460
Matt Ropera6d3460e2016-05-12 07:06:04 -07003461 /* packed/uv */
3462 rate = skl_plane_relative_data_rate(intel_cstate,
3463 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003464 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003465
3466 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003467
Matt Ropera6d3460e2016-05-12 07:06:04 -07003468 /* y-plane */
3469 rate = skl_plane_relative_data_rate(intel_cstate,
3470 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003471 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003472
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003473 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003474 }
3475
3476 return total_data_rate;
3477}
3478
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003479static uint16_t
3480skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3481 const int y)
3482{
3483 struct drm_framebuffer *fb = pstate->fb;
3484 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3485 uint32_t src_w, src_h;
3486 uint32_t min_scanlines = 8;
3487 uint8_t plane_bpp;
3488
3489 if (WARN_ON(!fb))
3490 return 0;
3491
3492 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003493 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003494 return 0;
3495
3496 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003497 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3498 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003499 return 8;
3500
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003501 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3502 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003503
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003504 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003505 swap(src_w, src_h);
3506
3507 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003508 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003509 src_w /= 2;
3510 src_h /= 2;
3511 }
3512
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003513 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003514 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003515 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003516 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003517
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003518 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003519 switch (plane_bpp) {
3520 case 1:
3521 min_scanlines = 32;
3522 break;
3523 case 2:
3524 min_scanlines = 16;
3525 break;
3526 case 4:
3527 min_scanlines = 8;
3528 break;
3529 case 8:
3530 min_scanlines = 4;
3531 break;
3532 default:
3533 WARN(1, "Unsupported pixel depth %u for rotation",
3534 plane_bpp);
3535 min_scanlines = 32;
3536 }
3537 }
3538
3539 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3540}
3541
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003542static void
3543skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3544 uint16_t *minimum, uint16_t *y_minimum)
3545{
3546 const struct drm_plane_state *pstate;
3547 struct drm_plane *plane;
3548
3549 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003550 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003551
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003552 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003553 continue;
3554
3555 if (!pstate->visible)
3556 continue;
3557
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003558 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3559 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003560 }
3561
3562 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3563}
3564
Matt Roperc107acf2016-05-12 07:06:01 -07003565static int
Matt Roper024c9042015-09-24 15:53:11 -07003566skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003567 struct skl_ddb_allocation *ddb /* out */)
3568{
Matt Roperc107acf2016-05-12 07:06:01 -07003569 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003570 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003571 struct drm_device *dev = crtc->dev;
3572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3573 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003574 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003575 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003576 uint16_t minimum[I915_MAX_PLANES] = {};
3577 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003578 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003579 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003580 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003581 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3582 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003583
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003584 /* Clear the partitioning for disabled planes. */
3585 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3586 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3587
Matt Ropera6d3460e2016-05-12 07:06:04 -07003588 if (WARN_ON(!state))
3589 return 0;
3590
Matt Roperc107acf2016-05-12 07:06:01 -07003591 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003592 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003593 return 0;
3594 }
3595
Matt Ropera6d3460e2016-05-12 07:06:04 -07003596 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003597 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003598 if (alloc_size == 0) {
3599 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003600 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003601 }
3602
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003603 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003604
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003605 /*
3606 * 1. Allocate the mininum required blocks for each active plane
3607 * and allocate the cursor, it doesn't require extra allocation
3608 * proportional to the data rate.
3609 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003610
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003611 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3612 alloc_size -= minimum[plane_id];
3613 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003614 }
3615
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003616 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3617 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3618
Damien Lespiaub9cec072014-11-04 17:06:43 +00003619 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003620 * 2. Distribute the remaining space in proportion to the amount of
3621 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003622 *
3623 * FIXME: we may not allocate every single block here.
3624 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003625 total_data_rate = skl_get_total_relative_data_rate(cstate,
3626 plane_data_rate,
3627 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003628 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003629 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003630
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003631 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003632 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003633 unsigned int data_rate, y_data_rate;
3634 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003635
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003636 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003637 continue;
3638
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003639 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003640
3641 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003642 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003643 * promote the expression to 64 bits to avoid overflowing, the
3644 * result is < available as data_rate / total_data_rate < 1
3645 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003646 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003647 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3648 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003649
Matt Roperc107acf2016-05-12 07:06:01 -07003650 /* Leave disabled planes at (0,0) */
3651 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003652 ddb->plane[pipe][plane_id].start = start;
3653 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003654 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003655
3656 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003657
3658 /*
3659 * allocation for y_plane part of planar format:
3660 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003661 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003662
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003663 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003664 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3665 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003666
Matt Roperc107acf2016-05-12 07:06:01 -07003667 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003668 ddb->y_plane[pipe][plane_id].start = start;
3669 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003670 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003671
Matt Ropera1de91e2016-05-12 07:05:57 -07003672 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003673 }
3674
Matt Roperc107acf2016-05-12 07:06:01 -07003675 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003676}
3677
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003678/*
3679 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003680 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003681 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3682 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3683*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303684static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3685 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003686{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303687 uint32_t wm_intermediate_val;
3688 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003689
3690 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303691 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003692
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303693 wm_intermediate_val = latency * pixel_rate * cpp;
3694 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003695 return ret;
3696}
3697
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303698static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3699 uint32_t pipe_htotal,
3700 uint32_t latency,
3701 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003702{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003703 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303704 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003705
3706 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303707 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003708
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003709 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303710 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3711 pipe_htotal * 1000);
3712 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003713 return ret;
3714}
3715
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003716static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3717 struct intel_plane_state *pstate)
3718{
3719 uint64_t adjusted_pixel_rate;
3720 uint64_t downscale_amount;
3721 uint64_t pixel_rate;
3722
3723 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003724 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003725 return 0;
3726
3727 /*
3728 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3729 * with additional adjustments for plane-specific scaling.
3730 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003731 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003732 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003733
3734 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3735 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3736
3737 return pixel_rate;
3738}
3739
Matt Roper55994c22016-05-12 07:06:08 -07003740static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3741 struct intel_crtc_state *cstate,
3742 struct intel_plane_state *intel_pstate,
3743 uint16_t ddb_allocation,
3744 int level,
3745 uint16_t *out_blocks, /* out */
3746 uint8_t *out_lines, /* out */
3747 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003748{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003749 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Matt Roper33815fa2016-05-12 07:06:05 -07003750 struct drm_plane_state *pstate = &intel_pstate->base;
3751 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003752 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303753 uint_fixed_16_16_t method1, method2;
3754 uint_fixed_16_16_t plane_blocks_per_line;
3755 uint_fixed_16_16_t selected_result;
3756 uint32_t interm_pbpl;
3757 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003758 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003759 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003760 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003761 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303762 uint_fixed_16_16_t y_tile_minimum;
3763 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003764 struct intel_atomic_state *state =
3765 to_intel_atomic_state(cstate->base.state);
3766 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303767 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003768
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003769 if (latency == 0 ||
3770 !intel_wm_plane_visible(cstate, intel_pstate)) {
Matt Roper55994c22016-05-12 07:06:08 -07003771 *enabled = false;
3772 return 0;
3773 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003774
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303775 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3776 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3777 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3778
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303779 /* Display WA #1141: kbl. */
3780 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3781 latency += 4;
3782
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303783 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003784 latency += 15;
3785
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003786 if (plane->id == PLANE_CURSOR) {
3787 width = intel_pstate->base.crtc_w;
3788 height = intel_pstate->base.crtc_h;
3789 } else {
3790 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3791 height = drm_rect_height(&intel_pstate->base.src) >> 16;
3792 }
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003793
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003794 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003795 swap(width, height);
3796
Ville Syrjälä353c8592016-12-14 23:30:57 +02003797 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003798 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3799
Dave Airlie61d0a042016-10-25 16:35:20 +10003800 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003801 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003802 fb->format->cpp[1] :
3803 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003804
3805 switch (cpp) {
3806 case 1:
3807 y_min_scanlines = 16;
3808 break;
3809 case 2:
3810 y_min_scanlines = 8;
3811 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003812 case 4:
3813 y_min_scanlines = 4;
3814 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003815 default:
3816 MISSING_CASE(cpp);
3817 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003818 }
3819 } else {
3820 y_min_scanlines = 4;
3821 }
3822
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003823 if (apply_memory_bw_wa)
3824 y_min_scanlines *= 2;
3825
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003826 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303827 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303828 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3829 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003830 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303831 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303832 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303833 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3834 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303835 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303836 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3837 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003838 }
3839
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003840 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3841 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003842 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003843 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003844 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003845
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303846 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3847 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003848
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303849 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303850 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003851 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003852 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3853 (plane_bytes_per_line / 512 < 1))
3854 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303855 else if ((ddb_allocation /
3856 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3857 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003858 else
3859 selected_result = method1;
3860 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003861
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303862 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3863 res_lines = DIV_ROUND_UP(selected_result.val,
3864 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003865
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003866 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303867 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303868 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003869 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003870 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003871 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003872 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003873 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003874
Matt Roper55994c22016-05-12 07:06:08 -07003875 if (res_blocks >= ddb_allocation || res_lines > 31) {
3876 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003877
3878 /*
3879 * If there are no valid level 0 watermarks, then we can't
3880 * support this display configuration.
3881 */
3882 if (level) {
3883 return 0;
3884 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003885 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003886
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003887 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3888 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3889 plane->base.id, plane->name,
3890 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003891 return -EINVAL;
3892 }
Matt Roper55994c22016-05-12 07:06:08 -07003893 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003894
3895 *out_blocks = res_blocks;
3896 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003897 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003898
Matt Roper55994c22016-05-12 07:06:08 -07003899 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003900}
3901
Matt Roperf4a96752016-05-12 07:06:06 -07003902static int
3903skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3904 struct skl_ddb_allocation *ddb,
3905 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003906 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003907 int level,
3908 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003909{
Matt Roperf4a96752016-05-12 07:06:06 -07003910 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003911 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003912 struct drm_plane *plane = &intel_plane->base;
3913 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003914 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003915 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003916 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003917
3918 if (state)
3919 intel_pstate =
3920 intel_atomic_get_existing_plane_state(state,
3921 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003922
Matt Roperf4a96752016-05-12 07:06:06 -07003923 /*
Lyudea62163e2016-10-04 14:28:20 -04003924 * Note: If we start supporting multiple pending atomic commits against
3925 * the same planes/CRTC's in the future, plane->state will no longer be
3926 * the correct pre-state to use for the calculations here and we'll
3927 * need to change where we get the 'unchanged' plane data from.
3928 *
3929 * For now this is fine because we only allow one queued commit against
3930 * a CRTC. Even if the plane isn't modified by this transaction and we
3931 * don't have a plane lock, we still have the CRTC's lock, so we know
3932 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003933 */
Lyudea62163e2016-10-04 14:28:20 -04003934 if (!intel_pstate)
3935 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003936
Lyudea62163e2016-10-04 14:28:20 -04003937 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003938
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003939 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003940
Lyudea62163e2016-10-04 14:28:20 -04003941 ret = skl_compute_plane_wm(dev_priv,
3942 cstate,
3943 intel_pstate,
3944 ddb_blocks,
3945 level,
3946 &result->plane_res_b,
3947 &result->plane_res_l,
3948 &result->plane_en);
3949 if (ret)
3950 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003951
3952 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003953}
3954
Damien Lespiau407b50f2014-11-04 17:06:57 +00003955static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003956skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003957{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303958 struct drm_atomic_state *state = cstate->base.state;
3959 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003960 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303961 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003962
Matt Roper024c9042015-09-24 15:53:11 -07003963 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003964 return 0;
3965
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003966 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003967
3968 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003969 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003970
Mahesh Kumara3a89862016-12-01 21:19:34 +05303971 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3972 1000, pixel_rate);
3973
3974 /* Display WA #1135: bxt. */
3975 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3976 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3977
3978 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003979}
3980
Matt Roper024c9042015-09-24 15:53:11 -07003981static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003982 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003983{
Matt Roper024c9042015-09-24 15:53:11 -07003984 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003985 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003986
3987 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003988 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003989}
3990
Matt Roper55994c22016-05-12 07:06:08 -07003991static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3992 struct skl_ddb_allocation *ddb,
3993 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003994{
Matt Roper024c9042015-09-24 15:53:11 -07003995 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003996 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003997 struct intel_plane *intel_plane;
3998 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003999 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004000 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004001
Lyudea62163e2016-10-04 14:28:20 -04004002 /*
4003 * We'll only calculate watermarks for planes that are actually
4004 * enabled, so make sure all other planes are set as disabled.
4005 */
4006 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4007
4008 for_each_intel_plane_mask(&dev_priv->drm,
4009 intel_plane,
4010 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004011 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04004012
4013 for (level = 0; level <= max_level; level++) {
4014 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
4015 intel_plane, level,
4016 &wm->wm[level]);
4017 if (ret)
4018 return ret;
4019 }
4020 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004021 }
Matt Roper024c9042015-09-24 15:53:11 -07004022 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004023
Matt Roper55994c22016-05-12 07:06:08 -07004024 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004025}
4026
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004027static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4028 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004029 const struct skl_ddb_entry *entry)
4030{
4031 if (entry->end)
4032 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4033 else
4034 I915_WRITE(reg, 0);
4035}
4036
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004037static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4038 i915_reg_t reg,
4039 const struct skl_wm_level *level)
4040{
4041 uint32_t val = 0;
4042
4043 if (level->plane_en) {
4044 val |= PLANE_WM_EN;
4045 val |= level->plane_res_b;
4046 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4047 }
4048
4049 I915_WRITE(reg, val);
4050}
4051
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004052static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4053 const struct skl_plane_wm *wm,
4054 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004055 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004056{
4057 struct drm_crtc *crtc = &intel_crtc->base;
4058 struct drm_device *dev = crtc->dev;
4059 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004060 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004061 enum pipe pipe = intel_crtc->pipe;
4062
4063 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004064 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004065 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004066 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004067 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004068 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004069
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004070 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4071 &ddb->plane[pipe][plane_id]);
4072 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4073 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004074}
4075
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004076static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4077 const struct skl_plane_wm *wm,
4078 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004079{
4080 struct drm_crtc *crtc = &intel_crtc->base;
4081 struct drm_device *dev = crtc->dev;
4082 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004083 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004084 enum pipe pipe = intel_crtc->pipe;
4085
4086 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004087 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4088 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004089 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004090 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004091
4092 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004093 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004094}
4095
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004096bool skl_wm_level_equals(const struct skl_wm_level *l1,
4097 const struct skl_wm_level *l2)
4098{
4099 if (l1->plane_en != l2->plane_en)
4100 return false;
4101
4102 /* If both planes aren't enabled, the rest shouldn't matter */
4103 if (!l1->plane_en)
4104 return true;
4105
4106 return (l1->plane_res_l == l2->plane_res_l &&
4107 l1->plane_res_b == l2->plane_res_b);
4108}
4109
Lyude27082492016-08-24 07:48:10 +02004110static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4111 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004112{
Lyude27082492016-08-24 07:48:10 +02004113 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004114}
4115
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004116bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4117 const struct skl_ddb_entry *ddb,
4118 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004119{
Lyudece0ba282016-09-15 10:46:35 -04004120 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004121
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004122 for (i = 0; i < I915_MAX_PIPES; i++)
4123 if (i != ignore && entries[i] &&
4124 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02004125 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004126
Lyude27082492016-08-24 07:48:10 +02004127 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004128}
4129
Matt Roper55994c22016-05-12 07:06:08 -07004130static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004131 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004132 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004133 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004134 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004135{
Matt Roperf4a96752016-05-12 07:06:06 -07004136 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004137 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004138
Matt Roper55994c22016-05-12 07:06:08 -07004139 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4140 if (ret)
4141 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004142
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004143 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004144 *changed = false;
4145 else
4146 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004147
Matt Roper55994c22016-05-12 07:06:08 -07004148 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004149}
4150
Matt Roper9b613022016-06-27 16:42:44 -07004151static uint32_t
4152pipes_modified(struct drm_atomic_state *state)
4153{
4154 struct drm_crtc *crtc;
4155 struct drm_crtc_state *cstate;
4156 uint32_t i, ret = 0;
4157
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004158 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004159 ret |= drm_crtc_mask(crtc);
4160
4161 return ret;
4162}
4163
Jani Nikulabb7791b2016-10-04 12:29:17 +03004164static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004165skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4166{
4167 struct drm_atomic_state *state = cstate->base.state;
4168 struct drm_device *dev = state->dev;
4169 struct drm_crtc *crtc = cstate->base.crtc;
4170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4171 struct drm_i915_private *dev_priv = to_i915(dev);
4172 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4173 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4174 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4175 struct drm_plane_state *plane_state;
4176 struct drm_plane *plane;
4177 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004178
4179 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4180
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004181 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004182 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004183
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004184 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4185 &new_ddb->plane[pipe][plane_id]) &&
4186 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4187 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004188 continue;
4189
4190 plane_state = drm_atomic_get_plane_state(state, plane);
4191 if (IS_ERR(plane_state))
4192 return PTR_ERR(plane_state);
4193 }
4194
4195 return 0;
4196}
4197
Matt Roper98d39492016-05-12 07:06:03 -07004198static int
4199skl_compute_ddb(struct drm_atomic_state *state)
4200{
4201 struct drm_device *dev = state->dev;
4202 struct drm_i915_private *dev_priv = to_i915(dev);
4203 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4204 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004205 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004206 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004207 int ret;
4208
4209 /*
4210 * If this is our first atomic update following hardware readout,
4211 * we can't trust the DDB that the BIOS programmed for us. Let's
4212 * pretend that all pipes switched active status so that we'll
4213 * ensure a full DDB recompute.
4214 */
Matt Roper1b54a882016-06-17 13:42:18 -07004215 if (dev_priv->wm.distrust_bios_wm) {
4216 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4217 state->acquire_ctx);
4218 if (ret)
4219 return ret;
4220
Matt Roper98d39492016-05-12 07:06:03 -07004221 intel_state->active_pipe_changes = ~0;
4222
Matt Roper1b54a882016-06-17 13:42:18 -07004223 /*
4224 * We usually only initialize intel_state->active_crtcs if we
4225 * we're doing a modeset; make sure this field is always
4226 * initialized during the sanitization process that happens
4227 * on the first commit too.
4228 */
4229 if (!intel_state->modeset)
4230 intel_state->active_crtcs = dev_priv->active_crtcs;
4231 }
4232
Matt Roper98d39492016-05-12 07:06:03 -07004233 /*
4234 * If the modeset changes which CRTC's are active, we need to
4235 * recompute the DDB allocation for *all* active pipes, even
4236 * those that weren't otherwise being modified in any way by this
4237 * atomic commit. Due to the shrinking of the per-pipe allocations
4238 * when new active CRTC's are added, it's possible for a pipe that
4239 * we were already using and aren't changing at all here to suddenly
4240 * become invalid if its DDB needs exceeds its new allocation.
4241 *
4242 * Note that if we wind up doing a full DDB recompute, we can't let
4243 * any other display updates race with this transaction, so we need
4244 * to grab the lock on *all* CRTC's.
4245 */
Matt Roper734fa012016-05-12 15:11:40 -07004246 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004247 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004248 intel_state->wm_results.dirty_pipes = ~0;
4249 }
Matt Roper98d39492016-05-12 07:06:03 -07004250
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004251 /*
4252 * We're not recomputing for the pipes not included in the commit, so
4253 * make sure we start with the current state.
4254 */
4255 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4256
Matt Roper98d39492016-05-12 07:06:03 -07004257 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4258 struct intel_crtc_state *cstate;
4259
4260 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4261 if (IS_ERR(cstate))
4262 return PTR_ERR(cstate);
4263
Matt Roper734fa012016-05-12 15:11:40 -07004264 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004265 if (ret)
4266 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004267
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004268 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004269 if (ret)
4270 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004271 }
4272
4273 return 0;
4274}
4275
Matt Roper2722efb2016-08-17 15:55:55 -04004276static void
4277skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4278 struct skl_wm_values *src,
4279 enum pipe pipe)
4280{
Matt Roper2722efb2016-08-17 15:55:55 -04004281 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4282 sizeof(dst->ddb.y_plane[pipe]));
4283 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4284 sizeof(dst->ddb.plane[pipe]));
4285}
4286
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004287static void
4288skl_print_wm_changes(const struct drm_atomic_state *state)
4289{
4290 const struct drm_device *dev = state->dev;
4291 const struct drm_i915_private *dev_priv = to_i915(dev);
4292 const struct intel_atomic_state *intel_state =
4293 to_intel_atomic_state(state);
4294 const struct drm_crtc *crtc;
4295 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004296 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004297 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4298 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004299 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004300
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004301 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004302 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4303 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004304
Maarten Lankhorst75704982016-11-01 12:04:10 +01004305 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004306 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004307 const struct skl_ddb_entry *old, *new;
4308
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004309 old = &old_ddb->plane[pipe][plane_id];
4310 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004311
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004312 if (skl_ddb_entry_equal(old, new))
4313 continue;
4314
Maarten Lankhorst75704982016-11-01 12:04:10 +01004315 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4316 intel_plane->base.base.id,
4317 intel_plane->base.name,
4318 old->start, old->end,
4319 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004320 }
4321 }
4322}
4323
Matt Roper98d39492016-05-12 07:06:03 -07004324static int
4325skl_compute_wm(struct drm_atomic_state *state)
4326{
4327 struct drm_crtc *crtc;
4328 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004329 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4330 struct skl_wm_values *results = &intel_state->wm_results;
4331 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004332 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004333 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004334
4335 /*
4336 * If this transaction isn't actually touching any CRTC's, don't
4337 * bother with watermark calculation. Note that if we pass this
4338 * test, we're guaranteed to hold at least one CRTC state mutex,
4339 * which means we can safely use values like dev_priv->active_crtcs
4340 * since any racing commits that want to update them would need to
4341 * hold _all_ CRTC state mutexes.
4342 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004343 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07004344 changed = true;
4345 if (!changed)
4346 return 0;
4347
Matt Roper734fa012016-05-12 15:11:40 -07004348 /* Clear all dirty flags */
4349 results->dirty_pipes = 0;
4350
Matt Roper98d39492016-05-12 07:06:03 -07004351 ret = skl_compute_ddb(state);
4352 if (ret)
4353 return ret;
4354
Matt Roper734fa012016-05-12 15:11:40 -07004355 /*
4356 * Calculate WM's for all pipes that are part of this transaction.
4357 * Note that the DDB allocation above may have added more CRTC's that
4358 * weren't otherwise being modified (and set bits in dirty_pipes) if
4359 * pipe allocations had to change.
4360 *
4361 * FIXME: Now that we're doing this in the atomic check phase, we
4362 * should allow skl_update_pipe_wm() to return failure in cases where
4363 * no suitable watermark values can be found.
4364 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004365 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004366 struct intel_crtc_state *intel_cstate =
4367 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004368 const struct skl_pipe_wm *old_pipe_wm =
4369 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004370
4371 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004372 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4373 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004374 if (ret)
4375 return ret;
4376
4377 if (changed)
4378 results->dirty_pipes |= drm_crtc_mask(crtc);
4379
4380 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4381 /* This pipe's WM's did not change */
4382 continue;
4383
4384 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004385 }
4386
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004387 skl_print_wm_changes(state);
4388
Matt Roper98d39492016-05-12 07:06:03 -07004389 return 0;
4390}
4391
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004392static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4393 struct intel_crtc_state *cstate)
4394{
4395 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4396 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4397 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004398 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004399 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004400 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004401
4402 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4403 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004404
4405 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004406
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004407 for_each_plane_id_on_crtc(crtc, plane_id) {
4408 if (plane_id != PLANE_CURSOR)
4409 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4410 ddb, plane_id);
4411 else
4412 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4413 ddb);
4414 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004415}
4416
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004417static void skl_initial_wm(struct intel_atomic_state *state,
4418 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004419{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004420 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004421 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004422 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004423 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004424 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004425 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004426
Ville Syrjälä432081b2016-10-31 22:37:03 +02004427 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004428 return;
4429
Matt Roper734fa012016-05-12 15:11:40 -07004430 mutex_lock(&dev_priv->wm.wm_mutex);
4431
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004432 if (cstate->base.active_changed)
4433 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004434
4435 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004436
4437 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004438}
4439
Ville Syrjäläd8905652016-01-14 14:53:35 +02004440static void ilk_compute_wm_config(struct drm_device *dev,
4441 struct intel_wm_config *config)
4442{
4443 struct intel_crtc *crtc;
4444
4445 /* Compute the currently _active_ config */
4446 for_each_intel_crtc(dev, crtc) {
4447 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4448
4449 if (!wm->pipe_enabled)
4450 continue;
4451
4452 config->sprites_enabled |= wm->sprites_enabled;
4453 config->sprites_scaled |= wm->sprites_scaled;
4454 config->num_pipes_active++;
4455 }
4456}
4457
Matt Ropered4a6a72016-02-23 17:20:13 -08004458static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004459{
Chris Wilson91c8a322016-07-05 10:40:23 +01004460 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004461 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004462 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004463 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004464 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004465 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004466
Ville Syrjäläd8905652016-01-14 14:53:35 +02004467 ilk_compute_wm_config(dev, &config);
4468
4469 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4470 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004471
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004472 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004473 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004474 config.num_pipes_active == 1 && config.sprites_enabled) {
4475 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4476 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004477
Imre Deak820c1982013-12-17 14:46:36 +02004478 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004479 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004480 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004481 }
4482
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004483 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004484 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004485
Imre Deak820c1982013-12-17 14:46:36 +02004486 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004487
Imre Deak820c1982013-12-17 14:46:36 +02004488 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004489}
4490
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004491static void ilk_initial_watermarks(struct intel_atomic_state *state,
4492 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004493{
Matt Ropered4a6a72016-02-23 17:20:13 -08004494 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4495 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004496
Matt Ropered4a6a72016-02-23 17:20:13 -08004497 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004498 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004499 ilk_program_watermarks(dev_priv);
4500 mutex_unlock(&dev_priv->wm.wm_mutex);
4501}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004502
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004503static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4504 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004505{
4506 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4507 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4508
4509 mutex_lock(&dev_priv->wm.wm_mutex);
4510 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004511 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004512 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004513 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004514 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004515}
4516
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004517static inline void skl_wm_level_from_reg_val(uint32_t val,
4518 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004519{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004520 level->plane_en = val & PLANE_WM_EN;
4521 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4522 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4523 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004524}
4525
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004526void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4527 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004528{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004529 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004531 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004532 int level, max_level;
4533 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004534 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004535
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004536 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004537
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004538 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4539 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004540
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004541 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004542 if (plane_id != PLANE_CURSOR)
4543 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004544 else
4545 val = I915_READ(CUR_WM(pipe, level));
4546
4547 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4548 }
4549
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004550 if (plane_id != PLANE_CURSOR)
4551 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004552 else
4553 val = I915_READ(CUR_WM_TRANS(pipe));
4554
4555 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4556 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004557
Matt Roper3ef00282015-03-09 10:19:24 -07004558 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004559 return;
4560
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004561 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004562}
4563
4564void skl_wm_get_hw_state(struct drm_device *dev)
4565{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004566 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004567 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004568 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004569 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004570 struct intel_crtc *intel_crtc;
4571 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004572
Damien Lespiaua269c582014-11-04 17:06:49 +00004573 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004574 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4575 intel_crtc = to_intel_crtc(crtc);
4576 cstate = to_intel_crtc_state(crtc->state);
4577
4578 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4579
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004580 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004581 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004582 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004583
Matt Roper279e99d2016-05-12 07:06:02 -07004584 if (dev_priv->active_crtcs) {
4585 /* Fully recompute DDB on first atomic commit */
4586 dev_priv->wm.distrust_bios_wm = true;
4587 } else {
4588 /* Easy/common case; just sanitize DDB now if everything off */
4589 memset(ddb, 0, sizeof(*ddb));
4590 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004591}
4592
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004593static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004596 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004597 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004599 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004600 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004601 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004602 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004603 [PIPE_A] = WM0_PIPEA_ILK,
4604 [PIPE_B] = WM0_PIPEB_ILK,
4605 [PIPE_C] = WM0_PIPEC_IVB,
4606 };
4607
4608 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004609 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004610 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004611
Ville Syrjälä15606532016-05-13 17:55:17 +03004612 memset(active, 0, sizeof(*active));
4613
Matt Roper3ef00282015-03-09 10:19:24 -07004614 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004615
4616 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004617 u32 tmp = hw->wm_pipe[pipe];
4618
4619 /*
4620 * For active pipes LP0 watermark is marked as
4621 * enabled, and LP1+ watermaks as disabled since
4622 * we can't really reverse compute them in case
4623 * multiple pipes are active.
4624 */
4625 active->wm[0].enable = true;
4626 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4627 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4628 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4629 active->linetime = hw->wm_linetime[pipe];
4630 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004631 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004632
4633 /*
4634 * For inactive pipes, all watermark levels
4635 * should be marked as enabled but zeroed,
4636 * which is what we'd compute them to.
4637 */
4638 for (level = 0; level <= max_level; level++)
4639 active->wm[level].enable = true;
4640 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004641
4642 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004643}
4644
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004645#define _FW_WM(value, plane) \
4646 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4647#define _FW_WM_VLV(value, plane) \
4648 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4649
4650static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4651 struct vlv_wm_values *wm)
4652{
4653 enum pipe pipe;
4654 uint32_t tmp;
4655
4656 for_each_pipe(dev_priv, pipe) {
4657 tmp = I915_READ(VLV_DDL(pipe));
4658
Ville Syrjälä1b313892016-11-28 19:37:08 +02004659 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004660 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004661 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004662 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004663 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004664 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004665 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004666 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4667 }
4668
4669 tmp = I915_READ(DSPFW1);
4670 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004671 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4672 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4673 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004674
4675 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004676 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4677 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4678 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004679
4680 tmp = I915_READ(DSPFW3);
4681 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4682
4683 if (IS_CHERRYVIEW(dev_priv)) {
4684 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004685 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4686 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004687
4688 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004689 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4690 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004691
4692 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004693 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4694 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004695
4696 tmp = I915_READ(DSPHOWM);
4697 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004698 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4699 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4700 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4701 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4702 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4703 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4704 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4705 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4706 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004707 } else {
4708 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004709 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4710 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004711
4712 tmp = I915_READ(DSPHOWM);
4713 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004714 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4715 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4716 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4717 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4718 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4719 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004720 }
4721}
4722
4723#undef _FW_WM
4724#undef _FW_WM_VLV
4725
4726void vlv_wm_get_hw_state(struct drm_device *dev)
4727{
4728 struct drm_i915_private *dev_priv = to_i915(dev);
4729 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02004730 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004731 u32 val;
4732
4733 vlv_read_wm_values(dev_priv, wm);
4734
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004735 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4736 wm->level = VLV_WM_LEVEL_PM2;
4737
4738 if (IS_CHERRYVIEW(dev_priv)) {
4739 mutex_lock(&dev_priv->rps.hw_lock);
4740
4741 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4742 if (val & DSP_MAXFIFO_PM5_ENABLE)
4743 wm->level = VLV_WM_LEVEL_PM5;
4744
Ville Syrjälä58590c12015-09-08 21:05:12 +03004745 /*
4746 * If DDR DVFS is disabled in the BIOS, Punit
4747 * will never ack the request. So if that happens
4748 * assume we don't have to enable/disable DDR DVFS
4749 * dynamically. To test that just set the REQ_ACK
4750 * bit to poke the Punit, but don't change the
4751 * HIGH/LOW bits so that we don't actually change
4752 * the current state.
4753 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004754 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004755 val |= FORCE_DDR_FREQ_REQ_ACK;
4756 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4757
4758 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4759 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4760 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4761 "assuming DDR DVFS is disabled\n");
4762 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4763 } else {
4764 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4765 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4766 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4767 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004768
4769 mutex_unlock(&dev_priv->rps.hw_lock);
4770 }
4771
Ville Syrjäläff32c542017-03-02 19:14:57 +02004772 for_each_intel_crtc(dev, crtc) {
4773 struct intel_crtc_state *crtc_state =
4774 to_intel_crtc_state(crtc->base.state);
4775 struct vlv_wm_state *active = &crtc->wm.active.vlv;
4776 const struct vlv_fifo_state *fifo_state =
4777 &crtc_state->wm.vlv.fifo_state;
4778 enum pipe pipe = crtc->pipe;
4779 enum plane_id plane_id;
4780 int level;
4781
4782 vlv_get_fifo_size(crtc_state);
4783
4784 active->num_levels = wm->level + 1;
4785 active->cxsr = wm->cxsr;
4786
Ville Syrjäläff32c542017-03-02 19:14:57 +02004787 for (level = 0; level < active->num_levels; level++) {
4788 struct vlv_pipe_wm *raw =
4789 &crtc_state->wm.vlv.raw[level];
4790
4791 active->sr[level].plane = wm->sr.plane;
4792 active->sr[level].cursor = wm->sr.cursor;
4793
4794 for_each_plane_id_on_crtc(crtc, plane_id) {
4795 active->wm[level].plane[plane_id] =
4796 wm->pipe[pipe].plane[plane_id];
4797
4798 raw->plane[plane_id] =
4799 vlv_invert_wm_value(active->wm[level].plane[plane_id],
4800 fifo_state->plane[plane_id]);
4801 }
4802 }
4803
4804 for_each_plane_id_on_crtc(crtc, plane_id)
4805 vlv_raw_plane_wm_set(crtc_state, level,
4806 plane_id, USHRT_MAX);
4807 vlv_invalidate_wms(crtc, active, level);
4808
4809 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02004810 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02004811
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004812 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004813 pipe_name(pipe),
4814 wm->pipe[pipe].plane[PLANE_PRIMARY],
4815 wm->pipe[pipe].plane[PLANE_CURSOR],
4816 wm->pipe[pipe].plane[PLANE_SPRITE0],
4817 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02004818 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004819
4820 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4821 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4822}
4823
Ville Syrjälä602ae832017-03-02 19:15:02 +02004824void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
4825{
4826 struct intel_plane *plane;
4827 struct intel_crtc *crtc;
4828
4829 mutex_lock(&dev_priv->wm.wm_mutex);
4830
4831 for_each_intel_plane(&dev_priv->drm, plane) {
4832 struct intel_crtc *crtc =
4833 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
4834 struct intel_crtc_state *crtc_state =
4835 to_intel_crtc_state(crtc->base.state);
4836 struct intel_plane_state *plane_state =
4837 to_intel_plane_state(plane->base.state);
4838 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
4839 const struct vlv_fifo_state *fifo_state =
4840 &crtc_state->wm.vlv.fifo_state;
4841 enum plane_id plane_id = plane->id;
4842 int level;
4843
4844 if (plane_state->base.visible)
4845 continue;
4846
4847 for (level = 0; level < wm_state->num_levels; level++) {
4848 struct vlv_pipe_wm *raw =
4849 &crtc_state->wm.vlv.raw[level];
4850
4851 raw->plane[plane_id] = 0;
4852
4853 wm_state->wm[level].plane[plane_id] =
4854 vlv_invert_wm_value(raw->plane[plane_id],
4855 fifo_state->plane[plane_id]);
4856 }
4857 }
4858
4859 for_each_intel_crtc(&dev_priv->drm, crtc) {
4860 struct intel_crtc_state *crtc_state =
4861 to_intel_crtc_state(crtc->base.state);
4862
4863 crtc_state->wm.vlv.intermediate =
4864 crtc_state->wm.vlv.optimal;
4865 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
4866 }
4867
4868 vlv_program_watermarks(dev_priv);
4869
4870 mutex_unlock(&dev_priv->wm.wm_mutex);
4871}
4872
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004873void ilk_wm_get_hw_state(struct drm_device *dev)
4874{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004875 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004876 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004877 struct drm_crtc *crtc;
4878
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004879 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004880 ilk_pipe_wm_get_hw_state(crtc);
4881
4882 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4883 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4884 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4885
4886 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004887 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004888 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4889 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4890 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004891
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004892 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004893 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4894 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004895 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004896 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4897 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004898
4899 hw->enable_fbc_wm =
4900 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4901}
4902
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004903/**
4904 * intel_update_watermarks - update FIFO watermark values based on current modes
4905 *
4906 * Calculate watermark values for the various WM regs based on current mode
4907 * and plane configuration.
4908 *
4909 * There are several cases to deal with here:
4910 * - normal (i.e. non-self-refresh)
4911 * - self-refresh (SR) mode
4912 * - lines are large relative to FIFO size (buffer can hold up to 2)
4913 * - lines are small relative to FIFO size (buffer can hold more than 2
4914 * lines), so need to account for TLB latency
4915 *
4916 * The normal calculation is:
4917 * watermark = dotclock * bytes per pixel * latency
4918 * where latency is platform & configuration dependent (we assume pessimal
4919 * values here).
4920 *
4921 * The SR calculation is:
4922 * watermark = (trunc(latency/line time)+1) * surface width *
4923 * bytes per pixel
4924 * where
4925 * line time = htotal / dotclock
4926 * surface width = hdisplay for normal plane and 64 for cursor
4927 * and latency is assumed to be high, as above.
4928 *
4929 * The final value programmed to the register should always be rounded up,
4930 * and include an extra 2 entries to account for clock crossings.
4931 *
4932 * We don't use the sprite, so we can ignore that. And on Crestline we have
4933 * to set the non-SR watermarks to 8.
4934 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004935void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004936{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004937 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004938
4939 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004940 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004941}
4942
Jani Nikulae2828912016-01-18 09:19:47 +02004943/*
Daniel Vetter92703882012-08-09 16:46:01 +02004944 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004945 */
4946DEFINE_SPINLOCK(mchdev_lock);
4947
4948/* Global for IPS driver to get at the current i915 device. Protected by
4949 * mchdev_lock. */
4950static struct drm_i915_private *i915_mch_dev;
4951
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004952bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004953{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004954 u16 rgvswctl;
4955
Chris Wilson67520412017-03-02 13:28:01 +00004956 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02004957
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004958 rgvswctl = I915_READ16(MEMSWCTL);
4959 if (rgvswctl & MEMCTL_CMD_STS) {
4960 DRM_DEBUG("gpu busy, RCS change rejected\n");
4961 return false; /* still busy with another command */
4962 }
4963
4964 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4965 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4966 I915_WRITE16(MEMSWCTL, rgvswctl);
4967 POSTING_READ16(MEMSWCTL);
4968
4969 rgvswctl |= MEMCTL_CMD_STS;
4970 I915_WRITE16(MEMSWCTL, rgvswctl);
4971
4972 return true;
4973}
4974
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004975static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004976{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004977 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004978 u8 fmax, fmin, fstart, vstart;
4979
Daniel Vetter92703882012-08-09 16:46:01 +02004980 spin_lock_irq(&mchdev_lock);
4981
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004982 rgvmodectl = I915_READ(MEMMODECTL);
4983
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004984 /* Enable temp reporting */
4985 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4986 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4987
4988 /* 100ms RC evaluation intervals */
4989 I915_WRITE(RCUPEI, 100000);
4990 I915_WRITE(RCDNEI, 100000);
4991
4992 /* Set max/min thresholds to 90ms and 80ms respectively */
4993 I915_WRITE(RCBMAXAVG, 90000);
4994 I915_WRITE(RCBMINAVG, 80000);
4995
4996 I915_WRITE(MEMIHYST, 1);
4997
4998 /* Set up min, max, and cur for interrupt handling */
4999 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5000 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5001 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5002 MEMMODE_FSTART_SHIFT;
5003
Ville Syrjälä616847e2015-09-18 20:03:19 +03005004 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005005 PXVFREQ_PX_SHIFT;
5006
Daniel Vetter20e4d402012-08-08 23:35:39 +02005007 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5008 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005009
Daniel Vetter20e4d402012-08-08 23:35:39 +02005010 dev_priv->ips.max_delay = fstart;
5011 dev_priv->ips.min_delay = fmin;
5012 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005013
5014 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5015 fmax, fmin, fstart);
5016
5017 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5018
5019 /*
5020 * Interrupts will be enabled in ironlake_irq_postinstall
5021 */
5022
5023 I915_WRITE(VIDSTART, vstart);
5024 POSTING_READ(VIDSTART);
5025
5026 rgvmodectl |= MEMMODE_SWMODE_EN;
5027 I915_WRITE(MEMMODECTL, rgvmodectl);
5028
Daniel Vetter92703882012-08-09 16:46:01 +02005029 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005030 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005031 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005032
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005033 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005034
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005035 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5036 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005037 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005038 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005039 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005040
5041 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005042}
5043
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005044static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005045{
Daniel Vetter92703882012-08-09 16:46:01 +02005046 u16 rgvswctl;
5047
5048 spin_lock_irq(&mchdev_lock);
5049
5050 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005051
5052 /* Ack interrupts, disable EFC interrupt */
5053 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5054 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5055 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5056 I915_WRITE(DEIIR, DE_PCU_EVENT);
5057 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5058
5059 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005060 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005061 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005062 rgvswctl |= MEMCTL_CMD_STS;
5063 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005064 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005065
Daniel Vetter92703882012-08-09 16:46:01 +02005066 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005067}
5068
Daniel Vetteracbe9472012-07-26 11:50:05 +02005069/* There's a funny hw issue where the hw returns all 0 when reading from
5070 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5071 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5072 * all limits and the gpu stuck at whatever frequency it is at atm).
5073 */
Akash Goel74ef1172015-03-06 11:07:19 +05305074static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005075{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005076 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005077
Daniel Vetter20b46e52012-07-26 11:16:14 +02005078 /* Only set the down limit when we've reached the lowest level to avoid
5079 * getting more interrupts, otherwise leave this clear. This prevents a
5080 * race in the hw when coming out of rc6: There's a tiny window where
5081 * the hw runs at the minimal clock before selecting the desired
5082 * frequency, if the down threshold expires in that window we will not
5083 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03005084 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05305085 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5086 if (val <= dev_priv->rps.min_freq_softlimit)
5087 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5088 } else {
5089 limits = dev_priv->rps.max_freq_softlimit << 24;
5090 if (val <= dev_priv->rps.min_freq_softlimit)
5091 limits |= dev_priv->rps.min_freq_softlimit << 16;
5092 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02005093
5094 return limits;
5095}
5096
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005097static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5098{
5099 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05305100 u32 threshold_up = 0, threshold_down = 0; /* in % */
5101 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005102
5103 new_power = dev_priv->rps.power;
5104 switch (dev_priv->rps.power) {
5105 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005106 if (val > dev_priv->rps.efficient_freq + 1 &&
5107 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005108 new_power = BETWEEN;
5109 break;
5110
5111 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01005112 if (val <= dev_priv->rps.efficient_freq &&
5113 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005114 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01005115 else if (val >= dev_priv->rps.rp0_freq &&
5116 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005117 new_power = HIGH_POWER;
5118 break;
5119
5120 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005121 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5122 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005123 new_power = BETWEEN;
5124 break;
5125 }
5126 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005127 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005128 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00005129 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005130 new_power = HIGH_POWER;
5131 if (new_power == dev_priv->rps.power)
5132 return;
5133
5134 /* Note the units here are not exactly 1us, but 1280ns. */
5135 switch (new_power) {
5136 case LOW_POWER:
5137 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05305138 ei_up = 16000;
5139 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005140
5141 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305142 ei_down = 32000;
5143 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005144 break;
5145
5146 case BETWEEN:
5147 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05305148 ei_up = 13000;
5149 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005150
5151 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305152 ei_down = 32000;
5153 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005154 break;
5155
5156 case HIGH_POWER:
5157 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05305158 ei_up = 10000;
5159 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005160
5161 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305162 ei_down = 32000;
5163 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005164 break;
5165 }
5166
Mika Kuoppala6067a272017-02-15 15:52:59 +02005167 /* When byt can survive without system hang with dynamic
5168 * sw freq adjustments, this restriction can be lifted.
5169 */
5170 if (IS_VALLEYVIEW(dev_priv))
5171 goto skip_hw_write;
5172
Akash Goel8a586432015-03-06 11:07:18 +05305173 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005174 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05305175 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005176 GT_INTERVAL_FROM_US(dev_priv,
5177 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305178
5179 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005180 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05305181 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005182 GT_INTERVAL_FROM_US(dev_priv,
5183 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305184
Chris Wilsona72b5622016-07-02 15:35:59 +01005185 I915_WRITE(GEN6_RP_CONTROL,
5186 GEN6_RP_MEDIA_TURBO |
5187 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5188 GEN6_RP_MEDIA_IS_GFX |
5189 GEN6_RP_ENABLE |
5190 GEN6_RP_UP_BUSY_AVG |
5191 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05305192
Mika Kuoppala6067a272017-02-15 15:52:59 +02005193skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005194 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01005195 dev_priv->rps.up_threshold = threshold_up;
5196 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005197 dev_priv->rps.last_adj = 0;
5198}
5199
Chris Wilson2876ce72014-03-28 08:03:34 +00005200static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5201{
5202 u32 mask = 0;
5203
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005204 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00005205 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005206 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005207 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005208 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005209
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005210 mask &= dev_priv->pm_rps_events;
5211
Imre Deak59d02a12014-12-19 19:33:26 +02005212 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005213}
5214
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005215/* gen6_set_rps is called to update the frequency request, but should also be
5216 * called when the range (min_delay and max_delay) is modified so that we can
5217 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005218static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005219{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005220 /* min/max delay may still have been modified so be sure to
5221 * write the limits value.
5222 */
5223 if (val != dev_priv->rps.cur_freq) {
5224 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005225
Chris Wilsondc979972016-05-10 14:10:04 +01005226 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05305227 I915_WRITE(GEN6_RPNSWREQ,
5228 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005229 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005230 I915_WRITE(GEN6_RPNSWREQ,
5231 HSW_FREQUENCY(val));
5232 else
5233 I915_WRITE(GEN6_RPNSWREQ,
5234 GEN6_FREQUENCY(val) |
5235 GEN6_OFFSET(0) |
5236 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005237 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005238
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005239 /* Make sure we continue to get interrupts
5240 * until we hit the minimum or maximum frequencies.
5241 */
Akash Goel74ef1172015-03-06 11:07:19 +05305242 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00005243 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005244
Ben Widawskyb39fb292014-03-19 18:31:11 -07005245 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02005246 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005247
5248 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005249}
5250
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005251static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005252{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005253 int err;
5254
Chris Wilsondc979972016-05-10 14:10:04 +01005255 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005256 "Odd GPU freq value\n"))
5257 val &= ~1;
5258
Deepak Scd25dd52015-07-10 18:31:40 +05305259 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5260
Chris Wilson8fb55192015-04-07 16:20:28 +01005261 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005262 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5263 if (err)
5264 return err;
5265
Chris Wilsondb4c5e02017-02-10 15:03:46 +00005266 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005267 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005268
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005269 dev_priv->rps.cur_freq = val;
5270 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005271
5272 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005273}
5274
Deepak Sa7f6e232015-05-09 18:04:44 +05305275/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305276 *
5277 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305278 * 1. Forcewake Media well.
5279 * 2. Request idle freq.
5280 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305281*/
5282static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5283{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005284 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005285 int err;
Deepak S5549d252014-06-28 11:26:11 +05305286
Chris Wilsonaed242f2015-03-18 09:48:21 +00005287 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305288 return;
5289
Chris Wilsonc9efef72017-01-02 15:28:45 +00005290 /* The punit delays the write of the frequency and voltage until it
5291 * determines the GPU is awake. During normal usage we don't want to
5292 * waste power changing the frequency if the GPU is sleeping (rc6).
5293 * However, the GPU and driver is now idle and we do not want to delay
5294 * switching to minimum voltage (reducing power whilst idle) as we do
5295 * not expect to be woken in the near future and so must flush the
5296 * change by waking the device.
5297 *
5298 * We choose to take the media powerwell (either would do to trick the
5299 * punit into committing the voltage change) as that takes a lot less
5300 * power than the render powerwell.
5301 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305302 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005303 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305304 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005305
5306 if (err)
5307 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305308}
5309
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005310void gen6_rps_busy(struct drm_i915_private *dev_priv)
5311{
5312 mutex_lock(&dev_priv->rps.hw_lock);
5313 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005314 u8 freq;
5315
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005316 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005317 gen6_rps_reset_ei(dev_priv);
5318 I915_WRITE(GEN6_PMINTRMSK,
5319 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005320
Chris Wilsonc33d2472016-07-04 08:08:36 +01005321 gen6_enable_rps_interrupts(dev_priv);
5322
Chris Wilsonbd648182017-02-10 15:03:48 +00005323 /* Use the user's desired frequency as a guide, but for better
5324 * performance, jump directly to RPe as our starting frequency.
5325 */
5326 freq = max(dev_priv->rps.cur_freq,
5327 dev_priv->rps.efficient_freq);
5328
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005329 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005330 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005331 dev_priv->rps.min_freq_softlimit,
5332 dev_priv->rps.max_freq_softlimit)))
5333 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005334 }
5335 mutex_unlock(&dev_priv->rps.hw_lock);
5336}
5337
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005338void gen6_rps_idle(struct drm_i915_private *dev_priv)
5339{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005340 /* Flush our bottom-half so that it does not race with us
5341 * setting the idle frequency and so that it is bounded by
5342 * our rpm wakeref. And then disable the interrupts to stop any
5343 * futher RPS reclocking whilst we are asleep.
5344 */
5345 gen6_disable_rps_interrupts(dev_priv);
5346
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005347 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005348 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005349 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305350 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005351 else
Chris Wilsondc979972016-05-10 14:10:04 +01005352 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005353 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005354 I915_WRITE(GEN6_PMINTRMSK,
5355 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005356 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005357 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005358
Chris Wilson8d3afd72015-05-21 21:01:47 +01005359 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005360 while (!list_empty(&dev_priv->rps.clients))
5361 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005362 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005363}
5364
Chris Wilson1854d5c2015-04-07 16:20:32 +01005365void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005366 struct intel_rps_client *rps,
5367 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005368{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005369 /* This is intentionally racy! We peek at the state here, then
5370 * validate inside the RPS worker.
5371 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005372 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005373 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005374 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005375 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005376
Chris Wilsone61b9952015-04-27 13:41:24 +01005377 /* Force a RPS boost (and don't count it against the client) if
5378 * the GPU is severely congested.
5379 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005380 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005381 rps = NULL;
5382
Chris Wilson8d3afd72015-05-21 21:01:47 +01005383 spin_lock(&dev_priv->rps.client_lock);
5384 if (rps == NULL || list_empty(&rps->link)) {
5385 spin_lock_irq(&dev_priv->irq_lock);
5386 if (dev_priv->rps.interrupts_enabled) {
5387 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005388 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005389 }
5390 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005391
Chris Wilson2e1b8732015-04-27 13:41:22 +01005392 if (rps != NULL) {
5393 list_add(&rps->link, &dev_priv->rps.clients);
5394 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005395 } else
5396 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005397 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005398 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005399}
5400
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005401int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005402{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005403 int err;
5404
Chris Wilsoncfd1c482017-02-20 09:47:07 +00005405 lockdep_assert_held(&dev_priv->rps.hw_lock);
5406 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5407 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5408
Chris Wilson76e4e4b2017-02-20 09:47:08 +00005409 if (!dev_priv->rps.enabled) {
5410 dev_priv->rps.cur_freq = val;
5411 return 0;
5412 }
5413
Chris Wilsondc979972016-05-10 14:10:04 +01005414 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005415 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005416 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005417 err = gen6_set_rps(dev_priv, val);
5418
5419 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005420}
5421
Chris Wilsondc979972016-05-10 14:10:04 +01005422static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005423{
Zhe Wang20e49362014-11-04 17:07:05 +00005424 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005425 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005426}
5427
Chris Wilsondc979972016-05-10 14:10:04 +01005428static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305429{
Akash Goel2030d682016-04-23 00:05:45 +05305430 I915_WRITE(GEN6_RP_CONTROL, 0);
5431}
5432
Chris Wilsondc979972016-05-10 14:10:04 +01005433static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005434{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005435 I915_WRITE(GEN6_RC_CONTROL, 0);
5436 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305437 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005438}
5439
Chris Wilsondc979972016-05-10 14:10:04 +01005440static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305441{
Deepak S38807742014-05-23 21:00:15 +05305442 I915_WRITE(GEN6_RC_CONTROL, 0);
5443}
5444
Chris Wilsondc979972016-05-10 14:10:04 +01005445static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005446{
Deepak S98a2e5f2014-08-18 10:35:27 -07005447 /* we're doing forcewake before Disabling RC6,
5448 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005449 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005450
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005451 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005452
Mika Kuoppala59bad942015-01-16 11:34:40 +02005453 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005454}
5455
Chris Wilsondc979972016-05-10 14:10:04 +01005456static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005457{
Chris Wilsondc979972016-05-10 14:10:04 +01005458 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005459 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5460 mode = GEN6_RC_CTL_RC6_ENABLE;
5461 else
5462 mode = 0;
5463 }
Chris Wilsondc979972016-05-10 14:10:04 +01005464 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005465 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5466 "RC6 %s RC6p %s RC6pp %s\n",
5467 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5468 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5469 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005470
5471 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005472 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5473 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005474}
5475
Chris Wilsondc979972016-05-10 14:10:04 +01005476static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305477{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005478 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305479 bool enable_rc6 = true;
5480 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005481 u32 rc_ctl;
5482 int rc_sw_target;
5483
5484 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5485 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5486 RC_SW_TARGET_STATE_SHIFT;
5487 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5488 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5489 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5490 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5491 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305492
5493 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005494 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305495 enable_rc6 = false;
5496 }
5497
5498 /*
5499 * The exact context size is not known for BXT, so assume a page size
5500 * for this check.
5501 */
5502 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005503 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5504 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5505 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005506 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305507 enable_rc6 = false;
5508 }
5509
5510 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5511 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5512 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5513 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005514 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305515 enable_rc6 = false;
5516 }
5517
Imre Deakfc619842016-06-29 19:13:55 +03005518 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5519 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5520 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5521 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5522 enable_rc6 = false;
5523 }
5524
5525 if (!I915_READ(GEN6_GFXPAUSE)) {
5526 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5527 enable_rc6 = false;
5528 }
5529
5530 if (!I915_READ(GEN8_MISC_CTRL0)) {
5531 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305532 enable_rc6 = false;
5533 }
5534
5535 return enable_rc6;
5536}
5537
Chris Wilsondc979972016-05-10 14:10:04 +01005538int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005539{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005540 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005541 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005542 return 0;
5543
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305544 if (!enable_rc6)
5545 return 0;
5546
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005547 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305548 DRM_INFO("RC6 disabled by BIOS\n");
5549 return 0;
5550 }
5551
Daniel Vetter456470e2012-08-08 23:35:40 +02005552 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005553 if (enable_rc6 >= 0) {
5554 int mask;
5555
Chris Wilsondc979972016-05-10 14:10:04 +01005556 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005557 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5558 INTEL_RC6pp_ENABLE;
5559 else
5560 mask = INTEL_RC6_ENABLE;
5561
5562 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005563 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5564 "(requested %d, valid %d)\n",
5565 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005566
5567 return enable_rc6 & mask;
5568 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005569
Chris Wilsondc979972016-05-10 14:10:04 +01005570 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005571 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005572
5573 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005574}
5575
Chris Wilsondc979972016-05-10 14:10:04 +01005576static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005577{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005578 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005579
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005580 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005581 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005582 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005583 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5584 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5585 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5586 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005587 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005588 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5589 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5590 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5591 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005592 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005593 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005594
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005595 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005596 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005597 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005598 u32 ddcc_status = 0;
5599
5600 if (sandybridge_pcode_read(dev_priv,
5601 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5602 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005603 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005604 clamp_t(u8,
5605 ((ddcc_status >> 8) & 0xff),
5606 dev_priv->rps.min_freq,
5607 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005608 }
5609
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005610 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305611 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005612 * the natural hardware unit for SKL
5613 */
Akash Goelc5e06882015-06-29 14:50:19 +05305614 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5615 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5616 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5617 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5618 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5619 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005620}
5621
Chris Wilson3a45b052016-07-13 09:10:32 +01005622static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005623 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01005624{
5625 u8 freq = dev_priv->rps.cur_freq;
5626
5627 /* force a reset */
5628 dev_priv->rps.power = -1;
5629 dev_priv->rps.cur_freq = -1;
5630
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005631 if (set(dev_priv, freq))
5632 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01005633}
5634
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005635/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005636static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005637{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005638 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5639
Akash Goel0beb0592015-03-06 11:07:20 +05305640 /* Program defaults and thresholds for RPS*/
5641 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5642 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005643
Akash Goel0beb0592015-03-06 11:07:20 +05305644 /* 1 second timeout*/
5645 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5646 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5647
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005648 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005649
Akash Goel0beb0592015-03-06 11:07:20 +05305650 /* Leaning on the below call to gen6_set_rps to program/setup the
5651 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5652 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005653 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005654
5655 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5656}
5657
Chris Wilsondc979972016-05-10 14:10:04 +01005658static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005659{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005660 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305661 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005662 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005663
5664 /* 1a: Software RC state - RC0 */
5665 I915_WRITE(GEN6_RC_STATE, 0);
5666
5667 /* 1b: Get forcewake during program sequence. Although the driver
5668 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005669 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005670
5671 /* 2a: Disable RC states. */
5672 I915_WRITE(GEN6_RC_CONTROL, 0);
5673
5674 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305675
5676 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005677 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305678 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5679 else
5680 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005681 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5682 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305683 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005684 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305685
Dave Gordon1a3d1892016-05-13 15:36:30 +01005686 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305687 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5688
Zhe Wang20e49362014-11-04 17:07:05 +00005689 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005690
Zhe Wang38c23522015-01-20 12:23:04 +00005691 /* 2c: Program Coarse Power Gating Policies. */
5692 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5693 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5694
Zhe Wang20e49362014-11-04 17:07:05 +00005695 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005696 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005697 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005698 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00005699 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5700 I915_WRITE(GEN6_RC_CONTROL,
5701 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00005702
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305703 /*
5704 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305705 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305706 */
Chris Wilsondc979972016-05-10 14:10:04 +01005707 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305708 I915_WRITE(GEN9_PG_ENABLE, 0);
5709 else
5710 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5711 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005712
Mika Kuoppala59bad942015-01-16 11:34:40 +02005713 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005714}
5715
Chris Wilsondc979972016-05-10 14:10:04 +01005716static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005717{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005718 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305719 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005720 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005721
5722 /* 1a: Software RC state - RC0 */
5723 I915_WRITE(GEN6_RC_STATE, 0);
5724
5725 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5726 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005727 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005728
5729 /* 2a: Disable RC states. */
5730 I915_WRITE(GEN6_RC_CONTROL, 0);
5731
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005732 /* 2b: Program RC6 thresholds.*/
5733 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5734 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5735 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305736 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005737 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005738 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005739 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005740 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5741 else
5742 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005743
5744 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005745 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005746 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005747 intel_print_rc6_info(dev_priv, rc6_mask);
5748 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005749 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5750 GEN7_RC_CTL_TO_MODE |
5751 rc6_mask);
5752 else
5753 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5754 GEN6_RC_CTL_EI_MODE(1) |
5755 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005756
5757 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005758 I915_WRITE(GEN6_RPNSWREQ,
5759 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5760 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5761 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005762 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5763 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005764
Daniel Vetter7526ed72014-09-29 15:07:19 +02005765 /* Docs recommend 900MHz, and 300 MHz respectively */
5766 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5767 dev_priv->rps.max_freq_softlimit << 24 |
5768 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005769
Daniel Vetter7526ed72014-09-29 15:07:19 +02005770 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5771 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5772 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5773 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005774
Daniel Vetter7526ed72014-09-29 15:07:19 +02005775 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005776
5777 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005778 I915_WRITE(GEN6_RP_CONTROL,
5779 GEN6_RP_MEDIA_TURBO |
5780 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5781 GEN6_RP_MEDIA_IS_GFX |
5782 GEN6_RP_ENABLE |
5783 GEN6_RP_UP_BUSY_AVG |
5784 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005785
Daniel Vetter7526ed72014-09-29 15:07:19 +02005786 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005787
Chris Wilson3a45b052016-07-13 09:10:32 +01005788 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005789
Mika Kuoppala59bad942015-01-16 11:34:40 +02005790 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005791}
5792
Chris Wilsondc979972016-05-10 14:10:04 +01005793static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005794{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005795 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305796 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005797 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005798 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005799 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005800 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005801
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005802 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005803
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005804 /* Here begins a magic sequence of register writes to enable
5805 * auto-downclocking.
5806 *
5807 * Perhaps there might be some value in exposing these to
5808 * userspace...
5809 */
5810 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005811
5812 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005813 gtfifodbg = I915_READ(GTFIFODBG);
5814 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005815 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5816 I915_WRITE(GTFIFODBG, gtfifodbg);
5817 }
5818
Mika Kuoppala59bad942015-01-16 11:34:40 +02005819 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005820
5821 /* disable the counters and set deterministic thresholds */
5822 I915_WRITE(GEN6_RC_CONTROL, 0);
5823
5824 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5825 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5826 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5827 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5828 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5829
Akash Goel3b3f1652016-10-13 22:44:48 +05305830 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005831 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005832
5833 I915_WRITE(GEN6_RC_SLEEP, 0);
5834 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005835 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005836 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5837 else
5838 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005839 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005840 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5841
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005842 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005843 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005844 if (rc6_mode & INTEL_RC6_ENABLE)
5845 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5846
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005847 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005848 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005849 if (rc6_mode & INTEL_RC6p_ENABLE)
5850 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005851
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005852 if (rc6_mode & INTEL_RC6pp_ENABLE)
5853 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5854 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005855
Chris Wilsondc979972016-05-10 14:10:04 +01005856 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005857
5858 I915_WRITE(GEN6_RC_CONTROL,
5859 rc6_mask |
5860 GEN6_RC_CTL_EI_MODE(1) |
5861 GEN6_RC_CTL_HW_ENABLE);
5862
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005863 /* Power down if completely idle for over 50ms */
5864 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005865 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005866
Chris Wilson3a45b052016-07-13 09:10:32 +01005867 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005868
Ben Widawsky31643d52012-09-26 10:34:01 -07005869 rc6vids = 0;
5870 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005871 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005872 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005873 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005874 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5875 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5876 rc6vids &= 0xffff00;
5877 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5878 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5879 if (ret)
5880 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5881 }
5882
Mika Kuoppala59bad942015-01-16 11:34:40 +02005883 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005884}
5885
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005886static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005887{
5888 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005889 unsigned int gpu_freq;
5890 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305891 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005892 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005893 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005894
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005895 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005896
Ben Widawskyeda79642013-10-07 17:15:48 -03005897 policy = cpufreq_cpu_get(0);
5898 if (policy) {
5899 max_ia_freq = policy->cpuinfo.max_freq;
5900 cpufreq_cpu_put(policy);
5901 } else {
5902 /*
5903 * Default to measured freq if none found, PCU will ensure we
5904 * don't go over
5905 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005906 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005907 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005908
5909 /* Convert from kHz to MHz */
5910 max_ia_freq /= 1000;
5911
Ben Widawsky153b4b952013-10-22 22:05:09 -07005912 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005913 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5914 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005915
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005916 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305917 /* Convert GT frequency to 50 HZ units */
5918 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5919 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5920 } else {
5921 min_gpu_freq = dev_priv->rps.min_freq;
5922 max_gpu_freq = dev_priv->rps.max_freq;
5923 }
5924
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005925 /*
5926 * For each potential GPU frequency, load a ring frequency we'd like
5927 * to use for memory access. We do this by specifying the IA frequency
5928 * the PCU should use as a reference to determine the ring frequency.
5929 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305930 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5931 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005932 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005933
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005934 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305935 /*
5936 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5937 * No floor required for ring frequency on SKL.
5938 */
5939 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005940 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005941 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5942 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005943 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005944 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005945 ring_freq = max(min_ring_freq, ring_freq);
5946 /* leave ia_freq as the default, chosen by cpufreq */
5947 } else {
5948 /* On older processors, there is no separate ring
5949 * clock domain, so in order to boost the bandwidth
5950 * of the ring, we need to upclock the CPU (ia_freq).
5951 *
5952 * For GPU frequencies less than 750MHz,
5953 * just use the lowest ring freq.
5954 */
5955 if (gpu_freq < min_freq)
5956 ia_freq = 800;
5957 else
5958 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5959 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5960 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005961
Ben Widawsky42c05262012-09-26 10:34:00 -07005962 sandybridge_pcode_write(dev_priv,
5963 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005964 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5965 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5966 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005967 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005968}
5969
Ville Syrjälä03af2042014-06-28 02:03:53 +03005970static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305971{
5972 u32 val, rp0;
5973
Jani Nikula5b5929c2015-10-07 11:17:46 +03005974 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305975
Imre Deak43b67992016-08-31 19:13:02 +03005976 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005977 case 8:
5978 /* (2 * 4) config */
5979 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5980 break;
5981 case 12:
5982 /* (2 * 6) config */
5983 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5984 break;
5985 case 16:
5986 /* (2 * 8) config */
5987 default:
5988 /* Setting (2 * 8) Min RP0 for any other combination */
5989 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5990 break;
Deepak S095acd52015-01-17 11:05:59 +05305991 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005992
5993 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5994
Deepak S2b6b3a02014-05-27 15:59:30 +05305995 return rp0;
5996}
5997
5998static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5999{
6000 u32 val, rpe;
6001
6002 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6003 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6004
6005 return rpe;
6006}
6007
Deepak S7707df42014-07-12 18:46:14 +05306008static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6009{
6010 u32 val, rp1;
6011
Jani Nikula5b5929c2015-10-07 11:17:46 +03006012 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6013 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6014
Deepak S7707df42014-07-12 18:46:14 +05306015 return rp1;
6016}
6017
Deepak S96676fe2016-08-12 18:46:41 +05306018static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6019{
6020 u32 val, rpn;
6021
6022 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6023 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6024 FB_GFX_FREQ_FUSE_MASK);
6025
6026 return rpn;
6027}
6028
Deepak Sf8f2b002014-07-10 13:16:21 +05306029static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6030{
6031 u32 val, rp1;
6032
6033 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6034
6035 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6036
6037 return rp1;
6038}
6039
Ville Syrjälä03af2042014-06-28 02:03:53 +03006040static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006041{
6042 u32 val, rp0;
6043
Jani Nikula64936252013-05-22 15:36:20 +03006044 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006045
6046 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6047 /* Clamp to max */
6048 rp0 = min_t(u32, rp0, 0xea);
6049
6050 return rp0;
6051}
6052
6053static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6054{
6055 u32 val, rpe;
6056
Jani Nikula64936252013-05-22 15:36:20 +03006057 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006058 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006059 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006060 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6061
6062 return rpe;
6063}
6064
Ville Syrjälä03af2042014-06-28 02:03:53 +03006065static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006066{
Imre Deak36146032014-12-04 18:39:35 +02006067 u32 val;
6068
6069 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6070 /*
6071 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6072 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6073 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6074 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6075 * to make sure it matches what Punit accepts.
6076 */
6077 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006078}
6079
Imre Deakae484342014-03-31 15:10:44 +03006080/* Check that the pctx buffer wasn't move under us. */
6081static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6082{
6083 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6084
6085 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6086 dev_priv->vlv_pctx->stolen->start);
6087}
6088
Deepak S38807742014-05-23 21:00:15 +05306089
6090/* Check that the pcbr address is not empty. */
6091static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6092{
6093 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6094
6095 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6096}
6097
Chris Wilsondc979972016-05-10 14:10:04 +01006098static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306099{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006100 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006101 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05306102 u32 pcbr;
6103 int pctx_size = 32*1024;
6104
Deepak S38807742014-05-23 21:00:15 +05306105 pcbr = I915_READ(VLV_PCBR);
6106 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006107 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05306108 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006109 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05306110
6111 pctx_paddr = (paddr & (~4095));
6112 I915_WRITE(VLV_PCBR, pctx_paddr);
6113 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006114
6115 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05306116}
6117
Chris Wilsondc979972016-05-10 14:10:04 +01006118static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006119{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006120 struct drm_i915_gem_object *pctx;
6121 unsigned long pctx_paddr;
6122 u32 pcbr;
6123 int pctx_size = 24*1024;
6124
6125 pcbr = I915_READ(VLV_PCBR);
6126 if (pcbr) {
6127 /* BIOS set it up already, grab the pre-alloc'd space */
6128 int pcbr_offset;
6129
6130 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006131 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006132 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02006133 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006134 pctx_size);
6135 goto out;
6136 }
6137
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006138 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6139
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006140 /*
6141 * From the Gunit register HAS:
6142 * The Gfx driver is expected to program this register and ensure
6143 * proper allocation within Gfx stolen memory. For example, this
6144 * register should be programmed such than the PCBR range does not
6145 * overlap with other ranges, such as the frame buffer, protected
6146 * memory, or any other relevant ranges.
6147 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006148 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006149 if (!pctx) {
6150 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00006151 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006152 }
6153
6154 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6155 I915_WRITE(VLV_PCBR, pctx_paddr);
6156
6157out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006158 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006159 dev_priv->vlv_pctx = pctx;
6160}
6161
Chris Wilsondc979972016-05-10 14:10:04 +01006162static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006163{
Imre Deakae484342014-03-31 15:10:44 +03006164 if (WARN_ON(!dev_priv->vlv_pctx))
6165 return;
6166
Chris Wilsonf0cd5182016-10-28 13:58:43 +01006167 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03006168 dev_priv->vlv_pctx = NULL;
6169}
6170
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006171static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6172{
6173 dev_priv->rps.gpll_ref_freq =
6174 vlv_get_cck_clock(dev_priv, "GPLL ref",
6175 CCK_GPLL_CLOCK_CONTROL,
6176 dev_priv->czclk_freq);
6177
6178 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6179 dev_priv->rps.gpll_ref_freq);
6180}
6181
Chris Wilsondc979972016-05-10 14:10:04 +01006182static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006183{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006184 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03006185
Chris Wilsondc979972016-05-10 14:10:04 +01006186 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006187
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006188 vlv_init_gpll_ref_freq(dev_priv);
6189
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006190 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6191 switch ((val >> 6) & 3) {
6192 case 0:
6193 case 1:
6194 dev_priv->mem_freq = 800;
6195 break;
6196 case 2:
6197 dev_priv->mem_freq = 1066;
6198 break;
6199 case 3:
6200 dev_priv->mem_freq = 1333;
6201 break;
6202 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006203 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006204
Imre Deak4e805192014-04-14 20:24:41 +03006205 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6206 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6207 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006208 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006209 dev_priv->rps.max_freq);
6210
6211 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6212 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006213 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006214 dev_priv->rps.efficient_freq);
6215
Deepak Sf8f2b002014-07-10 13:16:21 +05306216 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6217 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006218 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306219 dev_priv->rps.rp1_freq);
6220
Imre Deak4e805192014-04-14 20:24:41 +03006221 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6222 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006223 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006224 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006225}
6226
Chris Wilsondc979972016-05-10 14:10:04 +01006227static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306228{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006229 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306230
Chris Wilsondc979972016-05-10 14:10:04 +01006231 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306232
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006233 vlv_init_gpll_ref_freq(dev_priv);
6234
Ville Syrjäläa5805162015-05-26 20:42:30 +03006235 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006236 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006237 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006238
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006239 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006240 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006241 dev_priv->mem_freq = 2000;
6242 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006243 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006244 dev_priv->mem_freq = 1600;
6245 break;
6246 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006247 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006248
Deepak S2b6b3a02014-05-27 15:59:30 +05306249 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6250 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6251 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006252 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306253 dev_priv->rps.max_freq);
6254
6255 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6256 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006257 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306258 dev_priv->rps.efficient_freq);
6259
Deepak S7707df42014-07-12 18:46:14 +05306260 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6261 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006262 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05306263 dev_priv->rps.rp1_freq);
6264
Deepak S96676fe2016-08-12 18:46:41 +05306265 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306266 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006267 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306268 dev_priv->rps.min_freq);
6269
Ville Syrjälä1c147622014-08-18 14:42:43 +03006270 WARN_ONCE((dev_priv->rps.max_freq |
6271 dev_priv->rps.efficient_freq |
6272 dev_priv->rps.rp1_freq |
6273 dev_priv->rps.min_freq) & 1,
6274 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05306275}
6276
Chris Wilsondc979972016-05-10 14:10:04 +01006277static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006278{
Chris Wilsondc979972016-05-10 14:10:04 +01006279 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006280}
6281
Chris Wilsondc979972016-05-10 14:10:04 +01006282static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306283{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006284 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306285 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306286 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306287
6288 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6289
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006290 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6291 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306292 if (gtfifodbg) {
6293 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6294 gtfifodbg);
6295 I915_WRITE(GTFIFODBG, gtfifodbg);
6296 }
6297
6298 cherryview_check_pctx(dev_priv);
6299
6300 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6301 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006302 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306303
Ville Syrjälä160614a2015-01-19 13:50:47 +02006304 /* Disable RC states. */
6305 I915_WRITE(GEN6_RC_CONTROL, 0);
6306
Deepak S38807742014-05-23 21:00:15 +05306307 /* 2a: Program RC6 thresholds.*/
6308 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6309 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6310 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6311
Akash Goel3b3f1652016-10-13 22:44:48 +05306312 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006313 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306314 I915_WRITE(GEN6_RC_SLEEP, 0);
6315
Deepak Sf4f71c72015-03-28 15:23:35 +05306316 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6317 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306318
6319 /* allows RC6 residency counter to work */
6320 I915_WRITE(VLV_COUNTER_CONTROL,
6321 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6322 VLV_MEDIA_RC6_COUNT_EN |
6323 VLV_RENDER_RC6_COUNT_EN));
6324
6325 /* For now we assume BIOS is allocating and populating the PCBR */
6326 pcbr = I915_READ(VLV_PCBR);
6327
Deepak S38807742014-05-23 21:00:15 +05306328 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006329 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6330 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006331 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306332
6333 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6334
Deepak S2b6b3a02014-05-27 15:59:30 +05306335 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006336 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306337 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6338 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6339 I915_WRITE(GEN6_RP_UP_EI, 66000);
6340 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6341
6342 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6343
6344 /* 5: Enable RPS */
6345 I915_WRITE(GEN6_RP_CONTROL,
6346 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006347 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306348 GEN6_RP_ENABLE |
6349 GEN6_RP_UP_BUSY_AVG |
6350 GEN6_RP_DOWN_IDLE_AVG);
6351
Deepak S3ef62342015-04-29 08:36:24 +05306352 /* Setting Fixed Bias */
6353 val = VLV_OVERRIDE_EN |
6354 VLV_SOC_TDP_EN |
6355 CHV_BIAS_CPU_50_SOC_50;
6356 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6357
Deepak S2b6b3a02014-05-27 15:59:30 +05306358 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6359
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006360 /* RPS code assumes GPLL is used */
6361 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6362
Jani Nikula742f4912015-09-03 11:16:09 +03006363 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306364 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6365
Chris Wilson3a45b052016-07-13 09:10:32 +01006366 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306367
Mika Kuoppala59bad942015-01-16 11:34:40 +02006368 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306369}
6370
Chris Wilsondc979972016-05-10 14:10:04 +01006371static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006372{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006373 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306374 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006375 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006376
6377 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6378
Imre Deakae484342014-03-31 15:10:44 +03006379 valleyview_check_pctx(dev_priv);
6380
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006381 gtfifodbg = I915_READ(GTFIFODBG);
6382 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006383 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6384 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006385 I915_WRITE(GTFIFODBG, gtfifodbg);
6386 }
6387
Deepak Sc8d9a592013-11-23 14:55:42 +05306388 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006389 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006390
Ville Syrjälä160614a2015-01-19 13:50:47 +02006391 /* Disable RC states. */
6392 I915_WRITE(GEN6_RC_CONTROL, 0);
6393
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006394 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006395 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6396 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6397 I915_WRITE(GEN6_RP_UP_EI, 66000);
6398 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6399
6400 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6401
6402 I915_WRITE(GEN6_RP_CONTROL,
6403 GEN6_RP_MEDIA_TURBO |
6404 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6405 GEN6_RP_MEDIA_IS_GFX |
6406 GEN6_RP_ENABLE |
6407 GEN6_RP_UP_BUSY_AVG |
6408 GEN6_RP_DOWN_IDLE_CONT);
6409
6410 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6411 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6412 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6413
Akash Goel3b3f1652016-10-13 22:44:48 +05306414 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006415 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006416
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006417 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006418
6419 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006420 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02006421 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6422 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04006423 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006424 VLV_MEDIA_RC6_COUNT_EN |
6425 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006426
Chris Wilsondc979972016-05-10 14:10:04 +01006427 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006428 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006429
Chris Wilsondc979972016-05-10 14:10:04 +01006430 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006431
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006432 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006433
Deepak S3ef62342015-04-29 08:36:24 +05306434 /* Setting Fixed Bias */
6435 val = VLV_OVERRIDE_EN |
6436 VLV_SOC_TDP_EN |
6437 VLV_BIAS_CPU_125_SOC_875;
6438 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6439
Jani Nikula64936252013-05-22 15:36:20 +03006440 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006441
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006442 /* RPS code assumes GPLL is used */
6443 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6444
Jani Nikula742f4912015-09-03 11:16:09 +03006445 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006446 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6447
Chris Wilson3a45b052016-07-13 09:10:32 +01006448 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006449
Mika Kuoppala59bad942015-01-16 11:34:40 +02006450 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006451}
6452
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006453static unsigned long intel_pxfreq(u32 vidfreq)
6454{
6455 unsigned long freq;
6456 int div = (vidfreq & 0x3f0000) >> 16;
6457 int post = (vidfreq & 0x3000) >> 12;
6458 int pre = (vidfreq & 0x7);
6459
6460 if (!pre)
6461 return 0;
6462
6463 freq = ((div * 133333) / ((1<<post) * pre));
6464
6465 return freq;
6466}
6467
Daniel Vettereb48eb02012-04-26 23:28:12 +02006468static const struct cparams {
6469 u16 i;
6470 u16 t;
6471 u16 m;
6472 u16 c;
6473} cparams[] = {
6474 { 1, 1333, 301, 28664 },
6475 { 1, 1066, 294, 24460 },
6476 { 1, 800, 294, 25192 },
6477 { 0, 1333, 276, 27605 },
6478 { 0, 1066, 276, 27605 },
6479 { 0, 800, 231, 23784 },
6480};
6481
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006482static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006483{
6484 u64 total_count, diff, ret;
6485 u32 count1, count2, count3, m = 0, c = 0;
6486 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6487 int i;
6488
Chris Wilson67520412017-03-02 13:28:01 +00006489 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006490
Daniel Vetter20e4d402012-08-08 23:35:39 +02006491 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006492
6493 /* Prevent division-by-zero if we are asking too fast.
6494 * Also, we don't get interesting results if we are polling
6495 * faster than once in 10ms, so just return the saved value
6496 * in such cases.
6497 */
6498 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006499 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006500
6501 count1 = I915_READ(DMIEC);
6502 count2 = I915_READ(DDREC);
6503 count3 = I915_READ(CSIEC);
6504
6505 total_count = count1 + count2 + count3;
6506
6507 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006508 if (total_count < dev_priv->ips.last_count1) {
6509 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006510 diff += total_count;
6511 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006512 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006513 }
6514
6515 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006516 if (cparams[i].i == dev_priv->ips.c_m &&
6517 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006518 m = cparams[i].m;
6519 c = cparams[i].c;
6520 break;
6521 }
6522 }
6523
6524 diff = div_u64(diff, diff1);
6525 ret = ((m * diff) + c);
6526 ret = div_u64(ret, 10);
6527
Daniel Vetter20e4d402012-08-08 23:35:39 +02006528 dev_priv->ips.last_count1 = total_count;
6529 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006530
Daniel Vetter20e4d402012-08-08 23:35:39 +02006531 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006532
6533 return ret;
6534}
6535
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006536unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6537{
6538 unsigned long val;
6539
Chris Wilsondc979972016-05-10 14:10:04 +01006540 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006541 return 0;
6542
6543 spin_lock_irq(&mchdev_lock);
6544
6545 val = __i915_chipset_val(dev_priv);
6546
6547 spin_unlock_irq(&mchdev_lock);
6548
6549 return val;
6550}
6551
Daniel Vettereb48eb02012-04-26 23:28:12 +02006552unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6553{
6554 unsigned long m, x, b;
6555 u32 tsfs;
6556
6557 tsfs = I915_READ(TSFS);
6558
6559 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6560 x = I915_READ8(TR1);
6561
6562 b = tsfs & TSFS_INTR_MASK;
6563
6564 return ((m * x) / 127) - b;
6565}
6566
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006567static int _pxvid_to_vd(u8 pxvid)
6568{
6569 if (pxvid == 0)
6570 return 0;
6571
6572 if (pxvid >= 8 && pxvid < 31)
6573 pxvid = 31;
6574
6575 return (pxvid + 2) * 125;
6576}
6577
6578static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006579{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006580 const int vd = _pxvid_to_vd(pxvid);
6581 const int vm = vd - 1125;
6582
Chris Wilsondc979972016-05-10 14:10:04 +01006583 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006584 return vm > 0 ? vm : 0;
6585
6586 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006587}
6588
Daniel Vetter02d71952012-08-09 16:44:54 +02006589static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006590{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006591 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006592 u32 count;
6593
Chris Wilson67520412017-03-02 13:28:01 +00006594 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006595
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006596 now = ktime_get_raw_ns();
6597 diffms = now - dev_priv->ips.last_time2;
6598 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006599
6600 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006601 if (!diffms)
6602 return;
6603
6604 count = I915_READ(GFXEC);
6605
Daniel Vetter20e4d402012-08-08 23:35:39 +02006606 if (count < dev_priv->ips.last_count2) {
6607 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006608 diff += count;
6609 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006610 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006611 }
6612
Daniel Vetter20e4d402012-08-08 23:35:39 +02006613 dev_priv->ips.last_count2 = count;
6614 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006615
6616 /* More magic constants... */
6617 diff = diff * 1181;
6618 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006619 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006620}
6621
Daniel Vetter02d71952012-08-09 16:44:54 +02006622void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6623{
Chris Wilsondc979972016-05-10 14:10:04 +01006624 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006625 return;
6626
Daniel Vetter92703882012-08-09 16:46:01 +02006627 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006628
6629 __i915_update_gfx_val(dev_priv);
6630
Daniel Vetter92703882012-08-09 16:46:01 +02006631 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006632}
6633
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006634static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006635{
6636 unsigned long t, corr, state1, corr2, state2;
6637 u32 pxvid, ext_v;
6638
Chris Wilson67520412017-03-02 13:28:01 +00006639 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006640
Ville Syrjälä616847e2015-09-18 20:03:19 +03006641 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006642 pxvid = (pxvid >> 24) & 0x7f;
6643 ext_v = pvid_to_extvid(dev_priv, pxvid);
6644
6645 state1 = ext_v;
6646
6647 t = i915_mch_val(dev_priv);
6648
6649 /* Revel in the empirically derived constants */
6650
6651 /* Correction factor in 1/100000 units */
6652 if (t > 80)
6653 corr = ((t * 2349) + 135940);
6654 else if (t >= 50)
6655 corr = ((t * 964) + 29317);
6656 else /* < 50 */
6657 corr = ((t * 301) + 1004);
6658
6659 corr = corr * ((150142 * state1) / 10000 - 78642);
6660 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006661 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006662
6663 state2 = (corr2 * state1) / 10000;
6664 state2 /= 100; /* convert to mW */
6665
Daniel Vetter02d71952012-08-09 16:44:54 +02006666 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006667
Daniel Vetter20e4d402012-08-08 23:35:39 +02006668 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006669}
6670
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006671unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6672{
6673 unsigned long val;
6674
Chris Wilsondc979972016-05-10 14:10:04 +01006675 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006676 return 0;
6677
6678 spin_lock_irq(&mchdev_lock);
6679
6680 val = __i915_gfx_val(dev_priv);
6681
6682 spin_unlock_irq(&mchdev_lock);
6683
6684 return val;
6685}
6686
Daniel Vettereb48eb02012-04-26 23:28:12 +02006687/**
6688 * i915_read_mch_val - return value for IPS use
6689 *
6690 * Calculate and return a value for the IPS driver to use when deciding whether
6691 * we have thermal and power headroom to increase CPU or GPU power budget.
6692 */
6693unsigned long i915_read_mch_val(void)
6694{
6695 struct drm_i915_private *dev_priv;
6696 unsigned long chipset_val, graphics_val, ret = 0;
6697
Daniel Vetter92703882012-08-09 16:46:01 +02006698 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006699 if (!i915_mch_dev)
6700 goto out_unlock;
6701 dev_priv = i915_mch_dev;
6702
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006703 chipset_val = __i915_chipset_val(dev_priv);
6704 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006705
6706 ret = chipset_val + graphics_val;
6707
6708out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006709 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006710
6711 return ret;
6712}
6713EXPORT_SYMBOL_GPL(i915_read_mch_val);
6714
6715/**
6716 * i915_gpu_raise - raise GPU frequency limit
6717 *
6718 * Raise the limit; IPS indicates we have thermal headroom.
6719 */
6720bool i915_gpu_raise(void)
6721{
6722 struct drm_i915_private *dev_priv;
6723 bool ret = true;
6724
Daniel Vetter92703882012-08-09 16:46:01 +02006725 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006726 if (!i915_mch_dev) {
6727 ret = false;
6728 goto out_unlock;
6729 }
6730 dev_priv = i915_mch_dev;
6731
Daniel Vetter20e4d402012-08-08 23:35:39 +02006732 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6733 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006734
6735out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006736 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006737
6738 return ret;
6739}
6740EXPORT_SYMBOL_GPL(i915_gpu_raise);
6741
6742/**
6743 * i915_gpu_lower - lower GPU frequency limit
6744 *
6745 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6746 * frequency maximum.
6747 */
6748bool i915_gpu_lower(void)
6749{
6750 struct drm_i915_private *dev_priv;
6751 bool ret = true;
6752
Daniel Vetter92703882012-08-09 16:46:01 +02006753 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006754 if (!i915_mch_dev) {
6755 ret = false;
6756 goto out_unlock;
6757 }
6758 dev_priv = i915_mch_dev;
6759
Daniel Vetter20e4d402012-08-08 23:35:39 +02006760 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6761 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006762
6763out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006764 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006765
6766 return ret;
6767}
6768EXPORT_SYMBOL_GPL(i915_gpu_lower);
6769
6770/**
6771 * i915_gpu_busy - indicate GPU business to IPS
6772 *
6773 * Tell the IPS driver whether or not the GPU is busy.
6774 */
6775bool i915_gpu_busy(void)
6776{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006777 bool ret = false;
6778
Daniel Vetter92703882012-08-09 16:46:01 +02006779 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006780 if (i915_mch_dev)
6781 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006782 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006783
6784 return ret;
6785}
6786EXPORT_SYMBOL_GPL(i915_gpu_busy);
6787
6788/**
6789 * i915_gpu_turbo_disable - disable graphics turbo
6790 *
6791 * Disable graphics turbo by resetting the max frequency and setting the
6792 * current frequency to the default.
6793 */
6794bool i915_gpu_turbo_disable(void)
6795{
6796 struct drm_i915_private *dev_priv;
6797 bool ret = true;
6798
Daniel Vetter92703882012-08-09 16:46:01 +02006799 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006800 if (!i915_mch_dev) {
6801 ret = false;
6802 goto out_unlock;
6803 }
6804 dev_priv = i915_mch_dev;
6805
Daniel Vetter20e4d402012-08-08 23:35:39 +02006806 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006807
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006808 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006809 ret = false;
6810
6811out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006812 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006813
6814 return ret;
6815}
6816EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6817
6818/**
6819 * Tells the intel_ips driver that the i915 driver is now loaded, if
6820 * IPS got loaded first.
6821 *
6822 * This awkward dance is so that neither module has to depend on the
6823 * other in order for IPS to do the appropriate communication of
6824 * GPU turbo limits to i915.
6825 */
6826static void
6827ips_ping_for_i915_load(void)
6828{
6829 void (*link)(void);
6830
6831 link = symbol_get(ips_link_to_i915_driver);
6832 if (link) {
6833 link();
6834 symbol_put(ips_link_to_i915_driver);
6835 }
6836}
6837
6838void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6839{
Daniel Vetter02d71952012-08-09 16:44:54 +02006840 /* We only register the i915 ips part with intel-ips once everything is
6841 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006842 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006843 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006844 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006845
6846 ips_ping_for_i915_load();
6847}
6848
6849void intel_gpu_ips_teardown(void)
6850{
Daniel Vetter92703882012-08-09 16:46:01 +02006851 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006852 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006853 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006854}
Deepak S76c3552f2014-01-30 23:08:16 +05306855
Chris Wilsondc979972016-05-10 14:10:04 +01006856static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006857{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006858 u32 lcfuse;
6859 u8 pxw[16];
6860 int i;
6861
6862 /* Disable to program */
6863 I915_WRITE(ECR, 0);
6864 POSTING_READ(ECR);
6865
6866 /* Program energy weights for various events */
6867 I915_WRITE(SDEW, 0x15040d00);
6868 I915_WRITE(CSIEW0, 0x007f0000);
6869 I915_WRITE(CSIEW1, 0x1e220004);
6870 I915_WRITE(CSIEW2, 0x04000004);
6871
6872 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006873 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006874 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006875 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006876
6877 /* Program P-state weights to account for frequency power adjustment */
6878 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006879 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006880 unsigned long freq = intel_pxfreq(pxvidfreq);
6881 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6882 PXVFREQ_PX_SHIFT;
6883 unsigned long val;
6884
6885 val = vid * vid;
6886 val *= (freq / 1000);
6887 val *= 255;
6888 val /= (127*127*900);
6889 if (val > 0xff)
6890 DRM_ERROR("bad pxval: %ld\n", val);
6891 pxw[i] = val;
6892 }
6893 /* Render standby states get 0 weight */
6894 pxw[14] = 0;
6895 pxw[15] = 0;
6896
6897 for (i = 0; i < 4; i++) {
6898 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6899 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006900 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006901 }
6902
6903 /* Adjust magic regs to magic values (more experimental results) */
6904 I915_WRITE(OGW0, 0);
6905 I915_WRITE(OGW1, 0);
6906 I915_WRITE(EG0, 0x00007f00);
6907 I915_WRITE(EG1, 0x0000000e);
6908 I915_WRITE(EG2, 0x000e0000);
6909 I915_WRITE(EG3, 0x68000300);
6910 I915_WRITE(EG4, 0x42000000);
6911 I915_WRITE(EG5, 0x00140031);
6912 I915_WRITE(EG6, 0);
6913 I915_WRITE(EG7, 0);
6914
6915 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006916 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006917
6918 /* Enable PMON + select events */
6919 I915_WRITE(ECR, 0x80000019);
6920
6921 lcfuse = I915_READ(LCFUSE02);
6922
Daniel Vetter20e4d402012-08-08 23:35:39 +02006923 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006924}
6925
Chris Wilsondc979972016-05-10 14:10:04 +01006926void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006927{
Imre Deakb268c692015-12-15 20:10:31 +02006928 /*
6929 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6930 * requirement.
6931 */
6932 if (!i915.enable_rc6) {
6933 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6934 intel_runtime_pm_get(dev_priv);
6935 }
Imre Deake6069ca2014-04-18 16:01:02 +03006936
Chris Wilsonb5163db2016-08-10 13:58:24 +01006937 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006938 mutex_lock(&dev_priv->rps.hw_lock);
6939
6940 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006941 if (IS_CHERRYVIEW(dev_priv))
6942 cherryview_init_gt_powersave(dev_priv);
6943 else if (IS_VALLEYVIEW(dev_priv))
6944 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006945 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006946 gen6_init_rps_frequencies(dev_priv);
6947
6948 /* Derive initial user preferences/limits from the hardware limits */
6949 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6950 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6951
6952 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6953 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6954
6955 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6956 dev_priv->rps.min_freq_softlimit =
6957 max_t(int,
6958 dev_priv->rps.efficient_freq,
6959 intel_freq_opcode(dev_priv, 450));
6960
Chris Wilson99ac9612016-07-13 09:10:34 +01006961 /* After setting max-softlimit, find the overclock max freq */
6962 if (IS_GEN6(dev_priv) ||
6963 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6964 u32 params = 0;
6965
6966 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6967 if (params & BIT(31)) { /* OC supported */
6968 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6969 (dev_priv->rps.max_freq & 0xff) * 50,
6970 (params & 0xff) * 50);
6971 dev_priv->rps.max_freq = params & 0xff;
6972 }
6973 }
6974
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006975 /* Finally allow us to boost to max by default */
6976 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6977
Chris Wilson773ea9a2016-07-13 09:10:33 +01006978 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006979 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006980
6981 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006982}
6983
Chris Wilsondc979972016-05-10 14:10:04 +01006984void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006985{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006986 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006987 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006988
6989 if (!i915.enable_rc6)
6990 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006991}
6992
Chris Wilson54b4f682016-07-21 21:16:19 +01006993/**
6994 * intel_suspend_gt_powersave - suspend PM work and helper threads
6995 * @dev_priv: i915 device
6996 *
6997 * We don't want to disable RC6 or other features here, we just want
6998 * to make sure any work we've queued has finished and won't bother
6999 * us while we're suspended.
7000 */
7001void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7002{
7003 if (INTEL_GEN(dev_priv) < 6)
7004 return;
7005
7006 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7007 intel_runtime_pm_put(dev_priv);
7008
7009 /* gen6_rps_idle() will be called later to disable interrupts */
7010}
7011
Chris Wilsonb7137e02016-07-13 09:10:37 +01007012void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7013{
7014 dev_priv->rps.enabled = true; /* force disabling */
7015 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007016
7017 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007018}
7019
Chris Wilsondc979972016-05-10 14:10:04 +01007020void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007021{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007022 if (!READ_ONCE(dev_priv->rps.enabled))
7023 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007024
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007025 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007026
Chris Wilsonb7137e02016-07-13 09:10:37 +01007027 if (INTEL_GEN(dev_priv) >= 9) {
7028 gen9_disable_rc6(dev_priv);
7029 gen9_disable_rps(dev_priv);
7030 } else if (IS_CHERRYVIEW(dev_priv)) {
7031 cherryview_disable_rps(dev_priv);
7032 } else if (IS_VALLEYVIEW(dev_priv)) {
7033 valleyview_disable_rps(dev_priv);
7034 } else if (INTEL_GEN(dev_priv) >= 6) {
7035 gen6_disable_rps(dev_priv);
7036 } else if (IS_IRONLAKE_M(dev_priv)) {
7037 ironlake_disable_drps(dev_priv);
7038 }
7039
7040 dev_priv->rps.enabled = false;
7041 mutex_unlock(&dev_priv->rps.hw_lock);
7042}
7043
7044void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7045{
Chris Wilson54b4f682016-07-21 21:16:19 +01007046 /* We shouldn't be disabling as we submit, so this should be less
7047 * racy than it appears!
7048 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007049 if (READ_ONCE(dev_priv->rps.enabled))
7050 return;
7051
7052 /* Powersaving is controlled by the host when inside a VM */
7053 if (intel_vgpu_active(dev_priv))
7054 return;
7055
7056 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007057
Chris Wilsondc979972016-05-10 14:10:04 +01007058 if (IS_CHERRYVIEW(dev_priv)) {
7059 cherryview_enable_rps(dev_priv);
7060 } else if (IS_VALLEYVIEW(dev_priv)) {
7061 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007062 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007063 gen9_enable_rc6(dev_priv);
7064 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08007065 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007066 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007067 } else if (IS_BROADWELL(dev_priv)) {
7068 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007069 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007070 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007071 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007072 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007073 } else if (IS_IRONLAKE_M(dev_priv)) {
7074 ironlake_enable_drps(dev_priv);
7075 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007076 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007077
7078 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7079 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7080
7081 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7082 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7083
Chris Wilson54b4f682016-07-21 21:16:19 +01007084 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007085 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007086}
Imre Deakc6df39b2014-04-14 20:24:29 +03007087
Chris Wilson54b4f682016-07-21 21:16:19 +01007088static void __intel_autoenable_gt_powersave(struct work_struct *work)
7089{
7090 struct drm_i915_private *dev_priv =
7091 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7092 struct intel_engine_cs *rcs;
7093 struct drm_i915_gem_request *req;
7094
7095 if (READ_ONCE(dev_priv->rps.enabled))
7096 goto out;
7097
Akash Goel3b3f1652016-10-13 22:44:48 +05307098 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00007099 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01007100 goto out;
7101
7102 if (!rcs->init_context)
7103 goto out;
7104
7105 mutex_lock(&dev_priv->drm.struct_mutex);
7106
7107 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7108 if (IS_ERR(req))
7109 goto unlock;
7110
7111 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7112 rcs->init_context(req);
7113
7114 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00007115 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01007116
7117unlock:
7118 mutex_unlock(&dev_priv->drm.struct_mutex);
7119out:
7120 intel_runtime_pm_put(dev_priv);
7121}
7122
7123void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7124{
7125 if (READ_ONCE(dev_priv->rps.enabled))
7126 return;
7127
7128 if (IS_IRONLAKE_M(dev_priv)) {
7129 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007130 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007131 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7132 /*
7133 * PCU communication is slow and this doesn't need to be
7134 * done at any specific time, so do this out of our fast path
7135 * to make resume and init faster.
7136 *
7137 * We depend on the HW RC6 power context save/restore
7138 * mechanism when entering D3 through runtime PM suspend. So
7139 * disable RPM until RPS/RC6 is properly setup. We can only
7140 * get here via the driver load/system resume/runtime resume
7141 * paths, so the _noresume version is enough (and in case of
7142 * runtime resume it's necessary).
7143 */
7144 if (queue_delayed_work(dev_priv->wq,
7145 &dev_priv->rps.autoenable_work,
7146 round_jiffies_up_relative(HZ)))
7147 intel_runtime_pm_get_noresume(dev_priv);
7148 }
7149}
7150
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007151static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007152{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007153 /*
7154 * On Ibex Peak and Cougar Point, we need to disable clock
7155 * gating for the panel power sequencer or it will fail to
7156 * start up when no ports are active.
7157 */
7158 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7159}
7160
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007161static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007162{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007163 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007164
Damien Lespiau055e3932014-08-18 13:49:10 +01007165 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007166 I915_WRITE(DSPCNTR(pipe),
7167 I915_READ(DSPCNTR(pipe)) |
7168 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007169
7170 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7171 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007172 }
7173}
7174
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007175static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02007176{
Ville Syrjälä017636c2013-12-05 15:51:37 +02007177 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7178 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7179 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7180
7181 /*
7182 * Don't touch WM1S_LP_EN here.
7183 * Doing so could cause underruns.
7184 */
7185}
7186
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007187static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007188{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007189 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007190
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007191 /*
7192 * Required for FBC
7193 * WaFbcDisableDpfcClockGating:ilk
7194 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007195 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7196 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7197 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007198
7199 I915_WRITE(PCH_3DCGDIS0,
7200 MARIUNIT_CLOCK_GATE_DISABLE |
7201 SVSMUNIT_CLOCK_GATE_DISABLE);
7202 I915_WRITE(PCH_3DCGDIS1,
7203 VFMUNIT_CLOCK_GATE_DISABLE);
7204
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007205 /*
7206 * According to the spec the following bits should be set in
7207 * order to enable memory self-refresh
7208 * The bit 22/21 of 0x42004
7209 * The bit 5 of 0x42020
7210 * The bit 15 of 0x45000
7211 */
7212 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7213 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7214 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007215 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007216 I915_WRITE(DISP_ARB_CTL,
7217 (I915_READ(DISP_ARB_CTL) |
7218 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007219
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007220 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007221
7222 /*
7223 * Based on the document from hardware guys the following bits
7224 * should be set unconditionally in order to enable FBC.
7225 * The bit 22 of 0x42000
7226 * The bit 22 of 0x42004
7227 * The bit 7,8,9 of 0x42020.
7228 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007229 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007230 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007231 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7232 I915_READ(ILK_DISPLAY_CHICKEN1) |
7233 ILK_FBCQ_DIS);
7234 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7235 I915_READ(ILK_DISPLAY_CHICKEN2) |
7236 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007237 }
7238
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007239 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7240
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007241 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7242 I915_READ(ILK_DISPLAY_CHICKEN2) |
7243 ILK_ELPIN_409_SELECT);
7244 I915_WRITE(_3D_CHICKEN2,
7245 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7246 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02007247
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007248 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02007249 I915_WRITE(CACHE_MODE_0,
7250 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01007251
Akash Goel4e046322014-04-04 17:14:38 +05307252 /* WaDisable_RenderCache_OperationalFlush:ilk */
7253 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7254
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007255 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007256
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007257 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007258}
7259
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007260static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007261{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007262 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007263 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007264
7265 /*
7266 * On Ibex Peak and Cougar Point, we need to disable clock
7267 * gating for the panel power sequencer or it will fail to
7268 * start up when no ports are active.
7269 */
Jesse Barnescd664072013-10-02 10:34:19 -07007270 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7271 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7272 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007273 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7274 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007275 /* The below fixes the weird display corruption, a few pixels shifted
7276 * downward, on (only) LVDS of some HP laptops with IVY.
7277 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007278 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007279 val = I915_READ(TRANS_CHICKEN2(pipe));
7280 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7281 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007282 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007283 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007284 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7285 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7286 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007287 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7288 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007289 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007290 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007291 I915_WRITE(TRANS_CHICKEN1(pipe),
7292 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7293 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007294}
7295
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007296static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007297{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007298 uint32_t tmp;
7299
7300 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007301 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7302 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7303 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007304}
7305
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007306static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007307{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007308 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007309
Damien Lespiau231e54f2012-10-19 17:55:41 +01007310 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007311
7312 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7313 I915_READ(ILK_DISPLAY_CHICKEN2) |
7314 ILK_ELPIN_409_SELECT);
7315
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007316 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007317 I915_WRITE(_3D_CHICKEN,
7318 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7319
Akash Goel4e046322014-04-04 17:14:38 +05307320 /* WaDisable_RenderCache_OperationalFlush:snb */
7321 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7322
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007323 /*
7324 * BSpec recoomends 8x4 when MSAA is used,
7325 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007326 *
7327 * Note that PS/WM thread counts depend on the WIZ hashing
7328 * disable bit, which we don't touch here, but it's good
7329 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007330 */
7331 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007332 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007333
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007334 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007335
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007336 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007337 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007338
7339 I915_WRITE(GEN6_UCGCTL1,
7340 I915_READ(GEN6_UCGCTL1) |
7341 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7342 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7343
7344 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7345 * gating disable must be set. Failure to set it results in
7346 * flickering pixels due to Z write ordering failures after
7347 * some amount of runtime in the Mesa "fire" demo, and Unigine
7348 * Sanctuary and Tropics, and apparently anything else with
7349 * alpha test or pixel discard.
7350 *
7351 * According to the spec, bit 11 (RCCUNIT) must also be set,
7352 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007353 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007354 * WaDisableRCCUnitClockGating:snb
7355 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007356 */
7357 I915_WRITE(GEN6_UCGCTL2,
7358 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7359 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7360
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007361 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007362 I915_WRITE(_3D_CHICKEN3,
7363 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007364
7365 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007366 * Bspec says:
7367 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7368 * 3DSTATE_SF number of SF output attributes is more than 16."
7369 */
7370 I915_WRITE(_3D_CHICKEN3,
7371 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7372
7373 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007374 * According to the spec the following bits should be
7375 * set in order to enable memory self-refresh and fbc:
7376 * The bit21 and bit22 of 0x42000
7377 * The bit21 and bit22 of 0x42004
7378 * The bit5 and bit7 of 0x42020
7379 * The bit14 of 0x70180
7380 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007381 *
7382 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007383 */
7384 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7385 I915_READ(ILK_DISPLAY_CHICKEN1) |
7386 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7387 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7388 I915_READ(ILK_DISPLAY_CHICKEN2) |
7389 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007390 I915_WRITE(ILK_DSPCLK_GATE_D,
7391 I915_READ(ILK_DSPCLK_GATE_D) |
7392 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7393 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007394
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007395 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007396
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007397 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007398
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007399 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007400}
7401
7402static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7403{
7404 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7405
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007406 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007407 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007408 *
7409 * This actually overrides the dispatch
7410 * mode for all thread types.
7411 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007412 reg &= ~GEN7_FF_SCHED_MASK;
7413 reg |= GEN7_FF_TS_SCHED_HW;
7414 reg |= GEN7_FF_VS_SCHED_HW;
7415 reg |= GEN7_FF_DS_SCHED_HW;
7416
7417 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7418}
7419
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007420static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007421{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007422 /*
7423 * TODO: this bit should only be enabled when really needed, then
7424 * disabled when not needed anymore in order to save power.
7425 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007426 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007427 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7428 I915_READ(SOUTH_DSPCLK_GATE_D) |
7429 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007430
7431 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007432 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7433 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007434 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007435}
7436
Ville Syrjälä712bf362016-10-31 22:37:23 +02007437static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007438{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007439 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007440 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7441
7442 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7443 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7444 }
7445}
7446
Imre Deak450174f2016-05-03 15:54:21 +03007447static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7448 int general_prio_credits,
7449 int high_prio_credits)
7450{
7451 u32 misccpctl;
7452
7453 /* WaTempDisableDOPClkGating:bdw */
7454 misccpctl = I915_READ(GEN7_MISCCPCTL);
7455 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7456
7457 I915_WRITE(GEN8_L3SQCREG1,
7458 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7459 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7460
7461 /*
7462 * Wait at least 100 clocks before re-enabling clock gating.
7463 * See the definition of L3SQCREG1 in BSpec.
7464 */
7465 POSTING_READ(GEN8_L3SQCREG1);
7466 udelay(1);
7467 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7468}
7469
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007470static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007471{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007472 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007473
7474 /* WaDisableSDEUnitClockGating:kbl */
7475 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7476 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7477 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007478
7479 /* WaDisableGamClockGating:kbl */
7480 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7481 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7482 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007483
7484 /* WaFbcNukeOnHostModify:kbl */
7485 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7486 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007487}
7488
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007489static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007490{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007491 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007492
7493 /* WAC6entrylatency:skl */
7494 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7495 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007496
7497 /* WaFbcNukeOnHostModify:skl */
7498 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7499 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007500}
7501
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007502static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007503{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007504 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007505
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007506 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007507
Ben Widawskyab57fff2013-12-12 15:28:04 -08007508 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007509 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007510
Ben Widawskyab57fff2013-12-12 15:28:04 -08007511 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007512 I915_WRITE(CHICKEN_PAR1_1,
7513 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7514
Ben Widawskyab57fff2013-12-12 15:28:04 -08007515 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007516 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007517 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007518 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007519 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007520 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007521
Ben Widawskyab57fff2013-12-12 15:28:04 -08007522 /* WaVSRefCountFullforceMissDisable:bdw */
7523 /* WaDSRefCountFullforceMissDisable:bdw */
7524 I915_WRITE(GEN7_FF_THREAD_MODE,
7525 I915_READ(GEN7_FF_THREAD_MODE) &
7526 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007527
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007528 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7529 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007530
7531 /* WaDisableSDEUnitClockGating:bdw */
7532 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7533 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007534
Imre Deak450174f2016-05-03 15:54:21 +03007535 /* WaProgramL3SqcReg1Default:bdw */
7536 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007537
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007538 /*
7539 * WaGttCachingOffByDefault:bdw
7540 * GTT cache may not work with big pages, so if those
7541 * are ever enabled GTT cache may need to be disabled.
7542 */
7543 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7544
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007545 /* WaKVMNotificationOnConfigChange:bdw */
7546 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7547 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7548
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007549 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007550
7551 /* WaDisableDopClockGating:bdw
7552 *
7553 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7554 * clock gating.
7555 */
7556 I915_WRITE(GEN6_UCGCTL1,
7557 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007558}
7559
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007560static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007561{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007562 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007563
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007564 /* L3 caching of data atomics doesn't work -- disable it. */
7565 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7566 I915_WRITE(HSW_ROW_CHICKEN3,
7567 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7568
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007569 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007570 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7571 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7572 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7573
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007574 /* WaVSRefCountFullforceMissDisable:hsw */
7575 I915_WRITE(GEN7_FF_THREAD_MODE,
7576 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007577
Akash Goel4e046322014-04-04 17:14:38 +05307578 /* WaDisable_RenderCache_OperationalFlush:hsw */
7579 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7580
Chia-I Wufe27c602014-01-28 13:29:33 +08007581 /* enable HiZ Raw Stall Optimization */
7582 I915_WRITE(CACHE_MODE_0_GEN7,
7583 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7584
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007585 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007586 I915_WRITE(CACHE_MODE_1,
7587 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007588
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007589 /*
7590 * BSpec recommends 8x4 when MSAA is used,
7591 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007592 *
7593 * Note that PS/WM thread counts depend on the WIZ hashing
7594 * disable bit, which we don't touch here, but it's good
7595 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007596 */
7597 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007598 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007599
Kenneth Graunke94411592014-12-31 16:23:00 -08007600 /* WaSampleCChickenBitEnable:hsw */
7601 I915_WRITE(HALF_SLICE_CHICKEN3,
7602 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7603
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007604 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007605 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7606
Paulo Zanoni90a88642013-05-03 17:23:45 -03007607 /* WaRsPkgCStateDisplayPMReq:hsw */
7608 I915_WRITE(CHICKEN_PAR1_1,
7609 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007610
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007611 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007612}
7613
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007614static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007615{
Ben Widawsky20848222012-05-04 18:58:59 -07007616 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007617
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007618 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619
Damien Lespiau231e54f2012-10-19 17:55:41 +01007620 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007621
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007622 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007623 I915_WRITE(_3D_CHICKEN3,
7624 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7625
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007626 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007627 I915_WRITE(IVB_CHICKEN3,
7628 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7629 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7630
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007631 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007632 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007633 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7634 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007635
Akash Goel4e046322014-04-04 17:14:38 +05307636 /* WaDisable_RenderCache_OperationalFlush:ivb */
7637 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7638
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007639 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007640 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7641 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7642
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007643 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007644 I915_WRITE(GEN7_L3CNTLREG1,
7645 GEN7_WA_FOR_GEN7_L3_CONTROL);
7646 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007647 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007648 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007649 I915_WRITE(GEN7_ROW_CHICKEN2,
7650 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007651 else {
7652 /* must write both registers */
7653 I915_WRITE(GEN7_ROW_CHICKEN2,
7654 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007655 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7656 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007657 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007658
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007659 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007660 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7661 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7662
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007663 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007664 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007665 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007666 */
7667 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007668 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007669
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007670 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007671 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7672 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7673 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7674
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007675 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007676
7677 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007678
Chris Wilson22721342014-03-04 09:41:43 +00007679 if (0) { /* causes HiZ corruption on ivb:gt1 */
7680 /* enable HiZ Raw Stall Optimization */
7681 I915_WRITE(CACHE_MODE_0_GEN7,
7682 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7683 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007684
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007685 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007686 I915_WRITE(CACHE_MODE_1,
7687 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007688
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007689 /*
7690 * BSpec recommends 8x4 when MSAA is used,
7691 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007692 *
7693 * Note that PS/WM thread counts depend on the WIZ hashing
7694 * disable bit, which we don't touch here, but it's good
7695 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007696 */
7697 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007698 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007699
Ben Widawsky20848222012-05-04 18:58:59 -07007700 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7701 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7702 snpcr |= GEN6_MBC_SNPCR_MED;
7703 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007704
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007705 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007706 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007707
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007708 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007709}
7710
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007711static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007712{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007713 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007714 I915_WRITE(_3D_CHICKEN3,
7715 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7716
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007717 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007718 I915_WRITE(IVB_CHICKEN3,
7719 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7720 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7721
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007722 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007723 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007724 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007725 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7726 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007727
Akash Goel4e046322014-04-04 17:14:38 +05307728 /* WaDisable_RenderCache_OperationalFlush:vlv */
7729 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7730
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007731 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007732 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7733 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7734
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007735 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007736 I915_WRITE(GEN7_ROW_CHICKEN2,
7737 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7738
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007739 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007740 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7741 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7742 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7743
Ville Syrjälä46680e02014-01-22 21:33:01 +02007744 gen7_setup_fixed_func_scheduler(dev_priv);
7745
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007746 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007747 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007748 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007749 */
7750 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007751 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007752
Akash Goelc98f5062014-03-24 23:00:07 +05307753 /* WaDisableL3Bank2xClockGate:vlv
7754 * Disabling L3 clock gating- MMIO 940c[25] = 1
7755 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7756 I915_WRITE(GEN7_UCGCTL4,
7757 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007758
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007759 /*
7760 * BSpec says this must be set, even though
7761 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7762 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007763 I915_WRITE(CACHE_MODE_1,
7764 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007765
7766 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007767 * BSpec recommends 8x4 when MSAA is used,
7768 * however in practice 16x4 seems fastest.
7769 *
7770 * Note that PS/WM thread counts depend on the WIZ hashing
7771 * disable bit, which we don't touch here, but it's good
7772 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7773 */
7774 I915_WRITE(GEN7_GT_MODE,
7775 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7776
7777 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007778 * WaIncreaseL3CreditsForVLVB0:vlv
7779 * This is the hardware default actually.
7780 */
7781 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7782
7783 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007784 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007785 * Disable clock gating on th GCFG unit to prevent a delay
7786 * in the reporting of vblank events.
7787 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007788 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007789}
7790
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007791static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007792{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007793 /* WaVSRefCountFullforceMissDisable:chv */
7794 /* WaDSRefCountFullforceMissDisable:chv */
7795 I915_WRITE(GEN7_FF_THREAD_MODE,
7796 I915_READ(GEN7_FF_THREAD_MODE) &
7797 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007798
7799 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7800 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7801 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007802
7803 /* WaDisableCSUnitClockGating:chv */
7804 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7805 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007806
7807 /* WaDisableSDEUnitClockGating:chv */
7808 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7809 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007810
7811 /*
Imre Deak450174f2016-05-03 15:54:21 +03007812 * WaProgramL3SqcReg1Default:chv
7813 * See gfxspecs/Related Documents/Performance Guide/
7814 * LSQC Setting Recommendations.
7815 */
7816 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7817
7818 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007819 * GTT cache may not work with big pages, so if those
7820 * are ever enabled GTT cache may need to be disabled.
7821 */
7822 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007823}
7824
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007825static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007826{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007827 uint32_t dspclk_gate;
7828
7829 I915_WRITE(RENCLK_GATE_D1, 0);
7830 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7831 GS_UNIT_CLOCK_GATE_DISABLE |
7832 CL_UNIT_CLOCK_GATE_DISABLE);
7833 I915_WRITE(RAMCLK_GATE_D, 0);
7834 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7835 OVRUNIT_CLOCK_GATE_DISABLE |
7836 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007837 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007838 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7839 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007840
7841 /* WaDisableRenderCachePipelinedFlush */
7842 I915_WRITE(CACHE_MODE_0,
7843 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007844
Akash Goel4e046322014-04-04 17:14:38 +05307845 /* WaDisable_RenderCache_OperationalFlush:g4x */
7846 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7847
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007848 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007849}
7850
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007851static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007852{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007853 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7854 I915_WRITE(RENCLK_GATE_D2, 0);
7855 I915_WRITE(DSPCLK_GATE_D, 0);
7856 I915_WRITE(RAMCLK_GATE_D, 0);
7857 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007858 I915_WRITE(MI_ARB_STATE,
7859 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307860
7861 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7862 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007863}
7864
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007865static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007866{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007867 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7868 I965_RCC_CLOCK_GATE_DISABLE |
7869 I965_RCPB_CLOCK_GATE_DISABLE |
7870 I965_ISC_CLOCK_GATE_DISABLE |
7871 I965_FBC_CLOCK_GATE_DISABLE);
7872 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007873 I915_WRITE(MI_ARB_STATE,
7874 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307875
7876 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7877 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007878}
7879
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007880static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007881{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007882 u32 dstate = I915_READ(D_STATE);
7883
7884 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7885 DSTATE_DOT_CLOCK_GATING;
7886 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007887
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007888 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007889 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007890
7891 /* IIR "flip pending" means done if this bit is set */
7892 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007893
7894 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007895 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007896
7897 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7898 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007899
7900 I915_WRITE(MI_ARB_STATE,
7901 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007902}
7903
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007904static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007905{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007906 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007907
7908 /* interrupts should cause a wake up from C3 */
7909 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7910 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007911
7912 I915_WRITE(MEM_MODE,
7913 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007914}
7915
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007916static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007917{
Ville Syrjälä10383922014-08-15 01:21:54 +03007918 I915_WRITE(MEM_MODE,
7919 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7920 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007921}
7922
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007923void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007924{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007925 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007926}
7927
Ville Syrjälä712bf362016-10-31 22:37:23 +02007928void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007929{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007930 if (HAS_PCH_LPT(dev_priv))
7931 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007932}
7933
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007934static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007935{
7936 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7937}
7938
7939/**
7940 * intel_init_clock_gating_hooks - setup the clock gating hooks
7941 * @dev_priv: device private
7942 *
7943 * Setup the hooks that configure which clocks of a given platform can be
7944 * gated and also apply various GT and display specific workarounds for these
7945 * platforms. Note that some GT specific workarounds are applied separately
7946 * when GPU contexts or batchbuffers start their execution.
7947 */
7948void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7949{
7950 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007951 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007952 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007953 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007954 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007955 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007956 else if (IS_GEMINILAKE(dev_priv))
7957 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007958 else if (IS_BROADWELL(dev_priv))
7959 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7960 else if (IS_CHERRYVIEW(dev_priv))
7961 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7962 else if (IS_HASWELL(dev_priv))
7963 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7964 else if (IS_IVYBRIDGE(dev_priv))
7965 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7966 else if (IS_VALLEYVIEW(dev_priv))
7967 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7968 else if (IS_GEN6(dev_priv))
7969 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7970 else if (IS_GEN5(dev_priv))
7971 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7972 else if (IS_G4X(dev_priv))
7973 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007974 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007975 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007976 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007977 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7978 else if (IS_GEN3(dev_priv))
7979 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7980 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7981 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7982 else if (IS_GEN2(dev_priv))
7983 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7984 else {
7985 MISSING_CASE(INTEL_DEVID(dev_priv));
7986 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7987 }
7988}
7989
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007990/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007991void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007992{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007993 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007994
Daniel Vetterc921aba2012-04-26 23:28:17 +02007995 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007996 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007997 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007998 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007999 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008000
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008001 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008002 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008003 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01008004 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01008005 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07008006 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008007 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008008 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008009
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008010 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008011 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008012 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008013 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008014 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008015 dev_priv->display.compute_intermediate_wm =
8016 ilk_compute_intermediate_wm;
8017 dev_priv->display.initial_watermarks =
8018 ilk_initial_watermarks;
8019 dev_priv->display.optimize_watermarks =
8020 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008021 } else {
8022 DRM_DEBUG_KMS("Failed to read display plane latency. "
8023 "Disable CxSR\n");
8024 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008025 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008026 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008027 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008028 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008029 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008030 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008031 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008032 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008033 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008034 dev_priv->is_ddr3,
8035 dev_priv->fsb_freq,
8036 dev_priv->mem_freq)) {
8037 DRM_INFO("failed to find known CxSR latency "
8038 "(found ddr%s fsb freq %d, mem freq %d), "
8039 "disabling CxSR\n",
8040 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8041 dev_priv->fsb_freq, dev_priv->mem_freq);
8042 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008043 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008044 dev_priv->display.update_wm = NULL;
8045 } else
8046 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008047 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008048 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008049 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008050 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008051 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008052 dev_priv->display.update_wm = i9xx_update_wm;
8053 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008054 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008055 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008056 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008057 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008058 } else {
8059 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008060 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008061 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008062 } else {
8063 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008064 }
8065}
8066
Lyude87660502016-08-17 15:55:53 -04008067static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8068{
8069 uint32_t flags =
8070 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8071
8072 switch (flags) {
8073 case GEN6_PCODE_SUCCESS:
8074 return 0;
8075 case GEN6_PCODE_UNIMPLEMENTED_CMD:
8076 case GEN6_PCODE_ILLEGAL_CMD:
8077 return -ENXIO;
8078 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01008079 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04008080 return -EOVERFLOW;
8081 case GEN6_PCODE_TIMEOUT:
8082 return -ETIMEDOUT;
8083 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00008084 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04008085 return 0;
8086 }
8087}
8088
8089static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8090{
8091 uint32_t flags =
8092 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8093
8094 switch (flags) {
8095 case GEN6_PCODE_SUCCESS:
8096 return 0;
8097 case GEN6_PCODE_ILLEGAL_CMD:
8098 return -ENXIO;
8099 case GEN7_PCODE_TIMEOUT:
8100 return -ETIMEDOUT;
8101 case GEN7_PCODE_ILLEGAL_DATA:
8102 return -EINVAL;
8103 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8104 return -EOVERFLOW;
8105 default:
8106 MISSING_CASE(flags);
8107 return 0;
8108 }
8109}
8110
Tom O'Rourke151a49d2014-11-13 18:50:10 -08008111int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008112{
Lyude87660502016-08-17 15:55:53 -04008113 int status;
8114
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008115 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008116
Chris Wilson3f5582d2016-06-30 15:32:45 +01008117 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8118 * use te fw I915_READ variants to reduce the amount of work
8119 * required when reading/writing.
8120 */
8121
8122 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008123 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
8124 return -EAGAIN;
8125 }
8126
Chris Wilson3f5582d2016-06-30 15:32:45 +01008127 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8128 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8129 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008130
Chris Wilsone09a3032017-04-11 11:13:39 +01008131 if (__intel_wait_for_register_fw(dev_priv,
8132 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8133 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008134 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
8135 return -ETIMEDOUT;
8136 }
8137
Chris Wilson3f5582d2016-06-30 15:32:45 +01008138 *val = I915_READ_FW(GEN6_PCODE_DATA);
8139 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008140
Lyude87660502016-08-17 15:55:53 -04008141 if (INTEL_GEN(dev_priv) > 6)
8142 status = gen7_check_mailbox_status(dev_priv);
8143 else
8144 status = gen6_check_mailbox_status(dev_priv);
8145
8146 if (status) {
8147 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
8148 status);
8149 return status;
8150 }
8151
Ben Widawsky42c05262012-09-26 10:34:00 -07008152 return 0;
8153}
8154
Chris Wilson3f5582d2016-06-30 15:32:45 +01008155int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04008156 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008157{
Lyude87660502016-08-17 15:55:53 -04008158 int status;
8159
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008160 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008161
Chris Wilson3f5582d2016-06-30 15:32:45 +01008162 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8163 * use te fw I915_READ variants to reduce the amount of work
8164 * required when reading/writing.
8165 */
8166
8167 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008168 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8169 return -EAGAIN;
8170 }
8171
Chris Wilson3f5582d2016-06-30 15:32:45 +01008172 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02008173 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01008174 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008175
Chris Wilsone09a3032017-04-11 11:13:39 +01008176 if (__intel_wait_for_register_fw(dev_priv,
8177 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8178 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008179 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8180 return -ETIMEDOUT;
8181 }
8182
Chris Wilson3f5582d2016-06-30 15:32:45 +01008183 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008184
Lyude87660502016-08-17 15:55:53 -04008185 if (INTEL_GEN(dev_priv) > 6)
8186 status = gen7_check_mailbox_status(dev_priv);
8187 else
8188 status = gen6_check_mailbox_status(dev_priv);
8189
8190 if (status) {
8191 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
8192 status);
8193 return status;
8194 }
8195
Ben Widawsky42c05262012-09-26 10:34:00 -07008196 return 0;
8197}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07008198
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008199static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8200 u32 request, u32 reply_mask, u32 reply,
8201 u32 *status)
8202{
8203 u32 val = request;
8204
8205 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8206
8207 return *status || ((val & reply_mask) == reply);
8208}
8209
8210/**
8211 * skl_pcode_request - send PCODE request until acknowledgment
8212 * @dev_priv: device private
8213 * @mbox: PCODE mailbox ID the request is targeted for
8214 * @request: request ID
8215 * @reply_mask: mask used to check for request acknowledgment
8216 * @reply: value used to check for request acknowledgment
8217 * @timeout_base_ms: timeout for polling with preemption enabled
8218 *
8219 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008220 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008221 * The request is acknowledged once the PCODE reply dword equals @reply after
8222 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008223 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008224 * preemption disabled.
8225 *
8226 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8227 * other error as reported by PCODE.
8228 */
8229int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8230 u32 reply_mask, u32 reply, int timeout_base_ms)
8231{
8232 u32 status;
8233 int ret;
8234
8235 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8236
8237#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8238 &status)
8239
8240 /*
8241 * Prime the PCODE by doing a request first. Normally it guarantees
8242 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8243 * _wait_for() doesn't guarantee when its passed condition is evaluated
8244 * first, so send the first request explicitly.
8245 */
8246 if (COND) {
8247 ret = 0;
8248 goto out;
8249 }
8250 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8251 if (!ret)
8252 goto out;
8253
8254 /*
8255 * The above can time out if the number of requests was low (2 in the
8256 * worst case) _and_ PCODE was busy for some reason even after a
8257 * (queued) request and @timeout_base_ms delay. As a workaround retry
8258 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02008259 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008260 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02008261 * requests, and for any quirks of the PCODE firmware that delays
8262 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008263 */
8264 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8265 WARN_ON_ONCE(timeout_base_ms > 3);
8266 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02008267 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008268 preempt_enable();
8269
8270out:
8271 return ret ? ret : status;
8272#undef COND
8273}
8274
Ville Syrjälädd06f882014-11-10 22:55:12 +02008275static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8276{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008277 /*
8278 * N = val - 0xb7
8279 * Slow = Fast = GPLL ref * N
8280 */
8281 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008282}
8283
Fengguang Wub55dd642014-07-12 11:21:39 +02008284static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008285{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008286 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008287}
8288
Fengguang Wub55dd642014-07-12 11:21:39 +02008289static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308290{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008291 /*
8292 * N = val / 2
8293 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8294 */
8295 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308296}
8297
Fengguang Wub55dd642014-07-12 11:21:39 +02008298static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308299{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008300 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008301 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308302}
8303
Ville Syrjälä616bc822015-01-23 21:04:25 +02008304int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8305{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008306 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008307 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8308 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008309 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008310 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008311 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008312 return byt_gpu_freq(dev_priv, val);
8313 else
8314 return val * GT_FREQUENCY_MULTIPLIER;
8315}
8316
Ville Syrjälä616bc822015-01-23 21:04:25 +02008317int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8318{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008319 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008320 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8321 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008322 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008323 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008324 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008325 return byt_freq_opcode(dev_priv, val);
8326 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008327 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308328}
8329
Chris Wilson6ad790c2015-04-07 16:20:31 +01008330struct request_boost {
8331 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008332 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008333};
8334
8335static void __intel_rps_boost_work(struct work_struct *work)
8336{
8337 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008338 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008339
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008340 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008341 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008342
Chris Wilsone8a261e2016-07-20 13:31:49 +01008343 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008344 kfree(boost);
8345}
8346
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008347void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008348{
8349 struct request_boost *boost;
8350
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008351 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008352 return;
8353
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008354 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008355 return;
8356
Chris Wilson6ad790c2015-04-07 16:20:31 +01008357 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8358 if (boost == NULL)
8359 return;
8360
Chris Wilsone8a261e2016-07-20 13:31:49 +01008361 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008362
8363 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008364 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008365}
8366
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008367void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008368{
Daniel Vetterf742a552013-12-06 10:17:53 +01008369 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008370 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008371
Chris Wilson54b4f682016-07-21 21:16:19 +01008372 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8373 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008374 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008375
Paulo Zanoni33688d92014-03-07 20:08:19 -03008376 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008377 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008378}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008379
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008380static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
8381 const i915_reg_t reg)
8382{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008383 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00008384 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008385
8386 /* The register accessed do not need forcewake. We borrow
8387 * uncore lock to prevent concurrent access to range reg.
8388 */
8389 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008390
8391 /* vlv and chv residency counters are 40 bits in width.
8392 * With a control bit, we can choose between upper or lower
8393 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008394 *
8395 * Although we always use the counter in high-range mode elsewhere,
8396 * userspace may attempt to read the value before rc6 is initialised,
8397 * before we have set the default VLV_COUNTER_CONTROL value. So always
8398 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008399 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008400 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8401 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008402 upper = I915_READ_FW(reg);
8403 do {
8404 tmp = upper;
8405
8406 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8407 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
8408 lower = I915_READ_FW(reg);
8409
8410 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8411 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
8412 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00008413 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008414
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008415 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
8416 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
8417 * now.
8418 */
8419
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008420 spin_unlock_irq(&dev_priv->uncore.lock);
8421
8422 return lower | (u64)upper << 8;
8423}
8424
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008425u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
8426 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008427{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008428 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008429
8430 if (!intel_enable_rc6())
8431 return 0;
8432
8433 intel_runtime_pm_get(dev_priv);
8434
8435 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
8436 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008437 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008438 div = dev_priv->czclk_freq;
8439
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008440 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008441 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008442 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008443 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008444
8445 time_hw = I915_READ(reg);
8446 } else {
8447 units = 128000; /* 1.28us */
8448 div = 100000;
8449
8450 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008451 }
8452
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008453 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008454 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008455}