blob: 9ba39a9c7d1c757aae8e9a4c76aa5e2d9895ad15 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070030#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030031#include "i915_drv.h"
32#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020033#include "../../../platform/x86/intel_ips.h"
34#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020035#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
Jani Nikula18afd442016-01-18 09:19:48 +020038 * DOC: RC6
39 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070040 * RC6 is a special power stage which allows the GPU to enter an very
41 * low-voltage mode when idle, using down to 0V while at this stage. This
42 * stage is entered automatically when the GPU is idle when RC6 support is
43 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
44 *
45 * There are different RC6 modes available in Intel GPU, which differentiate
46 * among each other with the latency required to enter and leave RC6 and
47 * voltage consumed by the GPU in different states.
48 *
49 * The combination of the following flags define which states GPU is allowed
50 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
51 * RC6pp is deepest RC6. Their support by hardware varies according to the
52 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
53 * which brings the most power savings; deeper states save more power, but
54 * require higher latency to switch to and wake up.
55 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070056
Ville Syrjälä46f16e62016-10-31 22:37:22 +020057static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058{
Ville Syrjälä93564042017-08-24 22:10:51 +030059 if (HAS_LLC(dev_priv)) {
60 /*
61 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080062 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030063 *
64 * Must match Sampler, Pixel Back End, and Media. See
65 * WaCompressedResourceSamplerPbeMediaNewHashMode.
66 */
67 I915_WRITE(CHICKEN_PAR1_1,
68 I915_READ(CHICKEN_PAR1_1) |
69 SKL_DE_COMPRESSED_HASH_MODE);
70 }
71
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030073 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
75
Rodrigo Vivi82525c12017-06-08 08:50:00 -070076 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030077 I915_WRITE(GEN8_CHICKEN_DCPR_1,
78 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030079
Rodrigo Vivi82525c12017-06-08 08:50:00 -070080 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
81 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030082 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
83 DISP_FBC_WM_DIS |
84 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030087 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
88 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053089
90 if (IS_SKYLAKE(dev_priv)) {
91 /* WaDisableDopClockGating */
92 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
93 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
94 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095}
96
Ville Syrjälä46f16e62016-10-31 22:37:22 +020097static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020098{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020099 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200100
Nick Hoatha7546152015-06-29 14:07:32 +0100101 /* WaDisableSDEUnitClockGating:bxt */
102 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
103 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
104
Imre Deak32608ca2015-03-11 11:10:27 +0200105 /*
106 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200107 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200108 */
Imre Deak32608ca2015-03-11 11:10:27 +0200109 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200111
112 /*
113 * Wa: Backlight PWM may stop in the asserted state, causing backlight
114 * to stay fully on.
115 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200116 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
117 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200143static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200181static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
185 ddrpll = I915_READ16(DDRMPLL1);
186 csipll = I915_READ16(CSIPLL0);
187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209
210 switch (csipll & 0x3ff) {
211 case 0x00c:
212 dev_priv->fsb_freq = 3200;
213 break;
214 case 0x00e:
215 dev_priv->fsb_freq = 3733;
216 break;
217 case 0x010:
218 dev_priv->fsb_freq = 4266;
219 break;
220 case 0x012:
221 dev_priv->fsb_freq = 4800;
222 break;
223 case 0x014:
224 dev_priv->fsb_freq = 5333;
225 break;
226 case 0x016:
227 dev_priv->fsb_freq = 5866;
228 break;
229 case 0x018:
230 dev_priv->fsb_freq = 6400;
231 break;
232 default:
233 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
234 csipll & 0x3ff);
235 dev_priv->fsb_freq = 0;
236 break;
237 }
238
239 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200240 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200241 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200242 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200243 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200244 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 }
246}
247
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300248static const struct cxsr_latency cxsr_latency_table[] = {
249 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
250 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
251 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
252 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
253 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
254
255 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
256 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
257 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
258 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
259 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
260
261 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
262 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
263 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
264 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
265 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
266
267 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
268 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
269 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
270 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
271 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
272
273 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
274 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
275 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
276 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
277 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
278
279 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
280 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
281 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
282 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
283 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
284};
285
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100286static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
287 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300288 int fsb,
289 int mem)
290{
291 const struct cxsr_latency *latency;
292 int i;
293
294 if (fsb == 0 || mem == 0)
295 return NULL;
296
297 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
298 latency = &cxsr_latency_table[i];
299 if (is_desktop == latency->is_desktop &&
300 is_ddr3 == latency->is_ddr3 &&
301 fsb == latency->fsb_freq && mem == latency->mem_freq)
302 return latency;
303 }
304
305 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
306
307 return NULL;
308}
309
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200310static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
311{
312 u32 val;
313
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100314 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200315
316 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
317 if (enable)
318 val &= ~FORCE_DDR_HIGH_FREQ;
319 else
320 val |= FORCE_DDR_HIGH_FREQ;
321 val &= ~FORCE_DDR_LOW_FREQ;
322 val |= FORCE_DDR_FREQ_REQ_ACK;
323 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
324
325 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
326 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
327 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
328
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100329 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200330}
331
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200332static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
333{
334 u32 val;
335
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100336 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200337
338 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
339 if (enable)
340 val |= DSP_MAXFIFO_PM5_ENABLE;
341 else
342 val &= ~DSP_MAXFIFO_PM5_ENABLE;
343 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
344
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100345 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346}
347
Ville Syrjäläf4998962015-03-10 17:02:21 +0200348#define FW_WM(value, plane) \
349 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
350
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200353 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100356 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300358 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200360 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200361 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300362 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300363 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200364 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365 val = I915_READ(DSPFW3);
366 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
367 if (enable)
368 val |= PINEVIEW_SELF_REFRESH_EN;
369 else
370 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100373 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300375 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
376 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
377 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300380 /*
381 * FIXME can't find a bit like this for 915G, and
382 * and yet it does have the related watermark in
383 * FW_BLC_SELF. What's going on?
384 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200385 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300386 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
387 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
388 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300389 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300390 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 }
393
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200394 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
395
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200396 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
397 enableddisabled(enable),
398 enableddisabled(was_enabled));
399
400 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401}
402
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300403/**
404 * intel_set_memory_cxsr - Configure CxSR state
405 * @dev_priv: i915 device
406 * @enable: Allow vs. disallow CxSR
407 *
408 * Allow or disallow the system to enter a special CxSR
409 * (C-state self refresh) state. What typically happens in CxSR mode
410 * is that several display FIFOs may get combined into a single larger
411 * FIFO for a particular plane (so called max FIFO mode) to allow the
412 * system to defer memory fetches longer, and the memory will enter
413 * self refresh.
414 *
415 * Note that enabling CxSR does not guarantee that the system enter
416 * this special mode, nor does it guarantee that the system stays
417 * in that mode once entered. So this just allows/disallows the system
418 * to autonomously utilize the CxSR mode. Other factors such as core
419 * C-states will affect when/if the system actually enters/exits the
420 * CxSR mode.
421 *
422 * Note that on VLV/CHV this actually only controls the max FIFO mode,
423 * and the system is free to enter/exit memory self refresh at any time
424 * even when the use of CxSR has been disallowed.
425 *
426 * While the system is actually in the CxSR/max FIFO mode, some plane
427 * control registers will not get latched on vblank. Thus in order to
428 * guarantee the system will respond to changes in the plane registers
429 * we must always disallow CxSR prior to making changes to those registers.
430 * Unfortunately the system will re-evaluate the CxSR conditions at
431 * frame start which happens after vblank start (which is when the plane
432 * registers would get latched), so we can't proceed with the plane update
433 * during the same frame where we disallowed CxSR.
434 *
435 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
436 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
437 * the hardware w.r.t. HPLL SR when writing to plane registers.
438 * Disallowing just CxSR is sufficient.
439 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200440bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200441{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200442 bool ret;
443
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300446 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
447 dev_priv->wm.vlv.cxsr = enable;
448 else if (IS_G4X(dev_priv))
449 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451
452 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200454
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300455/*
456 * Latency for FIFO fetches is dependent on several factors:
457 * - memory configuration (speed, channels)
458 * - chipset
459 * - current MCH state
460 * It can be fairly high in some situations, so here we assume a fairly
461 * pessimal value. It's a tradeoff between extra memory fetches (if we
462 * set this value too high, the FIFO will fetch frequently to stay full)
463 * and power consumption (set it too low to save power and we might see
464 * FIFO underruns and display "flicker").
465 *
466 * A value of 5us seems to be a good balance; safe for very low end
467 * platforms but not overly aggressive on lower latency configs.
468 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100469static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470
Ville Syrjäläb5004722015-03-05 21:19:47 +0200471#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
472 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
473
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200474static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200475{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200476 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200477 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200478 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200479 enum pipe pipe = crtc->pipe;
480 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200483 uint32_t dsparb, dsparb2, dsparb3;
484 case PIPE_A:
485 dsparb = I915_READ(DSPARB);
486 dsparb2 = I915_READ(DSPARB2);
487 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
488 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
489 break;
490 case PIPE_B:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
495 break;
496 case PIPE_C:
497 dsparb2 = I915_READ(DSPARB2);
498 dsparb3 = I915_READ(DSPARB3);
499 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
500 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
501 break;
502 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200503 MISSING_CASE(pipe);
504 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200505 }
506
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200507 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
508 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
509 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
510 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511}
512
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200513static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
514 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200520 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
522
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
524 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525
526 return size;
527}
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
530 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200536 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
538 size >>= 1; /* Convert to cachelines */
539
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
541 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542
543 return size;
544}
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
547 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549 uint32_t dsparb = I915_READ(DSPARB);
550 int size;
551
552 size = dsparb & 0x7f;
553 size >>= 2; /* Convert to cachelines */
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
556 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557
558 return size;
559}
560
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561/* Pineview has different values for various configs */
562static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = PINEVIEW_DISPLAY_FIFO,
564 .max_wm = PINEVIEW_MAX_WM,
565 .default_wm = PINEVIEW_DFT_WM,
566 .guard_size = PINEVIEW_GUARD_WM,
567 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
569static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = PINEVIEW_DISPLAY_FIFO,
571 .max_wm = PINEVIEW_MAX_WM,
572 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
573 .guard_size = PINEVIEW_GUARD_WM,
574 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
576static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_CURSOR_FIFO,
578 .max_wm = PINEVIEW_CURSOR_MAX_WM,
579 .default_wm = PINEVIEW_CURSOR_DFT_WM,
580 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
583static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300584 .fifo_size = PINEVIEW_CURSOR_FIFO,
585 .max_wm = PINEVIEW_CURSOR_MAX_WM,
586 .default_wm = PINEVIEW_CURSOR_DFT_WM,
587 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
588 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = I965_CURSOR_FIFO,
592 .max_wm = I965_CURSOR_MAX_WM,
593 .default_wm = I965_CURSOR_DFT_WM,
594 .guard_size = 2,
595 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
597static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300598 .fifo_size = I945_FIFO_SIZE,
599 .max_wm = I915_MAX_WM,
600 .default_wm = 1,
601 .guard_size = 2,
602 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603};
604static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300605 .fifo_size = I915_FIFO_SIZE,
606 .max_wm = I915_MAX_WM,
607 .default_wm = 1,
608 .guard_size = 2,
609 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300610};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300611static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300612 .fifo_size = I855GM_FIFO_SIZE,
613 .max_wm = I915_MAX_WM,
614 .default_wm = 1,
615 .guard_size = 2,
616 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300618static const struct intel_watermark_params i830_bc_wm_info = {
619 .fifo_size = I855GM_FIFO_SIZE,
620 .max_wm = I915_MAX_WM/2,
621 .default_wm = 1,
622 .guard_size = 2,
623 .cacheline_size = I830_FIFO_LINE_SIZE,
624};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200625static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300626 .fifo_size = I830_FIFO_SIZE,
627 .max_wm = I915_MAX_WM,
628 .default_wm = 1,
629 .guard_size = 2,
630 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631};
632
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300634 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
635 * @pixel_rate: Pipe pixel rate in kHz
636 * @cpp: Plane bytes per pixel
637 * @latency: Memory wakeup latency in 0.1us units
638 *
639 * Compute the watermark using the method 1 or "small buffer"
640 * formula. The caller may additonally add extra cachelines
641 * to account for TLB misses and clock crossings.
642 *
643 * This method is concerned with the short term drain rate
644 * of the FIFO, ie. it does not account for blanking periods
645 * which would effectively reduce the average drain rate across
646 * a longer period. The name "small" refers to the fact the
647 * FIFO is relatively small compared to the amount of data
648 * fetched.
649 *
650 * The FIFO level vs. time graph might look something like:
651 *
652 * |\ |\
653 * | \ | \
654 * __---__---__ (- plane active, _ blanking)
655 * -> time
656 *
657 * or perhaps like this:
658 *
659 * |\|\ |\|\
660 * __----__----__ (- plane active, _ blanking)
661 * -> time
662 *
663 * Returns:
664 * The watermark in bytes
665 */
666static unsigned int intel_wm_method1(unsigned int pixel_rate,
667 unsigned int cpp,
668 unsigned int latency)
669{
670 uint64_t ret;
671
672 ret = (uint64_t) pixel_rate * cpp * latency;
673 ret = DIV_ROUND_UP_ULL(ret, 10000);
674
675 return ret;
676}
677
678/**
679 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
680 * @pixel_rate: Pipe pixel rate in kHz
681 * @htotal: Pipe horizontal total
682 * @width: Plane width in pixels
683 * @cpp: Plane bytes per pixel
684 * @latency: Memory wakeup latency in 0.1us units
685 *
686 * Compute the watermark using the method 2 or "large buffer"
687 * formula. The caller may additonally add extra cachelines
688 * to account for TLB misses and clock crossings.
689 *
690 * This method is concerned with the long term drain rate
691 * of the FIFO, ie. it does account for blanking periods
692 * which effectively reduce the average drain rate across
693 * a longer period. The name "large" refers to the fact the
694 * FIFO is relatively large compared to the amount of data
695 * fetched.
696 *
697 * The FIFO level vs. time graph might look something like:
698 *
699 * |\___ |\___
700 * | \___ | \___
701 * | \ | \
702 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
703 * -> time
704 *
705 * Returns:
706 * The watermark in bytes
707 */
708static unsigned int intel_wm_method2(unsigned int pixel_rate,
709 unsigned int htotal,
710 unsigned int width,
711 unsigned int cpp,
712 unsigned int latency)
713{
714 unsigned int ret;
715
716 /*
717 * FIXME remove once all users are computing
718 * watermarks in the correct place.
719 */
720 if (WARN_ON_ONCE(htotal == 0))
721 htotal = 1;
722
723 ret = (latency * pixel_rate) / (htotal * 10000);
724 ret = (ret + 1) * width * cpp;
725
726 return ret;
727}
728
729/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000733 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @latency_ns: memory latency for the platform
736 *
737 * Calculate the watermark level (the level at which the display plane will
738 * start fetching from memory again). Each chip has a different display
739 * FIFO size and allocation, so the caller needs to figure that out and pass
740 * in the correct intel_watermark_params structure.
741 *
742 * As the pixel clock runs, the FIFO will be drained at a rate that depends
743 * on the pixel size. When it reaches the watermark level, it'll start
744 * fetching FIFO line sized based chunks from memory until the FIFO fills
745 * past the watermark point. If the FIFO drains completely, a FIFO underrun
746 * will occur, and a display engine hang could result.
747 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300748static unsigned int intel_calculate_wm(int pixel_rate,
749 const struct intel_watermark_params *wm,
750 int fifo_size, int cpp,
751 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300753 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /*
756 * Note: we need to make sure we don't overflow for various clock &
757 * latency values.
758 * clocks go from a few thousand to several hundred thousand.
759 * latency is usually a few thousand
760 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 entries = intel_wm_method1(pixel_rate, cpp,
762 latency_ns / 100);
763 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
764 wm->guard_size;
765 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 wm_size = fifo_size - entries;
768 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 wm_size = wm->max_wm;
773 if (wm_size <= 0)
774 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300775
776 /*
777 * Bspec seems to indicate that the value shouldn't be lower than
778 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
779 * Lets go for 8 which is the burst size since certain platforms
780 * already use a hardcoded 8 (which is what the spec says should be
781 * done).
782 */
783 if (wm_size <= 8)
784 wm_size = 8;
785
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 return wm_size;
787}
788
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300789static bool is_disabling(int old, int new, int threshold)
790{
791 return old >= threshold && new < threshold;
792}
793
794static bool is_enabling(int old, int new, int threshold)
795{
796 return old < threshold && new >= threshold;
797}
798
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300799static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
800{
801 return dev_priv->wm.max_level + 1;
802}
803
Ville Syrjälä24304d812017-03-14 17:10:49 +0200804static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
805 const struct intel_plane_state *plane_state)
806{
807 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
808
809 /* FIXME check the 'enable' instead */
810 if (!crtc_state->base.active)
811 return false;
812
813 /*
814 * Treat cursor with fb as always visible since cursor updates
815 * can happen faster than the vrefresh rate, and the current
816 * watermark code doesn't handle that correctly. Cursor updates
817 * which set/clear the fb or change the cursor size are going
818 * to get throttled by intel_legacy_cursor_update() to work
819 * around this problem with the watermark code.
820 */
821 if (plane->id == PLANE_CURSOR)
822 return plane_state->base.fb != NULL;
823 else
824 return plane_state->base.visible;
825}
826
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200829 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200831 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 if (enabled)
834 return NULL;
835 enabled = crtc;
836 }
837 }
838
839 return enabled;
840}
841
Ville Syrjälä432081b2016-10-31 22:37:03 +0200842static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200844 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846 const struct cxsr_latency *latency;
847 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300848 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100850 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
851 dev_priv->is_ddr3,
852 dev_priv->fsb_freq,
853 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 if (!latency) {
855 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300856 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 return;
858 }
859
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200860 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200862 const struct drm_display_mode *adjusted_mode =
863 &crtc->config->base.adjusted_mode;
864 const struct drm_framebuffer *fb =
865 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200866 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300867 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868
869 /* Display SR */
870 wm = intel_calculate_wm(clock, &pineview_display_wm,
871 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200872 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 reg = I915_READ(DSPFW1);
874 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200875 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 I915_WRITE(DSPFW1, reg);
877 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
878
879 /* cursor SR */
880 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
881 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300882 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883 reg = I915_READ(DSPFW3);
884 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200885 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 I915_WRITE(DSPFW3, reg);
887
888 /* Display HPLL off SR */
889 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
890 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200891 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* cursor HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300900 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
906
Imre Deak5209b1f2014-07-01 12:36:17 +0300907 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300909 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 }
911}
912
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300913/*
914 * Documentation says:
915 * "If the line size is small, the TLB fetches can get in the way of the
916 * data fetches, causing some lag in the pixel data return which is not
917 * accounted for in the above formulas. The following adjustment only
918 * needs to be applied if eight whole lines fit in the buffer at once.
919 * The WM is adjusted upwards by the difference between the FIFO size
920 * and the size of 8 whole lines. This adjustment is always performed
921 * in the actual pixel depth regardless of whether FBC is enabled or not."
922 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000923static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300924{
925 int tlb_miss = fifo_size * 64 - width * cpp * 8;
926
927 return max(0, tlb_miss);
928}
929
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300930static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
931 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300932{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300933 enum pipe pipe;
934
935 for_each_pipe(dev_priv, pipe)
936 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
937
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300938 I915_WRITE(DSPFW1,
939 FW_WM(wm->sr.plane, SR) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
941 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
942 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
943 I915_WRITE(DSPFW2,
944 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
945 FW_WM(wm->sr.fbc, FBC_SR) |
946 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
949 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
950 I915_WRITE(DSPFW3,
951 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
952 FW_WM(wm->sr.cursor, CURSOR_SR) |
953 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
954 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300955
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300956 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300957}
958
Ville Syrjälä15665972015-03-10 16:16:28 +0200959#define FW_WM_VLV(value, plane) \
960 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
961
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200962static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200963 const struct vlv_wm_values *wm)
964{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200967 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200968 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 I915_WRITE(VLV_DDL(pipe),
971 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
973 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
974 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
975 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200976
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200977 /*
978 * Zero the (unused) WM1 watermarks, and also clear all the
979 * high order bits so that there are no out of bounds values
980 * present in the registers during the reprogramming.
981 */
982 I915_WRITE(DSPHOWM, 0);
983 I915_WRITE(DSPHOWM1, 0);
984 I915_WRITE(DSPFW4, 0);
985 I915_WRITE(DSPFW5, 0);
986 I915_WRITE(DSPFW6, 0);
987
Ville Syrjäläae801522015-03-05 21:19:49 +0200988 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200989 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
991 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
992 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200994 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
995 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
996 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999
1000 if (IS_CHERRYVIEW(dev_priv)) {
1001 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1003 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1006 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1009 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001011 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1014 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1017 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1020 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001021 } else {
1022 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1024 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001025 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001026 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1029 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1032 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001033 }
1034
1035 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001036}
1037
Ville Syrjälä15665972015-03-10 16:16:28 +02001038#undef FW_WM_VLV
1039
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001040static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1041{
1042 /* all latencies in usec */
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001045 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046
Ville Syrjälä79d94302017-04-21 21:14:30 +03001047 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048}
1049
1050static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1051{
1052 /*
1053 * DSPCNTR[13] supposedly controls whether the
1054 * primary plane can use the FIFO space otherwise
1055 * reserved for the sprite plane. It's not 100% clear
1056 * what the actual FIFO size is, but it looks like we
1057 * can happily set both primary and sprite watermarks
1058 * up to 127 cachelines. So that would seem to mean
1059 * that either DSPCNTR[13] doesn't do anything, or that
1060 * the total FIFO is >= 256 cachelines in size. Either
1061 * way, we don't seem to have to worry about this
1062 * repartitioning as the maximum watermark value the
1063 * register can hold for each plane is lower than the
1064 * minimum FIFO size.
1065 */
1066 switch (plane_id) {
1067 case PLANE_CURSOR:
1068 return 63;
1069 case PLANE_PRIMARY:
1070 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1071 case PLANE_SPRITE0:
1072 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1073 default:
1074 MISSING_CASE(plane_id);
1075 return 0;
1076 }
1077}
1078
1079static int g4x_fbc_fifo_size(int level)
1080{
1081 switch (level) {
1082 case G4X_WM_LEVEL_SR:
1083 return 7;
1084 case G4X_WM_LEVEL_HPLL:
1085 return 15;
1086 default:
1087 MISSING_CASE(level);
1088 return 0;
1089 }
1090}
1091
1092static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1093 const struct intel_plane_state *plane_state,
1094 int level)
1095{
1096 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1097 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1098 const struct drm_display_mode *adjusted_mode =
1099 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001100 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1101 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001102
1103 if (latency == 0)
1104 return USHRT_MAX;
1105
1106 if (!intel_wm_plane_visible(crtc_state, plane_state))
1107 return 0;
1108
1109 /*
1110 * Not 100% sure which way ELK should go here as the
1111 * spec only says CL/CTG should assume 32bpp and BW
1112 * doesn't need to. But as these things followed the
1113 * mobile vs. desktop lines on gen3 as well, let's
1114 * assume ELK doesn't need this.
1115 *
1116 * The spec also fails to list such a restriction for
1117 * the HPLL watermark, which seems a little strange.
1118 * Let's use 32bpp for the HPLL watermark as well.
1119 */
1120 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1121 level != G4X_WM_LEVEL_NORMAL)
1122 cpp = 4;
1123 else
1124 cpp = plane_state->base.fb->format->cpp[0];
1125
1126 clock = adjusted_mode->crtc_clock;
1127 htotal = adjusted_mode->crtc_htotal;
1128
1129 if (plane->id == PLANE_CURSOR)
1130 width = plane_state->base.crtc_w;
1131 else
1132 width = drm_rect_width(&plane_state->base.dst);
1133
1134 if (plane->id == PLANE_CURSOR) {
1135 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1136 } else if (plane->id == PLANE_PRIMARY &&
1137 level == G4X_WM_LEVEL_NORMAL) {
1138 wm = intel_wm_method1(clock, cpp, latency);
1139 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001140 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001141
1142 small = intel_wm_method1(clock, cpp, latency);
1143 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1144
1145 wm = min(small, large);
1146 }
1147
1148 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1149 width, cpp);
1150
1151 wm = DIV_ROUND_UP(wm, 64) + 2;
1152
Chris Wilson1a1f1282017-11-07 14:03:38 +00001153 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154}
1155
1156static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1157 int level, enum plane_id plane_id, u16 value)
1158{
1159 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1160 bool dirty = false;
1161
1162 for (; level < intel_wm_num_levels(dev_priv); level++) {
1163 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1164
1165 dirty |= raw->plane[plane_id] != value;
1166 raw->plane[plane_id] = value;
1167 }
1168
1169 return dirty;
1170}
1171
1172static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1173 int level, u16 value)
1174{
1175 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1176 bool dirty = false;
1177
1178 /* NORMAL level doesn't have an FBC watermark */
1179 level = max(level, G4X_WM_LEVEL_SR);
1180
1181 for (; level < intel_wm_num_levels(dev_priv); level++) {
1182 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1183
1184 dirty |= raw->fbc != value;
1185 raw->fbc = value;
1186 }
1187
1188 return dirty;
1189}
1190
1191static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1192 const struct intel_plane_state *pstate,
1193 uint32_t pri_val);
1194
1195static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1196 const struct intel_plane_state *plane_state)
1197{
1198 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1199 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1200 enum plane_id plane_id = plane->id;
1201 bool dirty = false;
1202 int level;
1203
1204 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1205 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1206 if (plane_id == PLANE_PRIMARY)
1207 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1208 goto out;
1209 }
1210
1211 for (level = 0; level < num_levels; level++) {
1212 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1213 int wm, max_wm;
1214
1215 wm = g4x_compute_wm(crtc_state, plane_state, level);
1216 max_wm = g4x_plane_fifo_size(plane_id, level);
1217
1218 if (wm > max_wm)
1219 break;
1220
1221 dirty |= raw->plane[plane_id] != wm;
1222 raw->plane[plane_id] = wm;
1223
1224 if (plane_id != PLANE_PRIMARY ||
1225 level == G4X_WM_LEVEL_NORMAL)
1226 continue;
1227
1228 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1229 raw->plane[plane_id]);
1230 max_wm = g4x_fbc_fifo_size(level);
1231
1232 /*
1233 * FBC wm is not mandatory as we
1234 * can always just disable its use.
1235 */
1236 if (wm > max_wm)
1237 wm = USHRT_MAX;
1238
1239 dirty |= raw->fbc != wm;
1240 raw->fbc = wm;
1241 }
1242
1243 /* mark watermarks as invalid */
1244 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1245
1246 if (plane_id == PLANE_PRIMARY)
1247 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1248
1249 out:
1250 if (dirty) {
1251 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1252 plane->base.name,
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1255 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1256
1257 if (plane_id == PLANE_PRIMARY)
1258 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1261 }
1262
1263 return dirty;
1264}
1265
1266static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1267 enum plane_id plane_id, int level)
1268{
1269 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1270
1271 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1272}
1273
1274static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1275 int level)
1276{
1277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1278
1279 if (level > dev_priv->wm.max_level)
1280 return false;
1281
1282 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1284 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1285}
1286
1287/* mark all levels starting from 'level' as invalid */
1288static void g4x_invalidate_wms(struct intel_crtc *crtc,
1289 struct g4x_wm_state *wm_state, int level)
1290{
1291 if (level <= G4X_WM_LEVEL_NORMAL) {
1292 enum plane_id plane_id;
1293
1294 for_each_plane_id_on_crtc(crtc, plane_id)
1295 wm_state->wm.plane[plane_id] = USHRT_MAX;
1296 }
1297
1298 if (level <= G4X_WM_LEVEL_SR) {
1299 wm_state->cxsr = false;
1300 wm_state->sr.cursor = USHRT_MAX;
1301 wm_state->sr.plane = USHRT_MAX;
1302 wm_state->sr.fbc = USHRT_MAX;
1303 }
1304
1305 if (level <= G4X_WM_LEVEL_HPLL) {
1306 wm_state->hpll_en = false;
1307 wm_state->hpll.cursor = USHRT_MAX;
1308 wm_state->hpll.plane = USHRT_MAX;
1309 wm_state->hpll.fbc = USHRT_MAX;
1310 }
1311}
1312
1313static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1314{
1315 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1316 struct intel_atomic_state *state =
1317 to_intel_atomic_state(crtc_state->base.state);
1318 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1319 int num_active_planes = hweight32(crtc_state->active_planes &
1320 ~BIT(PLANE_CURSOR));
1321 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001322 const struct intel_plane_state *old_plane_state;
1323 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001324 struct intel_plane *plane;
1325 enum plane_id plane_id;
1326 int i, level;
1327 unsigned int dirty = 0;
1328
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001329 for_each_oldnew_intel_plane_in_state(state, plane,
1330 old_plane_state,
1331 new_plane_state, i) {
1332 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 old_plane_state->base.crtc != &crtc->base)
1334 continue;
1335
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001336 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001337 dirty |= BIT(plane->id);
1338 }
1339
1340 if (!dirty)
1341 return 0;
1342
1343 level = G4X_WM_LEVEL_NORMAL;
1344 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1345 goto out;
1346
1347 raw = &crtc_state->wm.g4x.raw[level];
1348 for_each_plane_id_on_crtc(crtc, plane_id)
1349 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1350
1351 level = G4X_WM_LEVEL_SR;
1352
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1358 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1359 wm_state->sr.fbc = raw->fbc;
1360
1361 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1362
1363 level = G4X_WM_LEVEL_HPLL;
1364
1365 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1366 goto out;
1367
1368 raw = &crtc_state->wm.g4x.raw[level];
1369 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1370 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1371 wm_state->hpll.fbc = raw->fbc;
1372
1373 wm_state->hpll_en = wm_state->cxsr;
1374
1375 level++;
1376
1377 out:
1378 if (level == G4X_WM_LEVEL_NORMAL)
1379 return -EINVAL;
1380
1381 /* invalidate the higher levels */
1382 g4x_invalidate_wms(crtc, wm_state, level);
1383
1384 /*
1385 * Determine if the FBC watermark(s) can be used. IF
1386 * this isn't the case we prefer to disable the FBC
1387 ( watermark(s) rather than disable the SR/HPLL
1388 * level(s) entirely.
1389 */
1390 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1391
1392 if (level >= G4X_WM_LEVEL_SR &&
1393 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1394 wm_state->fbc_en = false;
1395 else if (level >= G4X_WM_LEVEL_HPLL &&
1396 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1397 wm_state->fbc_en = false;
1398
1399 return 0;
1400}
1401
1402static int g4x_compute_intermediate_wm(struct drm_device *dev,
1403 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001404 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001405{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001406 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1407 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1408 struct intel_atomic_state *intel_state =
1409 to_intel_atomic_state(new_crtc_state->base.state);
1410 const struct intel_crtc_state *old_crtc_state =
1411 intel_atomic_get_old_crtc_state(intel_state, crtc);
1412 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001413 enum plane_id plane_id;
1414
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001415 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1416 *intermediate = *optimal;
1417
1418 intermediate->cxsr = false;
1419 intermediate->hpll_en = false;
1420 goto out;
1421 }
1422
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001423 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001424 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001425 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001426 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001427 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1428
1429 for_each_plane_id_on_crtc(crtc, plane_id) {
1430 intermediate->wm.plane[plane_id] =
1431 max(optimal->wm.plane[plane_id],
1432 active->wm.plane[plane_id]);
1433
1434 WARN_ON(intermediate->wm.plane[plane_id] >
1435 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1436 }
1437
1438 intermediate->sr.plane = max(optimal->sr.plane,
1439 active->sr.plane);
1440 intermediate->sr.cursor = max(optimal->sr.cursor,
1441 active->sr.cursor);
1442 intermediate->sr.fbc = max(optimal->sr.fbc,
1443 active->sr.fbc);
1444
1445 intermediate->hpll.plane = max(optimal->hpll.plane,
1446 active->hpll.plane);
1447 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1448 active->hpll.cursor);
1449 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1450 active->hpll.fbc);
1451
1452 WARN_ON((intermediate->sr.plane >
1453 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1454 intermediate->sr.cursor >
1455 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1456 intermediate->cxsr);
1457 WARN_ON((intermediate->sr.plane >
1458 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1459 intermediate->sr.cursor >
1460 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1461 intermediate->hpll_en);
1462
1463 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1464 intermediate->fbc_en && intermediate->cxsr);
1465 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1466 intermediate->fbc_en && intermediate->hpll_en);
1467
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001468out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001469 /*
1470 * If our intermediate WM are identical to the final WM, then we can
1471 * omit the post-vblank programming; only update if it's different.
1472 */
1473 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001474 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001475
1476 return 0;
1477}
1478
1479static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1480 struct g4x_wm_values *wm)
1481{
1482 struct intel_crtc *crtc;
1483 int num_active_crtcs = 0;
1484
1485 wm->cxsr = true;
1486 wm->hpll_en = true;
1487 wm->fbc_en = true;
1488
1489 for_each_intel_crtc(&dev_priv->drm, crtc) {
1490 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1491
1492 if (!crtc->active)
1493 continue;
1494
1495 if (!wm_state->cxsr)
1496 wm->cxsr = false;
1497 if (!wm_state->hpll_en)
1498 wm->hpll_en = false;
1499 if (!wm_state->fbc_en)
1500 wm->fbc_en = false;
1501
1502 num_active_crtcs++;
1503 }
1504
1505 if (num_active_crtcs != 1) {
1506 wm->cxsr = false;
1507 wm->hpll_en = false;
1508 wm->fbc_en = false;
1509 }
1510
1511 for_each_intel_crtc(&dev_priv->drm, crtc) {
1512 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1513 enum pipe pipe = crtc->pipe;
1514
1515 wm->pipe[pipe] = wm_state->wm;
1516 if (crtc->active && wm->cxsr)
1517 wm->sr = wm_state->sr;
1518 if (crtc->active && wm->hpll_en)
1519 wm->hpll = wm_state->hpll;
1520 }
1521}
1522
1523static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1524{
1525 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1526 struct g4x_wm_values new_wm = {};
1527
1528 g4x_merge_wm(dev_priv, &new_wm);
1529
1530 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1531 return;
1532
1533 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1534 _intel_set_memory_cxsr(dev_priv, false);
1535
1536 g4x_write_wm_values(dev_priv, &new_wm);
1537
1538 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1539 _intel_set_memory_cxsr(dev_priv, true);
1540
1541 *old_wm = new_wm;
1542}
1543
1544static void g4x_initial_watermarks(struct intel_atomic_state *state,
1545 struct intel_crtc_state *crtc_state)
1546{
1547 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1548 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1549
1550 mutex_lock(&dev_priv->wm.wm_mutex);
1551 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1552 g4x_program_watermarks(dev_priv);
1553 mutex_unlock(&dev_priv->wm.wm_mutex);
1554}
1555
1556static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1557 struct intel_crtc_state *crtc_state)
1558{
1559 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1561
1562 if (!crtc_state->wm.need_postvbl_update)
1563 return;
1564
1565 mutex_lock(&dev_priv->wm.wm_mutex);
1566 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1567 g4x_program_watermarks(dev_priv);
1568 mutex_unlock(&dev_priv->wm.wm_mutex);
1569}
1570
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001571/* latency must be in 0.1us units. */
1572static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001573 unsigned int htotal,
1574 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001575 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576 unsigned int latency)
1577{
1578 unsigned int ret;
1579
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001580 ret = intel_wm_method2(pixel_rate, htotal,
1581 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001582 ret = DIV_ROUND_UP(ret, 64);
1583
1584 return ret;
1585}
1586
Ville Syrjäläbb726512016-10-31 22:37:24 +02001587static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001589 /* all latencies in usec */
1590 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1591
Ville Syrjälä58590c12015-09-08 21:05:12 +03001592 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1593
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 if (IS_CHERRYVIEW(dev_priv)) {
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1596 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001597
1598 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599 }
1600}
1601
Ville Syrjäläe339d672016-11-28 19:37:17 +02001602static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1603 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 int level)
1605{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001606 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001608 const struct drm_display_mode *adjusted_mode =
1609 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001610 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001611
1612 if (dev_priv->wm.pri_latency[level] == 0)
1613 return USHRT_MAX;
1614
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001615 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001616 return 0;
1617
Daniel Vetteref426c12017-01-04 11:41:10 +01001618 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001619 clock = adjusted_mode->crtc_clock;
1620 htotal = adjusted_mode->crtc_htotal;
1621 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001622
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001623 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624 /*
1625 * FIXME the formula gives values that are
1626 * too big for the cursor FIFO, and hence we
1627 * would never be able to use cursors. For
1628 * now just hardcode the watermark.
1629 */
1630 wm = 63;
1631 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001632 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001633 dev_priv->wm.pri_latency[level] * 10);
1634 }
1635
Chris Wilson1a1f1282017-11-07 14:03:38 +00001636 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001637}
1638
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001639static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1640{
1641 return (active_planes & (BIT(PLANE_SPRITE0) |
1642 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1643}
1644
Ville Syrjälä5012e602017-03-02 19:14:56 +02001645static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001646{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001648 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001649 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001650 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1652 int num_active_planes = hweight32(active_planes);
1653 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001654 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001655 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001656 unsigned int total_rate;
1657 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001658
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001659 /*
1660 * When enabling sprite0 after sprite1 has already been enabled
1661 * we tend to get an underrun unless sprite0 already has some
1662 * FIFO space allcoated. Hence we always allocate at least one
1663 * cacheline for sprite0 whenever sprite1 is enabled.
1664 *
1665 * All other plane enable sequences appear immune to this problem.
1666 */
1667 if (vlv_need_sprite0_fifo_workaround(active_planes))
1668 sprite0_fifo_extra = 1;
1669
Ville Syrjälä5012e602017-03-02 19:14:56 +02001670 total_rate = raw->plane[PLANE_PRIMARY] +
1671 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001672 raw->plane[PLANE_SPRITE1] +
1673 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001674
Ville Syrjälä5012e602017-03-02 19:14:56 +02001675 if (total_rate > fifo_size)
1676 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 if (total_rate == 0)
1679 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001680
Ville Syrjälä5012e602017-03-02 19:14:56 +02001681 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682 unsigned int rate;
1683
Ville Syrjälä5012e602017-03-02 19:14:56 +02001684 if ((active_planes & BIT(plane_id)) == 0) {
1685 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001686 continue;
1687 }
1688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 rate = raw->plane[plane_id];
1690 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1691 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001692 }
1693
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001694 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1695 fifo_left -= sprite0_fifo_extra;
1696
Ville Syrjälä5012e602017-03-02 19:14:56 +02001697 fifo_state->plane[PLANE_CURSOR] = 63;
1698
1699 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700
1701 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001703 int plane_extra;
1704
1705 if (fifo_left == 0)
1706 break;
1707
Ville Syrjälä5012e602017-03-02 19:14:56 +02001708 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001709 continue;
1710
1711 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001712 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713 fifo_left -= plane_extra;
1714 }
1715
Ville Syrjälä5012e602017-03-02 19:14:56 +02001716 WARN_ON(active_planes != 0 && fifo_left != 0);
1717
1718 /* give it all to the first plane if none are active */
1719 if (active_planes == 0) {
1720 WARN_ON(fifo_left != fifo_size);
1721 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1722 }
1723
1724 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001725}
1726
Ville Syrjäläff32c542017-03-02 19:14:57 +02001727/* mark all levels starting from 'level' as invalid */
1728static void vlv_invalidate_wms(struct intel_crtc *crtc,
1729 struct vlv_wm_state *wm_state, int level)
1730{
1731 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1732
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001733 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001734 enum plane_id plane_id;
1735
1736 for_each_plane_id_on_crtc(crtc, plane_id)
1737 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1738
1739 wm_state->sr[level].cursor = USHRT_MAX;
1740 wm_state->sr[level].plane = USHRT_MAX;
1741 }
1742}
1743
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001744static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1745{
1746 if (wm > fifo_size)
1747 return USHRT_MAX;
1748 else
1749 return fifo_size - wm;
1750}
1751
Ville Syrjäläff32c542017-03-02 19:14:57 +02001752/*
1753 * Starting from 'level' set all higher
1754 * levels to 'value' in the "raw" watermarks.
1755 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001756static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001757 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001758{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001760 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001761 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001762
Ville Syrjäläff32c542017-03-02 19:14:57 +02001763 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001764 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001765
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001766 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001767 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001768 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001769
1770 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001771}
1772
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001773static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1774 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001775{
1776 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1777 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001778 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001779 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001780 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001782 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001783 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1784 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001785 }
1786
1787 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001788 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1790 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1791
Ville Syrjäläff32c542017-03-02 19:14:57 +02001792 if (wm > max_wm)
1793 break;
1794
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001795 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001796 raw->plane[plane_id] = wm;
1797 }
1798
1799 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001801
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001802out:
1803 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001804 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001805 plane->base.name,
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1808 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1809
1810 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001811}
1812
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001813static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1814 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001815{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001816 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001817 &crtc_state->wm.vlv.raw[level];
1818 const struct vlv_fifo_state *fifo_state =
1819 &crtc_state->wm.vlv.fifo_state;
1820
1821 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1822}
1823
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001824static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001826 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1829 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830}
1831
1832static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001833{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001834 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001836 struct intel_atomic_state *state =
1837 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001838 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001839 const struct vlv_fifo_state *fifo_state =
1840 &crtc_state->wm.vlv.fifo_state;
1841 int num_active_planes = hweight32(crtc_state->active_planes &
1842 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001843 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001844 const struct intel_plane_state *old_plane_state;
1845 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001846 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001847 enum plane_id plane_id;
1848 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001849 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001850
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001851 for_each_oldnew_intel_plane_in_state(state, plane,
1852 old_plane_state,
1853 new_plane_state, i) {
1854 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001855 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001856 continue;
1857
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001858 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001859 dirty |= BIT(plane->id);
1860 }
1861
1862 /*
1863 * DSPARB registers may have been reset due to the
1864 * power well being turned off. Make sure we restore
1865 * them to a consistent state even if no primary/sprite
1866 * planes are initially active.
1867 */
1868 if (needs_modeset)
1869 crtc_state->fifo_changed = true;
1870
1871 if (!dirty)
1872 return 0;
1873
1874 /* cursor changes don't warrant a FIFO recompute */
1875 if (dirty & ~BIT(PLANE_CURSOR)) {
1876 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001877 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001878 const struct vlv_fifo_state *old_fifo_state =
1879 &old_crtc_state->wm.vlv.fifo_state;
1880
1881 ret = vlv_compute_fifo(crtc_state);
1882 if (ret)
1883 return ret;
1884
1885 if (needs_modeset ||
1886 memcmp(old_fifo_state, fifo_state,
1887 sizeof(*fifo_state)) != 0)
1888 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001889 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001890
Ville Syrjäläff32c542017-03-02 19:14:57 +02001891 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001892 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001893 /*
1894 * Note that enabling cxsr with no primary/sprite planes
1895 * enabled can wedge the pipe. Hence we only allow cxsr
1896 * with exactly one enabled primary/sprite plane.
1897 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001898 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001899
Ville Syrjälä5012e602017-03-02 19:14:56 +02001900 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001901 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001902 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001903
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001904 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001905 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001906
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 for_each_plane_id_on_crtc(crtc, plane_id) {
1908 wm_state->wm[level].plane[plane_id] =
1909 vlv_invert_wm_value(raw->plane[plane_id],
1910 fifo_state->plane[plane_id]);
1911 }
1912
1913 wm_state->sr[level].plane =
1914 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001915 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001916 raw->plane[PLANE_SPRITE1]),
1917 sr_fifo_size);
1918
1919 wm_state->sr[level].cursor =
1920 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1921 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001922 }
1923
Ville Syrjäläff32c542017-03-02 19:14:57 +02001924 if (level == 0)
1925 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001926
Ville Syrjäläff32c542017-03-02 19:14:57 +02001927 /* limit to only levels we can actually handle */
1928 wm_state->num_levels = level;
1929
1930 /* invalidate the higher levels */
1931 vlv_invalidate_wms(crtc, wm_state, level);
1932
1933 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001934}
1935
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001936#define VLV_FIFO(plane, value) \
1937 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1938
Ville Syrjäläff32c542017-03-02 19:14:57 +02001939static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1940 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001942 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001943 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001944 const struct vlv_fifo_state *fifo_state =
1945 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001946 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001947
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001948 if (!crtc_state->fifo_changed)
1949 return;
1950
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1952 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1953 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001954
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001955 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1956 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001957
Ville Syrjäläc137d662017-03-02 19:15:06 +02001958 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1959
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001960 /*
1961 * uncore.lock serves a double purpose here. It allows us to
1962 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1963 * it protects the DSPARB registers from getting clobbered by
1964 * parallel updates from multiple pipes.
1965 *
1966 * intel_pipe_update_start() has already disabled interrupts
1967 * for us, so a plain spin_lock() is sufficient here.
1968 */
1969 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001970
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001971 switch (crtc->pipe) {
1972 uint32_t dsparb, dsparb2, dsparb3;
1973 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001974 dsparb = I915_READ_FW(DSPARB);
1975 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976
1977 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1978 VLV_FIFO(SPRITEB, 0xff));
1979 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1980 VLV_FIFO(SPRITEB, sprite1_start));
1981
1982 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1983 VLV_FIFO(SPRITEB_HI, 0x1));
1984 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1985 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1986
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001987 I915_WRITE_FW(DSPARB, dsparb);
1988 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001989 break;
1990 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001991 dsparb = I915_READ_FW(DSPARB);
1992 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993
1994 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1995 VLV_FIFO(SPRITED, 0xff));
1996 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1997 VLV_FIFO(SPRITED, sprite1_start));
1998
1999 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2000 VLV_FIFO(SPRITED_HI, 0xff));
2001 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2002 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2003
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002004 I915_WRITE_FW(DSPARB, dsparb);
2005 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002006 break;
2007 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002008 dsparb3 = I915_READ_FW(DSPARB3);
2009 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002010
2011 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2012 VLV_FIFO(SPRITEF, 0xff));
2013 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2014 VLV_FIFO(SPRITEF, sprite1_start));
2015
2016 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2017 VLV_FIFO(SPRITEF_HI, 0xff));
2018 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2019 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2020
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002021 I915_WRITE_FW(DSPARB3, dsparb3);
2022 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002023 break;
2024 default:
2025 break;
2026 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002027
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002028 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002029
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002030 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031}
2032
2033#undef VLV_FIFO
2034
Ville Syrjälä4841da52017-03-02 19:14:59 +02002035static int vlv_compute_intermediate_wm(struct drm_device *dev,
2036 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002037 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002038{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002039 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2040 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2041 struct intel_atomic_state *intel_state =
2042 to_intel_atomic_state(new_crtc_state->base.state);
2043 const struct intel_crtc_state *old_crtc_state =
2044 intel_atomic_get_old_crtc_state(intel_state, crtc);
2045 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002046 int level;
2047
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002048 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2049 *intermediate = *optimal;
2050
2051 intermediate->cxsr = false;
2052 goto out;
2053 }
2054
Ville Syrjälä4841da52017-03-02 19:14:59 +02002055 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002056 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002057 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002058
2059 for (level = 0; level < intermediate->num_levels; level++) {
2060 enum plane_id plane_id;
2061
2062 for_each_plane_id_on_crtc(crtc, plane_id) {
2063 intermediate->wm[level].plane[plane_id] =
2064 min(optimal->wm[level].plane[plane_id],
2065 active->wm[level].plane[plane_id]);
2066 }
2067
2068 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2069 active->sr[level].plane);
2070 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2071 active->sr[level].cursor);
2072 }
2073
2074 vlv_invalidate_wms(crtc, intermediate, level);
2075
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002076out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002077 /*
2078 * If our intermediate WM are identical to the final WM, then we can
2079 * omit the post-vblank programming; only update if it's different.
2080 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002081 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002082 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002083
2084 return 0;
2085}
2086
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002087static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002088 struct vlv_wm_values *wm)
2089{
2090 struct intel_crtc *crtc;
2091 int num_active_crtcs = 0;
2092
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002093 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002094 wm->cxsr = true;
2095
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002096 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002097 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002098
2099 if (!crtc->active)
2100 continue;
2101
2102 if (!wm_state->cxsr)
2103 wm->cxsr = false;
2104
2105 num_active_crtcs++;
2106 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2107 }
2108
2109 if (num_active_crtcs != 1)
2110 wm->cxsr = false;
2111
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002112 if (num_active_crtcs > 1)
2113 wm->level = VLV_WM_LEVEL_PM2;
2114
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002115 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002116 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117 enum pipe pipe = crtc->pipe;
2118
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002120 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002121 wm->sr = wm_state->sr[wm->level];
2122
Ville Syrjälä1b313892016-11-28 19:37:08 +02002123 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2126 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002127 }
2128}
2129
Ville Syrjäläff32c542017-03-02 19:14:57 +02002130static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002131{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002132 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2133 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002135 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136
Ville Syrjäläff32c542017-03-02 19:14:57 +02002137 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138 return;
2139
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002140 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002141 chv_set_memory_dvfs(dev_priv, false);
2142
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002143 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002144 chv_set_memory_pm5(dev_priv, false);
2145
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002146 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002147 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002150
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002151 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002152 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002154 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002155 chv_set_memory_pm5(dev_priv, true);
2156
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002157 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002158 chv_set_memory_dvfs(dev_priv, true);
2159
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002160 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002161}
2162
Ville Syrjäläff32c542017-03-02 19:14:57 +02002163static void vlv_initial_watermarks(struct intel_atomic_state *state,
2164 struct intel_crtc_state *crtc_state)
2165{
2166 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2167 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2168
2169 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002170 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2171 vlv_program_watermarks(dev_priv);
2172 mutex_unlock(&dev_priv->wm.wm_mutex);
2173}
2174
2175static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2176 struct intel_crtc_state *crtc_state)
2177{
2178 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2180
2181 if (!crtc_state->wm.need_postvbl_update)
2182 return;
2183
2184 mutex_lock(&dev_priv->wm.wm_mutex);
2185 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002186 vlv_program_watermarks(dev_priv);
2187 mutex_unlock(&dev_priv->wm.wm_mutex);
2188}
2189
Ville Syrjälä432081b2016-10-31 22:37:03 +02002190static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002191{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002192 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002193 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002194 int srwm = 1;
2195 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002196 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002197
2198 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002199 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002200 if (crtc) {
2201 /* self-refresh has much higher latency */
2202 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002203 const struct drm_display_mode *adjusted_mode =
2204 &crtc->config->base.adjusted_mode;
2205 const struct drm_framebuffer *fb =
2206 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002207 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002208 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002209 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002210 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002211 int entries;
2212
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002213 entries = intel_wm_method2(clock, htotal,
2214 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002215 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2216 srwm = I965_FIFO_SIZE - entries;
2217 if (srwm < 0)
2218 srwm = 1;
2219 srwm &= 0x1ff;
2220 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2221 entries, srwm);
2222
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002223 entries = intel_wm_method2(clock, htotal,
2224 crtc->base.cursor->state->crtc_w, 4,
2225 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002226 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002227 i965_cursor_wm_info.cacheline_size) +
2228 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002230 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002231 if (cursor_sr > i965_cursor_wm_info.max_wm)
2232 cursor_sr = i965_cursor_wm_info.max_wm;
2233
2234 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2235 "cursor %d\n", srwm, cursor_sr);
2236
Imre Deak98584252014-06-13 14:54:20 +03002237 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 } else {
Imre Deak98584252014-06-13 14:54:20 +03002239 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002240 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002241 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002242 }
2243
2244 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2245 srwm);
2246
2247 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002248 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2249 FW_WM(8, CURSORB) |
2250 FW_WM(8, PLANEB) |
2251 FW_WM(8, PLANEA));
2252 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2253 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002254 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002255 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002256
2257 if (cxsr_enabled)
2258 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002259}
2260
Ville Syrjäläf4998962015-03-10 17:02:21 +02002261#undef FW_WM
2262
Ville Syrjälä432081b2016-10-31 22:37:03 +02002263static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002265 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002266 const struct intel_watermark_params *wm_info;
2267 uint32_t fwater_lo;
2268 uint32_t fwater_hi;
2269 int cwm, srwm = 1;
2270 int fifo_size;
2271 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002272 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002274 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002276 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002277 wm_info = &i915_wm_info;
2278 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002279 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002280
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002281 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2282 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002283 if (intel_crtc_active(crtc)) {
2284 const struct drm_display_mode *adjusted_mode =
2285 &crtc->config->base.adjusted_mode;
2286 const struct drm_framebuffer *fb =
2287 crtc->base.primary->state->fb;
2288 int cpp;
2289
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002290 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002291 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002292 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002293 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002294
Damien Lespiau241bfc32013-09-25 16:45:37 +01002295 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002296 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002297 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002299 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002300 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002301 if (planea_wm > (long)wm_info->max_wm)
2302 planea_wm = wm_info->max_wm;
2303 }
2304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002306 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002307
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002308 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2309 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002310 if (intel_crtc_active(crtc)) {
2311 const struct drm_display_mode *adjusted_mode =
2312 &crtc->config->base.adjusted_mode;
2313 const struct drm_framebuffer *fb =
2314 crtc->base.primary->state->fb;
2315 int cpp;
2316
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002317 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002318 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002319 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002320 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002321
Damien Lespiau241bfc32013-09-25 16:45:37 +01002322 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002323 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002324 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325 if (enabled == NULL)
2326 enabled = crtc;
2327 else
2328 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002329 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002331 if (planeb_wm > (long)wm_info->max_wm)
2332 planeb_wm = wm_info->max_wm;
2333 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334
2335 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2336
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002337 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002338 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002339
Ville Syrjäläefc26112016-10-31 22:37:04 +02002340 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002341
2342 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002343 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002344 enabled = NULL;
2345 }
2346
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002347 /*
2348 * Overlay gets an aggressive default since video jitter is bad.
2349 */
2350 cwm = 2;
2351
2352 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002353 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002354
2355 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002356 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002357 /* self-refresh has much higher latency */
2358 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002359 const struct drm_display_mode *adjusted_mode =
2360 &enabled->config->base.adjusted_mode;
2361 const struct drm_framebuffer *fb =
2362 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002363 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002364 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002365 int hdisplay = enabled->config->pipe_src_w;
2366 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002367 int entries;
2368
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002369 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002370 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002371 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002372 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002373
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002374 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2375 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002376 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2377 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2378 srwm = wm_info->fifo_size - entries;
2379 if (srwm < 0)
2380 srwm = 1;
2381
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002382 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002383 I915_WRITE(FW_BLC_SELF,
2384 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002385 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002386 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2387 }
2388
2389 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2390 planea_wm, planeb_wm, cwm, srwm);
2391
2392 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2393 fwater_hi = (cwm & 0x1f);
2394
2395 /* Set request length to 8 cachelines per fetch */
2396 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2397 fwater_hi = fwater_hi | (1 << 8);
2398
2399 I915_WRITE(FW_BLC, fwater_lo);
2400 I915_WRITE(FW_BLC2, fwater_hi);
2401
Imre Deak5209b1f2014-07-01 12:36:17 +03002402 if (enabled)
2403 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002404}
2405
Ville Syrjälä432081b2016-10-31 22:37:03 +02002406static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002407{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002408 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002409 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002410 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411 uint32_t fwater_lo;
2412 int planea_wm;
2413
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002414 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002415 if (crtc == NULL)
2416 return;
2417
Ville Syrjäläefc26112016-10-31 22:37:04 +02002418 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002419 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002420 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002421 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002422 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002423 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2424 fwater_lo |= (3<<8) | planea_wm;
2425
2426 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2427
2428 I915_WRITE(FW_BLC, fwater_lo);
2429}
2430
Ville Syrjälä37126462013-08-01 16:18:55 +03002431/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002432static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2433 unsigned int cpp,
2434 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002437
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002438 ret = intel_wm_method1(pixel_rate, cpp, latency);
2439 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002440
2441 return ret;
2442}
2443
Ville Syrjälä37126462013-08-01 16:18:55 +03002444/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002445static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2446 unsigned int htotal,
2447 unsigned int width,
2448 unsigned int cpp,
2449 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002451 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002452
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002453 ret = intel_wm_method2(pixel_rate, htotal,
2454 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002456
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002457 return ret;
2458}
2459
Ville Syrjälä23297042013-07-05 11:57:17 +03002460static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002461 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002462{
Matt Roper15126882015-12-03 11:37:40 -08002463 /*
2464 * Neither of these should be possible since this function shouldn't be
2465 * called if the CRTC is off or the plane is invisible. But let's be
2466 * extra paranoid to avoid a potential divide-by-zero if we screw up
2467 * elsewhere in the driver.
2468 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002469 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002470 return 0;
2471 if (WARN_ON(!horiz_pixels))
2472 return 0;
2473
Ville Syrjäläac484962016-01-20 21:05:26 +02002474 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002475}
2476
Imre Deak820c1982013-12-17 14:46:36 +02002477struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478 uint16_t pri;
2479 uint16_t spr;
2480 uint16_t cur;
2481 uint16_t fbc;
2482};
2483
Ville Syrjälä37126462013-08-01 16:18:55 +03002484/*
2485 * For both WM_PIPE and WM_LP.
2486 * mem_value must be in 0.1us units.
2487 */
Matt Roper7221fc32015-09-24 15:53:08 -07002488static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002489 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002490 uint32_t mem_value,
2491 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002492{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002493 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002494 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002495
Ville Syrjälä24304d812017-03-14 17:10:49 +02002496 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002497 return 0;
2498
Ville Syrjälä353c8592016-12-14 23:30:57 +02002499 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002500
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002501 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002502
2503 if (!is_lp)
2504 return method1;
2505
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002506 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002507 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002508 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002509 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002510
2511 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002512}
2513
Ville Syrjälä37126462013-08-01 16:18:55 +03002514/*
2515 * For both WM_PIPE and WM_LP.
2516 * mem_value must be in 0.1us units.
2517 */
Matt Roper7221fc32015-09-24 15:53:08 -07002518static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002519 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520 uint32_t mem_value)
2521{
2522 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002523 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524
Ville Syrjälä24304d812017-03-14 17:10:49 +02002525 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526 return 0;
2527
Ville Syrjälä353c8592016-12-14 23:30:57 +02002528 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002529
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002530 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2531 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002532 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002533 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002534 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002535 return min(method1, method2);
2536}
2537
Ville Syrjälä37126462013-08-01 16:18:55 +03002538/*
2539 * For both WM_PIPE and WM_LP.
2540 * mem_value must be in 0.1us units.
2541 */
Matt Roper7221fc32015-09-24 15:53:08 -07002542static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002543 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002544 uint32_t mem_value)
2545{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002546 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002547
Ville Syrjälä24304d812017-03-14 17:10:49 +02002548 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002549 return 0;
2550
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002551 cpp = pstate->base.fb->format->cpp[0];
2552
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002553 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002554 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002555 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002556}
2557
Paulo Zanonicca32e92013-05-31 11:45:06 -03002558/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002559static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002560 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002561 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002562{
Ville Syrjälä83054942016-11-18 21:53:00 +02002563 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002564
Ville Syrjälä24304d812017-03-14 17:10:49 +02002565 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002566 return 0;
2567
Ville Syrjälä353c8592016-12-14 23:30:57 +02002568 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002569
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002570 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002571}
2572
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002573static unsigned int
2574ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002575{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002576 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002577 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002578 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002579 return 768;
2580 else
2581 return 512;
2582}
2583
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584static unsigned int
2585ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2586 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002587{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002589 /* BDW primary/sprite plane watermarks */
2590 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002591 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002592 /* IVB/HSW primary/sprite plane watermarks */
2593 return level == 0 ? 127 : 1023;
2594 else if (!is_sprite)
2595 /* ILK/SNB primary plane watermarks */
2596 return level == 0 ? 127 : 511;
2597 else
2598 /* ILK/SNB sprite plane watermarks */
2599 return level == 0 ? 63 : 255;
2600}
2601
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002602static unsigned int
2603ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002604{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002605 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002606 return level == 0 ? 63 : 255;
2607 else
2608 return level == 0 ? 31 : 63;
2609}
2610
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002611static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002612{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002613 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002614 return 31;
2615 else
2616 return 15;
2617}
2618
Ville Syrjälä158ae642013-08-07 13:28:19 +03002619/* Calculate the maximum primary/sprite plane watermark */
2620static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2621 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002622 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002623 enum intel_ddb_partitioning ddb_partitioning,
2624 bool is_sprite)
2625{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002626 struct drm_i915_private *dev_priv = to_i915(dev);
2627 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002628
2629 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002630 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002631 return 0;
2632
2633 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002634 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002635 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002636
2637 /*
2638 * For some reason the non self refresh
2639 * FIFO size is only half of the self
2640 * refresh FIFO size on ILK/SNB.
2641 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002642 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002643 fifo_size /= 2;
2644 }
2645
Ville Syrjälä240264f2013-08-07 13:29:12 +03002646 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002647 /* level 0 is always calculated with 1:1 split */
2648 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2649 if (is_sprite)
2650 fifo_size *= 5;
2651 fifo_size /= 6;
2652 } else {
2653 fifo_size /= 2;
2654 }
2655 }
2656
2657 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002658 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002659}
2660
2661/* Calculate the maximum cursor plane watermark */
2662static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002663 int level,
2664 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002665{
2666 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002667 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002668 return 64;
2669
2670 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002671 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672}
2673
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002674static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002675 int level,
2676 const struct intel_wm_config *config,
2677 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002678 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002679{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002680 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2681 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2682 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002683 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002684}
2685
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002686static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002687 int level,
2688 struct ilk_wm_maximums *max)
2689{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002690 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2691 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2692 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2693 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002694}
2695
Ville Syrjäläd9395652013-10-09 19:18:10 +03002696static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002697 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002698 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002699{
2700 bool ret;
2701
2702 /* already determined to be invalid? */
2703 if (!result->enable)
2704 return false;
2705
2706 result->enable = result->pri_val <= max->pri &&
2707 result->spr_val <= max->spr &&
2708 result->cur_val <= max->cur;
2709
2710 ret = result->enable;
2711
2712 /*
2713 * HACK until we can pre-compute everything,
2714 * and thus fail gracefully if LP0 watermarks
2715 * are exceeded...
2716 */
2717 if (level == 0 && !result->enable) {
2718 if (result->pri_val > max->pri)
2719 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2720 level, result->pri_val, max->pri);
2721 if (result->spr_val > max->spr)
2722 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2723 level, result->spr_val, max->spr);
2724 if (result->cur_val > max->cur)
2725 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2726 level, result->cur_val, max->cur);
2727
2728 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2729 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2730 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2731 result->enable = true;
2732 }
2733
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002734 return ret;
2735}
2736
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002737static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002738 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002739 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002740 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002741 const struct intel_plane_state *pristate,
2742 const struct intel_plane_state *sprstate,
2743 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002744 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002745{
2746 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2747 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2748 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2749
2750 /* WM1+ latency values stored in 0.5us units */
2751 if (level > 0) {
2752 pri_latency *= 5;
2753 spr_latency *= 5;
2754 cur_latency *= 5;
2755 }
2756
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002757 if (pristate) {
2758 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2759 pri_latency, level);
2760 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2761 }
2762
2763 if (sprstate)
2764 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2765
2766 if (curstate)
2767 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2768
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002769 result->enable = true;
2770}
2771
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002772static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002773hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002774{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002775 const struct intel_atomic_state *intel_state =
2776 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002777 const struct drm_display_mode *adjusted_mode =
2778 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002779 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002780
Matt Roperee91a152015-12-03 11:37:39 -08002781 if (!cstate->base.active)
2782 return 0;
2783 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2784 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002785 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002787
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002788 /* The WM are computed with base on how long it takes to fill a single
2789 * row at the given clock rate, multiplied by 8.
2790 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002791 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2792 adjusted_mode->crtc_clock);
2793 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002794 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002795
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2797 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002798}
2799
Ville Syrjäläbb726512016-10-31 22:37:24 +02002800static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2801 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002802{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002803 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002804 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002805 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002806 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002807
2808 /* read the first set of memory latencies[0:3] */
2809 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002810 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002811 ret = sandybridge_pcode_read(dev_priv,
2812 GEN9_PCODE_READ_MEM_LATENCY,
2813 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002814 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002815
2816 if (ret) {
2817 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2818 return;
2819 }
2820
2821 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2822 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2823 GEN9_MEM_LATENCY_LEVEL_MASK;
2824 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2825 GEN9_MEM_LATENCY_LEVEL_MASK;
2826 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2827 GEN9_MEM_LATENCY_LEVEL_MASK;
2828
2829 /* read the second set of memory latencies[4:7] */
2830 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002831 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002832 ret = sandybridge_pcode_read(dev_priv,
2833 GEN9_PCODE_READ_MEM_LATENCY,
2834 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002835 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002836 if (ret) {
2837 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2838 return;
2839 }
2840
2841 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2842 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2843 GEN9_MEM_LATENCY_LEVEL_MASK;
2844 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2845 GEN9_MEM_LATENCY_LEVEL_MASK;
2846 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2847 GEN9_MEM_LATENCY_LEVEL_MASK;
2848
Vandana Kannan367294b2014-11-04 17:06:46 +00002849 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002850 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2851 * need to be disabled. We make sure to sanitize the values out
2852 * of the punit to satisfy this requirement.
2853 */
2854 for (level = 1; level <= max_level; level++) {
2855 if (wm[level] == 0) {
2856 for (i = level + 1; i <= max_level; i++)
2857 wm[i] = 0;
2858 break;
2859 }
2860 }
2861
2862 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002863 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002864 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002865 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002866 * to add 2us to the various latency levels we retrieve from the
2867 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002868 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002869 if (wm[0] == 0) {
2870 wm[0] += 2;
2871 for (level = 1; level <= max_level; level++) {
2872 if (wm[level] == 0)
2873 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002874 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002875 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002876 }
2877
Mahesh Kumar86b59282018-08-31 16:39:42 +05302878 /*
2879 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2880 * If we could not get dimm info enable this WA to prevent from
2881 * any underrun. If not able to get Dimm info assume 16GB dimm
2882 * to avoid any underrun.
2883 */
2884 if (!dev_priv->dram_info.valid_dimm ||
2885 dev_priv->dram_info.is_16gb_dimm)
2886 wm[0] += 1;
2887
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002888 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002889 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2890
2891 wm[0] = (sskpd >> 56) & 0xFF;
2892 if (wm[0] == 0)
2893 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002894 wm[1] = (sskpd >> 4) & 0xFF;
2895 wm[2] = (sskpd >> 12) & 0xFF;
2896 wm[3] = (sskpd >> 20) & 0x1FF;
2897 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002898 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002899 uint32_t sskpd = I915_READ(MCH_SSKPD);
2900
2901 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2902 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2903 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2904 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002905 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002906 uint32_t mltr = I915_READ(MLTR_ILK);
2907
2908 /* ILK primary LP0 latency is 700 ns */
2909 wm[0] = 7;
2910 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2911 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002912 } else {
2913 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002914 }
2915}
2916
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002917static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2918 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002919{
2920 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002921 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002922 wm[0] = 13;
2923}
2924
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002925static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2926 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002927{
2928 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002929 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002930 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002931}
2932
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002933int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002934{
2935 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002936 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002937 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002938 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002939 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002940 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002941 return 3;
2942 else
2943 return 2;
2944}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002945
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002946static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002947 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002948 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002949{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002950 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002951
2952 for (level = 0; level <= max_level; level++) {
2953 unsigned int latency = wm[level];
2954
2955 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002956 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2957 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002958 continue;
2959 }
2960
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002961 /*
2962 * - latencies are in us on gen9.
2963 * - before then, WM1+ latency values are in 0.5us units
2964 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002965 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002966 latency *= 10;
2967 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002968 latency *= 5;
2969
2970 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2971 name, level, wm[level],
2972 latency / 10, latency % 10);
2973 }
2974}
2975
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002976static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2977 uint16_t wm[5], uint16_t min)
2978{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002979 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002980
2981 if (wm[0] >= min)
2982 return false;
2983
2984 wm[0] = max(wm[0], min);
2985 for (level = 1; level <= max_level; level++)
2986 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2987
2988 return true;
2989}
2990
Ville Syrjäläbb726512016-10-31 22:37:24 +02002991static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002992{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002993 bool changed;
2994
2995 /*
2996 * The BIOS provided WM memory latency values are often
2997 * inadequate for high resolution displays. Adjust them.
2998 */
2999 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3000 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3001 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3002
3003 if (!changed)
3004 return;
3005
3006 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003007 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3008 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3009 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003010}
3011
Ville Syrjäläbb726512016-10-31 22:37:24 +02003012static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003013{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003014 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003015
3016 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3017 sizeof(dev_priv->wm.pri_latency));
3018 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3019 sizeof(dev_priv->wm.pri_latency));
3020
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003021 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003022 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003023
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003024 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3025 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3026 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003027
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003028 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003029 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003030}
3031
Ville Syrjäläbb726512016-10-31 22:37:24 +02003032static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003033{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003034 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003035 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003036}
3037
Matt Ropered4a6a72016-02-23 17:20:13 -08003038static bool ilk_validate_pipe_wm(struct drm_device *dev,
3039 struct intel_pipe_wm *pipe_wm)
3040{
3041 /* LP0 watermark maximums depend on this pipe alone */
3042 const struct intel_wm_config config = {
3043 .num_pipes_active = 1,
3044 .sprites_enabled = pipe_wm->sprites_enabled,
3045 .sprites_scaled = pipe_wm->sprites_scaled,
3046 };
3047 struct ilk_wm_maximums max;
3048
3049 /* LP0 watermarks always use 1/2 DDB partitioning */
3050 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3051
3052 /* At least LP0 must be valid */
3053 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3054 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3055 return false;
3056 }
3057
3058 return true;
3059}
3060
Matt Roper261a27d2015-10-08 15:28:25 -07003061/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003062static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003063{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003064 struct drm_atomic_state *state = cstate->base.state;
3065 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003066 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003067 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003068 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003069 struct drm_plane *plane;
3070 const struct drm_plane_state *plane_state;
3071 const struct intel_plane_state *pristate = NULL;
3072 const struct intel_plane_state *sprstate = NULL;
3073 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003074 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003075 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003076
Matt Ropere8f1f022016-05-12 07:05:55 -07003077 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003078
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003079 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3080 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003081
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003082 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003083 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003084 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003085 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003086 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003087 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003088 }
3089
Matt Ropered4a6a72016-02-23 17:20:13 -08003090 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003091 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003092 pipe_wm->sprites_enabled = sprstate->base.visible;
3093 pipe_wm->sprites_scaled = sprstate->base.visible &&
3094 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3095 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003096 }
3097
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003098 usable_level = max_level;
3099
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003100 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003101 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003102 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003103
3104 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003105 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003106 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003107
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003108 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003109 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3110 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003111
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003112 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003113 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003114
Matt Ropered4a6a72016-02-23 17:20:13 -08003115 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003116 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003117
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003118 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003119
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 for (level = 1; level <= usable_level; level++) {
3121 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003122
Matt Roper86c8bbb2015-09-24 15:53:16 -07003123 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003124 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003125
3126 /*
3127 * Disable any watermark level that exceeds the
3128 * register maximums since such watermarks are
3129 * always invalid.
3130 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003131 if (!ilk_validate_wm_level(level, &max, wm)) {
3132 memset(wm, 0, sizeof(*wm));
3133 break;
3134 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003135 }
3136
Matt Roper86c8bbb2015-09-24 15:53:16 -07003137 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003138}
3139
3140/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003141 * Build a set of 'intermediate' watermark values that satisfy both the old
3142 * state and the new state. These can be programmed to the hardware
3143 * immediately.
3144 */
3145static int ilk_compute_intermediate_wm(struct drm_device *dev,
3146 struct intel_crtc *intel_crtc,
3147 struct intel_crtc_state *newstate)
3148{
Matt Ropere8f1f022016-05-12 07:05:55 -07003149 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003150 struct intel_atomic_state *intel_state =
3151 to_intel_atomic_state(newstate->base.state);
3152 const struct intel_crtc_state *oldstate =
3153 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3154 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003155 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003156
3157 /*
3158 * Start with the final, target watermarks, then combine with the
3159 * currently active watermarks to get values that are safe both before
3160 * and after the vblank.
3161 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003162 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003163 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3164 return 0;
3165
Matt Ropered4a6a72016-02-23 17:20:13 -08003166 a->pipe_enabled |= b->pipe_enabled;
3167 a->sprites_enabled |= b->sprites_enabled;
3168 a->sprites_scaled |= b->sprites_scaled;
3169
3170 for (level = 0; level <= max_level; level++) {
3171 struct intel_wm_level *a_wm = &a->wm[level];
3172 const struct intel_wm_level *b_wm = &b->wm[level];
3173
3174 a_wm->enable &= b_wm->enable;
3175 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3176 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3177 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3178 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3179 }
3180
3181 /*
3182 * We need to make sure that these merged watermark values are
3183 * actually a valid configuration themselves. If they're not,
3184 * there's no safe way to transition from the old state to
3185 * the new state, so we need to fail the atomic transaction.
3186 */
3187 if (!ilk_validate_pipe_wm(dev, a))
3188 return -EINVAL;
3189
3190 /*
3191 * If our intermediate WM are identical to the final WM, then we can
3192 * omit the post-vblank programming; only update if it's different.
3193 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003194 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3195 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003196
3197 return 0;
3198}
3199
3200/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003201 * Merge the watermarks from all active pipes for a specific level.
3202 */
3203static void ilk_merge_wm_level(struct drm_device *dev,
3204 int level,
3205 struct intel_wm_level *ret_wm)
3206{
3207 const struct intel_crtc *intel_crtc;
3208
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003209 ret_wm->enable = true;
3210
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003211 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003212 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003213 const struct intel_wm_level *wm = &active->wm[level];
3214
3215 if (!active->pipe_enabled)
3216 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003217
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003218 /*
3219 * The watermark values may have been used in the past,
3220 * so we must maintain them in the registers for some
3221 * time even if the level is now disabled.
3222 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003223 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003224 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003225
3226 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3227 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3228 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3229 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3230 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003231}
3232
3233/*
3234 * Merge all low power watermarks for all active pipes.
3235 */
3236static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003237 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003238 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003239 struct intel_pipe_wm *merged)
3240{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003241 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003242 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003243 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003244
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003245 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003246 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003247 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003248 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003249
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003250 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003251 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003252
3253 /* merge each WM1+ level */
3254 for (level = 1; level <= max_level; level++) {
3255 struct intel_wm_level *wm = &merged->wm[level];
3256
3257 ilk_merge_wm_level(dev, level, wm);
3258
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003259 if (level > last_enabled_level)
3260 wm->enable = false;
3261 else if (!ilk_validate_wm_level(level, max, wm))
3262 /* make sure all following levels get disabled */
3263 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003264
3265 /*
3266 * The spec says it is preferred to disable
3267 * FBC WMs instead of disabling a WM level.
3268 */
3269 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003270 if (wm->enable)
3271 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003272 wm->fbc_val = 0;
3273 }
3274 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003275
3276 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3277 /*
3278 * FIXME this is racy. FBC might get enabled later.
3279 * What we should check here is whether FBC can be
3280 * enabled sometime later.
3281 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003282 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003283 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003284 for (level = 2; level <= max_level; level++) {
3285 struct intel_wm_level *wm = &merged->wm[level];
3286
3287 wm->enable = false;
3288 }
3289 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003290}
3291
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003292static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3293{
3294 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3295 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3296}
3297
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003298/* The value we need to program into the WM_LPx latency field */
3299static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3300{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003301 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003302
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003303 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003304 return 2 * level;
3305 else
3306 return dev_priv->wm.pri_latency[level];
3307}
3308
Imre Deak820c1982013-12-17 14:46:36 +02003309static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003310 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003311 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003312 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003313{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003314 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003315 struct intel_crtc *intel_crtc;
3316 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003317
Ville Syrjälä0362c782013-10-09 19:17:57 +03003318 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003319 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003320
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003321 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003322 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003323 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003324
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003325 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003326
Ville Syrjälä0362c782013-10-09 19:17:57 +03003327 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003328
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003329 /*
3330 * Maintain the watermark values even if the level is
3331 * disabled. Doing otherwise could cause underruns.
3332 */
3333 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003334 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003335 (r->pri_val << WM1_LP_SR_SHIFT) |
3336 r->cur_val;
3337
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003338 if (r->enable)
3339 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3340
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003341 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003342 results->wm_lp[wm_lp - 1] |=
3343 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3344 else
3345 results->wm_lp[wm_lp - 1] |=
3346 r->fbc_val << WM1_LP_FBC_SHIFT;
3347
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003348 /*
3349 * Always set WM1S_LP_EN when spr_val != 0, even if the
3350 * level is disabled. Doing otherwise could cause underruns.
3351 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003352 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003353 WARN_ON(wm_lp != 1);
3354 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3355 } else
3356 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003357 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003358
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003359 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003360 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003361 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003362 const struct intel_wm_level *r =
3363 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003364
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003365 if (WARN_ON(!r->enable))
3366 continue;
3367
Matt Ropered4a6a72016-02-23 17:20:13 -08003368 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003369
3370 results->wm_pipe[pipe] =
3371 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3372 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3373 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003374 }
3375}
3376
Paulo Zanoni861f3382013-05-31 10:19:21 -03003377/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3378 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003379static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003380 struct intel_pipe_wm *r1,
3381 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003382{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003383 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003384 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003385
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003386 for (level = 1; level <= max_level; level++) {
3387 if (r1->wm[level].enable)
3388 level1 = level;
3389 if (r2->wm[level].enable)
3390 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003391 }
3392
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003393 if (level1 == level2) {
3394 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003395 return r2;
3396 else
3397 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003398 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003399 return r1;
3400 } else {
3401 return r2;
3402 }
3403}
3404
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003405/* dirty bits used to track which watermarks need changes */
3406#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3407#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3408#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3409#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3410#define WM_DIRTY_FBC (1 << 24)
3411#define WM_DIRTY_DDB (1 << 25)
3412
Damien Lespiau055e3932014-08-18 13:49:10 +01003413static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003414 const struct ilk_wm_values *old,
3415 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003416{
3417 unsigned int dirty = 0;
3418 enum pipe pipe;
3419 int wm_lp;
3420
Damien Lespiau055e3932014-08-18 13:49:10 +01003421 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003422 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3423 dirty |= WM_DIRTY_LINETIME(pipe);
3424 /* Must disable LP1+ watermarks too */
3425 dirty |= WM_DIRTY_LP_ALL;
3426 }
3427
3428 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3429 dirty |= WM_DIRTY_PIPE(pipe);
3430 /* Must disable LP1+ watermarks too */
3431 dirty |= WM_DIRTY_LP_ALL;
3432 }
3433 }
3434
3435 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3436 dirty |= WM_DIRTY_FBC;
3437 /* Must disable LP1+ watermarks too */
3438 dirty |= WM_DIRTY_LP_ALL;
3439 }
3440
3441 if (old->partitioning != new->partitioning) {
3442 dirty |= WM_DIRTY_DDB;
3443 /* Must disable LP1+ watermarks too */
3444 dirty |= WM_DIRTY_LP_ALL;
3445 }
3446
3447 /* LP1+ watermarks already deemed dirty, no need to continue */
3448 if (dirty & WM_DIRTY_LP_ALL)
3449 return dirty;
3450
3451 /* Find the lowest numbered LP1+ watermark in need of an update... */
3452 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3453 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3454 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3455 break;
3456 }
3457
3458 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3459 for (; wm_lp <= 3; wm_lp++)
3460 dirty |= WM_DIRTY_LP(wm_lp);
3461
3462 return dirty;
3463}
3464
Ville Syrjälä8553c182013-12-05 15:51:39 +02003465static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3466 unsigned int dirty)
3467{
Imre Deak820c1982013-12-17 14:46:36 +02003468 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003469 bool changed = false;
3470
3471 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3472 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3473 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3474 changed = true;
3475 }
3476 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3477 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3478 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3479 changed = true;
3480 }
3481 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3482 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3483 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3484 changed = true;
3485 }
3486
3487 /*
3488 * Don't touch WM1S_LP_EN here.
3489 * Doing so could cause underruns.
3490 */
3491
3492 return changed;
3493}
3494
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003495/*
3496 * The spec says we shouldn't write when we don't need, because every write
3497 * causes WMs to be re-evaluated, expending some power.
3498 */
Imre Deak820c1982013-12-17 14:46:36 +02003499static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3500 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003501{
Imre Deak820c1982013-12-17 14:46:36 +02003502 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003503 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003504 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003505
Damien Lespiau055e3932014-08-18 13:49:10 +01003506 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003507 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003508 return;
3509
Ville Syrjälä8553c182013-12-05 15:51:39 +02003510 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003511
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003512 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003513 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003514 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003515 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003516 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003517 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3518
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003519 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003520 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003521 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003522 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003523 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003524 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3525
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003526 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003527 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003528 val = I915_READ(WM_MISC);
3529 if (results->partitioning == INTEL_DDB_PART_1_2)
3530 val &= ~WM_MISC_DATA_PARTITION_5_6;
3531 else
3532 val |= WM_MISC_DATA_PARTITION_5_6;
3533 I915_WRITE(WM_MISC, val);
3534 } else {
3535 val = I915_READ(DISP_ARB_CTL2);
3536 if (results->partitioning == INTEL_DDB_PART_1_2)
3537 val &= ~DISP_DATA_PARTITION_5_6;
3538 else
3539 val |= DISP_DATA_PARTITION_5_6;
3540 I915_WRITE(DISP_ARB_CTL2, val);
3541 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003542 }
3543
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003544 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003545 val = I915_READ(DISP_ARB_CTL);
3546 if (results->enable_fbc_wm)
3547 val &= ~DISP_FBC_WM_DIS;
3548 else
3549 val |= DISP_FBC_WM_DIS;
3550 I915_WRITE(DISP_ARB_CTL, val);
3551 }
3552
Imre Deak954911e2013-12-17 14:46:34 +02003553 if (dirty & WM_DIRTY_LP(1) &&
3554 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3555 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3556
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003557 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003558 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3559 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3560 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3561 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3562 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003563
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003564 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003565 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003566 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003567 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003568 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003569 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003570
3571 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003572}
3573
Matt Ropered4a6a72016-02-23 17:20:13 -08003574bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003575{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003576 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003577
3578 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3579}
3580
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303581static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3582{
3583 u8 enabled_slices;
3584
3585 /* Slice 1 will always be enabled */
3586 enabled_slices = 1;
3587
3588 /* Gen prior to GEN11 have only one DBuf slice */
3589 if (INTEL_GEN(dev_priv) < 11)
3590 return enabled_slices;
3591
3592 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3593 enabled_slices++;
3594
3595 return enabled_slices;
3596}
3597
Matt Roper024c9042015-09-24 15:53:11 -07003598/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003599 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3600 * so assume we'll always need it in order to avoid underruns.
3601 */
3602static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3603{
3604 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3605
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003606 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003607 return true;
3608
3609 return false;
3610}
3611
Paulo Zanoni56feca92016-09-22 18:00:28 -03003612static bool
3613intel_has_sagv(struct drm_i915_private *dev_priv)
3614{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003615 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
Mahesh Kumar04c388d2018-10-11 15:57:25 -07003616 IS_CANNONLAKE(dev_priv) || IS_ICELAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003617 return true;
3618
3619 if (IS_SKYLAKE(dev_priv) &&
3620 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3621 return true;
3622
3623 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003624}
3625
Lyude656d1b82016-08-17 15:55:54 -04003626/*
3627 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3628 * depending on power and performance requirements. The display engine access
3629 * to system memory is blocked during the adjustment time. Because of the
3630 * blocking time, having this enabled can cause full system hangs and/or pipe
3631 * underruns if we don't meet all of the following requirements:
3632 *
3633 * - <= 1 pipe enabled
3634 * - All planes can enable watermarks for latencies >= SAGV engine block time
3635 * - We're not using an interlaced display configuration
3636 */
3637int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003638intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003639{
3640 int ret;
3641
Paulo Zanoni56feca92016-09-22 18:00:28 -03003642 if (!intel_has_sagv(dev_priv))
3643 return 0;
3644
3645 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003646 return 0;
3647
3648 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003649 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003650
3651 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3652 GEN9_SAGV_ENABLE);
3653
3654 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003655 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003656
3657 /*
3658 * Some skl systems, pre-release machines in particular,
3659 * don't actually have an SAGV.
3660 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003661 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003662 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003663 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003664 return 0;
3665 } else if (ret < 0) {
3666 DRM_ERROR("Failed to enable the SAGV\n");
3667 return ret;
3668 }
3669
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003670 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003671 return 0;
3672}
3673
Lyude656d1b82016-08-17 15:55:54 -04003674int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003675intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003676{
Imre Deakb3b8e992016-12-05 18:27:38 +02003677 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003678
Paulo Zanoni56feca92016-09-22 18:00:28 -03003679 if (!intel_has_sagv(dev_priv))
3680 return 0;
3681
3682 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003683 return 0;
3684
3685 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003686 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003687
3688 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003689 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3690 GEN9_SAGV_DISABLE,
3691 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3692 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003693 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003694
Lyude656d1b82016-08-17 15:55:54 -04003695 /*
3696 * Some skl systems, pre-release machines in particular,
3697 * don't actually have an SAGV.
3698 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003699 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003700 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003701 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003702 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003703 } else if (ret < 0) {
3704 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3705 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003706 }
3707
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003708 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003709 return 0;
3710}
3711
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003712bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003713{
3714 struct drm_device *dev = state->dev;
3715 struct drm_i915_private *dev_priv = to_i915(dev);
3716 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003717 struct intel_crtc *crtc;
3718 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003719 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003720 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003721 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003722 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003723
Paulo Zanoni56feca92016-09-22 18:00:28 -03003724 if (!intel_has_sagv(dev_priv))
3725 return false;
3726
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003727 if (IS_GEN9(dev_priv))
3728 sagv_block_time_us = 30;
3729 else if (IS_GEN10(dev_priv))
3730 sagv_block_time_us = 20;
3731 else
3732 sagv_block_time_us = 10;
3733
Lyude656d1b82016-08-17 15:55:54 -04003734 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003735 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003736 * more then one pipe enabled
3737 *
3738 * If there are no active CRTCs, no additional checks need be performed
3739 */
3740 if (hweight32(intel_state->active_crtcs) == 0)
3741 return true;
3742 else if (hweight32(intel_state->active_crtcs) > 1)
3743 return false;
3744
3745 /* Since we're now guaranteed to only have one active CRTC... */
3746 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003747 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003748 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003749
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003750 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003751 return false;
3752
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003753 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003754 struct skl_plane_wm *wm =
3755 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003756
Lyude656d1b82016-08-17 15:55:54 -04003757 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003758 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003759 continue;
3760
3761 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003762 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003763 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003764 { }
3765
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003766 latency = dev_priv->wm.skl_latency[level];
3767
3768 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003769 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003770 I915_FORMAT_MOD_X_TILED)
3771 latency += 15;
3772
Lyude656d1b82016-08-17 15:55:54 -04003773 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003774 * If any of the planes on this pipe don't enable wm levels that
3775 * incur memory latencies higher than sagv_block_time_us we
3776 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003777 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003778 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003779 return false;
3780 }
3781
3782 return true;
3783}
3784
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303785static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3786 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003787 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303788 const int num_active,
3789 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303790{
3791 const struct drm_display_mode *adjusted_mode;
3792 u64 total_data_bw;
3793 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3794
3795 WARN_ON(ddb_size == 0);
3796
3797 if (INTEL_GEN(dev_priv) < 11)
3798 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3799
3800 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003801 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303802
3803 /*
3804 * 12GB/s is maximum BW supported by single DBuf slice.
3805 */
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003806 if (num_active > 1 || total_data_bw >= GBps(12)) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303807 ddb->enabled_slices = 2;
3808 } else {
3809 ddb->enabled_slices = 1;
3810 ddb_size /= 2;
3811 }
3812
3813 return ddb_size;
3814}
3815
Damien Lespiaub9cec072014-11-04 17:06:43 +00003816static void
3817skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003818 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003819 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303820 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003821 struct skl_ddb_entry *alloc, /* out */
3822 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003823{
Matt Roperc107acf2016-05-12 07:06:01 -07003824 struct drm_atomic_state *state = cstate->base.state;
3825 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3826 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003827 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303828 const struct drm_crtc_state *crtc_state;
3829 const struct drm_crtc *crtc;
3830 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3831 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3832 u16 ddb_size;
3833 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003834
Matt Ropera6d3460e2016-05-12 07:06:04 -07003835 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003836 alloc->start = 0;
3837 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003838 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003839 return;
3840 }
3841
Matt Ropera6d3460e2016-05-12 07:06:04 -07003842 if (intel_state->active_pipe_changes)
3843 *num_active = hweight32(intel_state->active_crtcs);
3844 else
3845 *num_active = hweight32(dev_priv->active_crtcs);
3846
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303847 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3848 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003849
Matt Roperc107acf2016-05-12 07:06:01 -07003850 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303851 * If the state doesn't change the active CRTC's or there is no
3852 * modeset request, then there's no need to recalculate;
3853 * the existing pipe allocation limits should remain unchanged.
3854 * Note that we're safe from racing commits since any racing commit
3855 * that changes the active CRTC list or do modeset would need to
3856 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003857 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303858 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003859 /*
3860 * alloc may be cleared by clear_intel_crtc_state,
3861 * copy from old state to be sure
3862 */
3863 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003864 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003865 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003866
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303867 /*
3868 * Watermark/ddb requirement highly depends upon width of the
3869 * framebuffer, So instead of allocating DDB equally among pipes
3870 * distribute DDB based on resolution/width of the display.
3871 */
3872 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3873 const struct drm_display_mode *adjusted_mode;
3874 int hdisplay, vdisplay;
3875 enum pipe pipe;
3876
3877 if (!crtc_state->enable)
3878 continue;
3879
3880 pipe = to_intel_crtc(crtc)->pipe;
3881 adjusted_mode = &crtc_state->adjusted_mode;
3882 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3883 total_width += hdisplay;
3884
3885 if (pipe < for_pipe)
3886 width_before_pipe += hdisplay;
3887 else if (pipe == for_pipe)
3888 pipe_width = hdisplay;
3889 }
3890
3891 alloc->start = ddb_size * width_before_pipe / total_width;
3892 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003893}
3894
Matt Roperc107acf2016-05-12 07:06:01 -07003895static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003896{
Matt Roperc107acf2016-05-12 07:06:01 -07003897 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003898 return 32;
3899
3900 return 8;
3901}
3902
Mahesh Kumar37cde112018-04-26 19:55:17 +05303903static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3904 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003905{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303906 u16 mask;
3907
3908 if (INTEL_GEN(dev_priv) >= 11)
3909 mask = ICL_DDB_ENTRY_MASK;
3910 else
3911 mask = SKL_DDB_ENTRY_MASK;
3912 entry->start = reg & mask;
3913 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3914
Damien Lespiau16160e32014-11-04 17:06:53 +00003915 if (entry->end)
3916 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003917}
3918
Mahesh Kumarddf34312018-04-09 09:11:03 +05303919static void
3920skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3921 const enum pipe pipe,
3922 const enum plane_id plane_id,
3923 struct skl_ddb_allocation *ddb /* out */)
3924{
3925 u32 val, val2 = 0;
3926 int fourcc, pixel_format;
3927
3928 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3929 if (plane_id == PLANE_CURSOR) {
3930 val = I915_READ(CUR_BUF_CFG(pipe));
Mahesh Kumar37cde112018-04-26 19:55:17 +05303931 skl_ddb_entry_init_from_hw(dev_priv,
3932 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303933 return;
3934 }
3935
3936 val = I915_READ(PLANE_CTL(pipe, plane_id));
3937
3938 /* No DDB allocated for disabled planes */
3939 if (!(val & PLANE_CTL_ENABLE))
3940 return;
3941
3942 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3943 fourcc = skl_format_to_fourcc(pixel_format,
3944 val & PLANE_CTL_ORDER_RGBX,
3945 val & PLANE_CTL_ALPHA_MASK);
3946
3947 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003948 /*
3949 * FIXME: add proper NV12 support for ICL. Avoid reading unclaimed
3950 * registers for now.
3951 */
3952 if (INTEL_GEN(dev_priv) < 11)
3953 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303954
3955 if (fourcc == DRM_FORMAT_NV12) {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303956 skl_ddb_entry_init_from_hw(dev_priv,
3957 &ddb->plane[pipe][plane_id], val2);
3958 skl_ddb_entry_init_from_hw(dev_priv,
3959 &ddb->uv_plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303960 } else {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303961 skl_ddb_entry_init_from_hw(dev_priv,
3962 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303963 }
3964}
3965
Damien Lespiau08db6652014-11-04 17:06:52 +00003966void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3967 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003968{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003969 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003970
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003971 memset(ddb, 0, sizeof(*ddb));
3972
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303973 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
3974
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003975 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003976 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003977 enum plane_id plane_id;
3978 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003979
3980 power_domain = POWER_DOMAIN_PIPE(pipe);
3981 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003982 continue;
3983
Mahesh Kumarddf34312018-04-09 09:11:03 +05303984 for_each_plane_id_on_crtc(crtc, plane_id)
3985 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3986 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02003987
3988 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003989 }
3990}
3991
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003992/*
3993 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3994 * The bspec defines downscale amount as:
3995 *
3996 * """
3997 * Horizontal down scale amount = maximum[1, Horizontal source size /
3998 * Horizontal destination size]
3999 * Vertical down scale amount = maximum[1, Vertical source size /
4000 * Vertical destination size]
4001 * Total down scale amount = Horizontal down scale amount *
4002 * Vertical down scale amount
4003 * """
4004 *
4005 * Return value is provided in 16.16 fixed point form to retain fractional part.
4006 * Caller should take care of dividing & rounding off the value.
4007 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304008static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004009skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4010 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004011{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004012 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004013 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304014 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4015 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004016
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004017 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304018 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004019
4020 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004021 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004022 /*
4023 * Cursors only support 0/180 degree rotation,
4024 * hence no need to account for rotation here.
4025 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304026 src_w = pstate->base.src_w >> 16;
4027 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004028 dst_w = pstate->base.crtc_w;
4029 dst_h = pstate->base.crtc_h;
4030 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004031 /*
4032 * Src coordinates are already rotated by 270 degrees for
4033 * the 90/270 degree plane rotation cases (to match the
4034 * GTT mapping), hence no need to account for rotation here.
4035 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304036 src_w = drm_rect_width(&pstate->base.src) >> 16;
4037 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004038 dst_w = drm_rect_width(&pstate->base.dst);
4039 dst_h = drm_rect_height(&pstate->base.dst);
4040 }
4041
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304042 fp_w_ratio = div_fixed16(src_w, dst_w);
4043 fp_h_ratio = div_fixed16(src_h, dst_h);
4044 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4045 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004046
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304047 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004048}
4049
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304050static uint_fixed_16_16_t
4051skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4052{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304053 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304054
4055 if (!crtc_state->base.enable)
4056 return pipe_downscale;
4057
4058 if (crtc_state->pch_pfit.enabled) {
4059 uint32_t src_w, src_h, dst_w, dst_h;
4060 uint32_t pfit_size = crtc_state->pch_pfit.size;
4061 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4062 uint_fixed_16_16_t downscale_h, downscale_w;
4063
4064 src_w = crtc_state->pipe_src_w;
4065 src_h = crtc_state->pipe_src_h;
4066 dst_w = pfit_size >> 16;
4067 dst_h = pfit_size & 0xffff;
4068
4069 if (!dst_w || !dst_h)
4070 return pipe_downscale;
4071
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304072 fp_w_ratio = div_fixed16(src_w, dst_w);
4073 fp_h_ratio = div_fixed16(src_h, dst_h);
4074 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4075 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304076
4077 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4078 }
4079
4080 return pipe_downscale;
4081}
4082
4083int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4084 struct intel_crtc_state *cstate)
4085{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004086 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304087 struct drm_crtc_state *crtc_state = &cstate->base;
4088 struct drm_atomic_state *state = crtc_state->state;
4089 struct drm_plane *plane;
4090 const struct drm_plane_state *pstate;
4091 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004092 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304093 uint32_t pipe_max_pixel_rate;
4094 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304095 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304096
4097 if (!cstate->base.enable)
4098 return 0;
4099
4100 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4101 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304102 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304103 int bpp;
4104
4105 if (!intel_wm_plane_visible(cstate,
4106 to_intel_plane_state(pstate)))
4107 continue;
4108
4109 if (WARN_ON(!pstate->fb))
4110 return -EINVAL;
4111
4112 intel_pstate = to_intel_plane_state(pstate);
4113 plane_downscale = skl_plane_downscale_amount(cstate,
4114 intel_pstate);
4115 bpp = pstate->fb->format->cpp[0] * 8;
4116 if (bpp == 64)
4117 plane_downscale = mul_fixed16(plane_downscale,
4118 fp_9_div_8);
4119
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304120 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304121 }
4122 pipe_downscale = skl_pipe_downscale_amount(cstate);
4123
4124 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4125
4126 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004127 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4128
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004129 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004130 dotclk *= 2;
4131
4132 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304133
4134 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004135 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304136 return -EINVAL;
4137 }
4138
4139 return 0;
4140}
4141
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004142static u64
Matt Roper024c9042015-09-24 15:53:11 -07004143skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
4144 const struct drm_plane_state *pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304145 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004146{
Mahesh Kumarb879d582018-04-09 09:11:01 +05304147 struct intel_plane *intel_plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004148 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304149 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004150 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004151 struct drm_framebuffer *fb;
4152 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304153 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004154 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004155
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004156 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004157 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004158
4159 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004160 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004161
Mahesh Kumarb879d582018-04-09 09:11:01 +05304162 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004163 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304164 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004165 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004166
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004167 /*
4168 * Src coordinates are already rotated by 270 degrees for
4169 * the 90/270 degree plane rotation cases (to match the
4170 * GTT mapping), hence no need to account for rotation here.
4171 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004172 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4173 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004174
Mahesh Kumarb879d582018-04-09 09:11:01 +05304175 /* UV plane does 1/2 pixel sub-sampling */
4176 if (plane == 1 && format == DRM_FORMAT_NV12) {
4177 width /= 2;
4178 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004179 }
4180
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004181 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304182
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004183 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004184
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004185 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4186
4187 rate *= fb->format->cpp[plane];
4188 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004189}
4190
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004191static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004192skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004193 u64 *plane_data_rate,
4194 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004195{
Matt Roper9c74d822016-05-12 07:05:58 -07004196 struct drm_crtc_state *cstate = &intel_cstate->base;
4197 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004198 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004199 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004200 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004201
4202 if (WARN_ON(!state))
4203 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004204
Matt Ropera1de91e2016-05-12 07:05:57 -07004205 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004206 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004207 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004208 u64 rate;
Matt Roper024c9042015-09-24 15:53:11 -07004209
Mahesh Kumarb879d582018-04-09 09:11:01 +05304210 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004211 rate = skl_plane_relative_data_rate(intel_cstate,
4212 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004213 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004214
4215 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004216
Mahesh Kumarb879d582018-04-09 09:11:01 +05304217 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004218 rate = skl_plane_relative_data_rate(intel_cstate,
4219 pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304220 uv_plane_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004221
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004222 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004223 }
4224
4225 return total_data_rate;
4226}
4227
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004228static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304229skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004230{
4231 struct drm_framebuffer *fb = pstate->fb;
4232 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4233 uint32_t src_w, src_h;
4234 uint32_t min_scanlines = 8;
4235 uint8_t plane_bpp;
4236
4237 if (WARN_ON(!fb))
4238 return 0;
4239
Mahesh Kumarb879d582018-04-09 09:11:01 +05304240 /* For packed formats, and uv-plane, return 0 */
4241 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004242 return 0;
4243
4244 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004245 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004246 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4247 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4248 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004249 return 8;
4250
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004251 /*
4252 * Src coordinates are already rotated by 270 degrees for
4253 * the 90/270 degree plane rotation cases (to match the
4254 * GTT mapping), hence no need to account for rotation here.
4255 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004256 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4257 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004258
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004259 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304260 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004261 src_w /= 2;
4262 src_h /= 2;
4263 }
4264
Mahesh Kumarb879d582018-04-09 09:11:01 +05304265 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004266
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004267 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004268 switch (plane_bpp) {
4269 case 1:
4270 min_scanlines = 32;
4271 break;
4272 case 2:
4273 min_scanlines = 16;
4274 break;
4275 case 4:
4276 min_scanlines = 8;
4277 break;
4278 case 8:
4279 min_scanlines = 4;
4280 break;
4281 default:
4282 WARN(1, "Unsupported pixel depth %u for rotation",
4283 plane_bpp);
4284 min_scanlines = 32;
4285 }
4286 }
4287
4288 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4289}
4290
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004291static void
4292skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304293 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004294{
4295 const struct drm_plane_state *pstate;
4296 struct drm_plane *plane;
4297
4298 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004299 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004300
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004301 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004302 continue;
4303
4304 if (!pstate->visible)
4305 continue;
4306
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004307 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304308 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004309 }
4310
4311 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4312}
4313
Matt Roperc107acf2016-05-12 07:06:01 -07004314static int
Matt Roper024c9042015-09-24 15:53:11 -07004315skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004316 struct skl_ddb_allocation *ddb /* out */)
4317{
Matt Roperc107acf2016-05-12 07:06:01 -07004318 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004319 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004320 struct drm_device *dev = crtc->dev;
4321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4322 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004323 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004324 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004325 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304326 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004327 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004328 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004329 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004330 u64 plane_data_rate[I915_MAX_PLANES] = {};
4331 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304332 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004333
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004334 /* Clear the partitioning for disabled planes. */
4335 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304336 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004337
Matt Ropera6d3460e2016-05-12 07:06:04 -07004338 if (WARN_ON(!state))
4339 return 0;
4340
Matt Roperc107acf2016-05-12 07:06:01 -07004341 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004342 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004343 return 0;
4344 }
4345
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304346 total_data_rate = skl_get_total_relative_data_rate(cstate,
4347 plane_data_rate,
4348 uv_plane_data_rate);
4349 skl_ddb_get_pipe_allocation_limits(dev, cstate, total_data_rate, ddb,
4350 alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004351 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304352 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004353 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004354
Mahesh Kumarb879d582018-04-09 09:11:01 +05304355 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004356
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004357 /*
4358 * 1. Allocate the mininum required blocks for each active plane
4359 * and allocate the cursor, it doesn't require extra allocation
4360 * proportional to the data rate.
4361 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004362
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004363 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304364 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304365 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004366 }
4367
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304368 if (total_min_blocks > alloc_size) {
4369 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4370 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4371 alloc_size);
4372 return -EINVAL;
4373 }
4374
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004375 alloc_size -= total_min_blocks;
4376 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004377 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4378
Damien Lespiaub9cec072014-11-04 17:06:43 +00004379 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004380 * 2. Distribute the remaining space in proportion to the amount of
4381 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004382 *
4383 * FIXME: we may not allocate every single block here.
4384 */
Matt Ropera1de91e2016-05-12 07:05:57 -07004385 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004386 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004387
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004388 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004389 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004390 u64 data_rate, uv_data_rate;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304391 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004392
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004393 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004394 continue;
4395
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004396 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004397
4398 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004399 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004400 * promote the expression to 64 bits to avoid overflowing, the
4401 * result is < available as data_rate / total_data_rate < 1
4402 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004403 plane_blocks = minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004404 plane_blocks += div64_u64(alloc_size * data_rate, total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004405
Matt Roperc107acf2016-05-12 07:06:01 -07004406 /* Leave disabled planes at (0,0) */
4407 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004408 ddb->plane[pipe][plane_id].start = start;
4409 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004410 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004411
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004412 start += plane_blocks;
4413
Mahesh Kumarb879d582018-04-09 09:11:01 +05304414 /* Allocate DDB for UV plane for planar format/NV12 */
4415 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004416
Mahesh Kumarb879d582018-04-09 09:11:01 +05304417 uv_plane_blocks = uv_minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004418 uv_plane_blocks += div64_u64(alloc_size * uv_data_rate, total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004419
Mahesh Kumarb879d582018-04-09 09:11:01 +05304420 if (uv_data_rate) {
4421 ddb->uv_plane[pipe][plane_id].start = start;
4422 ddb->uv_plane[pipe][plane_id].end =
4423 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004424 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004425
Mahesh Kumarb879d582018-04-09 09:11:01 +05304426 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004427 }
4428
Matt Roperc107acf2016-05-12 07:06:01 -07004429 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004430}
4431
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004432/*
4433 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004434 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004435 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4436 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4437*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004438static uint_fixed_16_16_t
4439skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004440 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004441{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304442 uint32_t wm_intermediate_val;
4443 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004444
4445 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304446 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004447
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304448 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004449 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004450
4451 if (INTEL_GEN(dev_priv) >= 10)
4452 ret = add_fixed16_u32(ret, 1);
4453
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004454 return ret;
4455}
4456
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304457static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4458 uint32_t pipe_htotal,
4459 uint32_t latency,
4460 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004461{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004462 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304463 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004464
4465 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304466 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004467
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004468 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304469 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4470 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304471 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004472 return ret;
4473}
4474
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304475static uint_fixed_16_16_t
4476intel_get_linetime_us(struct intel_crtc_state *cstate)
4477{
4478 uint32_t pixel_rate;
4479 uint32_t crtc_htotal;
4480 uint_fixed_16_16_t linetime_us;
4481
4482 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304483 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304484
4485 pixel_rate = cstate->pixel_rate;
4486
4487 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304488 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304489
4490 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304491 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304492
4493 return linetime_us;
4494}
4495
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304496static uint32_t
4497skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4498 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004499{
4500 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304501 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004502
4503 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004504 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004505 return 0;
4506
4507 /*
4508 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4509 * with additional adjustments for plane-specific scaling.
4510 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004511 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004512 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004513
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304514 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4515 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004516}
4517
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304518static int
4519skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4520 struct intel_crtc_state *cstate,
4521 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304522 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304523{
4524 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4525 const struct drm_plane_state *pstate = &intel_pstate->base;
4526 const struct drm_framebuffer *fb = pstate->fb;
4527 uint32_t interm_pbpl;
4528 struct intel_atomic_state *state =
4529 to_intel_atomic_state(cstate->base.state);
4530 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4531
4532 if (!intel_wm_plane_visible(cstate, intel_pstate))
4533 return 0;
4534
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304535 /* only NV12 format has two planes */
4536 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4537 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4538 return -EINVAL;
4539 }
4540
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304541 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4542 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4543 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4544 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4545 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4546 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4547 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304548 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304549
4550 if (plane->id == PLANE_CURSOR) {
4551 wp->width = intel_pstate->base.crtc_w;
4552 } else {
4553 /*
4554 * Src coordinates are already rotated by 270 degrees for
4555 * the 90/270 degree plane rotation cases (to match the
4556 * GTT mapping), hence no need to account for rotation here.
4557 */
4558 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4559 }
4560
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304561 if (plane_id == 1 && wp->is_planar)
4562 wp->width /= 2;
4563
4564 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304565 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4566 intel_pstate);
4567
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004568 if (INTEL_GEN(dev_priv) >= 11 &&
4569 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4570 wp->dbuf_block_size = 256;
4571 else
4572 wp->dbuf_block_size = 512;
4573
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304574 if (drm_rotation_90_or_270(pstate->rotation)) {
4575
4576 switch (wp->cpp) {
4577 case 1:
4578 wp->y_min_scanlines = 16;
4579 break;
4580 case 2:
4581 wp->y_min_scanlines = 8;
4582 break;
4583 case 4:
4584 wp->y_min_scanlines = 4;
4585 break;
4586 default:
4587 MISSING_CASE(wp->cpp);
4588 return -EINVAL;
4589 }
4590 } else {
4591 wp->y_min_scanlines = 4;
4592 }
4593
4594 if (apply_memory_bw_wa)
4595 wp->y_min_scanlines *= 2;
4596
4597 wp->plane_bytes_per_line = wp->width * wp->cpp;
4598 if (wp->y_tiled) {
4599 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004600 wp->y_min_scanlines,
4601 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304602
4603 if (INTEL_GEN(dev_priv) >= 10)
4604 interm_pbpl++;
4605
4606 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4607 wp->y_min_scanlines);
4608 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004609 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4610 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304611 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4612 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004613 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4614 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304615 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4616 }
4617
4618 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4619 wp->plane_blocks_per_line);
4620 wp->linetime_us = fixed16_to_u32_round_up(
4621 intel_get_linetime_us(cstate));
4622
4623 return 0;
4624}
4625
Matt Roper55994c22016-05-12 07:06:08 -07004626static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4627 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304628 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004629 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004630 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304631 const struct skl_wm_params *wp,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304632 const struct skl_wm_level *result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304633 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004634{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304635 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004636 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304637 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304638 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004639 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004640 struct intel_atomic_state *state =
4641 to_intel_atomic_state(cstate->base.state);
4642 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004643 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004644
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004645 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004646 !intel_wm_plane_visible(cstate, intel_pstate)) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304647 result->plane_en = false;
Matt Roper55994c22016-05-12 07:06:08 -07004648 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004649 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004650
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004651 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304652 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4653 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004654 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304655 latency += 4;
4656
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304657 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004658 latency += 15;
4659
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304660 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004661 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304662 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004663 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004664 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304665 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004666
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304667 if (wp->y_tiled) {
4668 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004669 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304670 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004671 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004672 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004673 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004674 } else if (ddb_allocation >=
4675 fixed16_to_u32_round_up(wp->plane_blocks_per_line)) {
4676 if (INTEL_GEN(dev_priv) == 9 &&
4677 !IS_GEMINILAKE(dev_priv))
4678 selected_result = min_fixed16(method1, method2);
4679 else
4680 selected_result = method2;
4681 } else if (latency >= wp->linetime_us) {
4682 if (INTEL_GEN(dev_priv) == 9 &&
4683 !IS_GEMINILAKE(dev_priv))
4684 selected_result = min_fixed16(method1, method2);
4685 else
4686 selected_result = method2;
4687 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004688 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004689 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004690 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004691
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304692 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304693 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304694 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004695
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004696 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304697 if (level == 0 && wp->rc_surface)
4698 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004699
4700 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004701 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304702 if (wp->y_tiled) {
4703 res_blocks += fixed16_to_u32_round_up(
4704 wp->y_tile_minimum);
4705 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004706 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004707 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004708 }
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304709
4710 /*
4711 * Make sure result blocks for higher latency levels are atleast
4712 * as high as level below the current level.
4713 * Assumption in DDB algorithm optimization for special cases.
4714 * Also covers Display WA #1125 for RC.
4715 */
4716 if (result_prev->plane_res_b > res_blocks)
4717 res_blocks = result_prev->plane_res_b;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004718 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004719
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004720 if (INTEL_GEN(dev_priv) >= 11) {
4721 if (wp->y_tiled) {
4722 uint32_t extra_lines;
4723 uint_fixed_16_16_t fp_min_disp_buf_needed;
4724
4725 if (res_lines % wp->y_min_scanlines == 0)
4726 extra_lines = wp->y_min_scanlines;
4727 else
4728 extra_lines = wp->y_min_scanlines * 2 -
4729 res_lines % wp->y_min_scanlines;
4730
4731 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4732 extra_lines,
4733 wp->plane_blocks_per_line);
4734 min_disp_buf_needed = fixed16_to_u32_round_up(
4735 fp_min_disp_buf_needed);
4736 } else {
4737 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4738 }
4739 } else {
4740 min_disp_buf_needed = res_blocks;
4741 }
4742
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004743 if ((level > 0 && res_lines > 31) ||
4744 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004745 min_disp_buf_needed >= ddb_allocation) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304746 result->plane_en = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004747
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004748 /*
4749 * If there are no valid level 0 watermarks, then we can't
4750 * support this display configuration.
4751 */
4752 if (level) {
4753 return 0;
4754 } else {
4755 struct drm_plane *plane = pstate->plane;
4756
4757 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4758 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4759 plane->base.id, plane->name,
4760 res_blocks, ddb_allocation, res_lines);
4761 return -EINVAL;
4762 }
Matt Roper55994c22016-05-12 07:06:08 -07004763 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004764
Mahesh Kumar08d0e872018-04-09 09:11:07 +05304765 /*
4766 * Display WA #826 (SKL:ALL, BXT:ALL) & #1059 (CNL:A)
4767 * disable wm level 1-7 on NV12 planes
4768 */
4769 if (wp->is_planar && level >= 1 &&
4770 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
4771 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))) {
4772 result->plane_en = false;
4773 return 0;
4774 }
4775
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004776 /* The number of lines are ignored for the level 0 watermark. */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304777 result->plane_res_b = res_blocks;
4778 result->plane_res_l = res_lines;
4779 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004780
Matt Roper55994c22016-05-12 07:06:08 -07004781 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004782}
4783
Matt Roperf4a96752016-05-12 07:06:06 -07004784static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304785skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004786 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304787 struct intel_crtc_state *cstate,
4788 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304789 const struct skl_wm_params *wm_params,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304790 struct skl_plane_wm *wm,
4791 int plane_id)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004792{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004793 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4794 struct drm_plane *plane = intel_pstate->base.plane;
4795 struct intel_plane *intel_plane = to_intel_plane(plane);
4796 uint16_t ddb_blocks;
4797 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304798 int level, max_level = ilk_wm_max_level(dev_priv);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304799 enum plane_id intel_plane_id = intel_plane->id;
Matt Roper55994c22016-05-12 07:06:08 -07004800 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004801
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304802 if (WARN_ON(!intel_pstate->base.fb))
4803 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004804
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304805 ddb_blocks = plane_id ?
4806 skl_ddb_entry_size(&ddb->uv_plane[pipe][intel_plane_id]) :
4807 skl_ddb_entry_size(&ddb->plane[pipe][intel_plane_id]);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004808
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304809 for (level = 0; level <= max_level; level++) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304810 struct skl_wm_level *result = plane_id ? &wm->uv_wm[level] :
4811 &wm->wm[level];
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304812 struct skl_wm_level *result_prev;
4813
4814 if (level)
4815 result_prev = plane_id ? &wm->uv_wm[level - 1] :
4816 &wm->wm[level - 1];
4817 else
4818 result_prev = plane_id ? &wm->uv_wm[0] : &wm->wm[0];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304819
4820 ret = skl_compute_plane_wm(dev_priv,
4821 cstate,
4822 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004823 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304824 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304825 wm_params,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304826 result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304827 result);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304828 if (ret)
4829 return ret;
4830 }
Matt Roperf4a96752016-05-12 07:06:06 -07004831
Mahesh Kumarb879d582018-04-09 09:11:01 +05304832 if (intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
4833 wm->is_planar = true;
4834
Matt Roperf4a96752016-05-12 07:06:06 -07004835 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004836}
4837
Damien Lespiau407b50f2014-11-04 17:06:57 +00004838static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004839skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004840{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304841 struct drm_atomic_state *state = cstate->base.state;
4842 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304843 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304844 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004845
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304846 linetime_us = intel_get_linetime_us(cstate);
4847
4848 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004849 return 0;
4850
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304851 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304852
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304853 /* Display WA #1135: bxt:ALL GLK:ALL */
4854 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4855 dev_priv->ipc_enabled)
4856 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304857
4858 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004859}
4860
Matt Roper024c9042015-09-24 15:53:11 -07004861static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304862 struct skl_wm_params *wp,
4863 struct skl_wm_level *wm_l0,
4864 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004865 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004866{
Kumar, Maheshca476672017-08-17 19:15:24 +05304867 struct drm_device *dev = cstate->base.crtc->dev;
4868 const struct drm_i915_private *dev_priv = to_i915(dev);
4869 uint16_t trans_min, trans_y_tile_min;
4870 const uint16_t trans_amount = 10; /* This is configurable amount */
Paulo Zanonicbacc792018-10-04 16:15:58 -07004871 uint16_t wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004872
Kumar, Maheshca476672017-08-17 19:15:24 +05304873 if (!cstate->base.active)
4874 goto exit;
4875
4876 /* Transition WM are not recommended by HW team for GEN9 */
4877 if (INTEL_GEN(dev_priv) <= 9)
4878 goto exit;
4879
4880 /* Transition WM don't make any sense if ipc is disabled */
4881 if (!dev_priv->ipc_enabled)
4882 goto exit;
4883
Paulo Zanoni91961a82018-10-04 16:15:56 -07004884 trans_min = 14;
4885 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304886 trans_min = 4;
4887
4888 trans_offset_b = trans_min + trans_amount;
4889
Paulo Zanonicbacc792018-10-04 16:15:58 -07004890 /*
4891 * The spec asks for Selected Result Blocks for wm0 (the real value),
4892 * not Result Blocks (the integer value). Pay attention to the capital
4893 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4894 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4895 * and since we later will have to get the ceiling of the sum in the
4896 * transition watermarks calculation, we can just pretend Selected
4897 * Result Blocks is Result Blocks minus 1 and it should work for the
4898 * current platforms.
4899 */
4900 wm0_sel_res_b = wm_l0->plane_res_b - 1;
4901
Kumar, Maheshca476672017-08-17 19:15:24 +05304902 if (wp->y_tiled) {
4903 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4904 wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004905 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304906 trans_offset_b;
4907 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004908 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304909
4910 /* WA BUG:1938466 add one block for non y-tile planes */
4911 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4912 res_blocks += 1;
4913
4914 }
4915
4916 res_blocks += 1;
4917
4918 if (res_blocks < ddb_allocation) {
4919 trans_wm->plane_res_b = res_blocks;
4920 trans_wm->plane_en = true;
4921 return;
4922 }
4923
4924exit:
Lyudea62163e2016-10-04 14:28:20 -04004925 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004926}
4927
Matt Roper55994c22016-05-12 07:06:08 -07004928static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4929 struct skl_ddb_allocation *ddb,
4930 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004931{
Matt Roper024c9042015-09-24 15:53:11 -07004932 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304933 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004934 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304935 struct drm_plane *plane;
4936 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004937 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004938 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004939
Lyudea62163e2016-10-04 14:28:20 -04004940 /*
4941 * We'll only calculate watermarks for planes that are actually
4942 * enabled, so make sure all other planes are set as disabled.
4943 */
4944 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4945
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304946 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4947 const struct intel_plane_state *intel_pstate =
4948 to_intel_plane_state(pstate);
4949 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304950 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304951 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4952 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304953
4954 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304955 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304956
4957 ret = skl_compute_plane_wm_params(dev_priv, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304958 intel_pstate, &wm_params, 0);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304959 if (ret)
4960 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004961
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004962 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304963 intel_pstate, &wm_params, wm, 0);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304964 if (ret)
4965 return ret;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304966
Kumar, Maheshca476672017-08-17 19:15:24 +05304967 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4968 ddb_blocks, &wm->trans_wm);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304969
4970 /* uv plane watermarks must also be validated for NV12/Planar */
4971 if (wm_params.is_planar) {
4972 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4973 wm->is_planar = true;
4974
4975 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4976 intel_pstate,
4977 &wm_params, 1);
4978 if (ret)
4979 return ret;
4980
4981 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
4982 intel_pstate, &wm_params,
4983 wm, 1);
4984 if (ret)
4985 return ret;
4986 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004987 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304988
Matt Roper024c9042015-09-24 15:53:11 -07004989 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004990
Matt Roper55994c22016-05-12 07:06:08 -07004991 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004992}
4993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004994static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4995 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004996 const struct skl_ddb_entry *entry)
4997{
4998 if (entry->end)
4999 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
5000 else
5001 I915_WRITE(reg, 0);
5002}
5003
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005004static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5005 i915_reg_t reg,
5006 const struct skl_wm_level *level)
5007{
5008 uint32_t val = 0;
5009
5010 if (level->plane_en) {
5011 val |= PLANE_WM_EN;
5012 val |= level->plane_res_b;
5013 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
5014 }
5015
5016 I915_WRITE(reg, val);
5017}
5018
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005019static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
5020 const struct skl_plane_wm *wm,
5021 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005022 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04005023{
5024 struct drm_crtc *crtc = &intel_crtc->base;
5025 struct drm_device *dev = crtc->dev;
5026 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005027 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005028 enum pipe pipe = intel_crtc->pipe;
5029
5030 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005031 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005032 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005033 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005034 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005035 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005036
Paulo Zanoni12a6c932018-07-31 17:46:14 -07005037 /* FIXME: add proper NV12 support for ICL. */
Mahesh Kumarb879d582018-04-09 09:11:01 +05305038 if (INTEL_GEN(dev_priv) >= 11)
5039 return skl_ddb_entry_write(dev_priv,
5040 PLANE_BUF_CFG(pipe, plane_id),
5041 &ddb->plane[pipe][plane_id]);
5042 if (wm->is_planar) {
5043 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5044 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02005045 skl_ddb_entry_write(dev_priv,
5046 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05305047 &ddb->plane[pipe][plane_id]);
5048 } else {
5049 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5050 &ddb->plane[pipe][plane_id]);
5051 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
5052 }
Lyude62e0fb82016-08-22 12:50:08 -04005053}
5054
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005055static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
5056 const struct skl_plane_wm *wm,
5057 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04005058{
5059 struct drm_crtc *crtc = &intel_crtc->base;
5060 struct drm_device *dev = crtc->dev;
5061 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005062 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005063 enum pipe pipe = intel_crtc->pipe;
5064
5065 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005066 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5067 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005068 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005069 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005070
5071 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005072 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04005073}
5074
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005075bool skl_wm_level_equals(const struct skl_wm_level *l1,
5076 const struct skl_wm_level *l2)
5077{
5078 if (l1->plane_en != l2->plane_en)
5079 return false;
5080
5081 /* If both planes aren't enabled, the rest shouldn't matter */
5082 if (!l1->plane_en)
5083 return true;
5084
5085 return (l1->plane_res_l == l2->plane_res_l &&
5086 l1->plane_res_b == l2->plane_res_b);
5087}
5088
Lyude27082492016-08-24 07:48:10 +02005089static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5090 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005091{
Lyude27082492016-08-24 07:48:10 +02005092 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005093}
5094
Mika Kahola2b685042017-10-10 13:17:03 +03005095bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
5096 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01005097 const struct skl_ddb_entry *ddb,
5098 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005099{
Mika Kahola2b685042017-10-10 13:17:03 +03005100 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005101
Mika Kahola2b685042017-10-10 13:17:03 +03005102 for_each_pipe(dev_priv, pipe) {
5103 if (pipe != ignore && entries[pipe] &&
5104 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02005105 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005106 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005107
Lyude27082492016-08-24 07:48:10 +02005108 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005109}
5110
Matt Roper55994c22016-05-12 07:06:08 -07005111static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005112 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005113 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005114 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07005115 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005116{
Matt Roperf4a96752016-05-12 07:06:06 -07005117 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07005118 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005119
Matt Roper55994c22016-05-12 07:06:08 -07005120 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
5121 if (ret)
5122 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005123
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005124 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005125 *changed = false;
5126 else
5127 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005128
Matt Roper55994c22016-05-12 07:06:08 -07005129 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005130}
5131
Matt Roper9b613022016-06-27 16:42:44 -07005132static uint32_t
5133pipes_modified(struct drm_atomic_state *state)
5134{
5135 struct drm_crtc *crtc;
5136 struct drm_crtc_state *cstate;
5137 uint32_t i, ret = 0;
5138
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005139 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07005140 ret |= drm_crtc_mask(crtc);
5141
5142 return ret;
5143}
5144
Jani Nikulabb7791b2016-10-04 12:29:17 +03005145static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005146skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5147{
5148 struct drm_atomic_state *state = cstate->base.state;
5149 struct drm_device *dev = state->dev;
5150 struct drm_crtc *crtc = cstate->base.crtc;
5151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5152 struct drm_i915_private *dev_priv = to_i915(dev);
5153 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5154 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5155 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005156 struct drm_plane *plane;
5157 enum pipe pipe = intel_crtc->pipe;
5158
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005159 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005160 struct drm_plane_state *plane_state;
5161 struct intel_plane *linked;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005162 enum plane_id plane_id = to_intel_plane(plane)->id;
5163
5164 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5165 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305166 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5167 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005168 continue;
5169
5170 plane_state = drm_atomic_get_plane_state(state, plane);
5171 if (IS_ERR(plane_state))
5172 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005173
5174 /* Make sure linked plane is updated too */
5175 linked = to_intel_plane_state(plane_state)->linked_plane;
5176 if (!linked)
5177 continue;
5178
5179 plane_state = drm_atomic_get_plane_state(state, &linked->base);
5180 if (IS_ERR(plane_state))
5181 return PTR_ERR(plane_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005182 }
5183
5184 return 0;
5185}
5186
5187static int
5188skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005189{
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305190 const struct drm_i915_private *dev_priv = to_i915(state->dev);
Matt Roper98d39492016-05-12 07:06:03 -07005191 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper734fa012016-05-12 15:11:40 -07005192 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305193 struct intel_crtc *crtc;
5194 struct intel_crtc_state *cstate;
5195 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005196
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005197 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5198
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305199 for_each_new_intel_crtc_in_state(intel_state, crtc, cstate, i) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005200 ret = skl_allocate_pipe_ddb(cstate, ddb);
5201 if (ret)
5202 return ret;
5203
5204 ret = skl_ddb_add_affected_planes(cstate);
5205 if (ret)
5206 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005207 }
5208
5209 return 0;
5210}
5211
Matt Roper2722efb2016-08-17 15:55:55 -04005212static void
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005213skl_print_wm_changes(const struct drm_atomic_state *state)
5214{
5215 const struct drm_device *dev = state->dev;
5216 const struct drm_i915_private *dev_priv = to_i915(dev);
5217 const struct intel_atomic_state *intel_state =
5218 to_intel_atomic_state(state);
5219 const struct drm_crtc *crtc;
5220 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005221 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005222 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5223 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005224 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005225
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005226 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005227 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5228 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005229
Maarten Lankhorst75704982016-11-01 12:04:10 +01005230 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005231 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005232 const struct skl_ddb_entry *old, *new;
5233
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005234 old = &old_ddb->plane[pipe][plane_id];
5235 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005236
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005237 if (skl_ddb_entry_equal(old, new))
5238 continue;
5239
Paulo Zanonib9117142018-10-04 16:16:00 -07005240 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5241 intel_plane->base.base.id,
5242 intel_plane->base.name,
5243 old->start, old->end,
5244 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005245 }
5246 }
5247}
5248
Matt Roper98d39492016-05-12 07:06:03 -07005249static int
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305250skl_ddb_add_affected_pipes(struct drm_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005251{
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005252 struct drm_device *dev = state->dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305253 const struct drm_i915_private *dev_priv = to_i915(dev);
5254 const struct drm_crtc *crtc;
5255 const struct drm_crtc_state *cstate;
5256 struct intel_crtc *intel_crtc;
5257 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5258 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005259 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005260
5261 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005262 * When we distrust bios wm we always need to recompute to set the
5263 * expected DDB allocations for each CRTC.
5264 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305265 if (dev_priv->wm.distrust_bios_wm)
5266 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005267
5268 /*
Matt Roper98d39492016-05-12 07:06:03 -07005269 * If this transaction isn't actually touching any CRTC's, don't
5270 * bother with watermark calculation. Note that if we pass this
5271 * test, we're guaranteed to hold at least one CRTC state mutex,
5272 * which means we can safely use values like dev_priv->active_crtcs
5273 * since any racing commits that want to update them would need to
5274 * hold _all_ CRTC state mutexes.
5275 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005276 for_each_new_crtc_in_state(state, crtc, cstate, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305277 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005278
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305279 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005280 return 0;
5281
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305282 /*
5283 * If this is our first atomic update following hardware readout,
5284 * we can't trust the DDB that the BIOS programmed for us. Let's
5285 * pretend that all pipes switched active status so that we'll
5286 * ensure a full DDB recompute.
5287 */
5288 if (dev_priv->wm.distrust_bios_wm) {
5289 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5290 state->acquire_ctx);
5291 if (ret)
5292 return ret;
5293
5294 intel_state->active_pipe_changes = ~0;
5295
5296 /*
5297 * We usually only initialize intel_state->active_crtcs if we
5298 * we're doing a modeset; make sure this field is always
5299 * initialized during the sanitization process that happens
5300 * on the first commit too.
5301 */
5302 if (!intel_state->modeset)
5303 intel_state->active_crtcs = dev_priv->active_crtcs;
5304 }
5305
5306 /*
5307 * If the modeset changes which CRTC's are active, we need to
5308 * recompute the DDB allocation for *all* active pipes, even
5309 * those that weren't otherwise being modified in any way by this
5310 * atomic commit. Due to the shrinking of the per-pipe allocations
5311 * when new active CRTC's are added, it's possible for a pipe that
5312 * we were already using and aren't changing at all here to suddenly
5313 * become invalid if its DDB needs exceeds its new allocation.
5314 *
5315 * Note that if we wind up doing a full DDB recompute, we can't let
5316 * any other display updates race with this transaction, so we need
5317 * to grab the lock on *all* CRTC's.
5318 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05305319 if (intel_state->active_pipe_changes || intel_state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305320 realloc_pipes = ~0;
5321 intel_state->wm_results.dirty_pipes = ~0;
5322 }
5323
5324 /*
5325 * We're not recomputing for the pipes not included in the commit, so
5326 * make sure we start with the current state.
5327 */
5328 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5329 struct intel_crtc_state *cstate;
5330
5331 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5332 if (IS_ERR(cstate))
5333 return PTR_ERR(cstate);
5334 }
5335
5336 return 0;
5337}
5338
5339static int
5340skl_compute_wm(struct drm_atomic_state *state)
5341{
5342 struct drm_crtc *crtc;
5343 struct drm_crtc_state *cstate;
5344 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5345 struct skl_ddb_values *results = &intel_state->wm_results;
5346 struct skl_pipe_wm *pipe_wm;
5347 bool changed = false;
5348 int ret, i;
5349
Matt Roper734fa012016-05-12 15:11:40 -07005350 /* Clear all dirty flags */
5351 results->dirty_pipes = 0;
5352
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305353 ret = skl_ddb_add_affected_pipes(state, &changed);
5354 if (ret || !changed)
5355 return ret;
5356
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005357 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005358 if (ret)
5359 return ret;
5360
Matt Roper734fa012016-05-12 15:11:40 -07005361 /*
5362 * Calculate WM's for all pipes that are part of this transaction.
5363 * Note that the DDB allocation above may have added more CRTC's that
5364 * weren't otherwise being modified (and set bits in dirty_pipes) if
5365 * pipe allocations had to change.
5366 *
5367 * FIXME: Now that we're doing this in the atomic check phase, we
5368 * should allow skl_update_pipe_wm() to return failure in cases where
5369 * no suitable watermark values can be found.
5370 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005371 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005372 struct intel_crtc_state *intel_cstate =
5373 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005374 const struct skl_pipe_wm *old_pipe_wm =
5375 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005376
5377 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005378 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5379 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005380 if (ret)
5381 return ret;
5382
5383 if (changed)
5384 results->dirty_pipes |= drm_crtc_mask(crtc);
5385
5386 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5387 /* This pipe's WM's did not change */
5388 continue;
5389
5390 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005391 }
5392
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005393 skl_print_wm_changes(state);
5394
Matt Roper98d39492016-05-12 07:06:03 -07005395 return 0;
5396}
5397
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005398static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5399 struct intel_crtc_state *cstate)
5400{
5401 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5402 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5403 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005404 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005405 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005406 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005407
5408 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5409 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005410
5411 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005412
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005413 for_each_plane_id_on_crtc(crtc, plane_id) {
5414 if (plane_id != PLANE_CURSOR)
5415 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5416 ddb, plane_id);
5417 else
5418 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5419 ddb);
5420 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005421}
5422
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005423static void skl_initial_wm(struct intel_atomic_state *state,
5424 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005425{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005426 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005427 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005428 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305429 struct skl_ddb_values *results = &state->wm_results;
5430 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005431 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005432
Ville Syrjälä432081b2016-10-31 22:37:03 +02005433 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005434 return;
5435
Matt Roper734fa012016-05-12 15:11:40 -07005436 mutex_lock(&dev_priv->wm.wm_mutex);
5437
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005438 if (cstate->base.active_changed)
5439 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005440
Paulo Zanonif00ca812018-06-07 16:07:00 -07005441 memcpy(hw_vals->ddb.uv_plane[pipe], results->ddb.uv_plane[pipe],
5442 sizeof(hw_vals->ddb.uv_plane[pipe]));
5443 memcpy(hw_vals->ddb.plane[pipe], results->ddb.plane[pipe],
5444 sizeof(hw_vals->ddb.plane[pipe]));
Matt Roper734fa012016-05-12 15:11:40 -07005445
5446 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005447}
5448
Ville Syrjäläd8905652016-01-14 14:53:35 +02005449static void ilk_compute_wm_config(struct drm_device *dev,
5450 struct intel_wm_config *config)
5451{
5452 struct intel_crtc *crtc;
5453
5454 /* Compute the currently _active_ config */
5455 for_each_intel_crtc(dev, crtc) {
5456 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5457
5458 if (!wm->pipe_enabled)
5459 continue;
5460
5461 config->sprites_enabled |= wm->sprites_enabled;
5462 config->sprites_scaled |= wm->sprites_scaled;
5463 config->num_pipes_active++;
5464 }
5465}
5466
Matt Ropered4a6a72016-02-23 17:20:13 -08005467static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005468{
Chris Wilson91c8a322016-07-05 10:40:23 +01005469 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005470 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005471 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005472 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005473 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005474 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005475
Ville Syrjäläd8905652016-01-14 14:53:35 +02005476 ilk_compute_wm_config(dev, &config);
5477
5478 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5479 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005480
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005481 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005482 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005483 config.num_pipes_active == 1 && config.sprites_enabled) {
5484 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5485 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005486
Imre Deak820c1982013-12-17 14:46:36 +02005487 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005488 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005489 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005490 }
5491
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005492 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005493 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005494
Imre Deak820c1982013-12-17 14:46:36 +02005495 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005496
Imre Deak820c1982013-12-17 14:46:36 +02005497 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005498}
5499
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005500static void ilk_initial_watermarks(struct intel_atomic_state *state,
5501 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005502{
Matt Ropered4a6a72016-02-23 17:20:13 -08005503 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5504 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005505
Matt Ropered4a6a72016-02-23 17:20:13 -08005506 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005507 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005508 ilk_program_watermarks(dev_priv);
5509 mutex_unlock(&dev_priv->wm.wm_mutex);
5510}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005511
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005512static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5513 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005514{
5515 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5516 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5517
5518 mutex_lock(&dev_priv->wm.wm_mutex);
5519 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005520 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005521 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005522 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005523 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005524}
5525
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005526static inline void skl_wm_level_from_reg_val(uint32_t val,
5527 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005528{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005529 level->plane_en = val & PLANE_WM_EN;
5530 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5531 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5532 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005533}
5534
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005535void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5536 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005537{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005538 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005540 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005541 int level, max_level;
5542 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005543 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005544
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005545 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005546
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005547 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5548 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005549
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005550 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005551 if (plane_id != PLANE_CURSOR)
5552 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005553 else
5554 val = I915_READ(CUR_WM(pipe, level));
5555
5556 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5557 }
5558
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005559 if (plane_id != PLANE_CURSOR)
5560 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005561 else
5562 val = I915_READ(CUR_WM_TRANS(pipe));
5563
5564 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5565 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005566
Matt Roper3ef00282015-03-09 10:19:24 -07005567 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005568 return;
5569
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005570 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005571}
5572
5573void skl_wm_get_hw_state(struct drm_device *dev)
5574{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005575 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305576 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005577 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005578 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005579 struct intel_crtc *intel_crtc;
5580 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005581
Damien Lespiaua269c582014-11-04 17:06:49 +00005582 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005583 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5584 intel_crtc = to_intel_crtc(crtc);
5585 cstate = to_intel_crtc_state(crtc->state);
5586
5587 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5588
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005589 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005590 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005591 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005592
Matt Roper279e99d2016-05-12 07:06:02 -07005593 if (dev_priv->active_crtcs) {
5594 /* Fully recompute DDB on first atomic commit */
5595 dev_priv->wm.distrust_bios_wm = true;
5596 } else {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05305597 /*
5598 * Easy/common case; just sanitize DDB now if everything off
5599 * Keep dbuf slice info intact
5600 */
5601 memset(ddb->plane, 0, sizeof(ddb->plane));
5602 memset(ddb->uv_plane, 0, sizeof(ddb->uv_plane));
Matt Roper279e99d2016-05-12 07:06:02 -07005603 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005604}
5605
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005606static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5607{
5608 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005609 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005610 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005612 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005613 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005614 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005615 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005616 [PIPE_A] = WM0_PIPEA_ILK,
5617 [PIPE_B] = WM0_PIPEB_ILK,
5618 [PIPE_C] = WM0_PIPEC_IVB,
5619 };
5620
5621 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005622 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005623 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005624
Ville Syrjälä15606532016-05-13 17:55:17 +03005625 memset(active, 0, sizeof(*active));
5626
Matt Roper3ef00282015-03-09 10:19:24 -07005627 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005628
5629 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005630 u32 tmp = hw->wm_pipe[pipe];
5631
5632 /*
5633 * For active pipes LP0 watermark is marked as
5634 * enabled, and LP1+ watermaks as disabled since
5635 * we can't really reverse compute them in case
5636 * multiple pipes are active.
5637 */
5638 active->wm[0].enable = true;
5639 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5640 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5641 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5642 active->linetime = hw->wm_linetime[pipe];
5643 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005644 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005645
5646 /*
5647 * For inactive pipes, all watermark levels
5648 * should be marked as enabled but zeroed,
5649 * which is what we'd compute them to.
5650 */
5651 for (level = 0; level <= max_level; level++)
5652 active->wm[level].enable = true;
5653 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005654
5655 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005656}
5657
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005658#define _FW_WM(value, plane) \
5659 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5660#define _FW_WM_VLV(value, plane) \
5661 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5662
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005663static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5664 struct g4x_wm_values *wm)
5665{
5666 uint32_t tmp;
5667
5668 tmp = I915_READ(DSPFW1);
5669 wm->sr.plane = _FW_WM(tmp, SR);
5670 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5671 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5672 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5673
5674 tmp = I915_READ(DSPFW2);
5675 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5676 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5677 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5678 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5679 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5680 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5681
5682 tmp = I915_READ(DSPFW3);
5683 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5684 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5685 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5686 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5687}
5688
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005689static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5690 struct vlv_wm_values *wm)
5691{
5692 enum pipe pipe;
5693 uint32_t tmp;
5694
5695 for_each_pipe(dev_priv, pipe) {
5696 tmp = I915_READ(VLV_DDL(pipe));
5697
Ville Syrjälä1b313892016-11-28 19:37:08 +02005698 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005699 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005700 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005701 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005702 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005703 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005704 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005705 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5706 }
5707
5708 tmp = I915_READ(DSPFW1);
5709 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005710 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5711 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5712 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005713
5714 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005715 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5716 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5717 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005718
5719 tmp = I915_READ(DSPFW3);
5720 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5721
5722 if (IS_CHERRYVIEW(dev_priv)) {
5723 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005724 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5725 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005726
5727 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005728 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5729 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005730
5731 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005732 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5733 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005734
5735 tmp = I915_READ(DSPHOWM);
5736 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005737 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5738 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5739 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5740 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5741 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5742 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5743 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5744 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5745 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005746 } else {
5747 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005748 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5749 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005750
5751 tmp = I915_READ(DSPHOWM);
5752 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005753 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5754 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5755 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5756 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5757 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5758 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005759 }
5760}
5761
5762#undef _FW_WM
5763#undef _FW_WM_VLV
5764
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005765void g4x_wm_get_hw_state(struct drm_device *dev)
5766{
5767 struct drm_i915_private *dev_priv = to_i915(dev);
5768 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5769 struct intel_crtc *crtc;
5770
5771 g4x_read_wm_values(dev_priv, wm);
5772
5773 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5774
5775 for_each_intel_crtc(dev, crtc) {
5776 struct intel_crtc_state *crtc_state =
5777 to_intel_crtc_state(crtc->base.state);
5778 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5779 struct g4x_pipe_wm *raw;
5780 enum pipe pipe = crtc->pipe;
5781 enum plane_id plane_id;
5782 int level, max_level;
5783
5784 active->cxsr = wm->cxsr;
5785 active->hpll_en = wm->hpll_en;
5786 active->fbc_en = wm->fbc_en;
5787
5788 active->sr = wm->sr;
5789 active->hpll = wm->hpll;
5790
5791 for_each_plane_id_on_crtc(crtc, plane_id) {
5792 active->wm.plane[plane_id] =
5793 wm->pipe[pipe].plane[plane_id];
5794 }
5795
5796 if (wm->cxsr && wm->hpll_en)
5797 max_level = G4X_WM_LEVEL_HPLL;
5798 else if (wm->cxsr)
5799 max_level = G4X_WM_LEVEL_SR;
5800 else
5801 max_level = G4X_WM_LEVEL_NORMAL;
5802
5803 level = G4X_WM_LEVEL_NORMAL;
5804 raw = &crtc_state->wm.g4x.raw[level];
5805 for_each_plane_id_on_crtc(crtc, plane_id)
5806 raw->plane[plane_id] = active->wm.plane[plane_id];
5807
5808 if (++level > max_level)
5809 goto out;
5810
5811 raw = &crtc_state->wm.g4x.raw[level];
5812 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5813 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5814 raw->plane[PLANE_SPRITE0] = 0;
5815 raw->fbc = active->sr.fbc;
5816
5817 if (++level > max_level)
5818 goto out;
5819
5820 raw = &crtc_state->wm.g4x.raw[level];
5821 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5822 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5823 raw->plane[PLANE_SPRITE0] = 0;
5824 raw->fbc = active->hpll.fbc;
5825
5826 out:
5827 for_each_plane_id_on_crtc(crtc, plane_id)
5828 g4x_raw_plane_wm_set(crtc_state, level,
5829 plane_id, USHRT_MAX);
5830 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5831
5832 crtc_state->wm.g4x.optimal = *active;
5833 crtc_state->wm.g4x.intermediate = *active;
5834
5835 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5836 pipe_name(pipe),
5837 wm->pipe[pipe].plane[PLANE_PRIMARY],
5838 wm->pipe[pipe].plane[PLANE_CURSOR],
5839 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5840 }
5841
5842 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5843 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5844 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5845 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5846 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5847 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5848}
5849
5850void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5851{
5852 struct intel_plane *plane;
5853 struct intel_crtc *crtc;
5854
5855 mutex_lock(&dev_priv->wm.wm_mutex);
5856
5857 for_each_intel_plane(&dev_priv->drm, plane) {
5858 struct intel_crtc *crtc =
5859 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5860 struct intel_crtc_state *crtc_state =
5861 to_intel_crtc_state(crtc->base.state);
5862 struct intel_plane_state *plane_state =
5863 to_intel_plane_state(plane->base.state);
5864 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5865 enum plane_id plane_id = plane->id;
5866 int level;
5867
5868 if (plane_state->base.visible)
5869 continue;
5870
5871 for (level = 0; level < 3; level++) {
5872 struct g4x_pipe_wm *raw =
5873 &crtc_state->wm.g4x.raw[level];
5874
5875 raw->plane[plane_id] = 0;
5876 wm_state->wm.plane[plane_id] = 0;
5877 }
5878
5879 if (plane_id == PLANE_PRIMARY) {
5880 for (level = 0; level < 3; level++) {
5881 struct g4x_pipe_wm *raw =
5882 &crtc_state->wm.g4x.raw[level];
5883 raw->fbc = 0;
5884 }
5885
5886 wm_state->sr.fbc = 0;
5887 wm_state->hpll.fbc = 0;
5888 wm_state->fbc_en = false;
5889 }
5890 }
5891
5892 for_each_intel_crtc(&dev_priv->drm, crtc) {
5893 struct intel_crtc_state *crtc_state =
5894 to_intel_crtc_state(crtc->base.state);
5895
5896 crtc_state->wm.g4x.intermediate =
5897 crtc_state->wm.g4x.optimal;
5898 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5899 }
5900
5901 g4x_program_watermarks(dev_priv);
5902
5903 mutex_unlock(&dev_priv->wm.wm_mutex);
5904}
5905
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005906void vlv_wm_get_hw_state(struct drm_device *dev)
5907{
5908 struct drm_i915_private *dev_priv = to_i915(dev);
5909 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005910 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005911 u32 val;
5912
5913 vlv_read_wm_values(dev_priv, wm);
5914
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005915 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5916 wm->level = VLV_WM_LEVEL_PM2;
5917
5918 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005919 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005920
5921 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5922 if (val & DSP_MAXFIFO_PM5_ENABLE)
5923 wm->level = VLV_WM_LEVEL_PM5;
5924
Ville Syrjälä58590c12015-09-08 21:05:12 +03005925 /*
5926 * If DDR DVFS is disabled in the BIOS, Punit
5927 * will never ack the request. So if that happens
5928 * assume we don't have to enable/disable DDR DVFS
5929 * dynamically. To test that just set the REQ_ACK
5930 * bit to poke the Punit, but don't change the
5931 * HIGH/LOW bits so that we don't actually change
5932 * the current state.
5933 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005934 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005935 val |= FORCE_DDR_FREQ_REQ_ACK;
5936 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5937
5938 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5939 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5940 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5941 "assuming DDR DVFS is disabled\n");
5942 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5943 } else {
5944 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5945 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5946 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5947 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005948
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005949 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005950 }
5951
Ville Syrjäläff32c542017-03-02 19:14:57 +02005952 for_each_intel_crtc(dev, crtc) {
5953 struct intel_crtc_state *crtc_state =
5954 to_intel_crtc_state(crtc->base.state);
5955 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5956 const struct vlv_fifo_state *fifo_state =
5957 &crtc_state->wm.vlv.fifo_state;
5958 enum pipe pipe = crtc->pipe;
5959 enum plane_id plane_id;
5960 int level;
5961
5962 vlv_get_fifo_size(crtc_state);
5963
5964 active->num_levels = wm->level + 1;
5965 active->cxsr = wm->cxsr;
5966
Ville Syrjäläff32c542017-03-02 19:14:57 +02005967 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005968 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005969 &crtc_state->wm.vlv.raw[level];
5970
5971 active->sr[level].plane = wm->sr.plane;
5972 active->sr[level].cursor = wm->sr.cursor;
5973
5974 for_each_plane_id_on_crtc(crtc, plane_id) {
5975 active->wm[level].plane[plane_id] =
5976 wm->pipe[pipe].plane[plane_id];
5977
5978 raw->plane[plane_id] =
5979 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5980 fifo_state->plane[plane_id]);
5981 }
5982 }
5983
5984 for_each_plane_id_on_crtc(crtc, plane_id)
5985 vlv_raw_plane_wm_set(crtc_state, level,
5986 plane_id, USHRT_MAX);
5987 vlv_invalidate_wms(crtc, active, level);
5988
5989 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005990 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005991
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005992 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005993 pipe_name(pipe),
5994 wm->pipe[pipe].plane[PLANE_PRIMARY],
5995 wm->pipe[pipe].plane[PLANE_CURSOR],
5996 wm->pipe[pipe].plane[PLANE_SPRITE0],
5997 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005998 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005999
6000 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6001 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6002}
6003
Ville Syrjälä602ae832017-03-02 19:15:02 +02006004void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6005{
6006 struct intel_plane *plane;
6007 struct intel_crtc *crtc;
6008
6009 mutex_lock(&dev_priv->wm.wm_mutex);
6010
6011 for_each_intel_plane(&dev_priv->drm, plane) {
6012 struct intel_crtc *crtc =
6013 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6014 struct intel_crtc_state *crtc_state =
6015 to_intel_crtc_state(crtc->base.state);
6016 struct intel_plane_state *plane_state =
6017 to_intel_plane_state(plane->base.state);
6018 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6019 const struct vlv_fifo_state *fifo_state =
6020 &crtc_state->wm.vlv.fifo_state;
6021 enum plane_id plane_id = plane->id;
6022 int level;
6023
6024 if (plane_state->base.visible)
6025 continue;
6026
6027 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006028 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006029 &crtc_state->wm.vlv.raw[level];
6030
6031 raw->plane[plane_id] = 0;
6032
6033 wm_state->wm[level].plane[plane_id] =
6034 vlv_invert_wm_value(raw->plane[plane_id],
6035 fifo_state->plane[plane_id]);
6036 }
6037 }
6038
6039 for_each_intel_crtc(&dev_priv->drm, crtc) {
6040 struct intel_crtc_state *crtc_state =
6041 to_intel_crtc_state(crtc->base.state);
6042
6043 crtc_state->wm.vlv.intermediate =
6044 crtc_state->wm.vlv.optimal;
6045 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6046 }
6047
6048 vlv_program_watermarks(dev_priv);
6049
6050 mutex_unlock(&dev_priv->wm.wm_mutex);
6051}
6052
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006053/*
6054 * FIXME should probably kill this and improve
6055 * the real watermark readout/sanitation instead
6056 */
6057static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6058{
6059 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6060 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6061 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6062
6063 /*
6064 * Don't touch WM1S_LP_EN here.
6065 * Doing so could cause underruns.
6066 */
6067}
6068
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006069void ilk_wm_get_hw_state(struct drm_device *dev)
6070{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006071 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006072 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006073 struct drm_crtc *crtc;
6074
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006075 ilk_init_lp_watermarks(dev_priv);
6076
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01006077 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006078 ilk_pipe_wm_get_hw_state(crtc);
6079
6080 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6081 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6082 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6083
6084 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006085 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006086 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6087 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6088 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006089
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006090 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006091 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6092 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006093 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006094 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6095 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006096
6097 hw->enable_fbc_wm =
6098 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6099}
6100
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006101/**
6102 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006103 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006104 *
6105 * Calculate watermark values for the various WM regs based on current mode
6106 * and plane configuration.
6107 *
6108 * There are several cases to deal with here:
6109 * - normal (i.e. non-self-refresh)
6110 * - self-refresh (SR) mode
6111 * - lines are large relative to FIFO size (buffer can hold up to 2)
6112 * - lines are small relative to FIFO size (buffer can hold more than 2
6113 * lines), so need to account for TLB latency
6114 *
6115 * The normal calculation is:
6116 * watermark = dotclock * bytes per pixel * latency
6117 * where latency is platform & configuration dependent (we assume pessimal
6118 * values here).
6119 *
6120 * The SR calculation is:
6121 * watermark = (trunc(latency/line time)+1) * surface width *
6122 * bytes per pixel
6123 * where
6124 * line time = htotal / dotclock
6125 * surface width = hdisplay for normal plane and 64 for cursor
6126 * and latency is assumed to be high, as above.
6127 *
6128 * The final value programmed to the register should always be rounded up,
6129 * and include an extra 2 entries to account for clock crossings.
6130 *
6131 * We don't use the sprite, so we can ignore that. And on Crestline we have
6132 * to set the non-SR watermarks to 8.
6133 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006134void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006135{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006136 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006137
6138 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006139 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006140}
6141
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306142void intel_enable_ipc(struct drm_i915_private *dev_priv)
6143{
6144 u32 val;
6145
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006146 if (!HAS_IPC(dev_priv))
6147 return;
6148
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306149 val = I915_READ(DISP_ARB_CTL2);
6150
6151 if (dev_priv->ipc_enabled)
6152 val |= DISP_IPC_ENABLE;
6153 else
6154 val &= ~DISP_IPC_ENABLE;
6155
6156 I915_WRITE(DISP_ARB_CTL2, val);
6157}
6158
6159void intel_init_ipc(struct drm_i915_private *dev_priv)
6160{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306161 if (!HAS_IPC(dev_priv))
6162 return;
6163
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006164 /* Display WA #1141: SKL:all KBL:all CFL */
6165 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6166 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6167 else
6168 dev_priv->ipc_enabled = true;
6169
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306170 intel_enable_ipc(dev_priv);
6171}
6172
Jani Nikulae2828912016-01-18 09:19:47 +02006173/*
Daniel Vetter92703882012-08-09 16:46:01 +02006174 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006175 */
6176DEFINE_SPINLOCK(mchdev_lock);
6177
6178/* Global for IPS driver to get at the current i915 device. Protected by
6179 * mchdev_lock. */
6180static struct drm_i915_private *i915_mch_dev;
6181
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006182bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006183{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006184 u16 rgvswctl;
6185
Chris Wilson67520412017-03-02 13:28:01 +00006186 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006187
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006188 rgvswctl = I915_READ16(MEMSWCTL);
6189 if (rgvswctl & MEMCTL_CMD_STS) {
6190 DRM_DEBUG("gpu busy, RCS change rejected\n");
6191 return false; /* still busy with another command */
6192 }
6193
6194 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6195 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6196 I915_WRITE16(MEMSWCTL, rgvswctl);
6197 POSTING_READ16(MEMSWCTL);
6198
6199 rgvswctl |= MEMCTL_CMD_STS;
6200 I915_WRITE16(MEMSWCTL, rgvswctl);
6201
6202 return true;
6203}
6204
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006205static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006206{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006207 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006208 u8 fmax, fmin, fstart, vstart;
6209
Daniel Vetter92703882012-08-09 16:46:01 +02006210 spin_lock_irq(&mchdev_lock);
6211
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006212 rgvmodectl = I915_READ(MEMMODECTL);
6213
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006214 /* Enable temp reporting */
6215 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6216 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6217
6218 /* 100ms RC evaluation intervals */
6219 I915_WRITE(RCUPEI, 100000);
6220 I915_WRITE(RCDNEI, 100000);
6221
6222 /* Set max/min thresholds to 90ms and 80ms respectively */
6223 I915_WRITE(RCBMAXAVG, 90000);
6224 I915_WRITE(RCBMINAVG, 80000);
6225
6226 I915_WRITE(MEMIHYST, 1);
6227
6228 /* Set up min, max, and cur for interrupt handling */
6229 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6230 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6231 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6232 MEMMODE_FSTART_SHIFT;
6233
Ville Syrjälä616847e2015-09-18 20:03:19 +03006234 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006235 PXVFREQ_PX_SHIFT;
6236
Daniel Vetter20e4d402012-08-08 23:35:39 +02006237 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6238 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006239
Daniel Vetter20e4d402012-08-08 23:35:39 +02006240 dev_priv->ips.max_delay = fstart;
6241 dev_priv->ips.min_delay = fmin;
6242 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006243
6244 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6245 fmax, fmin, fstart);
6246
6247 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6248
6249 /*
6250 * Interrupts will be enabled in ironlake_irq_postinstall
6251 */
6252
6253 I915_WRITE(VIDSTART, vstart);
6254 POSTING_READ(VIDSTART);
6255
6256 rgvmodectl |= MEMMODE_SWMODE_EN;
6257 I915_WRITE(MEMMODECTL, rgvmodectl);
6258
Daniel Vetter92703882012-08-09 16:46:01 +02006259 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006260 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006261 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006262
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006263 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006264
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006265 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6266 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006267 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006268 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006269 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006270
6271 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006272}
6273
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006274static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006275{
Daniel Vetter92703882012-08-09 16:46:01 +02006276 u16 rgvswctl;
6277
6278 spin_lock_irq(&mchdev_lock);
6279
6280 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006281
6282 /* Ack interrupts, disable EFC interrupt */
6283 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6284 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6285 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6286 I915_WRITE(DEIIR, DE_PCU_EVENT);
6287 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6288
6289 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006290 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006291 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006292 rgvswctl |= MEMCTL_CMD_STS;
6293 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006294 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006295
Daniel Vetter92703882012-08-09 16:46:01 +02006296 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006297}
6298
Daniel Vetteracbe9472012-07-26 11:50:05 +02006299/* There's a funny hw issue where the hw returns all 0 when reading from
6300 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6301 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6302 * all limits and the gpu stuck at whatever frequency it is at atm).
6303 */
Akash Goel74ef1172015-03-06 11:07:19 +05306304static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006305{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006306 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006307 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006308
Daniel Vetter20b46e52012-07-26 11:16:14 +02006309 /* Only set the down limit when we've reached the lowest level to avoid
6310 * getting more interrupts, otherwise leave this clear. This prevents a
6311 * race in the hw when coming out of rc6: There's a tiny window where
6312 * the hw runs at the minimal clock before selecting the desired
6313 * frequency, if the down threshold expires in that window we will not
6314 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006315 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006316 limits = (rps->max_freq_softlimit) << 23;
6317 if (val <= rps->min_freq_softlimit)
6318 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306319 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006320 limits = rps->max_freq_softlimit << 24;
6321 if (val <= rps->min_freq_softlimit)
6322 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306323 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006324
6325 return limits;
6326}
6327
Chris Wilson60548c52018-07-31 14:26:29 +01006328static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006329{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006330 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306331 u32 threshold_up = 0, threshold_down = 0; /* in % */
6332 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006333
Chris Wilson60548c52018-07-31 14:26:29 +01006334 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006335
Chris Wilson60548c52018-07-31 14:26:29 +01006336 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006337 return;
6338
6339 /* Note the units here are not exactly 1us, but 1280ns. */
6340 switch (new_power) {
6341 case LOW_POWER:
6342 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306343 ei_up = 16000;
6344 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006345
6346 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306347 ei_down = 32000;
6348 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006349 break;
6350
6351 case BETWEEN:
6352 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306353 ei_up = 13000;
6354 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006355
6356 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306357 ei_down = 32000;
6358 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006359 break;
6360
6361 case HIGH_POWER:
6362 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306363 ei_up = 10000;
6364 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006365
6366 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306367 ei_down = 32000;
6368 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006369 break;
6370 }
6371
Mika Kuoppala6067a272017-02-15 15:52:59 +02006372 /* When byt can survive without system hang with dynamic
6373 * sw freq adjustments, this restriction can be lifted.
6374 */
6375 if (IS_VALLEYVIEW(dev_priv))
6376 goto skip_hw_write;
6377
Akash Goel8a586432015-03-06 11:07:18 +05306378 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006379 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306380 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006381 GT_INTERVAL_FROM_US(dev_priv,
6382 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306383
6384 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006385 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306386 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006387 GT_INTERVAL_FROM_US(dev_priv,
6388 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306389
Chris Wilsona72b5622016-07-02 15:35:59 +01006390 I915_WRITE(GEN6_RP_CONTROL,
6391 GEN6_RP_MEDIA_TURBO |
6392 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6393 GEN6_RP_MEDIA_IS_GFX |
6394 GEN6_RP_ENABLE |
6395 GEN6_RP_UP_BUSY_AVG |
6396 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306397
Mika Kuoppala6067a272017-02-15 15:52:59 +02006398skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006399 rps->power.mode = new_power;
6400 rps->power.up_threshold = threshold_up;
6401 rps->power.down_threshold = threshold_down;
6402}
6403
6404static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6405{
6406 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6407 int new_power;
6408
6409 new_power = rps->power.mode;
6410 switch (rps->power.mode) {
6411 case LOW_POWER:
6412 if (val > rps->efficient_freq + 1 &&
6413 val > rps->cur_freq)
6414 new_power = BETWEEN;
6415 break;
6416
6417 case BETWEEN:
6418 if (val <= rps->efficient_freq &&
6419 val < rps->cur_freq)
6420 new_power = LOW_POWER;
6421 else if (val >= rps->rp0_freq &&
6422 val > rps->cur_freq)
6423 new_power = HIGH_POWER;
6424 break;
6425
6426 case HIGH_POWER:
6427 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6428 val < rps->cur_freq)
6429 new_power = BETWEEN;
6430 break;
6431 }
6432 /* Max/min bins are special */
6433 if (val <= rps->min_freq_softlimit)
6434 new_power = LOW_POWER;
6435 if (val >= rps->max_freq_softlimit)
6436 new_power = HIGH_POWER;
6437
6438 mutex_lock(&rps->power.mutex);
6439 if (rps->power.interactive)
6440 new_power = HIGH_POWER;
6441 rps_set_power(dev_priv, new_power);
6442 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006443}
6444
Chris Wilson60548c52018-07-31 14:26:29 +01006445void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6446{
6447 struct intel_rps *rps = &i915->gt_pm.rps;
6448
6449 if (INTEL_GEN(i915) < 6)
6450 return;
6451
6452 mutex_lock(&rps->power.mutex);
6453 if (interactive) {
6454 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6455 rps_set_power(i915, HIGH_POWER);
6456 } else {
6457 GEM_BUG_ON(!rps->power.interactive);
6458 rps->power.interactive--;
6459 }
6460 mutex_unlock(&rps->power.mutex);
6461}
6462
Chris Wilson2876ce72014-03-28 08:03:34 +00006463static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6464{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006465 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006466 u32 mask = 0;
6467
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006468 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006469 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006470 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006471 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006472 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006473
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006474 mask &= dev_priv->pm_rps_events;
6475
Imre Deak59d02a12014-12-19 19:33:26 +02006476 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006477}
6478
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006479/* gen6_set_rps is called to update the frequency request, but should also be
6480 * called when the range (min_delay and max_delay) is modified so that we can
6481 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006482static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006483{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006484 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6485
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006486 /* min/max delay may still have been modified so be sure to
6487 * write the limits value.
6488 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006489 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006490 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006491
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006492 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306493 I915_WRITE(GEN6_RPNSWREQ,
6494 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006495 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006496 I915_WRITE(GEN6_RPNSWREQ,
6497 HSW_FREQUENCY(val));
6498 else
6499 I915_WRITE(GEN6_RPNSWREQ,
6500 GEN6_FREQUENCY(val) |
6501 GEN6_OFFSET(0) |
6502 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006503 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006504
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006505 /* Make sure we continue to get interrupts
6506 * until we hit the minimum or maximum frequencies.
6507 */
Akash Goel74ef1172015-03-06 11:07:19 +05306508 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006509 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006510
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006511 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006512 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006513
6514 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006515}
6516
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006517static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006518{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006519 int err;
6520
Chris Wilsondc979972016-05-10 14:10:04 +01006521 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006522 "Odd GPU freq value\n"))
6523 val &= ~1;
6524
Deepak Scd25dd52015-07-10 18:31:40 +05306525 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6526
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006527 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006528 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6529 if (err)
6530 return err;
6531
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006532 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006533 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006534
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006535 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006536 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006537
6538 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006539}
6540
Deepak Sa7f6e232015-05-09 18:04:44 +05306541/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306542 *
6543 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306544 * 1. Forcewake Media well.
6545 * 2. Request idle freq.
6546 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306547*/
6548static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6549{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006550 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6551 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006552 int err;
Deepak S5549d252014-06-28 11:26:11 +05306553
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006554 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306555 return;
6556
Chris Wilsonc9efef72017-01-02 15:28:45 +00006557 /* The punit delays the write of the frequency and voltage until it
6558 * determines the GPU is awake. During normal usage we don't want to
6559 * waste power changing the frequency if the GPU is sleeping (rc6).
6560 * However, the GPU and driver is now idle and we do not want to delay
6561 * switching to minimum voltage (reducing power whilst idle) as we do
6562 * not expect to be woken in the near future and so must flush the
6563 * change by waking the device.
6564 *
6565 * We choose to take the media powerwell (either would do to trick the
6566 * punit into committing the voltage change) as that takes a lot less
6567 * power than the render powerwell.
6568 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306569 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006570 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306571 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006572
6573 if (err)
6574 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306575}
6576
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006577void gen6_rps_busy(struct drm_i915_private *dev_priv)
6578{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006579 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6580
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006581 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006582 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006583 u8 freq;
6584
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006585 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006586 gen6_rps_reset_ei(dev_priv);
6587 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006588 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006589
Chris Wilsonc33d2472016-07-04 08:08:36 +01006590 gen6_enable_rps_interrupts(dev_priv);
6591
Chris Wilsonbd648182017-02-10 15:03:48 +00006592 /* Use the user's desired frequency as a guide, but for better
6593 * performance, jump directly to RPe as our starting frequency.
6594 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006595 freq = max(rps->cur_freq,
6596 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006597
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006598 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006599 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006600 rps->min_freq_softlimit,
6601 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006602 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006603 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006604 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006605}
6606
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006607void gen6_rps_idle(struct drm_i915_private *dev_priv)
6608{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006609 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6610
Chris Wilsonc33d2472016-07-04 08:08:36 +01006611 /* Flush our bottom-half so that it does not race with us
6612 * setting the idle frequency and so that it is bounded by
6613 * our rpm wakeref. And then disable the interrupts to stop any
6614 * futher RPS reclocking whilst we are asleep.
6615 */
6616 gen6_disable_rps_interrupts(dev_priv);
6617
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006618 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006619 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006620 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306621 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006622 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006623 gen6_set_rps(dev_priv, rps->idle_freq);
6624 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006625 I915_WRITE(GEN6_PMINTRMSK,
6626 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006627 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006628 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006629}
6630
Chris Wilsone61e0f52018-02-21 09:56:36 +00006631void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006632 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006633{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006634 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006635 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006636 bool boost;
6637
Chris Wilson8d3afd72015-05-21 21:01:47 +01006638 /* This is intentionally racy! We peek at the state here, then
6639 * validate inside the RPS worker.
6640 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006641 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006642 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006643
Chris Wilson253a2812018-02-06 14:31:37 +00006644 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6645 return;
6646
Chris Wilsone61e0f52018-02-21 09:56:36 +00006647 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006648 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006649 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006650 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6651 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006652 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006653 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006654 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006655 if (!boost)
6656 return;
6657
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006658 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6659 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006660
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006661 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006662}
6663
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006664int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006665{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006666 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006667 int err;
6668
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006669 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006670 GEM_BUG_ON(val > rps->max_freq);
6671 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006672
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006673 if (!rps->enabled) {
6674 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006675 return 0;
6676 }
6677
Chris Wilsondc979972016-05-10 14:10:04 +01006678 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006679 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006680 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006681 err = gen6_set_rps(dev_priv, val);
6682
6683 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006684}
6685
Chris Wilsondc979972016-05-10 14:10:04 +01006686static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006687{
Zhe Wang20e49362014-11-04 17:07:05 +00006688 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006689 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006690}
6691
Chris Wilsondc979972016-05-10 14:10:04 +01006692static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306693{
Akash Goel2030d682016-04-23 00:05:45 +05306694 I915_WRITE(GEN6_RP_CONTROL, 0);
6695}
6696
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006697static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006698{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006699 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006700}
6701
6702static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6703{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006704 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306705 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006706}
6707
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006708static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306709{
Deepak S38807742014-05-23 21:00:15 +05306710 I915_WRITE(GEN6_RC_CONTROL, 0);
6711}
6712
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006713static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6714{
6715 I915_WRITE(GEN6_RP_CONTROL, 0);
6716}
6717
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006718static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006719{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006720 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006721 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006722 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006723
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006724 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006725
Mika Kuoppala59bad942015-01-16 11:34:40 +02006726 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006727}
6728
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006729static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6730{
6731 I915_WRITE(GEN6_RP_CONTROL, 0);
6732}
6733
Chris Wilsondc979972016-05-10 14:10:04 +01006734static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306735{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306736 bool enable_rc6 = true;
6737 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006738 u32 rc_ctl;
6739 int rc_sw_target;
6740
6741 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6742 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6743 RC_SW_TARGET_STATE_SHIFT;
6744 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6745 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6746 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6747 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6748 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306749
6750 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006751 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306752 enable_rc6 = false;
6753 }
6754
6755 /*
6756 * The exact context size is not known for BXT, so assume a page size
6757 * for this check.
6758 */
6759 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006760 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6761 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006762 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306763 enable_rc6 = false;
6764 }
6765
6766 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6767 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6768 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6769 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006770 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306771 enable_rc6 = false;
6772 }
6773
Imre Deakfc619842016-06-29 19:13:55 +03006774 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6775 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6776 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6777 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6778 enable_rc6 = false;
6779 }
6780
6781 if (!I915_READ(GEN6_GFXPAUSE)) {
6782 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6783 enable_rc6 = false;
6784 }
6785
6786 if (!I915_READ(GEN8_MISC_CTRL0)) {
6787 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306788 enable_rc6 = false;
6789 }
6790
6791 return enable_rc6;
6792}
6793
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006794static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006795{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006796 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006797
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006798 /* Powersaving is controlled by the host when inside a VM */
6799 if (intel_vgpu_active(i915))
6800 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306801
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006802 if (info->has_rc6 &&
6803 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306804 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006805 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306806 }
6807
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006808 /*
6809 * We assume that we do not have any deep rc6 levels if we don't have
6810 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6811 * as the initial coarse check for rc6 in general, moving on to
6812 * progressively finer/deeper levels.
6813 */
6814 if (!info->has_rc6 && info->has_rc6p)
6815 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006816
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006817 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006818}
6819
Chris Wilsondc979972016-05-10 14:10:04 +01006820static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006821{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006822 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6823
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006824 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006825
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006826 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006827 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006828 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006829 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6830 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6831 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006832 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006833 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006834 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6835 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6836 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006837 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006838 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006839 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006840
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006841 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006842 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006843 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006844 u32 ddcc_status = 0;
6845
6846 if (sandybridge_pcode_read(dev_priv,
6847 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6848 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006849 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006850 clamp_t(u8,
6851 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006852 rps->min_freq,
6853 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006854 }
6855
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006856 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306857 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006858 * the natural hardware unit for SKL
6859 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006860 rps->rp0_freq *= GEN9_FREQ_SCALER;
6861 rps->rp1_freq *= GEN9_FREQ_SCALER;
6862 rps->min_freq *= GEN9_FREQ_SCALER;
6863 rps->max_freq *= GEN9_FREQ_SCALER;
6864 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306865 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006866}
6867
Chris Wilson3a45b052016-07-13 09:10:32 +01006868static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006869 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006870{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006871 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6872 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006873
6874 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01006875 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006876 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006877
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006878 if (set(dev_priv, freq))
6879 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006880}
6881
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006882/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006883static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006884{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006885 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6886
David Weinehall36fe7782017-11-17 10:01:46 +02006887 /* Program defaults and thresholds for RPS */
6888 if (IS_GEN9(dev_priv))
6889 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6890 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006891
Akash Goel0beb0592015-03-06 11:07:20 +05306892 /* 1 second timeout*/
6893 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6894 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6895
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006896 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006897
Akash Goel0beb0592015-03-06 11:07:20 +05306898 /* Leaning on the below call to gen6_set_rps to program/setup the
6899 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6900 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006901 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006902
6903 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6904}
6905
Chris Wilsondc979972016-05-10 14:10:04 +01006906static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006907{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006908 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306909 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006910 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006911
6912 /* 1a: Software RC state - RC0 */
6913 I915_WRITE(GEN6_RC_STATE, 0);
6914
6915 /* 1b: Get forcewake during program sequence. Although the driver
6916 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006917 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006918
6919 /* 2a: Disable RC states. */
6920 I915_WRITE(GEN6_RC_CONTROL, 0);
6921
6922 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006923 if (INTEL_GEN(dev_priv) >= 10) {
6924 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6925 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6926 } else if (IS_SKYLAKE(dev_priv)) {
6927 /*
6928 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6929 * when CPG is enabled
6930 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306931 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006932 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306933 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006934 }
6935
Zhe Wang20e49362014-11-04 17:07:05 +00006936 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6937 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306938 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006939 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306940
Dave Gordon1a3d1892016-05-13 15:36:30 +01006941 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306942 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6943
Zhe Wang20e49362014-11-04 17:07:05 +00006944 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006945
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006946 /*
6947 * 2c: Program Coarse Power Gating Policies.
6948 *
6949 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6950 * use instead is a more conservative estimate for the maximum time
6951 * it takes us to service a CS interrupt and submit a new ELSP - that
6952 * is the time which the GPU is idle waiting for the CPU to select the
6953 * next request to execute. If the idle hysteresis is less than that
6954 * interrupt service latency, the hardware will automatically gate
6955 * the power well and we will then incur the wake up cost on top of
6956 * the service latency. A similar guide from intel_pstate is that we
6957 * do not want the enable hysteresis to less than the wakeup latency.
6958 *
6959 * igt/gem_exec_nop/sequential provides a rough estimate for the
6960 * service latency, and puts it around 10us for Broadwell (and other
6961 * big core) and around 40us for Broxton (and other low power cores).
6962 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6963 * However, the wakeup latency on Broxton is closer to 100us. To be
6964 * conservative, we have to factor in a context switch on top (due
6965 * to ksoftirqd).
6966 */
6967 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6968 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006969
Zhe Wang20e49362014-11-04 17:07:05 +00006970 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006971 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07006972
6973 /* WaRsUseTimeoutMode:cnl (pre-prod) */
6974 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
6975 rc6_mode = GEN7_RC_CTL_TO_MODE;
6976 else
6977 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
6978
Chris Wilson1c044f92017-01-25 17:26:01 +00006979 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006980 GEN6_RC_CTL_HW_ENABLE |
6981 GEN6_RC_CTL_RC6_ENABLE |
6982 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00006983
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306984 /*
6985 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08006986 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306987 */
Chris Wilsondc979972016-05-10 14:10:04 +01006988 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306989 I915_WRITE(GEN9_PG_ENABLE, 0);
6990 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006991 I915_WRITE(GEN9_PG_ENABLE,
6992 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00006993
Mika Kuoppala59bad942015-01-16 11:34:40 +02006994 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006995}
6996
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006997static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006998{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006999 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307000 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007001
7002 /* 1a: Software RC state - RC0 */
7003 I915_WRITE(GEN6_RC_STATE, 0);
7004
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007005 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007006 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007007 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007008
7009 /* 2a: Disable RC states. */
7010 I915_WRITE(GEN6_RC_CONTROL, 0);
7011
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007012 /* 2b: Program RC6 thresholds.*/
7013 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7014 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7015 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307016 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007017 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007018 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007019 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007020
7021 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007022
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007023 I915_WRITE(GEN6_RC_CONTROL,
7024 GEN6_RC_CTL_HW_ENABLE |
7025 GEN7_RC_CTL_TO_MODE |
7026 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007027
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007028 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7029}
7030
7031static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7032{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007033 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7034
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007035 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7036
7037 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007038 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007039 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007040 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007041 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007042 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7043 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007044
Daniel Vetter7526ed72014-09-29 15:07:19 +02007045 /* Docs recommend 900MHz, and 300 MHz respectively */
7046 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007047 rps->max_freq_softlimit << 24 |
7048 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007049
Daniel Vetter7526ed72014-09-29 15:07:19 +02007050 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7051 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7052 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7053 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007054
Daniel Vetter7526ed72014-09-29 15:07:19 +02007055 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007056
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007057 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007058 I915_WRITE(GEN6_RP_CONTROL,
7059 GEN6_RP_MEDIA_TURBO |
7060 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7061 GEN6_RP_MEDIA_IS_GFX |
7062 GEN6_RP_ENABLE |
7063 GEN6_RP_UP_BUSY_AVG |
7064 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007065
Chris Wilson3a45b052016-07-13 09:10:32 +01007066 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007067
Mika Kuoppala59bad942015-01-16 11:34:40 +02007068 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007069}
7070
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007071static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007072{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007073 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307074 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007075 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007076 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007077 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007078
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007079 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007080
7081 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007082 gtfifodbg = I915_READ(GTFIFODBG);
7083 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007084 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7085 I915_WRITE(GTFIFODBG, gtfifodbg);
7086 }
7087
Mika Kuoppala59bad942015-01-16 11:34:40 +02007088 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007089
7090 /* disable the counters and set deterministic thresholds */
7091 I915_WRITE(GEN6_RC_CONTROL, 0);
7092
7093 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7094 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7095 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7096 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7097 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7098
Akash Goel3b3f1652016-10-13 22:44:48 +05307099 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007100 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007101
7102 I915_WRITE(GEN6_RC_SLEEP, 0);
7103 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007104 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007105 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7106 else
7107 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007108 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007109 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7110
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007111 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007112 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7113 if (HAS_RC6p(dev_priv))
7114 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7115 if (HAS_RC6pp(dev_priv))
7116 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007117 I915_WRITE(GEN6_RC_CONTROL,
7118 rc6_mask |
7119 GEN6_RC_CTL_EI_MODE(1) |
7120 GEN6_RC_CTL_HW_ENABLE);
7121
Ben Widawsky31643d52012-09-26 10:34:01 -07007122 rc6vids = 0;
7123 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01007124 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007125 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01007126 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007127 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7128 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7129 rc6vids &= 0xffff00;
7130 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7131 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7132 if (ret)
7133 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7134 }
7135
Mika Kuoppala59bad942015-01-16 11:34:40 +02007136 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007137}
7138
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007139static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7140{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007141 /* Here begins a magic sequence of register writes to enable
7142 * auto-downclocking.
7143 *
7144 * Perhaps there might be some value in exposing these to
7145 * userspace...
7146 */
7147 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7148
7149 /* Power down if completely idle for over 50ms */
7150 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7151 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7152
7153 reset_rps(dev_priv, gen6_set_rps);
7154
7155 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7156}
7157
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007158static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007159{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007160 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007161 const int min_freq = 15;
7162 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007163 unsigned int gpu_freq;
7164 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307165 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007166 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007167
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007168 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007169
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007170 if (rps->max_freq <= rps->min_freq)
7171 return;
7172
Ben Widawskyeda79642013-10-07 17:15:48 -03007173 policy = cpufreq_cpu_get(0);
7174 if (policy) {
7175 max_ia_freq = policy->cpuinfo.max_freq;
7176 cpufreq_cpu_put(policy);
7177 } else {
7178 /*
7179 * Default to measured freq if none found, PCU will ensure we
7180 * don't go over
7181 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007182 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007183 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007184
7185 /* Convert from kHz to MHz */
7186 max_ia_freq /= 1000;
7187
Ben Widawsky153b4b952013-10-22 22:05:09 -07007188 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007189 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7190 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007191
Chris Wilsond586b5f2018-03-08 14:26:48 +00007192 min_gpu_freq = rps->min_freq;
7193 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007194 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307195 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007196 min_gpu_freq /= GEN9_FREQ_SCALER;
7197 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307198 }
7199
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007200 /*
7201 * For each potential GPU frequency, load a ring frequency we'd like
7202 * to use for memory access. We do this by specifying the IA frequency
7203 * the PCU should use as a reference to determine the ring frequency.
7204 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307205 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007206 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007207 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007208
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007209 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307210 /*
7211 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7212 * No floor required for ring frequency on SKL.
7213 */
7214 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007215 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007216 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7217 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007218 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007219 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007220 ring_freq = max(min_ring_freq, ring_freq);
7221 /* leave ia_freq as the default, chosen by cpufreq */
7222 } else {
7223 /* On older processors, there is no separate ring
7224 * clock domain, so in order to boost the bandwidth
7225 * of the ring, we need to upclock the CPU (ia_freq).
7226 *
7227 * For GPU frequencies less than 750MHz,
7228 * just use the lowest ring freq.
7229 */
7230 if (gpu_freq < min_freq)
7231 ia_freq = 800;
7232 else
7233 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7234 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7235 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007236
Ben Widawsky42c05262012-09-26 10:34:00 -07007237 sandybridge_pcode_write(dev_priv,
7238 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007239 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7240 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7241 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007242 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007243}
7244
Ville Syrjälä03af2042014-06-28 02:03:53 +03007245static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307246{
7247 u32 val, rp0;
7248
Jani Nikula5b5929c2015-10-07 11:17:46 +03007249 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307250
Imre Deak43b67992016-08-31 19:13:02 +03007251 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007252 case 8:
7253 /* (2 * 4) config */
7254 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7255 break;
7256 case 12:
7257 /* (2 * 6) config */
7258 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7259 break;
7260 case 16:
7261 /* (2 * 8) config */
7262 default:
7263 /* Setting (2 * 8) Min RP0 for any other combination */
7264 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7265 break;
Deepak S095acd52015-01-17 11:05:59 +05307266 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007267
7268 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7269
Deepak S2b6b3a02014-05-27 15:59:30 +05307270 return rp0;
7271}
7272
7273static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7274{
7275 u32 val, rpe;
7276
7277 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7278 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7279
7280 return rpe;
7281}
7282
Deepak S7707df42014-07-12 18:46:14 +05307283static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7284{
7285 u32 val, rp1;
7286
Jani Nikula5b5929c2015-10-07 11:17:46 +03007287 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7288 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7289
Deepak S7707df42014-07-12 18:46:14 +05307290 return rp1;
7291}
7292
Deepak S96676fe2016-08-12 18:46:41 +05307293static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7294{
7295 u32 val, rpn;
7296
7297 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7298 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7299 FB_GFX_FREQ_FUSE_MASK);
7300
7301 return rpn;
7302}
7303
Deepak Sf8f2b002014-07-10 13:16:21 +05307304static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7305{
7306 u32 val, rp1;
7307
7308 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7309
7310 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7311
7312 return rp1;
7313}
7314
Ville Syrjälä03af2042014-06-28 02:03:53 +03007315static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007316{
7317 u32 val, rp0;
7318
Jani Nikula64936252013-05-22 15:36:20 +03007319 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007320
7321 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7322 /* Clamp to max */
7323 rp0 = min_t(u32, rp0, 0xea);
7324
7325 return rp0;
7326}
7327
7328static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7329{
7330 u32 val, rpe;
7331
Jani Nikula64936252013-05-22 15:36:20 +03007332 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007333 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007334 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007335 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7336
7337 return rpe;
7338}
7339
Ville Syrjälä03af2042014-06-28 02:03:53 +03007340static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007341{
Imre Deak36146032014-12-04 18:39:35 +02007342 u32 val;
7343
7344 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7345 /*
7346 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7347 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7348 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7349 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7350 * to make sure it matches what Punit accepts.
7351 */
7352 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007353}
7354
Imre Deakae484342014-03-31 15:10:44 +03007355/* Check that the pctx buffer wasn't move under us. */
7356static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7357{
7358 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7359
Matthew Auld77894222017-12-11 15:18:18 +00007360 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007361 dev_priv->vlv_pctx->stolen->start);
7362}
7363
Deepak S38807742014-05-23 21:00:15 +05307364
7365/* Check that the pcbr address is not empty. */
7366static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7367{
7368 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7369
7370 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7371}
7372
Chris Wilsondc979972016-05-10 14:10:04 +01007373static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307374{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007375 resource_size_t pctx_paddr, paddr;
7376 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307377 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307378
Deepak S38807742014-05-23 21:00:15 +05307379 pcbr = I915_READ(VLV_PCBR);
7380 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007381 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007382 paddr = dev_priv->dsm.end + 1 - pctx_size;
7383 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307384
7385 pctx_paddr = (paddr & (~4095));
7386 I915_WRITE(VLV_PCBR, pctx_paddr);
7387 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007388
7389 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307390}
7391
Chris Wilsondc979972016-05-10 14:10:04 +01007392static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007393{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007394 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007395 resource_size_t pctx_paddr;
7396 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007397 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007398
7399 pcbr = I915_READ(VLV_PCBR);
7400 if (pcbr) {
7401 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007402 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007403
Matthew Auld77894222017-12-11 15:18:18 +00007404 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007405 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007406 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007407 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007408 pctx_size);
7409 goto out;
7410 }
7411
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007412 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7413
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007414 /*
7415 * From the Gunit register HAS:
7416 * The Gfx driver is expected to program this register and ensure
7417 * proper allocation within Gfx stolen memory. For example, this
7418 * register should be programmed such than the PCBR range does not
7419 * overlap with other ranges, such as the frame buffer, protected
7420 * memory, or any other relevant ranges.
7421 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007422 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007423 if (!pctx) {
7424 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007425 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007426 }
7427
Matthew Auld77894222017-12-11 15:18:18 +00007428 GEM_BUG_ON(range_overflows_t(u64,
7429 dev_priv->dsm.start,
7430 pctx->stolen->start,
7431 U32_MAX));
7432 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007433 I915_WRITE(VLV_PCBR, pctx_paddr);
7434
7435out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007436 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007437 dev_priv->vlv_pctx = pctx;
7438}
7439
Chris Wilsondc979972016-05-10 14:10:04 +01007440static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007441{
Chris Wilson818fed42018-07-12 11:54:54 +01007442 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007443
Chris Wilson818fed42018-07-12 11:54:54 +01007444 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7445 if (pctx)
7446 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007447}
7448
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007449static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7450{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007451 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007452 vlv_get_cck_clock(dev_priv, "GPLL ref",
7453 CCK_GPLL_CLOCK_CONTROL,
7454 dev_priv->czclk_freq);
7455
7456 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007457 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007458}
7459
Chris Wilsondc979972016-05-10 14:10:04 +01007460static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007461{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007462 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007463 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007464
Chris Wilsondc979972016-05-10 14:10:04 +01007465 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007466
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007467 vlv_init_gpll_ref_freq(dev_priv);
7468
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007469 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7470 switch ((val >> 6) & 3) {
7471 case 0:
7472 case 1:
7473 dev_priv->mem_freq = 800;
7474 break;
7475 case 2:
7476 dev_priv->mem_freq = 1066;
7477 break;
7478 case 3:
7479 dev_priv->mem_freq = 1333;
7480 break;
7481 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007482 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007483
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007484 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7485 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007486 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007487 intel_gpu_freq(dev_priv, rps->max_freq),
7488 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007489
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007490 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007491 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007492 intel_gpu_freq(dev_priv, rps->efficient_freq),
7493 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007494
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007495 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307496 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007497 intel_gpu_freq(dev_priv, rps->rp1_freq),
7498 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307499
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007500 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007501 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007502 intel_gpu_freq(dev_priv, rps->min_freq),
7503 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007504}
7505
Chris Wilsondc979972016-05-10 14:10:04 +01007506static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307507{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007508 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007509 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307510
Chris Wilsondc979972016-05-10 14:10:04 +01007511 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307512
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007513 vlv_init_gpll_ref_freq(dev_priv);
7514
Ville Syrjäläa5805162015-05-26 20:42:30 +03007515 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007516 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007517 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007518
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007519 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007520 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007521 dev_priv->mem_freq = 2000;
7522 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007523 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007524 dev_priv->mem_freq = 1600;
7525 break;
7526 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007527 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007528
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007529 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7530 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307531 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007532 intel_gpu_freq(dev_priv, rps->max_freq),
7533 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307534
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007535 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307536 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007537 intel_gpu_freq(dev_priv, rps->efficient_freq),
7538 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307539
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007540 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307541 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007542 intel_gpu_freq(dev_priv, rps->rp1_freq),
7543 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307544
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007545 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307546 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007547 intel_gpu_freq(dev_priv, rps->min_freq),
7548 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307549
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007550 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7551 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007552 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307553}
7554
Chris Wilsondc979972016-05-10 14:10:04 +01007555static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007556{
Chris Wilsondc979972016-05-10 14:10:04 +01007557 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007558}
7559
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007560static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307561{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007562 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307563 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007564 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307565
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007566 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7567 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307568 if (gtfifodbg) {
7569 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7570 gtfifodbg);
7571 I915_WRITE(GTFIFODBG, gtfifodbg);
7572 }
7573
7574 cherryview_check_pctx(dev_priv);
7575
7576 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7577 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007578 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307579
Ville Syrjälä160614a2015-01-19 13:50:47 +02007580 /* Disable RC states. */
7581 I915_WRITE(GEN6_RC_CONTROL, 0);
7582
Deepak S38807742014-05-23 21:00:15 +05307583 /* 2a: Program RC6 thresholds.*/
7584 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7585 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7586 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7587
Akash Goel3b3f1652016-10-13 22:44:48 +05307588 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007589 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307590 I915_WRITE(GEN6_RC_SLEEP, 0);
7591
Deepak Sf4f71c72015-03-28 15:23:35 +05307592 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7593 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307594
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007595 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307596 I915_WRITE(VLV_COUNTER_CONTROL,
7597 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7598 VLV_MEDIA_RC6_COUNT_EN |
7599 VLV_RENDER_RC6_COUNT_EN));
7600
7601 /* For now we assume BIOS is allocating and populating the PCBR */
7602 pcbr = I915_READ(VLV_PCBR);
7603
Deepak S38807742014-05-23 21:00:15 +05307604 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007605 rc6_mode = 0;
7606 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007607 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307608 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7609
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007610 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7611}
7612
7613static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7614{
7615 u32 val;
7616
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007617 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7618
7619 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007620 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307621 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7622 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7623 I915_WRITE(GEN6_RP_UP_EI, 66000);
7624 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7625
7626 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7627
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007628 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307629 I915_WRITE(GEN6_RP_CONTROL,
7630 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007631 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307632 GEN6_RP_ENABLE |
7633 GEN6_RP_UP_BUSY_AVG |
7634 GEN6_RP_DOWN_IDLE_AVG);
7635
Deepak S3ef62342015-04-29 08:36:24 +05307636 /* Setting Fixed Bias */
7637 val = VLV_OVERRIDE_EN |
7638 VLV_SOC_TDP_EN |
7639 CHV_BIAS_CPU_50_SOC_50;
7640 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7641
Deepak S2b6b3a02014-05-27 15:59:30 +05307642 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7643
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007644 /* RPS code assumes GPLL is used */
7645 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7646
Jani Nikula742f4912015-09-03 11:16:09 +03007647 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307648 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7649
Chris Wilson3a45b052016-07-13 09:10:32 +01007650 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307651
Mika Kuoppala59bad942015-01-16 11:34:40 +02007652 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307653}
7654
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007655static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007656{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007657 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307658 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007659 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007660
Imre Deakae484342014-03-31 15:10:44 +03007661 valleyview_check_pctx(dev_priv);
7662
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007663 gtfifodbg = I915_READ(GTFIFODBG);
7664 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007665 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7666 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007667 I915_WRITE(GTFIFODBG, gtfifodbg);
7668 }
7669
Mika Kuoppala59bad942015-01-16 11:34:40 +02007670 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007671
Ville Syrjälä160614a2015-01-19 13:50:47 +02007672 /* Disable RC states. */
7673 I915_WRITE(GEN6_RC_CONTROL, 0);
7674
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007675 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7676 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7677 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7678
7679 for_each_engine(engine, dev_priv, id)
7680 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7681
7682 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7683
7684 /* Allows RC6 residency counter to work */
7685 I915_WRITE(VLV_COUNTER_CONTROL,
7686 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7687 VLV_MEDIA_RC0_COUNT_EN |
7688 VLV_RENDER_RC0_COUNT_EN |
7689 VLV_MEDIA_RC6_COUNT_EN |
7690 VLV_RENDER_RC6_COUNT_EN));
7691
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007692 I915_WRITE(GEN6_RC_CONTROL,
7693 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007694
7695 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7696}
7697
7698static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7699{
7700 u32 val;
7701
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007702 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7703
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007704 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007705 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7706 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7707 I915_WRITE(GEN6_RP_UP_EI, 66000);
7708 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7709
7710 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7711
7712 I915_WRITE(GEN6_RP_CONTROL,
7713 GEN6_RP_MEDIA_TURBO |
7714 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7715 GEN6_RP_MEDIA_IS_GFX |
7716 GEN6_RP_ENABLE |
7717 GEN6_RP_UP_BUSY_AVG |
7718 GEN6_RP_DOWN_IDLE_CONT);
7719
Deepak S3ef62342015-04-29 08:36:24 +05307720 /* Setting Fixed Bias */
7721 val = VLV_OVERRIDE_EN |
7722 VLV_SOC_TDP_EN |
7723 VLV_BIAS_CPU_125_SOC_875;
7724 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7725
Jani Nikula64936252013-05-22 15:36:20 +03007726 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007727
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007728 /* RPS code assumes GPLL is used */
7729 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7730
Jani Nikula742f4912015-09-03 11:16:09 +03007731 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007732 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7733
Chris Wilson3a45b052016-07-13 09:10:32 +01007734 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007735
Mika Kuoppala59bad942015-01-16 11:34:40 +02007736 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007737}
7738
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007739static unsigned long intel_pxfreq(u32 vidfreq)
7740{
7741 unsigned long freq;
7742 int div = (vidfreq & 0x3f0000) >> 16;
7743 int post = (vidfreq & 0x3000) >> 12;
7744 int pre = (vidfreq & 0x7);
7745
7746 if (!pre)
7747 return 0;
7748
7749 freq = ((div * 133333) / ((1<<post) * pre));
7750
7751 return freq;
7752}
7753
Daniel Vettereb48eb02012-04-26 23:28:12 +02007754static const struct cparams {
7755 u16 i;
7756 u16 t;
7757 u16 m;
7758 u16 c;
7759} cparams[] = {
7760 { 1, 1333, 301, 28664 },
7761 { 1, 1066, 294, 24460 },
7762 { 1, 800, 294, 25192 },
7763 { 0, 1333, 276, 27605 },
7764 { 0, 1066, 276, 27605 },
7765 { 0, 800, 231, 23784 },
7766};
7767
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007768static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007769{
7770 u64 total_count, diff, ret;
7771 u32 count1, count2, count3, m = 0, c = 0;
7772 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7773 int i;
7774
Chris Wilson67520412017-03-02 13:28:01 +00007775 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007776
Daniel Vetter20e4d402012-08-08 23:35:39 +02007777 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007778
7779 /* Prevent division-by-zero if we are asking too fast.
7780 * Also, we don't get interesting results if we are polling
7781 * faster than once in 10ms, so just return the saved value
7782 * in such cases.
7783 */
7784 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007785 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007786
7787 count1 = I915_READ(DMIEC);
7788 count2 = I915_READ(DDREC);
7789 count3 = I915_READ(CSIEC);
7790
7791 total_count = count1 + count2 + count3;
7792
7793 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007794 if (total_count < dev_priv->ips.last_count1) {
7795 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007796 diff += total_count;
7797 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007798 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007799 }
7800
7801 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007802 if (cparams[i].i == dev_priv->ips.c_m &&
7803 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007804 m = cparams[i].m;
7805 c = cparams[i].c;
7806 break;
7807 }
7808 }
7809
7810 diff = div_u64(diff, diff1);
7811 ret = ((m * diff) + c);
7812 ret = div_u64(ret, 10);
7813
Daniel Vetter20e4d402012-08-08 23:35:39 +02007814 dev_priv->ips.last_count1 = total_count;
7815 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007816
Daniel Vetter20e4d402012-08-08 23:35:39 +02007817 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007818
7819 return ret;
7820}
7821
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007822unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7823{
7824 unsigned long val;
7825
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007826 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007827 return 0;
7828
7829 spin_lock_irq(&mchdev_lock);
7830
7831 val = __i915_chipset_val(dev_priv);
7832
7833 spin_unlock_irq(&mchdev_lock);
7834
7835 return val;
7836}
7837
Daniel Vettereb48eb02012-04-26 23:28:12 +02007838unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7839{
7840 unsigned long m, x, b;
7841 u32 tsfs;
7842
7843 tsfs = I915_READ(TSFS);
7844
7845 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7846 x = I915_READ8(TR1);
7847
7848 b = tsfs & TSFS_INTR_MASK;
7849
7850 return ((m * x) / 127) - b;
7851}
7852
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007853static int _pxvid_to_vd(u8 pxvid)
7854{
7855 if (pxvid == 0)
7856 return 0;
7857
7858 if (pxvid >= 8 && pxvid < 31)
7859 pxvid = 31;
7860
7861 return (pxvid + 2) * 125;
7862}
7863
7864static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007865{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007866 const int vd = _pxvid_to_vd(pxvid);
7867 const int vm = vd - 1125;
7868
Chris Wilsondc979972016-05-10 14:10:04 +01007869 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007870 return vm > 0 ? vm : 0;
7871
7872 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007873}
7874
Daniel Vetter02d71952012-08-09 16:44:54 +02007875static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007876{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007877 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007878 u32 count;
7879
Chris Wilson67520412017-03-02 13:28:01 +00007880 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007881
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007882 now = ktime_get_raw_ns();
7883 diffms = now - dev_priv->ips.last_time2;
7884 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007885
7886 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007887 if (!diffms)
7888 return;
7889
7890 count = I915_READ(GFXEC);
7891
Daniel Vetter20e4d402012-08-08 23:35:39 +02007892 if (count < dev_priv->ips.last_count2) {
7893 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007894 diff += count;
7895 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007896 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007897 }
7898
Daniel Vetter20e4d402012-08-08 23:35:39 +02007899 dev_priv->ips.last_count2 = count;
7900 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007901
7902 /* More magic constants... */
7903 diff = diff * 1181;
7904 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007905 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007906}
7907
Daniel Vetter02d71952012-08-09 16:44:54 +02007908void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7909{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007910 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02007911 return;
7912
Daniel Vetter92703882012-08-09 16:46:01 +02007913 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007914
7915 __i915_update_gfx_val(dev_priv);
7916
Daniel Vetter92703882012-08-09 16:46:01 +02007917 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007918}
7919
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007920static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007921{
7922 unsigned long t, corr, state1, corr2, state2;
7923 u32 pxvid, ext_v;
7924
Chris Wilson67520412017-03-02 13:28:01 +00007925 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007926
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007927 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007928 pxvid = (pxvid >> 24) & 0x7f;
7929 ext_v = pvid_to_extvid(dev_priv, pxvid);
7930
7931 state1 = ext_v;
7932
7933 t = i915_mch_val(dev_priv);
7934
7935 /* Revel in the empirically derived constants */
7936
7937 /* Correction factor in 1/100000 units */
7938 if (t > 80)
7939 corr = ((t * 2349) + 135940);
7940 else if (t >= 50)
7941 corr = ((t * 964) + 29317);
7942 else /* < 50 */
7943 corr = ((t * 301) + 1004);
7944
7945 corr = corr * ((150142 * state1) / 10000 - 78642);
7946 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007947 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007948
7949 state2 = (corr2 * state1) / 10000;
7950 state2 /= 100; /* convert to mW */
7951
Daniel Vetter02d71952012-08-09 16:44:54 +02007952 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007953
Daniel Vetter20e4d402012-08-08 23:35:39 +02007954 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007955}
7956
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007957unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7958{
7959 unsigned long val;
7960
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007961 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007962 return 0;
7963
7964 spin_lock_irq(&mchdev_lock);
7965
7966 val = __i915_gfx_val(dev_priv);
7967
7968 spin_unlock_irq(&mchdev_lock);
7969
7970 return val;
7971}
7972
Daniel Vettereb48eb02012-04-26 23:28:12 +02007973/**
7974 * i915_read_mch_val - return value for IPS use
7975 *
7976 * Calculate and return a value for the IPS driver to use when deciding whether
7977 * we have thermal and power headroom to increase CPU or GPU power budget.
7978 */
7979unsigned long i915_read_mch_val(void)
7980{
7981 struct drm_i915_private *dev_priv;
7982 unsigned long chipset_val, graphics_val, ret = 0;
7983
Daniel Vetter92703882012-08-09 16:46:01 +02007984 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007985 if (!i915_mch_dev)
7986 goto out_unlock;
7987 dev_priv = i915_mch_dev;
7988
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007989 chipset_val = __i915_chipset_val(dev_priv);
7990 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007991
7992 ret = chipset_val + graphics_val;
7993
7994out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007995 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007996
7997 return ret;
7998}
7999EXPORT_SYMBOL_GPL(i915_read_mch_val);
8000
8001/**
8002 * i915_gpu_raise - raise GPU frequency limit
8003 *
8004 * Raise the limit; IPS indicates we have thermal headroom.
8005 */
8006bool i915_gpu_raise(void)
8007{
8008 struct drm_i915_private *dev_priv;
8009 bool ret = true;
8010
Daniel Vetter92703882012-08-09 16:46:01 +02008011 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008012 if (!i915_mch_dev) {
8013 ret = false;
8014 goto out_unlock;
8015 }
8016 dev_priv = i915_mch_dev;
8017
Daniel Vetter20e4d402012-08-08 23:35:39 +02008018 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
8019 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008020
8021out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008022 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008023
8024 return ret;
8025}
8026EXPORT_SYMBOL_GPL(i915_gpu_raise);
8027
8028/**
8029 * i915_gpu_lower - lower GPU frequency limit
8030 *
8031 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8032 * frequency maximum.
8033 */
8034bool i915_gpu_lower(void)
8035{
8036 struct drm_i915_private *dev_priv;
8037 bool ret = true;
8038
Daniel Vetter92703882012-08-09 16:46:01 +02008039 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008040 if (!i915_mch_dev) {
8041 ret = false;
8042 goto out_unlock;
8043 }
8044 dev_priv = i915_mch_dev;
8045
Daniel Vetter20e4d402012-08-08 23:35:39 +02008046 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
8047 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008048
8049out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008050 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008051
8052 return ret;
8053}
8054EXPORT_SYMBOL_GPL(i915_gpu_lower);
8055
8056/**
8057 * i915_gpu_busy - indicate GPU business to IPS
8058 *
8059 * Tell the IPS driver whether or not the GPU is busy.
8060 */
8061bool i915_gpu_busy(void)
8062{
Daniel Vettereb48eb02012-04-26 23:28:12 +02008063 bool ret = false;
8064
Daniel Vetter92703882012-08-09 16:46:01 +02008065 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01008066 if (i915_mch_dev)
8067 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02008068 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008069
8070 return ret;
8071}
8072EXPORT_SYMBOL_GPL(i915_gpu_busy);
8073
8074/**
8075 * i915_gpu_turbo_disable - disable graphics turbo
8076 *
8077 * Disable graphics turbo by resetting the max frequency and setting the
8078 * current frequency to the default.
8079 */
8080bool i915_gpu_turbo_disable(void)
8081{
8082 struct drm_i915_private *dev_priv;
8083 bool ret = true;
8084
Daniel Vetter92703882012-08-09 16:46:01 +02008085 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008086 if (!i915_mch_dev) {
8087 ret = false;
8088 goto out_unlock;
8089 }
8090 dev_priv = i915_mch_dev;
8091
Daniel Vetter20e4d402012-08-08 23:35:39 +02008092 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008093
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008094 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008095 ret = false;
8096
8097out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008098 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008099
8100 return ret;
8101}
8102EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8103
8104/**
8105 * Tells the intel_ips driver that the i915 driver is now loaded, if
8106 * IPS got loaded first.
8107 *
8108 * This awkward dance is so that neither module has to depend on the
8109 * other in order for IPS to do the appropriate communication of
8110 * GPU turbo limits to i915.
8111 */
8112static void
8113ips_ping_for_i915_load(void)
8114{
8115 void (*link)(void);
8116
8117 link = symbol_get(ips_link_to_i915_driver);
8118 if (link) {
8119 link();
8120 symbol_put(ips_link_to_i915_driver);
8121 }
8122}
8123
8124void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8125{
Daniel Vetter02d71952012-08-09 16:44:54 +02008126 /* We only register the i915 ips part with intel-ips once everything is
8127 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008128 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008129 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008130 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008131
8132 ips_ping_for_i915_load();
8133}
8134
8135void intel_gpu_ips_teardown(void)
8136{
Daniel Vetter92703882012-08-09 16:46:01 +02008137 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008138 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008139 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008140}
Deepak S76c3552f2014-01-30 23:08:16 +05308141
Chris Wilsondc979972016-05-10 14:10:04 +01008142static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008143{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008144 u32 lcfuse;
8145 u8 pxw[16];
8146 int i;
8147
8148 /* Disable to program */
8149 I915_WRITE(ECR, 0);
8150 POSTING_READ(ECR);
8151
8152 /* Program energy weights for various events */
8153 I915_WRITE(SDEW, 0x15040d00);
8154 I915_WRITE(CSIEW0, 0x007f0000);
8155 I915_WRITE(CSIEW1, 0x1e220004);
8156 I915_WRITE(CSIEW2, 0x04000004);
8157
8158 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008159 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008160 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008161 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008162
8163 /* Program P-state weights to account for frequency power adjustment */
8164 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008165 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008166 unsigned long freq = intel_pxfreq(pxvidfreq);
8167 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8168 PXVFREQ_PX_SHIFT;
8169 unsigned long val;
8170
8171 val = vid * vid;
8172 val *= (freq / 1000);
8173 val *= 255;
8174 val /= (127*127*900);
8175 if (val > 0xff)
8176 DRM_ERROR("bad pxval: %ld\n", val);
8177 pxw[i] = val;
8178 }
8179 /* Render standby states get 0 weight */
8180 pxw[14] = 0;
8181 pxw[15] = 0;
8182
8183 for (i = 0; i < 4; i++) {
8184 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8185 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008186 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008187 }
8188
8189 /* Adjust magic regs to magic values (more experimental results) */
8190 I915_WRITE(OGW0, 0);
8191 I915_WRITE(OGW1, 0);
8192 I915_WRITE(EG0, 0x00007f00);
8193 I915_WRITE(EG1, 0x0000000e);
8194 I915_WRITE(EG2, 0x000e0000);
8195 I915_WRITE(EG3, 0x68000300);
8196 I915_WRITE(EG4, 0x42000000);
8197 I915_WRITE(EG5, 0x00140031);
8198 I915_WRITE(EG6, 0);
8199 I915_WRITE(EG7, 0);
8200
8201 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008202 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008203
8204 /* Enable PMON + select events */
8205 I915_WRITE(ECR, 0x80000019);
8206
8207 lcfuse = I915_READ(LCFUSE02);
8208
Daniel Vetter20e4d402012-08-08 23:35:39 +02008209 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008210}
8211
Chris Wilsondc979972016-05-10 14:10:04 +01008212void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008213{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008214 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8215
Imre Deakb268c692015-12-15 20:10:31 +02008216 /*
8217 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8218 * requirement.
8219 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008220 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008221 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008222 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008223 }
Imre Deake6069ca2014-04-18 16:01:02 +03008224
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008225 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008226
8227 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008228 if (IS_CHERRYVIEW(dev_priv))
8229 cherryview_init_gt_powersave(dev_priv);
8230 else if (IS_VALLEYVIEW(dev_priv))
8231 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008232 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008233 gen6_init_rps_frequencies(dev_priv);
8234
8235 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008236 rps->idle_freq = rps->min_freq;
8237 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008238
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008239 rps->max_freq_softlimit = rps->max_freq;
8240 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008241
8242 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008243 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008244 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008245 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008246 intel_freq_opcode(dev_priv, 450));
8247
Chris Wilson99ac9612016-07-13 09:10:34 +01008248 /* After setting max-softlimit, find the overclock max freq */
8249 if (IS_GEN6(dev_priv) ||
8250 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8251 u32 params = 0;
8252
8253 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8254 if (params & BIT(31)) { /* OC supported */
8255 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008256 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008257 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008258 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008259 }
8260 }
8261
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008262 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008263 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008264
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008265 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008266}
8267
Chris Wilsondc979972016-05-10 14:10:04 +01008268void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008269{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008270 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008271 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008272
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008273 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008274 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008275}
8276
Chris Wilson54b4f682016-07-21 21:16:19 +01008277/**
8278 * intel_suspend_gt_powersave - suspend PM work and helper threads
8279 * @dev_priv: i915 device
8280 *
8281 * We don't want to disable RC6 or other features here, we just want
8282 * to make sure any work we've queued has finished and won't bother
8283 * us while we're suspended.
8284 */
8285void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8286{
8287 if (INTEL_GEN(dev_priv) < 6)
8288 return;
8289
Chris Wilson54b4f682016-07-21 21:16:19 +01008290 /* gen6_rps_idle() will be called later to disable interrupts */
8291}
8292
Chris Wilsonb7137e02016-07-13 09:10:37 +01008293void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8294{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008295 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8296 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008297 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008298
Oscar Mateod02b98b2018-04-05 17:00:50 +03008299 if (INTEL_GEN(dev_priv) >= 11)
8300 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008301 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008302 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008303}
8304
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008305static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8306{
8307 lockdep_assert_held(&i915->pcu_lock);
8308
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008309 if (!i915->gt_pm.llc_pstate.enabled)
8310 return;
8311
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008312 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008313
8314 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008315}
8316
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008317static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8318{
8319 lockdep_assert_held(&dev_priv->pcu_lock);
8320
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008321 if (!dev_priv->gt_pm.rc6.enabled)
8322 return;
8323
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008324 if (INTEL_GEN(dev_priv) >= 9)
8325 gen9_disable_rc6(dev_priv);
8326 else if (IS_CHERRYVIEW(dev_priv))
8327 cherryview_disable_rc6(dev_priv);
8328 else if (IS_VALLEYVIEW(dev_priv))
8329 valleyview_disable_rc6(dev_priv);
8330 else if (INTEL_GEN(dev_priv) >= 6)
8331 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008332
8333 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008334}
8335
8336static void intel_disable_rps(struct drm_i915_private *dev_priv)
8337{
8338 lockdep_assert_held(&dev_priv->pcu_lock);
8339
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008340 if (!dev_priv->gt_pm.rps.enabled)
8341 return;
8342
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008343 if (INTEL_GEN(dev_priv) >= 9)
8344 gen9_disable_rps(dev_priv);
8345 else if (IS_CHERRYVIEW(dev_priv))
8346 cherryview_disable_rps(dev_priv);
8347 else if (IS_VALLEYVIEW(dev_priv))
8348 valleyview_disable_rps(dev_priv);
8349 else if (INTEL_GEN(dev_priv) >= 6)
8350 gen6_disable_rps(dev_priv);
8351 else if (IS_IRONLAKE_M(dev_priv))
8352 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008353
8354 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008355}
8356
Chris Wilsondc979972016-05-10 14:10:04 +01008357void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008358{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008359 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008360
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008361 intel_disable_rc6(dev_priv);
8362 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008363 if (HAS_LLC(dev_priv))
8364 intel_disable_llc_pstate(dev_priv);
8365
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008366 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008367}
8368
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008369static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8370{
8371 lockdep_assert_held(&i915->pcu_lock);
8372
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008373 if (i915->gt_pm.llc_pstate.enabled)
8374 return;
8375
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008376 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008377
8378 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008379}
8380
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008381static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8382{
8383 lockdep_assert_held(&dev_priv->pcu_lock);
8384
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008385 if (dev_priv->gt_pm.rc6.enabled)
8386 return;
8387
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008388 if (IS_CHERRYVIEW(dev_priv))
8389 cherryview_enable_rc6(dev_priv);
8390 else if (IS_VALLEYVIEW(dev_priv))
8391 valleyview_enable_rc6(dev_priv);
8392 else if (INTEL_GEN(dev_priv) >= 9)
8393 gen9_enable_rc6(dev_priv);
8394 else if (IS_BROADWELL(dev_priv))
8395 gen8_enable_rc6(dev_priv);
8396 else if (INTEL_GEN(dev_priv) >= 6)
8397 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008398
8399 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008400}
8401
8402static void intel_enable_rps(struct drm_i915_private *dev_priv)
8403{
8404 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8405
8406 lockdep_assert_held(&dev_priv->pcu_lock);
8407
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008408 if (rps->enabled)
8409 return;
8410
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008411 if (IS_CHERRYVIEW(dev_priv)) {
8412 cherryview_enable_rps(dev_priv);
8413 } else if (IS_VALLEYVIEW(dev_priv)) {
8414 valleyview_enable_rps(dev_priv);
8415 } else if (INTEL_GEN(dev_priv) >= 9) {
8416 gen9_enable_rps(dev_priv);
8417 } else if (IS_BROADWELL(dev_priv)) {
8418 gen8_enable_rps(dev_priv);
8419 } else if (INTEL_GEN(dev_priv) >= 6) {
8420 gen6_enable_rps(dev_priv);
8421 } else if (IS_IRONLAKE_M(dev_priv)) {
8422 ironlake_enable_drps(dev_priv);
8423 intel_init_emon(dev_priv);
8424 }
8425
8426 WARN_ON(rps->max_freq < rps->min_freq);
8427 WARN_ON(rps->idle_freq > rps->max_freq);
8428
8429 WARN_ON(rps->efficient_freq < rps->min_freq);
8430 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008431
8432 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008433}
8434
Chris Wilsonb7137e02016-07-13 09:10:37 +01008435void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8436{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008437 /* Powersaving is controlled by the host when inside a VM */
8438 if (intel_vgpu_active(dev_priv))
8439 return;
8440
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008441 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008442
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008443 if (HAS_RC6(dev_priv))
8444 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008445 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008446 if (HAS_LLC(dev_priv))
8447 intel_enable_llc_pstate(dev_priv);
8448
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008449 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008450}
Imre Deakc6df39b2014-04-14 20:24:29 +03008451
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008452static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008453{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008454 /*
8455 * On Ibex Peak and Cougar Point, we need to disable clock
8456 * gating for the panel power sequencer or it will fail to
8457 * start up when no ports are active.
8458 */
8459 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8460}
8461
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008462static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008463{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008464 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008465
Damien Lespiau055e3932014-08-18 13:49:10 +01008466 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008467 I915_WRITE(DSPCNTR(pipe),
8468 I915_READ(DSPCNTR(pipe)) |
8469 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008470
8471 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8472 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008473 }
8474}
8475
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008476static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008477{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008478 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008479
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008480 /*
8481 * Required for FBC
8482 * WaFbcDisableDpfcClockGating:ilk
8483 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008484 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8485 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8486 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008487
8488 I915_WRITE(PCH_3DCGDIS0,
8489 MARIUNIT_CLOCK_GATE_DISABLE |
8490 SVSMUNIT_CLOCK_GATE_DISABLE);
8491 I915_WRITE(PCH_3DCGDIS1,
8492 VFMUNIT_CLOCK_GATE_DISABLE);
8493
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008494 /*
8495 * According to the spec the following bits should be set in
8496 * order to enable memory self-refresh
8497 * The bit 22/21 of 0x42004
8498 * The bit 5 of 0x42020
8499 * The bit 15 of 0x45000
8500 */
8501 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8502 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8503 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008504 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008505 I915_WRITE(DISP_ARB_CTL,
8506 (I915_READ(DISP_ARB_CTL) |
8507 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008508
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008509 /*
8510 * Based on the document from hardware guys the following bits
8511 * should be set unconditionally in order to enable FBC.
8512 * The bit 22 of 0x42000
8513 * The bit 22 of 0x42004
8514 * The bit 7,8,9 of 0x42020.
8515 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008516 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008517 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008518 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8519 I915_READ(ILK_DISPLAY_CHICKEN1) |
8520 ILK_FBCQ_DIS);
8521 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8522 I915_READ(ILK_DISPLAY_CHICKEN2) |
8523 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008524 }
8525
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008526 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8527
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008528 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8529 I915_READ(ILK_DISPLAY_CHICKEN2) |
8530 ILK_ELPIN_409_SELECT);
8531 I915_WRITE(_3D_CHICKEN2,
8532 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8533 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008534
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008535 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008536 I915_WRITE(CACHE_MODE_0,
8537 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008538
Akash Goel4e046322014-04-04 17:14:38 +05308539 /* WaDisable_RenderCache_OperationalFlush:ilk */
8540 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8541
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008542 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008543
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008544 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008545}
8546
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008547static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008548{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008549 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008550 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008551
8552 /*
8553 * On Ibex Peak and Cougar Point, we need to disable clock
8554 * gating for the panel power sequencer or it will fail to
8555 * start up when no ports are active.
8556 */
Jesse Barnescd664072013-10-02 10:34:19 -07008557 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8558 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8559 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008560 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8561 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008562 /* The below fixes the weird display corruption, a few pixels shifted
8563 * downward, on (only) LVDS of some HP laptops with IVY.
8564 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008565 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008566 val = I915_READ(TRANS_CHICKEN2(pipe));
8567 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8568 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008569 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008570 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008571 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8572 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8573 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008574 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8575 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008576 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008577 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008578 I915_WRITE(TRANS_CHICKEN1(pipe),
8579 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8580 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008581}
8582
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008583static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008584{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008585 uint32_t tmp;
8586
8587 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008588 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8589 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8590 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008591}
8592
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008593static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008594{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008595 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008596
Damien Lespiau231e54f2012-10-19 17:55:41 +01008597 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008598
8599 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8600 I915_READ(ILK_DISPLAY_CHICKEN2) |
8601 ILK_ELPIN_409_SELECT);
8602
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008603 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008604 I915_WRITE(_3D_CHICKEN,
8605 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8606
Akash Goel4e046322014-04-04 17:14:38 +05308607 /* WaDisable_RenderCache_OperationalFlush:snb */
8608 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8609
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008610 /*
8611 * BSpec recoomends 8x4 when MSAA is used,
8612 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008613 *
8614 * Note that PS/WM thread counts depend on the WIZ hashing
8615 * disable bit, which we don't touch here, but it's good
8616 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008617 */
8618 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008619 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008620
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008621 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008622 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008623
8624 I915_WRITE(GEN6_UCGCTL1,
8625 I915_READ(GEN6_UCGCTL1) |
8626 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8627 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8628
8629 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8630 * gating disable must be set. Failure to set it results in
8631 * flickering pixels due to Z write ordering failures after
8632 * some amount of runtime in the Mesa "fire" demo, and Unigine
8633 * Sanctuary and Tropics, and apparently anything else with
8634 * alpha test or pixel discard.
8635 *
8636 * According to the spec, bit 11 (RCCUNIT) must also be set,
8637 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008638 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008639 * WaDisableRCCUnitClockGating:snb
8640 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008641 */
8642 I915_WRITE(GEN6_UCGCTL2,
8643 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8644 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8645
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008646 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008647 I915_WRITE(_3D_CHICKEN3,
8648 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008649
8650 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008651 * Bspec says:
8652 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8653 * 3DSTATE_SF number of SF output attributes is more than 16."
8654 */
8655 I915_WRITE(_3D_CHICKEN3,
8656 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8657
8658 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008659 * According to the spec the following bits should be
8660 * set in order to enable memory self-refresh and fbc:
8661 * The bit21 and bit22 of 0x42000
8662 * The bit21 and bit22 of 0x42004
8663 * The bit5 and bit7 of 0x42020
8664 * The bit14 of 0x70180
8665 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008666 *
8667 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008668 */
8669 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8670 I915_READ(ILK_DISPLAY_CHICKEN1) |
8671 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8672 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8673 I915_READ(ILK_DISPLAY_CHICKEN2) |
8674 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008675 I915_WRITE(ILK_DSPCLK_GATE_D,
8676 I915_READ(ILK_DSPCLK_GATE_D) |
8677 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8678 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008679
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008680 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008681
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008682 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008683
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008684 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008685}
8686
8687static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8688{
8689 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8690
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008691 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008692 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008693 *
8694 * This actually overrides the dispatch
8695 * mode for all thread types.
8696 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008697 reg &= ~GEN7_FF_SCHED_MASK;
8698 reg |= GEN7_FF_TS_SCHED_HW;
8699 reg |= GEN7_FF_VS_SCHED_HW;
8700 reg |= GEN7_FF_DS_SCHED_HW;
8701
8702 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8703}
8704
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008705static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008706{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008707 /*
8708 * TODO: this bit should only be enabled when really needed, then
8709 * disabled when not needed anymore in order to save power.
8710 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008711 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008712 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8713 I915_READ(SOUTH_DSPCLK_GATE_D) |
8714 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008715
8716 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008717 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8718 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008719 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008720}
8721
Ville Syrjälä712bf362016-10-31 22:37:23 +02008722static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008723{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008724 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008725 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8726
8727 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8728 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8729 }
8730}
8731
Imre Deak450174f2016-05-03 15:54:21 +03008732static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8733 int general_prio_credits,
8734 int high_prio_credits)
8735{
8736 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008737 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008738
8739 /* WaTempDisableDOPClkGating:bdw */
8740 misccpctl = I915_READ(GEN7_MISCCPCTL);
8741 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8742
Oscar Mateo930a7842017-10-17 13:25:45 -07008743 val = I915_READ(GEN8_L3SQCREG1);
8744 val &= ~L3_PRIO_CREDITS_MASK;
8745 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8746 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8747 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008748
8749 /*
8750 * Wait at least 100 clocks before re-enabling clock gating.
8751 * See the definition of L3SQCREG1 in BSpec.
8752 */
8753 POSTING_READ(GEN8_L3SQCREG1);
8754 udelay(1);
8755 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8756}
8757
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008758static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8759{
8760 /* This is not an Wa. Enable to reduce Sampler power */
8761 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8762 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
8763}
8764
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008765static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8766{
8767 if (!HAS_PCH_CNP(dev_priv))
8768 return;
8769
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008770 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008771 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8772 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008773}
8774
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008775static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008776{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008777 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008778 cnp_init_clock_gating(dev_priv);
8779
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008780 /* This is not an Wa. Enable for better image quality */
8781 I915_WRITE(_3D_CHICKEN3,
8782 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8783
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008784 /* WaEnableChickenDCPR:cnl */
8785 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8786 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8787
8788 /* WaFbcWakeMemOn:cnl */
8789 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8790 DISP_FBC_MEMORY_WAKE);
8791
Chris Wilson34991bd2017-11-11 10:03:36 +00008792 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8793 /* ReadHitWriteOnlyDisable:cnl */
8794 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008795 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8796 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008797 val |= SARBUNIT_CLKGATE_DIS;
8798 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008799
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008800 /* Wa_2201832410:cnl */
8801 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8802 val |= GWUNIT_CLKGATE_DIS;
8803 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8804
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008805 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008806 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008807 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8808 val |= VFUNIT_CLKGATE_DIS;
8809 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008810}
8811
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008812static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8813{
8814 cnp_init_clock_gating(dev_priv);
8815 gen9_init_clock_gating(dev_priv);
8816
8817 /* WaFbcNukeOnHostModify:cfl */
8818 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8819 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8820}
8821
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008822static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008823{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008824 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008825
8826 /* WaDisableSDEUnitClockGating:kbl */
8827 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8828 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8829 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008830
8831 /* WaDisableGamClockGating:kbl */
8832 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8833 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8834 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008835
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008836 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008837 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8838 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008839}
8840
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008841static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008842{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008843 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008844
8845 /* WAC6entrylatency:skl */
8846 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8847 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008848
8849 /* WaFbcNukeOnHostModify:skl */
8850 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8851 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008852}
8853
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008854static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008855{
Matthew Auld8cb09832017-10-06 23:18:23 +01008856 /* The GTT cache must be disabled if the system is using 2M pages. */
8857 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8858 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008859 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008860
Ben Widawskyab57fff2013-12-12 15:28:04 -08008861 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008862 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008863
Ben Widawskyab57fff2013-12-12 15:28:04 -08008864 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008865 I915_WRITE(CHICKEN_PAR1_1,
8866 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8867
Ben Widawskyab57fff2013-12-12 15:28:04 -08008868 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008869 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008870 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008871 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008872 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008873 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008874
Ben Widawskyab57fff2013-12-12 15:28:04 -08008875 /* WaVSRefCountFullforceMissDisable:bdw */
8876 /* WaDSRefCountFullforceMissDisable:bdw */
8877 I915_WRITE(GEN7_FF_THREAD_MODE,
8878 I915_READ(GEN7_FF_THREAD_MODE) &
8879 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008880
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008881 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8882 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008883
8884 /* WaDisableSDEUnitClockGating:bdw */
8885 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8886 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008887
Imre Deak450174f2016-05-03 15:54:21 +03008888 /* WaProgramL3SqcReg1Default:bdw */
8889 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008890
Matthew Auld8cb09832017-10-06 23:18:23 +01008891 /* WaGttCachingOffByDefault:bdw */
8892 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008893
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008894 /* WaKVMNotificationOnConfigChange:bdw */
8895 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8896 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8897
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008898 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008899
8900 /* WaDisableDopClockGating:bdw
8901 *
8902 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8903 * clock gating.
8904 */
8905 I915_WRITE(GEN6_UCGCTL1,
8906 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008907}
8908
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008909static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008910{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008911 /* L3 caching of data atomics doesn't work -- disable it. */
8912 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8913 I915_WRITE(HSW_ROW_CHICKEN3,
8914 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8915
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008916 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008917 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8918 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8919 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8920
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008921 /* WaVSRefCountFullforceMissDisable:hsw */
8922 I915_WRITE(GEN7_FF_THREAD_MODE,
8923 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008924
Akash Goel4e046322014-04-04 17:14:38 +05308925 /* WaDisable_RenderCache_OperationalFlush:hsw */
8926 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8927
Chia-I Wufe27c602014-01-28 13:29:33 +08008928 /* enable HiZ Raw Stall Optimization */
8929 I915_WRITE(CACHE_MODE_0_GEN7,
8930 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8931
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008932 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008933 I915_WRITE(CACHE_MODE_1,
8934 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008935
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008936 /*
8937 * BSpec recommends 8x4 when MSAA is used,
8938 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008939 *
8940 * Note that PS/WM thread counts depend on the WIZ hashing
8941 * disable bit, which we don't touch here, but it's good
8942 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008943 */
8944 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008945 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008946
Kenneth Graunke94411592014-12-31 16:23:00 -08008947 /* WaSampleCChickenBitEnable:hsw */
8948 I915_WRITE(HALF_SLICE_CHICKEN3,
8949 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8950
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008951 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008952 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8953
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008954 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008955}
8956
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008957static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008958{
Ben Widawsky20848222012-05-04 18:58:59 -07008959 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008960
Damien Lespiau231e54f2012-10-19 17:55:41 +01008961 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008962
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008963 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008964 I915_WRITE(_3D_CHICKEN3,
8965 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8966
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008967 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008968 I915_WRITE(IVB_CHICKEN3,
8969 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8970 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8971
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008972 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008973 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008974 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8975 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008976
Akash Goel4e046322014-04-04 17:14:38 +05308977 /* WaDisable_RenderCache_OperationalFlush:ivb */
8978 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8979
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008980 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008981 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8982 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8983
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008984 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008985 I915_WRITE(GEN7_L3CNTLREG1,
8986 GEN7_WA_FOR_GEN7_L3_CONTROL);
8987 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008988 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008989 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008990 I915_WRITE(GEN7_ROW_CHICKEN2,
8991 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008992 else {
8993 /* must write both registers */
8994 I915_WRITE(GEN7_ROW_CHICKEN2,
8995 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008996 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8997 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008998 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008999
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009000 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009001 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9002 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9003
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009004 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009005 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009006 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009007 */
9008 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009009 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009010
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009011 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009012 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9013 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9014 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9015
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009016 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009017
9018 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009019
Chris Wilson22721342014-03-04 09:41:43 +00009020 if (0) { /* causes HiZ corruption on ivb:gt1 */
9021 /* enable HiZ Raw Stall Optimization */
9022 I915_WRITE(CACHE_MODE_0_GEN7,
9023 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9024 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009025
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009026 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009027 I915_WRITE(CACHE_MODE_1,
9028 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009029
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009030 /*
9031 * BSpec recommends 8x4 when MSAA is used,
9032 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009033 *
9034 * Note that PS/WM thread counts depend on the WIZ hashing
9035 * disable bit, which we don't touch here, but it's good
9036 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009037 */
9038 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009039 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009040
Ben Widawsky20848222012-05-04 18:58:59 -07009041 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9042 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9043 snpcr |= GEN6_MBC_SNPCR_MED;
9044 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009045
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009046 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009047 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009048
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009049 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009050}
9051
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009052static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009053{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009054 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009055 I915_WRITE(_3D_CHICKEN3,
9056 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9057
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009058 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009059 I915_WRITE(IVB_CHICKEN3,
9060 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9061 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9062
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009063 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009064 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009065 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009066 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9067 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009068
Akash Goel4e046322014-04-04 17:14:38 +05309069 /* WaDisable_RenderCache_OperationalFlush:vlv */
9070 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9071
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009072 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009073 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9074 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9075
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009076 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009077 I915_WRITE(GEN7_ROW_CHICKEN2,
9078 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9079
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009080 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009081 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9082 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9083 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9084
Ville Syrjälä46680e02014-01-22 21:33:01 +02009085 gen7_setup_fixed_func_scheduler(dev_priv);
9086
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009087 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009088 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009089 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009090 */
9091 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009092 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009093
Akash Goelc98f5062014-03-24 23:00:07 +05309094 /* WaDisableL3Bank2xClockGate:vlv
9095 * Disabling L3 clock gating- MMIO 940c[25] = 1
9096 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9097 I915_WRITE(GEN7_UCGCTL4,
9098 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009099
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009100 /*
9101 * BSpec says this must be set, even though
9102 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9103 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009104 I915_WRITE(CACHE_MODE_1,
9105 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009106
9107 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009108 * BSpec recommends 8x4 when MSAA is used,
9109 * however in practice 16x4 seems fastest.
9110 *
9111 * Note that PS/WM thread counts depend on the WIZ hashing
9112 * disable bit, which we don't touch here, but it's good
9113 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9114 */
9115 I915_WRITE(GEN7_GT_MODE,
9116 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9117
9118 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009119 * WaIncreaseL3CreditsForVLVB0:vlv
9120 * This is the hardware default actually.
9121 */
9122 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9123
9124 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009125 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009126 * Disable clock gating on th GCFG unit to prevent a delay
9127 * in the reporting of vblank events.
9128 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009129 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009130}
9131
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009132static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009133{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009134 /* WaVSRefCountFullforceMissDisable:chv */
9135 /* WaDSRefCountFullforceMissDisable:chv */
9136 I915_WRITE(GEN7_FF_THREAD_MODE,
9137 I915_READ(GEN7_FF_THREAD_MODE) &
9138 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009139
9140 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9141 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9142 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009143
9144 /* WaDisableCSUnitClockGating:chv */
9145 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9146 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009147
9148 /* WaDisableSDEUnitClockGating:chv */
9149 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9150 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009151
9152 /*
Imre Deak450174f2016-05-03 15:54:21 +03009153 * WaProgramL3SqcReg1Default:chv
9154 * See gfxspecs/Related Documents/Performance Guide/
9155 * LSQC Setting Recommendations.
9156 */
9157 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9158
9159 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009160 * GTT cache may not work with big pages, so if those
9161 * are ever enabled GTT cache may need to be disabled.
9162 */
9163 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009164}
9165
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009166static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009167{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009168 uint32_t dspclk_gate;
9169
9170 I915_WRITE(RENCLK_GATE_D1, 0);
9171 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9172 GS_UNIT_CLOCK_GATE_DISABLE |
9173 CL_UNIT_CLOCK_GATE_DISABLE);
9174 I915_WRITE(RAMCLK_GATE_D, 0);
9175 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9176 OVRUNIT_CLOCK_GATE_DISABLE |
9177 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009178 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009179 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9180 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009181
9182 /* WaDisableRenderCachePipelinedFlush */
9183 I915_WRITE(CACHE_MODE_0,
9184 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009185
Akash Goel4e046322014-04-04 17:14:38 +05309186 /* WaDisable_RenderCache_OperationalFlush:g4x */
9187 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9188
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009189 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009190}
9191
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009192static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009193{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009194 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9195 I915_WRITE(RENCLK_GATE_D2, 0);
9196 I915_WRITE(DSPCLK_GATE_D, 0);
9197 I915_WRITE(RAMCLK_GATE_D, 0);
9198 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009199 I915_WRITE(MI_ARB_STATE,
9200 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309201
9202 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9203 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009204}
9205
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009206static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009207{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009208 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9209 I965_RCC_CLOCK_GATE_DISABLE |
9210 I965_RCPB_CLOCK_GATE_DISABLE |
9211 I965_ISC_CLOCK_GATE_DISABLE |
9212 I965_FBC_CLOCK_GATE_DISABLE);
9213 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009214 I915_WRITE(MI_ARB_STATE,
9215 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309216
9217 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9218 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009219}
9220
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009221static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009222{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009223 u32 dstate = I915_READ(D_STATE);
9224
9225 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9226 DSTATE_DOT_CLOCK_GATING;
9227 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009228
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009229 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009230 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009231
9232 /* IIR "flip pending" means done if this bit is set */
9233 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009234
9235 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009236 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009237
9238 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9239 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009240
9241 I915_WRITE(MI_ARB_STATE,
9242 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009243}
9244
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009245static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009246{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009247 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009248
9249 /* interrupts should cause a wake up from C3 */
9250 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9251 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009252
9253 I915_WRITE(MEM_MODE,
9254 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009255}
9256
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009257static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009258{
Ville Syrjälä10383922014-08-15 01:21:54 +03009259 I915_WRITE(MEM_MODE,
9260 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9261 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009262}
9263
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009264void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009265{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009266 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009267}
9268
Ville Syrjälä712bf362016-10-31 22:37:23 +02009269void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009270{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009271 if (HAS_PCH_LPT(dev_priv))
9272 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009273}
9274
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009275static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009276{
9277 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9278}
9279
9280/**
9281 * intel_init_clock_gating_hooks - setup the clock gating hooks
9282 * @dev_priv: device private
9283 *
9284 * Setup the hooks that configure which clocks of a given platform can be
9285 * gated and also apply various GT and display specific workarounds for these
9286 * platforms. Note that some GT specific workarounds are applied separately
9287 * when GPU contexts or batchbuffers start their execution.
9288 */
9289void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9290{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009291 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009292 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009293 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009294 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009295 else if (IS_COFFEELAKE(dev_priv))
9296 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009297 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009298 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009299 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009300 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009301 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009302 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009303 else if (IS_GEMINILAKE(dev_priv))
9304 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009305 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009306 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009307 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009308 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009309 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009310 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009311 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009312 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009313 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009314 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009315 else if (IS_GEN6(dev_priv))
9316 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9317 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009318 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009319 else if (IS_G4X(dev_priv))
9320 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009321 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009322 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009323 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009324 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009325 else if (IS_GEN3(dev_priv))
9326 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9327 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9328 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9329 else if (IS_GEN2(dev_priv))
9330 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9331 else {
9332 MISSING_CASE(INTEL_DEVID(dev_priv));
9333 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9334 }
9335}
9336
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009337/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009338void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009339{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009340 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009341
Daniel Vetterc921aba2012-04-26 23:28:17 +02009342 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009343 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009344 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009345 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009346 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009347
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009348 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009349 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009350 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009351 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009352 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009353 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009354 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009355 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009356
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009357 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009358 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009359 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009360 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009361 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009362 dev_priv->display.compute_intermediate_wm =
9363 ilk_compute_intermediate_wm;
9364 dev_priv->display.initial_watermarks =
9365 ilk_initial_watermarks;
9366 dev_priv->display.optimize_watermarks =
9367 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009368 } else {
9369 DRM_DEBUG_KMS("Failed to read display plane latency. "
9370 "Disable CxSR\n");
9371 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009372 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009373 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009374 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009375 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009376 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009377 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009378 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009379 } else if (IS_G4X(dev_priv)) {
9380 g4x_setup_wm_latency(dev_priv);
9381 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9382 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9383 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9384 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009385 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009386 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009387 dev_priv->is_ddr3,
9388 dev_priv->fsb_freq,
9389 dev_priv->mem_freq)) {
9390 DRM_INFO("failed to find known CxSR latency "
9391 "(found ddr%s fsb freq %d, mem freq %d), "
9392 "disabling CxSR\n",
9393 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9394 dev_priv->fsb_freq, dev_priv->mem_freq);
9395 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009396 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009397 dev_priv->display.update_wm = NULL;
9398 } else
9399 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009400 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009401 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009402 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009403 dev_priv->display.update_wm = i9xx_update_wm;
9404 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009405 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009406 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009407 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009408 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009409 } else {
9410 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009411 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009412 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009413 } else {
9414 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009415 }
9416}
9417
Lyude87660502016-08-17 15:55:53 -04009418static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9419{
9420 uint32_t flags =
9421 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9422
9423 switch (flags) {
9424 case GEN6_PCODE_SUCCESS:
9425 return 0;
9426 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009427 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009428 case GEN6_PCODE_ILLEGAL_CMD:
9429 return -ENXIO;
9430 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009431 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009432 return -EOVERFLOW;
9433 case GEN6_PCODE_TIMEOUT:
9434 return -ETIMEDOUT;
9435 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009436 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009437 return 0;
9438 }
9439}
9440
9441static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9442{
9443 uint32_t flags =
9444 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9445
9446 switch (flags) {
9447 case GEN6_PCODE_SUCCESS:
9448 return 0;
9449 case GEN6_PCODE_ILLEGAL_CMD:
9450 return -ENXIO;
9451 case GEN7_PCODE_TIMEOUT:
9452 return -ETIMEDOUT;
9453 case GEN7_PCODE_ILLEGAL_DATA:
9454 return -EINVAL;
9455 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9456 return -EOVERFLOW;
9457 default:
9458 MISSING_CASE(flags);
9459 return 0;
9460 }
9461}
9462
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009463int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009464{
Lyude87660502016-08-17 15:55:53 -04009465 int status;
9466
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009467 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009468
Chris Wilson3f5582d2016-06-30 15:32:45 +01009469 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9470 * use te fw I915_READ variants to reduce the amount of work
9471 * required when reading/writing.
9472 */
9473
9474 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009475 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9476 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009477 return -EAGAIN;
9478 }
9479
Chris Wilson3f5582d2016-06-30 15:32:45 +01009480 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9481 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9482 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009483
Chris Wilsone09a3032017-04-11 11:13:39 +01009484 if (__intel_wait_for_register_fw(dev_priv,
9485 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9486 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009487 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9488 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009489 return -ETIMEDOUT;
9490 }
9491
Chris Wilson3f5582d2016-06-30 15:32:45 +01009492 *val = I915_READ_FW(GEN6_PCODE_DATA);
9493 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009494
Lyude87660502016-08-17 15:55:53 -04009495 if (INTEL_GEN(dev_priv) > 6)
9496 status = gen7_check_mailbox_status(dev_priv);
9497 else
9498 status = gen6_check_mailbox_status(dev_priv);
9499
9500 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009501 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9502 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009503 return status;
9504 }
9505
Ben Widawsky42c05262012-09-26 10:34:00 -07009506 return 0;
9507}
9508
Imre Deake76019a2018-01-30 16:29:38 +02009509int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009510 u32 mbox, u32 val,
9511 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009512{
Lyude87660502016-08-17 15:55:53 -04009513 int status;
9514
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009515 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009516
Chris Wilson3f5582d2016-06-30 15:32:45 +01009517 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9518 * use te fw I915_READ variants to reduce the amount of work
9519 * required when reading/writing.
9520 */
9521
9522 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009523 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9524 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009525 return -EAGAIN;
9526 }
9527
Chris Wilson3f5582d2016-06-30 15:32:45 +01009528 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009529 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009530 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009531
Chris Wilsone09a3032017-04-11 11:13:39 +01009532 if (__intel_wait_for_register_fw(dev_priv,
9533 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009534 fast_timeout_us, slow_timeout_ms,
9535 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009536 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9537 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009538 return -ETIMEDOUT;
9539 }
9540
Chris Wilson3f5582d2016-06-30 15:32:45 +01009541 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009542
Lyude87660502016-08-17 15:55:53 -04009543 if (INTEL_GEN(dev_priv) > 6)
9544 status = gen7_check_mailbox_status(dev_priv);
9545 else
9546 status = gen6_check_mailbox_status(dev_priv);
9547
9548 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009549 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9550 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009551 return status;
9552 }
9553
Ben Widawsky42c05262012-09-26 10:34:00 -07009554 return 0;
9555}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009556
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009557static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9558 u32 request, u32 reply_mask, u32 reply,
9559 u32 *status)
9560{
9561 u32 val = request;
9562
9563 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9564
9565 return *status || ((val & reply_mask) == reply);
9566}
9567
9568/**
9569 * skl_pcode_request - send PCODE request until acknowledgment
9570 * @dev_priv: device private
9571 * @mbox: PCODE mailbox ID the request is targeted for
9572 * @request: request ID
9573 * @reply_mask: mask used to check for request acknowledgment
9574 * @reply: value used to check for request acknowledgment
9575 * @timeout_base_ms: timeout for polling with preemption enabled
9576 *
9577 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009578 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009579 * The request is acknowledged once the PCODE reply dword equals @reply after
9580 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009581 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009582 * preemption disabled.
9583 *
9584 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9585 * other error as reported by PCODE.
9586 */
9587int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9588 u32 reply_mask, u32 reply, int timeout_base_ms)
9589{
9590 u32 status;
9591 int ret;
9592
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009593 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009594
9595#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9596 &status)
9597
9598 /*
9599 * Prime the PCODE by doing a request first. Normally it guarantees
9600 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9601 * _wait_for() doesn't guarantee when its passed condition is evaluated
9602 * first, so send the first request explicitly.
9603 */
9604 if (COND) {
9605 ret = 0;
9606 goto out;
9607 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009608 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009609 if (!ret)
9610 goto out;
9611
9612 /*
9613 * The above can time out if the number of requests was low (2 in the
9614 * worst case) _and_ PCODE was busy for some reason even after a
9615 * (queued) request and @timeout_base_ms delay. As a workaround retry
9616 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009617 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009618 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009619 * requests, and for any quirks of the PCODE firmware that delays
9620 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009621 */
9622 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9623 WARN_ON_ONCE(timeout_base_ms > 3);
9624 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009625 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009626 preempt_enable();
9627
9628out:
9629 return ret ? ret : status;
9630#undef COND
9631}
9632
Ville Syrjälädd06f882014-11-10 22:55:12 +02009633static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9634{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009635 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9636
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009637 /*
9638 * N = val - 0xb7
9639 * Slow = Fast = GPLL ref * N
9640 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009641 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009642}
9643
Fengguang Wub55dd642014-07-12 11:21:39 +02009644static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009645{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009646 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9647
9648 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009649}
9650
Fengguang Wub55dd642014-07-12 11:21:39 +02009651static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309652{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009653 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9654
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009655 /*
9656 * N = val / 2
9657 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9658 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009659 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309660}
9661
Fengguang Wub55dd642014-07-12 11:21:39 +02009662static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309663{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009664 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9665
Ville Syrjälä1c147622014-08-18 14:42:43 +03009666 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009667 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309668}
9669
Ville Syrjälä616bc822015-01-23 21:04:25 +02009670int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9671{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009672 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009673 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9674 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009675 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009676 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009677 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009678 return byt_gpu_freq(dev_priv, val);
9679 else
9680 return val * GT_FREQUENCY_MULTIPLIER;
9681}
9682
Ville Syrjälä616bc822015-01-23 21:04:25 +02009683int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9684{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009685 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009686 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9687 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009688 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009689 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009690 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009691 return byt_freq_opcode(dev_priv, val);
9692 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009693 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309694}
9695
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009696void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009697{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009698 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009699 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009700
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009701 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009702
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009703 dev_priv->runtime_pm.suspended = false;
9704 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009705}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009706
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009707static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9708 const i915_reg_t reg)
9709{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009710 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009711 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009712
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009713 /*
9714 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009715 * uncore lock to prevent concurrent access to range reg.
9716 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009717 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009718
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009719 /*
9720 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009721 * With a control bit, we can choose between upper or lower
9722 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009723 *
9724 * Although we always use the counter in high-range mode elsewhere,
9725 * userspace may attempt to read the value before rc6 is initialised,
9726 * before we have set the default VLV_COUNTER_CONTROL value. So always
9727 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009728 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009729 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9730 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009731 upper = I915_READ_FW(reg);
9732 do {
9733 tmp = upper;
9734
9735 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9736 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9737 lower = I915_READ_FW(reg);
9738
9739 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9740 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9741 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009742 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009743
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009744 /*
9745 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009746 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9747 * now.
9748 */
9749
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009750 return lower | (u64)upper << 8;
9751}
9752
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009753u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009754 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009755{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009756 u64 time_hw, prev_hw, overflow_hw;
9757 unsigned int fw_domains;
9758 unsigned long flags;
9759 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009760 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009761
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009762 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009763 return 0;
9764
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009765 /*
9766 * Store previous hw counter values for counter wrap-around handling.
9767 *
9768 * There are only four interesting registers and they live next to each
9769 * other so we can use the relative address, compared to the smallest
9770 * one as the index into driver storage.
9771 */
9772 i = (i915_mmio_reg_offset(reg) -
9773 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9774 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9775 return 0;
9776
9777 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9778
9779 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9780 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9781
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009782 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9783 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009784 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009785 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009786 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009787 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009788 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009789 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9790 if (IS_GEN9_LP(dev_priv)) {
9791 mul = 10000;
9792 div = 12;
9793 } else {
9794 mul = 1280;
9795 div = 1;
9796 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009797
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009798 overflow_hw = BIT_ULL(32);
9799 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009800 }
9801
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009802 /*
9803 * Counter wrap handling.
9804 *
9805 * But relying on a sufficient frequency of queries otherwise counters
9806 * can still wrap.
9807 */
9808 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9809 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9810
9811 /* RC6 delta from last sample. */
9812 if (time_hw >= prev_hw)
9813 time_hw -= prev_hw;
9814 else
9815 time_hw += overflow_hw - prev_hw;
9816
9817 /* Add delta to RC6 extended raw driver copy. */
9818 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9819 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9820
9821 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9822 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9823
9824 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009825}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009826
9827u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9828{
9829 u32 cagf;
9830
9831 if (INTEL_GEN(dev_priv) >= 9)
9832 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9833 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9834 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9835 else
9836 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9837
9838 return cagf;
9839}