blob: fb30efa22c2498683c6d20ae46ae0d29b1a4abd8 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070055
Ville Syrjälä46f16e62016-10-31 22:37:22 +020056static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030057{
Ville Syrjälä93564042017-08-24 22:10:51 +030058 if (HAS_LLC(dev_priv)) {
59 /*
60 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080061 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030062 *
63 * Must match Sampler, Pixel Back End, and Media. See
64 * WaCompressedResourceSamplerPbeMediaNewHashMode.
65 */
66 I915_WRITE(CHICKEN_PAR1_1,
67 I915_READ(CHICKEN_PAR1_1) |
68 SKL_DE_COMPRESSED_HASH_MODE);
69 }
70
Rodrigo Vivi82525c12017-06-08 08:50:00 -070071 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030072 I915_WRITE(CHICKEN_PAR1_1,
73 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030076 I915_WRITE(GEN8_CHICKEN_DCPR_1,
77 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030078
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
80 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030081 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
82 DISP_FBC_WM_DIS |
83 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030084
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030086 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
87 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053088
89 if (IS_SKYLAKE(dev_priv)) {
90 /* WaDisableDopClockGating */
91 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
92 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
93 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030094}
95
Ville Syrjälä46f16e62016-10-31 22:37:22 +020096static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020097{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020098 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020099
Nick Hoatha7546152015-06-29 14:07:32 +0100100 /* WaDisableSDEUnitClockGating:bxt */
101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
102 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
103
Imre Deak32608ca2015-03-11 11:10:27 +0200104 /*
105 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200106 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200107 */
Imre Deak32608ca2015-03-11 11:10:27 +0200108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200109 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200110
111 /*
112 * Wa: Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200117}
118
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200119static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
120{
121 gen9_init_clock_gating(dev_priv);
122
123 /*
124 * WaDisablePWMClockGating:glk
125 * Backlight PWM may stop in the asserted state, causing backlight
126 * to stay fully on.
127 */
128 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
129 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200130
131 /* WaDDIIOTimeout:glk */
132 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
133 u32 val = I915_READ(CHICKEN_MISC_2);
134 val &= ~(GLK_CL0_PWR_DOWN |
135 GLK_CL1_PWR_DOWN |
136 GLK_CL2_PWR_DOWN);
137 I915_WRITE(CHICKEN_MISC_2, val);
138 }
139
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200140}
141
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200142static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200143{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144 u32 tmp;
145
146 tmp = I915_READ(CLKCFG);
147
148 switch (tmp & CLKCFG_FSB_MASK) {
149 case CLKCFG_FSB_533:
150 dev_priv->fsb_freq = 533; /* 133*4 */
151 break;
152 case CLKCFG_FSB_800:
153 dev_priv->fsb_freq = 800; /* 200*4 */
154 break;
155 case CLKCFG_FSB_667:
156 dev_priv->fsb_freq = 667; /* 167*4 */
157 break;
158 case CLKCFG_FSB_400:
159 dev_priv->fsb_freq = 400; /* 100*4 */
160 break;
161 }
162
163 switch (tmp & CLKCFG_MEM_MASK) {
164 case CLKCFG_MEM_533:
165 dev_priv->mem_freq = 533;
166 break;
167 case CLKCFG_MEM_667:
168 dev_priv->mem_freq = 667;
169 break;
170 case CLKCFG_MEM_800:
171 dev_priv->mem_freq = 800;
172 break;
173 }
174
175 /* detect pineview DDR3 setting */
176 tmp = I915_READ(CSHRDDR3CTL);
177 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
178}
179
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200180static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182 u16 ddrpll, csipll;
183
184 ddrpll = I915_READ16(DDRMPLL1);
185 csipll = I915_READ16(CSIPLL0);
186
187 switch (ddrpll & 0xff) {
188 case 0xc:
189 dev_priv->mem_freq = 800;
190 break;
191 case 0x10:
192 dev_priv->mem_freq = 1066;
193 break;
194 case 0x14:
195 dev_priv->mem_freq = 1333;
196 break;
197 case 0x18:
198 dev_priv->mem_freq = 1600;
199 break;
200 default:
201 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
202 ddrpll & 0xff);
203 dev_priv->mem_freq = 0;
204 break;
205 }
206
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208
209 switch (csipll & 0x3ff) {
210 case 0x00c:
211 dev_priv->fsb_freq = 3200;
212 break;
213 case 0x00e:
214 dev_priv->fsb_freq = 3733;
215 break;
216 case 0x010:
217 dev_priv->fsb_freq = 4266;
218 break;
219 case 0x012:
220 dev_priv->fsb_freq = 4800;
221 break;
222 case 0x014:
223 dev_priv->fsb_freq = 5333;
224 break;
225 case 0x016:
226 dev_priv->fsb_freq = 5866;
227 break;
228 case 0x018:
229 dev_priv->fsb_freq = 6400;
230 break;
231 default:
232 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
233 csipll & 0x3ff);
234 dev_priv->fsb_freq = 0;
235 break;
236 }
237
238 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200239 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200240 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200241 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200242 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 }
245}
246
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300247static const struct cxsr_latency cxsr_latency_table[] = {
248 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
249 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
250 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
251 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
252 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
253
254 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
255 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
256 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
257 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
258 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
259
260 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
261 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
262 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
263 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
264 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
265
266 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
267 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
268 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
269 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
270 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
271
272 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
273 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
274 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
275 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
276 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
277
278 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
279 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
280 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
281 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
282 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
283};
284
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100285static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
286 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300287 int fsb,
288 int mem)
289{
290 const struct cxsr_latency *latency;
291 int i;
292
293 if (fsb == 0 || mem == 0)
294 return NULL;
295
296 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
297 latency = &cxsr_latency_table[i];
298 if (is_desktop == latency->is_desktop &&
299 is_ddr3 == latency->is_ddr3 &&
300 fsb == latency->fsb_freq && mem == latency->mem_freq)
301 return latency;
302 }
303
304 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
305
306 return NULL;
307}
308
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200309static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
310{
311 u32 val;
312
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100313 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200314
315 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
316 if (enable)
317 val &= ~FORCE_DDR_HIGH_FREQ;
318 else
319 val |= FORCE_DDR_HIGH_FREQ;
320 val &= ~FORCE_DDR_LOW_FREQ;
321 val |= FORCE_DDR_FREQ_REQ_ACK;
322 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
323
324 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
325 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
326 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
327
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100328 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200329}
330
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200331static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
332{
333 u32 val;
334
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100335 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336
337 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
338 if (enable)
339 val |= DSP_MAXFIFO_PM5_ENABLE;
340 else
341 val &= ~DSP_MAXFIFO_PM5_ENABLE;
342 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
343
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100344 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345}
346
Ville Syrjäläf4998962015-03-10 17:02:21 +0200347#define FW_WM(value, plane) \
348 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
349
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200350static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200352 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200359 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200363 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 val = I915_READ(DSPFW3);
365 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
366 if (enable)
367 val |= PINEVIEW_SELF_REFRESH_EN;
368 else
369 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300370 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300371 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100372 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
375 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
376 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300377 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100378 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300379 /*
380 * FIXME can't find a bit like this for 915G, and
381 * and yet it does have the related watermark in
382 * FW_BLC_SELF. What's going on?
383 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200384 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300385 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
386 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
387 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300388 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200390 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300391 }
392
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200393 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
394
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
396 enableddisabled(enable),
397 enableddisabled(was_enabled));
398
399 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300400}
401
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300402/**
403 * intel_set_memory_cxsr - Configure CxSR state
404 * @dev_priv: i915 device
405 * @enable: Allow vs. disallow CxSR
406 *
407 * Allow or disallow the system to enter a special CxSR
408 * (C-state self refresh) state. What typically happens in CxSR mode
409 * is that several display FIFOs may get combined into a single larger
410 * FIFO for a particular plane (so called max FIFO mode) to allow the
411 * system to defer memory fetches longer, and the memory will enter
412 * self refresh.
413 *
414 * Note that enabling CxSR does not guarantee that the system enter
415 * this special mode, nor does it guarantee that the system stays
416 * in that mode once entered. So this just allows/disallows the system
417 * to autonomously utilize the CxSR mode. Other factors such as core
418 * C-states will affect when/if the system actually enters/exits the
419 * CxSR mode.
420 *
421 * Note that on VLV/CHV this actually only controls the max FIFO mode,
422 * and the system is free to enter/exit memory self refresh at any time
423 * even when the use of CxSR has been disallowed.
424 *
425 * While the system is actually in the CxSR/max FIFO mode, some plane
426 * control registers will not get latched on vblank. Thus in order to
427 * guarantee the system will respond to changes in the plane registers
428 * we must always disallow CxSR prior to making changes to those registers.
429 * Unfortunately the system will re-evaluate the CxSR conditions at
430 * frame start which happens after vblank start (which is when the plane
431 * registers would get latched), so we can't proceed with the plane update
432 * during the same frame where we disallowed CxSR.
433 *
434 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
435 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
436 * the hardware w.r.t. HPLL SR when writing to plane registers.
437 * Disallowing just CxSR is sufficient.
438 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200439bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200440{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200441 bool ret;
442
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200443 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200444 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300445 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
446 dev_priv->wm.vlv.cxsr = enable;
447 else if (IS_G4X(dev_priv))
448 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200449 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200450
451 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200452}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200453
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454/*
455 * Latency for FIFO fetches is dependent on several factors:
456 * - memory configuration (speed, channels)
457 * - chipset
458 * - current MCH state
459 * It can be fairly high in some situations, so here we assume a fairly
460 * pessimal value. It's a tradeoff between extra memory fetches (if we
461 * set this value too high, the FIFO will fetch frequently to stay full)
462 * and power consumption (set it too low to save power and we might see
463 * FIFO underruns and display "flicker").
464 *
465 * A value of 5us seems to be a good balance; safe for very low end
466 * platforms but not overly aggressive on lower latency configs.
467 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100468static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469
Ville Syrjäläb5004722015-03-05 21:19:47 +0200470#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
471 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
472
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200473static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200475 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200476 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200478 enum pipe pipe = crtc->pipe;
479 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200481 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200482 uint32_t dsparb, dsparb2, dsparb3;
483 case PIPE_A:
484 dsparb = I915_READ(DSPARB);
485 dsparb2 = I915_READ(DSPARB2);
486 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
487 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
488 break;
489 case PIPE_B:
490 dsparb = I915_READ(DSPARB);
491 dsparb2 = I915_READ(DSPARB2);
492 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
493 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
494 break;
495 case PIPE_C:
496 dsparb2 = I915_READ(DSPARB2);
497 dsparb3 = I915_READ(DSPARB3);
498 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
499 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
500 break;
501 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200502 MISSING_CASE(pipe);
503 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200504 }
505
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
507 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
508 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
509 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200510}
511
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200512static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
513 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515 uint32_t dsparb = I915_READ(DSPARB);
516 int size;
517
518 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
523 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524
525 return size;
526}
527
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200528static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
529 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 uint32_t dsparb = I915_READ(DSPARB);
532 int size;
533
534 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
537 size >>= 1; /* Convert to cachelines */
538
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
540 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541
542 return size;
543}
544
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
546 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548 uint32_t dsparb = I915_READ(DSPARB);
549 int size;
550
551 size = dsparb & 0x7f;
552 size >>= 2; /* Convert to cachelines */
553
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200554 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560/* Pineview has different values for various configs */
561static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = PINEVIEW_DISPLAY_FIFO,
563 .max_wm = PINEVIEW_MAX_WM,
564 .default_wm = PINEVIEW_DFT_WM,
565 .guard_size = PINEVIEW_GUARD_WM,
566 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
568static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_CURSOR_FIFO,
577 .max_wm = PINEVIEW_CURSOR_MAX_WM,
578 .default_wm = PINEVIEW_CURSOR_DFT_WM,
579 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = I965_CURSOR_FIFO,
591 .max_wm = I965_CURSOR_MAX_WM,
592 .default_wm = I965_CURSOR_DFT_WM,
593 .guard_size = 2,
594 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
596static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I945_FIFO_SIZE,
598 .max_wm = I915_MAX_WM,
599 .default_wm = 1,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I915_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300610static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I855GM_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_bc_wm_info = {
618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM/2,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
623};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200624static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I830_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
631
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300633 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
634 * @pixel_rate: Pipe pixel rate in kHz
635 * @cpp: Plane bytes per pixel
636 * @latency: Memory wakeup latency in 0.1us units
637 *
638 * Compute the watermark using the method 1 or "small buffer"
639 * formula. The caller may additonally add extra cachelines
640 * to account for TLB misses and clock crossings.
641 *
642 * This method is concerned with the short term drain rate
643 * of the FIFO, ie. it does not account for blanking periods
644 * which would effectively reduce the average drain rate across
645 * a longer period. The name "small" refers to the fact the
646 * FIFO is relatively small compared to the amount of data
647 * fetched.
648 *
649 * The FIFO level vs. time graph might look something like:
650 *
651 * |\ |\
652 * | \ | \
653 * __---__---__ (- plane active, _ blanking)
654 * -> time
655 *
656 * or perhaps like this:
657 *
658 * |\|\ |\|\
659 * __----__----__ (- plane active, _ blanking)
660 * -> time
661 *
662 * Returns:
663 * The watermark in bytes
664 */
665static unsigned int intel_wm_method1(unsigned int pixel_rate,
666 unsigned int cpp,
667 unsigned int latency)
668{
669 uint64_t ret;
670
671 ret = (uint64_t) pixel_rate * cpp * latency;
672 ret = DIV_ROUND_UP_ULL(ret, 10000);
673
674 return ret;
675}
676
677/**
678 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
679 * @pixel_rate: Pipe pixel rate in kHz
680 * @htotal: Pipe horizontal total
681 * @width: Plane width in pixels
682 * @cpp: Plane bytes per pixel
683 * @latency: Memory wakeup latency in 0.1us units
684 *
685 * Compute the watermark using the method 2 or "large buffer"
686 * formula. The caller may additonally add extra cachelines
687 * to account for TLB misses and clock crossings.
688 *
689 * This method is concerned with the long term drain rate
690 * of the FIFO, ie. it does account for blanking periods
691 * which effectively reduce the average drain rate across
692 * a longer period. The name "large" refers to the fact the
693 * FIFO is relatively large compared to the amount of data
694 * fetched.
695 *
696 * The FIFO level vs. time graph might look something like:
697 *
698 * |\___ |\___
699 * | \___ | \___
700 * | \ | \
701 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
702 * -> time
703 *
704 * Returns:
705 * The watermark in bytes
706 */
707static unsigned int intel_wm_method2(unsigned int pixel_rate,
708 unsigned int htotal,
709 unsigned int width,
710 unsigned int cpp,
711 unsigned int latency)
712{
713 unsigned int ret;
714
715 /*
716 * FIXME remove once all users are computing
717 * watermarks in the correct place.
718 */
719 if (WARN_ON_ONCE(htotal == 0))
720 htotal = 1;
721
722 ret = (latency * pixel_rate) / (htotal * 10000);
723 ret = (ret + 1) * width * cpp;
724
725 return ret;
726}
727
728/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300730 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000732 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200733 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 * @latency_ns: memory latency for the platform
735 *
736 * Calculate the watermark level (the level at which the display plane will
737 * start fetching from memory again). Each chip has a different display
738 * FIFO size and allocation, so the caller needs to figure that out and pass
739 * in the correct intel_watermark_params structure.
740 *
741 * As the pixel clock runs, the FIFO will be drained at a rate that depends
742 * on the pixel size. When it reaches the watermark level, it'll start
743 * fetching FIFO line sized based chunks from memory until the FIFO fills
744 * past the watermark point. If the FIFO drains completely, a FIFO underrun
745 * will occur, and a display engine hang could result.
746 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300747static unsigned int intel_calculate_wm(int pixel_rate,
748 const struct intel_watermark_params *wm,
749 int fifo_size, int cpp,
750 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300752 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753
754 /*
755 * Note: we need to make sure we don't overflow for various clock &
756 * latency values.
757 * clocks go from a few thousand to several hundred thousand.
758 * latency is usually a few thousand
759 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300760 entries = intel_wm_method1(pixel_rate, cpp,
761 latency_ns / 100);
762 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
763 wm->guard_size;
764 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300766 wm_size = fifo_size - entries;
767 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300768
769 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300771 wm_size = wm->max_wm;
772 if (wm_size <= 0)
773 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300774
775 /*
776 * Bspec seems to indicate that the value shouldn't be lower than
777 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
778 * Lets go for 8 which is the burst size since certain platforms
779 * already use a hardcoded 8 (which is what the spec says should be
780 * done).
781 */
782 if (wm_size <= 8)
783 wm_size = 8;
784
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300785 return wm_size;
786}
787
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300788static bool is_disabling(int old, int new, int threshold)
789{
790 return old >= threshold && new < threshold;
791}
792
793static bool is_enabling(int old, int new, int threshold)
794{
795 return old < threshold && new >= threshold;
796}
797
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300798static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
799{
800 return dev_priv->wm.max_level + 1;
801}
802
Ville Syrjälä24304d812017-03-14 17:10:49 +0200803static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
804 const struct intel_plane_state *plane_state)
805{
806 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
807
808 /* FIXME check the 'enable' instead */
809 if (!crtc_state->base.active)
810 return false;
811
812 /*
813 * Treat cursor with fb as always visible since cursor updates
814 * can happen faster than the vrefresh rate, and the current
815 * watermark code doesn't handle that correctly. Cursor updates
816 * which set/clear the fb or change the cursor size are going
817 * to get throttled by intel_legacy_cursor_update() to work
818 * around this problem with the watermark code.
819 */
820 if (plane->id == PLANE_CURSOR)
821 return plane_state->base.fb != NULL;
822 else
823 return plane_state->base.visible;
824}
825
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200826static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200830 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200831 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 if (enabled)
833 return NULL;
834 enabled = crtc;
835 }
836 }
837
838 return enabled;
839}
840
Ville Syrjälä432081b2016-10-31 22:37:03 +0200841static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200843 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200844 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 const struct cxsr_latency *latency;
846 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300847 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300848
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100849 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
850 dev_priv->is_ddr3,
851 dev_priv->fsb_freq,
852 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 if (!latency) {
854 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300855 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 return;
857 }
858
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200859 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200861 const struct drm_display_mode *adjusted_mode =
862 &crtc->config->base.adjusted_mode;
863 const struct drm_framebuffer *fb =
864 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200865 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300866 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867
868 /* Display SR */
869 wm = intel_calculate_wm(clock, &pineview_display_wm,
870 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200871 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872 reg = I915_READ(DSPFW1);
873 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200874 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 I915_WRITE(DSPFW1, reg);
876 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
877
878 /* cursor SR */
879 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
880 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300881 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW3);
883 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW3, reg);
886
887 /* Display HPLL off SR */
888 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
889 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200890 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 reg = I915_READ(DSPFW3);
892 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200893 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 I915_WRITE(DSPFW3, reg);
895
896 /* cursor HPLL off SR */
897 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
898 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300899 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 reg = I915_READ(DSPFW3);
901 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200902 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 I915_WRITE(DSPFW3, reg);
904 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
905
Imre Deak5209b1f2014-07-01 12:36:17 +0300906 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300908 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300909 }
910}
911
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300912/*
913 * Documentation says:
914 * "If the line size is small, the TLB fetches can get in the way of the
915 * data fetches, causing some lag in the pixel data return which is not
916 * accounted for in the above formulas. The following adjustment only
917 * needs to be applied if eight whole lines fit in the buffer at once.
918 * The WM is adjusted upwards by the difference between the FIFO size
919 * and the size of 8 whole lines. This adjustment is always performed
920 * in the actual pixel depth regardless of whether FBC is enabled or not."
921 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000922static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300923{
924 int tlb_miss = fifo_size * 64 - width * cpp * 8;
925
926 return max(0, tlb_miss);
927}
928
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300929static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
930 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300932 enum pipe pipe;
933
934 for_each_pipe(dev_priv, pipe)
935 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
936
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300937 I915_WRITE(DSPFW1,
938 FW_WM(wm->sr.plane, SR) |
939 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
942 I915_WRITE(DSPFW2,
943 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
944 FW_WM(wm->sr.fbc, FBC_SR) |
945 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
946 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
947 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
949 I915_WRITE(DSPFW3,
950 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
951 FW_WM(wm->sr.cursor, CURSOR_SR) |
952 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
953 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300955 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956}
957
Ville Syrjälä15665972015-03-10 16:16:28 +0200958#define FW_WM_VLV(value, plane) \
959 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
960
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200961static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200962 const struct vlv_wm_values *wm)
963{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200964 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200965
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200966 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200967 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
968
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200969 I915_WRITE(VLV_DDL(pipe),
970 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
971 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
973 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
974 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200975
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200976 /*
977 * Zero the (unused) WM1 watermarks, and also clear all the
978 * high order bits so that there are no out of bounds values
979 * present in the registers during the reprogramming.
980 */
981 I915_WRITE(DSPHOWM, 0);
982 I915_WRITE(DSPHOWM1, 0);
983 I915_WRITE(DSPFW4, 0);
984 I915_WRITE(DSPFW5, 0);
985 I915_WRITE(DSPFW6, 0);
986
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200988 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200989 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
990 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
991 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200992 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200993 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
994 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
995 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200997 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200998
999 if (IS_CHERRYVIEW(dev_priv)) {
1000 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001001 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001003 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001004 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001006 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001007 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1008 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001009 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001010 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1014 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1017 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001020 } else {
1021 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001022 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001025 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001032 }
1033
1034 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001035}
1036
Ville Syrjälä15665972015-03-10 16:16:28 +02001037#undef FW_WM_VLV
1038
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001039static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1040{
1041 /* all latencies in usec */
1042 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001045
Ville Syrjälä79d94302017-04-21 21:14:30 +03001046 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001047}
1048
1049static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1050{
1051 /*
1052 * DSPCNTR[13] supposedly controls whether the
1053 * primary plane can use the FIFO space otherwise
1054 * reserved for the sprite plane. It's not 100% clear
1055 * what the actual FIFO size is, but it looks like we
1056 * can happily set both primary and sprite watermarks
1057 * up to 127 cachelines. So that would seem to mean
1058 * that either DSPCNTR[13] doesn't do anything, or that
1059 * the total FIFO is >= 256 cachelines in size. Either
1060 * way, we don't seem to have to worry about this
1061 * repartitioning as the maximum watermark value the
1062 * register can hold for each plane is lower than the
1063 * minimum FIFO size.
1064 */
1065 switch (plane_id) {
1066 case PLANE_CURSOR:
1067 return 63;
1068 case PLANE_PRIMARY:
1069 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1070 case PLANE_SPRITE0:
1071 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1072 default:
1073 MISSING_CASE(plane_id);
1074 return 0;
1075 }
1076}
1077
1078static int g4x_fbc_fifo_size(int level)
1079{
1080 switch (level) {
1081 case G4X_WM_LEVEL_SR:
1082 return 7;
1083 case G4X_WM_LEVEL_HPLL:
1084 return 15;
1085 default:
1086 MISSING_CASE(level);
1087 return 0;
1088 }
1089}
1090
1091static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1092 const struct intel_plane_state *plane_state,
1093 int level)
1094{
1095 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1096 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1097 const struct drm_display_mode *adjusted_mode =
1098 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001099 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1100 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101
1102 if (latency == 0)
1103 return USHRT_MAX;
1104
1105 if (!intel_wm_plane_visible(crtc_state, plane_state))
1106 return 0;
1107
1108 /*
1109 * Not 100% sure which way ELK should go here as the
1110 * spec only says CL/CTG should assume 32bpp and BW
1111 * doesn't need to. But as these things followed the
1112 * mobile vs. desktop lines on gen3 as well, let's
1113 * assume ELK doesn't need this.
1114 *
1115 * The spec also fails to list such a restriction for
1116 * the HPLL watermark, which seems a little strange.
1117 * Let's use 32bpp for the HPLL watermark as well.
1118 */
1119 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1120 level != G4X_WM_LEVEL_NORMAL)
1121 cpp = 4;
1122 else
1123 cpp = plane_state->base.fb->format->cpp[0];
1124
1125 clock = adjusted_mode->crtc_clock;
1126 htotal = adjusted_mode->crtc_htotal;
1127
1128 if (plane->id == PLANE_CURSOR)
1129 width = plane_state->base.crtc_w;
1130 else
1131 width = drm_rect_width(&plane_state->base.dst);
1132
1133 if (plane->id == PLANE_CURSOR) {
1134 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1135 } else if (plane->id == PLANE_PRIMARY &&
1136 level == G4X_WM_LEVEL_NORMAL) {
1137 wm = intel_wm_method1(clock, cpp, latency);
1138 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001139 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140
1141 small = intel_wm_method1(clock, cpp, latency);
1142 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1143
1144 wm = min(small, large);
1145 }
1146
1147 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1148 width, cpp);
1149
1150 wm = DIV_ROUND_UP(wm, 64) + 2;
1151
Chris Wilson1a1f1282017-11-07 14:03:38 +00001152 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001153}
1154
1155static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, enum plane_id plane_id, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 for (; level < intel_wm_num_levels(dev_priv); level++) {
1162 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1163
1164 dirty |= raw->plane[plane_id] != value;
1165 raw->plane[plane_id] = value;
1166 }
1167
1168 return dirty;
1169}
1170
1171static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1172 int level, u16 value)
1173{
1174 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1175 bool dirty = false;
1176
1177 /* NORMAL level doesn't have an FBC watermark */
1178 level = max(level, G4X_WM_LEVEL_SR);
1179
1180 for (; level < intel_wm_num_levels(dev_priv); level++) {
1181 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1182
1183 dirty |= raw->fbc != value;
1184 raw->fbc = value;
1185 }
1186
1187 return dirty;
1188}
1189
1190static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1191 const struct intel_plane_state *pstate,
1192 uint32_t pri_val);
1193
1194static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1195 const struct intel_plane_state *plane_state)
1196{
1197 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1198 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1199 enum plane_id plane_id = plane->id;
1200 bool dirty = false;
1201 int level;
1202
1203 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1204 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1205 if (plane_id == PLANE_PRIMARY)
1206 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1207 goto out;
1208 }
1209
1210 for (level = 0; level < num_levels; level++) {
1211 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1212 int wm, max_wm;
1213
1214 wm = g4x_compute_wm(crtc_state, plane_state, level);
1215 max_wm = g4x_plane_fifo_size(plane_id, level);
1216
1217 if (wm > max_wm)
1218 break;
1219
1220 dirty |= raw->plane[plane_id] != wm;
1221 raw->plane[plane_id] = wm;
1222
1223 if (plane_id != PLANE_PRIMARY ||
1224 level == G4X_WM_LEVEL_NORMAL)
1225 continue;
1226
1227 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1228 raw->plane[plane_id]);
1229 max_wm = g4x_fbc_fifo_size(level);
1230
1231 /*
1232 * FBC wm is not mandatory as we
1233 * can always just disable its use.
1234 */
1235 if (wm > max_wm)
1236 wm = USHRT_MAX;
1237
1238 dirty |= raw->fbc != wm;
1239 raw->fbc = wm;
1240 }
1241
1242 /* mark watermarks as invalid */
1243 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1244
1245 if (plane_id == PLANE_PRIMARY)
1246 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1247
1248 out:
1249 if (dirty) {
1250 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1251 plane->base.name,
1252 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1255
1256 if (plane_id == PLANE_PRIMARY)
1257 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1260 }
1261
1262 return dirty;
1263}
1264
1265static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1266 enum plane_id plane_id, int level)
1267{
1268 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1269
1270 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1271}
1272
1273static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1274 int level)
1275{
1276 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1277
1278 if (level > dev_priv->wm.max_level)
1279 return false;
1280
1281 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1282 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1284}
1285
1286/* mark all levels starting from 'level' as invalid */
1287static void g4x_invalidate_wms(struct intel_crtc *crtc,
1288 struct g4x_wm_state *wm_state, int level)
1289{
1290 if (level <= G4X_WM_LEVEL_NORMAL) {
1291 enum plane_id plane_id;
1292
1293 for_each_plane_id_on_crtc(crtc, plane_id)
1294 wm_state->wm.plane[plane_id] = USHRT_MAX;
1295 }
1296
1297 if (level <= G4X_WM_LEVEL_SR) {
1298 wm_state->cxsr = false;
1299 wm_state->sr.cursor = USHRT_MAX;
1300 wm_state->sr.plane = USHRT_MAX;
1301 wm_state->sr.fbc = USHRT_MAX;
1302 }
1303
1304 if (level <= G4X_WM_LEVEL_HPLL) {
1305 wm_state->hpll_en = false;
1306 wm_state->hpll.cursor = USHRT_MAX;
1307 wm_state->hpll.plane = USHRT_MAX;
1308 wm_state->hpll.fbc = USHRT_MAX;
1309 }
1310}
1311
1312static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1313{
1314 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1315 struct intel_atomic_state *state =
1316 to_intel_atomic_state(crtc_state->base.state);
1317 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1318 int num_active_planes = hweight32(crtc_state->active_planes &
1319 ~BIT(PLANE_CURSOR));
1320 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001321 const struct intel_plane_state *old_plane_state;
1322 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001323 struct intel_plane *plane;
1324 enum plane_id plane_id;
1325 int i, level;
1326 unsigned int dirty = 0;
1327
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001328 for_each_oldnew_intel_plane_in_state(state, plane,
1329 old_plane_state,
1330 new_plane_state, i) {
1331 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001332 old_plane_state->base.crtc != &crtc->base)
1333 continue;
1334
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001335 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 dirty |= BIT(plane->id);
1337 }
1338
1339 if (!dirty)
1340 return 0;
1341
1342 level = G4X_WM_LEVEL_NORMAL;
1343 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1344 goto out;
1345
1346 raw = &crtc_state->wm.g4x.raw[level];
1347 for_each_plane_id_on_crtc(crtc, plane_id)
1348 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1349
1350 level = G4X_WM_LEVEL_SR;
1351
1352 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1353 goto out;
1354
1355 raw = &crtc_state->wm.g4x.raw[level];
1356 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1357 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1358 wm_state->sr.fbc = raw->fbc;
1359
1360 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1361
1362 level = G4X_WM_LEVEL_HPLL;
1363
1364 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1365 goto out;
1366
1367 raw = &crtc_state->wm.g4x.raw[level];
1368 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1369 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1370 wm_state->hpll.fbc = raw->fbc;
1371
1372 wm_state->hpll_en = wm_state->cxsr;
1373
1374 level++;
1375
1376 out:
1377 if (level == G4X_WM_LEVEL_NORMAL)
1378 return -EINVAL;
1379
1380 /* invalidate the higher levels */
1381 g4x_invalidate_wms(crtc, wm_state, level);
1382
1383 /*
1384 * Determine if the FBC watermark(s) can be used. IF
1385 * this isn't the case we prefer to disable the FBC
1386 ( watermark(s) rather than disable the SR/HPLL
1387 * level(s) entirely.
1388 */
1389 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1390
1391 if (level >= G4X_WM_LEVEL_SR &&
1392 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1393 wm_state->fbc_en = false;
1394 else if (level >= G4X_WM_LEVEL_HPLL &&
1395 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1396 wm_state->fbc_en = false;
1397
1398 return 0;
1399}
1400
1401static int g4x_compute_intermediate_wm(struct drm_device *dev,
1402 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001403 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001404{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001405 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1406 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1407 struct intel_atomic_state *intel_state =
1408 to_intel_atomic_state(new_crtc_state->base.state);
1409 const struct intel_crtc_state *old_crtc_state =
1410 intel_atomic_get_old_crtc_state(intel_state, crtc);
1411 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 enum plane_id plane_id;
1413
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1415 *intermediate = *optimal;
1416
1417 intermediate->cxsr = false;
1418 intermediate->hpll_en = false;
1419 goto out;
1420 }
1421
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001422 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001424 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001426 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1427
1428 for_each_plane_id_on_crtc(crtc, plane_id) {
1429 intermediate->wm.plane[plane_id] =
1430 max(optimal->wm.plane[plane_id],
1431 active->wm.plane[plane_id]);
1432
1433 WARN_ON(intermediate->wm.plane[plane_id] >
1434 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1435 }
1436
1437 intermediate->sr.plane = max(optimal->sr.plane,
1438 active->sr.plane);
1439 intermediate->sr.cursor = max(optimal->sr.cursor,
1440 active->sr.cursor);
1441 intermediate->sr.fbc = max(optimal->sr.fbc,
1442 active->sr.fbc);
1443
1444 intermediate->hpll.plane = max(optimal->hpll.plane,
1445 active->hpll.plane);
1446 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1447 active->hpll.cursor);
1448 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1449 active->hpll.fbc);
1450
1451 WARN_ON((intermediate->sr.plane >
1452 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1453 intermediate->sr.cursor >
1454 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1455 intermediate->cxsr);
1456 WARN_ON((intermediate->sr.plane >
1457 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1458 intermediate->sr.cursor >
1459 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1460 intermediate->hpll_en);
1461
1462 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1463 intermediate->fbc_en && intermediate->cxsr);
1464 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1465 intermediate->fbc_en && intermediate->hpll_en);
1466
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001467out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001468 /*
1469 * If our intermediate WM are identical to the final WM, then we can
1470 * omit the post-vblank programming; only update if it's different.
1471 */
1472 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474
1475 return 0;
1476}
1477
1478static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1479 struct g4x_wm_values *wm)
1480{
1481 struct intel_crtc *crtc;
1482 int num_active_crtcs = 0;
1483
1484 wm->cxsr = true;
1485 wm->hpll_en = true;
1486 wm->fbc_en = true;
1487
1488 for_each_intel_crtc(&dev_priv->drm, crtc) {
1489 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1490
1491 if (!crtc->active)
1492 continue;
1493
1494 if (!wm_state->cxsr)
1495 wm->cxsr = false;
1496 if (!wm_state->hpll_en)
1497 wm->hpll_en = false;
1498 if (!wm_state->fbc_en)
1499 wm->fbc_en = false;
1500
1501 num_active_crtcs++;
1502 }
1503
1504 if (num_active_crtcs != 1) {
1505 wm->cxsr = false;
1506 wm->hpll_en = false;
1507 wm->fbc_en = false;
1508 }
1509
1510 for_each_intel_crtc(&dev_priv->drm, crtc) {
1511 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1512 enum pipe pipe = crtc->pipe;
1513
1514 wm->pipe[pipe] = wm_state->wm;
1515 if (crtc->active && wm->cxsr)
1516 wm->sr = wm_state->sr;
1517 if (crtc->active && wm->hpll_en)
1518 wm->hpll = wm_state->hpll;
1519 }
1520}
1521
1522static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1523{
1524 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1525 struct g4x_wm_values new_wm = {};
1526
1527 g4x_merge_wm(dev_priv, &new_wm);
1528
1529 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1530 return;
1531
1532 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1533 _intel_set_memory_cxsr(dev_priv, false);
1534
1535 g4x_write_wm_values(dev_priv, &new_wm);
1536
1537 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1538 _intel_set_memory_cxsr(dev_priv, true);
1539
1540 *old_wm = new_wm;
1541}
1542
1543static void g4x_initial_watermarks(struct intel_atomic_state *state,
1544 struct intel_crtc_state *crtc_state)
1545{
1546 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1548
1549 mutex_lock(&dev_priv->wm.wm_mutex);
1550 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1551 g4x_program_watermarks(dev_priv);
1552 mutex_unlock(&dev_priv->wm.wm_mutex);
1553}
1554
1555static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1556 struct intel_crtc_state *crtc_state)
1557{
1558 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1560
1561 if (!crtc_state->wm.need_postvbl_update)
1562 return;
1563
1564 mutex_lock(&dev_priv->wm.wm_mutex);
1565 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1566 g4x_program_watermarks(dev_priv);
1567 mutex_unlock(&dev_priv->wm.wm_mutex);
1568}
1569
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570/* latency must be in 0.1us units. */
1571static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001572 unsigned int htotal,
1573 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 unsigned int latency)
1576{
1577 unsigned int ret;
1578
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001579 ret = intel_wm_method2(pixel_rate, htotal,
1580 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 ret = DIV_ROUND_UP(ret, 64);
1582
1583 return ret;
1584}
1585
Ville Syrjäläbb726512016-10-31 22:37:24 +02001586static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 /* all latencies in usec */
1589 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1590
Ville Syrjälä58590c12015-09-08 21:05:12 +03001591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1592
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593 if (IS_CHERRYVIEW(dev_priv)) {
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001596
1597 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001598 }
1599}
1600
Ville Syrjäläe339d672016-11-28 19:37:17 +02001601static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1602 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 int level)
1604{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001605 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 const struct drm_display_mode *adjusted_mode =
1608 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001609 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
1611 if (dev_priv->wm.pri_latency[level] == 0)
1612 return USHRT_MAX;
1613
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001614 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 return 0;
1616
Daniel Vetteref426c12017-01-04 11:41:10 +01001617 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001618 clock = adjusted_mode->crtc_clock;
1619 htotal = adjusted_mode->crtc_htotal;
1620 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001622 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001623 /*
1624 * FIXME the formula gives values that are
1625 * too big for the cursor FIFO, and hence we
1626 * would never be able to use cursors. For
1627 * now just hardcode the watermark.
1628 */
1629 wm = 63;
1630 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 dev_priv->wm.pri_latency[level] * 10);
1633 }
1634
Chris Wilson1a1f1282017-11-07 14:03:38 +00001635 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636}
1637
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001638static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1639{
1640 return (active_planes & (BIT(PLANE_SPRITE0) |
1641 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1642}
1643
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001645{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001647 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001649 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1651 int num_active_planes = hweight32(active_planes);
1652 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001655 unsigned int total_rate;
1656 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001657
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001658 /*
1659 * When enabling sprite0 after sprite1 has already been enabled
1660 * we tend to get an underrun unless sprite0 already has some
1661 * FIFO space allcoated. Hence we always allocate at least one
1662 * cacheline for sprite0 whenever sprite1 is enabled.
1663 *
1664 * All other plane enable sequences appear immune to this problem.
1665 */
1666 if (vlv_need_sprite0_fifo_workaround(active_planes))
1667 sprite0_fifo_extra = 1;
1668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 total_rate = raw->plane[PLANE_PRIMARY] +
1670 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001671 raw->plane[PLANE_SPRITE1] +
1672 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 if (total_rate > fifo_size)
1675 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate == 0)
1678 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 unsigned int rate;
1682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if ((active_planes & BIT(plane_id)) == 0) {
1684 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685 continue;
1686 }
1687
Ville Syrjälä5012e602017-03-02 19:14:56 +02001688 rate = raw->plane[plane_id];
1689 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1690 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 }
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1694 fifo_left -= sprite0_fifo_extra;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 fifo_state->plane[PLANE_CURSOR] = 63;
1697
1698 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001699
1700 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001701 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702 int plane_extra;
1703
1704 if (fifo_left == 0)
1705 break;
1706
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 continue;
1709
1710 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001712 fifo_left -= plane_extra;
1713 }
1714
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 WARN_ON(active_planes != 0 && fifo_left != 0);
1716
1717 /* give it all to the first plane if none are active */
1718 if (active_planes == 0) {
1719 WARN_ON(fifo_left != fifo_size);
1720 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1721 }
1722
1723 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724}
1725
Ville Syrjäläff32c542017-03-02 19:14:57 +02001726/* mark all levels starting from 'level' as invalid */
1727static void vlv_invalidate_wms(struct intel_crtc *crtc,
1728 struct vlv_wm_state *wm_state, int level)
1729{
1730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1731
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001732 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 enum plane_id plane_id;
1734
1735 for_each_plane_id_on_crtc(crtc, plane_id)
1736 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1737
1738 wm_state->sr[level].cursor = USHRT_MAX;
1739 wm_state->sr[level].plane = USHRT_MAX;
1740 }
1741}
1742
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001743static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1744{
1745 if (wm > fifo_size)
1746 return USHRT_MAX;
1747 else
1748 return fifo_size - wm;
1749}
1750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751/*
1752 * Starting from 'level' set all higher
1753 * levels to 'value' in the "raw" watermarks.
1754 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001755static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001756 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001759 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001760 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001763 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768
1769 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770}
1771
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001772static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1773 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774{
1775 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1776 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001777 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001779 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001781 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1783 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 }
1785
1786 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001787 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1789 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1790
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 if (wm > max_wm)
1792 break;
1793
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001794 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795 raw->plane[plane_id] = wm;
1796 }
1797
1798 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001799 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001801out:
1802 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001803 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804 plane->base.name,
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1808
1809 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1813 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 &crtc_state->wm.vlv.raw[level];
1817 const struct vlv_fifo_state *fifo_state =
1818 &crtc_state->wm.vlv.fifo_state;
1819
1820 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1821}
1822
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001823static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001825 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829}
1830
1831static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001832{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 struct intel_atomic_state *state =
1836 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001837 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 const struct vlv_fifo_state *fifo_state =
1839 &crtc_state->wm.vlv.fifo_state;
1840 int num_active_planes = hweight32(crtc_state->active_planes &
1841 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001842 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001843 const struct intel_plane_state *old_plane_state;
1844 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id;
1847 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001849
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001850 for_each_oldnew_intel_plane_in_state(state, plane,
1851 old_plane_state,
1852 new_plane_state, i) {
1853 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855 continue;
1856
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001857 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858 dirty |= BIT(plane->id);
1859 }
1860
1861 /*
1862 * DSPARB registers may have been reset due to the
1863 * power well being turned off. Make sure we restore
1864 * them to a consistent state even if no primary/sprite
1865 * planes are initially active.
1866 */
1867 if (needs_modeset)
1868 crtc_state->fifo_changed = true;
1869
1870 if (!dirty)
1871 return 0;
1872
1873 /* cursor changes don't warrant a FIFO recompute */
1874 if (dirty & ~BIT(PLANE_CURSOR)) {
1875 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001876 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001877 const struct vlv_fifo_state *old_fifo_state =
1878 &old_crtc_state->wm.vlv.fifo_state;
1879
1880 ret = vlv_compute_fifo(crtc_state);
1881 if (ret)
1882 return ret;
1883
1884 if (needs_modeset ||
1885 memcmp(old_fifo_state, fifo_state,
1886 sizeof(*fifo_state)) != 0)
1887 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001889
Ville Syrjäläff32c542017-03-02 19:14:57 +02001890 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001891 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 /*
1893 * Note that enabling cxsr with no primary/sprite planes
1894 * enabled can wedge the pipe. Hence we only allow cxsr
1895 * with exactly one enabled primary/sprite plane.
1896 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001897 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898
Ville Syrjälä5012e602017-03-02 19:14:56 +02001899 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001900 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001903 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjäläff32c542017-03-02 19:14:57 +02001906 for_each_plane_id_on_crtc(crtc, plane_id) {
1907 wm_state->wm[level].plane[plane_id] =
1908 vlv_invert_wm_value(raw->plane[plane_id],
1909 fifo_state->plane[plane_id]);
1910 }
1911
1912 wm_state->sr[level].plane =
1913 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 raw->plane[PLANE_SPRITE1]),
1916 sr_fifo_size);
1917
1918 wm_state->sr[level].cursor =
1919 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1920 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921 }
1922
Ville Syrjäläff32c542017-03-02 19:14:57 +02001923 if (level == 0)
1924 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 /* limit to only levels we can actually handle */
1927 wm_state->num_levels = level;
1928
1929 /* invalidate the higher levels */
1930 vlv_invalidate_wms(crtc, wm_state, level);
1931
1932 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001933}
1934
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001935#define VLV_FIFO(plane, value) \
1936 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1937
Ville Syrjäläff32c542017-03-02 19:14:57 +02001938static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1939 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001940{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001941 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001943 const struct vlv_fifo_state *fifo_state =
1944 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001947 if (!crtc_state->fifo_changed)
1948 return;
1949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1951 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1952 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001953
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1955 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläc137d662017-03-02 19:15:06 +02001957 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1958
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001959 /*
1960 * uncore.lock serves a double purpose here. It allows us to
1961 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1962 * it protects the DSPARB registers from getting clobbered by
1963 * parallel updates from multiple pipes.
1964 *
1965 * intel_pipe_update_start() has already disabled interrupts
1966 * for us, so a plain spin_lock() is sufficient here.
1967 */
1968 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001969
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001970 switch (crtc->pipe) {
1971 uint32_t dsparb, dsparb2, dsparb3;
1972 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001973 dsparb = I915_READ_FW(DSPARB);
1974 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975
1976 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1977 VLV_FIFO(SPRITEB, 0xff));
1978 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1979 VLV_FIFO(SPRITEB, sprite1_start));
1980
1981 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1982 VLV_FIFO(SPRITEB_HI, 0x1));
1983 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1984 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1985
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 I915_WRITE_FW(DSPARB, dsparb);
1987 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988 break;
1989 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001990 dsparb = I915_READ_FW(DSPARB);
1991 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001992
1993 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1994 VLV_FIFO(SPRITED, 0xff));
1995 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1996 VLV_FIFO(SPRITED, sprite1_start));
1997
1998 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1999 VLV_FIFO(SPRITED_HI, 0xff));
2000 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2001 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2002
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 I915_WRITE_FW(DSPARB, dsparb);
2004 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005 break;
2006 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002007 dsparb3 = I915_READ_FW(DSPARB3);
2008 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002009
2010 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2011 VLV_FIFO(SPRITEF, 0xff));
2012 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2013 VLV_FIFO(SPRITEF, sprite1_start));
2014
2015 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2016 VLV_FIFO(SPRITEF_HI, 0xff));
2017 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2018 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 I915_WRITE_FW(DSPARB3, dsparb3);
2021 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002022 break;
2023 default:
2024 break;
2025 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002027 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030}
2031
2032#undef VLV_FIFO
2033
Ville Syrjälä4841da52017-03-02 19:14:59 +02002034static int vlv_compute_intermediate_wm(struct drm_device *dev,
2035 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002036 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002037{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002038 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2039 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2040 struct intel_atomic_state *intel_state =
2041 to_intel_atomic_state(new_crtc_state->base.state);
2042 const struct intel_crtc_state *old_crtc_state =
2043 intel_atomic_get_old_crtc_state(intel_state, crtc);
2044 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002045 int level;
2046
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002047 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2048 *intermediate = *optimal;
2049
2050 intermediate->cxsr = false;
2051 goto out;
2052 }
2053
Ville Syrjälä4841da52017-03-02 19:14:59 +02002054 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002055 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002056 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002057
2058 for (level = 0; level < intermediate->num_levels; level++) {
2059 enum plane_id plane_id;
2060
2061 for_each_plane_id_on_crtc(crtc, plane_id) {
2062 intermediate->wm[level].plane[plane_id] =
2063 min(optimal->wm[level].plane[plane_id],
2064 active->wm[level].plane[plane_id]);
2065 }
2066
2067 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2068 active->sr[level].plane);
2069 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2070 active->sr[level].cursor);
2071 }
2072
2073 vlv_invalidate_wms(crtc, intermediate, level);
2074
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002075out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002076 /*
2077 * If our intermediate WM are identical to the final WM, then we can
2078 * omit the post-vblank programming; only update if it's different.
2079 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002080 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002081 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002082
2083 return 0;
2084}
2085
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002086static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002087 struct vlv_wm_values *wm)
2088{
2089 struct intel_crtc *crtc;
2090 int num_active_crtcs = 0;
2091
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002092 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002093 wm->cxsr = true;
2094
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002095 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002096 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002097
2098 if (!crtc->active)
2099 continue;
2100
2101 if (!wm_state->cxsr)
2102 wm->cxsr = false;
2103
2104 num_active_crtcs++;
2105 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2106 }
2107
2108 if (num_active_crtcs != 1)
2109 wm->cxsr = false;
2110
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002111 if (num_active_crtcs > 1)
2112 wm->level = VLV_WM_LEVEL_PM2;
2113
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002114 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002115 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 enum pipe pipe = crtc->pipe;
2117
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002119 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120 wm->sr = wm_state->sr[wm->level];
2121
Ville Syrjälä1b313892016-11-28 19:37:08 +02002122 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002126 }
2127}
2128
Ville Syrjäläff32c542017-03-02 19:14:57 +02002129static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002130{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002131 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2132 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002133
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002134 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135
Ville Syrjäläff32c542017-03-02 19:14:57 +02002136 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137 return;
2138
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002140 chv_set_memory_dvfs(dev_priv, false);
2141
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002142 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002143 chv_set_memory_pm5(dev_priv, false);
2144
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002145 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002146 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002148 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002151 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154 chv_set_memory_pm5(dev_priv, true);
2155
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002156 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157 chv_set_memory_dvfs(dev_priv, true);
2158
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002159 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002160}
2161
Ville Syrjäläff32c542017-03-02 19:14:57 +02002162static void vlv_initial_watermarks(struct intel_atomic_state *state,
2163 struct intel_crtc_state *crtc_state)
2164{
2165 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2166 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2167
2168 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002169 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2170 vlv_program_watermarks(dev_priv);
2171 mutex_unlock(&dev_priv->wm.wm_mutex);
2172}
2173
2174static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2175 struct intel_crtc_state *crtc_state)
2176{
2177 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2179
2180 if (!crtc_state->wm.need_postvbl_update)
2181 return;
2182
2183 mutex_lock(&dev_priv->wm.wm_mutex);
2184 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002185 vlv_program_watermarks(dev_priv);
2186 mutex_unlock(&dev_priv->wm.wm_mutex);
2187}
2188
Ville Syrjälä432081b2016-10-31 22:37:03 +02002189static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002190{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002191 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002192 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002193 int srwm = 1;
2194 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002195 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002196
2197 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002198 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002199 if (crtc) {
2200 /* self-refresh has much higher latency */
2201 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002202 const struct drm_display_mode *adjusted_mode =
2203 &crtc->config->base.adjusted_mode;
2204 const struct drm_framebuffer *fb =
2205 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002206 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002207 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002208 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002209 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002210 int entries;
2211
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002212 entries = intel_wm_method2(clock, htotal,
2213 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002214 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2215 srwm = I965_FIFO_SIZE - entries;
2216 if (srwm < 0)
2217 srwm = 1;
2218 srwm &= 0x1ff;
2219 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2220 entries, srwm);
2221
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002222 entries = intel_wm_method2(clock, htotal,
2223 crtc->base.cursor->state->crtc_w, 4,
2224 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002225 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002226 i965_cursor_wm_info.cacheline_size) +
2227 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002228
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002229 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230 if (cursor_sr > i965_cursor_wm_info.max_wm)
2231 cursor_sr = i965_cursor_wm_info.max_wm;
2232
2233 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2234 "cursor %d\n", srwm, cursor_sr);
2235
Imre Deak98584252014-06-13 14:54:20 +03002236 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237 } else {
Imre Deak98584252014-06-13 14:54:20 +03002238 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002240 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 }
2242
2243 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2244 srwm);
2245
2246 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002247 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2248 FW_WM(8, CURSORB) |
2249 FW_WM(8, PLANEB) |
2250 FW_WM(8, PLANEA));
2251 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2252 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002253 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002254 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002255
2256 if (cxsr_enabled)
2257 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258}
2259
Ville Syrjäläf4998962015-03-10 17:02:21 +02002260#undef FW_WM
2261
Ville Syrjälä432081b2016-10-31 22:37:03 +02002262static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002264 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265 const struct intel_watermark_params *wm_info;
2266 uint32_t fwater_lo;
2267 uint32_t fwater_hi;
2268 int cwm, srwm = 1;
2269 int fifo_size;
2270 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002271 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002273 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002275 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 wm_info = &i915_wm_info;
2277 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002278 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002280 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2281 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002282 if (intel_crtc_active(crtc)) {
2283 const struct drm_display_mode *adjusted_mode =
2284 &crtc->config->base.adjusted_mode;
2285 const struct drm_framebuffer *fb =
2286 crtc->base.primary->state->fb;
2287 int cpp;
2288
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002290 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002291 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002292 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002293
Damien Lespiau241bfc32013-09-25 16:45:37 +01002294 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002296 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002297 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002298 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002300 if (planea_wm > (long)wm_info->max_wm)
2301 planea_wm = wm_info->max_wm;
2302 }
2303
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002304 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002305 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002307 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2308 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002309 if (intel_crtc_active(crtc)) {
2310 const struct drm_display_mode *adjusted_mode =
2311 &crtc->config->base.adjusted_mode;
2312 const struct drm_framebuffer *fb =
2313 crtc->base.primary->state->fb;
2314 int cpp;
2315
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002316 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002317 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002318 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002319 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002320
Damien Lespiau241bfc32013-09-25 16:45:37 +01002321 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002323 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002324 if (enabled == NULL)
2325 enabled = crtc;
2326 else
2327 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002328 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 if (planeb_wm > (long)wm_info->max_wm)
2331 planeb_wm = wm_info->max_wm;
2332 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333
2334 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2335
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002336 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002337 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002338
Ville Syrjäläefc26112016-10-31 22:37:04 +02002339 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002340
2341 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002342 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002343 enabled = NULL;
2344 }
2345
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002346 /*
2347 * Overlay gets an aggressive default since video jitter is bad.
2348 */
2349 cwm = 2;
2350
2351 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002352 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002353
2354 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002355 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002356 /* self-refresh has much higher latency */
2357 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002358 const struct drm_display_mode *adjusted_mode =
2359 &enabled->config->base.adjusted_mode;
2360 const struct drm_framebuffer *fb =
2361 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002362 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002363 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002364 int hdisplay = enabled->config->pipe_src_w;
2365 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366 int entries;
2367
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002368 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002369 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002370 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002371 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002372
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002373 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2374 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002375 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2376 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2377 srwm = wm_info->fifo_size - entries;
2378 if (srwm < 0)
2379 srwm = 1;
2380
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002381 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002382 I915_WRITE(FW_BLC_SELF,
2383 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002384 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002385 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2386 }
2387
2388 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2389 planea_wm, planeb_wm, cwm, srwm);
2390
2391 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2392 fwater_hi = (cwm & 0x1f);
2393
2394 /* Set request length to 8 cachelines per fetch */
2395 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2396 fwater_hi = fwater_hi | (1 << 8);
2397
2398 I915_WRITE(FW_BLC, fwater_lo);
2399 I915_WRITE(FW_BLC2, fwater_hi);
2400
Imre Deak5209b1f2014-07-01 12:36:17 +03002401 if (enabled)
2402 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002403}
2404
Ville Syrjälä432081b2016-10-31 22:37:03 +02002405static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002407 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002408 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002409 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002410 uint32_t fwater_lo;
2411 int planea_wm;
2412
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002413 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414 if (crtc == NULL)
2415 return;
2416
Ville Syrjäläefc26112016-10-31 22:37:04 +02002417 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002418 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002419 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002420 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002421 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2423 fwater_lo |= (3<<8) | planea_wm;
2424
2425 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2426
2427 I915_WRITE(FW_BLC, fwater_lo);
2428}
2429
Ville Syrjälä37126462013-08-01 16:18:55 +03002430/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002431static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2432 unsigned int cpp,
2433 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002434{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002435 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002437 ret = intel_wm_method1(pixel_rate, cpp, latency);
2438 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002439
2440 return ret;
2441}
2442
Ville Syrjälä37126462013-08-01 16:18:55 +03002443/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002444static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2445 unsigned int htotal,
2446 unsigned int width,
2447 unsigned int cpp,
2448 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002449{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002450 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002451
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452 ret = intel_wm_method2(pixel_rate, htotal,
2453 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002455
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456 return ret;
2457}
2458
Ville Syrjälä23297042013-07-05 11:57:17 +03002459static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002460 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002461{
Matt Roper15126882015-12-03 11:37:40 -08002462 /*
2463 * Neither of these should be possible since this function shouldn't be
2464 * called if the CRTC is off or the plane is invisible. But let's be
2465 * extra paranoid to avoid a potential divide-by-zero if we screw up
2466 * elsewhere in the driver.
2467 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002468 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002469 return 0;
2470 if (WARN_ON(!horiz_pixels))
2471 return 0;
2472
Ville Syrjäläac484962016-01-20 21:05:26 +02002473 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002474}
2475
Imre Deak820c1982013-12-17 14:46:36 +02002476struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002477 uint16_t pri;
2478 uint16_t spr;
2479 uint16_t cur;
2480 uint16_t fbc;
2481};
2482
Ville Syrjälä37126462013-08-01 16:18:55 +03002483/*
2484 * For both WM_PIPE and WM_LP.
2485 * mem_value must be in 0.1us units.
2486 */
Matt Roper7221fc32015-09-24 15:53:08 -07002487static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002488 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002489 uint32_t mem_value,
2490 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002491{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002492 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002493 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
Ville Syrjälä24304d812017-03-14 17:10:49 +02002495 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496 return 0;
2497
Ville Syrjälä353c8592016-12-14 23:30:57 +02002498 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002499
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002500 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002501
2502 if (!is_lp)
2503 return method1;
2504
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002505 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002506 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002507 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002508 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002509
2510 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511}
2512
Ville Syrjälä37126462013-08-01 16:18:55 +03002513/*
2514 * For both WM_PIPE and WM_LP.
2515 * mem_value must be in 0.1us units.
2516 */
Matt Roper7221fc32015-09-24 15:53:08 -07002517static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002518 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519 uint32_t mem_value)
2520{
2521 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002522 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523
Ville Syrjälä24304d812017-03-14 17:10:49 +02002524 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002525 return 0;
2526
Ville Syrjälä353c8592016-12-14 23:30:57 +02002527 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002528
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002529 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2530 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002531 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002532 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002533 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 return min(method1, method2);
2535}
2536
Ville Syrjälä37126462013-08-01 16:18:55 +03002537/*
2538 * For both WM_PIPE and WM_LP.
2539 * mem_value must be in 0.1us units.
2540 */
Matt Roper7221fc32015-09-24 15:53:08 -07002541static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002542 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002543 uint32_t mem_value)
2544{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002545 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002546
Ville Syrjälä24304d812017-03-14 17:10:49 +02002547 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002548 return 0;
2549
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002550 cpp = pstate->base.fb->format->cpp[0];
2551
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002552 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002553 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002554 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002555}
2556
Paulo Zanonicca32e92013-05-31 11:45:06 -03002557/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002558static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002559 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002560 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561{
Ville Syrjälä83054942016-11-18 21:53:00 +02002562 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002563
Ville Syrjälä24304d812017-03-14 17:10:49 +02002564 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565 return 0;
2566
Ville Syrjälä353c8592016-12-14 23:30:57 +02002567 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002568
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002569 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570}
2571
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002572static unsigned int
2573ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002574{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002575 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002576 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002577 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002578 return 768;
2579 else
2580 return 512;
2581}
2582
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583static unsigned int
2584ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2585 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002586{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002588 /* BDW primary/sprite plane watermarks */
2589 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002590 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002591 /* IVB/HSW primary/sprite plane watermarks */
2592 return level == 0 ? 127 : 1023;
2593 else if (!is_sprite)
2594 /* ILK/SNB primary plane watermarks */
2595 return level == 0 ? 127 : 511;
2596 else
2597 /* ILK/SNB sprite plane watermarks */
2598 return level == 0 ? 63 : 255;
2599}
2600
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002601static unsigned int
2602ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002604 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002605 return level == 0 ? 63 : 255;
2606 else
2607 return level == 0 ? 31 : 63;
2608}
2609
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002611{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002612 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002613 return 31;
2614 else
2615 return 15;
2616}
2617
Ville Syrjälä158ae642013-08-07 13:28:19 +03002618/* Calculate the maximum primary/sprite plane watermark */
2619static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2620 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002621 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002622 enum intel_ddb_partitioning ddb_partitioning,
2623 bool is_sprite)
2624{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002625 struct drm_i915_private *dev_priv = to_i915(dev);
2626 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002627
2628 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 return 0;
2631
2632 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002634 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635
2636 /*
2637 * For some reason the non self refresh
2638 * FIFO size is only half of the self
2639 * refresh FIFO size on ILK/SNB.
2640 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642 fifo_size /= 2;
2643 }
2644
Ville Syrjälä240264f2013-08-07 13:29:12 +03002645 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646 /* level 0 is always calculated with 1:1 split */
2647 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2648 if (is_sprite)
2649 fifo_size *= 5;
2650 fifo_size /= 6;
2651 } else {
2652 fifo_size /= 2;
2653 }
2654 }
2655
2656 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002657 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002658}
2659
2660/* Calculate the maximum cursor plane watermark */
2661static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002662 int level,
2663 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002664{
2665 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002666 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667 return 64;
2668
2669 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002670 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671}
2672
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002673static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002674 int level,
2675 const struct intel_wm_config *config,
2676 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002677 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002679 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2680 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2681 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002682 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002683}
2684
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002686 int level,
2687 struct ilk_wm_maximums *max)
2688{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002689 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2690 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2691 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2692 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002693}
2694
Ville Syrjäläd9395652013-10-09 19:18:10 +03002695static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002696 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002697 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002698{
2699 bool ret;
2700
2701 /* already determined to be invalid? */
2702 if (!result->enable)
2703 return false;
2704
2705 result->enable = result->pri_val <= max->pri &&
2706 result->spr_val <= max->spr &&
2707 result->cur_val <= max->cur;
2708
2709 ret = result->enable;
2710
2711 /*
2712 * HACK until we can pre-compute everything,
2713 * and thus fail gracefully if LP0 watermarks
2714 * are exceeded...
2715 */
2716 if (level == 0 && !result->enable) {
2717 if (result->pri_val > max->pri)
2718 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2719 level, result->pri_val, max->pri);
2720 if (result->spr_val > max->spr)
2721 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2722 level, result->spr_val, max->spr);
2723 if (result->cur_val > max->cur)
2724 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2725 level, result->cur_val, max->cur);
2726
2727 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2728 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2729 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2730 result->enable = true;
2731 }
2732
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002733 return ret;
2734}
2735
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002736static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002737 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002738 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002739 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002740 const struct intel_plane_state *pristate,
2741 const struct intel_plane_state *sprstate,
2742 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002743 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002744{
2745 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2746 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2747 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2748
2749 /* WM1+ latency values stored in 0.5us units */
2750 if (level > 0) {
2751 pri_latency *= 5;
2752 spr_latency *= 5;
2753 cur_latency *= 5;
2754 }
2755
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002756 if (pristate) {
2757 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2758 pri_latency, level);
2759 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2760 }
2761
2762 if (sprstate)
2763 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2764
2765 if (curstate)
2766 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2767
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002768 result->enable = true;
2769}
2770
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002772hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002773{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002774 const struct intel_atomic_state *intel_state =
2775 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002776 const struct drm_display_mode *adjusted_mode =
2777 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002778 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002779
Matt Roperee91a152015-12-03 11:37:39 -08002780 if (!cstate->base.active)
2781 return 0;
2782 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2783 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002784 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002786
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787 /* The WM are computed with base on how long it takes to fill a single
2788 * row at the given clock rate, multiplied by 8.
2789 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002790 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2791 adjusted_mode->crtc_clock);
2792 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002793 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2796 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797}
2798
Ville Syrjäläbb726512016-10-31 22:37:24 +02002799static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2800 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002801{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002802 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002803 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002804 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002805 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002806
2807 /* read the first set of memory latencies[0:3] */
2808 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002809 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002810 ret = sandybridge_pcode_read(dev_priv,
2811 GEN9_PCODE_READ_MEM_LATENCY,
2812 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002813 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002814
2815 if (ret) {
2816 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2817 return;
2818 }
2819
2820 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2821 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2822 GEN9_MEM_LATENCY_LEVEL_MASK;
2823 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2824 GEN9_MEM_LATENCY_LEVEL_MASK;
2825 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2826 GEN9_MEM_LATENCY_LEVEL_MASK;
2827
2828 /* read the second set of memory latencies[4:7] */
2829 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002830 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002831 ret = sandybridge_pcode_read(dev_priv,
2832 GEN9_PCODE_READ_MEM_LATENCY,
2833 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002834 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002835 if (ret) {
2836 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2837 return;
2838 }
2839
2840 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2841 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2842 GEN9_MEM_LATENCY_LEVEL_MASK;
2843 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2844 GEN9_MEM_LATENCY_LEVEL_MASK;
2845 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2846 GEN9_MEM_LATENCY_LEVEL_MASK;
2847
Vandana Kannan367294b2014-11-04 17:06:46 +00002848 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002849 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2850 * need to be disabled. We make sure to sanitize the values out
2851 * of the punit to satisfy this requirement.
2852 */
2853 for (level = 1; level <= max_level; level++) {
2854 if (wm[level] == 0) {
2855 for (i = level + 1; i <= max_level; i++)
2856 wm[i] = 0;
2857 break;
2858 }
2859 }
2860
2861 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002862 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002863 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002864 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002865 * to add 2us to the various latency levels we retrieve from the
2866 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002867 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002868 if (wm[0] == 0) {
2869 wm[0] += 2;
2870 for (level = 1; level <= max_level; level++) {
2871 if (wm[level] == 0)
2872 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002873 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002874 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 }
2876
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002877 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002878 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2879
2880 wm[0] = (sskpd >> 56) & 0xFF;
2881 if (wm[0] == 0)
2882 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002883 wm[1] = (sskpd >> 4) & 0xFF;
2884 wm[2] = (sskpd >> 12) & 0xFF;
2885 wm[3] = (sskpd >> 20) & 0x1FF;
2886 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002887 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002888 uint32_t sskpd = I915_READ(MCH_SSKPD);
2889
2890 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2891 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2892 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2893 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002894 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002895 uint32_t mltr = I915_READ(MLTR_ILK);
2896
2897 /* ILK primary LP0 latency is 700 ns */
2898 wm[0] = 7;
2899 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2900 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002901 } else {
2902 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002903 }
2904}
2905
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002906static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2907 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002908{
2909 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002910 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002911 wm[0] = 13;
2912}
2913
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002914static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2915 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002916{
2917 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002918 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002919 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002920}
2921
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002922int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002923{
2924 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002925 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002926 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002927 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002928 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002929 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002930 return 3;
2931 else
2932 return 2;
2933}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002934
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002935static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002936 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002937 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002938{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002939 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002940
2941 for (level = 0; level <= max_level; level++) {
2942 unsigned int latency = wm[level];
2943
2944 if (latency == 0) {
2945 DRM_ERROR("%s WM%d latency not provided\n",
2946 name, level);
2947 continue;
2948 }
2949
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002950 /*
2951 * - latencies are in us on gen9.
2952 * - before then, WM1+ latency values are in 0.5us units
2953 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002954 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002955 latency *= 10;
2956 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957 latency *= 5;
2958
2959 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2960 name, level, wm[level],
2961 latency / 10, latency % 10);
2962 }
2963}
2964
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002965static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2966 uint16_t wm[5], uint16_t min)
2967{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002968 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002969
2970 if (wm[0] >= min)
2971 return false;
2972
2973 wm[0] = max(wm[0], min);
2974 for (level = 1; level <= max_level; level++)
2975 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2976
2977 return true;
2978}
2979
Ville Syrjäläbb726512016-10-31 22:37:24 +02002980static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002981{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002982 bool changed;
2983
2984 /*
2985 * The BIOS provided WM memory latency values are often
2986 * inadequate for high resolution displays. Adjust them.
2987 */
2988 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2989 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2990 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2991
2992 if (!changed)
2993 return;
2994
2995 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002996 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2997 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2998 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002999}
3000
Ville Syrjäläbb726512016-10-31 22:37:24 +02003001static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003002{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003003 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003004
3005 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3006 sizeof(dev_priv->wm.pri_latency));
3007 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3008 sizeof(dev_priv->wm.pri_latency));
3009
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003010 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003011 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003012
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003013 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3014 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3015 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003016
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003017 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003018 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003019}
3020
Ville Syrjäläbb726512016-10-31 22:37:24 +02003021static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003022{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003023 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003024 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003025}
3026
Matt Ropered4a6a72016-02-23 17:20:13 -08003027static bool ilk_validate_pipe_wm(struct drm_device *dev,
3028 struct intel_pipe_wm *pipe_wm)
3029{
3030 /* LP0 watermark maximums depend on this pipe alone */
3031 const struct intel_wm_config config = {
3032 .num_pipes_active = 1,
3033 .sprites_enabled = pipe_wm->sprites_enabled,
3034 .sprites_scaled = pipe_wm->sprites_scaled,
3035 };
3036 struct ilk_wm_maximums max;
3037
3038 /* LP0 watermarks always use 1/2 DDB partitioning */
3039 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3040
3041 /* At least LP0 must be valid */
3042 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3043 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3044 return false;
3045 }
3046
3047 return true;
3048}
3049
Matt Roper261a27d2015-10-08 15:28:25 -07003050/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003051static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003052{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003053 struct drm_atomic_state *state = cstate->base.state;
3054 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003055 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003056 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003057 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003058 struct drm_plane *plane;
3059 const struct drm_plane_state *plane_state;
3060 const struct intel_plane_state *pristate = NULL;
3061 const struct intel_plane_state *sprstate = NULL;
3062 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003063 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003064 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003065
Matt Ropere8f1f022016-05-12 07:05:55 -07003066 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003067
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003068 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3069 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003070
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003071 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003072 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003073 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003074 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003075 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003076 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003077 }
3078
Matt Ropered4a6a72016-02-23 17:20:13 -08003079 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003080 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003081 pipe_wm->sprites_enabled = sprstate->base.visible;
3082 pipe_wm->sprites_scaled = sprstate->base.visible &&
3083 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3084 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003085 }
3086
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003087 usable_level = max_level;
3088
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003089 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003090 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003091 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003092
3093 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003094 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003095 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003096
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003097 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003098 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3099 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003100
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003101 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003102 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003103
Matt Ropered4a6a72016-02-23 17:20:13 -08003104 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003105 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003106
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003107 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003108
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003109 for (level = 1; level <= usable_level; level++) {
3110 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003111
Matt Roper86c8bbb2015-09-24 15:53:16 -07003112 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003113 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003114
3115 /*
3116 * Disable any watermark level that exceeds the
3117 * register maximums since such watermarks are
3118 * always invalid.
3119 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 if (!ilk_validate_wm_level(level, &max, wm)) {
3121 memset(wm, 0, sizeof(*wm));
3122 break;
3123 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003124 }
3125
Matt Roper86c8bbb2015-09-24 15:53:16 -07003126 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003127}
3128
3129/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003130 * Build a set of 'intermediate' watermark values that satisfy both the old
3131 * state and the new state. These can be programmed to the hardware
3132 * immediately.
3133 */
3134static int ilk_compute_intermediate_wm(struct drm_device *dev,
3135 struct intel_crtc *intel_crtc,
3136 struct intel_crtc_state *newstate)
3137{
Matt Ropere8f1f022016-05-12 07:05:55 -07003138 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003139 struct intel_atomic_state *intel_state =
3140 to_intel_atomic_state(newstate->base.state);
3141 const struct intel_crtc_state *oldstate =
3142 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3143 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003144 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003145
3146 /*
3147 * Start with the final, target watermarks, then combine with the
3148 * currently active watermarks to get values that are safe both before
3149 * and after the vblank.
3150 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003151 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003152 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3153 return 0;
3154
Matt Ropered4a6a72016-02-23 17:20:13 -08003155 a->pipe_enabled |= b->pipe_enabled;
3156 a->sprites_enabled |= b->sprites_enabled;
3157 a->sprites_scaled |= b->sprites_scaled;
3158
3159 for (level = 0; level <= max_level; level++) {
3160 struct intel_wm_level *a_wm = &a->wm[level];
3161 const struct intel_wm_level *b_wm = &b->wm[level];
3162
3163 a_wm->enable &= b_wm->enable;
3164 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3165 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3166 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3167 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3168 }
3169
3170 /*
3171 * We need to make sure that these merged watermark values are
3172 * actually a valid configuration themselves. If they're not,
3173 * there's no safe way to transition from the old state to
3174 * the new state, so we need to fail the atomic transaction.
3175 */
3176 if (!ilk_validate_pipe_wm(dev, a))
3177 return -EINVAL;
3178
3179 /*
3180 * If our intermediate WM are identical to the final WM, then we can
3181 * omit the post-vblank programming; only update if it's different.
3182 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003183 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3184 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003185
3186 return 0;
3187}
3188
3189/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003190 * Merge the watermarks from all active pipes for a specific level.
3191 */
3192static void ilk_merge_wm_level(struct drm_device *dev,
3193 int level,
3194 struct intel_wm_level *ret_wm)
3195{
3196 const struct intel_crtc *intel_crtc;
3197
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003198 ret_wm->enable = true;
3199
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003200 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003201 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003202 const struct intel_wm_level *wm = &active->wm[level];
3203
3204 if (!active->pipe_enabled)
3205 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003206
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003207 /*
3208 * The watermark values may have been used in the past,
3209 * so we must maintain them in the registers for some
3210 * time even if the level is now disabled.
3211 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003212 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003213 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003214
3215 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3216 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3217 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3218 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3219 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003220}
3221
3222/*
3223 * Merge all low power watermarks for all active pipes.
3224 */
3225static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003226 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003227 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003228 struct intel_pipe_wm *merged)
3229{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003230 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003231 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003232 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003233
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003234 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003235 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003236 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003237 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003238
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003239 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003240 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003241
3242 /* merge each WM1+ level */
3243 for (level = 1; level <= max_level; level++) {
3244 struct intel_wm_level *wm = &merged->wm[level];
3245
3246 ilk_merge_wm_level(dev, level, wm);
3247
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003248 if (level > last_enabled_level)
3249 wm->enable = false;
3250 else if (!ilk_validate_wm_level(level, max, wm))
3251 /* make sure all following levels get disabled */
3252 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003253
3254 /*
3255 * The spec says it is preferred to disable
3256 * FBC WMs instead of disabling a WM level.
3257 */
3258 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003259 if (wm->enable)
3260 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003261 wm->fbc_val = 0;
3262 }
3263 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003264
3265 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3266 /*
3267 * FIXME this is racy. FBC might get enabled later.
3268 * What we should check here is whether FBC can be
3269 * enabled sometime later.
3270 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003271 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003272 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003273 for (level = 2; level <= max_level; level++) {
3274 struct intel_wm_level *wm = &merged->wm[level];
3275
3276 wm->enable = false;
3277 }
3278 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003279}
3280
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003281static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3282{
3283 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3284 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3285}
3286
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003287/* The value we need to program into the WM_LPx latency field */
3288static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3289{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003291
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003292 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003293 return 2 * level;
3294 else
3295 return dev_priv->wm.pri_latency[level];
3296}
3297
Imre Deak820c1982013-12-17 14:46:36 +02003298static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003299 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003300 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003301 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003302{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003303 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003304 struct intel_crtc *intel_crtc;
3305 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003306
Ville Syrjälä0362c782013-10-09 19:17:57 +03003307 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003308 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003309
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003310 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003311 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003312 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003313
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003314 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003315
Ville Syrjälä0362c782013-10-09 19:17:57 +03003316 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003317
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003318 /*
3319 * Maintain the watermark values even if the level is
3320 * disabled. Doing otherwise could cause underruns.
3321 */
3322 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003323 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003324 (r->pri_val << WM1_LP_SR_SHIFT) |
3325 r->cur_val;
3326
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003327 if (r->enable)
3328 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3329
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003330 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003331 results->wm_lp[wm_lp - 1] |=
3332 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3333 else
3334 results->wm_lp[wm_lp - 1] |=
3335 r->fbc_val << WM1_LP_FBC_SHIFT;
3336
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003337 /*
3338 * Always set WM1S_LP_EN when spr_val != 0, even if the
3339 * level is disabled. Doing otherwise could cause underruns.
3340 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003341 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003342 WARN_ON(wm_lp != 1);
3343 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3344 } else
3345 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003346 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003347
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003349 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003350 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003351 const struct intel_wm_level *r =
3352 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003353
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 if (WARN_ON(!r->enable))
3355 continue;
3356
Matt Ropered4a6a72016-02-23 17:20:13 -08003357 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358
3359 results->wm_pipe[pipe] =
3360 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3361 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3362 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003363 }
3364}
3365
Paulo Zanoni861f3382013-05-31 10:19:21 -03003366/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3367 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003368static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003369 struct intel_pipe_wm *r1,
3370 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003371{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003372 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003373 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003374
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003375 for (level = 1; level <= max_level; level++) {
3376 if (r1->wm[level].enable)
3377 level1 = level;
3378 if (r2->wm[level].enable)
3379 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003380 }
3381
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003382 if (level1 == level2) {
3383 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003384 return r2;
3385 else
3386 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003387 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003388 return r1;
3389 } else {
3390 return r2;
3391 }
3392}
3393
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003394/* dirty bits used to track which watermarks need changes */
3395#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3396#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3397#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3398#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3399#define WM_DIRTY_FBC (1 << 24)
3400#define WM_DIRTY_DDB (1 << 25)
3401
Damien Lespiau055e3932014-08-18 13:49:10 +01003402static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003403 const struct ilk_wm_values *old,
3404 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003405{
3406 unsigned int dirty = 0;
3407 enum pipe pipe;
3408 int wm_lp;
3409
Damien Lespiau055e3932014-08-18 13:49:10 +01003410 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003411 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3412 dirty |= WM_DIRTY_LINETIME(pipe);
3413 /* Must disable LP1+ watermarks too */
3414 dirty |= WM_DIRTY_LP_ALL;
3415 }
3416
3417 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3418 dirty |= WM_DIRTY_PIPE(pipe);
3419 /* Must disable LP1+ watermarks too */
3420 dirty |= WM_DIRTY_LP_ALL;
3421 }
3422 }
3423
3424 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3425 dirty |= WM_DIRTY_FBC;
3426 /* Must disable LP1+ watermarks too */
3427 dirty |= WM_DIRTY_LP_ALL;
3428 }
3429
3430 if (old->partitioning != new->partitioning) {
3431 dirty |= WM_DIRTY_DDB;
3432 /* Must disable LP1+ watermarks too */
3433 dirty |= WM_DIRTY_LP_ALL;
3434 }
3435
3436 /* LP1+ watermarks already deemed dirty, no need to continue */
3437 if (dirty & WM_DIRTY_LP_ALL)
3438 return dirty;
3439
3440 /* Find the lowest numbered LP1+ watermark in need of an update... */
3441 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3442 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3443 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3444 break;
3445 }
3446
3447 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3448 for (; wm_lp <= 3; wm_lp++)
3449 dirty |= WM_DIRTY_LP(wm_lp);
3450
3451 return dirty;
3452}
3453
Ville Syrjälä8553c182013-12-05 15:51:39 +02003454static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3455 unsigned int dirty)
3456{
Imre Deak820c1982013-12-17 14:46:36 +02003457 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003458 bool changed = false;
3459
3460 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3461 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3462 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3463 changed = true;
3464 }
3465 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3466 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3467 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3468 changed = true;
3469 }
3470 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3471 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3472 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3473 changed = true;
3474 }
3475
3476 /*
3477 * Don't touch WM1S_LP_EN here.
3478 * Doing so could cause underruns.
3479 */
3480
3481 return changed;
3482}
3483
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003484/*
3485 * The spec says we shouldn't write when we don't need, because every write
3486 * causes WMs to be re-evaluated, expending some power.
3487 */
Imre Deak820c1982013-12-17 14:46:36 +02003488static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3489 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003490{
Imre Deak820c1982013-12-17 14:46:36 +02003491 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003492 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003493 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003494
Damien Lespiau055e3932014-08-18 13:49:10 +01003495 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003496 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003497 return;
3498
Ville Syrjälä8553c182013-12-05 15:51:39 +02003499 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003500
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003501 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003502 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003503 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003504 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003505 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003506 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3507
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003508 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003509 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003510 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003511 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003512 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003513 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3514
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003515 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003516 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003517 val = I915_READ(WM_MISC);
3518 if (results->partitioning == INTEL_DDB_PART_1_2)
3519 val &= ~WM_MISC_DATA_PARTITION_5_6;
3520 else
3521 val |= WM_MISC_DATA_PARTITION_5_6;
3522 I915_WRITE(WM_MISC, val);
3523 } else {
3524 val = I915_READ(DISP_ARB_CTL2);
3525 if (results->partitioning == INTEL_DDB_PART_1_2)
3526 val &= ~DISP_DATA_PARTITION_5_6;
3527 else
3528 val |= DISP_DATA_PARTITION_5_6;
3529 I915_WRITE(DISP_ARB_CTL2, val);
3530 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003531 }
3532
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003533 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003534 val = I915_READ(DISP_ARB_CTL);
3535 if (results->enable_fbc_wm)
3536 val &= ~DISP_FBC_WM_DIS;
3537 else
3538 val |= DISP_FBC_WM_DIS;
3539 I915_WRITE(DISP_ARB_CTL, val);
3540 }
3541
Imre Deak954911e2013-12-17 14:46:34 +02003542 if (dirty & WM_DIRTY_LP(1) &&
3543 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3544 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3545
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003546 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003547 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3548 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3549 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3550 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3551 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003553 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003555 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003557 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003559
3560 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561}
3562
Matt Ropered4a6a72016-02-23 17:20:13 -08003563bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003565 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003566
3567 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3568}
3569
Matt Roper024c9042015-09-24 15:53:11 -07003570/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003571 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3572 * so assume we'll always need it in order to avoid underruns.
3573 */
3574static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3575{
3576 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3577
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003578 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003579 return true;
3580
3581 return false;
3582}
3583
Paulo Zanoni56feca92016-09-22 18:00:28 -03003584static bool
3585intel_has_sagv(struct drm_i915_private *dev_priv)
3586{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003587 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
3588 IS_CANNONLAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003589 return true;
3590
3591 if (IS_SKYLAKE(dev_priv) &&
3592 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3593 return true;
3594
3595 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003596}
3597
Lyude656d1b82016-08-17 15:55:54 -04003598/*
3599 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3600 * depending on power and performance requirements. The display engine access
3601 * to system memory is blocked during the adjustment time. Because of the
3602 * blocking time, having this enabled can cause full system hangs and/or pipe
3603 * underruns if we don't meet all of the following requirements:
3604 *
3605 * - <= 1 pipe enabled
3606 * - All planes can enable watermarks for latencies >= SAGV engine block time
3607 * - We're not using an interlaced display configuration
3608 */
3609int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003610intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003611{
3612 int ret;
3613
Paulo Zanoni56feca92016-09-22 18:00:28 -03003614 if (!intel_has_sagv(dev_priv))
3615 return 0;
3616
3617 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003618 return 0;
3619
3620 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003621 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003622
3623 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3624 GEN9_SAGV_ENABLE);
3625
3626 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003627 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003628
3629 /*
3630 * Some skl systems, pre-release machines in particular,
3631 * don't actually have an SAGV.
3632 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003633 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003634 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003635 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003636 return 0;
3637 } else if (ret < 0) {
3638 DRM_ERROR("Failed to enable the SAGV\n");
3639 return ret;
3640 }
3641
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003642 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003643 return 0;
3644}
3645
Lyude656d1b82016-08-17 15:55:54 -04003646int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003647intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003648{
Imre Deakb3b8e992016-12-05 18:27:38 +02003649 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003650
Paulo Zanoni56feca92016-09-22 18:00:28 -03003651 if (!intel_has_sagv(dev_priv))
3652 return 0;
3653
3654 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003655 return 0;
3656
3657 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003658 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003659
3660 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003661 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3662 GEN9_SAGV_DISABLE,
3663 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3664 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003665 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003666
Lyude656d1b82016-08-17 15:55:54 -04003667 /*
3668 * Some skl systems, pre-release machines in particular,
3669 * don't actually have an SAGV.
3670 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003671 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003672 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003673 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003674 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003675 } else if (ret < 0) {
3676 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3677 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003678 }
3679
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003680 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003681 return 0;
3682}
3683
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003684bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003685{
3686 struct drm_device *dev = state->dev;
3687 struct drm_i915_private *dev_priv = to_i915(dev);
3688 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003689 struct intel_crtc *crtc;
3690 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003691 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003692 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003693 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003694 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003695
Paulo Zanoni56feca92016-09-22 18:00:28 -03003696 if (!intel_has_sagv(dev_priv))
3697 return false;
3698
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003699 if (IS_GEN9(dev_priv))
3700 sagv_block_time_us = 30;
3701 else if (IS_GEN10(dev_priv))
3702 sagv_block_time_us = 20;
3703 else
3704 sagv_block_time_us = 10;
3705
Lyude656d1b82016-08-17 15:55:54 -04003706 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003707 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003708 * more then one pipe enabled
3709 *
3710 * If there are no active CRTCs, no additional checks need be performed
3711 */
3712 if (hweight32(intel_state->active_crtcs) == 0)
3713 return true;
3714 else if (hweight32(intel_state->active_crtcs) > 1)
3715 return false;
3716
3717 /* Since we're now guaranteed to only have one active CRTC... */
3718 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003719 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003720 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003721
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003722 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003723 return false;
3724
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003725 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003726 struct skl_plane_wm *wm =
3727 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003728
Lyude656d1b82016-08-17 15:55:54 -04003729 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003730 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003731 continue;
3732
3733 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003734 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003735 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003736 { }
3737
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003738 latency = dev_priv->wm.skl_latency[level];
3739
3740 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003741 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003742 I915_FORMAT_MOD_X_TILED)
3743 latency += 15;
3744
Lyude656d1b82016-08-17 15:55:54 -04003745 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003746 * If any of the planes on this pipe don't enable wm levels that
3747 * incur memory latencies higher than sagv_block_time_us we
3748 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003749 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003750 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003751 return false;
3752 }
3753
3754 return true;
3755}
3756
Damien Lespiaub9cec072014-11-04 17:06:43 +00003757static void
3758skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003759 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003760 struct skl_ddb_entry *alloc, /* out */
3761 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003762{
Matt Roperc107acf2016-05-12 07:06:01 -07003763 struct drm_atomic_state *state = cstate->base.state;
3764 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3765 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003766 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003767 unsigned int pipe_size, ddb_size;
3768 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003769
Matt Ropera6d3460e2016-05-12 07:06:04 -07003770 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003771 alloc->start = 0;
3772 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003773 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003774 return;
3775 }
3776
Matt Ropera6d3460e2016-05-12 07:06:04 -07003777 if (intel_state->active_pipe_changes)
3778 *num_active = hweight32(intel_state->active_crtcs);
3779 else
3780 *num_active = hweight32(dev_priv->active_crtcs);
3781
Deepak M6f3fff62016-09-15 15:01:10 +05303782 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3783 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003784
Mahesh Kumar9a9e3dfd2018-01-30 11:49:10 -02003785 if (INTEL_GEN(dev_priv) < 11)
3786 ddb_size -= 4; /* 4 blocks for bypass path allocation */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003787
Matt Roperc107acf2016-05-12 07:06:01 -07003788 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003789 * If the state doesn't change the active CRTC's, then there's
3790 * no need to recalculate; the existing pipe allocation limits
3791 * should remain unchanged. Note that we're safe from racing
3792 * commits since any racing commit that changes the active CRTC
3793 * list would need to grab _all_ crtc locks, including the one
3794 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003795 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003796 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003797 /*
3798 * alloc may be cleared by clear_intel_crtc_state,
3799 * copy from old state to be sure
3800 */
3801 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003802 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003803 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003804
3805 nth_active_pipe = hweight32(intel_state->active_crtcs &
3806 (drm_crtc_mask(for_crtc) - 1));
3807 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3808 alloc->start = nth_active_pipe * ddb_size / *num_active;
3809 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003810}
3811
Matt Roperc107acf2016-05-12 07:06:01 -07003812static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003813{
Matt Roperc107acf2016-05-12 07:06:01 -07003814 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003815 return 32;
3816
3817 return 8;
3818}
3819
Damien Lespiaua269c582014-11-04 17:06:49 +00003820static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3821{
3822 entry->start = reg & 0x3ff;
3823 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003824 if (entry->end)
3825 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003826}
3827
Mahesh Kumarddf34312018-04-09 09:11:03 +05303828static void
3829skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3830 const enum pipe pipe,
3831 const enum plane_id plane_id,
3832 struct skl_ddb_allocation *ddb /* out */)
3833{
3834 u32 val, val2 = 0;
3835 int fourcc, pixel_format;
3836
3837 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3838 if (plane_id == PLANE_CURSOR) {
3839 val = I915_READ(CUR_BUF_CFG(pipe));
3840 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3841 return;
3842 }
3843
3844 val = I915_READ(PLANE_CTL(pipe, plane_id));
3845
3846 /* No DDB allocated for disabled planes */
3847 if (!(val & PLANE_CTL_ENABLE))
3848 return;
3849
3850 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3851 fourcc = skl_format_to_fourcc(pixel_format,
3852 val & PLANE_CTL_ORDER_RGBX,
3853 val & PLANE_CTL_ALPHA_MASK);
3854
3855 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3856 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
3857
3858 if (fourcc == DRM_FORMAT_NV12) {
3859 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val2);
3860 skl_ddb_entry_init_from_hw(&ddb->uv_plane[pipe][plane_id], val);
3861 } else {
3862 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3863 }
3864}
3865
Damien Lespiau08db6652014-11-04 17:06:52 +00003866void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3867 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003868{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003869 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003870
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003871 memset(ddb, 0, sizeof(*ddb));
3872
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003873 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003874 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003875 enum plane_id plane_id;
3876 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003877
3878 power_domain = POWER_DOMAIN_PIPE(pipe);
3879 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003880 continue;
3881
Mahesh Kumarddf34312018-04-09 09:11:03 +05303882 for_each_plane_id_on_crtc(crtc, plane_id)
3883 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3884 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02003885
3886 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003887 }
3888}
3889
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003890/*
3891 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3892 * The bspec defines downscale amount as:
3893 *
3894 * """
3895 * Horizontal down scale amount = maximum[1, Horizontal source size /
3896 * Horizontal destination size]
3897 * Vertical down scale amount = maximum[1, Vertical source size /
3898 * Vertical destination size]
3899 * Total down scale amount = Horizontal down scale amount *
3900 * Vertical down scale amount
3901 * """
3902 *
3903 * Return value is provided in 16.16 fixed point form to retain fractional part.
3904 * Caller should take care of dividing & rounding off the value.
3905 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303906static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003907skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3908 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003909{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003910 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003911 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303912 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3913 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003914
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003915 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303916 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003917
3918 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003919 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003920 /*
3921 * Cursors only support 0/180 degree rotation,
3922 * hence no need to account for rotation here.
3923 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303924 src_w = pstate->base.src_w >> 16;
3925 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003926 dst_w = pstate->base.crtc_w;
3927 dst_h = pstate->base.crtc_h;
3928 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003929 /*
3930 * Src coordinates are already rotated by 270 degrees for
3931 * the 90/270 degree plane rotation cases (to match the
3932 * GTT mapping), hence no need to account for rotation here.
3933 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303934 src_w = drm_rect_width(&pstate->base.src) >> 16;
3935 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003936 dst_w = drm_rect_width(&pstate->base.dst);
3937 dst_h = drm_rect_height(&pstate->base.dst);
3938 }
3939
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303940 fp_w_ratio = div_fixed16(src_w, dst_w);
3941 fp_h_ratio = div_fixed16(src_h, dst_h);
3942 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3943 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003944
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303945 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003946}
3947
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303948static uint_fixed_16_16_t
3949skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
3950{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303951 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303952
3953 if (!crtc_state->base.enable)
3954 return pipe_downscale;
3955
3956 if (crtc_state->pch_pfit.enabled) {
3957 uint32_t src_w, src_h, dst_w, dst_h;
3958 uint32_t pfit_size = crtc_state->pch_pfit.size;
3959 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3960 uint_fixed_16_16_t downscale_h, downscale_w;
3961
3962 src_w = crtc_state->pipe_src_w;
3963 src_h = crtc_state->pipe_src_h;
3964 dst_w = pfit_size >> 16;
3965 dst_h = pfit_size & 0xffff;
3966
3967 if (!dst_w || !dst_h)
3968 return pipe_downscale;
3969
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303970 fp_w_ratio = div_fixed16(src_w, dst_w);
3971 fp_h_ratio = div_fixed16(src_h, dst_h);
3972 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3973 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303974
3975 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
3976 }
3977
3978 return pipe_downscale;
3979}
3980
3981int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
3982 struct intel_crtc_state *cstate)
3983{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07003984 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303985 struct drm_crtc_state *crtc_state = &cstate->base;
3986 struct drm_atomic_state *state = crtc_state->state;
3987 struct drm_plane *plane;
3988 const struct drm_plane_state *pstate;
3989 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003990 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303991 uint32_t pipe_max_pixel_rate;
3992 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303993 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303994
3995 if (!cstate->base.enable)
3996 return 0;
3997
3998 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
3999 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304000 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304001 int bpp;
4002
4003 if (!intel_wm_plane_visible(cstate,
4004 to_intel_plane_state(pstate)))
4005 continue;
4006
4007 if (WARN_ON(!pstate->fb))
4008 return -EINVAL;
4009
4010 intel_pstate = to_intel_plane_state(pstate);
4011 plane_downscale = skl_plane_downscale_amount(cstate,
4012 intel_pstate);
4013 bpp = pstate->fb->format->cpp[0] * 8;
4014 if (bpp == 64)
4015 plane_downscale = mul_fixed16(plane_downscale,
4016 fp_9_div_8);
4017
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304018 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304019 }
4020 pipe_downscale = skl_pipe_downscale_amount(cstate);
4021
4022 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4023
4024 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004025 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4026
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004027 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004028 dotclk *= 2;
4029
4030 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304031
4032 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004033 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304034 return -EINVAL;
4035 }
4036
4037 return 0;
4038}
4039
Damien Lespiaub9cec072014-11-04 17:06:43 +00004040static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07004041skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
4042 const struct drm_plane_state *pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304043 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004044{
Mahesh Kumarb879d582018-04-09 09:11:01 +05304045 struct intel_plane *intel_plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004046 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304047 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004048 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004049 struct drm_framebuffer *fb;
4050 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304051 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07004052
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004053 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004054 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004055
4056 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004057 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004058
Mahesh Kumarb879d582018-04-09 09:11:01 +05304059 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004060 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304061 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004062 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004063
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004064 /*
4065 * Src coordinates are already rotated by 270 degrees for
4066 * the 90/270 degree plane rotation cases (to match the
4067 * GTT mapping), hence no need to account for rotation here.
4068 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004069 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4070 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004071
Mahesh Kumarb879d582018-04-09 09:11:01 +05304072 /* UV plane does 1/2 pixel sub-sampling */
4073 if (plane == 1 && format == DRM_FORMAT_NV12) {
4074 width /= 2;
4075 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004076 }
4077
Mahesh Kumarb879d582018-04-09 09:11:01 +05304078 data_rate = width * height * fb->format->cpp[plane];
4079
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004080 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004081
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304082 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004083}
4084
4085/*
4086 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4087 * a 8192x4096@32bpp framebuffer:
4088 * 3 * 4096 * 8192 * 4 < 2^32
4089 */
4090static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004091skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304092 unsigned int *plane_data_rate,
4093 unsigned int *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004094{
Matt Roper9c74d822016-05-12 07:05:58 -07004095 struct drm_crtc_state *cstate = &intel_cstate->base;
4096 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004097 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004098 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004099 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004100
4101 if (WARN_ON(!state))
4102 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004103
Matt Ropera1de91e2016-05-12 07:05:57 -07004104 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004105 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004106 enum plane_id plane_id = to_intel_plane(plane)->id;
4107 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004108
Mahesh Kumarb879d582018-04-09 09:11:01 +05304109 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004110 rate = skl_plane_relative_data_rate(intel_cstate,
4111 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004112 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004113
4114 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004115
Mahesh Kumarb879d582018-04-09 09:11:01 +05304116 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004117 rate = skl_plane_relative_data_rate(intel_cstate,
4118 pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304119 uv_plane_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004120
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004121 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004122 }
4123
4124 return total_data_rate;
4125}
4126
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004127static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304128skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004129{
4130 struct drm_framebuffer *fb = pstate->fb;
4131 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4132 uint32_t src_w, src_h;
4133 uint32_t min_scanlines = 8;
4134 uint8_t plane_bpp;
4135
4136 if (WARN_ON(!fb))
4137 return 0;
4138
Mahesh Kumarb879d582018-04-09 09:11:01 +05304139 /* For packed formats, and uv-plane, return 0 */
4140 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004141 return 0;
4142
4143 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004144 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004145 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4146 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4147 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004148 return 8;
4149
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004150 /*
4151 * Src coordinates are already rotated by 270 degrees for
4152 * the 90/270 degree plane rotation cases (to match the
4153 * GTT mapping), hence no need to account for rotation here.
4154 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004155 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4156 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004157
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004158 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304159 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004160 src_w /= 2;
4161 src_h /= 2;
4162 }
4163
Mahesh Kumarb879d582018-04-09 09:11:01 +05304164 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004165
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004166 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004167 switch (plane_bpp) {
4168 case 1:
4169 min_scanlines = 32;
4170 break;
4171 case 2:
4172 min_scanlines = 16;
4173 break;
4174 case 4:
4175 min_scanlines = 8;
4176 break;
4177 case 8:
4178 min_scanlines = 4;
4179 break;
4180 default:
4181 WARN(1, "Unsupported pixel depth %u for rotation",
4182 plane_bpp);
4183 min_scanlines = 32;
4184 }
4185 }
4186
4187 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4188}
4189
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004190static void
4191skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304192 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004193{
4194 const struct drm_plane_state *pstate;
4195 struct drm_plane *plane;
4196
4197 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004198 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004199
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004200 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004201 continue;
4202
4203 if (!pstate->visible)
4204 continue;
4205
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004206 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304207 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004208 }
4209
4210 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4211}
4212
Matt Roperc107acf2016-05-12 07:06:01 -07004213static int
Matt Roper024c9042015-09-24 15:53:11 -07004214skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004215 struct skl_ddb_allocation *ddb /* out */)
4216{
Matt Roperc107acf2016-05-12 07:06:01 -07004217 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004218 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004219 struct drm_device *dev = crtc->dev;
4220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4221 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004222 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004223 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004224 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304225 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004226 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004227 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004228 int num_active;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304229 unsigned int plane_data_rate[I915_MAX_PLANES] = {};
4230 unsigned int uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304231 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004232
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004233 /* Clear the partitioning for disabled planes. */
4234 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304235 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004236
Matt Ropera6d3460e2016-05-12 07:06:04 -07004237 if (WARN_ON(!state))
4238 return 0;
4239
Matt Roperc107acf2016-05-12 07:06:01 -07004240 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004241 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004242 return 0;
4243 }
4244
Matt Ropera6d3460e2016-05-12 07:06:04 -07004245 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004246 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304247 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004248 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004249
Mahesh Kumarb879d582018-04-09 09:11:01 +05304250 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004251
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004252 /*
4253 * 1. Allocate the mininum required blocks for each active plane
4254 * and allocate the cursor, it doesn't require extra allocation
4255 * proportional to the data rate.
4256 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004257
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004258 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304259 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304260 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004261 }
4262
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304263 if (total_min_blocks > alloc_size) {
4264 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4265 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4266 alloc_size);
4267 return -EINVAL;
4268 }
4269
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004270 alloc_size -= total_min_blocks;
4271 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004272 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4273
Damien Lespiaub9cec072014-11-04 17:06:43 +00004274 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004275 * 2. Distribute the remaining space in proportion to the amount of
4276 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004277 *
4278 * FIXME: we may not allocate every single block here.
4279 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004280 total_data_rate = skl_get_total_relative_data_rate(cstate,
4281 plane_data_rate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304282 uv_plane_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07004283 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004284 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004285
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004286 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004287 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304288 unsigned int data_rate, uv_data_rate;
4289 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004290
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004291 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004292 continue;
4293
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004294 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004295
4296 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004297 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004298 * promote the expression to 64 bits to avoid overflowing, the
4299 * result is < available as data_rate / total_data_rate < 1
4300 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004301 plane_blocks = minimum[plane_id];
4302 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4303 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004304
Matt Roperc107acf2016-05-12 07:06:01 -07004305 /* Leave disabled planes at (0,0) */
4306 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004307 ddb->plane[pipe][plane_id].start = start;
4308 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004309 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004310
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004311 start += plane_blocks;
4312
Mahesh Kumarb879d582018-04-09 09:11:01 +05304313 /* Allocate DDB for UV plane for planar format/NV12 */
4314 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004315
Mahesh Kumarb879d582018-04-09 09:11:01 +05304316 uv_plane_blocks = uv_minimum[plane_id];
4317 uv_plane_blocks += div_u64((uint64_t)alloc_size * uv_data_rate,
4318 total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004319
Mahesh Kumarb879d582018-04-09 09:11:01 +05304320 if (uv_data_rate) {
4321 ddb->uv_plane[pipe][plane_id].start = start;
4322 ddb->uv_plane[pipe][plane_id].end =
4323 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004324 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004325
Mahesh Kumarb879d582018-04-09 09:11:01 +05304326 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004327 }
4328
Matt Roperc107acf2016-05-12 07:06:01 -07004329 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004330}
4331
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004332/*
4333 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004334 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004335 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4336 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4337*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004338static uint_fixed_16_16_t
4339skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004340 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004341{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304342 uint32_t wm_intermediate_val;
4343 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004344
4345 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304346 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004347
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304348 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004349 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004350
4351 if (INTEL_GEN(dev_priv) >= 10)
4352 ret = add_fixed16_u32(ret, 1);
4353
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004354 return ret;
4355}
4356
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304357static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4358 uint32_t pipe_htotal,
4359 uint32_t latency,
4360 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004361{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004362 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304363 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004364
4365 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304366 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004367
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004368 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304369 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4370 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304371 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004372 return ret;
4373}
4374
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304375static uint_fixed_16_16_t
4376intel_get_linetime_us(struct intel_crtc_state *cstate)
4377{
4378 uint32_t pixel_rate;
4379 uint32_t crtc_htotal;
4380 uint_fixed_16_16_t linetime_us;
4381
4382 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304383 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304384
4385 pixel_rate = cstate->pixel_rate;
4386
4387 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304388 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304389
4390 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304391 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304392
4393 return linetime_us;
4394}
4395
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304396static uint32_t
4397skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4398 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004399{
4400 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304401 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004402
4403 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004404 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004405 return 0;
4406
4407 /*
4408 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4409 * with additional adjustments for plane-specific scaling.
4410 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004411 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004412 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004413
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304414 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4415 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004416}
4417
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304418static int
4419skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4420 struct intel_crtc_state *cstate,
4421 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304422 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304423{
4424 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4425 const struct drm_plane_state *pstate = &intel_pstate->base;
4426 const struct drm_framebuffer *fb = pstate->fb;
4427 uint32_t interm_pbpl;
4428 struct intel_atomic_state *state =
4429 to_intel_atomic_state(cstate->base.state);
4430 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4431
4432 if (!intel_wm_plane_visible(cstate, intel_pstate))
4433 return 0;
4434
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304435 /* only NV12 format has two planes */
4436 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4437 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4438 return -EINVAL;
4439 }
4440
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304441 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4442 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4443 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4444 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4445 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4446 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4447 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304448 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304449
4450 if (plane->id == PLANE_CURSOR) {
4451 wp->width = intel_pstate->base.crtc_w;
4452 } else {
4453 /*
4454 * Src coordinates are already rotated by 270 degrees for
4455 * the 90/270 degree plane rotation cases (to match the
4456 * GTT mapping), hence no need to account for rotation here.
4457 */
4458 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4459 }
4460
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304461 if (plane_id == 1 && wp->is_planar)
4462 wp->width /= 2;
4463
4464 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304465 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4466 intel_pstate);
4467
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004468 if (INTEL_GEN(dev_priv) >= 11 &&
4469 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4470 wp->dbuf_block_size = 256;
4471 else
4472 wp->dbuf_block_size = 512;
4473
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304474 if (drm_rotation_90_or_270(pstate->rotation)) {
4475
4476 switch (wp->cpp) {
4477 case 1:
4478 wp->y_min_scanlines = 16;
4479 break;
4480 case 2:
4481 wp->y_min_scanlines = 8;
4482 break;
4483 case 4:
4484 wp->y_min_scanlines = 4;
4485 break;
4486 default:
4487 MISSING_CASE(wp->cpp);
4488 return -EINVAL;
4489 }
4490 } else {
4491 wp->y_min_scanlines = 4;
4492 }
4493
4494 if (apply_memory_bw_wa)
4495 wp->y_min_scanlines *= 2;
4496
4497 wp->plane_bytes_per_line = wp->width * wp->cpp;
4498 if (wp->y_tiled) {
4499 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004500 wp->y_min_scanlines,
4501 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304502
4503 if (INTEL_GEN(dev_priv) >= 10)
4504 interm_pbpl++;
4505
4506 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4507 wp->y_min_scanlines);
4508 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004509 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4510 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304511 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4512 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004513 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4514 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304515 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4516 }
4517
4518 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4519 wp->plane_blocks_per_line);
4520 wp->linetime_us = fixed16_to_u32_round_up(
4521 intel_get_linetime_us(cstate));
4522
4523 return 0;
4524}
4525
Matt Roper55994c22016-05-12 07:06:08 -07004526static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4527 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304528 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004529 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004530 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304531 const struct skl_wm_params *wp,
Matt Roper55994c22016-05-12 07:06:08 -07004532 uint16_t *out_blocks, /* out */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004533 uint8_t *out_lines, /* out */
4534 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004535{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304536 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004537 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304538 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304539 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004540 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004541 struct intel_atomic_state *state =
4542 to_intel_atomic_state(cstate->base.state);
4543 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004544 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004545
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004546 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004547 !intel_wm_plane_visible(cstate, intel_pstate)) {
4548 *enabled = false;
Matt Roper55994c22016-05-12 07:06:08 -07004549 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004550 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004551
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004552 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304553 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4554 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004555 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304556 latency += 4;
4557
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304558 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004559 latency += 15;
4560
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304561 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004562 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304563 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004564 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004565 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304566 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004567
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304568 if (wp->y_tiled) {
4569 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004570 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304571 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004572 wp->dbuf_block_size < 1) &&
4573 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1))
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004574 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004575 else if (ddb_allocation >=
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304576 fixed16_to_u32_round_up(wp->plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304577 selected_result = min_fixed16(method1, method2);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304578 else if (latency >= wp->linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304579 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004580 else
4581 selected_result = method1;
4582 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004583
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304584 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304585 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304586 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004587
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004588 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304589 if (level == 0 && wp->rc_surface)
4590 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004591
4592 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004593 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304594 if (wp->y_tiled) {
4595 res_blocks += fixed16_to_u32_round_up(
4596 wp->y_tile_minimum);
4597 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004598 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004599 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004600 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004601 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004602
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004603 if (INTEL_GEN(dev_priv) >= 11) {
4604 if (wp->y_tiled) {
4605 uint32_t extra_lines;
4606 uint_fixed_16_16_t fp_min_disp_buf_needed;
4607
4608 if (res_lines % wp->y_min_scanlines == 0)
4609 extra_lines = wp->y_min_scanlines;
4610 else
4611 extra_lines = wp->y_min_scanlines * 2 -
4612 res_lines % wp->y_min_scanlines;
4613
4614 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4615 extra_lines,
4616 wp->plane_blocks_per_line);
4617 min_disp_buf_needed = fixed16_to_u32_round_up(
4618 fp_min_disp_buf_needed);
4619 } else {
4620 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4621 }
4622 } else {
4623 min_disp_buf_needed = res_blocks;
4624 }
4625
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004626 if ((level > 0 && res_lines > 31) ||
4627 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004628 min_disp_buf_needed >= ddb_allocation) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004629 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004630
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004631 /*
4632 * If there are no valid level 0 watermarks, then we can't
4633 * support this display configuration.
4634 */
4635 if (level) {
4636 return 0;
4637 } else {
4638 struct drm_plane *plane = pstate->plane;
4639
4640 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4641 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4642 plane->base.id, plane->name,
4643 res_blocks, ddb_allocation, res_lines);
4644 return -EINVAL;
4645 }
Matt Roper55994c22016-05-12 07:06:08 -07004646 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004647
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004648 /* The number of lines are ignored for the level 0 watermark. */
4649 *out_lines = level ? res_lines : 0;
Damien Lespiaue6d66172014-11-04 17:06:55 +00004650 *out_blocks = res_blocks;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004651 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004652
Matt Roper55994c22016-05-12 07:06:08 -07004653 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004654}
4655
Matt Roperf4a96752016-05-12 07:06:06 -07004656static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304657skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004658 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304659 struct intel_crtc_state *cstate,
4660 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304661 const struct skl_wm_params *wm_params,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304662 struct skl_plane_wm *wm,
4663 int plane_id)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004664{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004665 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4666 struct drm_plane *plane = intel_pstate->base.plane;
4667 struct intel_plane *intel_plane = to_intel_plane(plane);
4668 uint16_t ddb_blocks;
4669 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304670 int level, max_level = ilk_wm_max_level(dev_priv);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304671 enum plane_id intel_plane_id = intel_plane->id;
Matt Roper55994c22016-05-12 07:06:08 -07004672 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004673
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304674 if (WARN_ON(!intel_pstate->base.fb))
4675 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004676
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304677 ddb_blocks = plane_id ?
4678 skl_ddb_entry_size(&ddb->uv_plane[pipe][intel_plane_id]) :
4679 skl_ddb_entry_size(&ddb->plane[pipe][intel_plane_id]);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004680
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304681 for (level = 0; level <= max_level; level++) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304682 struct skl_wm_level *result = plane_id ? &wm->uv_wm[level] :
4683 &wm->wm[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304684
4685 ret = skl_compute_plane_wm(dev_priv,
4686 cstate,
4687 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004688 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304689 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304690 wm_params,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304691 &result->plane_res_b,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004692 &result->plane_res_l,
4693 &result->plane_en);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304694 if (ret)
4695 return ret;
4696 }
Matt Roperf4a96752016-05-12 07:06:06 -07004697
Mahesh Kumarb879d582018-04-09 09:11:01 +05304698 if (intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
4699 wm->is_planar = true;
4700
Matt Roperf4a96752016-05-12 07:06:06 -07004701 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004702}
4703
Damien Lespiau407b50f2014-11-04 17:06:57 +00004704static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004705skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004706{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304707 struct drm_atomic_state *state = cstate->base.state;
4708 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304709 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304710 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004711
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304712 linetime_us = intel_get_linetime_us(cstate);
4713
4714 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004715 return 0;
4716
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304717 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304718
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304719 /* Display WA #1135: bxt:ALL GLK:ALL */
4720 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4721 dev_priv->ipc_enabled)
4722 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304723
4724 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004725}
4726
Matt Roper024c9042015-09-24 15:53:11 -07004727static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304728 struct skl_wm_params *wp,
4729 struct skl_wm_level *wm_l0,
4730 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004731 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004732{
Kumar, Maheshca476672017-08-17 19:15:24 +05304733 struct drm_device *dev = cstate->base.crtc->dev;
4734 const struct drm_i915_private *dev_priv = to_i915(dev);
4735 uint16_t trans_min, trans_y_tile_min;
4736 const uint16_t trans_amount = 10; /* This is configurable amount */
4737 uint16_t trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004738
Kumar, Maheshca476672017-08-17 19:15:24 +05304739 if (!cstate->base.active)
4740 goto exit;
4741
4742 /* Transition WM are not recommended by HW team for GEN9 */
4743 if (INTEL_GEN(dev_priv) <= 9)
4744 goto exit;
4745
4746 /* Transition WM don't make any sense if ipc is disabled */
4747 if (!dev_priv->ipc_enabled)
4748 goto exit;
4749
Chris Wilsonbe3fa662017-11-15 10:50:35 +00004750 trans_min = 0;
Kumar, Maheshca476672017-08-17 19:15:24 +05304751 if (INTEL_GEN(dev_priv) >= 10)
4752 trans_min = 4;
4753
4754 trans_offset_b = trans_min + trans_amount;
4755
4756 if (wp->y_tiled) {
4757 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4758 wp->y_tile_minimum);
4759 res_blocks = max(wm_l0->plane_res_b, trans_y_tile_min) +
4760 trans_offset_b;
4761 } else {
4762 res_blocks = wm_l0->plane_res_b + trans_offset_b;
4763
4764 /* WA BUG:1938466 add one block for non y-tile planes */
4765 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4766 res_blocks += 1;
4767
4768 }
4769
4770 res_blocks += 1;
4771
4772 if (res_blocks < ddb_allocation) {
4773 trans_wm->plane_res_b = res_blocks;
4774 trans_wm->plane_en = true;
4775 return;
4776 }
4777
4778exit:
Lyudea62163e2016-10-04 14:28:20 -04004779 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004780}
4781
Matt Roper55994c22016-05-12 07:06:08 -07004782static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4783 struct skl_ddb_allocation *ddb,
4784 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004785{
Matt Roper024c9042015-09-24 15:53:11 -07004786 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304787 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004788 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304789 struct drm_plane *plane;
4790 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004791 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004792 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004793
Lyudea62163e2016-10-04 14:28:20 -04004794 /*
4795 * We'll only calculate watermarks for planes that are actually
4796 * enabled, so make sure all other planes are set as disabled.
4797 */
4798 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4799
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304800 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4801 const struct intel_plane_state *intel_pstate =
4802 to_intel_plane_state(pstate);
4803 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304804 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304805 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4806 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304807
4808 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304809 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304810
4811 ret = skl_compute_plane_wm_params(dev_priv, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304812 intel_pstate, &wm_params, 0);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304813 if (ret)
4814 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004815
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004816 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304817 intel_pstate, &wm_params, wm, 0);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304818 if (ret)
4819 return ret;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304820
Kumar, Maheshca476672017-08-17 19:15:24 +05304821 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4822 ddb_blocks, &wm->trans_wm);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304823
4824 /* uv plane watermarks must also be validated for NV12/Planar */
4825 if (wm_params.is_planar) {
4826 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4827 wm->is_planar = true;
4828
4829 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4830 intel_pstate,
4831 &wm_params, 1);
4832 if (ret)
4833 return ret;
4834
4835 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
4836 intel_pstate, &wm_params,
4837 wm, 1);
4838 if (ret)
4839 return ret;
4840 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004841 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304842
Matt Roper024c9042015-09-24 15:53:11 -07004843 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004844
Matt Roper55994c22016-05-12 07:06:08 -07004845 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004846}
4847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004848static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4849 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004850 const struct skl_ddb_entry *entry)
4851{
4852 if (entry->end)
4853 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4854 else
4855 I915_WRITE(reg, 0);
4856}
4857
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004858static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4859 i915_reg_t reg,
4860 const struct skl_wm_level *level)
4861{
4862 uint32_t val = 0;
4863
4864 if (level->plane_en) {
4865 val |= PLANE_WM_EN;
4866 val |= level->plane_res_b;
4867 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4868 }
4869
4870 I915_WRITE(reg, val);
4871}
4872
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004873static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4874 const struct skl_plane_wm *wm,
4875 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004876 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004877{
4878 struct drm_crtc *crtc = &intel_crtc->base;
4879 struct drm_device *dev = crtc->dev;
4880 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004881 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004882 enum pipe pipe = intel_crtc->pipe;
4883
4884 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004885 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004886 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004887 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004888 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004889 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004890
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004891 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4892 &ddb->plane[pipe][plane_id]);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304893 if (INTEL_GEN(dev_priv) >= 11)
4894 return skl_ddb_entry_write(dev_priv,
4895 PLANE_BUF_CFG(pipe, plane_id),
4896 &ddb->plane[pipe][plane_id]);
4897 if (wm->is_planar) {
4898 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4899 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02004900 skl_ddb_entry_write(dev_priv,
4901 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05304902 &ddb->plane[pipe][plane_id]);
4903 } else {
4904 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4905 &ddb->plane[pipe][plane_id]);
4906 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
4907 }
Lyude62e0fb82016-08-22 12:50:08 -04004908}
4909
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004910static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4911 const struct skl_plane_wm *wm,
4912 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004913{
4914 struct drm_crtc *crtc = &intel_crtc->base;
4915 struct drm_device *dev = crtc->dev;
4916 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004917 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004918 enum pipe pipe = intel_crtc->pipe;
4919
4920 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004921 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4922 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004923 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004924 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004925
4926 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004927 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004928}
4929
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004930bool skl_wm_level_equals(const struct skl_wm_level *l1,
4931 const struct skl_wm_level *l2)
4932{
4933 if (l1->plane_en != l2->plane_en)
4934 return false;
4935
4936 /* If both planes aren't enabled, the rest shouldn't matter */
4937 if (!l1->plane_en)
4938 return true;
4939
4940 return (l1->plane_res_l == l2->plane_res_l &&
4941 l1->plane_res_b == l2->plane_res_b);
4942}
4943
Lyude27082492016-08-24 07:48:10 +02004944static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4945 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004946{
Lyude27082492016-08-24 07:48:10 +02004947 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004948}
4949
Mika Kahola2b685042017-10-10 13:17:03 +03004950bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
4951 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004952 const struct skl_ddb_entry *ddb,
4953 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004954{
Mika Kahola2b685042017-10-10 13:17:03 +03004955 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004956
Mika Kahola2b685042017-10-10 13:17:03 +03004957 for_each_pipe(dev_priv, pipe) {
4958 if (pipe != ignore && entries[pipe] &&
4959 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02004960 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03004961 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004962
Lyude27082492016-08-24 07:48:10 +02004963 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004964}
4965
Matt Roper55994c22016-05-12 07:06:08 -07004966static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004967 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004968 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004969 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004970 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004971{
Matt Roperf4a96752016-05-12 07:06:06 -07004972 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004973 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004974
Matt Roper55994c22016-05-12 07:06:08 -07004975 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4976 if (ret)
4977 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004978
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004979 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004980 *changed = false;
4981 else
4982 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004983
Matt Roper55994c22016-05-12 07:06:08 -07004984 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004985}
4986
Matt Roper9b613022016-06-27 16:42:44 -07004987static uint32_t
4988pipes_modified(struct drm_atomic_state *state)
4989{
4990 struct drm_crtc *crtc;
4991 struct drm_crtc_state *cstate;
4992 uint32_t i, ret = 0;
4993
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004994 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004995 ret |= drm_crtc_mask(crtc);
4996
4997 return ret;
4998}
4999
Jani Nikulabb7791b2016-10-04 12:29:17 +03005000static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005001skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5002{
5003 struct drm_atomic_state *state = cstate->base.state;
5004 struct drm_device *dev = state->dev;
5005 struct drm_crtc *crtc = cstate->base.crtc;
5006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5007 struct drm_i915_private *dev_priv = to_i915(dev);
5008 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5009 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5010 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
5011 struct drm_plane_state *plane_state;
5012 struct drm_plane *plane;
5013 enum pipe pipe = intel_crtc->pipe;
5014
5015 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
5016
5017 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
5018 enum plane_id plane_id = to_intel_plane(plane)->id;
5019
5020 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5021 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305022 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5023 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005024 continue;
5025
5026 plane_state = drm_atomic_get_plane_state(state, plane);
5027 if (IS_ERR(plane_state))
5028 return PTR_ERR(plane_state);
5029 }
5030
5031 return 0;
5032}
5033
5034static int
5035skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005036{
5037 struct drm_device *dev = state->dev;
5038 struct drm_i915_private *dev_priv = to_i915(dev);
5039 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5040 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07005041 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07005042 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07005043 int ret;
5044
5045 /*
5046 * If this is our first atomic update following hardware readout,
5047 * we can't trust the DDB that the BIOS programmed for us. Let's
5048 * pretend that all pipes switched active status so that we'll
5049 * ensure a full DDB recompute.
5050 */
Matt Roper1b54a882016-06-17 13:42:18 -07005051 if (dev_priv->wm.distrust_bios_wm) {
5052 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5053 state->acquire_ctx);
5054 if (ret)
5055 return ret;
5056
Matt Roper98d39492016-05-12 07:06:03 -07005057 intel_state->active_pipe_changes = ~0;
5058
Matt Roper1b54a882016-06-17 13:42:18 -07005059 /*
5060 * We usually only initialize intel_state->active_crtcs if we
5061 * we're doing a modeset; make sure this field is always
5062 * initialized during the sanitization process that happens
5063 * on the first commit too.
5064 */
5065 if (!intel_state->modeset)
5066 intel_state->active_crtcs = dev_priv->active_crtcs;
5067 }
5068
Matt Roper98d39492016-05-12 07:06:03 -07005069 /*
5070 * If the modeset changes which CRTC's are active, we need to
5071 * recompute the DDB allocation for *all* active pipes, even
5072 * those that weren't otherwise being modified in any way by this
5073 * atomic commit. Due to the shrinking of the per-pipe allocations
5074 * when new active CRTC's are added, it's possible for a pipe that
5075 * we were already using and aren't changing at all here to suddenly
5076 * become invalid if its DDB needs exceeds its new allocation.
5077 *
5078 * Note that if we wind up doing a full DDB recompute, we can't let
5079 * any other display updates race with this transaction, so we need
5080 * to grab the lock on *all* CRTC's.
5081 */
Matt Roper734fa012016-05-12 15:11:40 -07005082 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07005083 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07005084 intel_state->wm_results.dirty_pipes = ~0;
5085 }
Matt Roper98d39492016-05-12 07:06:03 -07005086
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005087 /*
5088 * We're not recomputing for the pipes not included in the commit, so
5089 * make sure we start with the current state.
5090 */
5091 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5092
Matt Roper98d39492016-05-12 07:06:03 -07005093 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5094 struct intel_crtc_state *cstate;
5095
5096 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5097 if (IS_ERR(cstate))
5098 return PTR_ERR(cstate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005099
5100 ret = skl_allocate_pipe_ddb(cstate, ddb);
5101 if (ret)
5102 return ret;
5103
5104 ret = skl_ddb_add_affected_planes(cstate);
5105 if (ret)
5106 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005107 }
5108
5109 return 0;
5110}
5111
Matt Roper2722efb2016-08-17 15:55:55 -04005112static void
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305113skl_copy_ddb_for_pipe(struct skl_ddb_values *dst,
5114 struct skl_ddb_values *src,
5115 enum pipe pipe)
Matt Roper2722efb2016-08-17 15:55:55 -04005116{
Mahesh Kumarb879d582018-04-09 09:11:01 +05305117 memcpy(dst->ddb.uv_plane[pipe], src->ddb.uv_plane[pipe],
5118 sizeof(dst->ddb.uv_plane[pipe]));
Matt Roper2722efb2016-08-17 15:55:55 -04005119 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
5120 sizeof(dst->ddb.plane[pipe]));
5121}
5122
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005123static void
5124skl_print_wm_changes(const struct drm_atomic_state *state)
5125{
5126 const struct drm_device *dev = state->dev;
5127 const struct drm_i915_private *dev_priv = to_i915(dev);
5128 const struct intel_atomic_state *intel_state =
5129 to_intel_atomic_state(state);
5130 const struct drm_crtc *crtc;
5131 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005132 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005133 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5134 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005135 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005136
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005137 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005138 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5139 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005140
Maarten Lankhorst75704982016-11-01 12:04:10 +01005141 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005142 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005143 const struct skl_ddb_entry *old, *new;
5144
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005145 old = &old_ddb->plane[pipe][plane_id];
5146 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005147
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005148 if (skl_ddb_entry_equal(old, new))
5149 continue;
5150
Maarten Lankhorst75704982016-11-01 12:04:10 +01005151 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5152 intel_plane->base.base.id,
5153 intel_plane->base.name,
5154 old->start, old->end,
5155 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005156 }
5157 }
5158}
5159
Matt Roper98d39492016-05-12 07:06:03 -07005160static int
5161skl_compute_wm(struct drm_atomic_state *state)
5162{
5163 struct drm_crtc *crtc;
5164 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07005165 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305166 struct skl_ddb_values *results = &intel_state->wm_results;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005167 struct drm_device *dev = state->dev;
Matt Roper734fa012016-05-12 15:11:40 -07005168 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07005169 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07005170 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005171
5172 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005173 * When we distrust bios wm we always need to recompute to set the
5174 * expected DDB allocations for each CRTC.
5175 */
5176 if (to_i915(dev)->wm.distrust_bios_wm)
5177 changed = true;
5178
5179 /*
Matt Roper98d39492016-05-12 07:06:03 -07005180 * If this transaction isn't actually touching any CRTC's, don't
5181 * bother with watermark calculation. Note that if we pass this
5182 * test, we're guaranteed to hold at least one CRTC state mutex,
5183 * which means we can safely use values like dev_priv->active_crtcs
5184 * since any racing commits that want to update them would need to
5185 * hold _all_ CRTC state mutexes.
5186 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005187 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07005188 changed = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005189
Matt Roper98d39492016-05-12 07:06:03 -07005190 if (!changed)
5191 return 0;
5192
Matt Roper734fa012016-05-12 15:11:40 -07005193 /* Clear all dirty flags */
5194 results->dirty_pipes = 0;
5195
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005196 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005197 if (ret)
5198 return ret;
5199
Matt Roper734fa012016-05-12 15:11:40 -07005200 /*
5201 * Calculate WM's for all pipes that are part of this transaction.
5202 * Note that the DDB allocation above may have added more CRTC's that
5203 * weren't otherwise being modified (and set bits in dirty_pipes) if
5204 * pipe allocations had to change.
5205 *
5206 * FIXME: Now that we're doing this in the atomic check phase, we
5207 * should allow skl_update_pipe_wm() to return failure in cases where
5208 * no suitable watermark values can be found.
5209 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005210 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005211 struct intel_crtc_state *intel_cstate =
5212 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005213 const struct skl_pipe_wm *old_pipe_wm =
5214 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005215
5216 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005217 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5218 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005219 if (ret)
5220 return ret;
5221
5222 if (changed)
5223 results->dirty_pipes |= drm_crtc_mask(crtc);
5224
5225 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5226 /* This pipe's WM's did not change */
5227 continue;
5228
5229 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005230 }
5231
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005232 skl_print_wm_changes(state);
5233
Matt Roper98d39492016-05-12 07:06:03 -07005234 return 0;
5235}
5236
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005237static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5238 struct intel_crtc_state *cstate)
5239{
5240 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5241 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5242 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005243 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005244 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005245 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005246
5247 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5248 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005249
5250 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005251
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005252 for_each_plane_id_on_crtc(crtc, plane_id) {
5253 if (plane_id != PLANE_CURSOR)
5254 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5255 ddb, plane_id);
5256 else
5257 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5258 ddb);
5259 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005260}
5261
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005262static void skl_initial_wm(struct intel_atomic_state *state,
5263 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005264{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005265 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005266 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005267 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305268 struct skl_ddb_values *results = &state->wm_results;
5269 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005270 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005271
Ville Syrjälä432081b2016-10-31 22:37:03 +02005272 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005273 return;
5274
Matt Roper734fa012016-05-12 15:11:40 -07005275 mutex_lock(&dev_priv->wm.wm_mutex);
5276
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005277 if (cstate->base.active_changed)
5278 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005279
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305280 skl_copy_ddb_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005281
5282 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005283}
5284
Ville Syrjäläd8905652016-01-14 14:53:35 +02005285static void ilk_compute_wm_config(struct drm_device *dev,
5286 struct intel_wm_config *config)
5287{
5288 struct intel_crtc *crtc;
5289
5290 /* Compute the currently _active_ config */
5291 for_each_intel_crtc(dev, crtc) {
5292 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5293
5294 if (!wm->pipe_enabled)
5295 continue;
5296
5297 config->sprites_enabled |= wm->sprites_enabled;
5298 config->sprites_scaled |= wm->sprites_scaled;
5299 config->num_pipes_active++;
5300 }
5301}
5302
Matt Ropered4a6a72016-02-23 17:20:13 -08005303static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005304{
Chris Wilson91c8a322016-07-05 10:40:23 +01005305 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005306 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005307 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005308 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005309 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005310 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005311
Ville Syrjäläd8905652016-01-14 14:53:35 +02005312 ilk_compute_wm_config(dev, &config);
5313
5314 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5315 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005316
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005317 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005318 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005319 config.num_pipes_active == 1 && config.sprites_enabled) {
5320 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5321 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005322
Imre Deak820c1982013-12-17 14:46:36 +02005323 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005324 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005325 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005326 }
5327
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005328 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005329 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005330
Imre Deak820c1982013-12-17 14:46:36 +02005331 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005332
Imre Deak820c1982013-12-17 14:46:36 +02005333 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005334}
5335
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005336static void ilk_initial_watermarks(struct intel_atomic_state *state,
5337 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005338{
Matt Ropered4a6a72016-02-23 17:20:13 -08005339 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5340 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005341
Matt Ropered4a6a72016-02-23 17:20:13 -08005342 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005343 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005344 ilk_program_watermarks(dev_priv);
5345 mutex_unlock(&dev_priv->wm.wm_mutex);
5346}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005347
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005348static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5349 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005350{
5351 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5352 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5353
5354 mutex_lock(&dev_priv->wm.wm_mutex);
5355 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005356 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005357 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005358 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005359 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005360}
5361
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005362static inline void skl_wm_level_from_reg_val(uint32_t val,
5363 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005364{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005365 level->plane_en = val & PLANE_WM_EN;
5366 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5367 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5368 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005369}
5370
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005371void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5372 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005373{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005374 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005376 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005377 int level, max_level;
5378 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005379 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005380
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005381 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005382
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005383 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5384 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005385
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005386 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005387 if (plane_id != PLANE_CURSOR)
5388 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005389 else
5390 val = I915_READ(CUR_WM(pipe, level));
5391
5392 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5393 }
5394
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005395 if (plane_id != PLANE_CURSOR)
5396 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005397 else
5398 val = I915_READ(CUR_WM_TRANS(pipe));
5399
5400 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5401 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005402
Matt Roper3ef00282015-03-09 10:19:24 -07005403 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005404 return;
5405
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005406 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005407}
5408
5409void skl_wm_get_hw_state(struct drm_device *dev)
5410{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005411 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305412 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005413 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005414 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005415 struct intel_crtc *intel_crtc;
5416 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005417
Damien Lespiaua269c582014-11-04 17:06:49 +00005418 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005419 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5420 intel_crtc = to_intel_crtc(crtc);
5421 cstate = to_intel_crtc_state(crtc->state);
5422
5423 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5424
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005425 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005426 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005427 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005428
Matt Roper279e99d2016-05-12 07:06:02 -07005429 if (dev_priv->active_crtcs) {
5430 /* Fully recompute DDB on first atomic commit */
5431 dev_priv->wm.distrust_bios_wm = true;
5432 } else {
5433 /* Easy/common case; just sanitize DDB now if everything off */
5434 memset(ddb, 0, sizeof(*ddb));
5435 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005436}
5437
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005438static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5439{
5440 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005441 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005442 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005444 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005445 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005446 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005447 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005448 [PIPE_A] = WM0_PIPEA_ILK,
5449 [PIPE_B] = WM0_PIPEB_ILK,
5450 [PIPE_C] = WM0_PIPEC_IVB,
5451 };
5452
5453 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005454 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005455 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005456
Ville Syrjälä15606532016-05-13 17:55:17 +03005457 memset(active, 0, sizeof(*active));
5458
Matt Roper3ef00282015-03-09 10:19:24 -07005459 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005460
5461 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005462 u32 tmp = hw->wm_pipe[pipe];
5463
5464 /*
5465 * For active pipes LP0 watermark is marked as
5466 * enabled, and LP1+ watermaks as disabled since
5467 * we can't really reverse compute them in case
5468 * multiple pipes are active.
5469 */
5470 active->wm[0].enable = true;
5471 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5472 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5473 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5474 active->linetime = hw->wm_linetime[pipe];
5475 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005476 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005477
5478 /*
5479 * For inactive pipes, all watermark levels
5480 * should be marked as enabled but zeroed,
5481 * which is what we'd compute them to.
5482 */
5483 for (level = 0; level <= max_level; level++)
5484 active->wm[level].enable = true;
5485 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005486
5487 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005488}
5489
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005490#define _FW_WM(value, plane) \
5491 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5492#define _FW_WM_VLV(value, plane) \
5493 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5494
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005495static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5496 struct g4x_wm_values *wm)
5497{
5498 uint32_t tmp;
5499
5500 tmp = I915_READ(DSPFW1);
5501 wm->sr.plane = _FW_WM(tmp, SR);
5502 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5503 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5504 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5505
5506 tmp = I915_READ(DSPFW2);
5507 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5508 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5509 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5510 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5511 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5512 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5513
5514 tmp = I915_READ(DSPFW3);
5515 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5516 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5517 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5518 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5519}
5520
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005521static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5522 struct vlv_wm_values *wm)
5523{
5524 enum pipe pipe;
5525 uint32_t tmp;
5526
5527 for_each_pipe(dev_priv, pipe) {
5528 tmp = I915_READ(VLV_DDL(pipe));
5529
Ville Syrjälä1b313892016-11-28 19:37:08 +02005530 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005531 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005532 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005533 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005534 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005535 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005536 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005537 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5538 }
5539
5540 tmp = I915_READ(DSPFW1);
5541 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005542 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5543 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5544 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005545
5546 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005547 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5548 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5549 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005550
5551 tmp = I915_READ(DSPFW3);
5552 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5553
5554 if (IS_CHERRYVIEW(dev_priv)) {
5555 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005556 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5557 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005558
5559 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005560 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5561 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005562
5563 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005564 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5565 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005566
5567 tmp = I915_READ(DSPHOWM);
5568 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005569 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5570 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5571 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5572 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5573 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5574 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5575 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5576 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5577 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005578 } else {
5579 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005580 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5581 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005582
5583 tmp = I915_READ(DSPHOWM);
5584 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005585 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5586 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5587 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5588 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5589 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5590 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005591 }
5592}
5593
5594#undef _FW_WM
5595#undef _FW_WM_VLV
5596
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005597void g4x_wm_get_hw_state(struct drm_device *dev)
5598{
5599 struct drm_i915_private *dev_priv = to_i915(dev);
5600 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5601 struct intel_crtc *crtc;
5602
5603 g4x_read_wm_values(dev_priv, wm);
5604
5605 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5606
5607 for_each_intel_crtc(dev, crtc) {
5608 struct intel_crtc_state *crtc_state =
5609 to_intel_crtc_state(crtc->base.state);
5610 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5611 struct g4x_pipe_wm *raw;
5612 enum pipe pipe = crtc->pipe;
5613 enum plane_id plane_id;
5614 int level, max_level;
5615
5616 active->cxsr = wm->cxsr;
5617 active->hpll_en = wm->hpll_en;
5618 active->fbc_en = wm->fbc_en;
5619
5620 active->sr = wm->sr;
5621 active->hpll = wm->hpll;
5622
5623 for_each_plane_id_on_crtc(crtc, plane_id) {
5624 active->wm.plane[plane_id] =
5625 wm->pipe[pipe].plane[plane_id];
5626 }
5627
5628 if (wm->cxsr && wm->hpll_en)
5629 max_level = G4X_WM_LEVEL_HPLL;
5630 else if (wm->cxsr)
5631 max_level = G4X_WM_LEVEL_SR;
5632 else
5633 max_level = G4X_WM_LEVEL_NORMAL;
5634
5635 level = G4X_WM_LEVEL_NORMAL;
5636 raw = &crtc_state->wm.g4x.raw[level];
5637 for_each_plane_id_on_crtc(crtc, plane_id)
5638 raw->plane[plane_id] = active->wm.plane[plane_id];
5639
5640 if (++level > max_level)
5641 goto out;
5642
5643 raw = &crtc_state->wm.g4x.raw[level];
5644 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5645 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5646 raw->plane[PLANE_SPRITE0] = 0;
5647 raw->fbc = active->sr.fbc;
5648
5649 if (++level > max_level)
5650 goto out;
5651
5652 raw = &crtc_state->wm.g4x.raw[level];
5653 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5654 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5655 raw->plane[PLANE_SPRITE0] = 0;
5656 raw->fbc = active->hpll.fbc;
5657
5658 out:
5659 for_each_plane_id_on_crtc(crtc, plane_id)
5660 g4x_raw_plane_wm_set(crtc_state, level,
5661 plane_id, USHRT_MAX);
5662 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5663
5664 crtc_state->wm.g4x.optimal = *active;
5665 crtc_state->wm.g4x.intermediate = *active;
5666
5667 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5668 pipe_name(pipe),
5669 wm->pipe[pipe].plane[PLANE_PRIMARY],
5670 wm->pipe[pipe].plane[PLANE_CURSOR],
5671 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5672 }
5673
5674 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5675 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5676 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5677 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5678 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5679 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5680}
5681
5682void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5683{
5684 struct intel_plane *plane;
5685 struct intel_crtc *crtc;
5686
5687 mutex_lock(&dev_priv->wm.wm_mutex);
5688
5689 for_each_intel_plane(&dev_priv->drm, plane) {
5690 struct intel_crtc *crtc =
5691 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5692 struct intel_crtc_state *crtc_state =
5693 to_intel_crtc_state(crtc->base.state);
5694 struct intel_plane_state *plane_state =
5695 to_intel_plane_state(plane->base.state);
5696 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5697 enum plane_id plane_id = plane->id;
5698 int level;
5699
5700 if (plane_state->base.visible)
5701 continue;
5702
5703 for (level = 0; level < 3; level++) {
5704 struct g4x_pipe_wm *raw =
5705 &crtc_state->wm.g4x.raw[level];
5706
5707 raw->plane[plane_id] = 0;
5708 wm_state->wm.plane[plane_id] = 0;
5709 }
5710
5711 if (plane_id == PLANE_PRIMARY) {
5712 for (level = 0; level < 3; level++) {
5713 struct g4x_pipe_wm *raw =
5714 &crtc_state->wm.g4x.raw[level];
5715 raw->fbc = 0;
5716 }
5717
5718 wm_state->sr.fbc = 0;
5719 wm_state->hpll.fbc = 0;
5720 wm_state->fbc_en = false;
5721 }
5722 }
5723
5724 for_each_intel_crtc(&dev_priv->drm, crtc) {
5725 struct intel_crtc_state *crtc_state =
5726 to_intel_crtc_state(crtc->base.state);
5727
5728 crtc_state->wm.g4x.intermediate =
5729 crtc_state->wm.g4x.optimal;
5730 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5731 }
5732
5733 g4x_program_watermarks(dev_priv);
5734
5735 mutex_unlock(&dev_priv->wm.wm_mutex);
5736}
5737
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005738void vlv_wm_get_hw_state(struct drm_device *dev)
5739{
5740 struct drm_i915_private *dev_priv = to_i915(dev);
5741 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005742 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005743 u32 val;
5744
5745 vlv_read_wm_values(dev_priv, wm);
5746
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005747 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5748 wm->level = VLV_WM_LEVEL_PM2;
5749
5750 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005751 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005752
5753 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5754 if (val & DSP_MAXFIFO_PM5_ENABLE)
5755 wm->level = VLV_WM_LEVEL_PM5;
5756
Ville Syrjälä58590c12015-09-08 21:05:12 +03005757 /*
5758 * If DDR DVFS is disabled in the BIOS, Punit
5759 * will never ack the request. So if that happens
5760 * assume we don't have to enable/disable DDR DVFS
5761 * dynamically. To test that just set the REQ_ACK
5762 * bit to poke the Punit, but don't change the
5763 * HIGH/LOW bits so that we don't actually change
5764 * the current state.
5765 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005766 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005767 val |= FORCE_DDR_FREQ_REQ_ACK;
5768 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5769
5770 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5771 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5772 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5773 "assuming DDR DVFS is disabled\n");
5774 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5775 } else {
5776 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5777 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5778 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5779 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005780
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005781 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005782 }
5783
Ville Syrjäläff32c542017-03-02 19:14:57 +02005784 for_each_intel_crtc(dev, crtc) {
5785 struct intel_crtc_state *crtc_state =
5786 to_intel_crtc_state(crtc->base.state);
5787 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5788 const struct vlv_fifo_state *fifo_state =
5789 &crtc_state->wm.vlv.fifo_state;
5790 enum pipe pipe = crtc->pipe;
5791 enum plane_id plane_id;
5792 int level;
5793
5794 vlv_get_fifo_size(crtc_state);
5795
5796 active->num_levels = wm->level + 1;
5797 active->cxsr = wm->cxsr;
5798
Ville Syrjäläff32c542017-03-02 19:14:57 +02005799 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005800 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005801 &crtc_state->wm.vlv.raw[level];
5802
5803 active->sr[level].plane = wm->sr.plane;
5804 active->sr[level].cursor = wm->sr.cursor;
5805
5806 for_each_plane_id_on_crtc(crtc, plane_id) {
5807 active->wm[level].plane[plane_id] =
5808 wm->pipe[pipe].plane[plane_id];
5809
5810 raw->plane[plane_id] =
5811 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5812 fifo_state->plane[plane_id]);
5813 }
5814 }
5815
5816 for_each_plane_id_on_crtc(crtc, plane_id)
5817 vlv_raw_plane_wm_set(crtc_state, level,
5818 plane_id, USHRT_MAX);
5819 vlv_invalidate_wms(crtc, active, level);
5820
5821 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005822 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005823
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005824 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005825 pipe_name(pipe),
5826 wm->pipe[pipe].plane[PLANE_PRIMARY],
5827 wm->pipe[pipe].plane[PLANE_CURSOR],
5828 wm->pipe[pipe].plane[PLANE_SPRITE0],
5829 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005830 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005831
5832 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5833 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5834}
5835
Ville Syrjälä602ae832017-03-02 19:15:02 +02005836void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5837{
5838 struct intel_plane *plane;
5839 struct intel_crtc *crtc;
5840
5841 mutex_lock(&dev_priv->wm.wm_mutex);
5842
5843 for_each_intel_plane(&dev_priv->drm, plane) {
5844 struct intel_crtc *crtc =
5845 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5846 struct intel_crtc_state *crtc_state =
5847 to_intel_crtc_state(crtc->base.state);
5848 struct intel_plane_state *plane_state =
5849 to_intel_plane_state(plane->base.state);
5850 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5851 const struct vlv_fifo_state *fifo_state =
5852 &crtc_state->wm.vlv.fifo_state;
5853 enum plane_id plane_id = plane->id;
5854 int level;
5855
5856 if (plane_state->base.visible)
5857 continue;
5858
5859 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005860 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005861 &crtc_state->wm.vlv.raw[level];
5862
5863 raw->plane[plane_id] = 0;
5864
5865 wm_state->wm[level].plane[plane_id] =
5866 vlv_invert_wm_value(raw->plane[plane_id],
5867 fifo_state->plane[plane_id]);
5868 }
5869 }
5870
5871 for_each_intel_crtc(&dev_priv->drm, crtc) {
5872 struct intel_crtc_state *crtc_state =
5873 to_intel_crtc_state(crtc->base.state);
5874
5875 crtc_state->wm.vlv.intermediate =
5876 crtc_state->wm.vlv.optimal;
5877 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5878 }
5879
5880 vlv_program_watermarks(dev_priv);
5881
5882 mutex_unlock(&dev_priv->wm.wm_mutex);
5883}
5884
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005885/*
5886 * FIXME should probably kill this and improve
5887 * the real watermark readout/sanitation instead
5888 */
5889static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
5890{
5891 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5892 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5893 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5894
5895 /*
5896 * Don't touch WM1S_LP_EN here.
5897 * Doing so could cause underruns.
5898 */
5899}
5900
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005901void ilk_wm_get_hw_state(struct drm_device *dev)
5902{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005903 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005904 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005905 struct drm_crtc *crtc;
5906
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005907 ilk_init_lp_watermarks(dev_priv);
5908
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005909 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005910 ilk_pipe_wm_get_hw_state(crtc);
5911
5912 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5913 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5914 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5915
5916 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005917 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005918 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5919 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5920 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005921
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005922 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005923 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5924 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005925 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005926 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5927 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005928
5929 hw->enable_fbc_wm =
5930 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5931}
5932
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005933/**
5934 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00005935 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005936 *
5937 * Calculate watermark values for the various WM regs based on current mode
5938 * and plane configuration.
5939 *
5940 * There are several cases to deal with here:
5941 * - normal (i.e. non-self-refresh)
5942 * - self-refresh (SR) mode
5943 * - lines are large relative to FIFO size (buffer can hold up to 2)
5944 * - lines are small relative to FIFO size (buffer can hold more than 2
5945 * lines), so need to account for TLB latency
5946 *
5947 * The normal calculation is:
5948 * watermark = dotclock * bytes per pixel * latency
5949 * where latency is platform & configuration dependent (we assume pessimal
5950 * values here).
5951 *
5952 * The SR calculation is:
5953 * watermark = (trunc(latency/line time)+1) * surface width *
5954 * bytes per pixel
5955 * where
5956 * line time = htotal / dotclock
5957 * surface width = hdisplay for normal plane and 64 for cursor
5958 * and latency is assumed to be high, as above.
5959 *
5960 * The final value programmed to the register should always be rounded up,
5961 * and include an extra 2 entries to account for clock crossings.
5962 *
5963 * We don't use the sprite, so we can ignore that. And on Crestline we have
5964 * to set the non-SR watermarks to 8.
5965 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02005966void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005967{
Ville Syrjälä432081b2016-10-31 22:37:03 +02005968 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005969
5970 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005971 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005972}
5973
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305974void intel_enable_ipc(struct drm_i915_private *dev_priv)
5975{
5976 u32 val;
5977
Rodrigo Vivi4d6ef0d2017-10-02 23:36:50 -07005978 /* Display WA #0477 WaDisableIPC: skl */
5979 if (IS_SKYLAKE(dev_priv)) {
5980 dev_priv->ipc_enabled = false;
5981 return;
5982 }
5983
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305984 val = I915_READ(DISP_ARB_CTL2);
5985
5986 if (dev_priv->ipc_enabled)
5987 val |= DISP_IPC_ENABLE;
5988 else
5989 val &= ~DISP_IPC_ENABLE;
5990
5991 I915_WRITE(DISP_ARB_CTL2, val);
5992}
5993
5994void intel_init_ipc(struct drm_i915_private *dev_priv)
5995{
5996 dev_priv->ipc_enabled = false;
5997 if (!HAS_IPC(dev_priv))
5998 return;
5999
6000 dev_priv->ipc_enabled = true;
6001 intel_enable_ipc(dev_priv);
6002}
6003
Jani Nikulae2828912016-01-18 09:19:47 +02006004/*
Daniel Vetter92703882012-08-09 16:46:01 +02006005 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006006 */
6007DEFINE_SPINLOCK(mchdev_lock);
6008
6009/* Global for IPS driver to get at the current i915 device. Protected by
6010 * mchdev_lock. */
6011static struct drm_i915_private *i915_mch_dev;
6012
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006013bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006014{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006015 u16 rgvswctl;
6016
Chris Wilson67520412017-03-02 13:28:01 +00006017 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006018
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006019 rgvswctl = I915_READ16(MEMSWCTL);
6020 if (rgvswctl & MEMCTL_CMD_STS) {
6021 DRM_DEBUG("gpu busy, RCS change rejected\n");
6022 return false; /* still busy with another command */
6023 }
6024
6025 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6026 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6027 I915_WRITE16(MEMSWCTL, rgvswctl);
6028 POSTING_READ16(MEMSWCTL);
6029
6030 rgvswctl |= MEMCTL_CMD_STS;
6031 I915_WRITE16(MEMSWCTL, rgvswctl);
6032
6033 return true;
6034}
6035
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006036static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006037{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006038 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006039 u8 fmax, fmin, fstart, vstart;
6040
Daniel Vetter92703882012-08-09 16:46:01 +02006041 spin_lock_irq(&mchdev_lock);
6042
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006043 rgvmodectl = I915_READ(MEMMODECTL);
6044
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006045 /* Enable temp reporting */
6046 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6047 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6048
6049 /* 100ms RC evaluation intervals */
6050 I915_WRITE(RCUPEI, 100000);
6051 I915_WRITE(RCDNEI, 100000);
6052
6053 /* Set max/min thresholds to 90ms and 80ms respectively */
6054 I915_WRITE(RCBMAXAVG, 90000);
6055 I915_WRITE(RCBMINAVG, 80000);
6056
6057 I915_WRITE(MEMIHYST, 1);
6058
6059 /* Set up min, max, and cur for interrupt handling */
6060 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6061 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6062 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6063 MEMMODE_FSTART_SHIFT;
6064
Ville Syrjälä616847e2015-09-18 20:03:19 +03006065 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006066 PXVFREQ_PX_SHIFT;
6067
Daniel Vetter20e4d402012-08-08 23:35:39 +02006068 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6069 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006070
Daniel Vetter20e4d402012-08-08 23:35:39 +02006071 dev_priv->ips.max_delay = fstart;
6072 dev_priv->ips.min_delay = fmin;
6073 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006074
6075 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6076 fmax, fmin, fstart);
6077
6078 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6079
6080 /*
6081 * Interrupts will be enabled in ironlake_irq_postinstall
6082 */
6083
6084 I915_WRITE(VIDSTART, vstart);
6085 POSTING_READ(VIDSTART);
6086
6087 rgvmodectl |= MEMMODE_SWMODE_EN;
6088 I915_WRITE(MEMMODECTL, rgvmodectl);
6089
Daniel Vetter92703882012-08-09 16:46:01 +02006090 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006091 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006092 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006093
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006094 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006095
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006096 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6097 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006098 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006099 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006100 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006101
6102 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006103}
6104
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006105static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006106{
Daniel Vetter92703882012-08-09 16:46:01 +02006107 u16 rgvswctl;
6108
6109 spin_lock_irq(&mchdev_lock);
6110
6111 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006112
6113 /* Ack interrupts, disable EFC interrupt */
6114 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6115 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6116 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6117 I915_WRITE(DEIIR, DE_PCU_EVENT);
6118 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6119
6120 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006121 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006122 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006123 rgvswctl |= MEMCTL_CMD_STS;
6124 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006125 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006126
Daniel Vetter92703882012-08-09 16:46:01 +02006127 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006128}
6129
Daniel Vetteracbe9472012-07-26 11:50:05 +02006130/* There's a funny hw issue where the hw returns all 0 when reading from
6131 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6132 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6133 * all limits and the gpu stuck at whatever frequency it is at atm).
6134 */
Akash Goel74ef1172015-03-06 11:07:19 +05306135static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006136{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006137 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006138 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006139
Daniel Vetter20b46e52012-07-26 11:16:14 +02006140 /* Only set the down limit when we've reached the lowest level to avoid
6141 * getting more interrupts, otherwise leave this clear. This prevents a
6142 * race in the hw when coming out of rc6: There's a tiny window where
6143 * the hw runs at the minimal clock before selecting the desired
6144 * frequency, if the down threshold expires in that window we will not
6145 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006146 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006147 limits = (rps->max_freq_softlimit) << 23;
6148 if (val <= rps->min_freq_softlimit)
6149 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306150 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006151 limits = rps->max_freq_softlimit << 24;
6152 if (val <= rps->min_freq_softlimit)
6153 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306154 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006155
6156 return limits;
6157}
6158
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006159static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6160{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006161 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006162 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05306163 u32 threshold_up = 0, threshold_down = 0; /* in % */
6164 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006165
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006166 new_power = rps->power;
6167 switch (rps->power) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006168 case LOW_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006169 if (val > rps->efficient_freq + 1 &&
6170 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006171 new_power = BETWEEN;
6172 break;
6173
6174 case BETWEEN:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006175 if (val <= rps->efficient_freq &&
6176 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006177 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006178 else if (val >= rps->rp0_freq &&
6179 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006180 new_power = HIGH_POWER;
6181 break;
6182
6183 case HIGH_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006184 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6185 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006186 new_power = BETWEEN;
6187 break;
6188 }
6189 /* Max/min bins are special */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006190 if (val <= rps->min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006191 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006192 if (val >= rps->max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006193 new_power = HIGH_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006194 if (new_power == rps->power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006195 return;
6196
6197 /* Note the units here are not exactly 1us, but 1280ns. */
6198 switch (new_power) {
6199 case LOW_POWER:
6200 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306201 ei_up = 16000;
6202 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006203
6204 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306205 ei_down = 32000;
6206 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006207 break;
6208
6209 case BETWEEN:
6210 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306211 ei_up = 13000;
6212 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006213
6214 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306215 ei_down = 32000;
6216 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006217 break;
6218
6219 case HIGH_POWER:
6220 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306221 ei_up = 10000;
6222 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006223
6224 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306225 ei_down = 32000;
6226 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006227 break;
6228 }
6229
Mika Kuoppala6067a272017-02-15 15:52:59 +02006230 /* When byt can survive without system hang with dynamic
6231 * sw freq adjustments, this restriction can be lifted.
6232 */
6233 if (IS_VALLEYVIEW(dev_priv))
6234 goto skip_hw_write;
6235
Akash Goel8a586432015-03-06 11:07:18 +05306236 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006237 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306238 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006239 GT_INTERVAL_FROM_US(dev_priv,
6240 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306241
6242 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006243 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306244 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006245 GT_INTERVAL_FROM_US(dev_priv,
6246 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306247
Chris Wilsona72b5622016-07-02 15:35:59 +01006248 I915_WRITE(GEN6_RP_CONTROL,
6249 GEN6_RP_MEDIA_TURBO |
6250 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6251 GEN6_RP_MEDIA_IS_GFX |
6252 GEN6_RP_ENABLE |
6253 GEN6_RP_UP_BUSY_AVG |
6254 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306255
Mika Kuoppala6067a272017-02-15 15:52:59 +02006256skip_hw_write:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006257 rps->power = new_power;
6258 rps->up_threshold = threshold_up;
6259 rps->down_threshold = threshold_down;
6260 rps->last_adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006261}
6262
Chris Wilson2876ce72014-03-28 08:03:34 +00006263static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6264{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006265 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006266 u32 mask = 0;
6267
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006268 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006269 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006270 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006271 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006272 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006273
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006274 mask &= dev_priv->pm_rps_events;
6275
Imre Deak59d02a12014-12-19 19:33:26 +02006276 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006277}
6278
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006279/* gen6_set_rps is called to update the frequency request, but should also be
6280 * called when the range (min_delay and max_delay) is modified so that we can
6281 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006282static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006283{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006284 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6285
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006286 /* min/max delay may still have been modified so be sure to
6287 * write the limits value.
6288 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006289 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006290 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006291
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006292 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306293 I915_WRITE(GEN6_RPNSWREQ,
6294 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006295 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006296 I915_WRITE(GEN6_RPNSWREQ,
6297 HSW_FREQUENCY(val));
6298 else
6299 I915_WRITE(GEN6_RPNSWREQ,
6300 GEN6_FREQUENCY(val) |
6301 GEN6_OFFSET(0) |
6302 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006303 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006304
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006305 /* Make sure we continue to get interrupts
6306 * until we hit the minimum or maximum frequencies.
6307 */
Akash Goel74ef1172015-03-06 11:07:19 +05306308 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006309 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006310
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006311 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006312 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006313
6314 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006315}
6316
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006317static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006318{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006319 int err;
6320
Chris Wilsondc979972016-05-10 14:10:04 +01006321 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006322 "Odd GPU freq value\n"))
6323 val &= ~1;
6324
Deepak Scd25dd52015-07-10 18:31:40 +05306325 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6326
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006327 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006328 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6329 if (err)
6330 return err;
6331
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006332 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006333 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006334
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006335 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006336 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006337
6338 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006339}
6340
Deepak Sa7f6e232015-05-09 18:04:44 +05306341/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306342 *
6343 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306344 * 1. Forcewake Media well.
6345 * 2. Request idle freq.
6346 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306347*/
6348static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6349{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006350 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6351 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006352 int err;
Deepak S5549d252014-06-28 11:26:11 +05306353
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006354 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306355 return;
6356
Chris Wilsonc9efef72017-01-02 15:28:45 +00006357 /* The punit delays the write of the frequency and voltage until it
6358 * determines the GPU is awake. During normal usage we don't want to
6359 * waste power changing the frequency if the GPU is sleeping (rc6).
6360 * However, the GPU and driver is now idle and we do not want to delay
6361 * switching to minimum voltage (reducing power whilst idle) as we do
6362 * not expect to be woken in the near future and so must flush the
6363 * change by waking the device.
6364 *
6365 * We choose to take the media powerwell (either would do to trick the
6366 * punit into committing the voltage change) as that takes a lot less
6367 * power than the render powerwell.
6368 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306369 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006370 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306371 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006372
6373 if (err)
6374 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306375}
6376
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006377void gen6_rps_busy(struct drm_i915_private *dev_priv)
6378{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006379 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6380
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006381 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006382 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006383 u8 freq;
6384
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006385 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006386 gen6_rps_reset_ei(dev_priv);
6387 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006388 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006389
Chris Wilsonc33d2472016-07-04 08:08:36 +01006390 gen6_enable_rps_interrupts(dev_priv);
6391
Chris Wilsonbd648182017-02-10 15:03:48 +00006392 /* Use the user's desired frequency as a guide, but for better
6393 * performance, jump directly to RPe as our starting frequency.
6394 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006395 freq = max(rps->cur_freq,
6396 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006397
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006398 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006399 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006400 rps->min_freq_softlimit,
6401 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006402 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006403 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006404 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006405}
6406
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006407void gen6_rps_idle(struct drm_i915_private *dev_priv)
6408{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006409 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6410
Chris Wilsonc33d2472016-07-04 08:08:36 +01006411 /* Flush our bottom-half so that it does not race with us
6412 * setting the idle frequency and so that it is bounded by
6413 * our rpm wakeref. And then disable the interrupts to stop any
6414 * futher RPS reclocking whilst we are asleep.
6415 */
6416 gen6_disable_rps_interrupts(dev_priv);
6417
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006418 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006419 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006420 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306421 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006422 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006423 gen6_set_rps(dev_priv, rps->idle_freq);
6424 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006425 I915_WRITE(GEN6_PMINTRMSK,
6426 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006427 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006428 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006429}
6430
Chris Wilsone61e0f52018-02-21 09:56:36 +00006431void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006432 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006433{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006434 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006435 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006436 bool boost;
6437
Chris Wilson8d3afd72015-05-21 21:01:47 +01006438 /* This is intentionally racy! We peek at the state here, then
6439 * validate inside the RPS worker.
6440 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006441 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006442 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006443
Chris Wilson253a2812018-02-06 14:31:37 +00006444 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6445 return;
6446
Chris Wilsone61e0f52018-02-21 09:56:36 +00006447 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006448 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006449 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006450 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6451 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006452 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006453 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006454 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006455 if (!boost)
6456 return;
6457
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006458 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6459 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006460
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006461 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006462}
6463
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006464int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006465{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006466 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006467 int err;
6468
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006469 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006470 GEM_BUG_ON(val > rps->max_freq);
6471 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006472
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006473 if (!rps->enabled) {
6474 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006475 return 0;
6476 }
6477
Chris Wilsondc979972016-05-10 14:10:04 +01006478 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006479 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006480 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006481 err = gen6_set_rps(dev_priv, val);
6482
6483 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006484}
6485
Chris Wilsondc979972016-05-10 14:10:04 +01006486static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006487{
Zhe Wang20e49362014-11-04 17:07:05 +00006488 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006489 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006490}
6491
Chris Wilsondc979972016-05-10 14:10:04 +01006492static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306493{
Akash Goel2030d682016-04-23 00:05:45 +05306494 I915_WRITE(GEN6_RP_CONTROL, 0);
6495}
6496
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006497static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006498{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006499 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006500}
6501
6502static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6503{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006504 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306505 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006506}
6507
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006508static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306509{
Deepak S38807742014-05-23 21:00:15 +05306510 I915_WRITE(GEN6_RC_CONTROL, 0);
6511}
6512
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006513static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6514{
6515 I915_WRITE(GEN6_RP_CONTROL, 0);
6516}
6517
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006518static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006519{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006520 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006521 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006522 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006523
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006524 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006525
Mika Kuoppala59bad942015-01-16 11:34:40 +02006526 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006527}
6528
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006529static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6530{
6531 I915_WRITE(GEN6_RP_CONTROL, 0);
6532}
6533
Chris Wilsondc979972016-05-10 14:10:04 +01006534static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306535{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306536 bool enable_rc6 = true;
6537 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006538 u32 rc_ctl;
6539 int rc_sw_target;
6540
6541 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6542 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6543 RC_SW_TARGET_STATE_SHIFT;
6544 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6545 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6546 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6547 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6548 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306549
6550 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006551 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306552 enable_rc6 = false;
6553 }
6554
6555 /*
6556 * The exact context size is not known for BXT, so assume a page size
6557 * for this check.
6558 */
6559 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006560 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6561 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006562 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306563 enable_rc6 = false;
6564 }
6565
6566 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6567 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6568 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6569 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006570 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306571 enable_rc6 = false;
6572 }
6573
Imre Deakfc619842016-06-29 19:13:55 +03006574 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6575 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6576 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6577 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6578 enable_rc6 = false;
6579 }
6580
6581 if (!I915_READ(GEN6_GFXPAUSE)) {
6582 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6583 enable_rc6 = false;
6584 }
6585
6586 if (!I915_READ(GEN8_MISC_CTRL0)) {
6587 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306588 enable_rc6 = false;
6589 }
6590
6591 return enable_rc6;
6592}
6593
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006594static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006595{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006596 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006597
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006598 /* Powersaving is controlled by the host when inside a VM */
6599 if (intel_vgpu_active(i915))
6600 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306601
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006602 if (info->has_rc6 &&
6603 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306604 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006605 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306606 }
6607
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006608 /*
6609 * We assume that we do not have any deep rc6 levels if we don't have
6610 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6611 * as the initial coarse check for rc6 in general, moving on to
6612 * progressively finer/deeper levels.
6613 */
6614 if (!info->has_rc6 && info->has_rc6p)
6615 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006616
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006617 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006618}
6619
Chris Wilsondc979972016-05-10 14:10:04 +01006620static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006621{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006622 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6623
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006624 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006625
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006626 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006627 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006628 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006629 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6630 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6631 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006632 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006633 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006634 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6635 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6636 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006637 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006638 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006639 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006640
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006641 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006642 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006643 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006644 u32 ddcc_status = 0;
6645
6646 if (sandybridge_pcode_read(dev_priv,
6647 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6648 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006649 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006650 clamp_t(u8,
6651 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006652 rps->min_freq,
6653 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006654 }
6655
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006656 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306657 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006658 * the natural hardware unit for SKL
6659 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006660 rps->rp0_freq *= GEN9_FREQ_SCALER;
6661 rps->rp1_freq *= GEN9_FREQ_SCALER;
6662 rps->min_freq *= GEN9_FREQ_SCALER;
6663 rps->max_freq *= GEN9_FREQ_SCALER;
6664 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306665 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006666}
6667
Chris Wilson3a45b052016-07-13 09:10:32 +01006668static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006669 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006670{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006671 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6672 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006673
6674 /* force a reset */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006675 rps->power = -1;
6676 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006677
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006678 if (set(dev_priv, freq))
6679 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006680}
6681
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006682/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006683static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006684{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006685 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6686
David Weinehall36fe7782017-11-17 10:01:46 +02006687 /* Program defaults and thresholds for RPS */
6688 if (IS_GEN9(dev_priv))
6689 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6690 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006691
Akash Goel0beb0592015-03-06 11:07:20 +05306692 /* 1 second timeout*/
6693 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6694 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6695
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006696 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006697
Akash Goel0beb0592015-03-06 11:07:20 +05306698 /* Leaning on the below call to gen6_set_rps to program/setup the
6699 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6700 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006701 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006702
6703 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6704}
6705
Chris Wilsondc979972016-05-10 14:10:04 +01006706static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006707{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006708 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306709 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006710 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006711
6712 /* 1a: Software RC state - RC0 */
6713 I915_WRITE(GEN6_RC_STATE, 0);
6714
6715 /* 1b: Get forcewake during program sequence. Although the driver
6716 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006717 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006718
6719 /* 2a: Disable RC states. */
6720 I915_WRITE(GEN6_RC_CONTROL, 0);
6721
6722 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006723 if (INTEL_GEN(dev_priv) >= 10) {
6724 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6725 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6726 } else if (IS_SKYLAKE(dev_priv)) {
6727 /*
6728 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6729 * when CPG is enabled
6730 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306731 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006732 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306733 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006734 }
6735
Zhe Wang20e49362014-11-04 17:07:05 +00006736 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6737 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306738 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006739 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306740
Dave Gordon1a3d1892016-05-13 15:36:30 +01006741 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306742 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6743
Zhe Wang20e49362014-11-04 17:07:05 +00006744 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006745
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006746 /*
6747 * 2c: Program Coarse Power Gating Policies.
6748 *
6749 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6750 * use instead is a more conservative estimate for the maximum time
6751 * it takes us to service a CS interrupt and submit a new ELSP - that
6752 * is the time which the GPU is idle waiting for the CPU to select the
6753 * next request to execute. If the idle hysteresis is less than that
6754 * interrupt service latency, the hardware will automatically gate
6755 * the power well and we will then incur the wake up cost on top of
6756 * the service latency. A similar guide from intel_pstate is that we
6757 * do not want the enable hysteresis to less than the wakeup latency.
6758 *
6759 * igt/gem_exec_nop/sequential provides a rough estimate for the
6760 * service latency, and puts it around 10us for Broadwell (and other
6761 * big core) and around 40us for Broxton (and other low power cores).
6762 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6763 * However, the wakeup latency on Broxton is closer to 100us. To be
6764 * conservative, we have to factor in a context switch on top (due
6765 * to ksoftirqd).
6766 */
6767 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6768 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006769
Zhe Wang20e49362014-11-04 17:07:05 +00006770 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006771 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07006772
6773 /* WaRsUseTimeoutMode:cnl (pre-prod) */
6774 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
6775 rc6_mode = GEN7_RC_CTL_TO_MODE;
6776 else
6777 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
6778
Chris Wilson1c044f92017-01-25 17:26:01 +00006779 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006780 GEN6_RC_CTL_HW_ENABLE |
6781 GEN6_RC_CTL_RC6_ENABLE |
6782 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00006783
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306784 /*
6785 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08006786 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306787 */
Chris Wilsondc979972016-05-10 14:10:04 +01006788 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306789 I915_WRITE(GEN9_PG_ENABLE, 0);
6790 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006791 I915_WRITE(GEN9_PG_ENABLE,
6792 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00006793
Mika Kuoppala59bad942015-01-16 11:34:40 +02006794 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006795}
6796
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006797static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006798{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006799 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306800 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006801
6802 /* 1a: Software RC state - RC0 */
6803 I915_WRITE(GEN6_RC_STATE, 0);
6804
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006805 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006806 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006807 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006808
6809 /* 2a: Disable RC states. */
6810 I915_WRITE(GEN6_RC_CONTROL, 0);
6811
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006812 /* 2b: Program RC6 thresholds.*/
6813 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6814 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6815 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306816 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006817 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006818 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006819 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006820
6821 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006822
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006823 I915_WRITE(GEN6_RC_CONTROL,
6824 GEN6_RC_CTL_HW_ENABLE |
6825 GEN7_RC_CTL_TO_MODE |
6826 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006827
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006828 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6829}
6830
6831static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6832{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006833 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6834
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006835 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6836
6837 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006838 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006839 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006840 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006841 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006842 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6843 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006844
Daniel Vetter7526ed72014-09-29 15:07:19 +02006845 /* Docs recommend 900MHz, and 300 MHz respectively */
6846 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006847 rps->max_freq_softlimit << 24 |
6848 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006849
Daniel Vetter7526ed72014-09-29 15:07:19 +02006850 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6851 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6852 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6853 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006854
Daniel Vetter7526ed72014-09-29 15:07:19 +02006855 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006856
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006857 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006858 I915_WRITE(GEN6_RP_CONTROL,
6859 GEN6_RP_MEDIA_TURBO |
6860 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6861 GEN6_RP_MEDIA_IS_GFX |
6862 GEN6_RP_ENABLE |
6863 GEN6_RP_UP_BUSY_AVG |
6864 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006865
Chris Wilson3a45b052016-07-13 09:10:32 +01006866 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006867
Mika Kuoppala59bad942015-01-16 11:34:40 +02006868 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006869}
6870
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006871static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006872{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006873 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306874 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006875 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006876 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006877 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006878
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006879 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006880
6881 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006882 gtfifodbg = I915_READ(GTFIFODBG);
6883 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006884 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6885 I915_WRITE(GTFIFODBG, gtfifodbg);
6886 }
6887
Mika Kuoppala59bad942015-01-16 11:34:40 +02006888 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006889
6890 /* disable the counters and set deterministic thresholds */
6891 I915_WRITE(GEN6_RC_CONTROL, 0);
6892
6893 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6894 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6895 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6896 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6897 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6898
Akash Goel3b3f1652016-10-13 22:44:48 +05306899 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006900 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006901
6902 I915_WRITE(GEN6_RC_SLEEP, 0);
6903 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01006904 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07006905 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6906 else
6907 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08006908 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006909 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6910
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006911 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006912 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
6913 if (HAS_RC6p(dev_priv))
6914 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
6915 if (HAS_RC6pp(dev_priv))
6916 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006917 I915_WRITE(GEN6_RC_CONTROL,
6918 rc6_mask |
6919 GEN6_RC_CTL_EI_MODE(1) |
6920 GEN6_RC_CTL_HW_ENABLE);
6921
Ben Widawsky31643d52012-09-26 10:34:01 -07006922 rc6vids = 0;
6923 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01006924 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006925 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006926 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006927 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6928 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6929 rc6vids &= 0xffff00;
6930 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6931 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6932 if (ret)
6933 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6934 }
6935
Mika Kuoppala59bad942015-01-16 11:34:40 +02006936 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006937}
6938
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006939static void gen6_enable_rps(struct drm_i915_private *dev_priv)
6940{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006941 /* Here begins a magic sequence of register writes to enable
6942 * auto-downclocking.
6943 *
6944 * Perhaps there might be some value in exposing these to
6945 * userspace...
6946 */
6947 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6948
6949 /* Power down if completely idle for over 50ms */
6950 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
6951 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6952
6953 reset_rps(dev_priv, gen6_set_rps);
6954
6955 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6956}
6957
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006958static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006959{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006960 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02006961 const int min_freq = 15;
6962 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006963 unsigned int gpu_freq;
6964 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306965 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03006966 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006967
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006968 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006969
Mika Kuoppala66c1f772018-03-20 17:17:33 +02006970 if (rps->max_freq <= rps->min_freq)
6971 return;
6972
Ben Widawskyeda79642013-10-07 17:15:48 -03006973 policy = cpufreq_cpu_get(0);
6974 if (policy) {
6975 max_ia_freq = policy->cpuinfo.max_freq;
6976 cpufreq_cpu_put(policy);
6977 } else {
6978 /*
6979 * Default to measured freq if none found, PCU will ensure we
6980 * don't go over
6981 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006982 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03006983 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006984
6985 /* Convert from kHz to MHz */
6986 max_ia_freq /= 1000;
6987
Ben Widawsky153b4b952013-10-22 22:05:09 -07006988 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07006989 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6990 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006991
Chris Wilsond586b5f2018-03-08 14:26:48 +00006992 min_gpu_freq = rps->min_freq;
6993 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006994 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306995 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00006996 min_gpu_freq /= GEN9_FREQ_SCALER;
6997 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05306998 }
6999
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007000 /*
7001 * For each potential GPU frequency, load a ring frequency we'd like
7002 * to use for memory access. We do this by specifying the IA frequency
7003 * the PCU should use as a reference to determine the ring frequency.
7004 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307005 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007006 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007007 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007008
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007009 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307010 /*
7011 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7012 * No floor required for ring frequency on SKL.
7013 */
7014 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007015 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007016 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7017 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007018 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007019 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007020 ring_freq = max(min_ring_freq, ring_freq);
7021 /* leave ia_freq as the default, chosen by cpufreq */
7022 } else {
7023 /* On older processors, there is no separate ring
7024 * clock domain, so in order to boost the bandwidth
7025 * of the ring, we need to upclock the CPU (ia_freq).
7026 *
7027 * For GPU frequencies less than 750MHz,
7028 * just use the lowest ring freq.
7029 */
7030 if (gpu_freq < min_freq)
7031 ia_freq = 800;
7032 else
7033 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7034 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7035 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007036
Ben Widawsky42c05262012-09-26 10:34:00 -07007037 sandybridge_pcode_write(dev_priv,
7038 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007039 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7040 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7041 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007042 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007043}
7044
Ville Syrjälä03af2042014-06-28 02:03:53 +03007045static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307046{
7047 u32 val, rp0;
7048
Jani Nikula5b5929c2015-10-07 11:17:46 +03007049 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307050
Imre Deak43b67992016-08-31 19:13:02 +03007051 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007052 case 8:
7053 /* (2 * 4) config */
7054 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7055 break;
7056 case 12:
7057 /* (2 * 6) config */
7058 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7059 break;
7060 case 16:
7061 /* (2 * 8) config */
7062 default:
7063 /* Setting (2 * 8) Min RP0 for any other combination */
7064 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7065 break;
Deepak S095acd52015-01-17 11:05:59 +05307066 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007067
7068 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7069
Deepak S2b6b3a02014-05-27 15:59:30 +05307070 return rp0;
7071}
7072
7073static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7074{
7075 u32 val, rpe;
7076
7077 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7078 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7079
7080 return rpe;
7081}
7082
Deepak S7707df42014-07-12 18:46:14 +05307083static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7084{
7085 u32 val, rp1;
7086
Jani Nikula5b5929c2015-10-07 11:17:46 +03007087 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7088 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7089
Deepak S7707df42014-07-12 18:46:14 +05307090 return rp1;
7091}
7092
Deepak S96676fe2016-08-12 18:46:41 +05307093static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7094{
7095 u32 val, rpn;
7096
7097 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7098 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7099 FB_GFX_FREQ_FUSE_MASK);
7100
7101 return rpn;
7102}
7103
Deepak Sf8f2b002014-07-10 13:16:21 +05307104static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7105{
7106 u32 val, rp1;
7107
7108 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7109
7110 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7111
7112 return rp1;
7113}
7114
Ville Syrjälä03af2042014-06-28 02:03:53 +03007115static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007116{
7117 u32 val, rp0;
7118
Jani Nikula64936252013-05-22 15:36:20 +03007119 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007120
7121 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7122 /* Clamp to max */
7123 rp0 = min_t(u32, rp0, 0xea);
7124
7125 return rp0;
7126}
7127
7128static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7129{
7130 u32 val, rpe;
7131
Jani Nikula64936252013-05-22 15:36:20 +03007132 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007133 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007134 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007135 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7136
7137 return rpe;
7138}
7139
Ville Syrjälä03af2042014-06-28 02:03:53 +03007140static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007141{
Imre Deak36146032014-12-04 18:39:35 +02007142 u32 val;
7143
7144 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7145 /*
7146 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7147 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7148 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7149 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7150 * to make sure it matches what Punit accepts.
7151 */
7152 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007153}
7154
Imre Deakae484342014-03-31 15:10:44 +03007155/* Check that the pctx buffer wasn't move under us. */
7156static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7157{
7158 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7159
Matthew Auld77894222017-12-11 15:18:18 +00007160 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007161 dev_priv->vlv_pctx->stolen->start);
7162}
7163
Deepak S38807742014-05-23 21:00:15 +05307164
7165/* Check that the pcbr address is not empty. */
7166static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7167{
7168 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7169
7170 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7171}
7172
Chris Wilsondc979972016-05-10 14:10:04 +01007173static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307174{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007175 resource_size_t pctx_paddr, paddr;
7176 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307177 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307178
Deepak S38807742014-05-23 21:00:15 +05307179 pcbr = I915_READ(VLV_PCBR);
7180 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007181 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007182 paddr = dev_priv->dsm.end + 1 - pctx_size;
7183 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307184
7185 pctx_paddr = (paddr & (~4095));
7186 I915_WRITE(VLV_PCBR, pctx_paddr);
7187 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007188
7189 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307190}
7191
Chris Wilsondc979972016-05-10 14:10:04 +01007192static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007193{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007194 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007195 resource_size_t pctx_paddr;
7196 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007197 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007198
7199 pcbr = I915_READ(VLV_PCBR);
7200 if (pcbr) {
7201 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007202 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007203
Matthew Auld77894222017-12-11 15:18:18 +00007204 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007205 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007206 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007207 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007208 pctx_size);
7209 goto out;
7210 }
7211
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007212 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7213
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007214 /*
7215 * From the Gunit register HAS:
7216 * The Gfx driver is expected to program this register and ensure
7217 * proper allocation within Gfx stolen memory. For example, this
7218 * register should be programmed such than the PCBR range does not
7219 * overlap with other ranges, such as the frame buffer, protected
7220 * memory, or any other relevant ranges.
7221 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007222 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007223 if (!pctx) {
7224 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007225 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007226 }
7227
Matthew Auld77894222017-12-11 15:18:18 +00007228 GEM_BUG_ON(range_overflows_t(u64,
7229 dev_priv->dsm.start,
7230 pctx->stolen->start,
7231 U32_MAX));
7232 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007233 I915_WRITE(VLV_PCBR, pctx_paddr);
7234
7235out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007236 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007237 dev_priv->vlv_pctx = pctx;
7238}
7239
Chris Wilsondc979972016-05-10 14:10:04 +01007240static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007241{
Imre Deakae484342014-03-31 15:10:44 +03007242 if (WARN_ON(!dev_priv->vlv_pctx))
7243 return;
7244
Chris Wilsonf0cd5182016-10-28 13:58:43 +01007245 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03007246 dev_priv->vlv_pctx = NULL;
7247}
7248
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007249static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7250{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007251 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007252 vlv_get_cck_clock(dev_priv, "GPLL ref",
7253 CCK_GPLL_CLOCK_CONTROL,
7254 dev_priv->czclk_freq);
7255
7256 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007257 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007258}
7259
Chris Wilsondc979972016-05-10 14:10:04 +01007260static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007261{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007262 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007263 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007264
Chris Wilsondc979972016-05-10 14:10:04 +01007265 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007266
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007267 vlv_init_gpll_ref_freq(dev_priv);
7268
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007269 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7270 switch ((val >> 6) & 3) {
7271 case 0:
7272 case 1:
7273 dev_priv->mem_freq = 800;
7274 break;
7275 case 2:
7276 dev_priv->mem_freq = 1066;
7277 break;
7278 case 3:
7279 dev_priv->mem_freq = 1333;
7280 break;
7281 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007282 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007283
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007284 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7285 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007286 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007287 intel_gpu_freq(dev_priv, rps->max_freq),
7288 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007289
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007290 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007291 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007292 intel_gpu_freq(dev_priv, rps->efficient_freq),
7293 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007294
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007295 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307296 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007297 intel_gpu_freq(dev_priv, rps->rp1_freq),
7298 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307299
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007300 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007301 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007302 intel_gpu_freq(dev_priv, rps->min_freq),
7303 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007304}
7305
Chris Wilsondc979972016-05-10 14:10:04 +01007306static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307307{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007308 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007309 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307310
Chris Wilsondc979972016-05-10 14:10:04 +01007311 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307312
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007313 vlv_init_gpll_ref_freq(dev_priv);
7314
Ville Syrjäläa5805162015-05-26 20:42:30 +03007315 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007316 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007317 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007318
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007319 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007320 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007321 dev_priv->mem_freq = 2000;
7322 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007323 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007324 dev_priv->mem_freq = 1600;
7325 break;
7326 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007327 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007328
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007329 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7330 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307331 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007332 intel_gpu_freq(dev_priv, rps->max_freq),
7333 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307334
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007335 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307336 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007337 intel_gpu_freq(dev_priv, rps->efficient_freq),
7338 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307339
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007340 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307341 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007342 intel_gpu_freq(dev_priv, rps->rp1_freq),
7343 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307344
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007345 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307346 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007347 intel_gpu_freq(dev_priv, rps->min_freq),
7348 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307349
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007350 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7351 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007352 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307353}
7354
Chris Wilsondc979972016-05-10 14:10:04 +01007355static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007356{
Chris Wilsondc979972016-05-10 14:10:04 +01007357 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007358}
7359
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007360static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307361{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007362 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307363 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007364 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307365
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007366 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7367 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307368 if (gtfifodbg) {
7369 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7370 gtfifodbg);
7371 I915_WRITE(GTFIFODBG, gtfifodbg);
7372 }
7373
7374 cherryview_check_pctx(dev_priv);
7375
7376 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7377 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007378 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307379
Ville Syrjälä160614a2015-01-19 13:50:47 +02007380 /* Disable RC states. */
7381 I915_WRITE(GEN6_RC_CONTROL, 0);
7382
Deepak S38807742014-05-23 21:00:15 +05307383 /* 2a: Program RC6 thresholds.*/
7384 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7385 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7386 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7387
Akash Goel3b3f1652016-10-13 22:44:48 +05307388 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007389 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307390 I915_WRITE(GEN6_RC_SLEEP, 0);
7391
Deepak Sf4f71c72015-03-28 15:23:35 +05307392 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7393 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307394
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007395 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307396 I915_WRITE(VLV_COUNTER_CONTROL,
7397 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7398 VLV_MEDIA_RC6_COUNT_EN |
7399 VLV_RENDER_RC6_COUNT_EN));
7400
7401 /* For now we assume BIOS is allocating and populating the PCBR */
7402 pcbr = I915_READ(VLV_PCBR);
7403
Deepak S38807742014-05-23 21:00:15 +05307404 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007405 rc6_mode = 0;
7406 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007407 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307408 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7409
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007410 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7411}
7412
7413static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7414{
7415 u32 val;
7416
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007417 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7418
7419 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007420 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307421 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7422 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7423 I915_WRITE(GEN6_RP_UP_EI, 66000);
7424 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7425
7426 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7427
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007428 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307429 I915_WRITE(GEN6_RP_CONTROL,
7430 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007431 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307432 GEN6_RP_ENABLE |
7433 GEN6_RP_UP_BUSY_AVG |
7434 GEN6_RP_DOWN_IDLE_AVG);
7435
Deepak S3ef62342015-04-29 08:36:24 +05307436 /* Setting Fixed Bias */
7437 val = VLV_OVERRIDE_EN |
7438 VLV_SOC_TDP_EN |
7439 CHV_BIAS_CPU_50_SOC_50;
7440 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7441
Deepak S2b6b3a02014-05-27 15:59:30 +05307442 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7443
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007444 /* RPS code assumes GPLL is used */
7445 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7446
Jani Nikula742f4912015-09-03 11:16:09 +03007447 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307448 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7449
Chris Wilson3a45b052016-07-13 09:10:32 +01007450 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307451
Mika Kuoppala59bad942015-01-16 11:34:40 +02007452 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307453}
7454
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007455static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007456{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007457 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307458 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007459 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007460
Imre Deakae484342014-03-31 15:10:44 +03007461 valleyview_check_pctx(dev_priv);
7462
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007463 gtfifodbg = I915_READ(GTFIFODBG);
7464 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007465 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7466 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007467 I915_WRITE(GTFIFODBG, gtfifodbg);
7468 }
7469
Mika Kuoppala59bad942015-01-16 11:34:40 +02007470 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007471
Ville Syrjälä160614a2015-01-19 13:50:47 +02007472 /* Disable RC states. */
7473 I915_WRITE(GEN6_RC_CONTROL, 0);
7474
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007475 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7476 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7477 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7478
7479 for_each_engine(engine, dev_priv, id)
7480 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7481
7482 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7483
7484 /* Allows RC6 residency counter to work */
7485 I915_WRITE(VLV_COUNTER_CONTROL,
7486 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7487 VLV_MEDIA_RC0_COUNT_EN |
7488 VLV_RENDER_RC0_COUNT_EN |
7489 VLV_MEDIA_RC6_COUNT_EN |
7490 VLV_RENDER_RC6_COUNT_EN));
7491
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007492 I915_WRITE(GEN6_RC_CONTROL,
7493 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007494
7495 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7496}
7497
7498static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7499{
7500 u32 val;
7501
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007502 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7503
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007504 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007505 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7506 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7507 I915_WRITE(GEN6_RP_UP_EI, 66000);
7508 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7509
7510 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7511
7512 I915_WRITE(GEN6_RP_CONTROL,
7513 GEN6_RP_MEDIA_TURBO |
7514 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7515 GEN6_RP_MEDIA_IS_GFX |
7516 GEN6_RP_ENABLE |
7517 GEN6_RP_UP_BUSY_AVG |
7518 GEN6_RP_DOWN_IDLE_CONT);
7519
Deepak S3ef62342015-04-29 08:36:24 +05307520 /* Setting Fixed Bias */
7521 val = VLV_OVERRIDE_EN |
7522 VLV_SOC_TDP_EN |
7523 VLV_BIAS_CPU_125_SOC_875;
7524 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7525
Jani Nikula64936252013-05-22 15:36:20 +03007526 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007527
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007528 /* RPS code assumes GPLL is used */
7529 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7530
Jani Nikula742f4912015-09-03 11:16:09 +03007531 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007532 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7533
Chris Wilson3a45b052016-07-13 09:10:32 +01007534 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007535
Mika Kuoppala59bad942015-01-16 11:34:40 +02007536 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007537}
7538
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007539static unsigned long intel_pxfreq(u32 vidfreq)
7540{
7541 unsigned long freq;
7542 int div = (vidfreq & 0x3f0000) >> 16;
7543 int post = (vidfreq & 0x3000) >> 12;
7544 int pre = (vidfreq & 0x7);
7545
7546 if (!pre)
7547 return 0;
7548
7549 freq = ((div * 133333) / ((1<<post) * pre));
7550
7551 return freq;
7552}
7553
Daniel Vettereb48eb02012-04-26 23:28:12 +02007554static const struct cparams {
7555 u16 i;
7556 u16 t;
7557 u16 m;
7558 u16 c;
7559} cparams[] = {
7560 { 1, 1333, 301, 28664 },
7561 { 1, 1066, 294, 24460 },
7562 { 1, 800, 294, 25192 },
7563 { 0, 1333, 276, 27605 },
7564 { 0, 1066, 276, 27605 },
7565 { 0, 800, 231, 23784 },
7566};
7567
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007568static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007569{
7570 u64 total_count, diff, ret;
7571 u32 count1, count2, count3, m = 0, c = 0;
7572 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7573 int i;
7574
Chris Wilson67520412017-03-02 13:28:01 +00007575 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007576
Daniel Vetter20e4d402012-08-08 23:35:39 +02007577 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007578
7579 /* Prevent division-by-zero if we are asking too fast.
7580 * Also, we don't get interesting results if we are polling
7581 * faster than once in 10ms, so just return the saved value
7582 * in such cases.
7583 */
7584 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007585 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007586
7587 count1 = I915_READ(DMIEC);
7588 count2 = I915_READ(DDREC);
7589 count3 = I915_READ(CSIEC);
7590
7591 total_count = count1 + count2 + count3;
7592
7593 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007594 if (total_count < dev_priv->ips.last_count1) {
7595 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007596 diff += total_count;
7597 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007598 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007599 }
7600
7601 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007602 if (cparams[i].i == dev_priv->ips.c_m &&
7603 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007604 m = cparams[i].m;
7605 c = cparams[i].c;
7606 break;
7607 }
7608 }
7609
7610 diff = div_u64(diff, diff1);
7611 ret = ((m * diff) + c);
7612 ret = div_u64(ret, 10);
7613
Daniel Vetter20e4d402012-08-08 23:35:39 +02007614 dev_priv->ips.last_count1 = total_count;
7615 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007616
Daniel Vetter20e4d402012-08-08 23:35:39 +02007617 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007618
7619 return ret;
7620}
7621
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007622unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7623{
7624 unsigned long val;
7625
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007626 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007627 return 0;
7628
7629 spin_lock_irq(&mchdev_lock);
7630
7631 val = __i915_chipset_val(dev_priv);
7632
7633 spin_unlock_irq(&mchdev_lock);
7634
7635 return val;
7636}
7637
Daniel Vettereb48eb02012-04-26 23:28:12 +02007638unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7639{
7640 unsigned long m, x, b;
7641 u32 tsfs;
7642
7643 tsfs = I915_READ(TSFS);
7644
7645 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7646 x = I915_READ8(TR1);
7647
7648 b = tsfs & TSFS_INTR_MASK;
7649
7650 return ((m * x) / 127) - b;
7651}
7652
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007653static int _pxvid_to_vd(u8 pxvid)
7654{
7655 if (pxvid == 0)
7656 return 0;
7657
7658 if (pxvid >= 8 && pxvid < 31)
7659 pxvid = 31;
7660
7661 return (pxvid + 2) * 125;
7662}
7663
7664static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007665{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007666 const int vd = _pxvid_to_vd(pxvid);
7667 const int vm = vd - 1125;
7668
Chris Wilsondc979972016-05-10 14:10:04 +01007669 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007670 return vm > 0 ? vm : 0;
7671
7672 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007673}
7674
Daniel Vetter02d71952012-08-09 16:44:54 +02007675static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007676{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007677 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007678 u32 count;
7679
Chris Wilson67520412017-03-02 13:28:01 +00007680 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007681
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007682 now = ktime_get_raw_ns();
7683 diffms = now - dev_priv->ips.last_time2;
7684 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007685
7686 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007687 if (!diffms)
7688 return;
7689
7690 count = I915_READ(GFXEC);
7691
Daniel Vetter20e4d402012-08-08 23:35:39 +02007692 if (count < dev_priv->ips.last_count2) {
7693 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007694 diff += count;
7695 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007696 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007697 }
7698
Daniel Vetter20e4d402012-08-08 23:35:39 +02007699 dev_priv->ips.last_count2 = count;
7700 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007701
7702 /* More magic constants... */
7703 diff = diff * 1181;
7704 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007705 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007706}
7707
Daniel Vetter02d71952012-08-09 16:44:54 +02007708void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7709{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007710 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02007711 return;
7712
Daniel Vetter92703882012-08-09 16:46:01 +02007713 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007714
7715 __i915_update_gfx_val(dev_priv);
7716
Daniel Vetter92703882012-08-09 16:46:01 +02007717 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007718}
7719
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007720static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007721{
7722 unsigned long t, corr, state1, corr2, state2;
7723 u32 pxvid, ext_v;
7724
Chris Wilson67520412017-03-02 13:28:01 +00007725 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007726
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007727 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007728 pxvid = (pxvid >> 24) & 0x7f;
7729 ext_v = pvid_to_extvid(dev_priv, pxvid);
7730
7731 state1 = ext_v;
7732
7733 t = i915_mch_val(dev_priv);
7734
7735 /* Revel in the empirically derived constants */
7736
7737 /* Correction factor in 1/100000 units */
7738 if (t > 80)
7739 corr = ((t * 2349) + 135940);
7740 else if (t >= 50)
7741 corr = ((t * 964) + 29317);
7742 else /* < 50 */
7743 corr = ((t * 301) + 1004);
7744
7745 corr = corr * ((150142 * state1) / 10000 - 78642);
7746 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007747 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007748
7749 state2 = (corr2 * state1) / 10000;
7750 state2 /= 100; /* convert to mW */
7751
Daniel Vetter02d71952012-08-09 16:44:54 +02007752 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007753
Daniel Vetter20e4d402012-08-08 23:35:39 +02007754 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007755}
7756
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007757unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7758{
7759 unsigned long val;
7760
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007761 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007762 return 0;
7763
7764 spin_lock_irq(&mchdev_lock);
7765
7766 val = __i915_gfx_val(dev_priv);
7767
7768 spin_unlock_irq(&mchdev_lock);
7769
7770 return val;
7771}
7772
Daniel Vettereb48eb02012-04-26 23:28:12 +02007773/**
7774 * i915_read_mch_val - return value for IPS use
7775 *
7776 * Calculate and return a value for the IPS driver to use when deciding whether
7777 * we have thermal and power headroom to increase CPU or GPU power budget.
7778 */
7779unsigned long i915_read_mch_val(void)
7780{
7781 struct drm_i915_private *dev_priv;
7782 unsigned long chipset_val, graphics_val, ret = 0;
7783
Daniel Vetter92703882012-08-09 16:46:01 +02007784 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007785 if (!i915_mch_dev)
7786 goto out_unlock;
7787 dev_priv = i915_mch_dev;
7788
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007789 chipset_val = __i915_chipset_val(dev_priv);
7790 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007791
7792 ret = chipset_val + graphics_val;
7793
7794out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007795 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007796
7797 return ret;
7798}
7799EXPORT_SYMBOL_GPL(i915_read_mch_val);
7800
7801/**
7802 * i915_gpu_raise - raise GPU frequency limit
7803 *
7804 * Raise the limit; IPS indicates we have thermal headroom.
7805 */
7806bool i915_gpu_raise(void)
7807{
7808 struct drm_i915_private *dev_priv;
7809 bool ret = true;
7810
Daniel Vetter92703882012-08-09 16:46:01 +02007811 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007812 if (!i915_mch_dev) {
7813 ret = false;
7814 goto out_unlock;
7815 }
7816 dev_priv = i915_mch_dev;
7817
Daniel Vetter20e4d402012-08-08 23:35:39 +02007818 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7819 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007820
7821out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007822 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007823
7824 return ret;
7825}
7826EXPORT_SYMBOL_GPL(i915_gpu_raise);
7827
7828/**
7829 * i915_gpu_lower - lower GPU frequency limit
7830 *
7831 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7832 * frequency maximum.
7833 */
7834bool i915_gpu_lower(void)
7835{
7836 struct drm_i915_private *dev_priv;
7837 bool ret = true;
7838
Daniel Vetter92703882012-08-09 16:46:01 +02007839 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007840 if (!i915_mch_dev) {
7841 ret = false;
7842 goto out_unlock;
7843 }
7844 dev_priv = i915_mch_dev;
7845
Daniel Vetter20e4d402012-08-08 23:35:39 +02007846 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7847 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007848
7849out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007850 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007851
7852 return ret;
7853}
7854EXPORT_SYMBOL_GPL(i915_gpu_lower);
7855
7856/**
7857 * i915_gpu_busy - indicate GPU business to IPS
7858 *
7859 * Tell the IPS driver whether or not the GPU is busy.
7860 */
7861bool i915_gpu_busy(void)
7862{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007863 bool ret = false;
7864
Daniel Vetter92703882012-08-09 16:46:01 +02007865 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007866 if (i915_mch_dev)
7867 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007868 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007869
7870 return ret;
7871}
7872EXPORT_SYMBOL_GPL(i915_gpu_busy);
7873
7874/**
7875 * i915_gpu_turbo_disable - disable graphics turbo
7876 *
7877 * Disable graphics turbo by resetting the max frequency and setting the
7878 * current frequency to the default.
7879 */
7880bool i915_gpu_turbo_disable(void)
7881{
7882 struct drm_i915_private *dev_priv;
7883 bool ret = true;
7884
Daniel Vetter92703882012-08-09 16:46:01 +02007885 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007886 if (!i915_mch_dev) {
7887 ret = false;
7888 goto out_unlock;
7889 }
7890 dev_priv = i915_mch_dev;
7891
Daniel Vetter20e4d402012-08-08 23:35:39 +02007892 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007893
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007894 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02007895 ret = false;
7896
7897out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007898 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007899
7900 return ret;
7901}
7902EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7903
7904/**
7905 * Tells the intel_ips driver that the i915 driver is now loaded, if
7906 * IPS got loaded first.
7907 *
7908 * This awkward dance is so that neither module has to depend on the
7909 * other in order for IPS to do the appropriate communication of
7910 * GPU turbo limits to i915.
7911 */
7912static void
7913ips_ping_for_i915_load(void)
7914{
7915 void (*link)(void);
7916
7917 link = symbol_get(ips_link_to_i915_driver);
7918 if (link) {
7919 link();
7920 symbol_put(ips_link_to_i915_driver);
7921 }
7922}
7923
7924void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7925{
Daniel Vetter02d71952012-08-09 16:44:54 +02007926 /* We only register the i915 ips part with intel-ips once everything is
7927 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02007928 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007929 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02007930 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007931
7932 ips_ping_for_i915_load();
7933}
7934
7935void intel_gpu_ips_teardown(void)
7936{
Daniel Vetter92703882012-08-09 16:46:01 +02007937 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007938 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02007939 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007940}
Deepak S76c3552f2014-01-30 23:08:16 +05307941
Chris Wilsondc979972016-05-10 14:10:04 +01007942static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007943{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007944 u32 lcfuse;
7945 u8 pxw[16];
7946 int i;
7947
7948 /* Disable to program */
7949 I915_WRITE(ECR, 0);
7950 POSTING_READ(ECR);
7951
7952 /* Program energy weights for various events */
7953 I915_WRITE(SDEW, 0x15040d00);
7954 I915_WRITE(CSIEW0, 0x007f0000);
7955 I915_WRITE(CSIEW1, 0x1e220004);
7956 I915_WRITE(CSIEW2, 0x04000004);
7957
7958 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007959 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007960 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007961 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007962
7963 /* Program P-state weights to account for frequency power adjustment */
7964 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03007965 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007966 unsigned long freq = intel_pxfreq(pxvidfreq);
7967 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7968 PXVFREQ_PX_SHIFT;
7969 unsigned long val;
7970
7971 val = vid * vid;
7972 val *= (freq / 1000);
7973 val *= 255;
7974 val /= (127*127*900);
7975 if (val > 0xff)
7976 DRM_ERROR("bad pxval: %ld\n", val);
7977 pxw[i] = val;
7978 }
7979 /* Render standby states get 0 weight */
7980 pxw[14] = 0;
7981 pxw[15] = 0;
7982
7983 for (i = 0; i < 4; i++) {
7984 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7985 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03007986 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007987 }
7988
7989 /* Adjust magic regs to magic values (more experimental results) */
7990 I915_WRITE(OGW0, 0);
7991 I915_WRITE(OGW1, 0);
7992 I915_WRITE(EG0, 0x00007f00);
7993 I915_WRITE(EG1, 0x0000000e);
7994 I915_WRITE(EG2, 0x000e0000);
7995 I915_WRITE(EG3, 0x68000300);
7996 I915_WRITE(EG4, 0x42000000);
7997 I915_WRITE(EG5, 0x00140031);
7998 I915_WRITE(EG6, 0);
7999 I915_WRITE(EG7, 0);
8000
8001 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008002 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008003
8004 /* Enable PMON + select events */
8005 I915_WRITE(ECR, 0x80000019);
8006
8007 lcfuse = I915_READ(LCFUSE02);
8008
Daniel Vetter20e4d402012-08-08 23:35:39 +02008009 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008010}
8011
Chris Wilsondc979972016-05-10 14:10:04 +01008012void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008013{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008014 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8015
Imre Deakb268c692015-12-15 20:10:31 +02008016 /*
8017 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8018 * requirement.
8019 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008020 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008021 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
8022 intel_runtime_pm_get(dev_priv);
8023 }
Imre Deake6069ca2014-04-18 16:01:02 +03008024
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008025 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008026
8027 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008028 if (IS_CHERRYVIEW(dev_priv))
8029 cherryview_init_gt_powersave(dev_priv);
8030 else if (IS_VALLEYVIEW(dev_priv))
8031 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008032 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008033 gen6_init_rps_frequencies(dev_priv);
8034
8035 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008036 rps->idle_freq = rps->min_freq;
8037 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008038
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008039 rps->max_freq_softlimit = rps->max_freq;
8040 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008041
8042 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008043 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008044 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008045 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008046 intel_freq_opcode(dev_priv, 450));
8047
Chris Wilson99ac9612016-07-13 09:10:34 +01008048 /* After setting max-softlimit, find the overclock max freq */
8049 if (IS_GEN6(dev_priv) ||
8050 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8051 u32 params = 0;
8052
8053 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8054 if (params & BIT(31)) { /* OC supported */
8055 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008056 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008057 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008058 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008059 }
8060 }
8061
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008062 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008063 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008064
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008065 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008066}
8067
Chris Wilsondc979972016-05-10 14:10:04 +01008068void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008069{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008070 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008071 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008072
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008073 if (!HAS_RC6(dev_priv))
Imre Deakb268c692015-12-15 20:10:31 +02008074 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03008075}
8076
Chris Wilson54b4f682016-07-21 21:16:19 +01008077/**
8078 * intel_suspend_gt_powersave - suspend PM work and helper threads
8079 * @dev_priv: i915 device
8080 *
8081 * We don't want to disable RC6 or other features here, we just want
8082 * to make sure any work we've queued has finished and won't bother
8083 * us while we're suspended.
8084 */
8085void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8086{
8087 if (INTEL_GEN(dev_priv) < 6)
8088 return;
8089
Chris Wilson54b4f682016-07-21 21:16:19 +01008090 /* gen6_rps_idle() will be called later to disable interrupts */
8091}
8092
Chris Wilsonb7137e02016-07-13 09:10:37 +01008093void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8094{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008095 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8096 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008097 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008098
Oscar Mateod02b98b2018-04-05 17:00:50 +03008099 if (INTEL_GEN(dev_priv) >= 11)
8100 gen11_reset_rps_interrupts(dev_priv);
Mika Kuoppala51951ae2018-02-28 12:11:53 +02008101 else
Oscar Mateod02b98b2018-04-05 17:00:50 +03008102 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008103}
8104
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008105static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8106{
8107 lockdep_assert_held(&i915->pcu_lock);
8108
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008109 if (!i915->gt_pm.llc_pstate.enabled)
8110 return;
8111
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008112 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008113
8114 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008115}
8116
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008117static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8118{
8119 lockdep_assert_held(&dev_priv->pcu_lock);
8120
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008121 if (!dev_priv->gt_pm.rc6.enabled)
8122 return;
8123
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008124 if (INTEL_GEN(dev_priv) >= 9)
8125 gen9_disable_rc6(dev_priv);
8126 else if (IS_CHERRYVIEW(dev_priv))
8127 cherryview_disable_rc6(dev_priv);
8128 else if (IS_VALLEYVIEW(dev_priv))
8129 valleyview_disable_rc6(dev_priv);
8130 else if (INTEL_GEN(dev_priv) >= 6)
8131 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008132
8133 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008134}
8135
8136static void intel_disable_rps(struct drm_i915_private *dev_priv)
8137{
8138 lockdep_assert_held(&dev_priv->pcu_lock);
8139
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008140 if (!dev_priv->gt_pm.rps.enabled)
8141 return;
8142
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008143 if (INTEL_GEN(dev_priv) >= 9)
8144 gen9_disable_rps(dev_priv);
8145 else if (IS_CHERRYVIEW(dev_priv))
8146 cherryview_disable_rps(dev_priv);
8147 else if (IS_VALLEYVIEW(dev_priv))
8148 valleyview_disable_rps(dev_priv);
8149 else if (INTEL_GEN(dev_priv) >= 6)
8150 gen6_disable_rps(dev_priv);
8151 else if (IS_IRONLAKE_M(dev_priv))
8152 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008153
8154 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008155}
8156
Chris Wilsondc979972016-05-10 14:10:04 +01008157void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008158{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008159 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008160
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008161 intel_disable_rc6(dev_priv);
8162 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008163 if (HAS_LLC(dev_priv))
8164 intel_disable_llc_pstate(dev_priv);
8165
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008166 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008167}
8168
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008169static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8170{
8171 lockdep_assert_held(&i915->pcu_lock);
8172
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008173 if (i915->gt_pm.llc_pstate.enabled)
8174 return;
8175
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008176 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008177
8178 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008179}
8180
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008181static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8182{
8183 lockdep_assert_held(&dev_priv->pcu_lock);
8184
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008185 if (dev_priv->gt_pm.rc6.enabled)
8186 return;
8187
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008188 if (IS_CHERRYVIEW(dev_priv))
8189 cherryview_enable_rc6(dev_priv);
8190 else if (IS_VALLEYVIEW(dev_priv))
8191 valleyview_enable_rc6(dev_priv);
8192 else if (INTEL_GEN(dev_priv) >= 9)
8193 gen9_enable_rc6(dev_priv);
8194 else if (IS_BROADWELL(dev_priv))
8195 gen8_enable_rc6(dev_priv);
8196 else if (INTEL_GEN(dev_priv) >= 6)
8197 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008198
8199 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008200}
8201
8202static void intel_enable_rps(struct drm_i915_private *dev_priv)
8203{
8204 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8205
8206 lockdep_assert_held(&dev_priv->pcu_lock);
8207
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008208 if (rps->enabled)
8209 return;
8210
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008211 if (IS_CHERRYVIEW(dev_priv)) {
8212 cherryview_enable_rps(dev_priv);
8213 } else if (IS_VALLEYVIEW(dev_priv)) {
8214 valleyview_enable_rps(dev_priv);
8215 } else if (INTEL_GEN(dev_priv) >= 9) {
8216 gen9_enable_rps(dev_priv);
8217 } else if (IS_BROADWELL(dev_priv)) {
8218 gen8_enable_rps(dev_priv);
8219 } else if (INTEL_GEN(dev_priv) >= 6) {
8220 gen6_enable_rps(dev_priv);
8221 } else if (IS_IRONLAKE_M(dev_priv)) {
8222 ironlake_enable_drps(dev_priv);
8223 intel_init_emon(dev_priv);
8224 }
8225
8226 WARN_ON(rps->max_freq < rps->min_freq);
8227 WARN_ON(rps->idle_freq > rps->max_freq);
8228
8229 WARN_ON(rps->efficient_freq < rps->min_freq);
8230 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008231
8232 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008233}
8234
Chris Wilsonb7137e02016-07-13 09:10:37 +01008235void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8236{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008237 /* Powersaving is controlled by the host when inside a VM */
8238 if (intel_vgpu_active(dev_priv))
8239 return;
8240
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008241 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008242
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008243 if (HAS_RC6(dev_priv))
8244 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008245 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008246 if (HAS_LLC(dev_priv))
8247 intel_enable_llc_pstate(dev_priv);
8248
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008249 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008250}
Imre Deakc6df39b2014-04-14 20:24:29 +03008251
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008252static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008253{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008254 /*
8255 * On Ibex Peak and Cougar Point, we need to disable clock
8256 * gating for the panel power sequencer or it will fail to
8257 * start up when no ports are active.
8258 */
8259 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8260}
8261
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008262static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008263{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008264 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008265
Damien Lespiau055e3932014-08-18 13:49:10 +01008266 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008267 I915_WRITE(DSPCNTR(pipe),
8268 I915_READ(DSPCNTR(pipe)) |
8269 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008270
8271 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8272 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008273 }
8274}
8275
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008276static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008277{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008278 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008279
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008280 /*
8281 * Required for FBC
8282 * WaFbcDisableDpfcClockGating:ilk
8283 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008284 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8285 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8286 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008287
8288 I915_WRITE(PCH_3DCGDIS0,
8289 MARIUNIT_CLOCK_GATE_DISABLE |
8290 SVSMUNIT_CLOCK_GATE_DISABLE);
8291 I915_WRITE(PCH_3DCGDIS1,
8292 VFMUNIT_CLOCK_GATE_DISABLE);
8293
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008294 /*
8295 * According to the spec the following bits should be set in
8296 * order to enable memory self-refresh
8297 * The bit 22/21 of 0x42004
8298 * The bit 5 of 0x42020
8299 * The bit 15 of 0x45000
8300 */
8301 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8302 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8303 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008304 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008305 I915_WRITE(DISP_ARB_CTL,
8306 (I915_READ(DISP_ARB_CTL) |
8307 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008308
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008309 /*
8310 * Based on the document from hardware guys the following bits
8311 * should be set unconditionally in order to enable FBC.
8312 * The bit 22 of 0x42000
8313 * The bit 22 of 0x42004
8314 * The bit 7,8,9 of 0x42020.
8315 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008316 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008317 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008318 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8319 I915_READ(ILK_DISPLAY_CHICKEN1) |
8320 ILK_FBCQ_DIS);
8321 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8322 I915_READ(ILK_DISPLAY_CHICKEN2) |
8323 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008324 }
8325
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008326 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8327
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008328 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8329 I915_READ(ILK_DISPLAY_CHICKEN2) |
8330 ILK_ELPIN_409_SELECT);
8331 I915_WRITE(_3D_CHICKEN2,
8332 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8333 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008334
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008335 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008336 I915_WRITE(CACHE_MODE_0,
8337 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008338
Akash Goel4e046322014-04-04 17:14:38 +05308339 /* WaDisable_RenderCache_OperationalFlush:ilk */
8340 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8341
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008342 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008343
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008344 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008345}
8346
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008347static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008348{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008349 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008350 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008351
8352 /*
8353 * On Ibex Peak and Cougar Point, we need to disable clock
8354 * gating for the panel power sequencer or it will fail to
8355 * start up when no ports are active.
8356 */
Jesse Barnescd664072013-10-02 10:34:19 -07008357 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8358 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8359 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008360 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8361 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008362 /* The below fixes the weird display corruption, a few pixels shifted
8363 * downward, on (only) LVDS of some HP laptops with IVY.
8364 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008365 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008366 val = I915_READ(TRANS_CHICKEN2(pipe));
8367 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8368 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008369 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008370 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008371 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8372 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8373 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008374 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8375 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008376 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008377 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008378 I915_WRITE(TRANS_CHICKEN1(pipe),
8379 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8380 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008381}
8382
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008383static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008384{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008385 uint32_t tmp;
8386
8387 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008388 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8389 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8390 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008391}
8392
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008393static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008394{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008395 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008396
Damien Lespiau231e54f2012-10-19 17:55:41 +01008397 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008398
8399 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8400 I915_READ(ILK_DISPLAY_CHICKEN2) |
8401 ILK_ELPIN_409_SELECT);
8402
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008403 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008404 I915_WRITE(_3D_CHICKEN,
8405 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8406
Akash Goel4e046322014-04-04 17:14:38 +05308407 /* WaDisable_RenderCache_OperationalFlush:snb */
8408 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8409
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008410 /*
8411 * BSpec recoomends 8x4 when MSAA is used,
8412 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008413 *
8414 * Note that PS/WM thread counts depend on the WIZ hashing
8415 * disable bit, which we don't touch here, but it's good
8416 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008417 */
8418 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008419 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008420
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008421 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008422 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008423
8424 I915_WRITE(GEN6_UCGCTL1,
8425 I915_READ(GEN6_UCGCTL1) |
8426 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8427 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8428
8429 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8430 * gating disable must be set. Failure to set it results in
8431 * flickering pixels due to Z write ordering failures after
8432 * some amount of runtime in the Mesa "fire" demo, and Unigine
8433 * Sanctuary and Tropics, and apparently anything else with
8434 * alpha test or pixel discard.
8435 *
8436 * According to the spec, bit 11 (RCCUNIT) must also be set,
8437 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008438 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008439 * WaDisableRCCUnitClockGating:snb
8440 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008441 */
8442 I915_WRITE(GEN6_UCGCTL2,
8443 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8444 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8445
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008446 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008447 I915_WRITE(_3D_CHICKEN3,
8448 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008449
8450 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008451 * Bspec says:
8452 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8453 * 3DSTATE_SF number of SF output attributes is more than 16."
8454 */
8455 I915_WRITE(_3D_CHICKEN3,
8456 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8457
8458 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008459 * According to the spec the following bits should be
8460 * set in order to enable memory self-refresh and fbc:
8461 * The bit21 and bit22 of 0x42000
8462 * The bit21 and bit22 of 0x42004
8463 * The bit5 and bit7 of 0x42020
8464 * The bit14 of 0x70180
8465 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008466 *
8467 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008468 */
8469 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8470 I915_READ(ILK_DISPLAY_CHICKEN1) |
8471 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8472 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8473 I915_READ(ILK_DISPLAY_CHICKEN2) |
8474 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008475 I915_WRITE(ILK_DSPCLK_GATE_D,
8476 I915_READ(ILK_DSPCLK_GATE_D) |
8477 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8478 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008479
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008480 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008481
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008482 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008483
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008484 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008485}
8486
8487static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8488{
8489 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8490
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008491 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008492 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008493 *
8494 * This actually overrides the dispatch
8495 * mode for all thread types.
8496 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008497 reg &= ~GEN7_FF_SCHED_MASK;
8498 reg |= GEN7_FF_TS_SCHED_HW;
8499 reg |= GEN7_FF_VS_SCHED_HW;
8500 reg |= GEN7_FF_DS_SCHED_HW;
8501
8502 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8503}
8504
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008505static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008506{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008507 /*
8508 * TODO: this bit should only be enabled when really needed, then
8509 * disabled when not needed anymore in order to save power.
8510 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008511 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008512 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8513 I915_READ(SOUTH_DSPCLK_GATE_D) |
8514 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008515
8516 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008517 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8518 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008519 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008520}
8521
Ville Syrjälä712bf362016-10-31 22:37:23 +02008522static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008523{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008524 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008525 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8526
8527 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8528 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8529 }
8530}
8531
Imre Deak450174f2016-05-03 15:54:21 +03008532static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8533 int general_prio_credits,
8534 int high_prio_credits)
8535{
8536 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008537 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008538
8539 /* WaTempDisableDOPClkGating:bdw */
8540 misccpctl = I915_READ(GEN7_MISCCPCTL);
8541 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8542
Oscar Mateo930a7842017-10-17 13:25:45 -07008543 val = I915_READ(GEN8_L3SQCREG1);
8544 val &= ~L3_PRIO_CREDITS_MASK;
8545 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8546 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8547 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008548
8549 /*
8550 * Wait at least 100 clocks before re-enabling clock gating.
8551 * See the definition of L3SQCREG1 in BSpec.
8552 */
8553 POSTING_READ(GEN8_L3SQCREG1);
8554 udelay(1);
8555 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8556}
8557
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008558static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8559{
8560 if (!HAS_PCH_CNP(dev_priv))
8561 return;
8562
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008563 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008564 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8565 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008566}
8567
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008568static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008569{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008570 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008571 cnp_init_clock_gating(dev_priv);
8572
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008573 /* This is not an Wa. Enable for better image quality */
8574 I915_WRITE(_3D_CHICKEN3,
8575 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8576
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008577 /* WaEnableChickenDCPR:cnl */
8578 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8579 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8580
8581 /* WaFbcWakeMemOn:cnl */
8582 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8583 DISP_FBC_MEMORY_WAKE);
8584
Chris Wilson34991bd2017-11-11 10:03:36 +00008585 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8586 /* ReadHitWriteOnlyDisable:cnl */
8587 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008588 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8589 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008590 val |= SARBUNIT_CLKGATE_DIS;
8591 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008592
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008593 /* Wa_2201832410:cnl */
8594 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8595 val |= GWUNIT_CLKGATE_DIS;
8596 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8597
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008598 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008599 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008600 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8601 val |= VFUNIT_CLKGATE_DIS;
8602 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008603}
8604
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008605static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8606{
8607 cnp_init_clock_gating(dev_priv);
8608 gen9_init_clock_gating(dev_priv);
8609
8610 /* WaFbcNukeOnHostModify:cfl */
8611 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8612 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8613}
8614
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008615static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008616{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008617 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008618
8619 /* WaDisableSDEUnitClockGating:kbl */
8620 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8621 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8622 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008623
8624 /* WaDisableGamClockGating:kbl */
8625 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8626 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8627 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008628
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008629 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008630 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8631 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008632}
8633
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008634static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008635{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008636 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008637
8638 /* WAC6entrylatency:skl */
8639 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8640 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008641
8642 /* WaFbcNukeOnHostModify:skl */
8643 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8644 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008645}
8646
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008647static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008648{
Matthew Auld8cb09832017-10-06 23:18:23 +01008649 /* The GTT cache must be disabled if the system is using 2M pages. */
8650 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8651 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008652 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008653
Ben Widawskyab57fff2013-12-12 15:28:04 -08008654 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008655 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008656
Ben Widawskyab57fff2013-12-12 15:28:04 -08008657 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008658 I915_WRITE(CHICKEN_PAR1_1,
8659 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8660
Ben Widawskyab57fff2013-12-12 15:28:04 -08008661 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008662 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008663 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008664 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008665 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008666 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008667
Ben Widawskyab57fff2013-12-12 15:28:04 -08008668 /* WaVSRefCountFullforceMissDisable:bdw */
8669 /* WaDSRefCountFullforceMissDisable:bdw */
8670 I915_WRITE(GEN7_FF_THREAD_MODE,
8671 I915_READ(GEN7_FF_THREAD_MODE) &
8672 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008673
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008674 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8675 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008676
8677 /* WaDisableSDEUnitClockGating:bdw */
8678 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8679 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008680
Imre Deak450174f2016-05-03 15:54:21 +03008681 /* WaProgramL3SqcReg1Default:bdw */
8682 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008683
Matthew Auld8cb09832017-10-06 23:18:23 +01008684 /* WaGttCachingOffByDefault:bdw */
8685 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008686
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008687 /* WaKVMNotificationOnConfigChange:bdw */
8688 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8689 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8690
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008691 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008692
8693 /* WaDisableDopClockGating:bdw
8694 *
8695 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8696 * clock gating.
8697 */
8698 I915_WRITE(GEN6_UCGCTL1,
8699 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008700}
8701
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008702static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008703{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008704 /* L3 caching of data atomics doesn't work -- disable it. */
8705 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8706 I915_WRITE(HSW_ROW_CHICKEN3,
8707 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8708
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008709 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008710 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8711 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8712 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8713
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008714 /* WaVSRefCountFullforceMissDisable:hsw */
8715 I915_WRITE(GEN7_FF_THREAD_MODE,
8716 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008717
Akash Goel4e046322014-04-04 17:14:38 +05308718 /* WaDisable_RenderCache_OperationalFlush:hsw */
8719 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8720
Chia-I Wufe27c602014-01-28 13:29:33 +08008721 /* enable HiZ Raw Stall Optimization */
8722 I915_WRITE(CACHE_MODE_0_GEN7,
8723 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8724
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008725 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008726 I915_WRITE(CACHE_MODE_1,
8727 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008728
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008729 /*
8730 * BSpec recommends 8x4 when MSAA is used,
8731 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008732 *
8733 * Note that PS/WM thread counts depend on the WIZ hashing
8734 * disable bit, which we don't touch here, but it's good
8735 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008736 */
8737 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008738 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008739
Kenneth Graunke94411592014-12-31 16:23:00 -08008740 /* WaSampleCChickenBitEnable:hsw */
8741 I915_WRITE(HALF_SLICE_CHICKEN3,
8742 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8743
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008744 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008745 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8746
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008747 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008748}
8749
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008750static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008751{
Ben Widawsky20848222012-05-04 18:58:59 -07008752 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008753
Damien Lespiau231e54f2012-10-19 17:55:41 +01008754 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008755
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008756 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008757 I915_WRITE(_3D_CHICKEN3,
8758 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8759
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008760 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008761 I915_WRITE(IVB_CHICKEN3,
8762 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8763 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8764
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008765 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008766 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008767 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8768 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008769
Akash Goel4e046322014-04-04 17:14:38 +05308770 /* WaDisable_RenderCache_OperationalFlush:ivb */
8771 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8772
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008773 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008774 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8775 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8776
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008777 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008778 I915_WRITE(GEN7_L3CNTLREG1,
8779 GEN7_WA_FOR_GEN7_L3_CONTROL);
8780 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008781 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008782 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008783 I915_WRITE(GEN7_ROW_CHICKEN2,
8784 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008785 else {
8786 /* must write both registers */
8787 I915_WRITE(GEN7_ROW_CHICKEN2,
8788 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008789 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8790 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008791 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008792
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008793 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008794 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8795 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8796
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008797 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008798 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008799 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008800 */
8801 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008802 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008803
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008804 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008805 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8806 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8807 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8808
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008809 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008810
8811 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008812
Chris Wilson22721342014-03-04 09:41:43 +00008813 if (0) { /* causes HiZ corruption on ivb:gt1 */
8814 /* enable HiZ Raw Stall Optimization */
8815 I915_WRITE(CACHE_MODE_0_GEN7,
8816 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8817 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008818
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008819 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008820 I915_WRITE(CACHE_MODE_1,
8821 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008822
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008823 /*
8824 * BSpec recommends 8x4 when MSAA is used,
8825 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008826 *
8827 * Note that PS/WM thread counts depend on the WIZ hashing
8828 * disable bit, which we don't touch here, but it's good
8829 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008830 */
8831 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008832 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008833
Ben Widawsky20848222012-05-04 18:58:59 -07008834 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8835 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8836 snpcr |= GEN6_MBC_SNPCR_MED;
8837 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008838
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008839 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008840 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008841
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008842 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008843}
8844
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008845static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008846{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008847 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008848 I915_WRITE(_3D_CHICKEN3,
8849 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8850
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008851 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008852 I915_WRITE(IVB_CHICKEN3,
8853 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8854 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8855
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008856 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008857 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008858 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008859 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8860 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008861
Akash Goel4e046322014-04-04 17:14:38 +05308862 /* WaDisable_RenderCache_OperationalFlush:vlv */
8863 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8864
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008865 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008866 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8867 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8868
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008869 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008870 I915_WRITE(GEN7_ROW_CHICKEN2,
8871 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8872
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008873 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008874 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8875 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8876 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8877
Ville Syrjälä46680e02014-01-22 21:33:01 +02008878 gen7_setup_fixed_func_scheduler(dev_priv);
8879
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008880 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008881 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008882 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008883 */
8884 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008885 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008886
Akash Goelc98f5062014-03-24 23:00:07 +05308887 /* WaDisableL3Bank2xClockGate:vlv
8888 * Disabling L3 clock gating- MMIO 940c[25] = 1
8889 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8890 I915_WRITE(GEN7_UCGCTL4,
8891 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07008892
Ville Syrjäläafd58e72014-01-22 21:33:03 +02008893 /*
8894 * BSpec says this must be set, even though
8895 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8896 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02008897 I915_WRITE(CACHE_MODE_1,
8898 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07008899
8900 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02008901 * BSpec recommends 8x4 when MSAA is used,
8902 * however in practice 16x4 seems fastest.
8903 *
8904 * Note that PS/WM thread counts depend on the WIZ hashing
8905 * disable bit, which we don't touch here, but it's good
8906 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8907 */
8908 I915_WRITE(GEN7_GT_MODE,
8909 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8910
8911 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02008912 * WaIncreaseL3CreditsForVLVB0:vlv
8913 * This is the hardware default actually.
8914 */
8915 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8916
8917 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008918 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07008919 * Disable clock gating on th GCFG unit to prevent a delay
8920 * in the reporting of vblank events.
8921 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02008922 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008923}
8924
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008925static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008926{
Ville Syrjälä232ce332014-04-09 13:28:35 +03008927 /* WaVSRefCountFullforceMissDisable:chv */
8928 /* WaDSRefCountFullforceMissDisable:chv */
8929 I915_WRITE(GEN7_FF_THREAD_MODE,
8930 I915_READ(GEN7_FF_THREAD_MODE) &
8931 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03008932
8933 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8934 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8935 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03008936
8937 /* WaDisableCSUnitClockGating:chv */
8938 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8939 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03008940
8941 /* WaDisableSDEUnitClockGating:chv */
8942 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8943 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008944
8945 /*
Imre Deak450174f2016-05-03 15:54:21 +03008946 * WaProgramL3SqcReg1Default:chv
8947 * See gfxspecs/Related Documents/Performance Guide/
8948 * LSQC Setting Recommendations.
8949 */
8950 gen8_set_l3sqc_credits(dev_priv, 38, 2);
8951
8952 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008953 * GTT cache may not work with big pages, so if those
8954 * are ever enabled GTT cache may need to be disabled.
8955 */
8956 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008957}
8958
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008959static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008960{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008961 uint32_t dspclk_gate;
8962
8963 I915_WRITE(RENCLK_GATE_D1, 0);
8964 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8965 GS_UNIT_CLOCK_GATE_DISABLE |
8966 CL_UNIT_CLOCK_GATE_DISABLE);
8967 I915_WRITE(RAMCLK_GATE_D, 0);
8968 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8969 OVRUNIT_CLOCK_GATE_DISABLE |
8970 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008971 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008972 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8973 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02008974
8975 /* WaDisableRenderCachePipelinedFlush */
8976 I915_WRITE(CACHE_MODE_0,
8977 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03008978
Akash Goel4e046322014-04-04 17:14:38 +05308979 /* WaDisable_RenderCache_OperationalFlush:g4x */
8980 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8981
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008982 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008983}
8984
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008985static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008986{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008987 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8988 I915_WRITE(RENCLK_GATE_D2, 0);
8989 I915_WRITE(DSPCLK_GATE_D, 0);
8990 I915_WRITE(RAMCLK_GATE_D, 0);
8991 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008992 I915_WRITE(MI_ARB_STATE,
8993 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308994
8995 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8996 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008997}
8998
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008999static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009000{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009001 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9002 I965_RCC_CLOCK_GATE_DISABLE |
9003 I965_RCPB_CLOCK_GATE_DISABLE |
9004 I965_ISC_CLOCK_GATE_DISABLE |
9005 I965_FBC_CLOCK_GATE_DISABLE);
9006 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009007 I915_WRITE(MI_ARB_STATE,
9008 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309009
9010 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9011 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009012}
9013
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009014static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009015{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009016 u32 dstate = I915_READ(D_STATE);
9017
9018 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9019 DSTATE_DOT_CLOCK_GATING;
9020 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009021
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009022 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009023 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009024
9025 /* IIR "flip pending" means done if this bit is set */
9026 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009027
9028 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009029 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009030
9031 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9032 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009033
9034 I915_WRITE(MI_ARB_STATE,
9035 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009036}
9037
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009038static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009039{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009040 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009041
9042 /* interrupts should cause a wake up from C3 */
9043 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9044 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009045
9046 I915_WRITE(MEM_MODE,
9047 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009048}
9049
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009050static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009051{
Ville Syrjälä10383922014-08-15 01:21:54 +03009052 I915_WRITE(MEM_MODE,
9053 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9054 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009055}
9056
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009057void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009058{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009059 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009060}
9061
Ville Syrjälä712bf362016-10-31 22:37:23 +02009062void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009063{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009064 if (HAS_PCH_LPT(dev_priv))
9065 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009066}
9067
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009068static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009069{
9070 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9071}
9072
9073/**
9074 * intel_init_clock_gating_hooks - setup the clock gating hooks
9075 * @dev_priv: device private
9076 *
9077 * Setup the hooks that configure which clocks of a given platform can be
9078 * gated and also apply various GT and display specific workarounds for these
9079 * platforms. Note that some GT specific workarounds are applied separately
9080 * when GPU contexts or batchbuffers start their execution.
9081 */
9082void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9083{
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009084 if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009085 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009086 else if (IS_COFFEELAKE(dev_priv))
9087 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009088 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009089 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009090 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009091 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009092 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009093 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009094 else if (IS_GEMINILAKE(dev_priv))
9095 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009096 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009097 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009098 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009099 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009100 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009101 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009102 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009103 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009104 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009105 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009106 else if (IS_GEN6(dev_priv))
9107 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9108 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009109 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009110 else if (IS_G4X(dev_priv))
9111 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009112 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009113 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009114 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009115 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009116 else if (IS_GEN3(dev_priv))
9117 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9118 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9119 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9120 else if (IS_GEN2(dev_priv))
9121 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9122 else {
9123 MISSING_CASE(INTEL_DEVID(dev_priv));
9124 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9125 }
9126}
9127
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009128/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009129void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009130{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009131 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009132
Daniel Vetterc921aba2012-04-26 23:28:17 +02009133 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009134 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009135 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009136 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009137 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009138
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009139 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009140 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009141 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009142 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009143 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009144 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009145 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009146 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009147
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009148 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009149 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009150 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009151 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009152 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009153 dev_priv->display.compute_intermediate_wm =
9154 ilk_compute_intermediate_wm;
9155 dev_priv->display.initial_watermarks =
9156 ilk_initial_watermarks;
9157 dev_priv->display.optimize_watermarks =
9158 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009159 } else {
9160 DRM_DEBUG_KMS("Failed to read display plane latency. "
9161 "Disable CxSR\n");
9162 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009163 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009164 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009165 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009166 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009167 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009168 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009169 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009170 } else if (IS_G4X(dev_priv)) {
9171 g4x_setup_wm_latency(dev_priv);
9172 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9173 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9174 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9175 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009176 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009177 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009178 dev_priv->is_ddr3,
9179 dev_priv->fsb_freq,
9180 dev_priv->mem_freq)) {
9181 DRM_INFO("failed to find known CxSR latency "
9182 "(found ddr%s fsb freq %d, mem freq %d), "
9183 "disabling CxSR\n",
9184 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9185 dev_priv->fsb_freq, dev_priv->mem_freq);
9186 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009187 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009188 dev_priv->display.update_wm = NULL;
9189 } else
9190 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009191 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009192 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009193 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009194 dev_priv->display.update_wm = i9xx_update_wm;
9195 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009196 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009197 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009198 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009199 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009200 } else {
9201 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009202 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009203 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009204 } else {
9205 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009206 }
9207}
9208
Lyude87660502016-08-17 15:55:53 -04009209static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9210{
9211 uint32_t flags =
9212 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9213
9214 switch (flags) {
9215 case GEN6_PCODE_SUCCESS:
9216 return 0;
9217 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009218 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009219 case GEN6_PCODE_ILLEGAL_CMD:
9220 return -ENXIO;
9221 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009222 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009223 return -EOVERFLOW;
9224 case GEN6_PCODE_TIMEOUT:
9225 return -ETIMEDOUT;
9226 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009227 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009228 return 0;
9229 }
9230}
9231
9232static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9233{
9234 uint32_t flags =
9235 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9236
9237 switch (flags) {
9238 case GEN6_PCODE_SUCCESS:
9239 return 0;
9240 case GEN6_PCODE_ILLEGAL_CMD:
9241 return -ENXIO;
9242 case GEN7_PCODE_TIMEOUT:
9243 return -ETIMEDOUT;
9244 case GEN7_PCODE_ILLEGAL_DATA:
9245 return -EINVAL;
9246 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9247 return -EOVERFLOW;
9248 default:
9249 MISSING_CASE(flags);
9250 return 0;
9251 }
9252}
9253
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009254int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009255{
Lyude87660502016-08-17 15:55:53 -04009256 int status;
9257
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009258 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009259
Chris Wilson3f5582d2016-06-30 15:32:45 +01009260 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9261 * use te fw I915_READ variants to reduce the amount of work
9262 * required when reading/writing.
9263 */
9264
9265 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009266 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9267 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009268 return -EAGAIN;
9269 }
9270
Chris Wilson3f5582d2016-06-30 15:32:45 +01009271 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9272 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9273 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009274
Chris Wilsone09a3032017-04-11 11:13:39 +01009275 if (__intel_wait_for_register_fw(dev_priv,
9276 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9277 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009278 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9279 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009280 return -ETIMEDOUT;
9281 }
9282
Chris Wilson3f5582d2016-06-30 15:32:45 +01009283 *val = I915_READ_FW(GEN6_PCODE_DATA);
9284 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009285
Lyude87660502016-08-17 15:55:53 -04009286 if (INTEL_GEN(dev_priv) > 6)
9287 status = gen7_check_mailbox_status(dev_priv);
9288 else
9289 status = gen6_check_mailbox_status(dev_priv);
9290
9291 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009292 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9293 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009294 return status;
9295 }
9296
Ben Widawsky42c05262012-09-26 10:34:00 -07009297 return 0;
9298}
9299
Imre Deake76019a2018-01-30 16:29:38 +02009300int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009301 u32 mbox, u32 val,
9302 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009303{
Lyude87660502016-08-17 15:55:53 -04009304 int status;
9305
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009306 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009307
Chris Wilson3f5582d2016-06-30 15:32:45 +01009308 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9309 * use te fw I915_READ variants to reduce the amount of work
9310 * required when reading/writing.
9311 */
9312
9313 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009314 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9315 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009316 return -EAGAIN;
9317 }
9318
Chris Wilson3f5582d2016-06-30 15:32:45 +01009319 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009320 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009321 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009322
Chris Wilsone09a3032017-04-11 11:13:39 +01009323 if (__intel_wait_for_register_fw(dev_priv,
9324 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009325 fast_timeout_us, slow_timeout_ms,
9326 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009327 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9328 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009329 return -ETIMEDOUT;
9330 }
9331
Chris Wilson3f5582d2016-06-30 15:32:45 +01009332 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009333
Lyude87660502016-08-17 15:55:53 -04009334 if (INTEL_GEN(dev_priv) > 6)
9335 status = gen7_check_mailbox_status(dev_priv);
9336 else
9337 status = gen6_check_mailbox_status(dev_priv);
9338
9339 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009340 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9341 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009342 return status;
9343 }
9344
Ben Widawsky42c05262012-09-26 10:34:00 -07009345 return 0;
9346}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009347
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009348static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9349 u32 request, u32 reply_mask, u32 reply,
9350 u32 *status)
9351{
9352 u32 val = request;
9353
9354 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9355
9356 return *status || ((val & reply_mask) == reply);
9357}
9358
9359/**
9360 * skl_pcode_request - send PCODE request until acknowledgment
9361 * @dev_priv: device private
9362 * @mbox: PCODE mailbox ID the request is targeted for
9363 * @request: request ID
9364 * @reply_mask: mask used to check for request acknowledgment
9365 * @reply: value used to check for request acknowledgment
9366 * @timeout_base_ms: timeout for polling with preemption enabled
9367 *
9368 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009369 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009370 * The request is acknowledged once the PCODE reply dword equals @reply after
9371 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009372 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009373 * preemption disabled.
9374 *
9375 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9376 * other error as reported by PCODE.
9377 */
9378int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9379 u32 reply_mask, u32 reply, int timeout_base_ms)
9380{
9381 u32 status;
9382 int ret;
9383
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009384 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009385
9386#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9387 &status)
9388
9389 /*
9390 * Prime the PCODE by doing a request first. Normally it guarantees
9391 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9392 * _wait_for() doesn't guarantee when its passed condition is evaluated
9393 * first, so send the first request explicitly.
9394 */
9395 if (COND) {
9396 ret = 0;
9397 goto out;
9398 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009399 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009400 if (!ret)
9401 goto out;
9402
9403 /*
9404 * The above can time out if the number of requests was low (2 in the
9405 * worst case) _and_ PCODE was busy for some reason even after a
9406 * (queued) request and @timeout_base_ms delay. As a workaround retry
9407 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009408 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009409 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009410 * requests, and for any quirks of the PCODE firmware that delays
9411 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009412 */
9413 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9414 WARN_ON_ONCE(timeout_base_ms > 3);
9415 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009416 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009417 preempt_enable();
9418
9419out:
9420 return ret ? ret : status;
9421#undef COND
9422}
9423
Ville Syrjälädd06f882014-11-10 22:55:12 +02009424static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9425{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009426 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9427
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009428 /*
9429 * N = val - 0xb7
9430 * Slow = Fast = GPLL ref * N
9431 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009432 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009433}
9434
Fengguang Wub55dd642014-07-12 11:21:39 +02009435static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009436{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009437 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9438
9439 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009440}
9441
Fengguang Wub55dd642014-07-12 11:21:39 +02009442static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309443{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009444 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9445
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009446 /*
9447 * N = val / 2
9448 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9449 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009450 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309451}
9452
Fengguang Wub55dd642014-07-12 11:21:39 +02009453static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309454{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009455 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9456
Ville Syrjälä1c147622014-08-18 14:42:43 +03009457 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009458 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309459}
9460
Ville Syrjälä616bc822015-01-23 21:04:25 +02009461int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9462{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009463 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009464 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9465 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009466 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009467 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009468 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009469 return byt_gpu_freq(dev_priv, val);
9470 else
9471 return val * GT_FREQUENCY_MULTIPLIER;
9472}
9473
Ville Syrjälä616bc822015-01-23 21:04:25 +02009474int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9475{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009476 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009477 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9478 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009479 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009480 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009481 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009482 return byt_freq_opcode(dev_priv, val);
9483 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009484 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309485}
9486
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009487void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009488{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009489 mutex_init(&dev_priv->pcu_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01009490
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009491 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009492
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009493 dev_priv->runtime_pm.suspended = false;
9494 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009495}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009496
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009497static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9498 const i915_reg_t reg)
9499{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009500 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009501 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009502
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009503 /*
9504 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009505 * uncore lock to prevent concurrent access to range reg.
9506 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009507 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009508
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009509 /*
9510 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009511 * With a control bit, we can choose between upper or lower
9512 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009513 *
9514 * Although we always use the counter in high-range mode elsewhere,
9515 * userspace may attempt to read the value before rc6 is initialised,
9516 * before we have set the default VLV_COUNTER_CONTROL value. So always
9517 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009518 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009519 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9520 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009521 upper = I915_READ_FW(reg);
9522 do {
9523 tmp = upper;
9524
9525 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9526 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9527 lower = I915_READ_FW(reg);
9528
9529 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9530 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9531 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009532 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009533
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009534 /*
9535 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009536 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9537 * now.
9538 */
9539
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009540 return lower | (u64)upper << 8;
9541}
9542
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009543u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009544 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009545{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009546 u64 time_hw, prev_hw, overflow_hw;
9547 unsigned int fw_domains;
9548 unsigned long flags;
9549 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009550 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009551
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009552 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009553 return 0;
9554
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009555 /*
9556 * Store previous hw counter values for counter wrap-around handling.
9557 *
9558 * There are only four interesting registers and they live next to each
9559 * other so we can use the relative address, compared to the smallest
9560 * one as the index into driver storage.
9561 */
9562 i = (i915_mmio_reg_offset(reg) -
9563 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9564 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9565 return 0;
9566
9567 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9568
9569 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9570 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9571
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009572 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9573 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009574 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009575 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009576 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009577 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009578 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009579 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9580 if (IS_GEN9_LP(dev_priv)) {
9581 mul = 10000;
9582 div = 12;
9583 } else {
9584 mul = 1280;
9585 div = 1;
9586 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009587
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009588 overflow_hw = BIT_ULL(32);
9589 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009590 }
9591
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009592 /*
9593 * Counter wrap handling.
9594 *
9595 * But relying on a sufficient frequency of queries otherwise counters
9596 * can still wrap.
9597 */
9598 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9599 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9600
9601 /* RC6 delta from last sample. */
9602 if (time_hw >= prev_hw)
9603 time_hw -= prev_hw;
9604 else
9605 time_hw += overflow_hw - prev_hw;
9606
9607 /* Add delta to RC6 extended raw driver copy. */
9608 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9609 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9610
9611 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9612 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9613
9614 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009615}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009616
9617u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9618{
9619 u32 cagf;
9620
9621 if (INTEL_GEN(dev_priv) >= 9)
9622 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9623 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9624 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9625 else
9626 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9627
9628 return cagf;
9629}