blob: 99f825d1c2e7ac42e454d4289030621c0b23eb2e [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070030#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030031#include "i915_drv.h"
32#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020033#include "../../../platform/x86/intel_ips.h"
34#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020035#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
Jani Nikula18afd442016-01-18 09:19:48 +020038 * DOC: RC6
39 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070040 * RC6 is a special power stage which allows the GPU to enter an very
41 * low-voltage mode when idle, using down to 0V while at this stage. This
42 * stage is entered automatically when the GPU is idle when RC6 support is
43 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
44 *
45 * There are different RC6 modes available in Intel GPU, which differentiate
46 * among each other with the latency required to enter and leave RC6 and
47 * voltage consumed by the GPU in different states.
48 *
49 * The combination of the following flags define which states GPU is allowed
50 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
51 * RC6pp is deepest RC6. Their support by hardware varies according to the
52 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
53 * which brings the most power savings; deeper states save more power, but
54 * require higher latency to switch to and wake up.
55 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070056
Ville Syrjälä46f16e62016-10-31 22:37:22 +020057static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058{
Ville Syrjälä93564042017-08-24 22:10:51 +030059 if (HAS_LLC(dev_priv)) {
60 /*
61 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080062 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030063 *
64 * Must match Sampler, Pixel Back End, and Media. See
65 * WaCompressedResourceSamplerPbeMediaNewHashMode.
66 */
67 I915_WRITE(CHICKEN_PAR1_1,
68 I915_READ(CHICKEN_PAR1_1) |
69 SKL_DE_COMPRESSED_HASH_MODE);
70 }
71
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030073 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
75
Rodrigo Vivi82525c12017-06-08 08:50:00 -070076 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030077 I915_WRITE(GEN8_CHICKEN_DCPR_1,
78 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030079
Rodrigo Vivi82525c12017-06-08 08:50:00 -070080 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
81 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030082 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
83 DISP_FBC_WM_DIS |
84 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030087 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
88 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053089
90 if (IS_SKYLAKE(dev_priv)) {
91 /* WaDisableDopClockGating */
92 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
93 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
94 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095}
96
Ville Syrjälä46f16e62016-10-31 22:37:22 +020097static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020098{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020099 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200100
Nick Hoatha7546152015-06-29 14:07:32 +0100101 /* WaDisableSDEUnitClockGating:bxt */
102 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
103 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
104
Imre Deak32608ca2015-03-11 11:10:27 +0200105 /*
106 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200107 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200108 */
Imre Deak32608ca2015-03-11 11:10:27 +0200109 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200111
112 /*
113 * Wa: Backlight PWM may stop in the asserted state, causing backlight
114 * to stay fully on.
115 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200116 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
117 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200143static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200181static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
185 ddrpll = I915_READ16(DDRMPLL1);
186 csipll = I915_READ16(CSIPLL0);
187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209
210 switch (csipll & 0x3ff) {
211 case 0x00c:
212 dev_priv->fsb_freq = 3200;
213 break;
214 case 0x00e:
215 dev_priv->fsb_freq = 3733;
216 break;
217 case 0x010:
218 dev_priv->fsb_freq = 4266;
219 break;
220 case 0x012:
221 dev_priv->fsb_freq = 4800;
222 break;
223 case 0x014:
224 dev_priv->fsb_freq = 5333;
225 break;
226 case 0x016:
227 dev_priv->fsb_freq = 5866;
228 break;
229 case 0x018:
230 dev_priv->fsb_freq = 6400;
231 break;
232 default:
233 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
234 csipll & 0x3ff);
235 dev_priv->fsb_freq = 0;
236 break;
237 }
238
239 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200240 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200241 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200242 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200243 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200244 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 }
246}
247
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300248static const struct cxsr_latency cxsr_latency_table[] = {
249 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
250 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
251 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
252 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
253 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
254
255 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
256 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
257 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
258 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
259 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
260
261 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
262 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
263 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
264 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
265 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
266
267 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
268 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
269 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
270 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
271 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
272
273 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
274 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
275 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
276 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
277 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
278
279 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
280 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
281 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
282 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
283 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
284};
285
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100286static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
287 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300288 int fsb,
289 int mem)
290{
291 const struct cxsr_latency *latency;
292 int i;
293
294 if (fsb == 0 || mem == 0)
295 return NULL;
296
297 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
298 latency = &cxsr_latency_table[i];
299 if (is_desktop == latency->is_desktop &&
300 is_ddr3 == latency->is_ddr3 &&
301 fsb == latency->fsb_freq && mem == latency->mem_freq)
302 return latency;
303 }
304
305 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
306
307 return NULL;
308}
309
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200310static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
311{
312 u32 val;
313
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100314 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200315
316 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
317 if (enable)
318 val &= ~FORCE_DDR_HIGH_FREQ;
319 else
320 val |= FORCE_DDR_HIGH_FREQ;
321 val &= ~FORCE_DDR_LOW_FREQ;
322 val |= FORCE_DDR_FREQ_REQ_ACK;
323 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
324
325 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
326 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
327 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
328
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100329 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200330}
331
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200332static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
333{
334 u32 val;
335
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100336 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200337
338 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
339 if (enable)
340 val |= DSP_MAXFIFO_PM5_ENABLE;
341 else
342 val &= ~DSP_MAXFIFO_PM5_ENABLE;
343 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
344
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100345 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346}
347
Ville Syrjäläf4998962015-03-10 17:02:21 +0200348#define FW_WM(value, plane) \
349 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
350
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200353 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100356 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300358 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200360 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200361 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300362 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300363 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200364 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365 val = I915_READ(DSPFW3);
366 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
367 if (enable)
368 val |= PINEVIEW_SELF_REFRESH_EN;
369 else
370 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100373 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300375 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
376 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
377 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300380 /*
381 * FIXME can't find a bit like this for 915G, and
382 * and yet it does have the related watermark in
383 * FW_BLC_SELF. What's going on?
384 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200385 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300386 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
387 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
388 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300389 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300390 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 }
393
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200394 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
395
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200396 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
397 enableddisabled(enable),
398 enableddisabled(was_enabled));
399
400 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401}
402
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300403/**
404 * intel_set_memory_cxsr - Configure CxSR state
405 * @dev_priv: i915 device
406 * @enable: Allow vs. disallow CxSR
407 *
408 * Allow or disallow the system to enter a special CxSR
409 * (C-state self refresh) state. What typically happens in CxSR mode
410 * is that several display FIFOs may get combined into a single larger
411 * FIFO for a particular plane (so called max FIFO mode) to allow the
412 * system to defer memory fetches longer, and the memory will enter
413 * self refresh.
414 *
415 * Note that enabling CxSR does not guarantee that the system enter
416 * this special mode, nor does it guarantee that the system stays
417 * in that mode once entered. So this just allows/disallows the system
418 * to autonomously utilize the CxSR mode. Other factors such as core
419 * C-states will affect when/if the system actually enters/exits the
420 * CxSR mode.
421 *
422 * Note that on VLV/CHV this actually only controls the max FIFO mode,
423 * and the system is free to enter/exit memory self refresh at any time
424 * even when the use of CxSR has been disallowed.
425 *
426 * While the system is actually in the CxSR/max FIFO mode, some plane
427 * control registers will not get latched on vblank. Thus in order to
428 * guarantee the system will respond to changes in the plane registers
429 * we must always disallow CxSR prior to making changes to those registers.
430 * Unfortunately the system will re-evaluate the CxSR conditions at
431 * frame start which happens after vblank start (which is when the plane
432 * registers would get latched), so we can't proceed with the plane update
433 * during the same frame where we disallowed CxSR.
434 *
435 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
436 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
437 * the hardware w.r.t. HPLL SR when writing to plane registers.
438 * Disallowing just CxSR is sufficient.
439 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200440bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200441{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200442 bool ret;
443
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300446 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
447 dev_priv->wm.vlv.cxsr = enable;
448 else if (IS_G4X(dev_priv))
449 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451
452 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200454
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300455/*
456 * Latency for FIFO fetches is dependent on several factors:
457 * - memory configuration (speed, channels)
458 * - chipset
459 * - current MCH state
460 * It can be fairly high in some situations, so here we assume a fairly
461 * pessimal value. It's a tradeoff between extra memory fetches (if we
462 * set this value too high, the FIFO will fetch frequently to stay full)
463 * and power consumption (set it too low to save power and we might see
464 * FIFO underruns and display "flicker").
465 *
466 * A value of 5us seems to be a good balance; safe for very low end
467 * platforms but not overly aggressive on lower latency configs.
468 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100469static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470
Ville Syrjäläb5004722015-03-05 21:19:47 +0200471#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
472 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
473
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200474static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200475{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200476 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200477 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200478 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200479 enum pipe pipe = crtc->pipe;
480 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200483 uint32_t dsparb, dsparb2, dsparb3;
484 case PIPE_A:
485 dsparb = I915_READ(DSPARB);
486 dsparb2 = I915_READ(DSPARB2);
487 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
488 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
489 break;
490 case PIPE_B:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
495 break;
496 case PIPE_C:
497 dsparb2 = I915_READ(DSPARB2);
498 dsparb3 = I915_READ(DSPARB3);
499 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
500 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
501 break;
502 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200503 MISSING_CASE(pipe);
504 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200505 }
506
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200507 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
508 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
509 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
510 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511}
512
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200513static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
514 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200520 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
522
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
524 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525
526 return size;
527}
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
530 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200536 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
538 size >>= 1; /* Convert to cachelines */
539
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
541 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542
543 return size;
544}
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
547 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549 uint32_t dsparb = I915_READ(DSPARB);
550 int size;
551
552 size = dsparb & 0x7f;
553 size >>= 2; /* Convert to cachelines */
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
556 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557
558 return size;
559}
560
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561/* Pineview has different values for various configs */
562static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = PINEVIEW_DISPLAY_FIFO,
564 .max_wm = PINEVIEW_MAX_WM,
565 .default_wm = PINEVIEW_DFT_WM,
566 .guard_size = PINEVIEW_GUARD_WM,
567 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
569static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = PINEVIEW_DISPLAY_FIFO,
571 .max_wm = PINEVIEW_MAX_WM,
572 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
573 .guard_size = PINEVIEW_GUARD_WM,
574 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
576static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_CURSOR_FIFO,
578 .max_wm = PINEVIEW_CURSOR_MAX_WM,
579 .default_wm = PINEVIEW_CURSOR_DFT_WM,
580 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
583static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300584 .fifo_size = PINEVIEW_CURSOR_FIFO,
585 .max_wm = PINEVIEW_CURSOR_MAX_WM,
586 .default_wm = PINEVIEW_CURSOR_DFT_WM,
587 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
588 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = I965_CURSOR_FIFO,
592 .max_wm = I965_CURSOR_MAX_WM,
593 .default_wm = I965_CURSOR_DFT_WM,
594 .guard_size = 2,
595 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
597static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300598 .fifo_size = I945_FIFO_SIZE,
599 .max_wm = I915_MAX_WM,
600 .default_wm = 1,
601 .guard_size = 2,
602 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603};
604static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300605 .fifo_size = I915_FIFO_SIZE,
606 .max_wm = I915_MAX_WM,
607 .default_wm = 1,
608 .guard_size = 2,
609 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300610};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300611static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300612 .fifo_size = I855GM_FIFO_SIZE,
613 .max_wm = I915_MAX_WM,
614 .default_wm = 1,
615 .guard_size = 2,
616 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300618static const struct intel_watermark_params i830_bc_wm_info = {
619 .fifo_size = I855GM_FIFO_SIZE,
620 .max_wm = I915_MAX_WM/2,
621 .default_wm = 1,
622 .guard_size = 2,
623 .cacheline_size = I830_FIFO_LINE_SIZE,
624};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200625static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300626 .fifo_size = I830_FIFO_SIZE,
627 .max_wm = I915_MAX_WM,
628 .default_wm = 1,
629 .guard_size = 2,
630 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631};
632
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300634 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
635 * @pixel_rate: Pipe pixel rate in kHz
636 * @cpp: Plane bytes per pixel
637 * @latency: Memory wakeup latency in 0.1us units
638 *
639 * Compute the watermark using the method 1 or "small buffer"
640 * formula. The caller may additonally add extra cachelines
641 * to account for TLB misses and clock crossings.
642 *
643 * This method is concerned with the short term drain rate
644 * of the FIFO, ie. it does not account for blanking periods
645 * which would effectively reduce the average drain rate across
646 * a longer period. The name "small" refers to the fact the
647 * FIFO is relatively small compared to the amount of data
648 * fetched.
649 *
650 * The FIFO level vs. time graph might look something like:
651 *
652 * |\ |\
653 * | \ | \
654 * __---__---__ (- plane active, _ blanking)
655 * -> time
656 *
657 * or perhaps like this:
658 *
659 * |\|\ |\|\
660 * __----__----__ (- plane active, _ blanking)
661 * -> time
662 *
663 * Returns:
664 * The watermark in bytes
665 */
666static unsigned int intel_wm_method1(unsigned int pixel_rate,
667 unsigned int cpp,
668 unsigned int latency)
669{
670 uint64_t ret;
671
672 ret = (uint64_t) pixel_rate * cpp * latency;
673 ret = DIV_ROUND_UP_ULL(ret, 10000);
674
675 return ret;
676}
677
678/**
679 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
680 * @pixel_rate: Pipe pixel rate in kHz
681 * @htotal: Pipe horizontal total
682 * @width: Plane width in pixels
683 * @cpp: Plane bytes per pixel
684 * @latency: Memory wakeup latency in 0.1us units
685 *
686 * Compute the watermark using the method 2 or "large buffer"
687 * formula. The caller may additonally add extra cachelines
688 * to account for TLB misses and clock crossings.
689 *
690 * This method is concerned with the long term drain rate
691 * of the FIFO, ie. it does account for blanking periods
692 * which effectively reduce the average drain rate across
693 * a longer period. The name "large" refers to the fact the
694 * FIFO is relatively large compared to the amount of data
695 * fetched.
696 *
697 * The FIFO level vs. time graph might look something like:
698 *
699 * |\___ |\___
700 * | \___ | \___
701 * | \ | \
702 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
703 * -> time
704 *
705 * Returns:
706 * The watermark in bytes
707 */
708static unsigned int intel_wm_method2(unsigned int pixel_rate,
709 unsigned int htotal,
710 unsigned int width,
711 unsigned int cpp,
712 unsigned int latency)
713{
714 unsigned int ret;
715
716 /*
717 * FIXME remove once all users are computing
718 * watermarks in the correct place.
719 */
720 if (WARN_ON_ONCE(htotal == 0))
721 htotal = 1;
722
723 ret = (latency * pixel_rate) / (htotal * 10000);
724 ret = (ret + 1) * width * cpp;
725
726 return ret;
727}
728
729/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000733 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @latency_ns: memory latency for the platform
736 *
737 * Calculate the watermark level (the level at which the display plane will
738 * start fetching from memory again). Each chip has a different display
739 * FIFO size and allocation, so the caller needs to figure that out and pass
740 * in the correct intel_watermark_params structure.
741 *
742 * As the pixel clock runs, the FIFO will be drained at a rate that depends
743 * on the pixel size. When it reaches the watermark level, it'll start
744 * fetching FIFO line sized based chunks from memory until the FIFO fills
745 * past the watermark point. If the FIFO drains completely, a FIFO underrun
746 * will occur, and a display engine hang could result.
747 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300748static unsigned int intel_calculate_wm(int pixel_rate,
749 const struct intel_watermark_params *wm,
750 int fifo_size, int cpp,
751 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300753 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /*
756 * Note: we need to make sure we don't overflow for various clock &
757 * latency values.
758 * clocks go from a few thousand to several hundred thousand.
759 * latency is usually a few thousand
760 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 entries = intel_wm_method1(pixel_rate, cpp,
762 latency_ns / 100);
763 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
764 wm->guard_size;
765 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 wm_size = fifo_size - entries;
768 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 wm_size = wm->max_wm;
773 if (wm_size <= 0)
774 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300775
776 /*
777 * Bspec seems to indicate that the value shouldn't be lower than
778 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
779 * Lets go for 8 which is the burst size since certain platforms
780 * already use a hardcoded 8 (which is what the spec says should be
781 * done).
782 */
783 if (wm_size <= 8)
784 wm_size = 8;
785
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 return wm_size;
787}
788
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300789static bool is_disabling(int old, int new, int threshold)
790{
791 return old >= threshold && new < threshold;
792}
793
794static bool is_enabling(int old, int new, int threshold)
795{
796 return old < threshold && new >= threshold;
797}
798
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300799static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
800{
801 return dev_priv->wm.max_level + 1;
802}
803
Ville Syrjälä24304d812017-03-14 17:10:49 +0200804static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
805 const struct intel_plane_state *plane_state)
806{
807 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
808
809 /* FIXME check the 'enable' instead */
810 if (!crtc_state->base.active)
811 return false;
812
813 /*
814 * Treat cursor with fb as always visible since cursor updates
815 * can happen faster than the vrefresh rate, and the current
816 * watermark code doesn't handle that correctly. Cursor updates
817 * which set/clear the fb or change the cursor size are going
818 * to get throttled by intel_legacy_cursor_update() to work
819 * around this problem with the watermark code.
820 */
821 if (plane->id == PLANE_CURSOR)
822 return plane_state->base.fb != NULL;
823 else
824 return plane_state->base.visible;
825}
826
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200829 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200831 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 if (enabled)
834 return NULL;
835 enabled = crtc;
836 }
837 }
838
839 return enabled;
840}
841
Ville Syrjälä432081b2016-10-31 22:37:03 +0200842static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200844 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846 const struct cxsr_latency *latency;
847 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300848 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100850 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
851 dev_priv->is_ddr3,
852 dev_priv->fsb_freq,
853 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 if (!latency) {
855 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300856 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 return;
858 }
859
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200860 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200862 const struct drm_display_mode *adjusted_mode =
863 &crtc->config->base.adjusted_mode;
864 const struct drm_framebuffer *fb =
865 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200866 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300867 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868
869 /* Display SR */
870 wm = intel_calculate_wm(clock, &pineview_display_wm,
871 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200872 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 reg = I915_READ(DSPFW1);
874 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200875 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 I915_WRITE(DSPFW1, reg);
877 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
878
879 /* cursor SR */
880 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
881 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300882 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883 reg = I915_READ(DSPFW3);
884 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200885 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 I915_WRITE(DSPFW3, reg);
887
888 /* Display HPLL off SR */
889 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
890 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200891 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* cursor HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300900 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
906
Imre Deak5209b1f2014-07-01 12:36:17 +0300907 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300909 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 }
911}
912
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300913/*
914 * Documentation says:
915 * "If the line size is small, the TLB fetches can get in the way of the
916 * data fetches, causing some lag in the pixel data return which is not
917 * accounted for in the above formulas. The following adjustment only
918 * needs to be applied if eight whole lines fit in the buffer at once.
919 * The WM is adjusted upwards by the difference between the FIFO size
920 * and the size of 8 whole lines. This adjustment is always performed
921 * in the actual pixel depth regardless of whether FBC is enabled or not."
922 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000923static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300924{
925 int tlb_miss = fifo_size * 64 - width * cpp * 8;
926
927 return max(0, tlb_miss);
928}
929
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300930static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
931 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300932{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300933 enum pipe pipe;
934
935 for_each_pipe(dev_priv, pipe)
936 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
937
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300938 I915_WRITE(DSPFW1,
939 FW_WM(wm->sr.plane, SR) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
941 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
942 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
943 I915_WRITE(DSPFW2,
944 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
945 FW_WM(wm->sr.fbc, FBC_SR) |
946 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
949 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
950 I915_WRITE(DSPFW3,
951 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
952 FW_WM(wm->sr.cursor, CURSOR_SR) |
953 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
954 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300955
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300956 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300957}
958
Ville Syrjälä15665972015-03-10 16:16:28 +0200959#define FW_WM_VLV(value, plane) \
960 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
961
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200962static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200963 const struct vlv_wm_values *wm)
964{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200967 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200968 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 I915_WRITE(VLV_DDL(pipe),
971 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
973 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
974 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
975 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200976
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200977 /*
978 * Zero the (unused) WM1 watermarks, and also clear all the
979 * high order bits so that there are no out of bounds values
980 * present in the registers during the reprogramming.
981 */
982 I915_WRITE(DSPHOWM, 0);
983 I915_WRITE(DSPHOWM1, 0);
984 I915_WRITE(DSPFW4, 0);
985 I915_WRITE(DSPFW5, 0);
986 I915_WRITE(DSPFW6, 0);
987
Ville Syrjäläae801522015-03-05 21:19:49 +0200988 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200989 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
991 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
992 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200994 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
995 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
996 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999
1000 if (IS_CHERRYVIEW(dev_priv)) {
1001 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1003 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1006 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1009 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001011 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1014 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1017 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1020 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001021 } else {
1022 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1024 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001025 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001026 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1029 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1032 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001033 }
1034
1035 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001036}
1037
Ville Syrjälä15665972015-03-10 16:16:28 +02001038#undef FW_WM_VLV
1039
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001040static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1041{
1042 /* all latencies in usec */
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001045 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046
Ville Syrjälä79d94302017-04-21 21:14:30 +03001047 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048}
1049
1050static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1051{
1052 /*
1053 * DSPCNTR[13] supposedly controls whether the
1054 * primary plane can use the FIFO space otherwise
1055 * reserved for the sprite plane. It's not 100% clear
1056 * what the actual FIFO size is, but it looks like we
1057 * can happily set both primary and sprite watermarks
1058 * up to 127 cachelines. So that would seem to mean
1059 * that either DSPCNTR[13] doesn't do anything, or that
1060 * the total FIFO is >= 256 cachelines in size. Either
1061 * way, we don't seem to have to worry about this
1062 * repartitioning as the maximum watermark value the
1063 * register can hold for each plane is lower than the
1064 * minimum FIFO size.
1065 */
1066 switch (plane_id) {
1067 case PLANE_CURSOR:
1068 return 63;
1069 case PLANE_PRIMARY:
1070 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1071 case PLANE_SPRITE0:
1072 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1073 default:
1074 MISSING_CASE(plane_id);
1075 return 0;
1076 }
1077}
1078
1079static int g4x_fbc_fifo_size(int level)
1080{
1081 switch (level) {
1082 case G4X_WM_LEVEL_SR:
1083 return 7;
1084 case G4X_WM_LEVEL_HPLL:
1085 return 15;
1086 default:
1087 MISSING_CASE(level);
1088 return 0;
1089 }
1090}
1091
1092static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1093 const struct intel_plane_state *plane_state,
1094 int level)
1095{
1096 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1097 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1098 const struct drm_display_mode *adjusted_mode =
1099 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001100 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1101 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001102
1103 if (latency == 0)
1104 return USHRT_MAX;
1105
1106 if (!intel_wm_plane_visible(crtc_state, plane_state))
1107 return 0;
1108
1109 /*
1110 * Not 100% sure which way ELK should go here as the
1111 * spec only says CL/CTG should assume 32bpp and BW
1112 * doesn't need to. But as these things followed the
1113 * mobile vs. desktop lines on gen3 as well, let's
1114 * assume ELK doesn't need this.
1115 *
1116 * The spec also fails to list such a restriction for
1117 * the HPLL watermark, which seems a little strange.
1118 * Let's use 32bpp for the HPLL watermark as well.
1119 */
1120 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1121 level != G4X_WM_LEVEL_NORMAL)
1122 cpp = 4;
1123 else
1124 cpp = plane_state->base.fb->format->cpp[0];
1125
1126 clock = adjusted_mode->crtc_clock;
1127 htotal = adjusted_mode->crtc_htotal;
1128
1129 if (plane->id == PLANE_CURSOR)
1130 width = plane_state->base.crtc_w;
1131 else
1132 width = drm_rect_width(&plane_state->base.dst);
1133
1134 if (plane->id == PLANE_CURSOR) {
1135 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1136 } else if (plane->id == PLANE_PRIMARY &&
1137 level == G4X_WM_LEVEL_NORMAL) {
1138 wm = intel_wm_method1(clock, cpp, latency);
1139 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001140 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001141
1142 small = intel_wm_method1(clock, cpp, latency);
1143 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1144
1145 wm = min(small, large);
1146 }
1147
1148 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1149 width, cpp);
1150
1151 wm = DIV_ROUND_UP(wm, 64) + 2;
1152
Chris Wilson1a1f1282017-11-07 14:03:38 +00001153 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154}
1155
1156static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1157 int level, enum plane_id plane_id, u16 value)
1158{
1159 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1160 bool dirty = false;
1161
1162 for (; level < intel_wm_num_levels(dev_priv); level++) {
1163 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1164
1165 dirty |= raw->plane[plane_id] != value;
1166 raw->plane[plane_id] = value;
1167 }
1168
1169 return dirty;
1170}
1171
1172static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1173 int level, u16 value)
1174{
1175 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1176 bool dirty = false;
1177
1178 /* NORMAL level doesn't have an FBC watermark */
1179 level = max(level, G4X_WM_LEVEL_SR);
1180
1181 for (; level < intel_wm_num_levels(dev_priv); level++) {
1182 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1183
1184 dirty |= raw->fbc != value;
1185 raw->fbc = value;
1186 }
1187
1188 return dirty;
1189}
1190
1191static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1192 const struct intel_plane_state *pstate,
1193 uint32_t pri_val);
1194
1195static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1196 const struct intel_plane_state *plane_state)
1197{
1198 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1199 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1200 enum plane_id plane_id = plane->id;
1201 bool dirty = false;
1202 int level;
1203
1204 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1205 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1206 if (plane_id == PLANE_PRIMARY)
1207 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1208 goto out;
1209 }
1210
1211 for (level = 0; level < num_levels; level++) {
1212 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1213 int wm, max_wm;
1214
1215 wm = g4x_compute_wm(crtc_state, plane_state, level);
1216 max_wm = g4x_plane_fifo_size(plane_id, level);
1217
1218 if (wm > max_wm)
1219 break;
1220
1221 dirty |= raw->plane[plane_id] != wm;
1222 raw->plane[plane_id] = wm;
1223
1224 if (plane_id != PLANE_PRIMARY ||
1225 level == G4X_WM_LEVEL_NORMAL)
1226 continue;
1227
1228 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1229 raw->plane[plane_id]);
1230 max_wm = g4x_fbc_fifo_size(level);
1231
1232 /*
1233 * FBC wm is not mandatory as we
1234 * can always just disable its use.
1235 */
1236 if (wm > max_wm)
1237 wm = USHRT_MAX;
1238
1239 dirty |= raw->fbc != wm;
1240 raw->fbc = wm;
1241 }
1242
1243 /* mark watermarks as invalid */
1244 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1245
1246 if (plane_id == PLANE_PRIMARY)
1247 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1248
1249 out:
1250 if (dirty) {
1251 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1252 plane->base.name,
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1255 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1256
1257 if (plane_id == PLANE_PRIMARY)
1258 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1261 }
1262
1263 return dirty;
1264}
1265
1266static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1267 enum plane_id plane_id, int level)
1268{
1269 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1270
1271 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1272}
1273
1274static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1275 int level)
1276{
1277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1278
1279 if (level > dev_priv->wm.max_level)
1280 return false;
1281
1282 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1284 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1285}
1286
1287/* mark all levels starting from 'level' as invalid */
1288static void g4x_invalidate_wms(struct intel_crtc *crtc,
1289 struct g4x_wm_state *wm_state, int level)
1290{
1291 if (level <= G4X_WM_LEVEL_NORMAL) {
1292 enum plane_id plane_id;
1293
1294 for_each_plane_id_on_crtc(crtc, plane_id)
1295 wm_state->wm.plane[plane_id] = USHRT_MAX;
1296 }
1297
1298 if (level <= G4X_WM_LEVEL_SR) {
1299 wm_state->cxsr = false;
1300 wm_state->sr.cursor = USHRT_MAX;
1301 wm_state->sr.plane = USHRT_MAX;
1302 wm_state->sr.fbc = USHRT_MAX;
1303 }
1304
1305 if (level <= G4X_WM_LEVEL_HPLL) {
1306 wm_state->hpll_en = false;
1307 wm_state->hpll.cursor = USHRT_MAX;
1308 wm_state->hpll.plane = USHRT_MAX;
1309 wm_state->hpll.fbc = USHRT_MAX;
1310 }
1311}
1312
1313static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1314{
1315 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1316 struct intel_atomic_state *state =
1317 to_intel_atomic_state(crtc_state->base.state);
1318 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1319 int num_active_planes = hweight32(crtc_state->active_planes &
1320 ~BIT(PLANE_CURSOR));
1321 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001322 const struct intel_plane_state *old_plane_state;
1323 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001324 struct intel_plane *plane;
1325 enum plane_id plane_id;
1326 int i, level;
1327 unsigned int dirty = 0;
1328
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001329 for_each_oldnew_intel_plane_in_state(state, plane,
1330 old_plane_state,
1331 new_plane_state, i) {
1332 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 old_plane_state->base.crtc != &crtc->base)
1334 continue;
1335
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001336 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001337 dirty |= BIT(plane->id);
1338 }
1339
1340 if (!dirty)
1341 return 0;
1342
1343 level = G4X_WM_LEVEL_NORMAL;
1344 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1345 goto out;
1346
1347 raw = &crtc_state->wm.g4x.raw[level];
1348 for_each_plane_id_on_crtc(crtc, plane_id)
1349 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1350
1351 level = G4X_WM_LEVEL_SR;
1352
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1358 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1359 wm_state->sr.fbc = raw->fbc;
1360
1361 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1362
1363 level = G4X_WM_LEVEL_HPLL;
1364
1365 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1366 goto out;
1367
1368 raw = &crtc_state->wm.g4x.raw[level];
1369 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1370 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1371 wm_state->hpll.fbc = raw->fbc;
1372
1373 wm_state->hpll_en = wm_state->cxsr;
1374
1375 level++;
1376
1377 out:
1378 if (level == G4X_WM_LEVEL_NORMAL)
1379 return -EINVAL;
1380
1381 /* invalidate the higher levels */
1382 g4x_invalidate_wms(crtc, wm_state, level);
1383
1384 /*
1385 * Determine if the FBC watermark(s) can be used. IF
1386 * this isn't the case we prefer to disable the FBC
1387 ( watermark(s) rather than disable the SR/HPLL
1388 * level(s) entirely.
1389 */
1390 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1391
1392 if (level >= G4X_WM_LEVEL_SR &&
1393 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1394 wm_state->fbc_en = false;
1395 else if (level >= G4X_WM_LEVEL_HPLL &&
1396 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1397 wm_state->fbc_en = false;
1398
1399 return 0;
1400}
1401
1402static int g4x_compute_intermediate_wm(struct drm_device *dev,
1403 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001404 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001405{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001406 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1407 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1408 struct intel_atomic_state *intel_state =
1409 to_intel_atomic_state(new_crtc_state->base.state);
1410 const struct intel_crtc_state *old_crtc_state =
1411 intel_atomic_get_old_crtc_state(intel_state, crtc);
1412 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001413 enum plane_id plane_id;
1414
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001415 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1416 *intermediate = *optimal;
1417
1418 intermediate->cxsr = false;
1419 intermediate->hpll_en = false;
1420 goto out;
1421 }
1422
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001423 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001424 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001425 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001426 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001427 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1428
1429 for_each_plane_id_on_crtc(crtc, plane_id) {
1430 intermediate->wm.plane[plane_id] =
1431 max(optimal->wm.plane[plane_id],
1432 active->wm.plane[plane_id]);
1433
1434 WARN_ON(intermediate->wm.plane[plane_id] >
1435 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1436 }
1437
1438 intermediate->sr.plane = max(optimal->sr.plane,
1439 active->sr.plane);
1440 intermediate->sr.cursor = max(optimal->sr.cursor,
1441 active->sr.cursor);
1442 intermediate->sr.fbc = max(optimal->sr.fbc,
1443 active->sr.fbc);
1444
1445 intermediate->hpll.plane = max(optimal->hpll.plane,
1446 active->hpll.plane);
1447 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1448 active->hpll.cursor);
1449 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1450 active->hpll.fbc);
1451
1452 WARN_ON((intermediate->sr.plane >
1453 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1454 intermediate->sr.cursor >
1455 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1456 intermediate->cxsr);
1457 WARN_ON((intermediate->sr.plane >
1458 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1459 intermediate->sr.cursor >
1460 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1461 intermediate->hpll_en);
1462
1463 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1464 intermediate->fbc_en && intermediate->cxsr);
1465 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1466 intermediate->fbc_en && intermediate->hpll_en);
1467
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001468out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001469 /*
1470 * If our intermediate WM are identical to the final WM, then we can
1471 * omit the post-vblank programming; only update if it's different.
1472 */
1473 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001474 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001475
1476 return 0;
1477}
1478
1479static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1480 struct g4x_wm_values *wm)
1481{
1482 struct intel_crtc *crtc;
1483 int num_active_crtcs = 0;
1484
1485 wm->cxsr = true;
1486 wm->hpll_en = true;
1487 wm->fbc_en = true;
1488
1489 for_each_intel_crtc(&dev_priv->drm, crtc) {
1490 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1491
1492 if (!crtc->active)
1493 continue;
1494
1495 if (!wm_state->cxsr)
1496 wm->cxsr = false;
1497 if (!wm_state->hpll_en)
1498 wm->hpll_en = false;
1499 if (!wm_state->fbc_en)
1500 wm->fbc_en = false;
1501
1502 num_active_crtcs++;
1503 }
1504
1505 if (num_active_crtcs != 1) {
1506 wm->cxsr = false;
1507 wm->hpll_en = false;
1508 wm->fbc_en = false;
1509 }
1510
1511 for_each_intel_crtc(&dev_priv->drm, crtc) {
1512 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1513 enum pipe pipe = crtc->pipe;
1514
1515 wm->pipe[pipe] = wm_state->wm;
1516 if (crtc->active && wm->cxsr)
1517 wm->sr = wm_state->sr;
1518 if (crtc->active && wm->hpll_en)
1519 wm->hpll = wm_state->hpll;
1520 }
1521}
1522
1523static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1524{
1525 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1526 struct g4x_wm_values new_wm = {};
1527
1528 g4x_merge_wm(dev_priv, &new_wm);
1529
1530 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1531 return;
1532
1533 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1534 _intel_set_memory_cxsr(dev_priv, false);
1535
1536 g4x_write_wm_values(dev_priv, &new_wm);
1537
1538 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1539 _intel_set_memory_cxsr(dev_priv, true);
1540
1541 *old_wm = new_wm;
1542}
1543
1544static void g4x_initial_watermarks(struct intel_atomic_state *state,
1545 struct intel_crtc_state *crtc_state)
1546{
1547 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1548 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1549
1550 mutex_lock(&dev_priv->wm.wm_mutex);
1551 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1552 g4x_program_watermarks(dev_priv);
1553 mutex_unlock(&dev_priv->wm.wm_mutex);
1554}
1555
1556static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1557 struct intel_crtc_state *crtc_state)
1558{
1559 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1561
1562 if (!crtc_state->wm.need_postvbl_update)
1563 return;
1564
1565 mutex_lock(&dev_priv->wm.wm_mutex);
1566 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1567 g4x_program_watermarks(dev_priv);
1568 mutex_unlock(&dev_priv->wm.wm_mutex);
1569}
1570
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001571/* latency must be in 0.1us units. */
1572static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001573 unsigned int htotal,
1574 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001575 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576 unsigned int latency)
1577{
1578 unsigned int ret;
1579
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001580 ret = intel_wm_method2(pixel_rate, htotal,
1581 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001582 ret = DIV_ROUND_UP(ret, 64);
1583
1584 return ret;
1585}
1586
Ville Syrjäläbb726512016-10-31 22:37:24 +02001587static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001589 /* all latencies in usec */
1590 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1591
Ville Syrjälä58590c12015-09-08 21:05:12 +03001592 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1593
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 if (IS_CHERRYVIEW(dev_priv)) {
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1596 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001597
1598 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599 }
1600}
1601
Ville Syrjäläe339d672016-11-28 19:37:17 +02001602static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1603 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 int level)
1605{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001606 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001608 const struct drm_display_mode *adjusted_mode =
1609 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001610 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001611
1612 if (dev_priv->wm.pri_latency[level] == 0)
1613 return USHRT_MAX;
1614
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001615 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001616 return 0;
1617
Daniel Vetteref426c12017-01-04 11:41:10 +01001618 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001619 clock = adjusted_mode->crtc_clock;
1620 htotal = adjusted_mode->crtc_htotal;
1621 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001622
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001623 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624 /*
1625 * FIXME the formula gives values that are
1626 * too big for the cursor FIFO, and hence we
1627 * would never be able to use cursors. For
1628 * now just hardcode the watermark.
1629 */
1630 wm = 63;
1631 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001632 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001633 dev_priv->wm.pri_latency[level] * 10);
1634 }
1635
Chris Wilson1a1f1282017-11-07 14:03:38 +00001636 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001637}
1638
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001639static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1640{
1641 return (active_planes & (BIT(PLANE_SPRITE0) |
1642 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1643}
1644
Ville Syrjälä5012e602017-03-02 19:14:56 +02001645static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001646{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001648 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001649 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001650 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1652 int num_active_planes = hweight32(active_planes);
1653 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001654 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001655 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001656 unsigned int total_rate;
1657 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001658
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001659 /*
1660 * When enabling sprite0 after sprite1 has already been enabled
1661 * we tend to get an underrun unless sprite0 already has some
1662 * FIFO space allcoated. Hence we always allocate at least one
1663 * cacheline for sprite0 whenever sprite1 is enabled.
1664 *
1665 * All other plane enable sequences appear immune to this problem.
1666 */
1667 if (vlv_need_sprite0_fifo_workaround(active_planes))
1668 sprite0_fifo_extra = 1;
1669
Ville Syrjälä5012e602017-03-02 19:14:56 +02001670 total_rate = raw->plane[PLANE_PRIMARY] +
1671 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001672 raw->plane[PLANE_SPRITE1] +
1673 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001674
Ville Syrjälä5012e602017-03-02 19:14:56 +02001675 if (total_rate > fifo_size)
1676 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 if (total_rate == 0)
1679 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001680
Ville Syrjälä5012e602017-03-02 19:14:56 +02001681 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682 unsigned int rate;
1683
Ville Syrjälä5012e602017-03-02 19:14:56 +02001684 if ((active_planes & BIT(plane_id)) == 0) {
1685 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001686 continue;
1687 }
1688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 rate = raw->plane[plane_id];
1690 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1691 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001692 }
1693
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001694 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1695 fifo_left -= sprite0_fifo_extra;
1696
Ville Syrjälä5012e602017-03-02 19:14:56 +02001697 fifo_state->plane[PLANE_CURSOR] = 63;
1698
1699 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700
1701 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001703 int plane_extra;
1704
1705 if (fifo_left == 0)
1706 break;
1707
Ville Syrjälä5012e602017-03-02 19:14:56 +02001708 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001709 continue;
1710
1711 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001712 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713 fifo_left -= plane_extra;
1714 }
1715
Ville Syrjälä5012e602017-03-02 19:14:56 +02001716 WARN_ON(active_planes != 0 && fifo_left != 0);
1717
1718 /* give it all to the first plane if none are active */
1719 if (active_planes == 0) {
1720 WARN_ON(fifo_left != fifo_size);
1721 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1722 }
1723
1724 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001725}
1726
Ville Syrjäläff32c542017-03-02 19:14:57 +02001727/* mark all levels starting from 'level' as invalid */
1728static void vlv_invalidate_wms(struct intel_crtc *crtc,
1729 struct vlv_wm_state *wm_state, int level)
1730{
1731 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1732
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001733 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001734 enum plane_id plane_id;
1735
1736 for_each_plane_id_on_crtc(crtc, plane_id)
1737 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1738
1739 wm_state->sr[level].cursor = USHRT_MAX;
1740 wm_state->sr[level].plane = USHRT_MAX;
1741 }
1742}
1743
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001744static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1745{
1746 if (wm > fifo_size)
1747 return USHRT_MAX;
1748 else
1749 return fifo_size - wm;
1750}
1751
Ville Syrjäläff32c542017-03-02 19:14:57 +02001752/*
1753 * Starting from 'level' set all higher
1754 * levels to 'value' in the "raw" watermarks.
1755 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001756static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001757 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001758{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001760 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001761 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001762
Ville Syrjäläff32c542017-03-02 19:14:57 +02001763 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001764 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001765
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001766 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001767 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001768 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001769
1770 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001771}
1772
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001773static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1774 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001775{
1776 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1777 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001778 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001779 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001780 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001782 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001783 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1784 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001785 }
1786
1787 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001788 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1790 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1791
Ville Syrjäläff32c542017-03-02 19:14:57 +02001792 if (wm > max_wm)
1793 break;
1794
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001795 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001796 raw->plane[plane_id] = wm;
1797 }
1798
1799 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001801
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001802out:
1803 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001804 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001805 plane->base.name,
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1808 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1809
1810 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001811}
1812
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001813static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1814 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001815{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001816 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001817 &crtc_state->wm.vlv.raw[level];
1818 const struct vlv_fifo_state *fifo_state =
1819 &crtc_state->wm.vlv.fifo_state;
1820
1821 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1822}
1823
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001824static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001826 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1829 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830}
1831
1832static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001833{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001834 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001836 struct intel_atomic_state *state =
1837 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001838 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001839 const struct vlv_fifo_state *fifo_state =
1840 &crtc_state->wm.vlv.fifo_state;
1841 int num_active_planes = hweight32(crtc_state->active_planes &
1842 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001843 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001844 const struct intel_plane_state *old_plane_state;
1845 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001846 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001847 enum plane_id plane_id;
1848 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001849 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001850
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001851 for_each_oldnew_intel_plane_in_state(state, plane,
1852 old_plane_state,
1853 new_plane_state, i) {
1854 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001855 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001856 continue;
1857
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001858 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001859 dirty |= BIT(plane->id);
1860 }
1861
1862 /*
1863 * DSPARB registers may have been reset due to the
1864 * power well being turned off. Make sure we restore
1865 * them to a consistent state even if no primary/sprite
1866 * planes are initially active.
1867 */
1868 if (needs_modeset)
1869 crtc_state->fifo_changed = true;
1870
1871 if (!dirty)
1872 return 0;
1873
1874 /* cursor changes don't warrant a FIFO recompute */
1875 if (dirty & ~BIT(PLANE_CURSOR)) {
1876 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001877 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001878 const struct vlv_fifo_state *old_fifo_state =
1879 &old_crtc_state->wm.vlv.fifo_state;
1880
1881 ret = vlv_compute_fifo(crtc_state);
1882 if (ret)
1883 return ret;
1884
1885 if (needs_modeset ||
1886 memcmp(old_fifo_state, fifo_state,
1887 sizeof(*fifo_state)) != 0)
1888 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001889 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001890
Ville Syrjäläff32c542017-03-02 19:14:57 +02001891 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001892 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001893 /*
1894 * Note that enabling cxsr with no primary/sprite planes
1895 * enabled can wedge the pipe. Hence we only allow cxsr
1896 * with exactly one enabled primary/sprite plane.
1897 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001898 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001899
Ville Syrjälä5012e602017-03-02 19:14:56 +02001900 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001901 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001902 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001903
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001904 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001905 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001906
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 for_each_plane_id_on_crtc(crtc, plane_id) {
1908 wm_state->wm[level].plane[plane_id] =
1909 vlv_invert_wm_value(raw->plane[plane_id],
1910 fifo_state->plane[plane_id]);
1911 }
1912
1913 wm_state->sr[level].plane =
1914 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001915 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001916 raw->plane[PLANE_SPRITE1]),
1917 sr_fifo_size);
1918
1919 wm_state->sr[level].cursor =
1920 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1921 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001922 }
1923
Ville Syrjäläff32c542017-03-02 19:14:57 +02001924 if (level == 0)
1925 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001926
Ville Syrjäläff32c542017-03-02 19:14:57 +02001927 /* limit to only levels we can actually handle */
1928 wm_state->num_levels = level;
1929
1930 /* invalidate the higher levels */
1931 vlv_invalidate_wms(crtc, wm_state, level);
1932
1933 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001934}
1935
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001936#define VLV_FIFO(plane, value) \
1937 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1938
Ville Syrjäläff32c542017-03-02 19:14:57 +02001939static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1940 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001942 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001943 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001944 const struct vlv_fifo_state *fifo_state =
1945 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001946 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001947
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001948 if (!crtc_state->fifo_changed)
1949 return;
1950
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1952 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1953 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001954
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001955 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1956 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001957
Ville Syrjäläc137d662017-03-02 19:15:06 +02001958 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1959
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001960 /*
1961 * uncore.lock serves a double purpose here. It allows us to
1962 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1963 * it protects the DSPARB registers from getting clobbered by
1964 * parallel updates from multiple pipes.
1965 *
1966 * intel_pipe_update_start() has already disabled interrupts
1967 * for us, so a plain spin_lock() is sufficient here.
1968 */
1969 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001970
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001971 switch (crtc->pipe) {
1972 uint32_t dsparb, dsparb2, dsparb3;
1973 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001974 dsparb = I915_READ_FW(DSPARB);
1975 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976
1977 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1978 VLV_FIFO(SPRITEB, 0xff));
1979 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1980 VLV_FIFO(SPRITEB, sprite1_start));
1981
1982 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1983 VLV_FIFO(SPRITEB_HI, 0x1));
1984 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1985 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1986
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001987 I915_WRITE_FW(DSPARB, dsparb);
1988 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001989 break;
1990 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001991 dsparb = I915_READ_FW(DSPARB);
1992 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993
1994 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1995 VLV_FIFO(SPRITED, 0xff));
1996 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1997 VLV_FIFO(SPRITED, sprite1_start));
1998
1999 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2000 VLV_FIFO(SPRITED_HI, 0xff));
2001 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2002 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2003
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002004 I915_WRITE_FW(DSPARB, dsparb);
2005 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002006 break;
2007 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002008 dsparb3 = I915_READ_FW(DSPARB3);
2009 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002010
2011 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2012 VLV_FIFO(SPRITEF, 0xff));
2013 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2014 VLV_FIFO(SPRITEF, sprite1_start));
2015
2016 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2017 VLV_FIFO(SPRITEF_HI, 0xff));
2018 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2019 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2020
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002021 I915_WRITE_FW(DSPARB3, dsparb3);
2022 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002023 break;
2024 default:
2025 break;
2026 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002027
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002028 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002029
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002030 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031}
2032
2033#undef VLV_FIFO
2034
Ville Syrjälä4841da52017-03-02 19:14:59 +02002035static int vlv_compute_intermediate_wm(struct drm_device *dev,
2036 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002037 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002038{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002039 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2040 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2041 struct intel_atomic_state *intel_state =
2042 to_intel_atomic_state(new_crtc_state->base.state);
2043 const struct intel_crtc_state *old_crtc_state =
2044 intel_atomic_get_old_crtc_state(intel_state, crtc);
2045 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002046 int level;
2047
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002048 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2049 *intermediate = *optimal;
2050
2051 intermediate->cxsr = false;
2052 goto out;
2053 }
2054
Ville Syrjälä4841da52017-03-02 19:14:59 +02002055 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002056 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002057 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002058
2059 for (level = 0; level < intermediate->num_levels; level++) {
2060 enum plane_id plane_id;
2061
2062 for_each_plane_id_on_crtc(crtc, plane_id) {
2063 intermediate->wm[level].plane[plane_id] =
2064 min(optimal->wm[level].plane[plane_id],
2065 active->wm[level].plane[plane_id]);
2066 }
2067
2068 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2069 active->sr[level].plane);
2070 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2071 active->sr[level].cursor);
2072 }
2073
2074 vlv_invalidate_wms(crtc, intermediate, level);
2075
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002076out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002077 /*
2078 * If our intermediate WM are identical to the final WM, then we can
2079 * omit the post-vblank programming; only update if it's different.
2080 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002081 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002082 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002083
2084 return 0;
2085}
2086
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002087static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002088 struct vlv_wm_values *wm)
2089{
2090 struct intel_crtc *crtc;
2091 int num_active_crtcs = 0;
2092
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002093 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002094 wm->cxsr = true;
2095
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002096 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002097 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002098
2099 if (!crtc->active)
2100 continue;
2101
2102 if (!wm_state->cxsr)
2103 wm->cxsr = false;
2104
2105 num_active_crtcs++;
2106 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2107 }
2108
2109 if (num_active_crtcs != 1)
2110 wm->cxsr = false;
2111
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002112 if (num_active_crtcs > 1)
2113 wm->level = VLV_WM_LEVEL_PM2;
2114
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002115 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002116 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117 enum pipe pipe = crtc->pipe;
2118
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002120 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002121 wm->sr = wm_state->sr[wm->level];
2122
Ville Syrjälä1b313892016-11-28 19:37:08 +02002123 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2126 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002127 }
2128}
2129
Ville Syrjäläff32c542017-03-02 19:14:57 +02002130static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002131{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002132 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2133 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002135 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136
Ville Syrjäläff32c542017-03-02 19:14:57 +02002137 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138 return;
2139
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002140 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002141 chv_set_memory_dvfs(dev_priv, false);
2142
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002143 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002144 chv_set_memory_pm5(dev_priv, false);
2145
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002146 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002147 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002150
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002151 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002152 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002154 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002155 chv_set_memory_pm5(dev_priv, true);
2156
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002157 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002158 chv_set_memory_dvfs(dev_priv, true);
2159
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002160 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002161}
2162
Ville Syrjäläff32c542017-03-02 19:14:57 +02002163static void vlv_initial_watermarks(struct intel_atomic_state *state,
2164 struct intel_crtc_state *crtc_state)
2165{
2166 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2167 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2168
2169 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002170 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2171 vlv_program_watermarks(dev_priv);
2172 mutex_unlock(&dev_priv->wm.wm_mutex);
2173}
2174
2175static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2176 struct intel_crtc_state *crtc_state)
2177{
2178 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2180
2181 if (!crtc_state->wm.need_postvbl_update)
2182 return;
2183
2184 mutex_lock(&dev_priv->wm.wm_mutex);
2185 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002186 vlv_program_watermarks(dev_priv);
2187 mutex_unlock(&dev_priv->wm.wm_mutex);
2188}
2189
Ville Syrjälä432081b2016-10-31 22:37:03 +02002190static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002191{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002192 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002193 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002194 int srwm = 1;
2195 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002196 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002197
2198 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002199 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002200 if (crtc) {
2201 /* self-refresh has much higher latency */
2202 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002203 const struct drm_display_mode *adjusted_mode =
2204 &crtc->config->base.adjusted_mode;
2205 const struct drm_framebuffer *fb =
2206 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002207 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002208 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002209 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002210 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002211 int entries;
2212
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002213 entries = intel_wm_method2(clock, htotal,
2214 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002215 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2216 srwm = I965_FIFO_SIZE - entries;
2217 if (srwm < 0)
2218 srwm = 1;
2219 srwm &= 0x1ff;
2220 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2221 entries, srwm);
2222
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002223 entries = intel_wm_method2(clock, htotal,
2224 crtc->base.cursor->state->crtc_w, 4,
2225 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002226 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002227 i965_cursor_wm_info.cacheline_size) +
2228 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002230 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002231 if (cursor_sr > i965_cursor_wm_info.max_wm)
2232 cursor_sr = i965_cursor_wm_info.max_wm;
2233
2234 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2235 "cursor %d\n", srwm, cursor_sr);
2236
Imre Deak98584252014-06-13 14:54:20 +03002237 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 } else {
Imre Deak98584252014-06-13 14:54:20 +03002239 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002240 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002241 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002242 }
2243
2244 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2245 srwm);
2246
2247 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002248 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2249 FW_WM(8, CURSORB) |
2250 FW_WM(8, PLANEB) |
2251 FW_WM(8, PLANEA));
2252 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2253 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002254 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002255 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002256
2257 if (cxsr_enabled)
2258 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002259}
2260
Ville Syrjäläf4998962015-03-10 17:02:21 +02002261#undef FW_WM
2262
Ville Syrjälä432081b2016-10-31 22:37:03 +02002263static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002265 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002266 const struct intel_watermark_params *wm_info;
2267 uint32_t fwater_lo;
2268 uint32_t fwater_hi;
2269 int cwm, srwm = 1;
2270 int fifo_size;
2271 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002272 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002274 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002276 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002277 wm_info = &i915_wm_info;
2278 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002279 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002280
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002281 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2282 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002283 if (intel_crtc_active(crtc)) {
2284 const struct drm_display_mode *adjusted_mode =
2285 &crtc->config->base.adjusted_mode;
2286 const struct drm_framebuffer *fb =
2287 crtc->base.primary->state->fb;
2288 int cpp;
2289
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002290 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002291 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002292 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002293 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002294
Damien Lespiau241bfc32013-09-25 16:45:37 +01002295 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002296 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002297 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002299 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002300 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002301 if (planea_wm > (long)wm_info->max_wm)
2302 planea_wm = wm_info->max_wm;
2303 }
2304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002306 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002307
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002308 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2309 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002310 if (intel_crtc_active(crtc)) {
2311 const struct drm_display_mode *adjusted_mode =
2312 &crtc->config->base.adjusted_mode;
2313 const struct drm_framebuffer *fb =
2314 crtc->base.primary->state->fb;
2315 int cpp;
2316
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002317 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002318 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002319 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002320 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002321
Damien Lespiau241bfc32013-09-25 16:45:37 +01002322 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002323 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002324 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325 if (enabled == NULL)
2326 enabled = crtc;
2327 else
2328 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002329 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002331 if (planeb_wm > (long)wm_info->max_wm)
2332 planeb_wm = wm_info->max_wm;
2333 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334
2335 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2336
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002337 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002338 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002339
Ville Syrjäläefc26112016-10-31 22:37:04 +02002340 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002341
2342 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002343 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002344 enabled = NULL;
2345 }
2346
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002347 /*
2348 * Overlay gets an aggressive default since video jitter is bad.
2349 */
2350 cwm = 2;
2351
2352 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002353 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002354
2355 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002356 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002357 /* self-refresh has much higher latency */
2358 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002359 const struct drm_display_mode *adjusted_mode =
2360 &enabled->config->base.adjusted_mode;
2361 const struct drm_framebuffer *fb =
2362 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002363 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002364 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002365 int hdisplay = enabled->config->pipe_src_w;
2366 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002367 int entries;
2368
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002369 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002370 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002371 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002372 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002373
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002374 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2375 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002376 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2377 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2378 srwm = wm_info->fifo_size - entries;
2379 if (srwm < 0)
2380 srwm = 1;
2381
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002382 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002383 I915_WRITE(FW_BLC_SELF,
2384 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002385 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002386 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2387 }
2388
2389 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2390 planea_wm, planeb_wm, cwm, srwm);
2391
2392 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2393 fwater_hi = (cwm & 0x1f);
2394
2395 /* Set request length to 8 cachelines per fetch */
2396 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2397 fwater_hi = fwater_hi | (1 << 8);
2398
2399 I915_WRITE(FW_BLC, fwater_lo);
2400 I915_WRITE(FW_BLC2, fwater_hi);
2401
Imre Deak5209b1f2014-07-01 12:36:17 +03002402 if (enabled)
2403 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002404}
2405
Ville Syrjälä432081b2016-10-31 22:37:03 +02002406static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002407{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002408 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002409 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002410 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411 uint32_t fwater_lo;
2412 int planea_wm;
2413
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002414 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002415 if (crtc == NULL)
2416 return;
2417
Ville Syrjäläefc26112016-10-31 22:37:04 +02002418 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002419 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002420 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002421 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002422 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002423 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2424 fwater_lo |= (3<<8) | planea_wm;
2425
2426 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2427
2428 I915_WRITE(FW_BLC, fwater_lo);
2429}
2430
Ville Syrjälä37126462013-08-01 16:18:55 +03002431/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002432static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2433 unsigned int cpp,
2434 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002437
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002438 ret = intel_wm_method1(pixel_rate, cpp, latency);
2439 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002440
2441 return ret;
2442}
2443
Ville Syrjälä37126462013-08-01 16:18:55 +03002444/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002445static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2446 unsigned int htotal,
2447 unsigned int width,
2448 unsigned int cpp,
2449 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002451 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002452
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002453 ret = intel_wm_method2(pixel_rate, htotal,
2454 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002456
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002457 return ret;
2458}
2459
Ville Syrjälä23297042013-07-05 11:57:17 +03002460static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002461 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002462{
Matt Roper15126882015-12-03 11:37:40 -08002463 /*
2464 * Neither of these should be possible since this function shouldn't be
2465 * called if the CRTC is off or the plane is invisible. But let's be
2466 * extra paranoid to avoid a potential divide-by-zero if we screw up
2467 * elsewhere in the driver.
2468 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002469 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002470 return 0;
2471 if (WARN_ON(!horiz_pixels))
2472 return 0;
2473
Ville Syrjäläac484962016-01-20 21:05:26 +02002474 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002475}
2476
Imre Deak820c1982013-12-17 14:46:36 +02002477struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478 uint16_t pri;
2479 uint16_t spr;
2480 uint16_t cur;
2481 uint16_t fbc;
2482};
2483
Ville Syrjälä37126462013-08-01 16:18:55 +03002484/*
2485 * For both WM_PIPE and WM_LP.
2486 * mem_value must be in 0.1us units.
2487 */
Matt Roper7221fc32015-09-24 15:53:08 -07002488static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002489 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002490 uint32_t mem_value,
2491 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002492{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002493 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002494 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002495
Ville Syrjälä03981c62018-11-14 19:34:40 +02002496 if (mem_value == 0)
2497 return U32_MAX;
2498
Ville Syrjälä24304d812017-03-14 17:10:49 +02002499 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002500 return 0;
2501
Ville Syrjälä353c8592016-12-14 23:30:57 +02002502 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002503
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002504 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002505
2506 if (!is_lp)
2507 return method1;
2508
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002509 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002510 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002511 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002512 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002513
2514 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002515}
2516
Ville Syrjälä37126462013-08-01 16:18:55 +03002517/*
2518 * For both WM_PIPE and WM_LP.
2519 * mem_value must be in 0.1us units.
2520 */
Matt Roper7221fc32015-09-24 15:53:08 -07002521static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002522 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523 uint32_t mem_value)
2524{
2525 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002526 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002527
Ville Syrjälä03981c62018-11-14 19:34:40 +02002528 if (mem_value == 0)
2529 return U32_MAX;
2530
Ville Syrjälä24304d812017-03-14 17:10:49 +02002531 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002532 return 0;
2533
Ville Syrjälä353c8592016-12-14 23:30:57 +02002534 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002535
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002536 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2537 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002538 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002539 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002540 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002541 return min(method1, method2);
2542}
2543
Ville Syrjälä37126462013-08-01 16:18:55 +03002544/*
2545 * For both WM_PIPE and WM_LP.
2546 * mem_value must be in 0.1us units.
2547 */
Matt Roper7221fc32015-09-24 15:53:08 -07002548static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002549 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002550 uint32_t mem_value)
2551{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002552 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002553
Ville Syrjälä03981c62018-11-14 19:34:40 +02002554 if (mem_value == 0)
2555 return U32_MAX;
2556
Ville Syrjälä24304d812017-03-14 17:10:49 +02002557 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002558 return 0;
2559
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002560 cpp = pstate->base.fb->format->cpp[0];
2561
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002562 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002563 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002564 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002565}
2566
Paulo Zanonicca32e92013-05-31 11:45:06 -03002567/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002568static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002569 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002570 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002571{
Ville Syrjälä83054942016-11-18 21:53:00 +02002572 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002573
Ville Syrjälä24304d812017-03-14 17:10:49 +02002574 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002575 return 0;
2576
Ville Syrjälä353c8592016-12-14 23:30:57 +02002577 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002578
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002579 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002580}
2581
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002582static unsigned int
2583ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002584{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002585 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002586 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002588 return 768;
2589 else
2590 return 512;
2591}
2592
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002593static unsigned int
2594ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2595 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002596{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002597 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002598 /* BDW primary/sprite plane watermarks */
2599 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002600 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002601 /* IVB/HSW primary/sprite plane watermarks */
2602 return level == 0 ? 127 : 1023;
2603 else if (!is_sprite)
2604 /* ILK/SNB primary plane watermarks */
2605 return level == 0 ? 127 : 511;
2606 else
2607 /* ILK/SNB sprite plane watermarks */
2608 return level == 0 ? 63 : 255;
2609}
2610
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002611static unsigned int
2612ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002613{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002614 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002615 return level == 0 ? 63 : 255;
2616 else
2617 return level == 0 ? 31 : 63;
2618}
2619
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002620static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002621{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002622 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002623 return 31;
2624 else
2625 return 15;
2626}
2627
Ville Syrjälä158ae642013-08-07 13:28:19 +03002628/* Calculate the maximum primary/sprite plane watermark */
2629static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2630 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002631 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002632 enum intel_ddb_partitioning ddb_partitioning,
2633 bool is_sprite)
2634{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002635 struct drm_i915_private *dev_priv = to_i915(dev);
2636 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002637
2638 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002639 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002640 return 0;
2641
2642 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002643 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002644 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002645
2646 /*
2647 * For some reason the non self refresh
2648 * FIFO size is only half of the self
2649 * refresh FIFO size on ILK/SNB.
2650 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002651 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002652 fifo_size /= 2;
2653 }
2654
Ville Syrjälä240264f2013-08-07 13:29:12 +03002655 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002656 /* level 0 is always calculated with 1:1 split */
2657 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2658 if (is_sprite)
2659 fifo_size *= 5;
2660 fifo_size /= 6;
2661 } else {
2662 fifo_size /= 2;
2663 }
2664 }
2665
2666 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002667 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002668}
2669
2670/* Calculate the maximum cursor plane watermark */
2671static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002672 int level,
2673 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002674{
2675 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002676 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002677 return 64;
2678
2679 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002680 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002681}
2682
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002683static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002684 int level,
2685 const struct intel_wm_config *config,
2686 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002687 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002688{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002689 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2690 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2691 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002692 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002693}
2694
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002695static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002696 int level,
2697 struct ilk_wm_maximums *max)
2698{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002699 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2700 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2701 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2702 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002703}
2704
Ville Syrjäläd9395652013-10-09 19:18:10 +03002705static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002706 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002707 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002708{
2709 bool ret;
2710
2711 /* already determined to be invalid? */
2712 if (!result->enable)
2713 return false;
2714
2715 result->enable = result->pri_val <= max->pri &&
2716 result->spr_val <= max->spr &&
2717 result->cur_val <= max->cur;
2718
2719 ret = result->enable;
2720
2721 /*
2722 * HACK until we can pre-compute everything,
2723 * and thus fail gracefully if LP0 watermarks
2724 * are exceeded...
2725 */
2726 if (level == 0 && !result->enable) {
2727 if (result->pri_val > max->pri)
2728 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2729 level, result->pri_val, max->pri);
2730 if (result->spr_val > max->spr)
2731 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2732 level, result->spr_val, max->spr);
2733 if (result->cur_val > max->cur)
2734 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2735 level, result->cur_val, max->cur);
2736
2737 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2738 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2739 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2740 result->enable = true;
2741 }
2742
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002743 return ret;
2744}
2745
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002746static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002747 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002748 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002749 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002750 const struct intel_plane_state *pristate,
2751 const struct intel_plane_state *sprstate,
2752 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002753 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002754{
2755 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2756 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2757 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2758
2759 /* WM1+ latency values stored in 0.5us units */
2760 if (level > 0) {
2761 pri_latency *= 5;
2762 spr_latency *= 5;
2763 cur_latency *= 5;
2764 }
2765
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002766 if (pristate) {
2767 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2768 pri_latency, level);
2769 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2770 }
2771
2772 if (sprstate)
2773 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2774
2775 if (curstate)
2776 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2777
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002778 result->enable = true;
2779}
2780
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002782hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002783{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002784 const struct intel_atomic_state *intel_state =
2785 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002786 const struct drm_display_mode *adjusted_mode =
2787 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002788 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002789
Matt Roperee91a152015-12-03 11:37:39 -08002790 if (!cstate->base.active)
2791 return 0;
2792 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2793 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002794 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002796
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797 /* The WM are computed with base on how long it takes to fill a single
2798 * row at the given clock rate, multiplied by 8.
2799 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002800 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2801 adjusted_mode->crtc_clock);
2802 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002803 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002804
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2806 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002807}
2808
Ville Syrjäläbb726512016-10-31 22:37:24 +02002809static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2810 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002811{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002812 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002813 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002814 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002815 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002816
2817 /* read the first set of memory latencies[0:3] */
2818 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002819 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002820 ret = sandybridge_pcode_read(dev_priv,
2821 GEN9_PCODE_READ_MEM_LATENCY,
2822 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002823 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002824
2825 if (ret) {
2826 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2827 return;
2828 }
2829
2830 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2831 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2832 GEN9_MEM_LATENCY_LEVEL_MASK;
2833 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2834 GEN9_MEM_LATENCY_LEVEL_MASK;
2835 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2836 GEN9_MEM_LATENCY_LEVEL_MASK;
2837
2838 /* read the second set of memory latencies[4:7] */
2839 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002840 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002841 ret = sandybridge_pcode_read(dev_priv,
2842 GEN9_PCODE_READ_MEM_LATENCY,
2843 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002844 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002845 if (ret) {
2846 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2847 return;
2848 }
2849
2850 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2851 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2852 GEN9_MEM_LATENCY_LEVEL_MASK;
2853 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2854 GEN9_MEM_LATENCY_LEVEL_MASK;
2855 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2856 GEN9_MEM_LATENCY_LEVEL_MASK;
2857
Vandana Kannan367294b2014-11-04 17:06:46 +00002858 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002859 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2860 * need to be disabled. We make sure to sanitize the values out
2861 * of the punit to satisfy this requirement.
2862 */
2863 for (level = 1; level <= max_level; level++) {
2864 if (wm[level] == 0) {
2865 for (i = level + 1; i <= max_level; i++)
2866 wm[i] = 0;
2867 break;
2868 }
2869 }
2870
2871 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002872 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002873 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002874 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 * to add 2us to the various latency levels we retrieve from the
2876 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002877 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002878 if (wm[0] == 0) {
2879 wm[0] += 2;
2880 for (level = 1; level <= max_level; level++) {
2881 if (wm[level] == 0)
2882 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002883 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002884 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002885 }
2886
Mahesh Kumar86b59282018-08-31 16:39:42 +05302887 /*
2888 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2889 * If we could not get dimm info enable this WA to prevent from
2890 * any underrun. If not able to get Dimm info assume 16GB dimm
2891 * to avoid any underrun.
2892 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002893 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302894 wm[0] += 1;
2895
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002896 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002897 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2898
2899 wm[0] = (sskpd >> 56) & 0xFF;
2900 if (wm[0] == 0)
2901 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002902 wm[1] = (sskpd >> 4) & 0xFF;
2903 wm[2] = (sskpd >> 12) & 0xFF;
2904 wm[3] = (sskpd >> 20) & 0x1FF;
2905 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002906 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002907 uint32_t sskpd = I915_READ(MCH_SSKPD);
2908
2909 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2910 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2911 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2912 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002913 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002914 uint32_t mltr = I915_READ(MLTR_ILK);
2915
2916 /* ILK primary LP0 latency is 700 ns */
2917 wm[0] = 7;
2918 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2919 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002920 } else {
2921 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002922 }
2923}
2924
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002925static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2926 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002927{
2928 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002929 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002930 wm[0] = 13;
2931}
2932
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002933static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2934 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002935{
2936 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002937 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002938 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002939}
2940
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002941int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002942{
2943 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002944 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002945 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002946 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002947 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002948 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002949 return 3;
2950 else
2951 return 2;
2952}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002953
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002954static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002955 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002956 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002958 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002959
2960 for (level = 0; level <= max_level; level++) {
2961 unsigned int latency = wm[level];
2962
2963 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002964 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2965 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002966 continue;
2967 }
2968
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002969 /*
2970 * - latencies are in us on gen9.
2971 * - before then, WM1+ latency values are in 0.5us units
2972 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002973 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002974 latency *= 10;
2975 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002976 latency *= 5;
2977
2978 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2979 name, level, wm[level],
2980 latency / 10, latency % 10);
2981 }
2982}
2983
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002984static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2985 uint16_t wm[5], uint16_t min)
2986{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002987 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002988
2989 if (wm[0] >= min)
2990 return false;
2991
2992 wm[0] = max(wm[0], min);
2993 for (level = 1; level <= max_level; level++)
2994 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2995
2996 return true;
2997}
2998
Ville Syrjäläbb726512016-10-31 22:37:24 +02002999static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003000{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003001 bool changed;
3002
3003 /*
3004 * The BIOS provided WM memory latency values are often
3005 * inadequate for high resolution displays. Adjust them.
3006 */
3007 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3008 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3009 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3010
3011 if (!changed)
3012 return;
3013
3014 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003015 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3016 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3017 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003018}
3019
Ville Syrjälä03981c62018-11-14 19:34:40 +02003020static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3021{
3022 /*
3023 * On some SNB machines (Thinkpad X220 Tablet at least)
3024 * LP3 usage can cause vblank interrupts to be lost.
3025 * The DEIIR bit will go high but it looks like the CPU
3026 * never gets interrupted.
3027 *
3028 * It's not clear whether other interrupt source could
3029 * be affected or if this is somehow limited to vblank
3030 * interrupts only. To play it safe we disable LP3
3031 * watermarks entirely.
3032 */
3033 if (dev_priv->wm.pri_latency[3] == 0 &&
3034 dev_priv->wm.spr_latency[3] == 0 &&
3035 dev_priv->wm.cur_latency[3] == 0)
3036 return;
3037
3038 dev_priv->wm.pri_latency[3] = 0;
3039 dev_priv->wm.spr_latency[3] = 0;
3040 dev_priv->wm.cur_latency[3] = 0;
3041
3042 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3043 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3044 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3045 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3046}
3047
Ville Syrjäläbb726512016-10-31 22:37:24 +02003048static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003049{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003050 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003051
3052 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3053 sizeof(dev_priv->wm.pri_latency));
3054 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3055 sizeof(dev_priv->wm.pri_latency));
3056
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003057 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003058 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003059
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003060 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3061 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3062 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003063
Ville Syrjälä03981c62018-11-14 19:34:40 +02003064 if (IS_GEN6(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003065 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003066 snb_wm_lp3_irq_quirk(dev_priv);
3067 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003068}
3069
Ville Syrjäläbb726512016-10-31 22:37:24 +02003070static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003071{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003072 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003073 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003074}
3075
Matt Ropered4a6a72016-02-23 17:20:13 -08003076static bool ilk_validate_pipe_wm(struct drm_device *dev,
3077 struct intel_pipe_wm *pipe_wm)
3078{
3079 /* LP0 watermark maximums depend on this pipe alone */
3080 const struct intel_wm_config config = {
3081 .num_pipes_active = 1,
3082 .sprites_enabled = pipe_wm->sprites_enabled,
3083 .sprites_scaled = pipe_wm->sprites_scaled,
3084 };
3085 struct ilk_wm_maximums max;
3086
3087 /* LP0 watermarks always use 1/2 DDB partitioning */
3088 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3089
3090 /* At least LP0 must be valid */
3091 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3092 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3093 return false;
3094 }
3095
3096 return true;
3097}
3098
Matt Roper261a27d2015-10-08 15:28:25 -07003099/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003100static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003101{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003102 struct drm_atomic_state *state = cstate->base.state;
3103 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003104 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003105 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003106 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003107 struct drm_plane *plane;
3108 const struct drm_plane_state *plane_state;
3109 const struct intel_plane_state *pristate = NULL;
3110 const struct intel_plane_state *sprstate = NULL;
3111 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003112 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003113 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003114
Matt Ropere8f1f022016-05-12 07:05:55 -07003115 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003116
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003117 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3118 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003119
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003121 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003122 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003123 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003124 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003125 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003126 }
3127
Matt Ropered4a6a72016-02-23 17:20:13 -08003128 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003129 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003130 pipe_wm->sprites_enabled = sprstate->base.visible;
3131 pipe_wm->sprites_scaled = sprstate->base.visible &&
3132 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3133 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003134 }
3135
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003136 usable_level = max_level;
3137
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003138 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003139 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003140 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003141
3142 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003143 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003144 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003145
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003146 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003147 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3148 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003149
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003150 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003151 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003152
Matt Ropered4a6a72016-02-23 17:20:13 -08003153 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003154 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003155
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003156 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003157
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003158 for (level = 1; level <= usable_level; level++) {
3159 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003160
Matt Roper86c8bbb2015-09-24 15:53:16 -07003161 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003162 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003163
3164 /*
3165 * Disable any watermark level that exceeds the
3166 * register maximums since such watermarks are
3167 * always invalid.
3168 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003169 if (!ilk_validate_wm_level(level, &max, wm)) {
3170 memset(wm, 0, sizeof(*wm));
3171 break;
3172 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003173 }
3174
Matt Roper86c8bbb2015-09-24 15:53:16 -07003175 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003176}
3177
3178/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003179 * Build a set of 'intermediate' watermark values that satisfy both the old
3180 * state and the new state. These can be programmed to the hardware
3181 * immediately.
3182 */
3183static int ilk_compute_intermediate_wm(struct drm_device *dev,
3184 struct intel_crtc *intel_crtc,
3185 struct intel_crtc_state *newstate)
3186{
Matt Ropere8f1f022016-05-12 07:05:55 -07003187 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003188 struct intel_atomic_state *intel_state =
3189 to_intel_atomic_state(newstate->base.state);
3190 const struct intel_crtc_state *oldstate =
3191 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3192 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003193 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003194
3195 /*
3196 * Start with the final, target watermarks, then combine with the
3197 * currently active watermarks to get values that are safe both before
3198 * and after the vblank.
3199 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003200 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003201 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3202 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003203 return 0;
3204
Matt Ropered4a6a72016-02-23 17:20:13 -08003205 a->pipe_enabled |= b->pipe_enabled;
3206 a->sprites_enabled |= b->sprites_enabled;
3207 a->sprites_scaled |= b->sprites_scaled;
3208
3209 for (level = 0; level <= max_level; level++) {
3210 struct intel_wm_level *a_wm = &a->wm[level];
3211 const struct intel_wm_level *b_wm = &b->wm[level];
3212
3213 a_wm->enable &= b_wm->enable;
3214 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3215 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3216 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3217 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3218 }
3219
3220 /*
3221 * We need to make sure that these merged watermark values are
3222 * actually a valid configuration themselves. If they're not,
3223 * there's no safe way to transition from the old state to
3224 * the new state, so we need to fail the atomic transaction.
3225 */
3226 if (!ilk_validate_pipe_wm(dev, a))
3227 return -EINVAL;
3228
3229 /*
3230 * If our intermediate WM are identical to the final WM, then we can
3231 * omit the post-vblank programming; only update if it's different.
3232 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003233 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3234 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003235
3236 return 0;
3237}
3238
3239/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003240 * Merge the watermarks from all active pipes for a specific level.
3241 */
3242static void ilk_merge_wm_level(struct drm_device *dev,
3243 int level,
3244 struct intel_wm_level *ret_wm)
3245{
3246 const struct intel_crtc *intel_crtc;
3247
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003248 ret_wm->enable = true;
3249
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003250 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003251 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003252 const struct intel_wm_level *wm = &active->wm[level];
3253
3254 if (!active->pipe_enabled)
3255 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003256
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003257 /*
3258 * The watermark values may have been used in the past,
3259 * so we must maintain them in the registers for some
3260 * time even if the level is now disabled.
3261 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003262 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003263 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003264
3265 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3266 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3267 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3268 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3269 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003270}
3271
3272/*
3273 * Merge all low power watermarks for all active pipes.
3274 */
3275static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003276 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003277 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003278 struct intel_pipe_wm *merged)
3279{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003280 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003281 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003282 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003283
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003284 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003285 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003286 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003287 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003288
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003289 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003290 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003291
3292 /* merge each WM1+ level */
3293 for (level = 1; level <= max_level; level++) {
3294 struct intel_wm_level *wm = &merged->wm[level];
3295
3296 ilk_merge_wm_level(dev, level, wm);
3297
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003298 if (level > last_enabled_level)
3299 wm->enable = false;
3300 else if (!ilk_validate_wm_level(level, max, wm))
3301 /* make sure all following levels get disabled */
3302 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003303
3304 /*
3305 * The spec says it is preferred to disable
3306 * FBC WMs instead of disabling a WM level.
3307 */
3308 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003309 if (wm->enable)
3310 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003311 wm->fbc_val = 0;
3312 }
3313 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003314
3315 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3316 /*
3317 * FIXME this is racy. FBC might get enabled later.
3318 * What we should check here is whether FBC can be
3319 * enabled sometime later.
3320 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003321 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003322 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003323 for (level = 2; level <= max_level; level++) {
3324 struct intel_wm_level *wm = &merged->wm[level];
3325
3326 wm->enable = false;
3327 }
3328 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003329}
3330
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003331static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3332{
3333 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3334 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3335}
3336
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003337/* The value we need to program into the WM_LPx latency field */
3338static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3339{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003340 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003341
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003342 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003343 return 2 * level;
3344 else
3345 return dev_priv->wm.pri_latency[level];
3346}
3347
Imre Deak820c1982013-12-17 14:46:36 +02003348static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003349 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003350 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003351 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003352{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003353 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 struct intel_crtc *intel_crtc;
3355 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003356
Ville Syrjälä0362c782013-10-09 19:17:57 +03003357 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003358 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003359
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003360 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003361 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003362 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003363
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003364 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003365
Ville Syrjälä0362c782013-10-09 19:17:57 +03003366 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003367
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003368 /*
3369 * Maintain the watermark values even if the level is
3370 * disabled. Doing otherwise could cause underruns.
3371 */
3372 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003373 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003374 (r->pri_val << WM1_LP_SR_SHIFT) |
3375 r->cur_val;
3376
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003377 if (r->enable)
3378 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3379
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003380 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003381 results->wm_lp[wm_lp - 1] |=
3382 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3383 else
3384 results->wm_lp[wm_lp - 1] |=
3385 r->fbc_val << WM1_LP_FBC_SHIFT;
3386
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003387 /*
3388 * Always set WM1S_LP_EN when spr_val != 0, even if the
3389 * level is disabled. Doing otherwise could cause underruns.
3390 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003391 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003392 WARN_ON(wm_lp != 1);
3393 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3394 } else
3395 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003396 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003397
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003398 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003399 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003400 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003401 const struct intel_wm_level *r =
3402 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003403
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003404 if (WARN_ON(!r->enable))
3405 continue;
3406
Matt Ropered4a6a72016-02-23 17:20:13 -08003407 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003408
3409 results->wm_pipe[pipe] =
3410 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3411 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3412 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003413 }
3414}
3415
Paulo Zanoni861f3382013-05-31 10:19:21 -03003416/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3417 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003418static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003419 struct intel_pipe_wm *r1,
3420 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003421{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003422 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003423 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003424
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003425 for (level = 1; level <= max_level; level++) {
3426 if (r1->wm[level].enable)
3427 level1 = level;
3428 if (r2->wm[level].enable)
3429 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003430 }
3431
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003432 if (level1 == level2) {
3433 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003434 return r2;
3435 else
3436 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003437 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003438 return r1;
3439 } else {
3440 return r2;
3441 }
3442}
3443
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003444/* dirty bits used to track which watermarks need changes */
3445#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3446#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3447#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3448#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3449#define WM_DIRTY_FBC (1 << 24)
3450#define WM_DIRTY_DDB (1 << 25)
3451
Damien Lespiau055e3932014-08-18 13:49:10 +01003452static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003453 const struct ilk_wm_values *old,
3454 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003455{
3456 unsigned int dirty = 0;
3457 enum pipe pipe;
3458 int wm_lp;
3459
Damien Lespiau055e3932014-08-18 13:49:10 +01003460 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003461 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3462 dirty |= WM_DIRTY_LINETIME(pipe);
3463 /* Must disable LP1+ watermarks too */
3464 dirty |= WM_DIRTY_LP_ALL;
3465 }
3466
3467 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3468 dirty |= WM_DIRTY_PIPE(pipe);
3469 /* Must disable LP1+ watermarks too */
3470 dirty |= WM_DIRTY_LP_ALL;
3471 }
3472 }
3473
3474 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3475 dirty |= WM_DIRTY_FBC;
3476 /* Must disable LP1+ watermarks too */
3477 dirty |= WM_DIRTY_LP_ALL;
3478 }
3479
3480 if (old->partitioning != new->partitioning) {
3481 dirty |= WM_DIRTY_DDB;
3482 /* Must disable LP1+ watermarks too */
3483 dirty |= WM_DIRTY_LP_ALL;
3484 }
3485
3486 /* LP1+ watermarks already deemed dirty, no need to continue */
3487 if (dirty & WM_DIRTY_LP_ALL)
3488 return dirty;
3489
3490 /* Find the lowest numbered LP1+ watermark in need of an update... */
3491 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3492 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3493 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3494 break;
3495 }
3496
3497 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3498 for (; wm_lp <= 3; wm_lp++)
3499 dirty |= WM_DIRTY_LP(wm_lp);
3500
3501 return dirty;
3502}
3503
Ville Syrjälä8553c182013-12-05 15:51:39 +02003504static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3505 unsigned int dirty)
3506{
Imre Deak820c1982013-12-17 14:46:36 +02003507 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003508 bool changed = false;
3509
3510 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3511 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3512 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3513 changed = true;
3514 }
3515 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3516 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3517 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3518 changed = true;
3519 }
3520 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3521 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3522 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3523 changed = true;
3524 }
3525
3526 /*
3527 * Don't touch WM1S_LP_EN here.
3528 * Doing so could cause underruns.
3529 */
3530
3531 return changed;
3532}
3533
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003534/*
3535 * The spec says we shouldn't write when we don't need, because every write
3536 * causes WMs to be re-evaluated, expending some power.
3537 */
Imre Deak820c1982013-12-17 14:46:36 +02003538static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3539 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003540{
Imre Deak820c1982013-12-17 14:46:36 +02003541 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003542 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003543 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003544
Damien Lespiau055e3932014-08-18 13:49:10 +01003545 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003546 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003547 return;
3548
Ville Syrjälä8553c182013-12-05 15:51:39 +02003549 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003550
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003551 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003553 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003555 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3557
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003558 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003559 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003560 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003562 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003563 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3564
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003565 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003566 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003567 val = I915_READ(WM_MISC);
3568 if (results->partitioning == INTEL_DDB_PART_1_2)
3569 val &= ~WM_MISC_DATA_PARTITION_5_6;
3570 else
3571 val |= WM_MISC_DATA_PARTITION_5_6;
3572 I915_WRITE(WM_MISC, val);
3573 } else {
3574 val = I915_READ(DISP_ARB_CTL2);
3575 if (results->partitioning == INTEL_DDB_PART_1_2)
3576 val &= ~DISP_DATA_PARTITION_5_6;
3577 else
3578 val |= DISP_DATA_PARTITION_5_6;
3579 I915_WRITE(DISP_ARB_CTL2, val);
3580 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003581 }
3582
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003583 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003584 val = I915_READ(DISP_ARB_CTL);
3585 if (results->enable_fbc_wm)
3586 val &= ~DISP_FBC_WM_DIS;
3587 else
3588 val |= DISP_FBC_WM_DIS;
3589 I915_WRITE(DISP_ARB_CTL, val);
3590 }
3591
Imre Deak954911e2013-12-17 14:46:34 +02003592 if (dirty & WM_DIRTY_LP(1) &&
3593 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3594 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3595
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003596 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003597 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3598 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3599 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3600 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3601 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003602
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003603 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003604 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003605 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003606 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003607 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003608 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003609
3610 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003611}
3612
Matt Ropered4a6a72016-02-23 17:20:13 -08003613bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003614{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003615 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003616
3617 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3618}
3619
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303620static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3621{
3622 u8 enabled_slices;
3623
3624 /* Slice 1 will always be enabled */
3625 enabled_slices = 1;
3626
3627 /* Gen prior to GEN11 have only one DBuf slice */
3628 if (INTEL_GEN(dev_priv) < 11)
3629 return enabled_slices;
3630
3631 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3632 enabled_slices++;
3633
3634 return enabled_slices;
3635}
3636
Matt Roper024c9042015-09-24 15:53:11 -07003637/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003638 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3639 * so assume we'll always need it in order to avoid underruns.
3640 */
3641static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3642{
3643 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3644
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003645 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003646 return true;
3647
3648 return false;
3649}
3650
Paulo Zanoni56feca92016-09-22 18:00:28 -03003651static bool
3652intel_has_sagv(struct drm_i915_private *dev_priv)
3653{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003654 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3655 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003656}
3657
Lyude656d1b82016-08-17 15:55:54 -04003658/*
3659 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3660 * depending on power and performance requirements. The display engine access
3661 * to system memory is blocked during the adjustment time. Because of the
3662 * blocking time, having this enabled can cause full system hangs and/or pipe
3663 * underruns if we don't meet all of the following requirements:
3664 *
3665 * - <= 1 pipe enabled
3666 * - All planes can enable watermarks for latencies >= SAGV engine block time
3667 * - We're not using an interlaced display configuration
3668 */
3669int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003670intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003671{
3672 int ret;
3673
Paulo Zanoni56feca92016-09-22 18:00:28 -03003674 if (!intel_has_sagv(dev_priv))
3675 return 0;
3676
3677 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003678 return 0;
3679
3680 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003681 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003682
3683 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3684 GEN9_SAGV_ENABLE);
3685
3686 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003687 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003688
3689 /*
3690 * Some skl systems, pre-release machines in particular,
3691 * don't actually have an SAGV.
3692 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003693 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003694 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003695 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003696 return 0;
3697 } else if (ret < 0) {
3698 DRM_ERROR("Failed to enable the SAGV\n");
3699 return ret;
3700 }
3701
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003702 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003703 return 0;
3704}
3705
Lyude656d1b82016-08-17 15:55:54 -04003706int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003707intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003708{
Imre Deakb3b8e992016-12-05 18:27:38 +02003709 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003710
Paulo Zanoni56feca92016-09-22 18:00:28 -03003711 if (!intel_has_sagv(dev_priv))
3712 return 0;
3713
3714 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003715 return 0;
3716
3717 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003718 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003719
3720 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003721 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3722 GEN9_SAGV_DISABLE,
3723 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3724 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003725 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003726
Lyude656d1b82016-08-17 15:55:54 -04003727 /*
3728 * Some skl systems, pre-release machines in particular,
3729 * don't actually have an SAGV.
3730 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003731 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003732 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003733 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003734 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003735 } else if (ret < 0) {
3736 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3737 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003738 }
3739
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003740 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003741 return 0;
3742}
3743
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003744bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003745{
3746 struct drm_device *dev = state->dev;
3747 struct drm_i915_private *dev_priv = to_i915(dev);
3748 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003749 struct intel_crtc *crtc;
3750 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003751 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003752 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003753 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003754 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003755
Paulo Zanoni56feca92016-09-22 18:00:28 -03003756 if (!intel_has_sagv(dev_priv))
3757 return false;
3758
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003759 if (IS_GEN9(dev_priv))
3760 sagv_block_time_us = 30;
3761 else if (IS_GEN10(dev_priv))
3762 sagv_block_time_us = 20;
3763 else
3764 sagv_block_time_us = 10;
3765
Lyude656d1b82016-08-17 15:55:54 -04003766 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003767 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003768 * more then one pipe enabled
3769 *
3770 * If there are no active CRTCs, no additional checks need be performed
3771 */
3772 if (hweight32(intel_state->active_crtcs) == 0)
3773 return true;
3774 else if (hweight32(intel_state->active_crtcs) > 1)
3775 return false;
3776
3777 /* Since we're now guaranteed to only have one active CRTC... */
3778 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003779 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003780 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003781
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003782 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003783 return false;
3784
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003785 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003786 struct skl_plane_wm *wm =
3787 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003788
Lyude656d1b82016-08-17 15:55:54 -04003789 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003790 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003791 continue;
3792
3793 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003794 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003795 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003796 { }
3797
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003798 latency = dev_priv->wm.skl_latency[level];
3799
3800 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003801 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003802 I915_FORMAT_MOD_X_TILED)
3803 latency += 15;
3804
Lyude656d1b82016-08-17 15:55:54 -04003805 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003806 * If any of the planes on this pipe don't enable wm levels that
3807 * incur memory latencies higher than sagv_block_time_us we
3808 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003809 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003810 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003811 return false;
3812 }
3813
3814 return true;
3815}
3816
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303817static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3818 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003819 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303820 const int num_active,
3821 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303822{
3823 const struct drm_display_mode *adjusted_mode;
3824 u64 total_data_bw;
3825 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3826
3827 WARN_ON(ddb_size == 0);
3828
3829 if (INTEL_GEN(dev_priv) < 11)
3830 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3831
3832 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003833 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303834
3835 /*
3836 * 12GB/s is maximum BW supported by single DBuf slice.
3837 */
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003838 if (num_active > 1 || total_data_bw >= GBps(12)) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303839 ddb->enabled_slices = 2;
3840 } else {
3841 ddb->enabled_slices = 1;
3842 ddb_size /= 2;
3843 }
3844
3845 return ddb_size;
3846}
3847
Damien Lespiaub9cec072014-11-04 17:06:43 +00003848static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003849skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003850 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003851 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303852 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003853 struct skl_ddb_entry *alloc, /* out */
3854 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003855{
Matt Roperc107acf2016-05-12 07:06:01 -07003856 struct drm_atomic_state *state = cstate->base.state;
3857 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003858 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303859 const struct drm_crtc_state *crtc_state;
3860 const struct drm_crtc *crtc;
3861 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3862 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3863 u16 ddb_size;
3864 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003865
Matt Ropera6d3460e2016-05-12 07:06:04 -07003866 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003867 alloc->start = 0;
3868 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003869 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003870 return;
3871 }
3872
Matt Ropera6d3460e2016-05-12 07:06:04 -07003873 if (intel_state->active_pipe_changes)
3874 *num_active = hweight32(intel_state->active_crtcs);
3875 else
3876 *num_active = hweight32(dev_priv->active_crtcs);
3877
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303878 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3879 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003880
Matt Roperc107acf2016-05-12 07:06:01 -07003881 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303882 * If the state doesn't change the active CRTC's or there is no
3883 * modeset request, then there's no need to recalculate;
3884 * the existing pipe allocation limits should remain unchanged.
3885 * Note that we're safe from racing commits since any racing commit
3886 * that changes the active CRTC list or do modeset would need to
3887 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003888 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303889 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003890 /*
3891 * alloc may be cleared by clear_intel_crtc_state,
3892 * copy from old state to be sure
3893 */
3894 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003895 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003896 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003897
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303898 /*
3899 * Watermark/ddb requirement highly depends upon width of the
3900 * framebuffer, So instead of allocating DDB equally among pipes
3901 * distribute DDB based on resolution/width of the display.
3902 */
3903 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3904 const struct drm_display_mode *adjusted_mode;
3905 int hdisplay, vdisplay;
3906 enum pipe pipe;
3907
3908 if (!crtc_state->enable)
3909 continue;
3910
3911 pipe = to_intel_crtc(crtc)->pipe;
3912 adjusted_mode = &crtc_state->adjusted_mode;
3913 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3914 total_width += hdisplay;
3915
3916 if (pipe < for_pipe)
3917 width_before_pipe += hdisplay;
3918 else if (pipe == for_pipe)
3919 pipe_width = hdisplay;
3920 }
3921
3922 alloc->start = ddb_size * width_before_pipe / total_width;
3923 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003924}
3925
Matt Roperc107acf2016-05-12 07:06:01 -07003926static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003927{
Matt Roperc107acf2016-05-12 07:06:01 -07003928 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003929 return 32;
3930
3931 return 8;
3932}
3933
Mahesh Kumar37cde112018-04-26 19:55:17 +05303934static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3935 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003936{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303937 u16 mask;
3938
3939 if (INTEL_GEN(dev_priv) >= 11)
3940 mask = ICL_DDB_ENTRY_MASK;
3941 else
3942 mask = SKL_DDB_ENTRY_MASK;
3943 entry->start = reg & mask;
3944 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3945
Damien Lespiau16160e32014-11-04 17:06:53 +00003946 if (entry->end)
3947 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003948}
3949
Mahesh Kumarddf34312018-04-09 09:11:03 +05303950static void
3951skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3952 const enum pipe pipe,
3953 const enum plane_id plane_id,
3954 struct skl_ddb_allocation *ddb /* out */)
3955{
3956 u32 val, val2 = 0;
3957 int fourcc, pixel_format;
3958
3959 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3960 if (plane_id == PLANE_CURSOR) {
3961 val = I915_READ(CUR_BUF_CFG(pipe));
Mahesh Kumar37cde112018-04-26 19:55:17 +05303962 skl_ddb_entry_init_from_hw(dev_priv,
3963 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303964 return;
3965 }
3966
3967 val = I915_READ(PLANE_CTL(pipe, plane_id));
3968
3969 /* No DDB allocated for disabled planes */
3970 if (!(val & PLANE_CTL_ENABLE))
3971 return;
3972
3973 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3974 fourcc = skl_format_to_fourcc(pixel_format,
3975 val & PLANE_CTL_ORDER_RGBX,
3976 val & PLANE_CTL_ALPHA_MASK);
3977
3978 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003979 if (fourcc == DRM_FORMAT_NV12 && INTEL_GEN(dev_priv) < 11) {
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003980 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303981
Mahesh Kumar37cde112018-04-26 19:55:17 +05303982 skl_ddb_entry_init_from_hw(dev_priv,
3983 &ddb->plane[pipe][plane_id], val2);
3984 skl_ddb_entry_init_from_hw(dev_priv,
3985 &ddb->uv_plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303986 } else {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303987 skl_ddb_entry_init_from_hw(dev_priv,
3988 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303989 }
3990}
3991
Damien Lespiau08db6652014-11-04 17:06:52 +00003992void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3993 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003994{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003995 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003996
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003997 memset(ddb, 0, sizeof(*ddb));
3998
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303999 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
4000
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004001 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02004002 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004003 enum plane_id plane_id;
4004 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02004005
4006 power_domain = POWER_DOMAIN_PIPE(pipe);
4007 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02004008 continue;
4009
Mahesh Kumarddf34312018-04-09 09:11:03 +05304010 for_each_plane_id_on_crtc(crtc, plane_id)
4011 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4012 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02004013
4014 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00004015 }
4016}
4017
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004018/*
4019 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4020 * The bspec defines downscale amount as:
4021 *
4022 * """
4023 * Horizontal down scale amount = maximum[1, Horizontal source size /
4024 * Horizontal destination size]
4025 * Vertical down scale amount = maximum[1, Vertical source size /
4026 * Vertical destination size]
4027 * Total down scale amount = Horizontal down scale amount *
4028 * Vertical down scale amount
4029 * """
4030 *
4031 * Return value is provided in 16.16 fixed point form to retain fractional part.
4032 * Caller should take care of dividing & rounding off the value.
4033 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304034static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004035skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4036 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004037{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004038 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004039 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304040 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4041 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004042
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004043 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304044 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004045
4046 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004047 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004048 /*
4049 * Cursors only support 0/180 degree rotation,
4050 * hence no need to account for rotation here.
4051 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304052 src_w = pstate->base.src_w >> 16;
4053 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004054 dst_w = pstate->base.crtc_w;
4055 dst_h = pstate->base.crtc_h;
4056 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004057 /*
4058 * Src coordinates are already rotated by 270 degrees for
4059 * the 90/270 degree plane rotation cases (to match the
4060 * GTT mapping), hence no need to account for rotation here.
4061 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304062 src_w = drm_rect_width(&pstate->base.src) >> 16;
4063 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004064 dst_w = drm_rect_width(&pstate->base.dst);
4065 dst_h = drm_rect_height(&pstate->base.dst);
4066 }
4067
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304068 fp_w_ratio = div_fixed16(src_w, dst_w);
4069 fp_h_ratio = div_fixed16(src_h, dst_h);
4070 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4071 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004072
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304073 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004074}
4075
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304076static uint_fixed_16_16_t
4077skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4078{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304079 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304080
4081 if (!crtc_state->base.enable)
4082 return pipe_downscale;
4083
4084 if (crtc_state->pch_pfit.enabled) {
4085 uint32_t src_w, src_h, dst_w, dst_h;
4086 uint32_t pfit_size = crtc_state->pch_pfit.size;
4087 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4088 uint_fixed_16_16_t downscale_h, downscale_w;
4089
4090 src_w = crtc_state->pipe_src_w;
4091 src_h = crtc_state->pipe_src_h;
4092 dst_w = pfit_size >> 16;
4093 dst_h = pfit_size & 0xffff;
4094
4095 if (!dst_w || !dst_h)
4096 return pipe_downscale;
4097
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304098 fp_w_ratio = div_fixed16(src_w, dst_w);
4099 fp_h_ratio = div_fixed16(src_h, dst_h);
4100 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4101 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304102
4103 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4104 }
4105
4106 return pipe_downscale;
4107}
4108
4109int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4110 struct intel_crtc_state *cstate)
4111{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004112 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304113 struct drm_crtc_state *crtc_state = &cstate->base;
4114 struct drm_atomic_state *state = crtc_state->state;
4115 struct drm_plane *plane;
4116 const struct drm_plane_state *pstate;
4117 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004118 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304119 uint32_t pipe_max_pixel_rate;
4120 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304121 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304122
4123 if (!cstate->base.enable)
4124 return 0;
4125
4126 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4127 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304128 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304129 int bpp;
4130
4131 if (!intel_wm_plane_visible(cstate,
4132 to_intel_plane_state(pstate)))
4133 continue;
4134
4135 if (WARN_ON(!pstate->fb))
4136 return -EINVAL;
4137
4138 intel_pstate = to_intel_plane_state(pstate);
4139 plane_downscale = skl_plane_downscale_amount(cstate,
4140 intel_pstate);
4141 bpp = pstate->fb->format->cpp[0] * 8;
4142 if (bpp == 64)
4143 plane_downscale = mul_fixed16(plane_downscale,
4144 fp_9_div_8);
4145
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304146 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304147 }
4148 pipe_downscale = skl_pipe_downscale_amount(cstate);
4149
4150 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4151
4152 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004153 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4154
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004155 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004156 dotclk *= 2;
4157
4158 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304159
4160 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004161 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304162 return -EINVAL;
4163 }
4164
4165 return 0;
4166}
4167
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004168static u64
Matt Roper024c9042015-09-24 15:53:11 -07004169skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004170 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304171 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004172{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004173 struct intel_plane *intel_plane =
4174 to_intel_plane(intel_pstate->base.plane);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304175 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004176 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004177 struct drm_framebuffer *fb;
4178 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304179 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004180 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004181
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004182 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004183 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004184
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004185 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004186 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004187
Mahesh Kumarb879d582018-04-09 09:11:01 +05304188 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004189 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304190 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004191 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004192
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004193 /*
4194 * Src coordinates are already rotated by 270 degrees for
4195 * the 90/270 degree plane rotation cases (to match the
4196 * GTT mapping), hence no need to account for rotation here.
4197 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004198 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4199 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004200
Mahesh Kumarb879d582018-04-09 09:11:01 +05304201 /* UV plane does 1/2 pixel sub-sampling */
4202 if (plane == 1 && format == DRM_FORMAT_NV12) {
4203 width /= 2;
4204 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004205 }
4206
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004207 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304208
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004209 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004210
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004211 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4212
4213 rate *= fb->format->cpp[plane];
4214 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004215}
4216
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004217static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004218skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004219 u64 *plane_data_rate,
4220 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004221{
Matt Roper9c74d822016-05-12 07:05:58 -07004222 struct drm_crtc_state *cstate = &intel_cstate->base;
4223 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004224 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004225 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004226 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004227
4228 if (WARN_ON(!state))
4229 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004230
Matt Ropera1de91e2016-05-12 07:05:57 -07004231 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004232 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004233 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004234 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004235 const struct intel_plane_state *intel_pstate =
4236 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004237
Mahesh Kumarb879d582018-04-09 09:11:01 +05304238 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004239 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004240 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004241 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004242 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004243
Mahesh Kumarb879d582018-04-09 09:11:01 +05304244 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004245 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004246 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304247 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004248 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004249 }
4250
4251 return total_data_rate;
4252}
4253
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004254static u64
4255icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4256 u64 *plane_data_rate)
4257{
4258 struct drm_crtc_state *cstate = &intel_cstate->base;
4259 struct drm_atomic_state *state = cstate->state;
4260 struct drm_plane *plane;
4261 const struct drm_plane_state *pstate;
4262 u64 total_data_rate = 0;
4263
4264 if (WARN_ON(!state))
4265 return 0;
4266
4267 /* Calculate and cache data rate for each plane */
4268 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4269 const struct intel_plane_state *intel_pstate =
4270 to_intel_plane_state(pstate);
4271 enum plane_id plane_id = to_intel_plane(plane)->id;
4272 u64 rate;
4273
4274 if (!intel_pstate->linked_plane) {
4275 rate = skl_plane_relative_data_rate(intel_cstate,
4276 intel_pstate, 0);
4277 plane_data_rate[plane_id] = rate;
4278 total_data_rate += rate;
4279 } else {
4280 enum plane_id y_plane_id;
4281
4282 /*
4283 * The slave plane might not iterate in
4284 * drm_atomic_crtc_state_for_each_plane_state(),
4285 * and needs the master plane state which may be
4286 * NULL if we try get_new_plane_state(), so we
4287 * always calculate from the master.
4288 */
4289 if (intel_pstate->slave)
4290 continue;
4291
4292 /* Y plane rate is calculated on the slave */
4293 rate = skl_plane_relative_data_rate(intel_cstate,
4294 intel_pstate, 0);
4295 y_plane_id = intel_pstate->linked_plane->id;
4296 plane_data_rate[y_plane_id] = rate;
4297 total_data_rate += rate;
4298
4299 rate = skl_plane_relative_data_rate(intel_cstate,
4300 intel_pstate, 1);
4301 plane_data_rate[plane_id] = rate;
4302 total_data_rate += rate;
4303 }
4304 }
4305
4306 return total_data_rate;
4307}
4308
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004309static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304310skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004311{
4312 struct drm_framebuffer *fb = pstate->fb;
4313 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4314 uint32_t src_w, src_h;
4315 uint32_t min_scanlines = 8;
4316 uint8_t plane_bpp;
4317
4318 if (WARN_ON(!fb))
4319 return 0;
4320
Mahesh Kumarb879d582018-04-09 09:11:01 +05304321 /* For packed formats, and uv-plane, return 0 */
4322 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004323 return 0;
4324
4325 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004326 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004327 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4328 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4329 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004330 return 8;
4331
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004332 /*
4333 * Src coordinates are already rotated by 270 degrees for
4334 * the 90/270 degree plane rotation cases (to match the
4335 * GTT mapping), hence no need to account for rotation here.
4336 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004337 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4338 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004339
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004340 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304341 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004342 src_w /= 2;
4343 src_h /= 2;
4344 }
4345
Mahesh Kumarb879d582018-04-09 09:11:01 +05304346 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004347
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004348 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004349 switch (plane_bpp) {
4350 case 1:
4351 min_scanlines = 32;
4352 break;
4353 case 2:
4354 min_scanlines = 16;
4355 break;
4356 case 4:
4357 min_scanlines = 8;
4358 break;
4359 case 8:
4360 min_scanlines = 4;
4361 break;
4362 default:
4363 WARN(1, "Unsupported pixel depth %u for rotation",
4364 plane_bpp);
4365 min_scanlines = 32;
4366 }
4367 }
4368
4369 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4370}
4371
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004372static void
4373skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304374 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004375{
4376 const struct drm_plane_state *pstate;
4377 struct drm_plane *plane;
4378
4379 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004380 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004381 struct intel_plane_state *plane_state = to_intel_plane_state(pstate);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004382
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004383 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004384 continue;
4385
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004386 /* slave plane must be invisible and calculated from master */
4387 if (!pstate->visible || WARN_ON(plane_state->slave))
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004388 continue;
4389
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004390 if (!plane_state->linked_plane) {
4391 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4392 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
4393 } else {
4394 enum plane_id y_plane_id =
4395 plane_state->linked_plane->id;
4396
4397 minimum[y_plane_id] = skl_ddb_min_alloc(pstate, 0);
4398 minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
4399 }
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004400 }
4401
4402 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4403}
4404
Matt Roperc107acf2016-05-12 07:06:01 -07004405static int
Matt Roper024c9042015-09-24 15:53:11 -07004406skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004407 struct skl_ddb_allocation *ddb /* out */)
4408{
Matt Roperc107acf2016-05-12 07:06:01 -07004409 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004410 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004411 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4413 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004414 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004415 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004416 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304417 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004418 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004419 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004420 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004421 u64 plane_data_rate[I915_MAX_PLANES] = {};
4422 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304423 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004424
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004425 /* Clear the partitioning for disabled planes. */
4426 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304427 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004428
Matt Ropera6d3460e2016-05-12 07:06:04 -07004429 if (WARN_ON(!state))
4430 return 0;
4431
Matt Roperc107acf2016-05-12 07:06:01 -07004432 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004433 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004434 return 0;
4435 }
4436
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004437 if (INTEL_GEN(dev_priv) < 11)
4438 total_data_rate =
4439 skl_get_total_relative_data_rate(cstate,
4440 plane_data_rate,
4441 uv_plane_data_rate);
4442 else
4443 total_data_rate =
4444 icl_get_total_relative_data_rate(cstate,
4445 plane_data_rate);
4446
4447 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4448 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004449 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304450 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004451 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004452
Mahesh Kumarb879d582018-04-09 09:11:01 +05304453 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004454
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004455 /*
4456 * 1. Allocate the mininum required blocks for each active plane
4457 * and allocate the cursor, it doesn't require extra allocation
4458 * proportional to the data rate.
4459 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004460
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004461 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304462 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304463 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004464 }
4465
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304466 if (total_min_blocks > alloc_size) {
4467 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4468 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4469 alloc_size);
4470 return -EINVAL;
4471 }
4472
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004473 alloc_size -= total_min_blocks;
4474 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004475 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4476
Damien Lespiaub9cec072014-11-04 17:06:43 +00004477 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004478 * 2. Distribute the remaining space in proportion to the amount of
4479 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004480 *
4481 * FIXME: we may not allocate every single block here.
4482 */
Matt Ropera1de91e2016-05-12 07:05:57 -07004483 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004484 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004485
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004486 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004487 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004488 u64 data_rate, uv_data_rate;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304489 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004490
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004491 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004492 continue;
4493
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004494 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004495
4496 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004497 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004498 * promote the expression to 64 bits to avoid overflowing, the
4499 * result is < available as data_rate / total_data_rate < 1
4500 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004501 plane_blocks = minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004502 plane_blocks += div64_u64(alloc_size * data_rate, total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004503
Matt Roperc107acf2016-05-12 07:06:01 -07004504 /* Leave disabled planes at (0,0) */
4505 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004506 ddb->plane[pipe][plane_id].start = start;
4507 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004508 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004509
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004510 start += plane_blocks;
4511
Mahesh Kumarb879d582018-04-09 09:11:01 +05304512 /* Allocate DDB for UV plane for planar format/NV12 */
4513 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004514
Mahesh Kumarb879d582018-04-09 09:11:01 +05304515 uv_plane_blocks = uv_minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004516 uv_plane_blocks += div64_u64(alloc_size * uv_data_rate, total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004517
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004518 /* Gen11+ uses a separate plane for UV watermarks */
4519 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_plane_blocks);
4520
Mahesh Kumarb879d582018-04-09 09:11:01 +05304521 if (uv_data_rate) {
4522 ddb->uv_plane[pipe][plane_id].start = start;
4523 ddb->uv_plane[pipe][plane_id].end =
4524 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004525 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004526
Mahesh Kumarb879d582018-04-09 09:11:01 +05304527 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004528 }
4529
Matt Roperc107acf2016-05-12 07:06:01 -07004530 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004531}
4532
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004533/*
4534 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004535 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004536 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4537 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4538*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004539static uint_fixed_16_16_t
4540skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004541 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004542{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304543 uint32_t wm_intermediate_val;
4544 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004545
4546 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304547 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004548
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304549 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004550 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004551
4552 if (INTEL_GEN(dev_priv) >= 10)
4553 ret = add_fixed16_u32(ret, 1);
4554
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004555 return ret;
4556}
4557
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304558static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4559 uint32_t pipe_htotal,
4560 uint32_t latency,
4561 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004562{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004563 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304564 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004565
4566 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304567 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004568
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004569 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304570 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4571 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304572 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004573 return ret;
4574}
4575
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304576static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004577intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304578{
4579 uint32_t pixel_rate;
4580 uint32_t crtc_htotal;
4581 uint_fixed_16_16_t linetime_us;
4582
4583 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304584 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304585
4586 pixel_rate = cstate->pixel_rate;
4587
4588 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304589 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304590
4591 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304592 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304593
4594 return linetime_us;
4595}
4596
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304597static uint32_t
4598skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4599 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004600{
4601 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304602 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004603
4604 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004605 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004606 return 0;
4607
4608 /*
4609 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4610 * with additional adjustments for plane-specific scaling.
4611 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004612 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004613 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004614
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304615 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4616 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004617}
4618
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304619static int
4620skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004621 const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304622 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304623 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304624{
4625 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4626 const struct drm_plane_state *pstate = &intel_pstate->base;
4627 const struct drm_framebuffer *fb = pstate->fb;
4628 uint32_t interm_pbpl;
4629 struct intel_atomic_state *state =
4630 to_intel_atomic_state(cstate->base.state);
4631 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4632
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304633 /* only NV12 format has two planes */
4634 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4635 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4636 return -EINVAL;
4637 }
4638
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304639 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4640 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4641 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4642 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4643 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4644 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4645 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304646 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304647
4648 if (plane->id == PLANE_CURSOR) {
4649 wp->width = intel_pstate->base.crtc_w;
4650 } else {
4651 /*
4652 * Src coordinates are already rotated by 270 degrees for
4653 * the 90/270 degree plane rotation cases (to match the
4654 * GTT mapping), hence no need to account for rotation here.
4655 */
4656 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4657 }
4658
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304659 if (plane_id == 1 && wp->is_planar)
4660 wp->width /= 2;
4661
4662 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304663 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4664 intel_pstate);
4665
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004666 if (INTEL_GEN(dev_priv) >= 11 &&
4667 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4668 wp->dbuf_block_size = 256;
4669 else
4670 wp->dbuf_block_size = 512;
4671
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304672 if (drm_rotation_90_or_270(pstate->rotation)) {
4673
4674 switch (wp->cpp) {
4675 case 1:
4676 wp->y_min_scanlines = 16;
4677 break;
4678 case 2:
4679 wp->y_min_scanlines = 8;
4680 break;
4681 case 4:
4682 wp->y_min_scanlines = 4;
4683 break;
4684 default:
4685 MISSING_CASE(wp->cpp);
4686 return -EINVAL;
4687 }
4688 } else {
4689 wp->y_min_scanlines = 4;
4690 }
4691
4692 if (apply_memory_bw_wa)
4693 wp->y_min_scanlines *= 2;
4694
4695 wp->plane_bytes_per_line = wp->width * wp->cpp;
4696 if (wp->y_tiled) {
4697 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004698 wp->y_min_scanlines,
4699 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304700
4701 if (INTEL_GEN(dev_priv) >= 10)
4702 interm_pbpl++;
4703
4704 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4705 wp->y_min_scanlines);
4706 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004707 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4708 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304709 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4710 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004711 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4712 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304713 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4714 }
4715
4716 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4717 wp->plane_blocks_per_line);
4718 wp->linetime_us = fixed16_to_u32_round_up(
4719 intel_get_linetime_us(cstate));
4720
4721 return 0;
4722}
4723
Matt Roper55994c22016-05-12 07:06:08 -07004724static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004725 const struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304726 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004727 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004728 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304729 const struct skl_wm_params *wp,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304730 const struct skl_wm_level *result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304731 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004732{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304733 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004734 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304735 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304736 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004737 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004738 struct intel_atomic_state *state =
4739 to_intel_atomic_state(cstate->base.state);
4740 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004741 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004742
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004743 if (latency == 0)
4744 return level == 0 ? -EINVAL : 0;
4745
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004746 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304747 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4748 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004749 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304750 latency += 4;
4751
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304752 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004753 latency += 15;
4754
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304755 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004756 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304757 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004758 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004759 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304760 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004761
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304762 if (wp->y_tiled) {
4763 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004764 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304765 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004766 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004767 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004768 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004769 } else if (ddb_allocation >=
4770 fixed16_to_u32_round_up(wp->plane_blocks_per_line)) {
Rodrigo Vivi9e783372018-10-26 12:51:42 -07004771 if (IS_GEN9(dev_priv) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004772 !IS_GEMINILAKE(dev_priv))
4773 selected_result = min_fixed16(method1, method2);
4774 else
4775 selected_result = method2;
4776 } else if (latency >= wp->linetime_us) {
Rodrigo Vivi9e783372018-10-26 12:51:42 -07004777 if (IS_GEN9(dev_priv) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004778 !IS_GEMINILAKE(dev_priv))
4779 selected_result = min_fixed16(method1, method2);
4780 else
4781 selected_result = method2;
4782 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004783 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004784 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004785 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004786
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304787 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304788 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304789 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004790
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004791 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304792 if (level == 0 && wp->rc_surface)
4793 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004794
4795 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004796 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304797 if (wp->y_tiled) {
4798 res_blocks += fixed16_to_u32_round_up(
4799 wp->y_tile_minimum);
4800 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004801 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004802 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004803 }
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304804
4805 /*
4806 * Make sure result blocks for higher latency levels are atleast
4807 * as high as level below the current level.
4808 * Assumption in DDB algorithm optimization for special cases.
4809 * Also covers Display WA #1125 for RC.
4810 */
4811 if (result_prev->plane_res_b > res_blocks)
4812 res_blocks = result_prev->plane_res_b;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004813 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004814
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004815 if (INTEL_GEN(dev_priv) >= 11) {
4816 if (wp->y_tiled) {
4817 uint32_t extra_lines;
4818 uint_fixed_16_16_t fp_min_disp_buf_needed;
4819
4820 if (res_lines % wp->y_min_scanlines == 0)
4821 extra_lines = wp->y_min_scanlines;
4822 else
4823 extra_lines = wp->y_min_scanlines * 2 -
4824 res_lines % wp->y_min_scanlines;
4825
4826 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4827 extra_lines,
4828 wp->plane_blocks_per_line);
4829 min_disp_buf_needed = fixed16_to_u32_round_up(
4830 fp_min_disp_buf_needed);
4831 } else {
4832 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4833 }
4834 } else {
4835 min_disp_buf_needed = res_blocks;
4836 }
4837
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004838 if ((level > 0 && res_lines > 31) ||
4839 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004840 min_disp_buf_needed >= ddb_allocation) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004841 /*
4842 * If there are no valid level 0 watermarks, then we can't
4843 * support this display configuration.
4844 */
4845 if (level) {
4846 return 0;
4847 } else {
4848 struct drm_plane *plane = pstate->plane;
4849
4850 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4851 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4852 plane->base.id, plane->name,
4853 res_blocks, ddb_allocation, res_lines);
4854 return -EINVAL;
4855 }
Matt Roper55994c22016-05-12 07:06:08 -07004856 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004857
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004858 /* The number of lines are ignored for the level 0 watermark. */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304859 result->plane_res_b = res_blocks;
4860 result->plane_res_l = res_lines;
4861 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004862
Matt Roper55994c22016-05-12 07:06:08 -07004863 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004864}
4865
Matt Roperf4a96752016-05-12 07:06:06 -07004866static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304867skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004868 const struct intel_crtc_state *cstate,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304869 const struct intel_plane_state *intel_pstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004870 uint16_t ddb_blocks,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304871 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004872 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004873{
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304874 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004875 struct skl_wm_level *result_prev = &levels[0];
Matt Roper55994c22016-05-12 07:06:08 -07004876 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004877
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304878 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004879 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304880
4881 ret = skl_compute_plane_wm(dev_priv,
4882 cstate,
4883 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004884 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304885 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304886 wm_params,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304887 result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304888 result);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304889 if (ret)
4890 return ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004891
4892 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304893 }
Matt Roperf4a96752016-05-12 07:06:06 -07004894
4895 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004896}
4897
Damien Lespiau407b50f2014-11-04 17:06:57 +00004898static uint32_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004899skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004900{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304901 struct drm_atomic_state *state = cstate->base.state;
4902 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304903 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304904 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004905
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304906 linetime_us = intel_get_linetime_us(cstate);
4907
4908 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004909 return 0;
4910
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304911 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304912
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304913 /* Display WA #1135: bxt:ALL GLK:ALL */
4914 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4915 dev_priv->ipc_enabled)
4916 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304917
4918 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004919}
4920
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004921static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004922 const struct skl_wm_params *wp,
4923 struct skl_plane_wm *wm,
4924 uint16_t ddb_allocation)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004925{
Kumar, Maheshca476672017-08-17 19:15:24 +05304926 struct drm_device *dev = cstate->base.crtc->dev;
4927 const struct drm_i915_private *dev_priv = to_i915(dev);
4928 uint16_t trans_min, trans_y_tile_min;
4929 const uint16_t trans_amount = 10; /* This is configurable amount */
Paulo Zanonicbacc792018-10-04 16:15:58 -07004930 uint16_t wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004931
Kumar, Maheshca476672017-08-17 19:15:24 +05304932 /* Transition WM are not recommended by HW team for GEN9 */
4933 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004934 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304935
4936 /* Transition WM don't make any sense if ipc is disabled */
4937 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004938 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304939
Paulo Zanoni91961a82018-10-04 16:15:56 -07004940 trans_min = 14;
4941 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304942 trans_min = 4;
4943
4944 trans_offset_b = trans_min + trans_amount;
4945
Paulo Zanonicbacc792018-10-04 16:15:58 -07004946 /*
4947 * The spec asks for Selected Result Blocks for wm0 (the real value),
4948 * not Result Blocks (the integer value). Pay attention to the capital
4949 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4950 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4951 * and since we later will have to get the ceiling of the sum in the
4952 * transition watermarks calculation, we can just pretend Selected
4953 * Result Blocks is Result Blocks minus 1 and it should work for the
4954 * current platforms.
4955 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004956 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004957
Kumar, Maheshca476672017-08-17 19:15:24 +05304958 if (wp->y_tiled) {
4959 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4960 wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004961 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304962 trans_offset_b;
4963 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004964 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304965
4966 /* WA BUG:1938466 add one block for non y-tile planes */
4967 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4968 res_blocks += 1;
4969
4970 }
4971
4972 res_blocks += 1;
4973
4974 if (res_blocks < ddb_allocation) {
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004975 wm->trans_wm.plane_res_b = res_blocks;
4976 wm->trans_wm.plane_en = true;
Kumar, Maheshca476672017-08-17 19:15:24 +05304977 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00004978}
4979
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004980static int skl_build_plane_wm_single(struct skl_ddb_allocation *ddb,
Ville Syrjälä83158472018-11-27 18:57:26 +02004981 struct intel_crtc_state *crtc_state,
4982 const struct intel_plane_state *plane_state,
4983 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004984{
Ville Syrjälä83158472018-11-27 18:57:26 +02004985 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004986 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä83158472018-11-27 18:57:26 +02004987 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004988 struct skl_wm_params wm_params;
4989 enum pipe pipe = plane->pipe;
4990 uint16_t ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
4991 int ret;
4992
Ville Syrjälä83158472018-11-27 18:57:26 +02004993 ret = skl_compute_plane_wm_params(dev_priv, crtc_state, plane_state,
4994 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004995 if (ret)
4996 return ret;
4997
Ville Syrjälä83158472018-11-27 18:57:26 +02004998 ret = skl_compute_wm_levels(dev_priv, crtc_state, plane_state,
4999 ddb_blocks, &wm_params, wm->wm);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005000 if (ret)
5001 return ret;
5002
Ville Syrjälä83158472018-11-27 18:57:26 +02005003 skl_compute_transition_wm(crtc_state, &wm_params, wm, ddb_blocks);
5004
5005 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005006}
5007
Ville Syrjälä83158472018-11-27 18:57:26 +02005008static int skl_build_plane_wm_uv(struct skl_ddb_allocation *ddb,
5009 struct intel_crtc_state *crtc_state,
5010 const struct intel_plane_state *plane_state,
5011 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005012{
Ville Syrjälä83158472018-11-27 18:57:26 +02005013 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
5014 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
5015 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
5016 struct skl_wm_params wm_params;
5017 enum pipe pipe = plane->pipe;
5018 uint16_t ddb_blocks = skl_ddb_entry_size(&ddb->uv_plane[pipe][plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005019 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005020
Ville Syrjälä83158472018-11-27 18:57:26 +02005021 wm->is_planar = true;
5022
5023 /* uv plane watermarks must also be validated for NV12/Planar */
5024 ret = skl_compute_plane_wm_params(dev_priv, crtc_state, plane_state,
5025 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005026 if (ret)
5027 return ret;
5028
Ville Syrjälä83158472018-11-27 18:57:26 +02005029 ret = skl_compute_wm_levels(dev_priv, crtc_state, plane_state,
5030 ddb_blocks, &wm_params, wm->uv_wm);
5031 if (ret)
5032 return ret;
5033
5034 return 0;
5035}
5036
5037static int skl_build_plane_wm(struct skl_ddb_allocation *ddb,
5038 struct skl_pipe_wm *pipe_wm,
5039 struct intel_crtc_state *crtc_state,
5040 const struct intel_plane_state *plane_state)
5041{
5042 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
5043 const struct drm_framebuffer *fb = plane_state->base.fb;
5044 enum plane_id plane_id = plane->id;
5045 int ret;
5046
5047 if (!intel_wm_plane_visible(crtc_state, plane_state))
5048 return 0;
5049
5050 ret = skl_build_plane_wm_single(ddb, crtc_state, plane_state,
5051 plane_id, 0);
5052 if (ret)
5053 return ret;
5054
5055 if (fb->format->is_yuv && fb->format->num_planes > 1) {
5056 ret = skl_build_plane_wm_uv(ddb, crtc_state, plane_state,
5057 plane_id);
5058 if (ret)
5059 return ret;
5060 }
5061
5062 return 0;
5063}
5064
5065static int icl_build_plane_wm(struct skl_ddb_allocation *ddb,
5066 struct skl_pipe_wm *pipe_wm,
5067 struct intel_crtc_state *crtc_state,
5068 const struct intel_plane_state *plane_state)
5069{
5070 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
5071 int ret;
5072
5073 /* Watermarks calculated in master */
5074 if (plane_state->slave)
5075 return 0;
5076
5077 if (plane_state->linked_plane) {
5078 const struct drm_framebuffer *fb = plane_state->base.fb;
5079 enum plane_id y_plane_id = plane_state->linked_plane->id;
5080
5081 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
5082 WARN_ON(!fb->format->is_yuv ||
5083 fb->format->num_planes == 1);
5084
5085 ret = skl_build_plane_wm_single(ddb, crtc_state, plane_state,
5086 y_plane_id, 0);
5087 if (ret)
5088 return ret;
5089
5090 ret = skl_build_plane_wm_single(ddb, crtc_state, plane_state,
5091 plane_id, 1);
5092 if (ret)
5093 return ret;
5094 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
5095 ret = skl_build_plane_wm_single(ddb, crtc_state, plane_state,
5096 plane_id, 0);
5097 if (ret)
5098 return ret;
5099 }
5100
5101 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005102}
5103
Matt Roper55994c22016-05-12 07:06:08 -07005104static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
5105 struct skl_ddb_allocation *ddb,
5106 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005107{
Ville Syrjälä83158472018-11-27 18:57:26 +02005108 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305109 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305110 struct drm_plane *plane;
5111 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005112 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005113
Lyudea62163e2016-10-04 14:28:20 -04005114 /*
5115 * We'll only calculate watermarks for planes that are actually
5116 * enabled, so make sure all other planes are set as disabled.
5117 */
5118 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5119
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305120 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5121 const struct intel_plane_state *intel_pstate =
5122 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305123
Ville Syrjälä83158472018-11-27 18:57:26 +02005124 if (INTEL_GEN(dev_priv) >= 11)
5125 ret = icl_build_plane_wm(ddb, pipe_wm,
5126 cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005127 else
Ville Syrjälä83158472018-11-27 18:57:26 +02005128 ret = skl_build_plane_wm(ddb, pipe_wm,
5129 cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305130 if (ret)
5131 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005132 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305133
Matt Roper024c9042015-09-24 15:53:11 -07005134 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005135
Matt Roper55994c22016-05-12 07:06:08 -07005136 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005137}
5138
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005139static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5140 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005141 const struct skl_ddb_entry *entry)
5142{
5143 if (entry->end)
5144 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
5145 else
5146 I915_WRITE(reg, 0);
5147}
5148
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005149static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5150 i915_reg_t reg,
5151 const struct skl_wm_level *level)
5152{
5153 uint32_t val = 0;
5154
5155 if (level->plane_en) {
5156 val |= PLANE_WM_EN;
5157 val |= level->plane_res_b;
5158 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
5159 }
5160
5161 I915_WRITE(reg, val);
5162}
5163
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005164static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
5165 const struct skl_plane_wm *wm,
5166 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005167 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04005168{
5169 struct drm_crtc *crtc = &intel_crtc->base;
5170 struct drm_device *dev = crtc->dev;
5171 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005172 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005173 enum pipe pipe = intel_crtc->pipe;
5174
5175 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005176 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005177 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005178 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005179 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005180 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005181
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005182 if (wm->is_planar && INTEL_GEN(dev_priv) < 11) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05305183 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5184 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02005185 skl_ddb_entry_write(dev_priv,
5186 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05305187 &ddb->plane[pipe][plane_id]);
5188 } else {
5189 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5190 &ddb->plane[pipe][plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005191 if (INTEL_GEN(dev_priv) < 11)
5192 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05305193 }
Lyude62e0fb82016-08-22 12:50:08 -04005194}
5195
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005196static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
5197 const struct skl_plane_wm *wm,
5198 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04005199{
5200 struct drm_crtc *crtc = &intel_crtc->base;
5201 struct drm_device *dev = crtc->dev;
5202 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005203 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005204 enum pipe pipe = intel_crtc->pipe;
5205
5206 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005207 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5208 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005209 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005210 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005211
5212 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005213 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04005214}
5215
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005216bool skl_wm_level_equals(const struct skl_wm_level *l1,
5217 const struct skl_wm_level *l2)
5218{
5219 if (l1->plane_en != l2->plane_en)
5220 return false;
5221
5222 /* If both planes aren't enabled, the rest shouldn't matter */
5223 if (!l1->plane_en)
5224 return true;
5225
5226 return (l1->plane_res_l == l2->plane_res_l &&
5227 l1->plane_res_b == l2->plane_res_b);
5228}
5229
Lyude27082492016-08-24 07:48:10 +02005230static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5231 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005232{
Lyude27082492016-08-24 07:48:10 +02005233 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005234}
5235
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005236bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
5237 const struct skl_ddb_entry entries[],
5238 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005239{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005240 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005241
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005242 for (i = 0; i < num_entries; i++) {
5243 if (i != ignore_idx &&
5244 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005245 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005246 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005247
Lyude27082492016-08-24 07:48:10 +02005248 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005249}
5250
Matt Roper55994c22016-05-12 07:06:08 -07005251static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005252 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005253 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005254 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07005255 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005256{
Matt Roperf4a96752016-05-12 07:06:06 -07005257 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07005258 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005259
Matt Roper55994c22016-05-12 07:06:08 -07005260 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
5261 if (ret)
5262 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005263
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005264 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005265 *changed = false;
5266 else
5267 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005268
Matt Roper55994c22016-05-12 07:06:08 -07005269 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005270}
5271
Matt Roper9b613022016-06-27 16:42:44 -07005272static uint32_t
5273pipes_modified(struct drm_atomic_state *state)
5274{
5275 struct drm_crtc *crtc;
5276 struct drm_crtc_state *cstate;
5277 uint32_t i, ret = 0;
5278
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005279 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07005280 ret |= drm_crtc_mask(crtc);
5281
5282 return ret;
5283}
5284
Jani Nikulabb7791b2016-10-04 12:29:17 +03005285static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005286skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5287{
5288 struct drm_atomic_state *state = cstate->base.state;
5289 struct drm_device *dev = state->dev;
5290 struct drm_crtc *crtc = cstate->base.crtc;
5291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5292 struct drm_i915_private *dev_priv = to_i915(dev);
5293 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5294 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5295 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005296 struct drm_plane *plane;
5297 enum pipe pipe = intel_crtc->pipe;
5298
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005299 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005300 struct drm_plane_state *plane_state;
5301 struct intel_plane *linked;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005302 enum plane_id plane_id = to_intel_plane(plane)->id;
5303
5304 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5305 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305306 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5307 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005308 continue;
5309
5310 plane_state = drm_atomic_get_plane_state(state, plane);
5311 if (IS_ERR(plane_state))
5312 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005313
5314 /* Make sure linked plane is updated too */
5315 linked = to_intel_plane_state(plane_state)->linked_plane;
5316 if (!linked)
5317 continue;
5318
5319 plane_state = drm_atomic_get_plane_state(state, &linked->base);
5320 if (IS_ERR(plane_state))
5321 return PTR_ERR(plane_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005322 }
5323
5324 return 0;
5325}
5326
5327static int
5328skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005329{
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305330 const struct drm_i915_private *dev_priv = to_i915(state->dev);
Matt Roper98d39492016-05-12 07:06:03 -07005331 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper734fa012016-05-12 15:11:40 -07005332 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305333 struct intel_crtc *crtc;
5334 struct intel_crtc_state *cstate;
5335 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005336
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005337 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5338
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305339 for_each_new_intel_crtc_in_state(intel_state, crtc, cstate, i) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005340 ret = skl_allocate_pipe_ddb(cstate, ddb);
5341 if (ret)
5342 return ret;
5343
5344 ret = skl_ddb_add_affected_planes(cstate);
5345 if (ret)
5346 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005347 }
5348
5349 return 0;
5350}
5351
Matt Roper2722efb2016-08-17 15:55:55 -04005352static void
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005353skl_print_wm_changes(const struct drm_atomic_state *state)
5354{
5355 const struct drm_device *dev = state->dev;
5356 const struct drm_i915_private *dev_priv = to_i915(dev);
5357 const struct intel_atomic_state *intel_state =
5358 to_intel_atomic_state(state);
5359 const struct drm_crtc *crtc;
5360 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005361 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005362 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5363 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005364 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005365
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005366 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005367 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5368 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005369
Maarten Lankhorst75704982016-11-01 12:04:10 +01005370 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005371 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005372 const struct skl_ddb_entry *old, *new;
5373
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005374 old = &old_ddb->plane[pipe][plane_id];
5375 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005376
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005377 if (skl_ddb_entry_equal(old, new))
5378 continue;
5379
Paulo Zanonib9117142018-10-04 16:16:00 -07005380 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5381 intel_plane->base.base.id,
5382 intel_plane->base.name,
5383 old->start, old->end,
5384 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005385 }
5386 }
5387}
5388
Matt Roper98d39492016-05-12 07:06:03 -07005389static int
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305390skl_ddb_add_affected_pipes(struct drm_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005391{
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005392 struct drm_device *dev = state->dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305393 const struct drm_i915_private *dev_priv = to_i915(dev);
5394 const struct drm_crtc *crtc;
5395 const struct drm_crtc_state *cstate;
5396 struct intel_crtc *intel_crtc;
5397 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5398 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005399 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005400
5401 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005402 * When we distrust bios wm we always need to recompute to set the
5403 * expected DDB allocations for each CRTC.
5404 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305405 if (dev_priv->wm.distrust_bios_wm)
5406 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005407
5408 /*
Matt Roper98d39492016-05-12 07:06:03 -07005409 * If this transaction isn't actually touching any CRTC's, don't
5410 * bother with watermark calculation. Note that if we pass this
5411 * test, we're guaranteed to hold at least one CRTC state mutex,
5412 * which means we can safely use values like dev_priv->active_crtcs
5413 * since any racing commits that want to update them would need to
5414 * hold _all_ CRTC state mutexes.
5415 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005416 for_each_new_crtc_in_state(state, crtc, cstate, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305417 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005418
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305419 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005420 return 0;
5421
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305422 /*
5423 * If this is our first atomic update following hardware readout,
5424 * we can't trust the DDB that the BIOS programmed for us. Let's
5425 * pretend that all pipes switched active status so that we'll
5426 * ensure a full DDB recompute.
5427 */
5428 if (dev_priv->wm.distrust_bios_wm) {
5429 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5430 state->acquire_ctx);
5431 if (ret)
5432 return ret;
5433
5434 intel_state->active_pipe_changes = ~0;
5435
5436 /*
5437 * We usually only initialize intel_state->active_crtcs if we
5438 * we're doing a modeset; make sure this field is always
5439 * initialized during the sanitization process that happens
5440 * on the first commit too.
5441 */
5442 if (!intel_state->modeset)
5443 intel_state->active_crtcs = dev_priv->active_crtcs;
5444 }
5445
5446 /*
5447 * If the modeset changes which CRTC's are active, we need to
5448 * recompute the DDB allocation for *all* active pipes, even
5449 * those that weren't otherwise being modified in any way by this
5450 * atomic commit. Due to the shrinking of the per-pipe allocations
5451 * when new active CRTC's are added, it's possible for a pipe that
5452 * we were already using and aren't changing at all here to suddenly
5453 * become invalid if its DDB needs exceeds its new allocation.
5454 *
5455 * Note that if we wind up doing a full DDB recompute, we can't let
5456 * any other display updates race with this transaction, so we need
5457 * to grab the lock on *all* CRTC's.
5458 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05305459 if (intel_state->active_pipe_changes || intel_state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305460 realloc_pipes = ~0;
5461 intel_state->wm_results.dirty_pipes = ~0;
5462 }
5463
5464 /*
5465 * We're not recomputing for the pipes not included in the commit, so
5466 * make sure we start with the current state.
5467 */
5468 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5469 struct intel_crtc_state *cstate;
5470
5471 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5472 if (IS_ERR(cstate))
5473 return PTR_ERR(cstate);
5474 }
5475
5476 return 0;
5477}
5478
5479static int
5480skl_compute_wm(struct drm_atomic_state *state)
5481{
5482 struct drm_crtc *crtc;
5483 struct drm_crtc_state *cstate;
5484 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5485 struct skl_ddb_values *results = &intel_state->wm_results;
5486 struct skl_pipe_wm *pipe_wm;
5487 bool changed = false;
5488 int ret, i;
5489
Matt Roper734fa012016-05-12 15:11:40 -07005490 /* Clear all dirty flags */
5491 results->dirty_pipes = 0;
5492
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305493 ret = skl_ddb_add_affected_pipes(state, &changed);
5494 if (ret || !changed)
5495 return ret;
5496
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005497 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005498 if (ret)
5499 return ret;
5500
Matt Roper734fa012016-05-12 15:11:40 -07005501 /*
5502 * Calculate WM's for all pipes that are part of this transaction.
5503 * Note that the DDB allocation above may have added more CRTC's that
5504 * weren't otherwise being modified (and set bits in dirty_pipes) if
5505 * pipe allocations had to change.
5506 *
5507 * FIXME: Now that we're doing this in the atomic check phase, we
5508 * should allow skl_update_pipe_wm() to return failure in cases where
5509 * no suitable watermark values can be found.
5510 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005511 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005512 struct intel_crtc_state *intel_cstate =
5513 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005514 const struct skl_pipe_wm *old_pipe_wm =
5515 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005516
5517 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005518 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5519 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005520 if (ret)
5521 return ret;
5522
5523 if (changed)
5524 results->dirty_pipes |= drm_crtc_mask(crtc);
5525
5526 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5527 /* This pipe's WM's did not change */
5528 continue;
5529
5530 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005531 }
5532
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005533 skl_print_wm_changes(state);
5534
Matt Roper98d39492016-05-12 07:06:03 -07005535 return 0;
5536}
5537
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005538static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5539 struct intel_crtc_state *cstate)
5540{
5541 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5542 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5543 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005544 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005545 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005546 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005547
5548 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5549 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005550
5551 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005552
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005553 for_each_plane_id_on_crtc(crtc, plane_id) {
5554 if (plane_id != PLANE_CURSOR)
5555 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5556 ddb, plane_id);
5557 else
5558 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5559 ddb);
5560 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005561}
5562
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005563static void skl_initial_wm(struct intel_atomic_state *state,
5564 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005565{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005566 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005567 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005568 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305569 struct skl_ddb_values *results = &state->wm_results;
5570 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005571 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005572
Ville Syrjälä432081b2016-10-31 22:37:03 +02005573 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005574 return;
5575
Matt Roper734fa012016-05-12 15:11:40 -07005576 mutex_lock(&dev_priv->wm.wm_mutex);
5577
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005578 if (cstate->base.active_changed)
5579 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005580
Paulo Zanonif00ca812018-06-07 16:07:00 -07005581 memcpy(hw_vals->ddb.uv_plane[pipe], results->ddb.uv_plane[pipe],
5582 sizeof(hw_vals->ddb.uv_plane[pipe]));
5583 memcpy(hw_vals->ddb.plane[pipe], results->ddb.plane[pipe],
5584 sizeof(hw_vals->ddb.plane[pipe]));
Matt Roper734fa012016-05-12 15:11:40 -07005585
5586 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005587}
5588
Ville Syrjäläd8905652016-01-14 14:53:35 +02005589static void ilk_compute_wm_config(struct drm_device *dev,
5590 struct intel_wm_config *config)
5591{
5592 struct intel_crtc *crtc;
5593
5594 /* Compute the currently _active_ config */
5595 for_each_intel_crtc(dev, crtc) {
5596 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5597
5598 if (!wm->pipe_enabled)
5599 continue;
5600
5601 config->sprites_enabled |= wm->sprites_enabled;
5602 config->sprites_scaled |= wm->sprites_scaled;
5603 config->num_pipes_active++;
5604 }
5605}
5606
Matt Ropered4a6a72016-02-23 17:20:13 -08005607static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005608{
Chris Wilson91c8a322016-07-05 10:40:23 +01005609 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005610 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005611 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005612 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005613 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005614 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005615
Ville Syrjäläd8905652016-01-14 14:53:35 +02005616 ilk_compute_wm_config(dev, &config);
5617
5618 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5619 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005620
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005621 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005622 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005623 config.num_pipes_active == 1 && config.sprites_enabled) {
5624 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5625 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005626
Imre Deak820c1982013-12-17 14:46:36 +02005627 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005628 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005629 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005630 }
5631
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005632 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005633 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005634
Imre Deak820c1982013-12-17 14:46:36 +02005635 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005636
Imre Deak820c1982013-12-17 14:46:36 +02005637 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005638}
5639
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005640static void ilk_initial_watermarks(struct intel_atomic_state *state,
5641 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005642{
Matt Ropered4a6a72016-02-23 17:20:13 -08005643 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5644 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005645
Matt Ropered4a6a72016-02-23 17:20:13 -08005646 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005647 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005648 ilk_program_watermarks(dev_priv);
5649 mutex_unlock(&dev_priv->wm.wm_mutex);
5650}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005651
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005652static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5653 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005654{
5655 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5656 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5657
5658 mutex_lock(&dev_priv->wm.wm_mutex);
5659 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005660 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005661 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005662 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005663 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005664}
5665
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005666static inline void skl_wm_level_from_reg_val(uint32_t val,
5667 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005668{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005669 level->plane_en = val & PLANE_WM_EN;
5670 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5671 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5672 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005673}
5674
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005675void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5676 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005677{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005678 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005680 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005681 int level, max_level;
5682 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005683 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005684
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005685 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005686
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005687 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5688 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005689
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005690 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005691 if (plane_id != PLANE_CURSOR)
5692 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005693 else
5694 val = I915_READ(CUR_WM(pipe, level));
5695
5696 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5697 }
5698
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005699 if (plane_id != PLANE_CURSOR)
5700 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005701 else
5702 val = I915_READ(CUR_WM_TRANS(pipe));
5703
5704 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5705 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005706
Matt Roper3ef00282015-03-09 10:19:24 -07005707 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005708 return;
5709
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005710 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005711}
5712
5713void skl_wm_get_hw_state(struct drm_device *dev)
5714{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005715 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305716 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005717 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005718 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005719 struct intel_crtc *intel_crtc;
5720 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005721
Damien Lespiaua269c582014-11-04 17:06:49 +00005722 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005723 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5724 intel_crtc = to_intel_crtc(crtc);
5725 cstate = to_intel_crtc_state(crtc->state);
5726
5727 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5728
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005729 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005730 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005731 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005732
Matt Roper279e99d2016-05-12 07:06:02 -07005733 if (dev_priv->active_crtcs) {
5734 /* Fully recompute DDB on first atomic commit */
5735 dev_priv->wm.distrust_bios_wm = true;
5736 } else {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05305737 /*
5738 * Easy/common case; just sanitize DDB now if everything off
5739 * Keep dbuf slice info intact
5740 */
5741 memset(ddb->plane, 0, sizeof(ddb->plane));
5742 memset(ddb->uv_plane, 0, sizeof(ddb->uv_plane));
Matt Roper279e99d2016-05-12 07:06:02 -07005743 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005744}
5745
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005746static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5747{
5748 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005749 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005750 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005752 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005753 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005754 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005755 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005756 [PIPE_A] = WM0_PIPEA_ILK,
5757 [PIPE_B] = WM0_PIPEB_ILK,
5758 [PIPE_C] = WM0_PIPEC_IVB,
5759 };
5760
5761 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005762 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005763 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005764
Ville Syrjälä15606532016-05-13 17:55:17 +03005765 memset(active, 0, sizeof(*active));
5766
Matt Roper3ef00282015-03-09 10:19:24 -07005767 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005768
5769 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005770 u32 tmp = hw->wm_pipe[pipe];
5771
5772 /*
5773 * For active pipes LP0 watermark is marked as
5774 * enabled, and LP1+ watermaks as disabled since
5775 * we can't really reverse compute them in case
5776 * multiple pipes are active.
5777 */
5778 active->wm[0].enable = true;
5779 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5780 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5781 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5782 active->linetime = hw->wm_linetime[pipe];
5783 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005784 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005785
5786 /*
5787 * For inactive pipes, all watermark levels
5788 * should be marked as enabled but zeroed,
5789 * which is what we'd compute them to.
5790 */
5791 for (level = 0; level <= max_level; level++)
5792 active->wm[level].enable = true;
5793 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005794
5795 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005796}
5797
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005798#define _FW_WM(value, plane) \
5799 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5800#define _FW_WM_VLV(value, plane) \
5801 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5802
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005803static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5804 struct g4x_wm_values *wm)
5805{
5806 uint32_t tmp;
5807
5808 tmp = I915_READ(DSPFW1);
5809 wm->sr.plane = _FW_WM(tmp, SR);
5810 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5811 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5812 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5813
5814 tmp = I915_READ(DSPFW2);
5815 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5816 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5817 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5818 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5819 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5820 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5821
5822 tmp = I915_READ(DSPFW3);
5823 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5824 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5825 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5826 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5827}
5828
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005829static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5830 struct vlv_wm_values *wm)
5831{
5832 enum pipe pipe;
5833 uint32_t tmp;
5834
5835 for_each_pipe(dev_priv, pipe) {
5836 tmp = I915_READ(VLV_DDL(pipe));
5837
Ville Syrjälä1b313892016-11-28 19:37:08 +02005838 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005839 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005840 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005841 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005842 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005843 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005844 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005845 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5846 }
5847
5848 tmp = I915_READ(DSPFW1);
5849 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005850 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5851 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5852 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005853
5854 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005855 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5856 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5857 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005858
5859 tmp = I915_READ(DSPFW3);
5860 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5861
5862 if (IS_CHERRYVIEW(dev_priv)) {
5863 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005864 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5865 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005866
5867 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005868 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5869 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005870
5871 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005872 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5873 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005874
5875 tmp = I915_READ(DSPHOWM);
5876 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005877 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5878 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5879 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5880 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5881 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5882 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5883 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5884 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5885 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005886 } else {
5887 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005888 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5889 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005890
5891 tmp = I915_READ(DSPHOWM);
5892 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005893 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5894 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5895 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5896 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5897 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5898 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005899 }
5900}
5901
5902#undef _FW_WM
5903#undef _FW_WM_VLV
5904
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005905void g4x_wm_get_hw_state(struct drm_device *dev)
5906{
5907 struct drm_i915_private *dev_priv = to_i915(dev);
5908 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5909 struct intel_crtc *crtc;
5910
5911 g4x_read_wm_values(dev_priv, wm);
5912
5913 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5914
5915 for_each_intel_crtc(dev, crtc) {
5916 struct intel_crtc_state *crtc_state =
5917 to_intel_crtc_state(crtc->base.state);
5918 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5919 struct g4x_pipe_wm *raw;
5920 enum pipe pipe = crtc->pipe;
5921 enum plane_id plane_id;
5922 int level, max_level;
5923
5924 active->cxsr = wm->cxsr;
5925 active->hpll_en = wm->hpll_en;
5926 active->fbc_en = wm->fbc_en;
5927
5928 active->sr = wm->sr;
5929 active->hpll = wm->hpll;
5930
5931 for_each_plane_id_on_crtc(crtc, plane_id) {
5932 active->wm.plane[plane_id] =
5933 wm->pipe[pipe].plane[plane_id];
5934 }
5935
5936 if (wm->cxsr && wm->hpll_en)
5937 max_level = G4X_WM_LEVEL_HPLL;
5938 else if (wm->cxsr)
5939 max_level = G4X_WM_LEVEL_SR;
5940 else
5941 max_level = G4X_WM_LEVEL_NORMAL;
5942
5943 level = G4X_WM_LEVEL_NORMAL;
5944 raw = &crtc_state->wm.g4x.raw[level];
5945 for_each_plane_id_on_crtc(crtc, plane_id)
5946 raw->plane[plane_id] = active->wm.plane[plane_id];
5947
5948 if (++level > max_level)
5949 goto out;
5950
5951 raw = &crtc_state->wm.g4x.raw[level];
5952 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5953 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5954 raw->plane[PLANE_SPRITE0] = 0;
5955 raw->fbc = active->sr.fbc;
5956
5957 if (++level > max_level)
5958 goto out;
5959
5960 raw = &crtc_state->wm.g4x.raw[level];
5961 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5962 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5963 raw->plane[PLANE_SPRITE0] = 0;
5964 raw->fbc = active->hpll.fbc;
5965
5966 out:
5967 for_each_plane_id_on_crtc(crtc, plane_id)
5968 g4x_raw_plane_wm_set(crtc_state, level,
5969 plane_id, USHRT_MAX);
5970 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5971
5972 crtc_state->wm.g4x.optimal = *active;
5973 crtc_state->wm.g4x.intermediate = *active;
5974
5975 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5976 pipe_name(pipe),
5977 wm->pipe[pipe].plane[PLANE_PRIMARY],
5978 wm->pipe[pipe].plane[PLANE_CURSOR],
5979 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5980 }
5981
5982 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5983 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5984 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5985 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5986 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5987 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5988}
5989
5990void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5991{
5992 struct intel_plane *plane;
5993 struct intel_crtc *crtc;
5994
5995 mutex_lock(&dev_priv->wm.wm_mutex);
5996
5997 for_each_intel_plane(&dev_priv->drm, plane) {
5998 struct intel_crtc *crtc =
5999 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6000 struct intel_crtc_state *crtc_state =
6001 to_intel_crtc_state(crtc->base.state);
6002 struct intel_plane_state *plane_state =
6003 to_intel_plane_state(plane->base.state);
6004 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6005 enum plane_id plane_id = plane->id;
6006 int level;
6007
6008 if (plane_state->base.visible)
6009 continue;
6010
6011 for (level = 0; level < 3; level++) {
6012 struct g4x_pipe_wm *raw =
6013 &crtc_state->wm.g4x.raw[level];
6014
6015 raw->plane[plane_id] = 0;
6016 wm_state->wm.plane[plane_id] = 0;
6017 }
6018
6019 if (plane_id == PLANE_PRIMARY) {
6020 for (level = 0; level < 3; level++) {
6021 struct g4x_pipe_wm *raw =
6022 &crtc_state->wm.g4x.raw[level];
6023 raw->fbc = 0;
6024 }
6025
6026 wm_state->sr.fbc = 0;
6027 wm_state->hpll.fbc = 0;
6028 wm_state->fbc_en = false;
6029 }
6030 }
6031
6032 for_each_intel_crtc(&dev_priv->drm, crtc) {
6033 struct intel_crtc_state *crtc_state =
6034 to_intel_crtc_state(crtc->base.state);
6035
6036 crtc_state->wm.g4x.intermediate =
6037 crtc_state->wm.g4x.optimal;
6038 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6039 }
6040
6041 g4x_program_watermarks(dev_priv);
6042
6043 mutex_unlock(&dev_priv->wm.wm_mutex);
6044}
6045
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006046void vlv_wm_get_hw_state(struct drm_device *dev)
6047{
6048 struct drm_i915_private *dev_priv = to_i915(dev);
6049 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006050 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006051 u32 val;
6052
6053 vlv_read_wm_values(dev_priv, wm);
6054
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006055 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6056 wm->level = VLV_WM_LEVEL_PM2;
6057
6058 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006059 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006060
6061 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6062 if (val & DSP_MAXFIFO_PM5_ENABLE)
6063 wm->level = VLV_WM_LEVEL_PM5;
6064
Ville Syrjälä58590c12015-09-08 21:05:12 +03006065 /*
6066 * If DDR DVFS is disabled in the BIOS, Punit
6067 * will never ack the request. So if that happens
6068 * assume we don't have to enable/disable DDR DVFS
6069 * dynamically. To test that just set the REQ_ACK
6070 * bit to poke the Punit, but don't change the
6071 * HIGH/LOW bits so that we don't actually change
6072 * the current state.
6073 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006074 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006075 val |= FORCE_DDR_FREQ_REQ_ACK;
6076 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6077
6078 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6079 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6080 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6081 "assuming DDR DVFS is disabled\n");
6082 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6083 } else {
6084 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6085 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6086 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6087 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006088
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006089 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006090 }
6091
Ville Syrjäläff32c542017-03-02 19:14:57 +02006092 for_each_intel_crtc(dev, crtc) {
6093 struct intel_crtc_state *crtc_state =
6094 to_intel_crtc_state(crtc->base.state);
6095 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6096 const struct vlv_fifo_state *fifo_state =
6097 &crtc_state->wm.vlv.fifo_state;
6098 enum pipe pipe = crtc->pipe;
6099 enum plane_id plane_id;
6100 int level;
6101
6102 vlv_get_fifo_size(crtc_state);
6103
6104 active->num_levels = wm->level + 1;
6105 active->cxsr = wm->cxsr;
6106
Ville Syrjäläff32c542017-03-02 19:14:57 +02006107 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006108 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006109 &crtc_state->wm.vlv.raw[level];
6110
6111 active->sr[level].plane = wm->sr.plane;
6112 active->sr[level].cursor = wm->sr.cursor;
6113
6114 for_each_plane_id_on_crtc(crtc, plane_id) {
6115 active->wm[level].plane[plane_id] =
6116 wm->pipe[pipe].plane[plane_id];
6117
6118 raw->plane[plane_id] =
6119 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6120 fifo_state->plane[plane_id]);
6121 }
6122 }
6123
6124 for_each_plane_id_on_crtc(crtc, plane_id)
6125 vlv_raw_plane_wm_set(crtc_state, level,
6126 plane_id, USHRT_MAX);
6127 vlv_invalidate_wms(crtc, active, level);
6128
6129 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006130 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006131
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006132 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006133 pipe_name(pipe),
6134 wm->pipe[pipe].plane[PLANE_PRIMARY],
6135 wm->pipe[pipe].plane[PLANE_CURSOR],
6136 wm->pipe[pipe].plane[PLANE_SPRITE0],
6137 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006138 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006139
6140 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6141 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6142}
6143
Ville Syrjälä602ae832017-03-02 19:15:02 +02006144void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6145{
6146 struct intel_plane *plane;
6147 struct intel_crtc *crtc;
6148
6149 mutex_lock(&dev_priv->wm.wm_mutex);
6150
6151 for_each_intel_plane(&dev_priv->drm, plane) {
6152 struct intel_crtc *crtc =
6153 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6154 struct intel_crtc_state *crtc_state =
6155 to_intel_crtc_state(crtc->base.state);
6156 struct intel_plane_state *plane_state =
6157 to_intel_plane_state(plane->base.state);
6158 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6159 const struct vlv_fifo_state *fifo_state =
6160 &crtc_state->wm.vlv.fifo_state;
6161 enum plane_id plane_id = plane->id;
6162 int level;
6163
6164 if (plane_state->base.visible)
6165 continue;
6166
6167 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006168 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006169 &crtc_state->wm.vlv.raw[level];
6170
6171 raw->plane[plane_id] = 0;
6172
6173 wm_state->wm[level].plane[plane_id] =
6174 vlv_invert_wm_value(raw->plane[plane_id],
6175 fifo_state->plane[plane_id]);
6176 }
6177 }
6178
6179 for_each_intel_crtc(&dev_priv->drm, crtc) {
6180 struct intel_crtc_state *crtc_state =
6181 to_intel_crtc_state(crtc->base.state);
6182
6183 crtc_state->wm.vlv.intermediate =
6184 crtc_state->wm.vlv.optimal;
6185 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6186 }
6187
6188 vlv_program_watermarks(dev_priv);
6189
6190 mutex_unlock(&dev_priv->wm.wm_mutex);
6191}
6192
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006193/*
6194 * FIXME should probably kill this and improve
6195 * the real watermark readout/sanitation instead
6196 */
6197static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6198{
6199 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6200 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6201 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6202
6203 /*
6204 * Don't touch WM1S_LP_EN here.
6205 * Doing so could cause underruns.
6206 */
6207}
6208
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006209void ilk_wm_get_hw_state(struct drm_device *dev)
6210{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006211 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006212 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006213 struct drm_crtc *crtc;
6214
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006215 ilk_init_lp_watermarks(dev_priv);
6216
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01006217 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006218 ilk_pipe_wm_get_hw_state(crtc);
6219
6220 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6221 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6222 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6223
6224 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006225 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006226 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6227 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6228 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006229
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006230 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006231 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6232 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006233 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006234 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6235 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006236
6237 hw->enable_fbc_wm =
6238 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6239}
6240
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006241/**
6242 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006243 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006244 *
6245 * Calculate watermark values for the various WM regs based on current mode
6246 * and plane configuration.
6247 *
6248 * There are several cases to deal with here:
6249 * - normal (i.e. non-self-refresh)
6250 * - self-refresh (SR) mode
6251 * - lines are large relative to FIFO size (buffer can hold up to 2)
6252 * - lines are small relative to FIFO size (buffer can hold more than 2
6253 * lines), so need to account for TLB latency
6254 *
6255 * The normal calculation is:
6256 * watermark = dotclock * bytes per pixel * latency
6257 * where latency is platform & configuration dependent (we assume pessimal
6258 * values here).
6259 *
6260 * The SR calculation is:
6261 * watermark = (trunc(latency/line time)+1) * surface width *
6262 * bytes per pixel
6263 * where
6264 * line time = htotal / dotclock
6265 * surface width = hdisplay for normal plane and 64 for cursor
6266 * and latency is assumed to be high, as above.
6267 *
6268 * The final value programmed to the register should always be rounded up,
6269 * and include an extra 2 entries to account for clock crossings.
6270 *
6271 * We don't use the sprite, so we can ignore that. And on Crestline we have
6272 * to set the non-SR watermarks to 8.
6273 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006274void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006275{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006276 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006277
6278 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006279 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006280}
6281
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306282void intel_enable_ipc(struct drm_i915_private *dev_priv)
6283{
6284 u32 val;
6285
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006286 if (!HAS_IPC(dev_priv))
6287 return;
6288
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306289 val = I915_READ(DISP_ARB_CTL2);
6290
6291 if (dev_priv->ipc_enabled)
6292 val |= DISP_IPC_ENABLE;
6293 else
6294 val &= ~DISP_IPC_ENABLE;
6295
6296 I915_WRITE(DISP_ARB_CTL2, val);
6297}
6298
6299void intel_init_ipc(struct drm_i915_private *dev_priv)
6300{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306301 if (!HAS_IPC(dev_priv))
6302 return;
6303
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006304 /* Display WA #1141: SKL:all KBL:all CFL */
6305 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6306 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6307 else
6308 dev_priv->ipc_enabled = true;
6309
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306310 intel_enable_ipc(dev_priv);
6311}
6312
Jani Nikulae2828912016-01-18 09:19:47 +02006313/*
Daniel Vetter92703882012-08-09 16:46:01 +02006314 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006315 */
6316DEFINE_SPINLOCK(mchdev_lock);
6317
6318/* Global for IPS driver to get at the current i915 device. Protected by
6319 * mchdev_lock. */
6320static struct drm_i915_private *i915_mch_dev;
6321
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006322bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006323{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006324 u16 rgvswctl;
6325
Chris Wilson67520412017-03-02 13:28:01 +00006326 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006327
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006328 rgvswctl = I915_READ16(MEMSWCTL);
6329 if (rgvswctl & MEMCTL_CMD_STS) {
6330 DRM_DEBUG("gpu busy, RCS change rejected\n");
6331 return false; /* still busy with another command */
6332 }
6333
6334 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6335 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6336 I915_WRITE16(MEMSWCTL, rgvswctl);
6337 POSTING_READ16(MEMSWCTL);
6338
6339 rgvswctl |= MEMCTL_CMD_STS;
6340 I915_WRITE16(MEMSWCTL, rgvswctl);
6341
6342 return true;
6343}
6344
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006345static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006346{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006347 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006348 u8 fmax, fmin, fstart, vstart;
6349
Daniel Vetter92703882012-08-09 16:46:01 +02006350 spin_lock_irq(&mchdev_lock);
6351
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006352 rgvmodectl = I915_READ(MEMMODECTL);
6353
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006354 /* Enable temp reporting */
6355 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6356 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6357
6358 /* 100ms RC evaluation intervals */
6359 I915_WRITE(RCUPEI, 100000);
6360 I915_WRITE(RCDNEI, 100000);
6361
6362 /* Set max/min thresholds to 90ms and 80ms respectively */
6363 I915_WRITE(RCBMAXAVG, 90000);
6364 I915_WRITE(RCBMINAVG, 80000);
6365
6366 I915_WRITE(MEMIHYST, 1);
6367
6368 /* Set up min, max, and cur for interrupt handling */
6369 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6370 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6371 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6372 MEMMODE_FSTART_SHIFT;
6373
Ville Syrjälä616847e2015-09-18 20:03:19 +03006374 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006375 PXVFREQ_PX_SHIFT;
6376
Daniel Vetter20e4d402012-08-08 23:35:39 +02006377 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6378 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006379
Daniel Vetter20e4d402012-08-08 23:35:39 +02006380 dev_priv->ips.max_delay = fstart;
6381 dev_priv->ips.min_delay = fmin;
6382 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006383
6384 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6385 fmax, fmin, fstart);
6386
6387 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6388
6389 /*
6390 * Interrupts will be enabled in ironlake_irq_postinstall
6391 */
6392
6393 I915_WRITE(VIDSTART, vstart);
6394 POSTING_READ(VIDSTART);
6395
6396 rgvmodectl |= MEMMODE_SWMODE_EN;
6397 I915_WRITE(MEMMODECTL, rgvmodectl);
6398
Daniel Vetter92703882012-08-09 16:46:01 +02006399 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006400 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006401 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006402
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006403 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006404
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006405 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6406 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006407 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006408 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006409 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006410
6411 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006412}
6413
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006414static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006415{
Daniel Vetter92703882012-08-09 16:46:01 +02006416 u16 rgvswctl;
6417
6418 spin_lock_irq(&mchdev_lock);
6419
6420 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006421
6422 /* Ack interrupts, disable EFC interrupt */
6423 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6424 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6425 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6426 I915_WRITE(DEIIR, DE_PCU_EVENT);
6427 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6428
6429 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006430 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006431 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006432 rgvswctl |= MEMCTL_CMD_STS;
6433 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006434 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006435
Daniel Vetter92703882012-08-09 16:46:01 +02006436 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006437}
6438
Daniel Vetteracbe9472012-07-26 11:50:05 +02006439/* There's a funny hw issue where the hw returns all 0 when reading from
6440 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6441 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6442 * all limits and the gpu stuck at whatever frequency it is at atm).
6443 */
Akash Goel74ef1172015-03-06 11:07:19 +05306444static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006445{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006446 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006447 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006448
Daniel Vetter20b46e52012-07-26 11:16:14 +02006449 /* Only set the down limit when we've reached the lowest level to avoid
6450 * getting more interrupts, otherwise leave this clear. This prevents a
6451 * race in the hw when coming out of rc6: There's a tiny window where
6452 * the hw runs at the minimal clock before selecting the desired
6453 * frequency, if the down threshold expires in that window we will not
6454 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006455 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006456 limits = (rps->max_freq_softlimit) << 23;
6457 if (val <= rps->min_freq_softlimit)
6458 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306459 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006460 limits = rps->max_freq_softlimit << 24;
6461 if (val <= rps->min_freq_softlimit)
6462 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306463 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006464
6465 return limits;
6466}
6467
Chris Wilson60548c52018-07-31 14:26:29 +01006468static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006469{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006470 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306471 u32 threshold_up = 0, threshold_down = 0; /* in % */
6472 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006473
Chris Wilson60548c52018-07-31 14:26:29 +01006474 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006475
Chris Wilson60548c52018-07-31 14:26:29 +01006476 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006477 return;
6478
6479 /* Note the units here are not exactly 1us, but 1280ns. */
6480 switch (new_power) {
6481 case LOW_POWER:
6482 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306483 ei_up = 16000;
6484 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006485
6486 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306487 ei_down = 32000;
6488 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006489 break;
6490
6491 case BETWEEN:
6492 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306493 ei_up = 13000;
6494 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006495
6496 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306497 ei_down = 32000;
6498 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006499 break;
6500
6501 case HIGH_POWER:
6502 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306503 ei_up = 10000;
6504 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006505
6506 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306507 ei_down = 32000;
6508 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006509 break;
6510 }
6511
Mika Kuoppala6067a272017-02-15 15:52:59 +02006512 /* When byt can survive without system hang with dynamic
6513 * sw freq adjustments, this restriction can be lifted.
6514 */
6515 if (IS_VALLEYVIEW(dev_priv))
6516 goto skip_hw_write;
6517
Akash Goel8a586432015-03-06 11:07:18 +05306518 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006519 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306520 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006521 GT_INTERVAL_FROM_US(dev_priv,
6522 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306523
6524 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006525 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306526 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006527 GT_INTERVAL_FROM_US(dev_priv,
6528 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306529
Chris Wilsona72b5622016-07-02 15:35:59 +01006530 I915_WRITE(GEN6_RP_CONTROL,
6531 GEN6_RP_MEDIA_TURBO |
6532 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6533 GEN6_RP_MEDIA_IS_GFX |
6534 GEN6_RP_ENABLE |
6535 GEN6_RP_UP_BUSY_AVG |
6536 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306537
Mika Kuoppala6067a272017-02-15 15:52:59 +02006538skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006539 rps->power.mode = new_power;
6540 rps->power.up_threshold = threshold_up;
6541 rps->power.down_threshold = threshold_down;
6542}
6543
6544static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6545{
6546 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6547 int new_power;
6548
6549 new_power = rps->power.mode;
6550 switch (rps->power.mode) {
6551 case LOW_POWER:
6552 if (val > rps->efficient_freq + 1 &&
6553 val > rps->cur_freq)
6554 new_power = BETWEEN;
6555 break;
6556
6557 case BETWEEN:
6558 if (val <= rps->efficient_freq &&
6559 val < rps->cur_freq)
6560 new_power = LOW_POWER;
6561 else if (val >= rps->rp0_freq &&
6562 val > rps->cur_freq)
6563 new_power = HIGH_POWER;
6564 break;
6565
6566 case HIGH_POWER:
6567 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6568 val < rps->cur_freq)
6569 new_power = BETWEEN;
6570 break;
6571 }
6572 /* Max/min bins are special */
6573 if (val <= rps->min_freq_softlimit)
6574 new_power = LOW_POWER;
6575 if (val >= rps->max_freq_softlimit)
6576 new_power = HIGH_POWER;
6577
6578 mutex_lock(&rps->power.mutex);
6579 if (rps->power.interactive)
6580 new_power = HIGH_POWER;
6581 rps_set_power(dev_priv, new_power);
6582 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006583}
6584
Chris Wilson60548c52018-07-31 14:26:29 +01006585void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6586{
6587 struct intel_rps *rps = &i915->gt_pm.rps;
6588
6589 if (INTEL_GEN(i915) < 6)
6590 return;
6591
6592 mutex_lock(&rps->power.mutex);
6593 if (interactive) {
6594 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6595 rps_set_power(i915, HIGH_POWER);
6596 } else {
6597 GEM_BUG_ON(!rps->power.interactive);
6598 rps->power.interactive--;
6599 }
6600 mutex_unlock(&rps->power.mutex);
6601}
6602
Chris Wilson2876ce72014-03-28 08:03:34 +00006603static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6604{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006605 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006606 u32 mask = 0;
6607
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006608 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006609 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006610 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006611 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006612 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006613
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006614 mask &= dev_priv->pm_rps_events;
6615
Imre Deak59d02a12014-12-19 19:33:26 +02006616 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006617}
6618
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006619/* gen6_set_rps is called to update the frequency request, but should also be
6620 * called when the range (min_delay and max_delay) is modified so that we can
6621 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006622static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006623{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006624 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6625
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006626 /* min/max delay may still have been modified so be sure to
6627 * write the limits value.
6628 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006629 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006630 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006631
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006632 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306633 I915_WRITE(GEN6_RPNSWREQ,
6634 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006635 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006636 I915_WRITE(GEN6_RPNSWREQ,
6637 HSW_FREQUENCY(val));
6638 else
6639 I915_WRITE(GEN6_RPNSWREQ,
6640 GEN6_FREQUENCY(val) |
6641 GEN6_OFFSET(0) |
6642 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006643 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006644
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006645 /* Make sure we continue to get interrupts
6646 * until we hit the minimum or maximum frequencies.
6647 */
Akash Goel74ef1172015-03-06 11:07:19 +05306648 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006649 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006650
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006651 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006652 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006653
6654 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006655}
6656
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006657static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006658{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006659 int err;
6660
Chris Wilsondc979972016-05-10 14:10:04 +01006661 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006662 "Odd GPU freq value\n"))
6663 val &= ~1;
6664
Deepak Scd25dd52015-07-10 18:31:40 +05306665 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6666
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006667 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006668 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6669 if (err)
6670 return err;
6671
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006672 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006673 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006674
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006675 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006676 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006677
6678 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006679}
6680
Deepak Sa7f6e232015-05-09 18:04:44 +05306681/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306682 *
6683 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306684 * 1. Forcewake Media well.
6685 * 2. Request idle freq.
6686 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306687*/
6688static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6689{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006690 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6691 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006692 int err;
Deepak S5549d252014-06-28 11:26:11 +05306693
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006694 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306695 return;
6696
Chris Wilsonc9efef72017-01-02 15:28:45 +00006697 /* The punit delays the write of the frequency and voltage until it
6698 * determines the GPU is awake. During normal usage we don't want to
6699 * waste power changing the frequency if the GPU is sleeping (rc6).
6700 * However, the GPU and driver is now idle and we do not want to delay
6701 * switching to minimum voltage (reducing power whilst idle) as we do
6702 * not expect to be woken in the near future and so must flush the
6703 * change by waking the device.
6704 *
6705 * We choose to take the media powerwell (either would do to trick the
6706 * punit into committing the voltage change) as that takes a lot less
6707 * power than the render powerwell.
6708 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306709 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006710 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306711 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006712
6713 if (err)
6714 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306715}
6716
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006717void gen6_rps_busy(struct drm_i915_private *dev_priv)
6718{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006719 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6720
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006721 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006722 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006723 u8 freq;
6724
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006725 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006726 gen6_rps_reset_ei(dev_priv);
6727 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006728 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006729
Chris Wilsonc33d2472016-07-04 08:08:36 +01006730 gen6_enable_rps_interrupts(dev_priv);
6731
Chris Wilsonbd648182017-02-10 15:03:48 +00006732 /* Use the user's desired frequency as a guide, but for better
6733 * performance, jump directly to RPe as our starting frequency.
6734 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006735 freq = max(rps->cur_freq,
6736 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006737
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006738 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006739 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006740 rps->min_freq_softlimit,
6741 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006742 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006743 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006744 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006745}
6746
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006747void gen6_rps_idle(struct drm_i915_private *dev_priv)
6748{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006749 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6750
Chris Wilsonc33d2472016-07-04 08:08:36 +01006751 /* Flush our bottom-half so that it does not race with us
6752 * setting the idle frequency and so that it is bounded by
6753 * our rpm wakeref. And then disable the interrupts to stop any
6754 * futher RPS reclocking whilst we are asleep.
6755 */
6756 gen6_disable_rps_interrupts(dev_priv);
6757
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006758 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006759 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006760 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306761 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006762 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006763 gen6_set_rps(dev_priv, rps->idle_freq);
6764 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006765 I915_WRITE(GEN6_PMINTRMSK,
6766 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006767 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006768 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006769}
6770
Chris Wilsone61e0f52018-02-21 09:56:36 +00006771void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006772 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006773{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006774 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006775 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006776 bool boost;
6777
Chris Wilson8d3afd72015-05-21 21:01:47 +01006778 /* This is intentionally racy! We peek at the state here, then
6779 * validate inside the RPS worker.
6780 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006781 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006782 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006783
Chris Wilson253a2812018-02-06 14:31:37 +00006784 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6785 return;
6786
Chris Wilsone61e0f52018-02-21 09:56:36 +00006787 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006788 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006789 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006790 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6791 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006792 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006793 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006794 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006795 if (!boost)
6796 return;
6797
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006798 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6799 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006800
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006801 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006802}
6803
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006804int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006805{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006806 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006807 int err;
6808
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006809 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006810 GEM_BUG_ON(val > rps->max_freq);
6811 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006812
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006813 if (!rps->enabled) {
6814 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006815 return 0;
6816 }
6817
Chris Wilsondc979972016-05-10 14:10:04 +01006818 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006819 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006820 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006821 err = gen6_set_rps(dev_priv, val);
6822
6823 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006824}
6825
Chris Wilsondc979972016-05-10 14:10:04 +01006826static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006827{
Zhe Wang20e49362014-11-04 17:07:05 +00006828 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006829 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006830}
6831
Chris Wilsondc979972016-05-10 14:10:04 +01006832static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306833{
Akash Goel2030d682016-04-23 00:05:45 +05306834 I915_WRITE(GEN6_RP_CONTROL, 0);
6835}
6836
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006837static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006838{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006839 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006840}
6841
6842static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6843{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006844 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306845 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006846}
6847
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006848static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306849{
Deepak S38807742014-05-23 21:00:15 +05306850 I915_WRITE(GEN6_RC_CONTROL, 0);
6851}
6852
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006853static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6854{
6855 I915_WRITE(GEN6_RP_CONTROL, 0);
6856}
6857
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006858static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006859{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006860 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006861 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006862 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006863
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006864 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006865
Mika Kuoppala59bad942015-01-16 11:34:40 +02006866 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006867}
6868
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006869static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6870{
6871 I915_WRITE(GEN6_RP_CONTROL, 0);
6872}
6873
Chris Wilsondc979972016-05-10 14:10:04 +01006874static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306875{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306876 bool enable_rc6 = true;
6877 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006878 u32 rc_ctl;
6879 int rc_sw_target;
6880
6881 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6882 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6883 RC_SW_TARGET_STATE_SHIFT;
6884 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6885 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6886 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6887 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6888 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306889
6890 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006891 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306892 enable_rc6 = false;
6893 }
6894
6895 /*
6896 * The exact context size is not known for BXT, so assume a page size
6897 * for this check.
6898 */
6899 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006900 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6901 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006902 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306903 enable_rc6 = false;
6904 }
6905
6906 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6907 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6908 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6909 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006910 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306911 enable_rc6 = false;
6912 }
6913
Imre Deakfc619842016-06-29 19:13:55 +03006914 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6915 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6916 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6917 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6918 enable_rc6 = false;
6919 }
6920
6921 if (!I915_READ(GEN6_GFXPAUSE)) {
6922 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6923 enable_rc6 = false;
6924 }
6925
6926 if (!I915_READ(GEN8_MISC_CTRL0)) {
6927 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306928 enable_rc6 = false;
6929 }
6930
6931 return enable_rc6;
6932}
6933
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006934static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006935{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006936 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006937
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006938 /* Powersaving is controlled by the host when inside a VM */
6939 if (intel_vgpu_active(i915))
6940 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306941
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006942 if (info->has_rc6 &&
6943 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306944 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006945 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306946 }
6947
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006948 /*
6949 * We assume that we do not have any deep rc6 levels if we don't have
6950 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6951 * as the initial coarse check for rc6 in general, moving on to
6952 * progressively finer/deeper levels.
6953 */
6954 if (!info->has_rc6 && info->has_rc6p)
6955 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006956
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006957 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006958}
6959
Chris Wilsondc979972016-05-10 14:10:04 +01006960static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006961{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006962 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6963
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006964 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006965
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006966 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006967 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006968 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006969 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6970 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6971 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006972 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006973 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006974 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6975 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6976 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006977 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006978 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006979 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006980
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006981 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006982 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006983 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006984 u32 ddcc_status = 0;
6985
6986 if (sandybridge_pcode_read(dev_priv,
6987 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6988 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006989 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006990 clamp_t(u8,
6991 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006992 rps->min_freq,
6993 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006994 }
6995
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006996 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306997 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006998 * the natural hardware unit for SKL
6999 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007000 rps->rp0_freq *= GEN9_FREQ_SCALER;
7001 rps->rp1_freq *= GEN9_FREQ_SCALER;
7002 rps->min_freq *= GEN9_FREQ_SCALER;
7003 rps->max_freq *= GEN9_FREQ_SCALER;
7004 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05307005 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007006}
7007
Chris Wilson3a45b052016-07-13 09:10:32 +01007008static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007009 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01007010{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007011 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7012 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01007013
7014 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01007015 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007016 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01007017
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007018 if (set(dev_priv, freq))
7019 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01007020}
7021
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007022/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01007023static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00007024{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007025 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7026
David Weinehall36fe7782017-11-17 10:01:46 +02007027 /* Program defaults and thresholds for RPS */
7028 if (IS_GEN9(dev_priv))
7029 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7030 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007031
Akash Goel0beb0592015-03-06 11:07:20 +05307032 /* 1 second timeout*/
7033 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7034 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7035
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007036 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007037
Akash Goel0beb0592015-03-06 11:07:20 +05307038 /* Leaning on the below call to gen6_set_rps to program/setup the
7039 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7040 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007041 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007042
7043 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7044}
7045
Chris Wilsondc979972016-05-10 14:10:04 +01007046static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007047{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007048 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307049 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007050 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007051
7052 /* 1a: Software RC state - RC0 */
7053 I915_WRITE(GEN6_RC_STATE, 0);
7054
7055 /* 1b: Get forcewake during program sequence. Although the driver
7056 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007057 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007058
7059 /* 2a: Disable RC states. */
7060 I915_WRITE(GEN6_RC_CONTROL, 0);
7061
7062 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007063 if (INTEL_GEN(dev_priv) >= 10) {
7064 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7065 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7066 } else if (IS_SKYLAKE(dev_priv)) {
7067 /*
7068 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7069 * when CPG is enabled
7070 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307071 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007072 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307073 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007074 }
7075
Zhe Wang20e49362014-11-04 17:07:05 +00007076 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7077 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307078 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007079 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307080
Dave Gordon1a3d1892016-05-13 15:36:30 +01007081 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307082 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7083
Zhe Wang20e49362014-11-04 17:07:05 +00007084 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007085
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007086 /*
7087 * 2c: Program Coarse Power Gating Policies.
7088 *
7089 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7090 * use instead is a more conservative estimate for the maximum time
7091 * it takes us to service a CS interrupt and submit a new ELSP - that
7092 * is the time which the GPU is idle waiting for the CPU to select the
7093 * next request to execute. If the idle hysteresis is less than that
7094 * interrupt service latency, the hardware will automatically gate
7095 * the power well and we will then incur the wake up cost on top of
7096 * the service latency. A similar guide from intel_pstate is that we
7097 * do not want the enable hysteresis to less than the wakeup latency.
7098 *
7099 * igt/gem_exec_nop/sequential provides a rough estimate for the
7100 * service latency, and puts it around 10us for Broadwell (and other
7101 * big core) and around 40us for Broxton (and other low power cores).
7102 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7103 * However, the wakeup latency on Broxton is closer to 100us. To be
7104 * conservative, we have to factor in a context switch on top (due
7105 * to ksoftirqd).
7106 */
7107 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7108 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007109
Zhe Wang20e49362014-11-04 17:07:05 +00007110 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007111 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007112
7113 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7114 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7115 rc6_mode = GEN7_RC_CTL_TO_MODE;
7116 else
7117 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7118
Chris Wilson1c044f92017-01-25 17:26:01 +00007119 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007120 GEN6_RC_CTL_HW_ENABLE |
7121 GEN6_RC_CTL_RC6_ENABLE |
7122 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007123
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307124 /*
7125 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007126 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307127 */
Chris Wilsondc979972016-05-10 14:10:04 +01007128 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307129 I915_WRITE(GEN9_PG_ENABLE, 0);
7130 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007131 I915_WRITE(GEN9_PG_ENABLE,
7132 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007133
Mika Kuoppala59bad942015-01-16 11:34:40 +02007134 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007135}
7136
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007137static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007138{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007139 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307140 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007141
7142 /* 1a: Software RC state - RC0 */
7143 I915_WRITE(GEN6_RC_STATE, 0);
7144
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007145 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007146 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007147 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007148
7149 /* 2a: Disable RC states. */
7150 I915_WRITE(GEN6_RC_CONTROL, 0);
7151
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007152 /* 2b: Program RC6 thresholds.*/
7153 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7154 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7155 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307156 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007157 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007158 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007159 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007160
7161 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007162
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007163 I915_WRITE(GEN6_RC_CONTROL,
7164 GEN6_RC_CTL_HW_ENABLE |
7165 GEN7_RC_CTL_TO_MODE |
7166 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007167
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007168 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7169}
7170
7171static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7172{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007173 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7174
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007175 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7176
7177 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007178 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007179 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007180 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007181 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007182 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7183 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007184
Daniel Vetter7526ed72014-09-29 15:07:19 +02007185 /* Docs recommend 900MHz, and 300 MHz respectively */
7186 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007187 rps->max_freq_softlimit << 24 |
7188 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007189
Daniel Vetter7526ed72014-09-29 15:07:19 +02007190 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7191 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7192 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7193 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007194
Daniel Vetter7526ed72014-09-29 15:07:19 +02007195 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007196
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007197 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007198 I915_WRITE(GEN6_RP_CONTROL,
7199 GEN6_RP_MEDIA_TURBO |
7200 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7201 GEN6_RP_MEDIA_IS_GFX |
7202 GEN6_RP_ENABLE |
7203 GEN6_RP_UP_BUSY_AVG |
7204 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007205
Chris Wilson3a45b052016-07-13 09:10:32 +01007206 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007207
Mika Kuoppala59bad942015-01-16 11:34:40 +02007208 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007209}
7210
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007211static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007212{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007213 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307214 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007215 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007216 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007217 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007218
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007219 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007220
7221 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007222 gtfifodbg = I915_READ(GTFIFODBG);
7223 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007224 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7225 I915_WRITE(GTFIFODBG, gtfifodbg);
7226 }
7227
Mika Kuoppala59bad942015-01-16 11:34:40 +02007228 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007229
7230 /* disable the counters and set deterministic thresholds */
7231 I915_WRITE(GEN6_RC_CONTROL, 0);
7232
7233 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7234 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7235 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7236 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7237 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7238
Akash Goel3b3f1652016-10-13 22:44:48 +05307239 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007240 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007241
7242 I915_WRITE(GEN6_RC_SLEEP, 0);
7243 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007244 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007245 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7246 else
7247 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007248 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007249 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7250
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007251 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007252 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7253 if (HAS_RC6p(dev_priv))
7254 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7255 if (HAS_RC6pp(dev_priv))
7256 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007257 I915_WRITE(GEN6_RC_CONTROL,
7258 rc6_mask |
7259 GEN6_RC_CTL_EI_MODE(1) |
7260 GEN6_RC_CTL_HW_ENABLE);
7261
Ben Widawsky31643d52012-09-26 10:34:01 -07007262 rc6vids = 0;
7263 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01007264 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007265 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01007266 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007267 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7268 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7269 rc6vids &= 0xffff00;
7270 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7271 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7272 if (ret)
7273 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7274 }
7275
Mika Kuoppala59bad942015-01-16 11:34:40 +02007276 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007277}
7278
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007279static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7280{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007281 /* Here begins a magic sequence of register writes to enable
7282 * auto-downclocking.
7283 *
7284 * Perhaps there might be some value in exposing these to
7285 * userspace...
7286 */
7287 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7288
7289 /* Power down if completely idle for over 50ms */
7290 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7291 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7292
7293 reset_rps(dev_priv, gen6_set_rps);
7294
7295 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7296}
7297
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007298static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007299{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007300 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007301 const int min_freq = 15;
7302 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007303 unsigned int gpu_freq;
7304 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307305 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007306 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007307
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007308 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007309
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007310 if (rps->max_freq <= rps->min_freq)
7311 return;
7312
Ben Widawskyeda79642013-10-07 17:15:48 -03007313 policy = cpufreq_cpu_get(0);
7314 if (policy) {
7315 max_ia_freq = policy->cpuinfo.max_freq;
7316 cpufreq_cpu_put(policy);
7317 } else {
7318 /*
7319 * Default to measured freq if none found, PCU will ensure we
7320 * don't go over
7321 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007322 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007323 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007324
7325 /* Convert from kHz to MHz */
7326 max_ia_freq /= 1000;
7327
Ben Widawsky153b4b952013-10-22 22:05:09 -07007328 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007329 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7330 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007331
Chris Wilsond586b5f2018-03-08 14:26:48 +00007332 min_gpu_freq = rps->min_freq;
7333 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007334 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307335 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007336 min_gpu_freq /= GEN9_FREQ_SCALER;
7337 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307338 }
7339
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007340 /*
7341 * For each potential GPU frequency, load a ring frequency we'd like
7342 * to use for memory access. We do this by specifying the IA frequency
7343 * the PCU should use as a reference to determine the ring frequency.
7344 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307345 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007346 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007347 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007348
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007349 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307350 /*
7351 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7352 * No floor required for ring frequency on SKL.
7353 */
7354 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007355 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007356 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7357 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007358 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007359 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007360 ring_freq = max(min_ring_freq, ring_freq);
7361 /* leave ia_freq as the default, chosen by cpufreq */
7362 } else {
7363 /* On older processors, there is no separate ring
7364 * clock domain, so in order to boost the bandwidth
7365 * of the ring, we need to upclock the CPU (ia_freq).
7366 *
7367 * For GPU frequencies less than 750MHz,
7368 * just use the lowest ring freq.
7369 */
7370 if (gpu_freq < min_freq)
7371 ia_freq = 800;
7372 else
7373 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7374 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7375 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007376
Ben Widawsky42c05262012-09-26 10:34:00 -07007377 sandybridge_pcode_write(dev_priv,
7378 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007379 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7380 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7381 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007382 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007383}
7384
Ville Syrjälä03af2042014-06-28 02:03:53 +03007385static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307386{
7387 u32 val, rp0;
7388
Jani Nikula5b5929c2015-10-07 11:17:46 +03007389 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307390
Imre Deak43b67992016-08-31 19:13:02 +03007391 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007392 case 8:
7393 /* (2 * 4) config */
7394 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7395 break;
7396 case 12:
7397 /* (2 * 6) config */
7398 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7399 break;
7400 case 16:
7401 /* (2 * 8) config */
7402 default:
7403 /* Setting (2 * 8) Min RP0 for any other combination */
7404 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7405 break;
Deepak S095acd52015-01-17 11:05:59 +05307406 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007407
7408 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7409
Deepak S2b6b3a02014-05-27 15:59:30 +05307410 return rp0;
7411}
7412
7413static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7414{
7415 u32 val, rpe;
7416
7417 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7418 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7419
7420 return rpe;
7421}
7422
Deepak S7707df42014-07-12 18:46:14 +05307423static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7424{
7425 u32 val, rp1;
7426
Jani Nikula5b5929c2015-10-07 11:17:46 +03007427 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7428 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7429
Deepak S7707df42014-07-12 18:46:14 +05307430 return rp1;
7431}
7432
Deepak S96676fe2016-08-12 18:46:41 +05307433static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7434{
7435 u32 val, rpn;
7436
7437 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7438 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7439 FB_GFX_FREQ_FUSE_MASK);
7440
7441 return rpn;
7442}
7443
Deepak Sf8f2b002014-07-10 13:16:21 +05307444static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7445{
7446 u32 val, rp1;
7447
7448 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7449
7450 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7451
7452 return rp1;
7453}
7454
Ville Syrjälä03af2042014-06-28 02:03:53 +03007455static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007456{
7457 u32 val, rp0;
7458
Jani Nikula64936252013-05-22 15:36:20 +03007459 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007460
7461 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7462 /* Clamp to max */
7463 rp0 = min_t(u32, rp0, 0xea);
7464
7465 return rp0;
7466}
7467
7468static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7469{
7470 u32 val, rpe;
7471
Jani Nikula64936252013-05-22 15:36:20 +03007472 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007473 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007474 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007475 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7476
7477 return rpe;
7478}
7479
Ville Syrjälä03af2042014-06-28 02:03:53 +03007480static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007481{
Imre Deak36146032014-12-04 18:39:35 +02007482 u32 val;
7483
7484 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7485 /*
7486 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7487 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7488 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7489 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7490 * to make sure it matches what Punit accepts.
7491 */
7492 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007493}
7494
Imre Deakae484342014-03-31 15:10:44 +03007495/* Check that the pctx buffer wasn't move under us. */
7496static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7497{
7498 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7499
Matthew Auld77894222017-12-11 15:18:18 +00007500 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007501 dev_priv->vlv_pctx->stolen->start);
7502}
7503
Deepak S38807742014-05-23 21:00:15 +05307504
7505/* Check that the pcbr address is not empty. */
7506static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7507{
7508 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7509
7510 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7511}
7512
Chris Wilsondc979972016-05-10 14:10:04 +01007513static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307514{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007515 resource_size_t pctx_paddr, paddr;
7516 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307517 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307518
Deepak S38807742014-05-23 21:00:15 +05307519 pcbr = I915_READ(VLV_PCBR);
7520 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007521 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007522 paddr = dev_priv->dsm.end + 1 - pctx_size;
7523 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307524
7525 pctx_paddr = (paddr & (~4095));
7526 I915_WRITE(VLV_PCBR, pctx_paddr);
7527 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007528
7529 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307530}
7531
Chris Wilsondc979972016-05-10 14:10:04 +01007532static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007533{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007534 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007535 resource_size_t pctx_paddr;
7536 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007537 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007538
7539 pcbr = I915_READ(VLV_PCBR);
7540 if (pcbr) {
7541 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007542 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007543
Matthew Auld77894222017-12-11 15:18:18 +00007544 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007545 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007546 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007547 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007548 pctx_size);
7549 goto out;
7550 }
7551
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007552 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7553
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007554 /*
7555 * From the Gunit register HAS:
7556 * The Gfx driver is expected to program this register and ensure
7557 * proper allocation within Gfx stolen memory. For example, this
7558 * register should be programmed such than the PCBR range does not
7559 * overlap with other ranges, such as the frame buffer, protected
7560 * memory, or any other relevant ranges.
7561 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007562 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007563 if (!pctx) {
7564 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007565 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007566 }
7567
Matthew Auld77894222017-12-11 15:18:18 +00007568 GEM_BUG_ON(range_overflows_t(u64,
7569 dev_priv->dsm.start,
7570 pctx->stolen->start,
7571 U32_MAX));
7572 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007573 I915_WRITE(VLV_PCBR, pctx_paddr);
7574
7575out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007576 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007577 dev_priv->vlv_pctx = pctx;
7578}
7579
Chris Wilsondc979972016-05-10 14:10:04 +01007580static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007581{
Chris Wilson818fed42018-07-12 11:54:54 +01007582 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007583
Chris Wilson818fed42018-07-12 11:54:54 +01007584 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7585 if (pctx)
7586 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007587}
7588
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007589static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7590{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007591 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007592 vlv_get_cck_clock(dev_priv, "GPLL ref",
7593 CCK_GPLL_CLOCK_CONTROL,
7594 dev_priv->czclk_freq);
7595
7596 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007597 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007598}
7599
Chris Wilsondc979972016-05-10 14:10:04 +01007600static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007601{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007602 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007603 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007604
Chris Wilsondc979972016-05-10 14:10:04 +01007605 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007606
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007607 vlv_init_gpll_ref_freq(dev_priv);
7608
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007609 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7610 switch ((val >> 6) & 3) {
7611 case 0:
7612 case 1:
7613 dev_priv->mem_freq = 800;
7614 break;
7615 case 2:
7616 dev_priv->mem_freq = 1066;
7617 break;
7618 case 3:
7619 dev_priv->mem_freq = 1333;
7620 break;
7621 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007622 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007623
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007624 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7625 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007626 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007627 intel_gpu_freq(dev_priv, rps->max_freq),
7628 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007629
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007630 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007631 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007632 intel_gpu_freq(dev_priv, rps->efficient_freq),
7633 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007634
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007635 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307636 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007637 intel_gpu_freq(dev_priv, rps->rp1_freq),
7638 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307639
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007640 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007641 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007642 intel_gpu_freq(dev_priv, rps->min_freq),
7643 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007644}
7645
Chris Wilsondc979972016-05-10 14:10:04 +01007646static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307647{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007648 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007649 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307650
Chris Wilsondc979972016-05-10 14:10:04 +01007651 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307652
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007653 vlv_init_gpll_ref_freq(dev_priv);
7654
Ville Syrjäläa5805162015-05-26 20:42:30 +03007655 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007656 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007657 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007658
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007659 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007660 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007661 dev_priv->mem_freq = 2000;
7662 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007663 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007664 dev_priv->mem_freq = 1600;
7665 break;
7666 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007667 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007668
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007669 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7670 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307671 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007672 intel_gpu_freq(dev_priv, rps->max_freq),
7673 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307674
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007675 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307676 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007677 intel_gpu_freq(dev_priv, rps->efficient_freq),
7678 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307679
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007680 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307681 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007682 intel_gpu_freq(dev_priv, rps->rp1_freq),
7683 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307684
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007685 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307686 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007687 intel_gpu_freq(dev_priv, rps->min_freq),
7688 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307689
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007690 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7691 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007692 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307693}
7694
Chris Wilsondc979972016-05-10 14:10:04 +01007695static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007696{
Chris Wilsondc979972016-05-10 14:10:04 +01007697 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007698}
7699
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007700static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307701{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007702 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307703 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007704 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307705
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007706 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7707 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307708 if (gtfifodbg) {
7709 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7710 gtfifodbg);
7711 I915_WRITE(GTFIFODBG, gtfifodbg);
7712 }
7713
7714 cherryview_check_pctx(dev_priv);
7715
7716 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7717 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007718 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307719
Ville Syrjälä160614a2015-01-19 13:50:47 +02007720 /* Disable RC states. */
7721 I915_WRITE(GEN6_RC_CONTROL, 0);
7722
Deepak S38807742014-05-23 21:00:15 +05307723 /* 2a: Program RC6 thresholds.*/
7724 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7725 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7726 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7727
Akash Goel3b3f1652016-10-13 22:44:48 +05307728 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007729 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307730 I915_WRITE(GEN6_RC_SLEEP, 0);
7731
Deepak Sf4f71c72015-03-28 15:23:35 +05307732 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7733 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307734
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007735 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307736 I915_WRITE(VLV_COUNTER_CONTROL,
7737 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7738 VLV_MEDIA_RC6_COUNT_EN |
7739 VLV_RENDER_RC6_COUNT_EN));
7740
7741 /* For now we assume BIOS is allocating and populating the PCBR */
7742 pcbr = I915_READ(VLV_PCBR);
7743
Deepak S38807742014-05-23 21:00:15 +05307744 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007745 rc6_mode = 0;
7746 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007747 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307748 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7749
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007750 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7751}
7752
7753static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7754{
7755 u32 val;
7756
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007757 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7758
7759 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007760 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307761 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7762 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7763 I915_WRITE(GEN6_RP_UP_EI, 66000);
7764 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7765
7766 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7767
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007768 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307769 I915_WRITE(GEN6_RP_CONTROL,
7770 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007771 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307772 GEN6_RP_ENABLE |
7773 GEN6_RP_UP_BUSY_AVG |
7774 GEN6_RP_DOWN_IDLE_AVG);
7775
Deepak S3ef62342015-04-29 08:36:24 +05307776 /* Setting Fixed Bias */
7777 val = VLV_OVERRIDE_EN |
7778 VLV_SOC_TDP_EN |
7779 CHV_BIAS_CPU_50_SOC_50;
7780 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7781
Deepak S2b6b3a02014-05-27 15:59:30 +05307782 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7783
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007784 /* RPS code assumes GPLL is used */
7785 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7786
Jani Nikula742f4912015-09-03 11:16:09 +03007787 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307788 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7789
Chris Wilson3a45b052016-07-13 09:10:32 +01007790 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307791
Mika Kuoppala59bad942015-01-16 11:34:40 +02007792 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307793}
7794
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007795static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007796{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007797 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307798 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007799 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007800
Imre Deakae484342014-03-31 15:10:44 +03007801 valleyview_check_pctx(dev_priv);
7802
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007803 gtfifodbg = I915_READ(GTFIFODBG);
7804 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007805 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7806 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007807 I915_WRITE(GTFIFODBG, gtfifodbg);
7808 }
7809
Mika Kuoppala59bad942015-01-16 11:34:40 +02007810 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007811
Ville Syrjälä160614a2015-01-19 13:50:47 +02007812 /* Disable RC states. */
7813 I915_WRITE(GEN6_RC_CONTROL, 0);
7814
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007815 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7816 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7817 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7818
7819 for_each_engine(engine, dev_priv, id)
7820 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7821
7822 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7823
7824 /* Allows RC6 residency counter to work */
7825 I915_WRITE(VLV_COUNTER_CONTROL,
7826 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7827 VLV_MEDIA_RC0_COUNT_EN |
7828 VLV_RENDER_RC0_COUNT_EN |
7829 VLV_MEDIA_RC6_COUNT_EN |
7830 VLV_RENDER_RC6_COUNT_EN));
7831
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007832 I915_WRITE(GEN6_RC_CONTROL,
7833 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007834
7835 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7836}
7837
7838static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7839{
7840 u32 val;
7841
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007842 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7843
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007844 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007845 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7846 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7847 I915_WRITE(GEN6_RP_UP_EI, 66000);
7848 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7849
7850 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7851
7852 I915_WRITE(GEN6_RP_CONTROL,
7853 GEN6_RP_MEDIA_TURBO |
7854 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7855 GEN6_RP_MEDIA_IS_GFX |
7856 GEN6_RP_ENABLE |
7857 GEN6_RP_UP_BUSY_AVG |
7858 GEN6_RP_DOWN_IDLE_CONT);
7859
Deepak S3ef62342015-04-29 08:36:24 +05307860 /* Setting Fixed Bias */
7861 val = VLV_OVERRIDE_EN |
7862 VLV_SOC_TDP_EN |
7863 VLV_BIAS_CPU_125_SOC_875;
7864 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7865
Jani Nikula64936252013-05-22 15:36:20 +03007866 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007867
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007868 /* RPS code assumes GPLL is used */
7869 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7870
Jani Nikula742f4912015-09-03 11:16:09 +03007871 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007872 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7873
Chris Wilson3a45b052016-07-13 09:10:32 +01007874 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007875
Mika Kuoppala59bad942015-01-16 11:34:40 +02007876 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007877}
7878
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007879static unsigned long intel_pxfreq(u32 vidfreq)
7880{
7881 unsigned long freq;
7882 int div = (vidfreq & 0x3f0000) >> 16;
7883 int post = (vidfreq & 0x3000) >> 12;
7884 int pre = (vidfreq & 0x7);
7885
7886 if (!pre)
7887 return 0;
7888
7889 freq = ((div * 133333) / ((1<<post) * pre));
7890
7891 return freq;
7892}
7893
Daniel Vettereb48eb02012-04-26 23:28:12 +02007894static const struct cparams {
7895 u16 i;
7896 u16 t;
7897 u16 m;
7898 u16 c;
7899} cparams[] = {
7900 { 1, 1333, 301, 28664 },
7901 { 1, 1066, 294, 24460 },
7902 { 1, 800, 294, 25192 },
7903 { 0, 1333, 276, 27605 },
7904 { 0, 1066, 276, 27605 },
7905 { 0, 800, 231, 23784 },
7906};
7907
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007908static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007909{
7910 u64 total_count, diff, ret;
7911 u32 count1, count2, count3, m = 0, c = 0;
7912 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7913 int i;
7914
Chris Wilson67520412017-03-02 13:28:01 +00007915 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007916
Daniel Vetter20e4d402012-08-08 23:35:39 +02007917 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007918
7919 /* Prevent division-by-zero if we are asking too fast.
7920 * Also, we don't get interesting results if we are polling
7921 * faster than once in 10ms, so just return the saved value
7922 * in such cases.
7923 */
7924 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007925 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007926
7927 count1 = I915_READ(DMIEC);
7928 count2 = I915_READ(DDREC);
7929 count3 = I915_READ(CSIEC);
7930
7931 total_count = count1 + count2 + count3;
7932
7933 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007934 if (total_count < dev_priv->ips.last_count1) {
7935 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007936 diff += total_count;
7937 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007938 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007939 }
7940
7941 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007942 if (cparams[i].i == dev_priv->ips.c_m &&
7943 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007944 m = cparams[i].m;
7945 c = cparams[i].c;
7946 break;
7947 }
7948 }
7949
7950 diff = div_u64(diff, diff1);
7951 ret = ((m * diff) + c);
7952 ret = div_u64(ret, 10);
7953
Daniel Vetter20e4d402012-08-08 23:35:39 +02007954 dev_priv->ips.last_count1 = total_count;
7955 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007956
Daniel Vetter20e4d402012-08-08 23:35:39 +02007957 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007958
7959 return ret;
7960}
7961
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007962unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7963{
7964 unsigned long val;
7965
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007966 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007967 return 0;
7968
7969 spin_lock_irq(&mchdev_lock);
7970
7971 val = __i915_chipset_val(dev_priv);
7972
7973 spin_unlock_irq(&mchdev_lock);
7974
7975 return val;
7976}
7977
Daniel Vettereb48eb02012-04-26 23:28:12 +02007978unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7979{
7980 unsigned long m, x, b;
7981 u32 tsfs;
7982
7983 tsfs = I915_READ(TSFS);
7984
7985 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7986 x = I915_READ8(TR1);
7987
7988 b = tsfs & TSFS_INTR_MASK;
7989
7990 return ((m * x) / 127) - b;
7991}
7992
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007993static int _pxvid_to_vd(u8 pxvid)
7994{
7995 if (pxvid == 0)
7996 return 0;
7997
7998 if (pxvid >= 8 && pxvid < 31)
7999 pxvid = 31;
8000
8001 return (pxvid + 2) * 125;
8002}
8003
8004static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008005{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008006 const int vd = _pxvid_to_vd(pxvid);
8007 const int vm = vd - 1125;
8008
Chris Wilsondc979972016-05-10 14:10:04 +01008009 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008010 return vm > 0 ? vm : 0;
8011
8012 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008013}
8014
Daniel Vetter02d71952012-08-09 16:44:54 +02008015static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008016{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008017 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008018 u32 count;
8019
Chris Wilson67520412017-03-02 13:28:01 +00008020 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008021
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008022 now = ktime_get_raw_ns();
8023 diffms = now - dev_priv->ips.last_time2;
8024 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008025
8026 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008027 if (!diffms)
8028 return;
8029
8030 count = I915_READ(GFXEC);
8031
Daniel Vetter20e4d402012-08-08 23:35:39 +02008032 if (count < dev_priv->ips.last_count2) {
8033 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008034 diff += count;
8035 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008036 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008037 }
8038
Daniel Vetter20e4d402012-08-08 23:35:39 +02008039 dev_priv->ips.last_count2 = count;
8040 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008041
8042 /* More magic constants... */
8043 diff = diff * 1181;
8044 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008045 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008046}
8047
Daniel Vetter02d71952012-08-09 16:44:54 +02008048void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8049{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00008050 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02008051 return;
8052
Daniel Vetter92703882012-08-09 16:46:01 +02008053 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008054
8055 __i915_update_gfx_val(dev_priv);
8056
Daniel Vetter92703882012-08-09 16:46:01 +02008057 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008058}
8059
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008060static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008061{
8062 unsigned long t, corr, state1, corr2, state2;
8063 u32 pxvid, ext_v;
8064
Chris Wilson67520412017-03-02 13:28:01 +00008065 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008066
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008067 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008068 pxvid = (pxvid >> 24) & 0x7f;
8069 ext_v = pvid_to_extvid(dev_priv, pxvid);
8070
8071 state1 = ext_v;
8072
8073 t = i915_mch_val(dev_priv);
8074
8075 /* Revel in the empirically derived constants */
8076
8077 /* Correction factor in 1/100000 units */
8078 if (t > 80)
8079 corr = ((t * 2349) + 135940);
8080 else if (t >= 50)
8081 corr = ((t * 964) + 29317);
8082 else /* < 50 */
8083 corr = ((t * 301) + 1004);
8084
8085 corr = corr * ((150142 * state1) / 10000 - 78642);
8086 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008087 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008088
8089 state2 = (corr2 * state1) / 10000;
8090 state2 /= 100; /* convert to mW */
8091
Daniel Vetter02d71952012-08-09 16:44:54 +02008092 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008093
Daniel Vetter20e4d402012-08-08 23:35:39 +02008094 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008095}
8096
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008097unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8098{
8099 unsigned long val;
8100
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00008101 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008102 return 0;
8103
8104 spin_lock_irq(&mchdev_lock);
8105
8106 val = __i915_gfx_val(dev_priv);
8107
8108 spin_unlock_irq(&mchdev_lock);
8109
8110 return val;
8111}
8112
Daniel Vettereb48eb02012-04-26 23:28:12 +02008113/**
8114 * i915_read_mch_val - return value for IPS use
8115 *
8116 * Calculate and return a value for the IPS driver to use when deciding whether
8117 * we have thermal and power headroom to increase CPU or GPU power budget.
8118 */
8119unsigned long i915_read_mch_val(void)
8120{
8121 struct drm_i915_private *dev_priv;
8122 unsigned long chipset_val, graphics_val, ret = 0;
8123
Daniel Vetter92703882012-08-09 16:46:01 +02008124 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008125 if (!i915_mch_dev)
8126 goto out_unlock;
8127 dev_priv = i915_mch_dev;
8128
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008129 chipset_val = __i915_chipset_val(dev_priv);
8130 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008131
8132 ret = chipset_val + graphics_val;
8133
8134out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008135 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008136
8137 return ret;
8138}
8139EXPORT_SYMBOL_GPL(i915_read_mch_val);
8140
8141/**
8142 * i915_gpu_raise - raise GPU frequency limit
8143 *
8144 * Raise the limit; IPS indicates we have thermal headroom.
8145 */
8146bool i915_gpu_raise(void)
8147{
8148 struct drm_i915_private *dev_priv;
8149 bool ret = true;
8150
Daniel Vetter92703882012-08-09 16:46:01 +02008151 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008152 if (!i915_mch_dev) {
8153 ret = false;
8154 goto out_unlock;
8155 }
8156 dev_priv = i915_mch_dev;
8157
Daniel Vetter20e4d402012-08-08 23:35:39 +02008158 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
8159 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008160
8161out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008162 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008163
8164 return ret;
8165}
8166EXPORT_SYMBOL_GPL(i915_gpu_raise);
8167
8168/**
8169 * i915_gpu_lower - lower GPU frequency limit
8170 *
8171 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8172 * frequency maximum.
8173 */
8174bool i915_gpu_lower(void)
8175{
8176 struct drm_i915_private *dev_priv;
8177 bool ret = true;
8178
Daniel Vetter92703882012-08-09 16:46:01 +02008179 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008180 if (!i915_mch_dev) {
8181 ret = false;
8182 goto out_unlock;
8183 }
8184 dev_priv = i915_mch_dev;
8185
Daniel Vetter20e4d402012-08-08 23:35:39 +02008186 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
8187 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008188
8189out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008190 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008191
8192 return ret;
8193}
8194EXPORT_SYMBOL_GPL(i915_gpu_lower);
8195
8196/**
8197 * i915_gpu_busy - indicate GPU business to IPS
8198 *
8199 * Tell the IPS driver whether or not the GPU is busy.
8200 */
8201bool i915_gpu_busy(void)
8202{
Daniel Vettereb48eb02012-04-26 23:28:12 +02008203 bool ret = false;
8204
Daniel Vetter92703882012-08-09 16:46:01 +02008205 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01008206 if (i915_mch_dev)
8207 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02008208 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008209
8210 return ret;
8211}
8212EXPORT_SYMBOL_GPL(i915_gpu_busy);
8213
8214/**
8215 * i915_gpu_turbo_disable - disable graphics turbo
8216 *
8217 * Disable graphics turbo by resetting the max frequency and setting the
8218 * current frequency to the default.
8219 */
8220bool i915_gpu_turbo_disable(void)
8221{
8222 struct drm_i915_private *dev_priv;
8223 bool ret = true;
8224
Daniel Vetter92703882012-08-09 16:46:01 +02008225 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008226 if (!i915_mch_dev) {
8227 ret = false;
8228 goto out_unlock;
8229 }
8230 dev_priv = i915_mch_dev;
8231
Daniel Vetter20e4d402012-08-08 23:35:39 +02008232 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008233
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008234 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008235 ret = false;
8236
8237out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008238 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008239
8240 return ret;
8241}
8242EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8243
8244/**
8245 * Tells the intel_ips driver that the i915 driver is now loaded, if
8246 * IPS got loaded first.
8247 *
8248 * This awkward dance is so that neither module has to depend on the
8249 * other in order for IPS to do the appropriate communication of
8250 * GPU turbo limits to i915.
8251 */
8252static void
8253ips_ping_for_i915_load(void)
8254{
8255 void (*link)(void);
8256
8257 link = symbol_get(ips_link_to_i915_driver);
8258 if (link) {
8259 link();
8260 symbol_put(ips_link_to_i915_driver);
8261 }
8262}
8263
8264void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8265{
Daniel Vetter02d71952012-08-09 16:44:54 +02008266 /* We only register the i915 ips part with intel-ips once everything is
8267 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008268 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008269 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008270 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008271
8272 ips_ping_for_i915_load();
8273}
8274
8275void intel_gpu_ips_teardown(void)
8276{
Daniel Vetter92703882012-08-09 16:46:01 +02008277 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008278 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008279 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008280}
Deepak S76c3552f2014-01-30 23:08:16 +05308281
Chris Wilsondc979972016-05-10 14:10:04 +01008282static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008283{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008284 u32 lcfuse;
8285 u8 pxw[16];
8286 int i;
8287
8288 /* Disable to program */
8289 I915_WRITE(ECR, 0);
8290 POSTING_READ(ECR);
8291
8292 /* Program energy weights for various events */
8293 I915_WRITE(SDEW, 0x15040d00);
8294 I915_WRITE(CSIEW0, 0x007f0000);
8295 I915_WRITE(CSIEW1, 0x1e220004);
8296 I915_WRITE(CSIEW2, 0x04000004);
8297
8298 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008299 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008300 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008301 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008302
8303 /* Program P-state weights to account for frequency power adjustment */
8304 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008305 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008306 unsigned long freq = intel_pxfreq(pxvidfreq);
8307 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8308 PXVFREQ_PX_SHIFT;
8309 unsigned long val;
8310
8311 val = vid * vid;
8312 val *= (freq / 1000);
8313 val *= 255;
8314 val /= (127*127*900);
8315 if (val > 0xff)
8316 DRM_ERROR("bad pxval: %ld\n", val);
8317 pxw[i] = val;
8318 }
8319 /* Render standby states get 0 weight */
8320 pxw[14] = 0;
8321 pxw[15] = 0;
8322
8323 for (i = 0; i < 4; i++) {
8324 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8325 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008326 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008327 }
8328
8329 /* Adjust magic regs to magic values (more experimental results) */
8330 I915_WRITE(OGW0, 0);
8331 I915_WRITE(OGW1, 0);
8332 I915_WRITE(EG0, 0x00007f00);
8333 I915_WRITE(EG1, 0x0000000e);
8334 I915_WRITE(EG2, 0x000e0000);
8335 I915_WRITE(EG3, 0x68000300);
8336 I915_WRITE(EG4, 0x42000000);
8337 I915_WRITE(EG5, 0x00140031);
8338 I915_WRITE(EG6, 0);
8339 I915_WRITE(EG7, 0);
8340
8341 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008342 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008343
8344 /* Enable PMON + select events */
8345 I915_WRITE(ECR, 0x80000019);
8346
8347 lcfuse = I915_READ(LCFUSE02);
8348
Daniel Vetter20e4d402012-08-08 23:35:39 +02008349 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008350}
8351
Chris Wilsondc979972016-05-10 14:10:04 +01008352void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008353{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008354 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8355
Imre Deakb268c692015-12-15 20:10:31 +02008356 /*
8357 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8358 * requirement.
8359 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008360 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008361 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008362 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008363 }
Imre Deake6069ca2014-04-18 16:01:02 +03008364
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008365 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008366
8367 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008368 if (IS_CHERRYVIEW(dev_priv))
8369 cherryview_init_gt_powersave(dev_priv);
8370 else if (IS_VALLEYVIEW(dev_priv))
8371 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008372 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008373 gen6_init_rps_frequencies(dev_priv);
8374
8375 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008376 rps->idle_freq = rps->min_freq;
8377 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008378
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008379 rps->max_freq_softlimit = rps->max_freq;
8380 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008381
8382 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008383 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008384 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008385 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008386 intel_freq_opcode(dev_priv, 450));
8387
Chris Wilson99ac9612016-07-13 09:10:34 +01008388 /* After setting max-softlimit, find the overclock max freq */
8389 if (IS_GEN6(dev_priv) ||
8390 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8391 u32 params = 0;
8392
8393 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8394 if (params & BIT(31)) { /* OC supported */
8395 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008396 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008397 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008398 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008399 }
8400 }
8401
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008402 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008403 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008404
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008405 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008406}
8407
Chris Wilsondc979972016-05-10 14:10:04 +01008408void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008409{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008410 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008411 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008412
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008413 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008414 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008415}
8416
Chris Wilson54b4f682016-07-21 21:16:19 +01008417/**
8418 * intel_suspend_gt_powersave - suspend PM work and helper threads
8419 * @dev_priv: i915 device
8420 *
8421 * We don't want to disable RC6 or other features here, we just want
8422 * to make sure any work we've queued has finished and won't bother
8423 * us while we're suspended.
8424 */
8425void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8426{
8427 if (INTEL_GEN(dev_priv) < 6)
8428 return;
8429
Chris Wilson54b4f682016-07-21 21:16:19 +01008430 /* gen6_rps_idle() will be called later to disable interrupts */
8431}
8432
Chris Wilsonb7137e02016-07-13 09:10:37 +01008433void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8434{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008435 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8436 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008437 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008438
Oscar Mateod02b98b2018-04-05 17:00:50 +03008439 if (INTEL_GEN(dev_priv) >= 11)
8440 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008441 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008442 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008443}
8444
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008445static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8446{
8447 lockdep_assert_held(&i915->pcu_lock);
8448
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008449 if (!i915->gt_pm.llc_pstate.enabled)
8450 return;
8451
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008452 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008453
8454 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008455}
8456
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008457static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8458{
8459 lockdep_assert_held(&dev_priv->pcu_lock);
8460
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008461 if (!dev_priv->gt_pm.rc6.enabled)
8462 return;
8463
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008464 if (INTEL_GEN(dev_priv) >= 9)
8465 gen9_disable_rc6(dev_priv);
8466 else if (IS_CHERRYVIEW(dev_priv))
8467 cherryview_disable_rc6(dev_priv);
8468 else if (IS_VALLEYVIEW(dev_priv))
8469 valleyview_disable_rc6(dev_priv);
8470 else if (INTEL_GEN(dev_priv) >= 6)
8471 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008472
8473 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008474}
8475
8476static void intel_disable_rps(struct drm_i915_private *dev_priv)
8477{
8478 lockdep_assert_held(&dev_priv->pcu_lock);
8479
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008480 if (!dev_priv->gt_pm.rps.enabled)
8481 return;
8482
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008483 if (INTEL_GEN(dev_priv) >= 9)
8484 gen9_disable_rps(dev_priv);
8485 else if (IS_CHERRYVIEW(dev_priv))
8486 cherryview_disable_rps(dev_priv);
8487 else if (IS_VALLEYVIEW(dev_priv))
8488 valleyview_disable_rps(dev_priv);
8489 else if (INTEL_GEN(dev_priv) >= 6)
8490 gen6_disable_rps(dev_priv);
8491 else if (IS_IRONLAKE_M(dev_priv))
8492 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008493
8494 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008495}
8496
Chris Wilsondc979972016-05-10 14:10:04 +01008497void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008498{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008499 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008500
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008501 intel_disable_rc6(dev_priv);
8502 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008503 if (HAS_LLC(dev_priv))
8504 intel_disable_llc_pstate(dev_priv);
8505
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008506 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008507}
8508
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008509static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8510{
8511 lockdep_assert_held(&i915->pcu_lock);
8512
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008513 if (i915->gt_pm.llc_pstate.enabled)
8514 return;
8515
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008516 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008517
8518 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008519}
8520
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008521static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8522{
8523 lockdep_assert_held(&dev_priv->pcu_lock);
8524
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008525 if (dev_priv->gt_pm.rc6.enabled)
8526 return;
8527
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008528 if (IS_CHERRYVIEW(dev_priv))
8529 cherryview_enable_rc6(dev_priv);
8530 else if (IS_VALLEYVIEW(dev_priv))
8531 valleyview_enable_rc6(dev_priv);
8532 else if (INTEL_GEN(dev_priv) >= 9)
8533 gen9_enable_rc6(dev_priv);
8534 else if (IS_BROADWELL(dev_priv))
8535 gen8_enable_rc6(dev_priv);
8536 else if (INTEL_GEN(dev_priv) >= 6)
8537 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008538
8539 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008540}
8541
8542static void intel_enable_rps(struct drm_i915_private *dev_priv)
8543{
8544 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8545
8546 lockdep_assert_held(&dev_priv->pcu_lock);
8547
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008548 if (rps->enabled)
8549 return;
8550
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008551 if (IS_CHERRYVIEW(dev_priv)) {
8552 cherryview_enable_rps(dev_priv);
8553 } else if (IS_VALLEYVIEW(dev_priv)) {
8554 valleyview_enable_rps(dev_priv);
8555 } else if (INTEL_GEN(dev_priv) >= 9) {
8556 gen9_enable_rps(dev_priv);
8557 } else if (IS_BROADWELL(dev_priv)) {
8558 gen8_enable_rps(dev_priv);
8559 } else if (INTEL_GEN(dev_priv) >= 6) {
8560 gen6_enable_rps(dev_priv);
8561 } else if (IS_IRONLAKE_M(dev_priv)) {
8562 ironlake_enable_drps(dev_priv);
8563 intel_init_emon(dev_priv);
8564 }
8565
8566 WARN_ON(rps->max_freq < rps->min_freq);
8567 WARN_ON(rps->idle_freq > rps->max_freq);
8568
8569 WARN_ON(rps->efficient_freq < rps->min_freq);
8570 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008571
8572 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008573}
8574
Chris Wilsonb7137e02016-07-13 09:10:37 +01008575void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8576{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008577 /* Powersaving is controlled by the host when inside a VM */
8578 if (intel_vgpu_active(dev_priv))
8579 return;
8580
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008581 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008582
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008583 if (HAS_RC6(dev_priv))
8584 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008585 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008586 if (HAS_LLC(dev_priv))
8587 intel_enable_llc_pstate(dev_priv);
8588
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008589 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008590}
Imre Deakc6df39b2014-04-14 20:24:29 +03008591
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008592static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008593{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008594 /*
8595 * On Ibex Peak and Cougar Point, we need to disable clock
8596 * gating for the panel power sequencer or it will fail to
8597 * start up when no ports are active.
8598 */
8599 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8600}
8601
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008602static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008603{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008604 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008605
Damien Lespiau055e3932014-08-18 13:49:10 +01008606 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008607 I915_WRITE(DSPCNTR(pipe),
8608 I915_READ(DSPCNTR(pipe)) |
8609 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008610
8611 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8612 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008613 }
8614}
8615
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008616static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008617{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008618 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008619
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008620 /*
8621 * Required for FBC
8622 * WaFbcDisableDpfcClockGating:ilk
8623 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008624 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8625 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8626 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008627
8628 I915_WRITE(PCH_3DCGDIS0,
8629 MARIUNIT_CLOCK_GATE_DISABLE |
8630 SVSMUNIT_CLOCK_GATE_DISABLE);
8631 I915_WRITE(PCH_3DCGDIS1,
8632 VFMUNIT_CLOCK_GATE_DISABLE);
8633
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008634 /*
8635 * According to the spec the following bits should be set in
8636 * order to enable memory self-refresh
8637 * The bit 22/21 of 0x42004
8638 * The bit 5 of 0x42020
8639 * The bit 15 of 0x45000
8640 */
8641 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8642 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8643 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008644 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008645 I915_WRITE(DISP_ARB_CTL,
8646 (I915_READ(DISP_ARB_CTL) |
8647 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008648
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008649 /*
8650 * Based on the document from hardware guys the following bits
8651 * should be set unconditionally in order to enable FBC.
8652 * The bit 22 of 0x42000
8653 * The bit 22 of 0x42004
8654 * The bit 7,8,9 of 0x42020.
8655 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008656 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008657 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008658 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8659 I915_READ(ILK_DISPLAY_CHICKEN1) |
8660 ILK_FBCQ_DIS);
8661 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8662 I915_READ(ILK_DISPLAY_CHICKEN2) |
8663 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008664 }
8665
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008666 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8667
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008668 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8669 I915_READ(ILK_DISPLAY_CHICKEN2) |
8670 ILK_ELPIN_409_SELECT);
8671 I915_WRITE(_3D_CHICKEN2,
8672 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8673 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008674
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008675 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008676 I915_WRITE(CACHE_MODE_0,
8677 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008678
Akash Goel4e046322014-04-04 17:14:38 +05308679 /* WaDisable_RenderCache_OperationalFlush:ilk */
8680 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8681
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008682 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008683
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008684 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008685}
8686
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008687static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008688{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008689 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008690 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008691
8692 /*
8693 * On Ibex Peak and Cougar Point, we need to disable clock
8694 * gating for the panel power sequencer or it will fail to
8695 * start up when no ports are active.
8696 */
Jesse Barnescd664072013-10-02 10:34:19 -07008697 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8698 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8699 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008700 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8701 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008702 /* The below fixes the weird display corruption, a few pixels shifted
8703 * downward, on (only) LVDS of some HP laptops with IVY.
8704 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008705 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008706 val = I915_READ(TRANS_CHICKEN2(pipe));
8707 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8708 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008709 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008710 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008711 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8712 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8713 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008714 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8715 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008716 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008717 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008718 I915_WRITE(TRANS_CHICKEN1(pipe),
8719 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8720 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008721}
8722
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008723static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008724{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008725 uint32_t tmp;
8726
8727 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008728 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8729 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8730 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008731}
8732
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008733static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008734{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008735 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008736
Damien Lespiau231e54f2012-10-19 17:55:41 +01008737 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008738
8739 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8740 I915_READ(ILK_DISPLAY_CHICKEN2) |
8741 ILK_ELPIN_409_SELECT);
8742
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008743 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008744 I915_WRITE(_3D_CHICKEN,
8745 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8746
Akash Goel4e046322014-04-04 17:14:38 +05308747 /* WaDisable_RenderCache_OperationalFlush:snb */
8748 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8749
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008750 /*
8751 * BSpec recoomends 8x4 when MSAA is used,
8752 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008753 *
8754 * Note that PS/WM thread counts depend on the WIZ hashing
8755 * disable bit, which we don't touch here, but it's good
8756 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008757 */
8758 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008759 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008760
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008761 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008762 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008763
8764 I915_WRITE(GEN6_UCGCTL1,
8765 I915_READ(GEN6_UCGCTL1) |
8766 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8767 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8768
8769 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8770 * gating disable must be set. Failure to set it results in
8771 * flickering pixels due to Z write ordering failures after
8772 * some amount of runtime in the Mesa "fire" demo, and Unigine
8773 * Sanctuary and Tropics, and apparently anything else with
8774 * alpha test or pixel discard.
8775 *
8776 * According to the spec, bit 11 (RCCUNIT) must also be set,
8777 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008778 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008779 * WaDisableRCCUnitClockGating:snb
8780 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008781 */
8782 I915_WRITE(GEN6_UCGCTL2,
8783 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8784 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8785
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008786 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008787 I915_WRITE(_3D_CHICKEN3,
8788 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008789
8790 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008791 * Bspec says:
8792 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8793 * 3DSTATE_SF number of SF output attributes is more than 16."
8794 */
8795 I915_WRITE(_3D_CHICKEN3,
8796 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8797
8798 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008799 * According to the spec the following bits should be
8800 * set in order to enable memory self-refresh and fbc:
8801 * The bit21 and bit22 of 0x42000
8802 * The bit21 and bit22 of 0x42004
8803 * The bit5 and bit7 of 0x42020
8804 * The bit14 of 0x70180
8805 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008806 *
8807 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008808 */
8809 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8810 I915_READ(ILK_DISPLAY_CHICKEN1) |
8811 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8812 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8813 I915_READ(ILK_DISPLAY_CHICKEN2) |
8814 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008815 I915_WRITE(ILK_DSPCLK_GATE_D,
8816 I915_READ(ILK_DSPCLK_GATE_D) |
8817 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8818 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008819
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008820 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008821
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008822 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008823
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008824 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008825}
8826
8827static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8828{
8829 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8830
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008831 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008832 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008833 *
8834 * This actually overrides the dispatch
8835 * mode for all thread types.
8836 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008837 reg &= ~GEN7_FF_SCHED_MASK;
8838 reg |= GEN7_FF_TS_SCHED_HW;
8839 reg |= GEN7_FF_VS_SCHED_HW;
8840 reg |= GEN7_FF_DS_SCHED_HW;
8841
8842 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8843}
8844
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008845static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008846{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008847 /*
8848 * TODO: this bit should only be enabled when really needed, then
8849 * disabled when not needed anymore in order to save power.
8850 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008851 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008852 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8853 I915_READ(SOUTH_DSPCLK_GATE_D) |
8854 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008855
8856 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008857 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8858 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008859 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008860}
8861
Ville Syrjälä712bf362016-10-31 22:37:23 +02008862static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008863{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008864 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008865 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8866
8867 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8868 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8869 }
8870}
8871
Imre Deak450174f2016-05-03 15:54:21 +03008872static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8873 int general_prio_credits,
8874 int high_prio_credits)
8875{
8876 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008877 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008878
8879 /* WaTempDisableDOPClkGating:bdw */
8880 misccpctl = I915_READ(GEN7_MISCCPCTL);
8881 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8882
Oscar Mateo930a7842017-10-17 13:25:45 -07008883 val = I915_READ(GEN8_L3SQCREG1);
8884 val &= ~L3_PRIO_CREDITS_MASK;
8885 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8886 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8887 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008888
8889 /*
8890 * Wait at least 100 clocks before re-enabling clock gating.
8891 * See the definition of L3SQCREG1 in BSpec.
8892 */
8893 POSTING_READ(GEN8_L3SQCREG1);
8894 udelay(1);
8895 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8896}
8897
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008898static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8899{
8900 /* This is not an Wa. Enable to reduce Sampler power */
8901 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8902 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07008903
8904 /* WaEnable32PlaneMode:icl */
8905 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
8906 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008907}
8908
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008909static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8910{
8911 if (!HAS_PCH_CNP(dev_priv))
8912 return;
8913
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008914 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008915 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8916 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008917}
8918
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008919static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008920{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008921 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008922 cnp_init_clock_gating(dev_priv);
8923
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008924 /* This is not an Wa. Enable for better image quality */
8925 I915_WRITE(_3D_CHICKEN3,
8926 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8927
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008928 /* WaEnableChickenDCPR:cnl */
8929 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8930 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8931
8932 /* WaFbcWakeMemOn:cnl */
8933 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8934 DISP_FBC_MEMORY_WAKE);
8935
Chris Wilson34991bd2017-11-11 10:03:36 +00008936 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8937 /* ReadHitWriteOnlyDisable:cnl */
8938 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008939 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8940 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008941 val |= SARBUNIT_CLKGATE_DIS;
8942 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008943
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008944 /* Wa_2201832410:cnl */
8945 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8946 val |= GWUNIT_CLKGATE_DIS;
8947 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8948
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008949 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008950 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008951 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8952 val |= VFUNIT_CLKGATE_DIS;
8953 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008954}
8955
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008956static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8957{
8958 cnp_init_clock_gating(dev_priv);
8959 gen9_init_clock_gating(dev_priv);
8960
8961 /* WaFbcNukeOnHostModify:cfl */
8962 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8963 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8964}
8965
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008966static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008967{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008968 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008969
8970 /* WaDisableSDEUnitClockGating:kbl */
8971 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8972 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8973 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008974
8975 /* WaDisableGamClockGating:kbl */
8976 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8977 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8978 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008979
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008980 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008981 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8982 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008983}
8984
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008985static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008986{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008987 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008988
8989 /* WAC6entrylatency:skl */
8990 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8991 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008992
8993 /* WaFbcNukeOnHostModify:skl */
8994 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8995 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008996}
8997
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008998static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008999{
Matthew Auld8cb09832017-10-06 23:18:23 +01009000 /* The GTT cache must be disabled if the system is using 2M pages. */
9001 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
9002 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00009003 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009004
Ben Widawskyab57fff2013-12-12 15:28:04 -08009005 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07009006 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009007
Ben Widawskyab57fff2013-12-12 15:28:04 -08009008 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009009 I915_WRITE(CHICKEN_PAR1_1,
9010 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
9011
Ben Widawskyab57fff2013-12-12 15:28:04 -08009012 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01009013 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00009014 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02009015 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02009016 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009017 }
Ben Widawsky63801f22013-12-12 17:26:03 -08009018
Ben Widawskyab57fff2013-12-12 15:28:04 -08009019 /* WaVSRefCountFullforceMissDisable:bdw */
9020 /* WaDSRefCountFullforceMissDisable:bdw */
9021 I915_WRITE(GEN7_FF_THREAD_MODE,
9022 I915_READ(GEN7_FF_THREAD_MODE) &
9023 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02009024
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02009025 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9026 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009027
9028 /* WaDisableSDEUnitClockGating:bdw */
9029 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9030 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009031
Imre Deak450174f2016-05-03 15:54:21 +03009032 /* WaProgramL3SqcReg1Default:bdw */
9033 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009034
Matthew Auld8cb09832017-10-06 23:18:23 +01009035 /* WaGttCachingOffByDefault:bdw */
9036 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009037
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009038 /* WaKVMNotificationOnConfigChange:bdw */
9039 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9040 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9041
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009042 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009043
9044 /* WaDisableDopClockGating:bdw
9045 *
9046 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9047 * clock gating.
9048 */
9049 I915_WRITE(GEN6_UCGCTL1,
9050 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009051}
9052
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009053static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009054{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009055 /* L3 caching of data atomics doesn't work -- disable it. */
9056 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9057 I915_WRITE(HSW_ROW_CHICKEN3,
9058 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9059
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009060 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009061 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9062 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9063 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9064
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009065 /* WaVSRefCountFullforceMissDisable:hsw */
9066 I915_WRITE(GEN7_FF_THREAD_MODE,
9067 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009068
Akash Goel4e046322014-04-04 17:14:38 +05309069 /* WaDisable_RenderCache_OperationalFlush:hsw */
9070 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9071
Chia-I Wufe27c602014-01-28 13:29:33 +08009072 /* enable HiZ Raw Stall Optimization */
9073 I915_WRITE(CACHE_MODE_0_GEN7,
9074 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9075
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009076 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009077 I915_WRITE(CACHE_MODE_1,
9078 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009079
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009080 /*
9081 * BSpec recommends 8x4 when MSAA is used,
9082 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009083 *
9084 * Note that PS/WM thread counts depend on the WIZ hashing
9085 * disable bit, which we don't touch here, but it's good
9086 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009087 */
9088 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009089 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009090
Kenneth Graunke94411592014-12-31 16:23:00 -08009091 /* WaSampleCChickenBitEnable:hsw */
9092 I915_WRITE(HALF_SLICE_CHICKEN3,
9093 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9094
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009095 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009096 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9097
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009098 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009099}
9100
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009101static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009102{
Ben Widawsky20848222012-05-04 18:58:59 -07009103 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009104
Damien Lespiau231e54f2012-10-19 17:55:41 +01009105 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009106
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009107 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009108 I915_WRITE(_3D_CHICKEN3,
9109 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9110
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009111 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009112 I915_WRITE(IVB_CHICKEN3,
9113 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9114 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9115
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009116 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009117 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009118 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9119 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009120
Akash Goel4e046322014-04-04 17:14:38 +05309121 /* WaDisable_RenderCache_OperationalFlush:ivb */
9122 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9123
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009124 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009125 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9126 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9127
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009128 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009129 I915_WRITE(GEN7_L3CNTLREG1,
9130 GEN7_WA_FOR_GEN7_L3_CONTROL);
9131 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009132 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009133 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009134 I915_WRITE(GEN7_ROW_CHICKEN2,
9135 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009136 else {
9137 /* must write both registers */
9138 I915_WRITE(GEN7_ROW_CHICKEN2,
9139 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009140 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9141 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009142 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009143
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009144 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009145 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9146 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9147
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009148 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009149 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009150 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009151 */
9152 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009153 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009154
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009155 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009156 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9157 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9158 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9159
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009160 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009161
9162 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009163
Chris Wilson22721342014-03-04 09:41:43 +00009164 if (0) { /* causes HiZ corruption on ivb:gt1 */
9165 /* enable HiZ Raw Stall Optimization */
9166 I915_WRITE(CACHE_MODE_0_GEN7,
9167 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9168 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009169
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009170 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009171 I915_WRITE(CACHE_MODE_1,
9172 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009173
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009174 /*
9175 * BSpec recommends 8x4 when MSAA is used,
9176 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009177 *
9178 * Note that PS/WM thread counts depend on the WIZ hashing
9179 * disable bit, which we don't touch here, but it's good
9180 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009181 */
9182 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009183 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009184
Ben Widawsky20848222012-05-04 18:58:59 -07009185 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9186 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9187 snpcr |= GEN6_MBC_SNPCR_MED;
9188 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009189
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009190 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009191 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009192
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009193 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009194}
9195
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009196static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009197{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009198 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009199 I915_WRITE(_3D_CHICKEN3,
9200 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9201
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009202 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009203 I915_WRITE(IVB_CHICKEN3,
9204 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9205 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9206
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009207 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009208 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009209 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009210 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9211 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009212
Akash Goel4e046322014-04-04 17:14:38 +05309213 /* WaDisable_RenderCache_OperationalFlush:vlv */
9214 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9215
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009216 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009217 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9218 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9219
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009220 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009221 I915_WRITE(GEN7_ROW_CHICKEN2,
9222 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9223
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009224 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009225 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9226 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9227 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9228
Ville Syrjälä46680e02014-01-22 21:33:01 +02009229 gen7_setup_fixed_func_scheduler(dev_priv);
9230
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009231 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009232 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009233 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009234 */
9235 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009236 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009237
Akash Goelc98f5062014-03-24 23:00:07 +05309238 /* WaDisableL3Bank2xClockGate:vlv
9239 * Disabling L3 clock gating- MMIO 940c[25] = 1
9240 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9241 I915_WRITE(GEN7_UCGCTL4,
9242 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009243
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009244 /*
9245 * BSpec says this must be set, even though
9246 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9247 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009248 I915_WRITE(CACHE_MODE_1,
9249 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009250
9251 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009252 * BSpec recommends 8x4 when MSAA is used,
9253 * however in practice 16x4 seems fastest.
9254 *
9255 * Note that PS/WM thread counts depend on the WIZ hashing
9256 * disable bit, which we don't touch here, but it's good
9257 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9258 */
9259 I915_WRITE(GEN7_GT_MODE,
9260 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9261
9262 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009263 * WaIncreaseL3CreditsForVLVB0:vlv
9264 * This is the hardware default actually.
9265 */
9266 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9267
9268 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009269 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009270 * Disable clock gating on th GCFG unit to prevent a delay
9271 * in the reporting of vblank events.
9272 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009273 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009274}
9275
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009276static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009277{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009278 /* WaVSRefCountFullforceMissDisable:chv */
9279 /* WaDSRefCountFullforceMissDisable:chv */
9280 I915_WRITE(GEN7_FF_THREAD_MODE,
9281 I915_READ(GEN7_FF_THREAD_MODE) &
9282 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009283
9284 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9285 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9286 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009287
9288 /* WaDisableCSUnitClockGating:chv */
9289 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9290 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009291
9292 /* WaDisableSDEUnitClockGating:chv */
9293 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9294 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009295
9296 /*
Imre Deak450174f2016-05-03 15:54:21 +03009297 * WaProgramL3SqcReg1Default:chv
9298 * See gfxspecs/Related Documents/Performance Guide/
9299 * LSQC Setting Recommendations.
9300 */
9301 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9302
9303 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009304 * GTT cache may not work with big pages, so if those
9305 * are ever enabled GTT cache may need to be disabled.
9306 */
9307 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009308}
9309
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009310static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009311{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009312 uint32_t dspclk_gate;
9313
9314 I915_WRITE(RENCLK_GATE_D1, 0);
9315 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9316 GS_UNIT_CLOCK_GATE_DISABLE |
9317 CL_UNIT_CLOCK_GATE_DISABLE);
9318 I915_WRITE(RAMCLK_GATE_D, 0);
9319 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9320 OVRUNIT_CLOCK_GATE_DISABLE |
9321 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009322 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009323 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9324 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009325
9326 /* WaDisableRenderCachePipelinedFlush */
9327 I915_WRITE(CACHE_MODE_0,
9328 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009329
Akash Goel4e046322014-04-04 17:14:38 +05309330 /* WaDisable_RenderCache_OperationalFlush:g4x */
9331 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9332
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009333 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009334}
9335
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009336static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009337{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009338 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9339 I915_WRITE(RENCLK_GATE_D2, 0);
9340 I915_WRITE(DSPCLK_GATE_D, 0);
9341 I915_WRITE(RAMCLK_GATE_D, 0);
9342 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009343 I915_WRITE(MI_ARB_STATE,
9344 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309345
9346 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9347 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009348}
9349
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009350static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009351{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009352 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9353 I965_RCC_CLOCK_GATE_DISABLE |
9354 I965_RCPB_CLOCK_GATE_DISABLE |
9355 I965_ISC_CLOCK_GATE_DISABLE |
9356 I965_FBC_CLOCK_GATE_DISABLE);
9357 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009358 I915_WRITE(MI_ARB_STATE,
9359 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309360
9361 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9362 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009363}
9364
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009365static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009366{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009367 u32 dstate = I915_READ(D_STATE);
9368
9369 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9370 DSTATE_DOT_CLOCK_GATING;
9371 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009372
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009373 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009374 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009375
9376 /* IIR "flip pending" means done if this bit is set */
9377 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009378
9379 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009380 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009381
9382 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9383 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009384
9385 I915_WRITE(MI_ARB_STATE,
9386 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009387}
9388
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009389static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009390{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009391 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009392
9393 /* interrupts should cause a wake up from C3 */
9394 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9395 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009396
9397 I915_WRITE(MEM_MODE,
9398 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009399}
9400
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009401static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009402{
Ville Syrjälä10383922014-08-15 01:21:54 +03009403 I915_WRITE(MEM_MODE,
9404 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9405 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009406}
9407
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009408void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009409{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009410 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009411}
9412
Ville Syrjälä712bf362016-10-31 22:37:23 +02009413void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009414{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009415 if (HAS_PCH_LPT(dev_priv))
9416 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009417}
9418
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009419static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009420{
9421 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9422}
9423
9424/**
9425 * intel_init_clock_gating_hooks - setup the clock gating hooks
9426 * @dev_priv: device private
9427 *
9428 * Setup the hooks that configure which clocks of a given platform can be
9429 * gated and also apply various GT and display specific workarounds for these
9430 * platforms. Note that some GT specific workarounds are applied separately
9431 * when GPU contexts or batchbuffers start their execution.
9432 */
9433void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9434{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009435 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009436 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009437 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009438 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009439 else if (IS_COFFEELAKE(dev_priv))
9440 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009441 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009442 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009443 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009444 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009445 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009446 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009447 else if (IS_GEMINILAKE(dev_priv))
9448 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009449 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009450 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009451 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009452 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009453 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009454 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009455 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009456 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009457 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009458 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009459 else if (IS_GEN6(dev_priv))
9460 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9461 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009462 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009463 else if (IS_G4X(dev_priv))
9464 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009465 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009466 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009467 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009468 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009469 else if (IS_GEN3(dev_priv))
9470 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9471 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9472 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9473 else if (IS_GEN2(dev_priv))
9474 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9475 else {
9476 MISSING_CASE(INTEL_DEVID(dev_priv));
9477 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9478 }
9479}
9480
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009481/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009482void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009483{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009484 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009485 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009486 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009487 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009488 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009489
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009490 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009491 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009492 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009493 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009494 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009495 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009496 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009497 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009498
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009499 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009500 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009501 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009502 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009503 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009504 dev_priv->display.compute_intermediate_wm =
9505 ilk_compute_intermediate_wm;
9506 dev_priv->display.initial_watermarks =
9507 ilk_initial_watermarks;
9508 dev_priv->display.optimize_watermarks =
9509 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009510 } else {
9511 DRM_DEBUG_KMS("Failed to read display plane latency. "
9512 "Disable CxSR\n");
9513 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009514 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009515 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009516 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009517 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009518 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009519 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009520 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009521 } else if (IS_G4X(dev_priv)) {
9522 g4x_setup_wm_latency(dev_priv);
9523 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9524 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9525 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9526 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009527 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009528 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009529 dev_priv->is_ddr3,
9530 dev_priv->fsb_freq,
9531 dev_priv->mem_freq)) {
9532 DRM_INFO("failed to find known CxSR latency "
9533 "(found ddr%s fsb freq %d, mem freq %d), "
9534 "disabling CxSR\n",
9535 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9536 dev_priv->fsb_freq, dev_priv->mem_freq);
9537 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009538 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009539 dev_priv->display.update_wm = NULL;
9540 } else
9541 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009542 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009543 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009544 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009545 dev_priv->display.update_wm = i9xx_update_wm;
9546 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009547 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009548 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009549 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009550 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009551 } else {
9552 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009553 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009554 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009555 } else {
9556 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009557 }
9558}
9559
Lyude87660502016-08-17 15:55:53 -04009560static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9561{
9562 uint32_t flags =
9563 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9564
9565 switch (flags) {
9566 case GEN6_PCODE_SUCCESS:
9567 return 0;
9568 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009569 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009570 case GEN6_PCODE_ILLEGAL_CMD:
9571 return -ENXIO;
9572 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009573 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009574 return -EOVERFLOW;
9575 case GEN6_PCODE_TIMEOUT:
9576 return -ETIMEDOUT;
9577 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009578 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009579 return 0;
9580 }
9581}
9582
9583static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9584{
9585 uint32_t flags =
9586 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9587
9588 switch (flags) {
9589 case GEN6_PCODE_SUCCESS:
9590 return 0;
9591 case GEN6_PCODE_ILLEGAL_CMD:
9592 return -ENXIO;
9593 case GEN7_PCODE_TIMEOUT:
9594 return -ETIMEDOUT;
9595 case GEN7_PCODE_ILLEGAL_DATA:
9596 return -EINVAL;
9597 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9598 return -EOVERFLOW;
9599 default:
9600 MISSING_CASE(flags);
9601 return 0;
9602 }
9603}
9604
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009605int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009606{
Lyude87660502016-08-17 15:55:53 -04009607 int status;
9608
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009609 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009610
Chris Wilson3f5582d2016-06-30 15:32:45 +01009611 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9612 * use te fw I915_READ variants to reduce the amount of work
9613 * required when reading/writing.
9614 */
9615
9616 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009617 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9618 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009619 return -EAGAIN;
9620 }
9621
Chris Wilson3f5582d2016-06-30 15:32:45 +01009622 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9623 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9624 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009625
Chris Wilsone09a3032017-04-11 11:13:39 +01009626 if (__intel_wait_for_register_fw(dev_priv,
9627 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9628 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009629 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9630 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009631 return -ETIMEDOUT;
9632 }
9633
Chris Wilson3f5582d2016-06-30 15:32:45 +01009634 *val = I915_READ_FW(GEN6_PCODE_DATA);
9635 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009636
Lyude87660502016-08-17 15:55:53 -04009637 if (INTEL_GEN(dev_priv) > 6)
9638 status = gen7_check_mailbox_status(dev_priv);
9639 else
9640 status = gen6_check_mailbox_status(dev_priv);
9641
9642 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009643 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9644 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009645 return status;
9646 }
9647
Ben Widawsky42c05262012-09-26 10:34:00 -07009648 return 0;
9649}
9650
Imre Deake76019a2018-01-30 16:29:38 +02009651int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009652 u32 mbox, u32 val,
9653 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009654{
Lyude87660502016-08-17 15:55:53 -04009655 int status;
9656
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009657 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009658
Chris Wilson3f5582d2016-06-30 15:32:45 +01009659 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9660 * use te fw I915_READ variants to reduce the amount of work
9661 * required when reading/writing.
9662 */
9663
9664 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009665 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9666 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009667 return -EAGAIN;
9668 }
9669
Chris Wilson3f5582d2016-06-30 15:32:45 +01009670 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009671 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009672 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009673
Chris Wilsone09a3032017-04-11 11:13:39 +01009674 if (__intel_wait_for_register_fw(dev_priv,
9675 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009676 fast_timeout_us, slow_timeout_ms,
9677 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009678 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9679 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009680 return -ETIMEDOUT;
9681 }
9682
Chris Wilson3f5582d2016-06-30 15:32:45 +01009683 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009684
Lyude87660502016-08-17 15:55:53 -04009685 if (INTEL_GEN(dev_priv) > 6)
9686 status = gen7_check_mailbox_status(dev_priv);
9687 else
9688 status = gen6_check_mailbox_status(dev_priv);
9689
9690 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009691 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9692 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009693 return status;
9694 }
9695
Ben Widawsky42c05262012-09-26 10:34:00 -07009696 return 0;
9697}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009698
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009699static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9700 u32 request, u32 reply_mask, u32 reply,
9701 u32 *status)
9702{
9703 u32 val = request;
9704
9705 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9706
9707 return *status || ((val & reply_mask) == reply);
9708}
9709
9710/**
9711 * skl_pcode_request - send PCODE request until acknowledgment
9712 * @dev_priv: device private
9713 * @mbox: PCODE mailbox ID the request is targeted for
9714 * @request: request ID
9715 * @reply_mask: mask used to check for request acknowledgment
9716 * @reply: value used to check for request acknowledgment
9717 * @timeout_base_ms: timeout for polling with preemption enabled
9718 *
9719 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009720 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009721 * The request is acknowledged once the PCODE reply dword equals @reply after
9722 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009723 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009724 * preemption disabled.
9725 *
9726 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9727 * other error as reported by PCODE.
9728 */
9729int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9730 u32 reply_mask, u32 reply, int timeout_base_ms)
9731{
9732 u32 status;
9733 int ret;
9734
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009735 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009736
9737#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9738 &status)
9739
9740 /*
9741 * Prime the PCODE by doing a request first. Normally it guarantees
9742 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9743 * _wait_for() doesn't guarantee when its passed condition is evaluated
9744 * first, so send the first request explicitly.
9745 */
9746 if (COND) {
9747 ret = 0;
9748 goto out;
9749 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009750 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009751 if (!ret)
9752 goto out;
9753
9754 /*
9755 * The above can time out if the number of requests was low (2 in the
9756 * worst case) _and_ PCODE was busy for some reason even after a
9757 * (queued) request and @timeout_base_ms delay. As a workaround retry
9758 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009759 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009760 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009761 * requests, and for any quirks of the PCODE firmware that delays
9762 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009763 */
9764 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9765 WARN_ON_ONCE(timeout_base_ms > 3);
9766 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009767 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009768 preempt_enable();
9769
9770out:
9771 return ret ? ret : status;
9772#undef COND
9773}
9774
Ville Syrjälädd06f882014-11-10 22:55:12 +02009775static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9776{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009777 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9778
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009779 /*
9780 * N = val - 0xb7
9781 * Slow = Fast = GPLL ref * N
9782 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009783 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009784}
9785
Fengguang Wub55dd642014-07-12 11:21:39 +02009786static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009787{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009788 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9789
9790 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009791}
9792
Fengguang Wub55dd642014-07-12 11:21:39 +02009793static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309794{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009795 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9796
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009797 /*
9798 * N = val / 2
9799 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9800 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009801 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309802}
9803
Fengguang Wub55dd642014-07-12 11:21:39 +02009804static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309805{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009806 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9807
Ville Syrjälä1c147622014-08-18 14:42:43 +03009808 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009809 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309810}
9811
Ville Syrjälä616bc822015-01-23 21:04:25 +02009812int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9813{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009814 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009815 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9816 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009817 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009818 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009819 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009820 return byt_gpu_freq(dev_priv, val);
9821 else
9822 return val * GT_FREQUENCY_MULTIPLIER;
9823}
9824
Ville Syrjälä616bc822015-01-23 21:04:25 +02009825int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9826{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009827 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009828 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9829 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009830 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009831 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009832 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009833 return byt_freq_opcode(dev_priv, val);
9834 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009835 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309836}
9837
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009838void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009839{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009840 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009841 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009842
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009843 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009844
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009845 dev_priv->runtime_pm.suspended = false;
9846 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009847}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009848
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009849static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9850 const i915_reg_t reg)
9851{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009852 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009853 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009854
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009855 /*
9856 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009857 * uncore lock to prevent concurrent access to range reg.
9858 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009859 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009860
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009861 /*
9862 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009863 * With a control bit, we can choose between upper or lower
9864 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009865 *
9866 * Although we always use the counter in high-range mode elsewhere,
9867 * userspace may attempt to read the value before rc6 is initialised,
9868 * before we have set the default VLV_COUNTER_CONTROL value. So always
9869 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009870 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009871 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9872 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009873 upper = I915_READ_FW(reg);
9874 do {
9875 tmp = upper;
9876
9877 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9878 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9879 lower = I915_READ_FW(reg);
9880
9881 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9882 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9883 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009884 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009885
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009886 /*
9887 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009888 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9889 * now.
9890 */
9891
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009892 return lower | (u64)upper << 8;
9893}
9894
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009895u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009896 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009897{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009898 u64 time_hw, prev_hw, overflow_hw;
9899 unsigned int fw_domains;
9900 unsigned long flags;
9901 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009902 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009903
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009904 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009905 return 0;
9906
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009907 /*
9908 * Store previous hw counter values for counter wrap-around handling.
9909 *
9910 * There are only four interesting registers and they live next to each
9911 * other so we can use the relative address, compared to the smallest
9912 * one as the index into driver storage.
9913 */
9914 i = (i915_mmio_reg_offset(reg) -
9915 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9916 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9917 return 0;
9918
9919 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9920
9921 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9922 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9923
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009924 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9925 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009926 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009927 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009928 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009929 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009930 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009931 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9932 if (IS_GEN9_LP(dev_priv)) {
9933 mul = 10000;
9934 div = 12;
9935 } else {
9936 mul = 1280;
9937 div = 1;
9938 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009939
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009940 overflow_hw = BIT_ULL(32);
9941 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009942 }
9943
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009944 /*
9945 * Counter wrap handling.
9946 *
9947 * But relying on a sufficient frequency of queries otherwise counters
9948 * can still wrap.
9949 */
9950 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9951 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9952
9953 /* RC6 delta from last sample. */
9954 if (time_hw >= prev_hw)
9955 time_hw -= prev_hw;
9956 else
9957 time_hw += overflow_hw - prev_hw;
9958
9959 /* Add delta to RC6 extended raw driver copy. */
9960 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9961 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9962
9963 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9964 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9965
9966 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009967}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009968
9969u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9970{
9971 u32 cagf;
9972
9973 if (INTEL_GEN(dev_priv) >= 9)
9974 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9975 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9976 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9977 else
9978 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9979
9980 return cagf;
9981}