blob: eda7626cf61d404a7c75a959f38760fcf0146efe [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Sam Ravnborgd0e93592019-01-26 13:25:24 +010028#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010030
31#include <drm/drm_atomic_helper.h>
32#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070033#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010034
Jani Nikuladf0566a2019-06-13 11:44:16 +030035#include "display/intel_atomic.h"
Stanislav Lisovskiycac91e62020-05-22 16:18:43 +030036#include "display/intel_bw.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030037#include "display/intel_display_types.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030038#include "display/intel_fbc.h"
39#include "display/intel_sprite.h"
40
Andi Shyti0dc3c562019-10-20 19:41:39 +010041#include "gt/intel_llc.h"
42
Eugeni Dodonov85208be2012-04-16 22:20:34 -030043#include "i915_drv.h"
Jani Nikulaa10510a2020-02-27 19:00:47 +020044#include "i915_fixed.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030045#include "i915_irq.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +030046#include "i915_trace.h"
Jani Nikula696173b2019-04-05 14:00:15 +030047#include "intel_pm.h"
Chris Wilson56c50982019-04-26 09:17:22 +010048#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020049#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030050
Jani Nikulaa10510a2020-02-27 19:00:47 +020051/* Stores plane specific WM parameters */
52struct skl_wm_params {
53 bool x_tiled, y_tiled;
54 bool rc_surface;
55 bool is_planar;
56 u32 width;
57 u8 cpp;
58 u32 plane_pixel_rate;
59 u32 y_min_scanlines;
60 u32 plane_bytes_per_line;
61 uint_fixed_16_16_t plane_blocks_per_line;
62 uint_fixed_16_16_t y_tile_minimum;
63 u32 linetime_us;
64 u32 dbuf_block_size;
65};
66
67/* used in computing the new watermarks state */
68struct intel_wm_config {
69 unsigned int num_pipes_active;
70 bool sprites_enabled;
71 bool sprites_scaled;
72};
73
Ville Syrjälä46f16e62016-10-31 22:37:22 +020074static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030075{
Ville Syrjälä93564042017-08-24 22:10:51 +030076 if (HAS_LLC(dev_priv)) {
77 /*
78 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080079 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030080 *
81 * Must match Sampler, Pixel Back End, and Media. See
82 * WaCompressedResourceSamplerPbeMediaNewHashMode.
83 */
84 I915_WRITE(CHICKEN_PAR1_1,
85 I915_READ(CHICKEN_PAR1_1) |
86 SKL_DE_COMPRESSED_HASH_MODE);
87 }
88
Rodrigo Vivi82525c12017-06-08 08:50:00 -070089 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030090 I915_WRITE(CHICKEN_PAR1_1,
91 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
92
Rodrigo Vivi82525c12017-06-08 08:50:00 -070093 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030094 I915_WRITE(GEN8_CHICKEN_DCPR_1,
95 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030096
Rodrigo Vivi82525c12017-06-08 08:50:00 -070097 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
98 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030099 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
100 DISP_FBC_WM_DIS |
101 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +0300102
Rodrigo Vivi82525c12017-06-08 08:50:00 -0700103 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +0300104 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
105 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +0530106
107 if (IS_SKYLAKE(dev_priv)) {
108 /* WaDisableDopClockGating */
109 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
110 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
111 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300112}
113
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200114static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200115{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200116 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200117
Nick Hoatha7546152015-06-29 14:07:32 +0100118 /* WaDisableSDEUnitClockGating:bxt */
119 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
120 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
121
Imre Deak32608ca2015-03-11 11:10:27 +0200122 /*
123 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200124 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200125 */
Imre Deak32608ca2015-03-11 11:10:27 +0200126 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200127 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200128
129 /*
130 * Wa: Backlight PWM may stop in the asserted state, causing backlight
131 * to stay fully on.
132 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200133 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
134 PWM1_GATING_DIS | PWM2_GATING_DIS);
Uma Shankar1d85a292018-08-07 21:15:35 +0530135
136 /*
137 * Lower the display internal timeout.
138 * This is needed to avoid any hard hangs when DSI port PLL
139 * is off and a MMIO access is attempted by any privilege
140 * application, using batch buffers or any other means.
141 */
142 I915_WRITE(RM_TIMEOUT, MMIO_TIMEOUT_US(950));
Imre Deaka82abe42015-03-27 14:00:04 +0200143}
144
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200145static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
146{
147 gen9_init_clock_gating(dev_priv);
148
149 /*
150 * WaDisablePWMClockGating:glk
151 * Backlight PWM may stop in the asserted state, causing backlight
152 * to stay fully on.
153 */
154 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
155 PWM1_GATING_DIS | PWM2_GATING_DIS);
156}
157
Lucas De Marchi1d218222019-12-24 00:40:04 -0800158static void pnv_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200159{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200160 u32 tmp;
161
162 tmp = I915_READ(CLKCFG);
163
164 switch (tmp & CLKCFG_FSB_MASK) {
165 case CLKCFG_FSB_533:
166 dev_priv->fsb_freq = 533; /* 133*4 */
167 break;
168 case CLKCFG_FSB_800:
169 dev_priv->fsb_freq = 800; /* 200*4 */
170 break;
171 case CLKCFG_FSB_667:
172 dev_priv->fsb_freq = 667; /* 167*4 */
173 break;
174 case CLKCFG_FSB_400:
175 dev_priv->fsb_freq = 400; /* 100*4 */
176 break;
177 }
178
179 switch (tmp & CLKCFG_MEM_MASK) {
180 case CLKCFG_MEM_533:
181 dev_priv->mem_freq = 533;
182 break;
183 case CLKCFG_MEM_667:
184 dev_priv->mem_freq = 667;
185 break;
186 case CLKCFG_MEM_800:
187 dev_priv->mem_freq = 800;
188 break;
189 }
190
191 /* detect pineview DDR3 setting */
192 tmp = I915_READ(CSHRDDR3CTL);
193 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
194}
195
Lucas De Marchi9eae5e22019-12-24 00:40:09 -0800196static void ilk_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200197{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200198 u16 ddrpll, csipll;
199
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +0100200 ddrpll = intel_uncore_read16(&dev_priv->uncore, DDRMPLL1);
201 csipll = intel_uncore_read16(&dev_priv->uncore, CSIPLL0);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200202
203 switch (ddrpll & 0xff) {
204 case 0xc:
205 dev_priv->mem_freq = 800;
206 break;
207 case 0x10:
208 dev_priv->mem_freq = 1066;
209 break;
210 case 0x14:
211 dev_priv->mem_freq = 1333;
212 break;
213 case 0x18:
214 dev_priv->mem_freq = 1600;
215 break;
216 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300217 drm_dbg(&dev_priv->drm, "unknown memory frequency 0x%02x\n",
218 ddrpll & 0xff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200219 dev_priv->mem_freq = 0;
220 break;
221 }
222
Daniel Vetterc921aba2012-04-26 23:28:17 +0200223 switch (csipll & 0x3ff) {
224 case 0x00c:
225 dev_priv->fsb_freq = 3200;
226 break;
227 case 0x00e:
228 dev_priv->fsb_freq = 3733;
229 break;
230 case 0x010:
231 dev_priv->fsb_freq = 4266;
232 break;
233 case 0x012:
234 dev_priv->fsb_freq = 4800;
235 break;
236 case 0x014:
237 dev_priv->fsb_freq = 5333;
238 break;
239 case 0x016:
240 dev_priv->fsb_freq = 5866;
241 break;
242 case 0x018:
243 dev_priv->fsb_freq = 6400;
244 break;
245 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300246 drm_dbg(&dev_priv->drm, "unknown fsb frequency 0x%04x\n",
247 csipll & 0x3ff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200248 dev_priv->fsb_freq = 0;
249 break;
250 }
Daniel Vetterc921aba2012-04-26 23:28:17 +0200251}
252
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300253static const struct cxsr_latency cxsr_latency_table[] = {
254 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
255 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
256 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
257 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
258 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
259
260 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
261 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
262 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
263 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
264 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
265
266 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
267 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
268 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
269 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
270 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
271
272 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
273 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
274 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
275 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
276 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
277
278 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
279 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
280 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
281 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
282 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
283
284 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
285 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
286 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
287 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
288 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
289};
290
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100291static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
292 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300293 int fsb,
294 int mem)
295{
296 const struct cxsr_latency *latency;
297 int i;
298
299 if (fsb == 0 || mem == 0)
300 return NULL;
301
302 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
303 latency = &cxsr_latency_table[i];
304 if (is_desktop == latency->is_desktop &&
305 is_ddr3 == latency->is_ddr3 &&
306 fsb == latency->fsb_freq && mem == latency->mem_freq)
307 return latency;
308 }
309
310 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
311
312 return NULL;
313}
314
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200315static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
316{
317 u32 val;
318
Chris Wilson337fa6e2019-04-26 09:17:20 +0100319 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200320
321 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
322 if (enable)
323 val &= ~FORCE_DDR_HIGH_FREQ;
324 else
325 val |= FORCE_DDR_HIGH_FREQ;
326 val &= ~FORCE_DDR_LOW_FREQ;
327 val |= FORCE_DDR_FREQ_REQ_ACK;
328 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
329
330 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
331 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300332 drm_err(&dev_priv->drm,
333 "timed out waiting for Punit DDR DVFS request\n");
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200334
Chris Wilson337fa6e2019-04-26 09:17:20 +0100335 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200336}
337
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200338static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
339{
340 u32 val;
341
Chris Wilson337fa6e2019-04-26 09:17:20 +0100342 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200343
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200344 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345 if (enable)
346 val |= DSP_MAXFIFO_PM5_ENABLE;
347 else
348 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200349 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200350
Chris Wilson337fa6e2019-04-26 09:17:20 +0100351 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200352}
353
Ville Syrjäläf4998962015-03-10 17:02:21 +0200354#define FW_WM(value, plane) \
355 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
356
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200359 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300360 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100362 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200363 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300364 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300365 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200366 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300368 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300369 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200370 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 val = I915_READ(DSPFW3);
372 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
373 if (enable)
374 val |= PINEVIEW_SELF_REFRESH_EN;
375 else
376 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300377 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300381 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
382 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
383 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300384 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100385 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300386 /*
387 * FIXME can't find a bit like this for 915G, and
388 * and yet it does have the related watermark in
389 * FW_BLC_SELF. What's going on?
390 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
393 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
394 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300395 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300396 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200397 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300398 }
399
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200400 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
401
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300402 drm_dbg_kms(&dev_priv->drm, "memory self-refresh is %s (was %s)\n",
403 enableddisabled(enable),
404 enableddisabled(was_enabled));
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200405
406 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300407}
408
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300409/**
410 * intel_set_memory_cxsr - Configure CxSR state
411 * @dev_priv: i915 device
412 * @enable: Allow vs. disallow CxSR
413 *
414 * Allow or disallow the system to enter a special CxSR
415 * (C-state self refresh) state. What typically happens in CxSR mode
416 * is that several display FIFOs may get combined into a single larger
417 * FIFO for a particular plane (so called max FIFO mode) to allow the
418 * system to defer memory fetches longer, and the memory will enter
419 * self refresh.
420 *
421 * Note that enabling CxSR does not guarantee that the system enter
422 * this special mode, nor does it guarantee that the system stays
423 * in that mode once entered. So this just allows/disallows the system
424 * to autonomously utilize the CxSR mode. Other factors such as core
425 * C-states will affect when/if the system actually enters/exits the
426 * CxSR mode.
427 *
428 * Note that on VLV/CHV this actually only controls the max FIFO mode,
429 * and the system is free to enter/exit memory self refresh at any time
430 * even when the use of CxSR has been disallowed.
431 *
432 * While the system is actually in the CxSR/max FIFO mode, some plane
433 * control registers will not get latched on vblank. Thus in order to
434 * guarantee the system will respond to changes in the plane registers
435 * we must always disallow CxSR prior to making changes to those registers.
436 * Unfortunately the system will re-evaluate the CxSR conditions at
437 * frame start which happens after vblank start (which is when the plane
438 * registers would get latched), so we can't proceed with the plane update
439 * during the same frame where we disallowed CxSR.
440 *
441 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
442 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
443 * the hardware w.r.t. HPLL SR when writing to plane registers.
444 * Disallowing just CxSR is sufficient.
445 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200446bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200447{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200448 bool ret;
449
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300452 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
453 dev_priv->wm.vlv.cxsr = enable;
454 else if (IS_G4X(dev_priv))
455 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200456 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200457
458 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200459}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200460
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300461/*
462 * Latency for FIFO fetches is dependent on several factors:
463 * - memory configuration (speed, channels)
464 * - chipset
465 * - current MCH state
466 * It can be fairly high in some situations, so here we assume a fairly
467 * pessimal value. It's a tradeoff between extra memory fetches (if we
468 * set this value too high, the FIFO will fetch frequently to stay full)
469 * and power consumption (set it too low to save power and we might see
470 * FIFO underruns and display "flicker").
471 *
472 * A value of 5us seems to be a good balance; safe for very low end
473 * platforms but not overly aggressive on lower latency configs.
474 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100475static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300476
Ville Syrjäläb5004722015-03-05 21:19:47 +0200477#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
478 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
479
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200480static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +0100482 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200484 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200485 enum pipe pipe = crtc->pipe;
486 int sprite0_start, sprite1_start;
Kees Cook2713eb42020-02-20 16:05:17 -0800487 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200488
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200489 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200490 case PIPE_A:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
495 break;
496 case PIPE_B:
497 dsparb = I915_READ(DSPARB);
498 dsparb2 = I915_READ(DSPARB2);
499 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
500 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
501 break;
502 case PIPE_C:
503 dsparb2 = I915_READ(DSPARB2);
504 dsparb3 = I915_READ(DSPARB3);
505 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
506 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
507 break;
508 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200509 MISSING_CASE(pipe);
510 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511 }
512
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200513 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
514 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
515 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
516 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200517}
518
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
520 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200522 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523 int size;
524
525 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200526 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300527 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
528
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300529 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
530 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531
532 return size;
533}
534
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
536 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200538 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539 int size;
540
541 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200542 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
544 size >>= 1; /* Convert to cachelines */
545
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300546 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
547 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548
549 return size;
550}
551
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200552static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
553 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200555 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556 int size;
557
558 size = dsparb & 0x7f;
559 size >>= 2; /* Convert to cachelines */
560
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300561 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
562 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563
564 return size;
565}
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/* Pineview has different values for various configs */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800568static const struct intel_watermark_params pnv_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800575
576static const struct intel_watermark_params pnv_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_DISPLAY_FIFO,
578 .max_wm = PINEVIEW_MAX_WM,
579 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
580 .guard_size = PINEVIEW_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800583
584static const struct intel_watermark_params pnv_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300585 .fifo_size = PINEVIEW_CURSOR_FIFO,
586 .max_wm = PINEVIEW_CURSOR_MAX_WM,
587 .default_wm = PINEVIEW_CURSOR_DFT_WM,
588 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
589 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800591
592static const struct intel_watermark_params pnv_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = PINEVIEW_CURSOR_FIFO,
594 .max_wm = PINEVIEW_CURSOR_MAX_WM,
595 .default_wm = PINEVIEW_CURSOR_DFT_WM,
596 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
597 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800599
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300601 .fifo_size = I965_CURSOR_FIFO,
602 .max_wm = I965_CURSOR_MAX_WM,
603 .default_wm = I965_CURSOR_DFT_WM,
604 .guard_size = 2,
605 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300606};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800607
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300608static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300609 .fifo_size = I945_FIFO_SIZE,
610 .max_wm = I915_MAX_WM,
611 .default_wm = 1,
612 .guard_size = 2,
613 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800615
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300617 .fifo_size = I915_FIFO_SIZE,
618 .max_wm = I915_MAX_WM,
619 .default_wm = 1,
620 .guard_size = 2,
621 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800623
Ville Syrjälä9d539102014-08-15 01:21:53 +0300624static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I855GM_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800631
Ville Syrjälä9d539102014-08-15 01:21:53 +0300632static const struct intel_watermark_params i830_bc_wm_info = {
633 .fifo_size = I855GM_FIFO_SIZE,
634 .max_wm = I915_MAX_WM/2,
635 .default_wm = 1,
636 .guard_size = 2,
637 .cacheline_size = I830_FIFO_LINE_SIZE,
638};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800639
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200640static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300641 .fifo_size = I830_FIFO_SIZE,
642 .max_wm = I915_MAX_WM,
643 .default_wm = 1,
644 .guard_size = 2,
645 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646};
647
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300648/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300649 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
650 * @pixel_rate: Pipe pixel rate in kHz
651 * @cpp: Plane bytes per pixel
652 * @latency: Memory wakeup latency in 0.1us units
653 *
654 * Compute the watermark using the method 1 or "small buffer"
655 * formula. The caller may additonally add extra cachelines
656 * to account for TLB misses and clock crossings.
657 *
658 * This method is concerned with the short term drain rate
659 * of the FIFO, ie. it does not account for blanking periods
660 * which would effectively reduce the average drain rate across
661 * a longer period. The name "small" refers to the fact the
662 * FIFO is relatively small compared to the amount of data
663 * fetched.
664 *
665 * The FIFO level vs. time graph might look something like:
666 *
667 * |\ |\
668 * | \ | \
669 * __---__---__ (- plane active, _ blanking)
670 * -> time
671 *
672 * or perhaps like this:
673 *
674 * |\|\ |\|\
675 * __----__----__ (- plane active, _ blanking)
676 * -> time
677 *
678 * Returns:
679 * The watermark in bytes
680 */
681static unsigned int intel_wm_method1(unsigned int pixel_rate,
682 unsigned int cpp,
683 unsigned int latency)
684{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200685 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300686
Ville Syrjäläd492a292019-04-08 18:27:01 +0300687 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300688 ret = DIV_ROUND_UP_ULL(ret, 10000);
689
690 return ret;
691}
692
693/**
694 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
695 * @pixel_rate: Pipe pixel rate in kHz
696 * @htotal: Pipe horizontal total
697 * @width: Plane width in pixels
698 * @cpp: Plane bytes per pixel
699 * @latency: Memory wakeup latency in 0.1us units
700 *
701 * Compute the watermark using the method 2 or "large buffer"
702 * formula. The caller may additonally add extra cachelines
703 * to account for TLB misses and clock crossings.
704 *
705 * This method is concerned with the long term drain rate
706 * of the FIFO, ie. it does account for blanking periods
707 * which effectively reduce the average drain rate across
708 * a longer period. The name "large" refers to the fact the
709 * FIFO is relatively large compared to the amount of data
710 * fetched.
711 *
712 * The FIFO level vs. time graph might look something like:
713 *
714 * |\___ |\___
715 * | \___ | \___
716 * | \ | \
717 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
718 * -> time
719 *
720 * Returns:
721 * The watermark in bytes
722 */
723static unsigned int intel_wm_method2(unsigned int pixel_rate,
724 unsigned int htotal,
725 unsigned int width,
726 unsigned int cpp,
727 unsigned int latency)
728{
729 unsigned int ret;
730
731 /*
732 * FIXME remove once all users are computing
733 * watermarks in the correct place.
734 */
735 if (WARN_ON_ONCE(htotal == 0))
736 htotal = 1;
737
738 ret = (latency * pixel_rate) / (htotal * 10000);
739 ret = (ret + 1) * width * cpp;
740
741 return ret;
742}
743
744/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300745 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300746 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300747 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000748 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200749 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300750 * @latency_ns: memory latency for the platform
751 *
752 * Calculate the watermark level (the level at which the display plane will
753 * start fetching from memory again). Each chip has a different display
754 * FIFO size and allocation, so the caller needs to figure that out and pass
755 * in the correct intel_watermark_params structure.
756 *
757 * As the pixel clock runs, the FIFO will be drained at a rate that depends
758 * on the pixel size. When it reaches the watermark level, it'll start
759 * fetching FIFO line sized based chunks from memory until the FIFO fills
760 * past the watermark point. If the FIFO drains completely, a FIFO underrun
761 * will occur, and a display engine hang could result.
762 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300763static unsigned int intel_calculate_wm(int pixel_rate,
764 const struct intel_watermark_params *wm,
765 int fifo_size, int cpp,
766 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300767{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300768 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /*
771 * Note: we need to make sure we don't overflow for various clock &
772 * latency values.
773 * clocks go from a few thousand to several hundred thousand.
774 * latency is usually a few thousand
775 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300776 entries = intel_wm_method1(pixel_rate, cpp,
777 latency_ns / 100);
778 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
779 wm->guard_size;
780 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300782 wm_size = fifo_size - entries;
783 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300784
785 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300786 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300787 wm_size = wm->max_wm;
788 if (wm_size <= 0)
789 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300790
791 /*
792 * Bspec seems to indicate that the value shouldn't be lower than
793 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
794 * Lets go for 8 which is the burst size since certain platforms
795 * already use a hardcoded 8 (which is what the spec says should be
796 * done).
797 */
798 if (wm_size <= 8)
799 wm_size = 8;
800
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300801 return wm_size;
802}
803
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300804static bool is_disabling(int old, int new, int threshold)
805{
806 return old >= threshold && new < threshold;
807}
808
809static bool is_enabling(int old, int new, int threshold)
810{
811 return old < threshold && new >= threshold;
812}
813
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300814static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
815{
816 return dev_priv->wm.max_level + 1;
817}
818
Ville Syrjälä24304d812017-03-14 17:10:49 +0200819static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
820 const struct intel_plane_state *plane_state)
821{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100822 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä24304d812017-03-14 17:10:49 +0200823
824 /* FIXME check the 'enable' instead */
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100825 if (!crtc_state->hw.active)
Ville Syrjälä24304d812017-03-14 17:10:49 +0200826 return false;
827
828 /*
829 * Treat cursor with fb as always visible since cursor updates
830 * can happen faster than the vrefresh rate, and the current
831 * watermark code doesn't handle that correctly. Cursor updates
832 * which set/clear the fb or change the cursor size are going
833 * to get throttled by intel_legacy_cursor_update() to work
834 * around this problem with the watermark code.
835 */
836 if (plane->id == PLANE_CURSOR)
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +0100837 return plane_state->hw.fb != NULL;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200838 else
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100839 return plane_state->uapi.visible;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200840}
841
Ville Syrjälä04da7b92019-11-27 22:12:11 +0200842static bool intel_crtc_active(struct intel_crtc *crtc)
843{
844 /* Be paranoid as we can arrive here with only partial
845 * state retrieved from the hardware during setup.
846 *
847 * We can ditch the adjusted_mode.crtc_clock check as soon
848 * as Haswell has gained clock readout/fastboot support.
849 *
850 * We can ditch the crtc->primary->state->fb check as soon as we can
851 * properly reconstruct framebuffers.
852 *
853 * FIXME: The intel_crtc->active here should be switched to
854 * crtc->state->active once we have proper CRTC states wired up
855 * for atomic.
856 */
857 return crtc->active && crtc->base.primary->state->fb &&
858 crtc->config->hw.adjusted_mode.crtc_clock;
859}
860
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200861static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200863 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300864
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200865 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200866 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867 if (enabled)
868 return NULL;
869 enabled = crtc;
870 }
871 }
872
873 return enabled;
874}
875
Lucas De Marchi1d218222019-12-24 00:40:04 -0800876static void pnv_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300877{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200878 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200879 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300880 const struct cxsr_latency *latency;
881 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300882 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000884 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100885 dev_priv->is_ddr3,
886 dev_priv->fsb_freq,
887 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888 if (!latency) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300889 drm_dbg_kms(&dev_priv->drm,
890 "Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300891 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 return;
893 }
894
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200895 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300896 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200897 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100898 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200899 const struct drm_framebuffer *fb =
900 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200901 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300902 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903
904 /* Display SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800905 wm = intel_calculate_wm(clock, &pnv_display_wm,
906 pnv_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200907 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 reg = I915_READ(DSPFW1);
909 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200910 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911 I915_WRITE(DSPFW1, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300912 drm_dbg_kms(&dev_priv->drm, "DSPFW1 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300913
914 /* cursor SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800915 wm = intel_calculate_wm(clock, &pnv_cursor_wm,
916 pnv_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300917 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300918 reg = I915_READ(DSPFW3);
919 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200920 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300921 I915_WRITE(DSPFW3, reg);
922
923 /* Display HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800924 wm = intel_calculate_wm(clock, &pnv_display_hplloff_wm,
925 pnv_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200926 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300927 reg = I915_READ(DSPFW3);
928 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200929 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930 I915_WRITE(DSPFW3, reg);
931
932 /* cursor HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800933 wm = intel_calculate_wm(clock, &pnv_cursor_hplloff_wm,
934 pnv_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300935 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300936 reg = I915_READ(DSPFW3);
937 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200938 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300939 I915_WRITE(DSPFW3, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300940 drm_dbg_kms(&dev_priv->drm, "DSPFW3 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300941
Imre Deak5209b1f2014-07-01 12:36:17 +0300942 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300943 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300944 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945 }
946}
947
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300948/*
949 * Documentation says:
950 * "If the line size is small, the TLB fetches can get in the way of the
951 * data fetches, causing some lag in the pixel data return which is not
952 * accounted for in the above formulas. The following adjustment only
953 * needs to be applied if eight whole lines fit in the buffer at once.
954 * The WM is adjusted upwards by the difference between the FIFO size
955 * and the size of 8 whole lines. This adjustment is always performed
956 * in the actual pixel depth regardless of whether FBC is enabled or not."
957 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000958static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300959{
960 int tlb_miss = fifo_size * 64 - width * cpp * 8;
961
962 return max(0, tlb_miss);
963}
964
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300965static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
966 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300967{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300968 enum pipe pipe;
969
970 for_each_pipe(dev_priv, pipe)
971 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
972
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300973 I915_WRITE(DSPFW1,
974 FW_WM(wm->sr.plane, SR) |
975 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
976 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
977 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
978 I915_WRITE(DSPFW2,
979 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
980 FW_WM(wm->sr.fbc, FBC_SR) |
981 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
982 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
983 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
984 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
985 I915_WRITE(DSPFW3,
986 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
987 FW_WM(wm->sr.cursor, CURSOR_SR) |
988 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
989 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300990
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300991 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300992}
993
Ville Syrjälä15665972015-03-10 16:16:28 +0200994#define FW_WM_VLV(value, plane) \
995 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
996
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200997static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200998 const struct vlv_wm_values *wm)
999{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001000 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001001
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001002 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +02001003 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
1004
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001005 I915_WRITE(VLV_DDL(pipe),
1006 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
1007 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
1008 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
1009 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
1010 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001011
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001012 /*
1013 * Zero the (unused) WM1 watermarks, and also clear all the
1014 * high order bits so that there are no out of bounds values
1015 * present in the registers during the reprogramming.
1016 */
1017 I915_WRITE(DSPHOWM, 0);
1018 I915_WRITE(DSPHOWM1, 0);
1019 I915_WRITE(DSPFW4, 0);
1020 I915_WRITE(DSPFW5, 0);
1021 I915_WRITE(DSPFW6, 0);
1022
Ville Syrjäläae801522015-03-05 21:19:49 +02001023 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +02001024 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001025 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1026 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1027 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001028 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001029 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1031 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001032 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001033 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001034
1035 if (IS_CHERRYVIEW(dev_priv)) {
1036 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001037 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1038 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001039 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001040 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1041 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001042 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001043 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1044 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001045 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001046 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001047 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1048 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1049 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1050 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1051 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1052 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1053 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1054 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1055 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001056 } else {
1057 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001058 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1059 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001060 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001061 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001062 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1063 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1064 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1065 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1066 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1067 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001068 }
1069
1070 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001071}
1072
Ville Syrjälä15665972015-03-10 16:16:28 +02001073#undef FW_WM_VLV
1074
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001075static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1076{
1077 /* all latencies in usec */
1078 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1079 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001080 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001081
Ville Syrjälä79d94302017-04-21 21:14:30 +03001082 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001083}
1084
1085static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1086{
1087 /*
1088 * DSPCNTR[13] supposedly controls whether the
1089 * primary plane can use the FIFO space otherwise
1090 * reserved for the sprite plane. It's not 100% clear
1091 * what the actual FIFO size is, but it looks like we
1092 * can happily set both primary and sprite watermarks
1093 * up to 127 cachelines. So that would seem to mean
1094 * that either DSPCNTR[13] doesn't do anything, or that
1095 * the total FIFO is >= 256 cachelines in size. Either
1096 * way, we don't seem to have to worry about this
1097 * repartitioning as the maximum watermark value the
1098 * register can hold for each plane is lower than the
1099 * minimum FIFO size.
1100 */
1101 switch (plane_id) {
1102 case PLANE_CURSOR:
1103 return 63;
1104 case PLANE_PRIMARY:
1105 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1106 case PLANE_SPRITE0:
1107 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1108 default:
1109 MISSING_CASE(plane_id);
1110 return 0;
1111 }
1112}
1113
1114static int g4x_fbc_fifo_size(int level)
1115{
1116 switch (level) {
1117 case G4X_WM_LEVEL_SR:
1118 return 7;
1119 case G4X_WM_LEVEL_HPLL:
1120 return 15;
1121 default:
1122 MISSING_CASE(level);
1123 return 0;
1124 }
1125}
1126
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001127static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1128 const struct intel_plane_state *plane_state,
1129 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001130{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001131 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001132 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1133 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01001134 &crtc_state->hw.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001135 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1136 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001137
1138 if (latency == 0)
1139 return USHRT_MAX;
1140
1141 if (!intel_wm_plane_visible(crtc_state, plane_state))
1142 return 0;
1143
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001144 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001145
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001146 /*
1147 * Not 100% sure which way ELK should go here as the
1148 * spec only says CL/CTG should assume 32bpp and BW
1149 * doesn't need to. But as these things followed the
1150 * mobile vs. desktop lines on gen3 as well, let's
1151 * assume ELK doesn't need this.
1152 *
1153 * The spec also fails to list such a restriction for
1154 * the HPLL watermark, which seems a little strange.
1155 * Let's use 32bpp for the HPLL watermark as well.
1156 */
1157 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1158 level != G4X_WM_LEVEL_NORMAL)
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001159 cpp = max(cpp, 4u);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001160
1161 clock = adjusted_mode->crtc_clock;
1162 htotal = adjusted_mode->crtc_htotal;
1163
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001164 width = drm_rect_width(&plane_state->uapi.dst);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001165
1166 if (plane->id == PLANE_CURSOR) {
1167 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1168 } else if (plane->id == PLANE_PRIMARY &&
1169 level == G4X_WM_LEVEL_NORMAL) {
1170 wm = intel_wm_method1(clock, cpp, latency);
1171 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001172 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001173
1174 small = intel_wm_method1(clock, cpp, latency);
1175 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1176
1177 wm = min(small, large);
1178 }
1179
1180 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1181 width, cpp);
1182
1183 wm = DIV_ROUND_UP(wm, 64) + 2;
1184
Chris Wilson1a1f1282017-11-07 14:03:38 +00001185 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001186}
1187
1188static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1189 int level, enum plane_id plane_id, u16 value)
1190{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001191 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001192 bool dirty = false;
1193
1194 for (; level < intel_wm_num_levels(dev_priv); level++) {
1195 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1196
1197 dirty |= raw->plane[plane_id] != value;
1198 raw->plane[plane_id] = value;
1199 }
1200
1201 return dirty;
1202}
1203
1204static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1205 int level, u16 value)
1206{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001207 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001208 bool dirty = false;
1209
1210 /* NORMAL level doesn't have an FBC watermark */
1211 level = max(level, G4X_WM_LEVEL_SR);
1212
1213 for (; level < intel_wm_num_levels(dev_priv); level++) {
1214 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1215
1216 dirty |= raw->fbc != value;
1217 raw->fbc = value;
1218 }
1219
1220 return dirty;
1221}
1222
Maarten Lankhorstec193642019-06-28 10:55:17 +02001223static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
1224 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001225 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001226
1227static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1228 const struct intel_plane_state *plane_state)
1229{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001230 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001231 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001232 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1233 enum plane_id plane_id = plane->id;
1234 bool dirty = false;
1235 int level;
1236
1237 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1238 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1239 if (plane_id == PLANE_PRIMARY)
1240 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1241 goto out;
1242 }
1243
1244 for (level = 0; level < num_levels; level++) {
1245 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1246 int wm, max_wm;
1247
1248 wm = g4x_compute_wm(crtc_state, plane_state, level);
1249 max_wm = g4x_plane_fifo_size(plane_id, level);
1250
1251 if (wm > max_wm)
1252 break;
1253
1254 dirty |= raw->plane[plane_id] != wm;
1255 raw->plane[plane_id] = wm;
1256
1257 if (plane_id != PLANE_PRIMARY ||
1258 level == G4X_WM_LEVEL_NORMAL)
1259 continue;
1260
1261 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1262 raw->plane[plane_id]);
1263 max_wm = g4x_fbc_fifo_size(level);
1264
1265 /*
1266 * FBC wm is not mandatory as we
1267 * can always just disable its use.
1268 */
1269 if (wm > max_wm)
1270 wm = USHRT_MAX;
1271
1272 dirty |= raw->fbc != wm;
1273 raw->fbc = wm;
1274 }
1275
1276 /* mark watermarks as invalid */
1277 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1278
1279 if (plane_id == PLANE_PRIMARY)
1280 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1281
1282 out:
1283 if (dirty) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001284 drm_dbg_kms(&dev_priv->drm,
1285 "%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1286 plane->base.name,
1287 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1288 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1289 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001290
1291 if (plane_id == PLANE_PRIMARY)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001292 drm_dbg_kms(&dev_priv->drm,
1293 "FBC watermarks: SR=%d, HPLL=%d\n",
1294 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1295 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001296 }
1297
1298 return dirty;
1299}
1300
1301static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1302 enum plane_id plane_id, int level)
1303{
1304 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1305
1306 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1307}
1308
1309static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1310 int level)
1311{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001312 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001313
1314 if (level > dev_priv->wm.max_level)
1315 return false;
1316
1317 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1318 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1319 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1320}
1321
1322/* mark all levels starting from 'level' as invalid */
1323static void g4x_invalidate_wms(struct intel_crtc *crtc,
1324 struct g4x_wm_state *wm_state, int level)
1325{
1326 if (level <= G4X_WM_LEVEL_NORMAL) {
1327 enum plane_id plane_id;
1328
1329 for_each_plane_id_on_crtc(crtc, plane_id)
1330 wm_state->wm.plane[plane_id] = USHRT_MAX;
1331 }
1332
1333 if (level <= G4X_WM_LEVEL_SR) {
1334 wm_state->cxsr = false;
1335 wm_state->sr.cursor = USHRT_MAX;
1336 wm_state->sr.plane = USHRT_MAX;
1337 wm_state->sr.fbc = USHRT_MAX;
1338 }
1339
1340 if (level <= G4X_WM_LEVEL_HPLL) {
1341 wm_state->hpll_en = false;
1342 wm_state->hpll.cursor = USHRT_MAX;
1343 wm_state->hpll.plane = USHRT_MAX;
1344 wm_state->hpll.fbc = USHRT_MAX;
1345 }
1346}
1347
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001348static bool g4x_compute_fbc_en(const struct g4x_wm_state *wm_state,
1349 int level)
1350{
1351 if (level < G4X_WM_LEVEL_SR)
1352 return false;
1353
1354 if (level >= G4X_WM_LEVEL_SR &&
1355 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1356 return false;
1357
1358 if (level >= G4X_WM_LEVEL_HPLL &&
1359 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1360 return false;
1361
1362 return true;
1363}
1364
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001365static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1366{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001367 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001368 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001369 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001370 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001371 int num_active_planes = hweight8(crtc_state->active_planes &
1372 ~BIT(PLANE_CURSOR));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001373 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001374 const struct intel_plane_state *old_plane_state;
1375 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001376 struct intel_plane *plane;
1377 enum plane_id plane_id;
1378 int i, level;
1379 unsigned int dirty = 0;
1380
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001381 for_each_oldnew_intel_plane_in_state(state, plane,
1382 old_plane_state,
1383 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001384 if (new_plane_state->hw.crtc != &crtc->base &&
1385 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001386 continue;
1387
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001388 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001389 dirty |= BIT(plane->id);
1390 }
1391
1392 if (!dirty)
1393 return 0;
1394
1395 level = G4X_WM_LEVEL_NORMAL;
1396 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1397 goto out;
1398
1399 raw = &crtc_state->wm.g4x.raw[level];
1400 for_each_plane_id_on_crtc(crtc, plane_id)
1401 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1402
1403 level = G4X_WM_LEVEL_SR;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001404 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1405 goto out;
1406
1407 raw = &crtc_state->wm.g4x.raw[level];
1408 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1409 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1410 wm_state->sr.fbc = raw->fbc;
1411
1412 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1413
1414 level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001415 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1416 goto out;
1417
1418 raw = &crtc_state->wm.g4x.raw[level];
1419 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1420 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1421 wm_state->hpll.fbc = raw->fbc;
1422
1423 wm_state->hpll_en = wm_state->cxsr;
1424
1425 level++;
1426
1427 out:
1428 if (level == G4X_WM_LEVEL_NORMAL)
1429 return -EINVAL;
1430
1431 /* invalidate the higher levels */
1432 g4x_invalidate_wms(crtc, wm_state, level);
1433
1434 /*
1435 * Determine if the FBC watermark(s) can be used. IF
1436 * this isn't the case we prefer to disable the FBC
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001437 * watermark(s) rather than disable the SR/HPLL
1438 * level(s) entirely. 'level-1' is the highest valid
1439 * level here.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001440 */
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001441 wm_state->fbc_en = g4x_compute_fbc_en(wm_state, level - 1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001442
1443 return 0;
1444}
1445
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001446static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001447{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001448 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001450 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1451 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1452 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001453 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001454 const struct intel_crtc_state *old_crtc_state =
1455 intel_atomic_get_old_crtc_state(intel_state, crtc);
1456 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001457 enum plane_id plane_id;
1458
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001459 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001460 *intermediate = *optimal;
1461
1462 intermediate->cxsr = false;
1463 intermediate->hpll_en = false;
1464 goto out;
1465 }
1466
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001467 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001468 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001469 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001470 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001471 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1472
1473 for_each_plane_id_on_crtc(crtc, plane_id) {
1474 intermediate->wm.plane[plane_id] =
1475 max(optimal->wm.plane[plane_id],
1476 active->wm.plane[plane_id]);
1477
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301478 drm_WARN_ON(&dev_priv->drm, intermediate->wm.plane[plane_id] >
1479 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001480 }
1481
1482 intermediate->sr.plane = max(optimal->sr.plane,
1483 active->sr.plane);
1484 intermediate->sr.cursor = max(optimal->sr.cursor,
1485 active->sr.cursor);
1486 intermediate->sr.fbc = max(optimal->sr.fbc,
1487 active->sr.fbc);
1488
1489 intermediate->hpll.plane = max(optimal->hpll.plane,
1490 active->hpll.plane);
1491 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1492 active->hpll.cursor);
1493 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1494 active->hpll.fbc);
1495
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301496 drm_WARN_ON(&dev_priv->drm,
1497 (intermediate->sr.plane >
1498 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1499 intermediate->sr.cursor >
1500 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1501 intermediate->cxsr);
1502 drm_WARN_ON(&dev_priv->drm,
1503 (intermediate->sr.plane >
1504 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1505 intermediate->sr.cursor >
1506 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1507 intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001508
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301509 drm_WARN_ON(&dev_priv->drm,
1510 intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1511 intermediate->fbc_en && intermediate->cxsr);
1512 drm_WARN_ON(&dev_priv->drm,
1513 intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1514 intermediate->fbc_en && intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001515
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001516out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001517 /*
1518 * If our intermediate WM are identical to the final WM, then we can
1519 * omit the post-vblank programming; only update if it's different.
1520 */
1521 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001522 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001523
1524 return 0;
1525}
1526
1527static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1528 struct g4x_wm_values *wm)
1529{
1530 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001531 int num_active_pipes = 0;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001532
1533 wm->cxsr = true;
1534 wm->hpll_en = true;
1535 wm->fbc_en = true;
1536
1537 for_each_intel_crtc(&dev_priv->drm, crtc) {
1538 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1539
1540 if (!crtc->active)
1541 continue;
1542
1543 if (!wm_state->cxsr)
1544 wm->cxsr = false;
1545 if (!wm_state->hpll_en)
1546 wm->hpll_en = false;
1547 if (!wm_state->fbc_en)
1548 wm->fbc_en = false;
1549
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001550 num_active_pipes++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001551 }
1552
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001553 if (num_active_pipes != 1) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001554 wm->cxsr = false;
1555 wm->hpll_en = false;
1556 wm->fbc_en = false;
1557 }
1558
1559 for_each_intel_crtc(&dev_priv->drm, crtc) {
1560 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1561 enum pipe pipe = crtc->pipe;
1562
1563 wm->pipe[pipe] = wm_state->wm;
1564 if (crtc->active && wm->cxsr)
1565 wm->sr = wm_state->sr;
1566 if (crtc->active && wm->hpll_en)
1567 wm->hpll = wm_state->hpll;
1568 }
1569}
1570
1571static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1572{
1573 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1574 struct g4x_wm_values new_wm = {};
1575
1576 g4x_merge_wm(dev_priv, &new_wm);
1577
1578 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1579 return;
1580
1581 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1582 _intel_set_memory_cxsr(dev_priv, false);
1583
1584 g4x_write_wm_values(dev_priv, &new_wm);
1585
1586 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1587 _intel_set_memory_cxsr(dev_priv, true);
1588
1589 *old_wm = new_wm;
1590}
1591
1592static void g4x_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001593 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001594{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001595 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1596 const struct intel_crtc_state *crtc_state =
1597 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001598
1599 mutex_lock(&dev_priv->wm.wm_mutex);
1600 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1601 g4x_program_watermarks(dev_priv);
1602 mutex_unlock(&dev_priv->wm.wm_mutex);
1603}
1604
1605static void g4x_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001606 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001607{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001608 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1609 const struct intel_crtc_state *crtc_state =
1610 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001611
1612 if (!crtc_state->wm.need_postvbl_update)
1613 return;
1614
1615 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03001616 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001617 g4x_program_watermarks(dev_priv);
1618 mutex_unlock(&dev_priv->wm.wm_mutex);
1619}
1620
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621/* latency must be in 0.1us units. */
1622static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001623 unsigned int htotal,
1624 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001625 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001626 unsigned int latency)
1627{
1628 unsigned int ret;
1629
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001630 ret = intel_wm_method2(pixel_rate, htotal,
1631 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 ret = DIV_ROUND_UP(ret, 64);
1633
1634 return ret;
1635}
1636
Ville Syrjäläbb726512016-10-31 22:37:24 +02001637static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001638{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001639 /* all latencies in usec */
1640 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1641
Ville Syrjälä58590c12015-09-08 21:05:12 +03001642 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1643
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001644 if (IS_CHERRYVIEW(dev_priv)) {
1645 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1646 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001647
1648 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001649 }
1650}
1651
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001652static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1653 const struct intel_plane_state *plane_state,
1654 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001655{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001656 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001657 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001658 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01001659 &crtc_state->hw.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001660 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001661
1662 if (dev_priv->wm.pri_latency[level] == 0)
1663 return USHRT_MAX;
1664
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001665 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001666 return 0;
1667
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001668 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001669 clock = adjusted_mode->crtc_clock;
1670 htotal = adjusted_mode->crtc_htotal;
1671 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001672
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001673 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001674 /*
1675 * FIXME the formula gives values that are
1676 * too big for the cursor FIFO, and hence we
1677 * would never be able to use cursors. For
1678 * now just hardcode the watermark.
1679 */
1680 wm = 63;
1681 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001682 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001683 dev_priv->wm.pri_latency[level] * 10);
1684 }
1685
Chris Wilson1a1f1282017-11-07 14:03:38 +00001686 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001687}
1688
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001689static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1690{
1691 return (active_planes & (BIT(PLANE_SPRITE0) |
1692 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1693}
1694
Ville Syrjälä5012e602017-03-02 19:14:56 +02001695static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001696{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001697 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301698 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001699 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001700 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001701 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001703 int num_active_planes = hweight8(active_planes);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001704 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001705 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001706 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 unsigned int total_rate;
1708 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001709
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001710 /*
1711 * When enabling sprite0 after sprite1 has already been enabled
1712 * we tend to get an underrun unless sprite0 already has some
1713 * FIFO space allcoated. Hence we always allocate at least one
1714 * cacheline for sprite0 whenever sprite1 is enabled.
1715 *
1716 * All other plane enable sequences appear immune to this problem.
1717 */
1718 if (vlv_need_sprite0_fifo_workaround(active_planes))
1719 sprite0_fifo_extra = 1;
1720
Ville Syrjälä5012e602017-03-02 19:14:56 +02001721 total_rate = raw->plane[PLANE_PRIMARY] +
1722 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001723 raw->plane[PLANE_SPRITE1] +
1724 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001725
Ville Syrjälä5012e602017-03-02 19:14:56 +02001726 if (total_rate > fifo_size)
1727 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001728
Ville Syrjälä5012e602017-03-02 19:14:56 +02001729 if (total_rate == 0)
1730 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001731
Ville Syrjälä5012e602017-03-02 19:14:56 +02001732 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001733 unsigned int rate;
1734
Ville Syrjälä5012e602017-03-02 19:14:56 +02001735 if ((active_planes & BIT(plane_id)) == 0) {
1736 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001737 continue;
1738 }
1739
Ville Syrjälä5012e602017-03-02 19:14:56 +02001740 rate = raw->plane[plane_id];
1741 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1742 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001743 }
1744
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001745 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1746 fifo_left -= sprite0_fifo_extra;
1747
Ville Syrjälä5012e602017-03-02 19:14:56 +02001748 fifo_state->plane[PLANE_CURSOR] = 63;
1749
1750 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001751
1752 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001753 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001754 int plane_extra;
1755
1756 if (fifo_left == 0)
1757 break;
1758
Ville Syrjälä5012e602017-03-02 19:14:56 +02001759 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001760 continue;
1761
1762 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001763 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001764 fifo_left -= plane_extra;
1765 }
1766
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301767 drm_WARN_ON(&dev_priv->drm, active_planes != 0 && fifo_left != 0);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001768
1769 /* give it all to the first plane if none are active */
1770 if (active_planes == 0) {
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301771 drm_WARN_ON(&dev_priv->drm, fifo_left != fifo_size);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001772 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1773 }
1774
1775 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001776}
1777
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778/* mark all levels starting from 'level' as invalid */
1779static void vlv_invalidate_wms(struct intel_crtc *crtc,
1780 struct vlv_wm_state *wm_state, int level)
1781{
1782 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1783
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001784 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001785 enum plane_id plane_id;
1786
1787 for_each_plane_id_on_crtc(crtc, plane_id)
1788 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1789
1790 wm_state->sr[level].cursor = USHRT_MAX;
1791 wm_state->sr[level].plane = USHRT_MAX;
1792 }
1793}
1794
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001795static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1796{
1797 if (wm > fifo_size)
1798 return USHRT_MAX;
1799 else
1800 return fifo_size - wm;
1801}
1802
Ville Syrjäläff32c542017-03-02 19:14:57 +02001803/*
1804 * Starting from 'level' set all higher
1805 * levels to 'value' in the "raw" watermarks.
1806 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001807static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001808 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001809{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001810 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001811 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001812 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001813
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001816
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001817 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001818 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001819 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001820
1821 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001822}
1823
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001824static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1825 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001826{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001827 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001828 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001830 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001831 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001832 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001833
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001834 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001835 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1836 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001837 }
1838
1839 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001840 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1842 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1843
Ville Syrjäläff32c542017-03-02 19:14:57 +02001844 if (wm > max_wm)
1845 break;
1846
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001847 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001848 raw->plane[plane_id] = wm;
1849 }
1850
1851 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001852 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001853
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001854out:
1855 if (dirty)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001856 drm_dbg_kms(&dev_priv->drm,
1857 "%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
1858 plane->base.name,
1859 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1860 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1861 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001862
1863 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001864}
1865
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001866static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1867 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001868{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001869 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001870 &crtc_state->wm.vlv.raw[level];
1871 const struct vlv_fifo_state *fifo_state =
1872 &crtc_state->wm.vlv.fifo_state;
1873
1874 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1875}
1876
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001877static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001878{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001879 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1880 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1881 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1882 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001883}
1884
1885static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001886{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001887 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001888 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001889 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001890 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001891 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 const struct vlv_fifo_state *fifo_state =
1893 &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001894 int num_active_planes = hweight8(crtc_state->active_planes &
1895 ~BIT(PLANE_CURSOR));
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001896 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->uapi);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001897 const struct intel_plane_state *old_plane_state;
1898 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001899 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001900 enum plane_id plane_id;
1901 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001902 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001903
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001904 for_each_oldnew_intel_plane_in_state(state, plane,
1905 old_plane_state,
1906 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001907 if (new_plane_state->hw.crtc != &crtc->base &&
1908 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001909 continue;
1910
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001911 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001912 dirty |= BIT(plane->id);
1913 }
1914
1915 /*
1916 * DSPARB registers may have been reset due to the
1917 * power well being turned off. Make sure we restore
1918 * them to a consistent state even if no primary/sprite
1919 * planes are initially active.
1920 */
1921 if (needs_modeset)
1922 crtc_state->fifo_changed = true;
1923
1924 if (!dirty)
1925 return 0;
1926
1927 /* cursor changes don't warrant a FIFO recompute */
1928 if (dirty & ~BIT(PLANE_CURSOR)) {
1929 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001930 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001931 const struct vlv_fifo_state *old_fifo_state =
1932 &old_crtc_state->wm.vlv.fifo_state;
1933
1934 ret = vlv_compute_fifo(crtc_state);
1935 if (ret)
1936 return ret;
1937
1938 if (needs_modeset ||
1939 memcmp(old_fifo_state, fifo_state,
1940 sizeof(*fifo_state)) != 0)
1941 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001942 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001943
Ville Syrjäläff32c542017-03-02 19:14:57 +02001944 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001945 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001946 /*
1947 * Note that enabling cxsr with no primary/sprite planes
1948 * enabled can wedge the pipe. Hence we only allow cxsr
1949 * with exactly one enabled primary/sprite plane.
1950 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001951 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001952
Ville Syrjälä5012e602017-03-02 19:14:56 +02001953 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001954 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Jani Nikula24977872019-09-11 12:26:08 +03001955 const int sr_fifo_size = INTEL_NUM_PIPES(dev_priv) * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001956
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001957 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001958 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001959
Ville Syrjäläff32c542017-03-02 19:14:57 +02001960 for_each_plane_id_on_crtc(crtc, plane_id) {
1961 wm_state->wm[level].plane[plane_id] =
1962 vlv_invert_wm_value(raw->plane[plane_id],
1963 fifo_state->plane[plane_id]);
1964 }
1965
1966 wm_state->sr[level].plane =
1967 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001968 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001969 raw->plane[PLANE_SPRITE1]),
1970 sr_fifo_size);
1971
1972 wm_state->sr[level].cursor =
1973 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1974 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001975 }
1976
Ville Syrjäläff32c542017-03-02 19:14:57 +02001977 if (level == 0)
1978 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001979
Ville Syrjäläff32c542017-03-02 19:14:57 +02001980 /* limit to only levels we can actually handle */
1981 wm_state->num_levels = level;
1982
1983 /* invalidate the higher levels */
1984 vlv_invalidate_wms(crtc, wm_state, level);
1985
1986 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001987}
1988
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001989#define VLV_FIFO(plane, value) \
1990 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1991
Ville Syrjäläff32c542017-03-02 19:14:57 +02001992static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001993 struct intel_crtc *crtc)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001994{
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001995 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001996 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001997 const struct intel_crtc_state *crtc_state =
1998 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001999 const struct vlv_fifo_state *fifo_state =
2000 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002001 int sprite0_start, sprite1_start, fifo_size;
Kees Cook2713eb42020-02-20 16:05:17 -08002002 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002003
Ville Syrjälä236c48e2017-03-02 19:14:58 +02002004 if (!crtc_state->fifo_changed)
2005 return;
2006
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002007 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
2008 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
2009 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002010
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05302011 drm_WARN_ON(&dev_priv->drm, fifo_state->plane[PLANE_CURSOR] != 63);
2012 drm_WARN_ON(&dev_priv->drm, fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002013
Ville Syrjäläc137d662017-03-02 19:15:06 +02002014 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
2015
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002016 /*
2017 * uncore.lock serves a double purpose here. It allows us to
2018 * use the less expensive I915_{READ,WRITE}_FW() functions, and
2019 * it protects the DSPARB registers from getting clobbered by
2020 * parallel updates from multiple pipes.
2021 *
2022 * intel_pipe_update_start() has already disabled interrupts
2023 * for us, so a plain spin_lock() is sufficient here.
2024 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002025 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002027 switch (crtc->pipe) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002028 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002029 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2030 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031
2032 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
2033 VLV_FIFO(SPRITEB, 0xff));
2034 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
2035 VLV_FIFO(SPRITEB, sprite1_start));
2036
2037 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
2038 VLV_FIFO(SPRITEB_HI, 0x1));
2039 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
2040 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
2041
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002042 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2043 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002044 break;
2045 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002046 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2047 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002048
2049 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2050 VLV_FIFO(SPRITED, 0xff));
2051 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2052 VLV_FIFO(SPRITED, sprite1_start));
2053
2054 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2055 VLV_FIFO(SPRITED_HI, 0xff));
2056 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2057 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2058
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002059 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2060 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002061 break;
2062 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002063 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
2064 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002065
2066 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2067 VLV_FIFO(SPRITEF, 0xff));
2068 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2069 VLV_FIFO(SPRITEF, sprite1_start));
2070
2071 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2072 VLV_FIFO(SPRITEF_HI, 0xff));
2073 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2074 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2075
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002076 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2077 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002078 break;
2079 default:
2080 break;
2081 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002082
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002083 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002084
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002085 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002086}
2087
2088#undef VLV_FIFO
2089
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002090static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002091{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002092 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002093 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2094 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2095 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002096 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002097 const struct intel_crtc_state *old_crtc_state =
2098 intel_atomic_get_old_crtc_state(intel_state, crtc);
2099 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002100 int level;
2101
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002102 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002103 *intermediate = *optimal;
2104
2105 intermediate->cxsr = false;
2106 goto out;
2107 }
2108
Ville Syrjälä4841da52017-03-02 19:14:59 +02002109 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002110 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002111 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002112
2113 for (level = 0; level < intermediate->num_levels; level++) {
2114 enum plane_id plane_id;
2115
2116 for_each_plane_id_on_crtc(crtc, plane_id) {
2117 intermediate->wm[level].plane[plane_id] =
2118 min(optimal->wm[level].plane[plane_id],
2119 active->wm[level].plane[plane_id]);
2120 }
2121
2122 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2123 active->sr[level].plane);
2124 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2125 active->sr[level].cursor);
2126 }
2127
2128 vlv_invalidate_wms(crtc, intermediate, level);
2129
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002130out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002131 /*
2132 * If our intermediate WM are identical to the final WM, then we can
2133 * omit the post-vblank programming; only update if it's different.
2134 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002135 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002136 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002137
2138 return 0;
2139}
2140
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002141static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 struct vlv_wm_values *wm)
2143{
2144 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002145 int num_active_pipes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002146
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002147 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148 wm->cxsr = true;
2149
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002150 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002151 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
2153 if (!crtc->active)
2154 continue;
2155
2156 if (!wm_state->cxsr)
2157 wm->cxsr = false;
2158
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002159 num_active_pipes++;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002160 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2161 }
2162
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002163 if (num_active_pipes != 1)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002164 wm->cxsr = false;
2165
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002166 if (num_active_pipes > 1)
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002167 wm->level = VLV_WM_LEVEL_PM2;
2168
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002169 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002170 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002171 enum pipe pipe = crtc->pipe;
2172
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002173 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002174 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002175 wm->sr = wm_state->sr[wm->level];
2176
Ville Syrjälä1b313892016-11-28 19:37:08 +02002177 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2178 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2179 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2180 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002181 }
2182}
2183
Ville Syrjäläff32c542017-03-02 19:14:57 +02002184static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002185{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002186 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2187 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002188
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002189 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002190
Ville Syrjäläff32c542017-03-02 19:14:57 +02002191 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002192 return;
2193
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002194 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002195 chv_set_memory_dvfs(dev_priv, false);
2196
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002197 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002198 chv_set_memory_pm5(dev_priv, false);
2199
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002200 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002201 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002202
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002203 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002204
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002205 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002206 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002207
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002208 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002209 chv_set_memory_pm5(dev_priv, true);
2210
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002211 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002212 chv_set_memory_dvfs(dev_priv, true);
2213
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002214 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002215}
2216
Ville Syrjäläff32c542017-03-02 19:14:57 +02002217static void vlv_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002218 struct intel_crtc *crtc)
Ville Syrjäläff32c542017-03-02 19:14:57 +02002219{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002220 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2221 const struct intel_crtc_state *crtc_state =
2222 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläff32c542017-03-02 19:14:57 +02002223
2224 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002225 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2226 vlv_program_watermarks(dev_priv);
2227 mutex_unlock(&dev_priv->wm.wm_mutex);
2228}
2229
2230static void vlv_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002231 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002232{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002233 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2234 const struct intel_crtc_state *crtc_state =
2235 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002236
2237 if (!crtc_state->wm.need_postvbl_update)
2238 return;
2239
2240 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03002241 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002242 vlv_program_watermarks(dev_priv);
2243 mutex_unlock(&dev_priv->wm.wm_mutex);
2244}
2245
Ville Syrjälä432081b2016-10-31 22:37:03 +02002246static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002247{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002248 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002249 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002250 int srwm = 1;
2251 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002252 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002253
2254 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002255 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002256 if (crtc) {
2257 /* self-refresh has much higher latency */
2258 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002259 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002260 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002261 const struct drm_framebuffer *fb =
2262 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002263 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002264 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002265 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002266 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002267 int entries;
2268
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002269 entries = intel_wm_method2(clock, htotal,
2270 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002271 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2272 srwm = I965_FIFO_SIZE - entries;
2273 if (srwm < 0)
2274 srwm = 1;
2275 srwm &= 0x1ff;
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002276 drm_dbg_kms(&dev_priv->drm,
2277 "self-refresh entries: %d, wm: %d\n",
2278 entries, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002280 entries = intel_wm_method2(clock, htotal,
2281 crtc->base.cursor->state->crtc_w, 4,
2282 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002283 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002284 i965_cursor_wm_info.cacheline_size) +
2285 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002286
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002287 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288 if (cursor_sr > i965_cursor_wm_info.max_wm)
2289 cursor_sr = i965_cursor_wm_info.max_wm;
2290
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002291 drm_dbg_kms(&dev_priv->drm,
2292 "self-refresh watermark: display plane %d "
2293 "cursor %d\n", srwm, cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002294
Imre Deak98584252014-06-13 14:54:20 +03002295 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002296 } else {
Imre Deak98584252014-06-13 14:54:20 +03002297 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002299 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002300 }
2301
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002302 drm_dbg_kms(&dev_priv->drm,
2303 "Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2304 srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305
2306 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002307 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2308 FW_WM(8, CURSORB) |
2309 FW_WM(8, PLANEB) |
2310 FW_WM(8, PLANEA));
2311 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2312 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002313 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002314 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002315
2316 if (cxsr_enabled)
2317 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002318}
2319
Ville Syrjäläf4998962015-03-10 17:02:21 +02002320#undef FW_WM
2321
Ville Syrjälä432081b2016-10-31 22:37:03 +02002322static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002323{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002324 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002326 u32 fwater_lo;
2327 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002328 int cwm, srwm = 1;
2329 int fifo_size;
2330 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002331 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002332
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002333 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002335 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002336 wm_info = &i915_wm_info;
2337 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002338 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002339
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002340 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2341 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002342 if (intel_crtc_active(crtc)) {
2343 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002344 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002345 const struct drm_framebuffer *fb =
2346 crtc->base.primary->state->fb;
2347 int cpp;
2348
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002349 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002350 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002351 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002352 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002353
Damien Lespiau241bfc32013-09-25 16:45:37 +01002354 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002355 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002356 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002357 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002358 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002359 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002360 if (planea_wm > (long)wm_info->max_wm)
2361 planea_wm = wm_info->max_wm;
2362 }
2363
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002364 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002365 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002367 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2368 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002369 if (intel_crtc_active(crtc)) {
2370 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002371 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002372 const struct drm_framebuffer *fb =
2373 crtc->base.primary->state->fb;
2374 int cpp;
2375
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002376 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002377 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002378 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002379 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002380
Damien Lespiau241bfc32013-09-25 16:45:37 +01002381 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002382 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002383 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384 if (enabled == NULL)
2385 enabled = crtc;
2386 else
2387 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002388 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002389 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002390 if (planeb_wm > (long)wm_info->max_wm)
2391 planeb_wm = wm_info->max_wm;
2392 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002393
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002394 drm_dbg_kms(&dev_priv->drm,
2395 "FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002396
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002397 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002398 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002399
Ville Syrjäläefc26112016-10-31 22:37:04 +02002400 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002401
2402 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002403 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002404 enabled = NULL;
2405 }
2406
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002407 /*
2408 * Overlay gets an aggressive default since video jitter is bad.
2409 */
2410 cwm = 2;
2411
2412 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002413 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414
2415 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002416 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002417 /* self-refresh has much higher latency */
2418 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002419 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002420 &enabled->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002421 const struct drm_framebuffer *fb =
2422 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002423 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002424 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002425 int hdisplay = enabled->config->pipe_src_w;
2426 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002427 int entries;
2428
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002429 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002430 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002431 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002432 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002433
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002434 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2435 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002436 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002437 drm_dbg_kms(&dev_priv->drm,
2438 "self-refresh entries: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002439 srwm = wm_info->fifo_size - entries;
2440 if (srwm < 0)
2441 srwm = 1;
2442
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002443 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002444 I915_WRITE(FW_BLC_SELF,
2445 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002446 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002447 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2448 }
2449
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002450 drm_dbg_kms(&dev_priv->drm,
2451 "Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2452 planea_wm, planeb_wm, cwm, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002453
2454 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2455 fwater_hi = (cwm & 0x1f);
2456
2457 /* Set request length to 8 cachelines per fetch */
2458 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2459 fwater_hi = fwater_hi | (1 << 8);
2460
2461 I915_WRITE(FW_BLC, fwater_lo);
2462 I915_WRITE(FW_BLC2, fwater_hi);
2463
Imre Deak5209b1f2014-07-01 12:36:17 +03002464 if (enabled)
2465 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002466}
2467
Ville Syrjälä432081b2016-10-31 22:37:03 +02002468static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002469{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002470 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002471 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002472 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002473 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002474 int planea_wm;
2475
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002476 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002477 if (crtc == NULL)
2478 return;
2479
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002480 adjusted_mode = &crtc->config->hw.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002481 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002482 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002483 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002484 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002485 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2486 fwater_lo |= (3<<8) | planea_wm;
2487
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002488 drm_dbg_kms(&dev_priv->drm,
2489 "Setting FIFO watermarks - A: %d\n", planea_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002490
2491 I915_WRITE(FW_BLC, fwater_lo);
2492}
2493
Ville Syrjälä37126462013-08-01 16:18:55 +03002494/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002495static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2496 unsigned int cpp,
2497 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002498{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002499 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002500
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002501 ret = intel_wm_method1(pixel_rate, cpp, latency);
2502 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002503
2504 return ret;
2505}
2506
Ville Syrjälä37126462013-08-01 16:18:55 +03002507/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002508static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2509 unsigned int htotal,
2510 unsigned int width,
2511 unsigned int cpp,
2512 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002513{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002514 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002515
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002516 ret = intel_wm_method2(pixel_rate, htotal,
2517 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002518 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002519
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520 return ret;
2521}
2522
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002523static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002524{
Matt Roper15126882015-12-03 11:37:40 -08002525 /*
2526 * Neither of these should be possible since this function shouldn't be
2527 * called if the CRTC is off or the plane is invisible. But let's be
2528 * extra paranoid to avoid a potential divide-by-zero if we screw up
2529 * elsewhere in the driver.
2530 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002531 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002532 return 0;
2533 if (WARN_ON(!horiz_pixels))
2534 return 0;
2535
Ville Syrjäläac484962016-01-20 21:05:26 +02002536 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002537}
2538
Imre Deak820c1982013-12-17 14:46:36 +02002539struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002540 u16 pri;
2541 u16 spr;
2542 u16 cur;
2543 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002544};
2545
Ville Syrjälä37126462013-08-01 16:18:55 +03002546/*
2547 * For both WM_PIPE and WM_LP.
2548 * mem_value must be in 0.1us units.
2549 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002550static u32 ilk_compute_pri_wm(const struct intel_crtc_state *crtc_state,
2551 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002552 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002553{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002554 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002555 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002556
Ville Syrjälä03981c62018-11-14 19:34:40 +02002557 if (mem_value == 0)
2558 return U32_MAX;
2559
Maarten Lankhorstec193642019-06-28 10:55:17 +02002560 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002561 return 0;
2562
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002563 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002564
Maarten Lankhorstec193642019-06-28 10:55:17 +02002565 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002566
2567 if (!is_lp)
2568 return method1;
2569
Maarten Lankhorstec193642019-06-28 10:55:17 +02002570 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002571 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002572 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002573 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002574
2575 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002576}
2577
Ville Syrjälä37126462013-08-01 16:18:55 +03002578/*
2579 * For both WM_PIPE and WM_LP.
2580 * mem_value must be in 0.1us units.
2581 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002582static u32 ilk_compute_spr_wm(const struct intel_crtc_state *crtc_state,
2583 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002584 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002585{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002586 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002587 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002588
Ville Syrjälä03981c62018-11-14 19:34:40 +02002589 if (mem_value == 0)
2590 return U32_MAX;
2591
Maarten Lankhorstec193642019-06-28 10:55:17 +02002592 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002593 return 0;
2594
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002595 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002596
Maarten Lankhorstec193642019-06-28 10:55:17 +02002597 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
2598 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002599 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002600 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002601 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002602 return min(method1, method2);
2603}
2604
Ville Syrjälä37126462013-08-01 16:18:55 +03002605/*
2606 * For both WM_PIPE and WM_LP.
2607 * mem_value must be in 0.1us units.
2608 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002609static u32 ilk_compute_cur_wm(const struct intel_crtc_state *crtc_state,
2610 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002611 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002612{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002613 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002614
Ville Syrjälä03981c62018-11-14 19:34:40 +02002615 if (mem_value == 0)
2616 return U32_MAX;
2617
Maarten Lankhorstec193642019-06-28 10:55:17 +02002618 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002619 return 0;
2620
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002621 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002622
Maarten Lankhorstec193642019-06-28 10:55:17 +02002623 return ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002624 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002625 drm_rect_width(&plane_state->uapi.dst),
Maarten Lankhorst3a612762019-10-04 13:34:54 +02002626 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002627}
2628
Paulo Zanonicca32e92013-05-31 11:45:06 -03002629/* Only for WM_LP. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002630static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
2631 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002632 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002633{
Ville Syrjälä83054942016-11-18 21:53:00 +02002634 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002635
Maarten Lankhorstec193642019-06-28 10:55:17 +02002636 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002637 return 0;
2638
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002639 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002640
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002641 return ilk_wm_fbc(pri_val, drm_rect_width(&plane_state->uapi.dst),
2642 cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002643}
2644
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002645static unsigned int
2646ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002647{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002648 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002649 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002650 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002651 return 768;
2652 else
2653 return 512;
2654}
2655
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002656static unsigned int
2657ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2658 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002659{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002660 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002661 /* BDW primary/sprite plane watermarks */
2662 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002663 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002664 /* IVB/HSW primary/sprite plane watermarks */
2665 return level == 0 ? 127 : 1023;
2666 else if (!is_sprite)
2667 /* ILK/SNB primary plane watermarks */
2668 return level == 0 ? 127 : 511;
2669 else
2670 /* ILK/SNB sprite plane watermarks */
2671 return level == 0 ? 63 : 255;
2672}
2673
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002674static unsigned int
2675ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002676{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002677 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002678 return level == 0 ? 63 : 255;
2679 else
2680 return level == 0 ? 31 : 63;
2681}
2682
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002683static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002684{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002686 return 31;
2687 else
2688 return 15;
2689}
2690
Ville Syrjälä158ae642013-08-07 13:28:19 +03002691/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002692static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002693 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002694 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002695 enum intel_ddb_partitioning ddb_partitioning,
2696 bool is_sprite)
2697{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002698 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002699
2700 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002701 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002702 return 0;
2703
2704 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002705 if (level == 0 || config->num_pipes_active > 1) {
Jani Nikula24977872019-09-11 12:26:08 +03002706 fifo_size /= INTEL_NUM_PIPES(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002707
2708 /*
2709 * For some reason the non self refresh
2710 * FIFO size is only half of the self
2711 * refresh FIFO size on ILK/SNB.
2712 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002713 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002714 fifo_size /= 2;
2715 }
2716
Ville Syrjälä240264f2013-08-07 13:29:12 +03002717 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002718 /* level 0 is always calculated with 1:1 split */
2719 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2720 if (is_sprite)
2721 fifo_size *= 5;
2722 fifo_size /= 6;
2723 } else {
2724 fifo_size /= 2;
2725 }
2726 }
2727
2728 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002729 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002730}
2731
2732/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002733static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002734 int level,
2735 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002736{
2737 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002738 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002739 return 64;
2740
2741 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002742 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002743}
2744
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002745static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002746 int level,
2747 const struct intel_wm_config *config,
2748 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002749 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002750{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002751 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2752 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2753 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2754 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002755}
2756
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002757static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002758 int level,
2759 struct ilk_wm_maximums *max)
2760{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002761 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2762 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2763 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2764 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002765}
2766
Ville Syrjäläd9395652013-10-09 19:18:10 +03002767static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002768 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002769 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002770{
2771 bool ret;
2772
2773 /* already determined to be invalid? */
2774 if (!result->enable)
2775 return false;
2776
2777 result->enable = result->pri_val <= max->pri &&
2778 result->spr_val <= max->spr &&
2779 result->cur_val <= max->cur;
2780
2781 ret = result->enable;
2782
2783 /*
2784 * HACK until we can pre-compute everything,
2785 * and thus fail gracefully if LP0 watermarks
2786 * are exceeded...
2787 */
2788 if (level == 0 && !result->enable) {
2789 if (result->pri_val > max->pri)
2790 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2791 level, result->pri_val, max->pri);
2792 if (result->spr_val > max->spr)
2793 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2794 level, result->spr_val, max->spr);
2795 if (result->cur_val > max->cur)
2796 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2797 level, result->cur_val, max->cur);
2798
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002799 result->pri_val = min_t(u32, result->pri_val, max->pri);
2800 result->spr_val = min_t(u32, result->spr_val, max->spr);
2801 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002802 result->enable = true;
2803 }
2804
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002805 return ret;
2806}
2807
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002808static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02002809 const struct intel_crtc *crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002810 int level,
Maarten Lankhorstec193642019-06-28 10:55:17 +02002811 struct intel_crtc_state *crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002812 const struct intel_plane_state *pristate,
2813 const struct intel_plane_state *sprstate,
2814 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002815 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002816{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002817 u16 pri_latency = dev_priv->wm.pri_latency[level];
2818 u16 spr_latency = dev_priv->wm.spr_latency[level];
2819 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002820
2821 /* WM1+ latency values stored in 0.5us units */
2822 if (level > 0) {
2823 pri_latency *= 5;
2824 spr_latency *= 5;
2825 cur_latency *= 5;
2826 }
2827
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002828 if (pristate) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02002829 result->pri_val = ilk_compute_pri_wm(crtc_state, pristate,
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002830 pri_latency, level);
Maarten Lankhorstec193642019-06-28 10:55:17 +02002831 result->fbc_val = ilk_compute_fbc_wm(crtc_state, pristate, result->pri_val);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002832 }
2833
2834 if (sprstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002835 result->spr_val = ilk_compute_spr_wm(crtc_state, sprstate, spr_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002836
2837 if (curstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002838 result->cur_val = ilk_compute_cur_wm(crtc_state, curstate, cur_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002839
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002840 result->enable = true;
2841}
2842
Ville Syrjäläbb726512016-10-31 22:37:24 +02002843static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002844 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002845{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002846 struct intel_uncore *uncore = &dev_priv->uncore;
2847
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002848 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002849 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002850 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002851 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002852
2853 /* read the first set of memory latencies[0:3] */
2854 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002855 ret = sandybridge_pcode_read(dev_priv,
2856 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002857 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002858
2859 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002860 drm_err(&dev_priv->drm,
2861 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002862 return;
2863 }
2864
2865 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2866 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2867 GEN9_MEM_LATENCY_LEVEL_MASK;
2868 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2869 GEN9_MEM_LATENCY_LEVEL_MASK;
2870 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2871 GEN9_MEM_LATENCY_LEVEL_MASK;
2872
2873 /* read the second set of memory latencies[4:7] */
2874 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002875 ret = sandybridge_pcode_read(dev_priv,
2876 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002877 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002878 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002879 drm_err(&dev_priv->drm,
2880 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002881 return;
2882 }
2883
2884 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2885 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2886 GEN9_MEM_LATENCY_LEVEL_MASK;
2887 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2888 GEN9_MEM_LATENCY_LEVEL_MASK;
2889 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2890 GEN9_MEM_LATENCY_LEVEL_MASK;
2891
Vandana Kannan367294b2014-11-04 17:06:46 +00002892 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002893 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2894 * need to be disabled. We make sure to sanitize the values out
2895 * of the punit to satisfy this requirement.
2896 */
2897 for (level = 1; level <= max_level; level++) {
2898 if (wm[level] == 0) {
2899 for (i = level + 1; i <= max_level; i++)
2900 wm[i] = 0;
2901 break;
2902 }
2903 }
2904
2905 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002906 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002907 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002908 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002909 * to add 2us to the various latency levels we retrieve from the
2910 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002911 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002912 if (wm[0] == 0) {
2913 wm[0] += 2;
2914 for (level = 1; level <= max_level; level++) {
2915 if (wm[level] == 0)
2916 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002917 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002918 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002919 }
2920
Mahesh Kumar86b59282018-08-31 16:39:42 +05302921 /*
2922 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2923 * If we could not get dimm info enable this WA to prevent from
2924 * any underrun. If not able to get Dimm info assume 16GB dimm
2925 * to avoid any underrun.
2926 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002927 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302928 wm[0] += 1;
2929
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002930 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002931 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002932
2933 wm[0] = (sskpd >> 56) & 0xFF;
2934 if (wm[0] == 0)
2935 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002936 wm[1] = (sskpd >> 4) & 0xFF;
2937 wm[2] = (sskpd >> 12) & 0xFF;
2938 wm[3] = (sskpd >> 20) & 0x1FF;
2939 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002940 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002941 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002942
2943 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2944 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2945 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2946 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002947 } else if (INTEL_GEN(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002948 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002949
2950 /* ILK primary LP0 latency is 700 ns */
2951 wm[0] = 7;
2952 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2953 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002954 } else {
2955 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002956 }
2957}
2958
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002959static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002960 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002961{
2962 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002963 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002964 wm[0] = 13;
2965}
2966
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002967static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002968 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002969{
2970 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002971 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002972 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002973}
2974
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002975int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002976{
2977 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002978 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002979 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002980 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002981 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002982 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002983 return 3;
2984 else
2985 return 2;
2986}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002987
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002988static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002989 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002990 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002991{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002992 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002993
2994 for (level = 0; level <= max_level; level++) {
2995 unsigned int latency = wm[level];
2996
2997 if (latency == 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002998 drm_dbg_kms(&dev_priv->drm,
2999 "%s WM%d latency not provided\n",
3000 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003001 continue;
3002 }
3003
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003004 /*
3005 * - latencies are in us on gen9.
3006 * - before then, WM1+ latency values are in 0.5us units
3007 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07003008 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003009 latency *= 10;
3010 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003011 latency *= 5;
3012
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003013 drm_dbg_kms(&dev_priv->drm,
3014 "%s WM%d latency %u (%u.%u usec)\n", name, level,
3015 wm[level], latency / 10, latency % 10);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003016 }
3017}
3018
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003019static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003020 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003021{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003022 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003023
3024 if (wm[0] >= min)
3025 return false;
3026
3027 wm[0] = max(wm[0], min);
3028 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003029 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003030
3031 return true;
3032}
3033
Ville Syrjäläbb726512016-10-31 22:37:24 +02003034static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003035{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003036 bool changed;
3037
3038 /*
3039 * The BIOS provided WM memory latency values are often
3040 * inadequate for high resolution displays. Adjust them.
3041 */
3042 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3043 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3044 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3045
3046 if (!changed)
3047 return;
3048
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003049 drm_dbg_kms(&dev_priv->drm,
3050 "WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003051 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3052 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3053 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003054}
3055
Ville Syrjälä03981c62018-11-14 19:34:40 +02003056static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3057{
3058 /*
3059 * On some SNB machines (Thinkpad X220 Tablet at least)
3060 * LP3 usage can cause vblank interrupts to be lost.
3061 * The DEIIR bit will go high but it looks like the CPU
3062 * never gets interrupted.
3063 *
3064 * It's not clear whether other interrupt source could
3065 * be affected or if this is somehow limited to vblank
3066 * interrupts only. To play it safe we disable LP3
3067 * watermarks entirely.
3068 */
3069 if (dev_priv->wm.pri_latency[3] == 0 &&
3070 dev_priv->wm.spr_latency[3] == 0 &&
3071 dev_priv->wm.cur_latency[3] == 0)
3072 return;
3073
3074 dev_priv->wm.pri_latency[3] = 0;
3075 dev_priv->wm.spr_latency[3] = 0;
3076 dev_priv->wm.cur_latency[3] = 0;
3077
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003078 drm_dbg_kms(&dev_priv->drm,
3079 "LP3 watermarks disabled due to potential for lost interrupts\n");
Ville Syrjälä03981c62018-11-14 19:34:40 +02003080 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3081 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3082 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3083}
3084
Ville Syrjäläbb726512016-10-31 22:37:24 +02003085static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003086{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003087 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003088
3089 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3090 sizeof(dev_priv->wm.pri_latency));
3091 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3092 sizeof(dev_priv->wm.pri_latency));
3093
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003094 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003095 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003096
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003097 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3098 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3099 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003100
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003101 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003102 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003103 snb_wm_lp3_irq_quirk(dev_priv);
3104 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003105}
3106
Ville Syrjäläbb726512016-10-31 22:37:24 +02003107static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003108{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003109 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003110 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003111}
3112
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003113static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003114 struct intel_pipe_wm *pipe_wm)
3115{
3116 /* LP0 watermark maximums depend on this pipe alone */
3117 const struct intel_wm_config config = {
3118 .num_pipes_active = 1,
3119 .sprites_enabled = pipe_wm->sprites_enabled,
3120 .sprites_scaled = pipe_wm->sprites_scaled,
3121 };
3122 struct ilk_wm_maximums max;
3123
3124 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003125 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003126
3127 /* At least LP0 must be valid */
3128 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003129 drm_dbg_kms(&dev_priv->drm, "LP0 watermark invalid\n");
Matt Ropered4a6a72016-02-23 17:20:13 -08003130 return false;
3131 }
3132
3133 return true;
3134}
3135
Matt Roper261a27d2015-10-08 15:28:25 -07003136/* Compute new watermarks for the pipe */
Maarten Lankhorstec193642019-06-28 10:55:17 +02003137static int ilk_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Matt Roper261a27d2015-10-08 15:28:25 -07003138{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003139 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003140 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003141 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003142 struct intel_plane *plane;
3143 const struct intel_plane_state *plane_state;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003144 const struct intel_plane_state *pristate = NULL;
3145 const struct intel_plane_state *sprstate = NULL;
3146 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003147 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003148 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003149
Maarten Lankhorstec193642019-06-28 10:55:17 +02003150 pipe_wm = &crtc_state->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003151
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003152 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
3153 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
3154 pristate = plane_state;
3155 else if (plane->base.type == DRM_PLANE_TYPE_OVERLAY)
3156 sprstate = plane_state;
3157 else if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
3158 curstate = plane_state;
Matt Roper43d59ed2015-09-24 15:53:07 -07003159 }
3160
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003161 pipe_wm->pipe_enabled = crtc_state->hw.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003162 if (sprstate) {
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01003163 pipe_wm->sprites_enabled = sprstate->uapi.visible;
3164 pipe_wm->sprites_scaled = sprstate->uapi.visible &&
3165 (drm_rect_width(&sprstate->uapi.dst) != drm_rect_width(&sprstate->uapi.src) >> 16 ||
3166 drm_rect_height(&sprstate->uapi.dst) != drm_rect_height(&sprstate->uapi.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003167 }
3168
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003169 usable_level = max_level;
3170
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003171 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003172 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003173 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003174
3175 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003176 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003177 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003178
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003179 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003180 ilk_compute_wm_level(dev_priv, crtc, 0, crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003181 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003182
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003183 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003184 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003185
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003186 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003187
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003188 for (level = 1; level <= usable_level; level++) {
3189 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003190
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003191 ilk_compute_wm_level(dev_priv, crtc, level, crtc_state,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003192 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003193
3194 /*
3195 * Disable any watermark level that exceeds the
3196 * register maximums since such watermarks are
3197 * always invalid.
3198 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003199 if (!ilk_validate_wm_level(level, &max, wm)) {
3200 memset(wm, 0, sizeof(*wm));
3201 break;
3202 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003203 }
3204
Matt Roper86c8bbb2015-09-24 15:53:16 -07003205 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003206}
3207
3208/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003209 * Build a set of 'intermediate' watermark values that satisfy both the old
3210 * state and the new state. These can be programmed to the hardware
3211 * immediately.
3212 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003213static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003214{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003215 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->uapi.crtc);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003216 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003217 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003218 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003219 to_intel_atomic_state(newstate->uapi.state);
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003220 const struct intel_crtc_state *oldstate =
3221 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3222 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003223 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003224
3225 /*
3226 * Start with the final, target watermarks, then combine with the
3227 * currently active watermarks to get values that are safe both before
3228 * and after the vblank.
3229 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003230 *a = newstate->wm.ilk.optimal;
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003231 if (!newstate->hw.active || drm_atomic_crtc_needs_modeset(&newstate->uapi) ||
Ville Syrjäläf255c622018-11-08 17:10:13 +02003232 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003233 return 0;
3234
Matt Ropered4a6a72016-02-23 17:20:13 -08003235 a->pipe_enabled |= b->pipe_enabled;
3236 a->sprites_enabled |= b->sprites_enabled;
3237 a->sprites_scaled |= b->sprites_scaled;
3238
3239 for (level = 0; level <= max_level; level++) {
3240 struct intel_wm_level *a_wm = &a->wm[level];
3241 const struct intel_wm_level *b_wm = &b->wm[level];
3242
3243 a_wm->enable &= b_wm->enable;
3244 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3245 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3246 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3247 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3248 }
3249
3250 /*
3251 * We need to make sure that these merged watermark values are
3252 * actually a valid configuration themselves. If they're not,
3253 * there's no safe way to transition from the old state to
3254 * the new state, so we need to fail the atomic transaction.
3255 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003256 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003257 return -EINVAL;
3258
3259 /*
3260 * If our intermediate WM are identical to the final WM, then we can
3261 * omit the post-vblank programming; only update if it's different.
3262 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003263 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3264 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003265
3266 return 0;
3267}
3268
3269/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003270 * Merge the watermarks from all active pipes for a specific level.
3271 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003272static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003273 int level,
3274 struct intel_wm_level *ret_wm)
3275{
3276 const struct intel_crtc *intel_crtc;
3277
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003278 ret_wm->enable = true;
3279
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003280 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003281 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003282 const struct intel_wm_level *wm = &active->wm[level];
3283
3284 if (!active->pipe_enabled)
3285 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003286
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003287 /*
3288 * The watermark values may have been used in the past,
3289 * so we must maintain them in the registers for some
3290 * time even if the level is now disabled.
3291 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003292 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003293 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003294
3295 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3296 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3297 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3298 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3299 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003300}
3301
3302/*
3303 * Merge all low power watermarks for all active pipes.
3304 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003305static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003306 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003307 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003308 struct intel_pipe_wm *merged)
3309{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003310 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003311 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003312
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003313 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003314 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003315 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003316 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003317
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003318 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003319 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003320
3321 /* merge each WM1+ level */
3322 for (level = 1; level <= max_level; level++) {
3323 struct intel_wm_level *wm = &merged->wm[level];
3324
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003325 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003326
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003327 if (level > last_enabled_level)
3328 wm->enable = false;
3329 else if (!ilk_validate_wm_level(level, max, wm))
3330 /* make sure all following levels get disabled */
3331 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003332
3333 /*
3334 * The spec says it is preferred to disable
3335 * FBC WMs instead of disabling a WM level.
3336 */
3337 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003338 if (wm->enable)
3339 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003340 wm->fbc_val = 0;
3341 }
3342 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003343
3344 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3345 /*
3346 * FIXME this is racy. FBC might get enabled later.
3347 * What we should check here is whether FBC can be
3348 * enabled sometime later.
3349 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003350 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003351 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003352 for (level = 2; level <= max_level; level++) {
3353 struct intel_wm_level *wm = &merged->wm[level];
3354
3355 wm->enable = false;
3356 }
3357 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358}
3359
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003360static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3361{
3362 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3363 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3364}
3365
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003366/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003367static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3368 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003369{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003370 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003371 return 2 * level;
3372 else
3373 return dev_priv->wm.pri_latency[level];
3374}
3375
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003376static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003377 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003378 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003379 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003380{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003381 struct intel_crtc *intel_crtc;
3382 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003383
Ville Syrjälä0362c782013-10-09 19:17:57 +03003384 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003385 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003386
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003387 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003388 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003389 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003390
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003391 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003392
Ville Syrjälä0362c782013-10-09 19:17:57 +03003393 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003394
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003395 /*
3396 * Maintain the watermark values even if the level is
3397 * disabled. Doing otherwise could cause underruns.
3398 */
3399 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003400 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003401 (r->pri_val << WM1_LP_SR_SHIFT) |
3402 r->cur_val;
3403
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003404 if (r->enable)
3405 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3406
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003407 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003408 results->wm_lp[wm_lp - 1] |=
3409 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3410 else
3411 results->wm_lp[wm_lp - 1] |=
3412 r->fbc_val << WM1_LP_FBC_SHIFT;
3413
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003414 /*
3415 * Always set WM1S_LP_EN when spr_val != 0, even if the
3416 * level is disabled. Doing otherwise could cause underruns.
3417 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003418 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303419 drm_WARN_ON(&dev_priv->drm, wm_lp != 1);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003420 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3421 } else
3422 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003423 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003424
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003425 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003426 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003427 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003428 const struct intel_pipe_wm *pipe_wm = &intel_crtc->wm.active.ilk;
3429 const struct intel_wm_level *r = &pipe_wm->wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003430
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303431 if (drm_WARN_ON(&dev_priv->drm, !r->enable))
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003432 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003433
3434 results->wm_pipe[pipe] =
3435 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3436 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3437 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003438 }
3439}
3440
Paulo Zanoni861f3382013-05-31 10:19:21 -03003441/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3442 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003443static struct intel_pipe_wm *
3444ilk_find_best_result(struct drm_i915_private *dev_priv,
3445 struct intel_pipe_wm *r1,
3446 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003447{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003448 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003449 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003450
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003451 for (level = 1; level <= max_level; level++) {
3452 if (r1->wm[level].enable)
3453 level1 = level;
3454 if (r2->wm[level].enable)
3455 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003456 }
3457
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003458 if (level1 == level2) {
3459 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003460 return r2;
3461 else
3462 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003463 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003464 return r1;
3465 } else {
3466 return r2;
3467 }
3468}
3469
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003470/* dirty bits used to track which watermarks need changes */
3471#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003472#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3473#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3474#define WM_DIRTY_FBC (1 << 24)
3475#define WM_DIRTY_DDB (1 << 25)
3476
Damien Lespiau055e3932014-08-18 13:49:10 +01003477static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003478 const struct ilk_wm_values *old,
3479 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003480{
3481 unsigned int dirty = 0;
3482 enum pipe pipe;
3483 int wm_lp;
3484
Damien Lespiau055e3932014-08-18 13:49:10 +01003485 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003486 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3487 dirty |= WM_DIRTY_PIPE(pipe);
3488 /* Must disable LP1+ watermarks too */
3489 dirty |= WM_DIRTY_LP_ALL;
3490 }
3491 }
3492
3493 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3494 dirty |= WM_DIRTY_FBC;
3495 /* Must disable LP1+ watermarks too */
3496 dirty |= WM_DIRTY_LP_ALL;
3497 }
3498
3499 if (old->partitioning != new->partitioning) {
3500 dirty |= WM_DIRTY_DDB;
3501 /* Must disable LP1+ watermarks too */
3502 dirty |= WM_DIRTY_LP_ALL;
3503 }
3504
3505 /* LP1+ watermarks already deemed dirty, no need to continue */
3506 if (dirty & WM_DIRTY_LP_ALL)
3507 return dirty;
3508
3509 /* Find the lowest numbered LP1+ watermark in need of an update... */
3510 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3511 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3512 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3513 break;
3514 }
3515
3516 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3517 for (; wm_lp <= 3; wm_lp++)
3518 dirty |= WM_DIRTY_LP(wm_lp);
3519
3520 return dirty;
3521}
3522
Ville Syrjälä8553c182013-12-05 15:51:39 +02003523static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3524 unsigned int dirty)
3525{
Imre Deak820c1982013-12-17 14:46:36 +02003526 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003527 bool changed = false;
3528
3529 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3530 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3531 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3532 changed = true;
3533 }
3534 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3535 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3536 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3537 changed = true;
3538 }
3539 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3540 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3541 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3542 changed = true;
3543 }
3544
3545 /*
3546 * Don't touch WM1S_LP_EN here.
3547 * Doing so could cause underruns.
3548 */
3549
3550 return changed;
3551}
3552
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003553/*
3554 * The spec says we shouldn't write when we don't need, because every write
3555 * causes WMs to be re-evaluated, expending some power.
3556 */
Imre Deak820c1982013-12-17 14:46:36 +02003557static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3558 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003559{
Imre Deak820c1982013-12-17 14:46:36 +02003560 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003561 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003562 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003563
Damien Lespiau055e3932014-08-18 13:49:10 +01003564 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003565 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003566 return;
3567
Ville Syrjälä8553c182013-12-05 15:51:39 +02003568 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003569
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003570 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003571 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003572 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003573 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003574 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003575 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3576
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003577 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003578 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003579 val = I915_READ(WM_MISC);
3580 if (results->partitioning == INTEL_DDB_PART_1_2)
3581 val &= ~WM_MISC_DATA_PARTITION_5_6;
3582 else
3583 val |= WM_MISC_DATA_PARTITION_5_6;
3584 I915_WRITE(WM_MISC, val);
3585 } else {
3586 val = I915_READ(DISP_ARB_CTL2);
3587 if (results->partitioning == INTEL_DDB_PART_1_2)
3588 val &= ~DISP_DATA_PARTITION_5_6;
3589 else
3590 val |= DISP_DATA_PARTITION_5_6;
3591 I915_WRITE(DISP_ARB_CTL2, val);
3592 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003593 }
3594
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003595 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003596 val = I915_READ(DISP_ARB_CTL);
3597 if (results->enable_fbc_wm)
3598 val &= ~DISP_FBC_WM_DIS;
3599 else
3600 val |= DISP_FBC_WM_DIS;
3601 I915_WRITE(DISP_ARB_CTL, val);
3602 }
3603
Imre Deak954911e2013-12-17 14:46:34 +02003604 if (dirty & WM_DIRTY_LP(1) &&
3605 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3606 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3607
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003608 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003609 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3610 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3611 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3612 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3613 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003614
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003615 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003616 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003617 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003618 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003619 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003620 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003621
3622 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003623}
3624
Ville Syrjälä60aca572019-11-27 21:05:51 +02003625bool ilk_disable_lp_wm(struct drm_i915_private *dev_priv)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003626{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003627 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3628}
3629
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003630u8 intel_enabled_dbuf_slices_mask(struct drm_i915_private *dev_priv)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303631{
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003632 int i;
3633 int max_slices = INTEL_INFO(dev_priv)->num_supported_dbuf_slices;
3634 u8 enabled_slices_mask = 0;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303635
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003636 for (i = 0; i < max_slices; i++) {
3637 if (I915_READ(DBUF_CTL_S(i)) & DBUF_POWER_STATE)
3638 enabled_slices_mask |= BIT(i);
3639 }
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303640
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003641 return enabled_slices_mask;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303642}
3643
Matt Roper024c9042015-09-24 15:53:11 -07003644/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003645 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3646 * so assume we'll always need it in order to avoid underruns.
3647 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003648static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003649{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003650 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003651}
3652
Paulo Zanoni56feca92016-09-22 18:00:28 -03003653static bool
3654intel_has_sagv(struct drm_i915_private *dev_priv)
3655{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003656 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3657 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003658}
3659
James Ausmusb068a862019-10-09 10:23:14 -07003660static void
3661skl_setup_sagv_block_time(struct drm_i915_private *dev_priv)
3662{
James Ausmusda80f042019-10-09 10:23:15 -07003663 if (INTEL_GEN(dev_priv) >= 12) {
3664 u32 val = 0;
3665 int ret;
3666
3667 ret = sandybridge_pcode_read(dev_priv,
3668 GEN12_PCODE_READ_SAGV_BLOCK_TIME_US,
3669 &val, NULL);
3670 if (!ret) {
3671 dev_priv->sagv_block_time_us = val;
3672 return;
3673 }
3674
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003675 drm_dbg(&dev_priv->drm, "Couldn't read SAGV block time!\n");
James Ausmusda80f042019-10-09 10:23:15 -07003676 } else if (IS_GEN(dev_priv, 11)) {
James Ausmusb068a862019-10-09 10:23:14 -07003677 dev_priv->sagv_block_time_us = 10;
3678 return;
3679 } else if (IS_GEN(dev_priv, 10)) {
3680 dev_priv->sagv_block_time_us = 20;
3681 return;
3682 } else if (IS_GEN(dev_priv, 9)) {
3683 dev_priv->sagv_block_time_us = 30;
3684 return;
3685 } else {
3686 MISSING_CASE(INTEL_GEN(dev_priv));
3687 }
3688
3689 /* Default to an unusable block time */
3690 dev_priv->sagv_block_time_us = -1;
3691}
3692
Lyude656d1b82016-08-17 15:55:54 -04003693/*
3694 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3695 * depending on power and performance requirements. The display engine access
3696 * to system memory is blocked during the adjustment time. Because of the
3697 * blocking time, having this enabled can cause full system hangs and/or pipe
3698 * underruns if we don't meet all of the following requirements:
3699 *
3700 * - <= 1 pipe enabled
3701 * - All planes can enable watermarks for latencies >= SAGV engine block time
3702 * - We're not using an interlaced display configuration
3703 */
3704int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003705intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003706{
3707 int ret;
3708
Paulo Zanoni56feca92016-09-22 18:00:28 -03003709 if (!intel_has_sagv(dev_priv))
3710 return 0;
3711
3712 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003713 return 0;
3714
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003715 drm_dbg_kms(&dev_priv->drm, "Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003716 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3717 GEN9_SAGV_ENABLE);
3718
Ville Syrjäläff61a972018-12-21 19:14:34 +02003719 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003720
3721 /*
3722 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003723 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003724 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003725 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003726 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003727 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003728 return 0;
3729 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003730 drm_err(&dev_priv->drm, "Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003731 return ret;
3732 }
3733
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003734 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003735 return 0;
3736}
3737
Lyude656d1b82016-08-17 15:55:54 -04003738int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003739intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003740{
Imre Deakb3b8e992016-12-05 18:27:38 +02003741 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003742
Paulo Zanoni56feca92016-09-22 18:00:28 -03003743 if (!intel_has_sagv(dev_priv))
3744 return 0;
3745
3746 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003747 return 0;
3748
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003749 drm_dbg_kms(&dev_priv->drm, "Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003750 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003751 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3752 GEN9_SAGV_DISABLE,
3753 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3754 1);
Lyude656d1b82016-08-17 15:55:54 -04003755 /*
3756 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003757 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003758 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003759 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003760 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003761 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003762 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003763 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003764 drm_err(&dev_priv->drm, "Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003765 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003766 }
3767
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003768 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003769 return 0;
3770}
3771
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003772void intel_sagv_pre_plane_update(struct intel_atomic_state *state)
3773{
3774 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003775 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003776 const struct intel_bw_state *old_bw_state;
3777 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003778
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003779 /*
3780 * Just return if we can't control SAGV or don't have it.
3781 * This is different from situation when we have SAGV but just can't
3782 * afford it due to DBuf limitation - in case if SAGV is completely
3783 * disabled in a BIOS, we are not even allowed to send a PCode request,
3784 * as it will throw an error. So have to check it here.
3785 */
3786 if (!intel_has_sagv(dev_priv))
3787 return;
3788
3789 new_bw_state = intel_atomic_get_new_bw_state(state);
3790 if (!new_bw_state)
3791 return;
3792
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003793 if (INTEL_GEN(dev_priv) < 11 && !intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003794 intel_disable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003795 return;
3796 }
3797
3798 old_bw_state = intel_atomic_get_old_bw_state(state);
3799 /*
3800 * Nothing to mask
3801 */
3802 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3803 return;
3804
3805 new_mask = old_bw_state->qgv_points_mask | new_bw_state->qgv_points_mask;
3806
3807 /*
3808 * If new mask is zero - means there is nothing to mask,
3809 * we can only unmask, which should be done in unmask.
3810 */
3811 if (!new_mask)
3812 return;
3813
3814 /*
3815 * Restrict required qgv points before updating the configuration.
3816 * According to BSpec we can't mask and unmask qgv points at the same
3817 * time. Also masking should be done before updating the configuration
3818 * and unmasking afterwards.
3819 */
3820 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003821}
3822
3823void intel_sagv_post_plane_update(struct intel_atomic_state *state)
3824{
3825 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003826 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003827 const struct intel_bw_state *old_bw_state;
3828 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003829
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003830 /*
3831 * Just return if we can't control SAGV or don't have it.
3832 * This is different from situation when we have SAGV but just can't
3833 * afford it due to DBuf limitation - in case if SAGV is completely
3834 * disabled in a BIOS, we are not even allowed to send a PCode request,
3835 * as it will throw an error. So have to check it here.
3836 */
3837 if (!intel_has_sagv(dev_priv))
3838 return;
3839
3840 new_bw_state = intel_atomic_get_new_bw_state(state);
3841 if (!new_bw_state)
3842 return;
3843
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003844 if (INTEL_GEN(dev_priv) < 11 && intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003845 intel_enable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003846 return;
3847 }
3848
3849 old_bw_state = intel_atomic_get_old_bw_state(state);
3850 /*
3851 * Nothing to unmask
3852 */
3853 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3854 return;
3855
3856 new_mask = new_bw_state->qgv_points_mask;
3857
3858 /*
3859 * Allow required qgv points after updating the configuration.
3860 * According to BSpec we can't mask and unmask qgv points at the same
3861 * time. Also masking should be done before updating the configuration
3862 * and unmasking afterwards.
3863 */
3864 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003865}
3866
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003867static bool skl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
Lyude656d1b82016-08-17 15:55:54 -04003868{
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003869 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003870 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003871 struct intel_plane *plane;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003872 const struct intel_plane_state *plane_state;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003873 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003874
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003875 if (!intel_has_sagv(dev_priv))
3876 return false;
3877
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003878 if (!crtc_state->hw.active)
Lyude656d1b82016-08-17 15:55:54 -04003879 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003880
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003881 if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003882 return false;
3883
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003884 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003885 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02003886 &crtc_state->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003887
Lyude656d1b82016-08-17 15:55:54 -04003888 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003889 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003890 continue;
3891
3892 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003893 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003894 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003895 { }
3896
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003897 latency = dev_priv->wm.skl_latency[level];
3898
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003899 if (skl_needs_memory_bw_wa(dev_priv) &&
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003900 plane_state->uapi.fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003901 I915_FORMAT_MOD_X_TILED)
3902 latency += 15;
3903
Lyude656d1b82016-08-17 15:55:54 -04003904 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003905 * If any of the planes on this pipe don't enable wm levels that
3906 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003907 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003908 */
James Ausmusb068a862019-10-09 10:23:14 -07003909 if (latency < dev_priv->sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003910 return false;
3911 }
3912
3913 return true;
3914}
3915
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003916static bool tgl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3917{
3918 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3919 enum plane_id plane_id;
3920
3921 if (!crtc_state->hw.active)
3922 return true;
3923
3924 for_each_plane_id_on_crtc(crtc, plane_id) {
3925 const struct skl_ddb_entry *plane_alloc =
3926 &crtc_state->wm.skl.plane_ddb_y[plane_id];
3927 const struct skl_plane_wm *wm =
3928 &crtc_state->wm.skl.optimal.planes[plane_id];
3929
3930 if (skl_ddb_entry_size(plane_alloc) < wm->sagv_wm0.min_ddb_alloc)
3931 return false;
3932 }
3933
3934 return true;
3935}
3936
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003937static bool intel_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3938{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003939 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3940 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3941
3942 if (INTEL_GEN(dev_priv) >= 12)
3943 return tgl_crtc_can_enable_sagv(crtc_state);
3944 else
3945 return skl_crtc_can_enable_sagv(crtc_state);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003946}
3947
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003948bool intel_can_enable_sagv(struct drm_i915_private *dev_priv,
3949 const struct intel_bw_state *bw_state)
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003950{
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003951 if (INTEL_GEN(dev_priv) < 11 &&
3952 bw_state->active_pipes && !is_power_of_2(bw_state->active_pipes))
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003953 return false;
3954
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003955 return bw_state->pipe_sagv_reject == 0;
3956}
3957
3958static int intel_compute_sagv_mask(struct intel_atomic_state *state)
3959{
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003960 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003961 int ret;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003962 struct intel_crtc *crtc;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003963 struct intel_crtc_state *new_crtc_state;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003964 struct intel_bw_state *new_bw_state = NULL;
3965 const struct intel_bw_state *old_bw_state = NULL;
3966 int i;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003967
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003968 for_each_new_intel_crtc_in_state(state, crtc,
3969 new_crtc_state, i) {
3970 new_bw_state = intel_atomic_get_bw_state(state);
3971 if (IS_ERR(new_bw_state))
3972 return PTR_ERR(new_bw_state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003973
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003974 old_bw_state = intel_atomic_get_old_bw_state(state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003975
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003976 if (intel_crtc_can_enable_sagv(new_crtc_state))
3977 new_bw_state->pipe_sagv_reject &= ~BIT(crtc->pipe);
3978 else
3979 new_bw_state->pipe_sagv_reject |= BIT(crtc->pipe);
3980 }
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003981
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003982 if (!new_bw_state)
3983 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003984
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003985 new_bw_state->active_pipes =
3986 intel_calc_active_pipes(state, old_bw_state->active_pipes);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003987
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003988 if (new_bw_state->active_pipes != old_bw_state->active_pipes) {
3989 ret = intel_atomic_lock_global_state(&new_bw_state->base);
3990 if (ret)
3991 return ret;
3992 }
3993
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003994 for_each_new_intel_crtc_in_state(state, crtc,
3995 new_crtc_state, i) {
3996 struct skl_pipe_wm *pipe_wm = &new_crtc_state->wm.skl.optimal;
3997
3998 /*
3999 * We store use_sagv_wm in the crtc state rather than relying on
4000 * that bw state since we have no convenient way to get at the
4001 * latter from the plane commit hooks (especially in the legacy
4002 * cursor case)
4003 */
4004 pipe_wm->use_sagv_wm = INTEL_GEN(dev_priv) >= 12 &&
4005 intel_can_enable_sagv(dev_priv, new_bw_state);
4006 }
4007
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03004008 if (intel_can_enable_sagv(dev_priv, new_bw_state) !=
4009 intel_can_enable_sagv(dev_priv, old_bw_state)) {
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004010 ret = intel_atomic_serialize_global_state(&new_bw_state->base);
4011 if (ret)
4012 return ret;
4013 } else if (new_bw_state->pipe_sagv_reject != old_bw_state->pipe_sagv_reject) {
4014 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4015 if (ret)
4016 return ret;
4017 }
4018
4019 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004020}
4021
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004022/*
4023 * Calculate initial DBuf slice offset, based on slice size
4024 * and mask(i.e if slice size is 1024 and second slice is enabled
4025 * offset would be 1024)
4026 */
4027static unsigned int
4028icl_get_first_dbuf_slice_offset(u32 dbuf_slice_mask,
4029 u32 slice_size,
4030 u32 ddb_size)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304031{
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004032 unsigned int offset = 0;
4033
4034 if (!dbuf_slice_mask)
4035 return 0;
4036
4037 offset = (ffs(dbuf_slice_mask) - 1) * slice_size;
4038
4039 WARN_ON(offset >= ddb_size);
4040 return offset;
4041}
4042
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004043u16 intel_get_ddb_size(struct drm_i915_private *dev_priv)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004044{
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304045 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304046 drm_WARN_ON(&dev_priv->drm, ddb_size == 0);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304047
4048 if (INTEL_GEN(dev_priv) < 11)
4049 return ddb_size - 4; /* 4 blocks for bypass path allocation */
4050
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304051 return ddb_size;
4052}
4053
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004054u32 skl_ddb_dbuf_slice_mask(struct drm_i915_private *dev_priv,
4055 const struct skl_ddb_entry *entry)
4056{
4057 u32 slice_mask = 0;
4058 u16 ddb_size = intel_get_ddb_size(dev_priv);
4059 u16 num_supported_slices = INTEL_INFO(dev_priv)->num_supported_dbuf_slices;
4060 u16 slice_size = ddb_size / num_supported_slices;
4061 u16 start_slice;
4062 u16 end_slice;
4063
4064 if (!skl_ddb_entry_size(entry))
4065 return 0;
4066
4067 start_slice = entry->start / slice_size;
4068 end_slice = (entry->end - 1) / slice_size;
4069
4070 /*
4071 * Per plane DDB entry can in a really worst case be on multiple slices
4072 * but single entry is anyway contigious.
4073 */
4074 while (start_slice <= end_slice) {
4075 slice_mask |= BIT(start_slice);
4076 start_slice++;
4077 }
4078
4079 return slice_mask;
4080}
4081
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004082static u8 skl_compute_dbuf_slices(const struct intel_crtc_state *crtc_state,
Ville Syrjälä05e81552020-02-25 19:11:09 +02004083 u8 active_pipes);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004084
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004085static int
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004086skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Maarten Lankhorstec193642019-06-28 10:55:17 +02004087 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004088 const u64 total_data_rate,
Matt Roperc107acf2016-05-12 07:06:01 -07004089 struct skl_ddb_entry *alloc, /* out */
4090 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004091{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004092 struct drm_atomic_state *state = crtc_state->uapi.state;
Matt Roperc107acf2016-05-12 07:06:01 -07004093 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004094 struct drm_crtc *for_crtc = crtc_state->uapi.crtc;
Maarten Lankhorstec193642019-06-28 10:55:17 +02004095 const struct intel_crtc *crtc;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004096 u32 pipe_width = 0, total_width_in_range = 0, width_before_pipe_in_range = 0;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304097 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004098 struct intel_dbuf_state *new_dbuf_state =
4099 intel_atomic_get_new_dbuf_state(intel_state);
4100 const struct intel_dbuf_state *old_dbuf_state =
4101 intel_atomic_get_old_dbuf_state(intel_state);
4102 u8 active_pipes = new_dbuf_state->active_pipes;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304103 u16 ddb_size;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004104 u32 ddb_range_size;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304105 u32 i;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004106 u32 dbuf_slice_mask;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004107 u32 offset;
4108 u32 slice_size;
4109 u32 total_slice_mask;
4110 u32 start, end;
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004111 int ret;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004112
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004113 *num_active = hweight8(active_pipes);
4114
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004115 if (!crtc_state->hw.active) {
4116 alloc->start = 0;
4117 alloc->end = 0;
4118 return 0;
4119 }
4120
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004121 ddb_size = intel_get_ddb_size(dev_priv);
4122
4123 slice_size = ddb_size / INTEL_INFO(dev_priv)->num_supported_dbuf_slices;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004124
Matt Roperc107acf2016-05-12 07:06:01 -07004125 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304126 * If the state doesn't change the active CRTC's or there is no
4127 * modeset request, then there's no need to recalculate;
4128 * the existing pipe allocation limits should remain unchanged.
4129 * Note that we're safe from racing commits since any racing commit
4130 * that changes the active CRTC list or do modeset would need to
4131 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07004132 */
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004133 if (old_dbuf_state->active_pipes == new_dbuf_state->active_pipes &&
4134 !dev_priv->wm.distrust_bios_wm) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01004135 /*
4136 * alloc may be cleared by clear_intel_crtc_state,
4137 * copy from old state to be sure
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004138 *
4139 * FIXME get rid of this mess
Maarten Lankhorst512b5522016-11-08 13:55:34 +01004140 */
4141 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004142 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004143 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07004144
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304145 /*
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004146 * Get allowed DBuf slices for correspondent pipe and platform.
4147 */
4148 dbuf_slice_mask = skl_compute_dbuf_slices(crtc_state, active_pipes);
4149
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004150 /*
4151 * Figure out at which DBuf slice we start, i.e if we start at Dbuf S2
4152 * and slice size is 1024, the offset would be 1024
4153 */
4154 offset = icl_get_first_dbuf_slice_offset(dbuf_slice_mask,
4155 slice_size, ddb_size);
4156
4157 /*
4158 * Figure out total size of allowed DBuf slices, which is basically
4159 * a number of allowed slices for that pipe multiplied by slice size.
4160 * Inside of this
4161 * range ddb entries are still allocated in proportion to display width.
4162 */
4163 ddb_range_size = hweight8(dbuf_slice_mask) * slice_size;
4164
4165 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304166 * Watermark/ddb requirement highly depends upon width of the
4167 * framebuffer, So instead of allocating DDB equally among pipes
4168 * distribute DDB based on resolution/width of the display.
4169 */
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004170 total_slice_mask = dbuf_slice_mask;
Maarten Lankhorstec193642019-06-28 10:55:17 +02004171 for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
4172 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004173 &crtc_state->hw.adjusted_mode;
Maarten Lankhorstec193642019-06-28 10:55:17 +02004174 enum pipe pipe = crtc->pipe;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304175 int hdisplay, vdisplay;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004176 u32 pipe_dbuf_slice_mask;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304177
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004178 if (!crtc_state->hw.active)
4179 continue;
4180
4181 pipe_dbuf_slice_mask = skl_compute_dbuf_slices(crtc_state,
4182 active_pipes);
4183
4184 /*
4185 * According to BSpec pipe can share one dbuf slice with another
4186 * pipes or pipe can use multiple dbufs, in both cases we
4187 * account for other pipes only if they have exactly same mask.
4188 * However we need to account how many slices we should enable
4189 * in total.
4190 */
4191 total_slice_mask |= pipe_dbuf_slice_mask;
4192
4193 /*
4194 * Do not account pipes using other slice sets
4195 * luckily as of current BSpec slice sets do not partially
4196 * intersect(pipes share either same one slice or same slice set
4197 * i.e no partial intersection), so it is enough to check for
4198 * equality for now.
4199 */
4200 if (dbuf_slice_mask != pipe_dbuf_slice_mask)
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304201 continue;
4202
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304203 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004204
4205 total_width_in_range += hdisplay;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304206
4207 if (pipe < for_pipe)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004208 width_before_pipe_in_range += hdisplay;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304209 else if (pipe == for_pipe)
4210 pipe_width = hdisplay;
4211 }
4212
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004213 /*
4214 * FIXME: For now we always enable slice S1 as per
4215 * the Bspec display initialization sequence.
4216 */
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004217 new_dbuf_state->enabled_slices = total_slice_mask | BIT(DBUF_S1);
4218
4219 if (old_dbuf_state->enabled_slices != new_dbuf_state->enabled_slices) {
4220 ret = intel_atomic_serialize_global_state(&new_dbuf_state->base);
4221 if (ret)
4222 return ret;
4223 }
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004224
4225 start = ddb_range_size * width_before_pipe_in_range / total_width_in_range;
4226 end = ddb_range_size *
4227 (width_before_pipe_in_range + pipe_width) / total_width_in_range;
4228
4229 alloc->start = offset + start;
4230 alloc->end = offset + end;
4231
Ville Syrjälä70b1a262020-02-25 19:11:16 +02004232 drm_dbg_kms(&dev_priv->drm,
4233 "[CRTC:%d:%s] dbuf slices 0x%x, ddb (%d - %d), active pipes 0x%x\n",
4234 for_crtc->base.id, for_crtc->name,
4235 dbuf_slice_mask, alloc->start, alloc->end, active_pipes);
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004236
4237 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004238}
4239
Ville Syrjälädf331de2019-03-19 18:03:11 +02004240static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4241 int width, const struct drm_format_info *format,
4242 u64 modifier, unsigned int rotation,
4243 u32 plane_pixel_rate, struct skl_wm_params *wp,
4244 int color_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004245static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004246 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004247 unsigned int latency,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004248 const struct skl_wm_params *wp,
4249 const struct skl_wm_level *result_prev,
4250 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004251
Ville Syrjälädf331de2019-03-19 18:03:11 +02004252static unsigned int
4253skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
4254 int num_active)
4255{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004256 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004257 int level, max_level = ilk_wm_max_level(dev_priv);
4258 struct skl_wm_level wm = {};
4259 int ret, min_ddb_alloc = 0;
4260 struct skl_wm_params wp;
4261
4262 ret = skl_compute_wm_params(crtc_state, 256,
4263 drm_format_info(DRM_FORMAT_ARGB8888),
4264 DRM_FORMAT_MOD_LINEAR,
4265 DRM_MODE_ROTATE_0,
4266 crtc_state->pixel_rate, &wp, 0);
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304267 drm_WARN_ON(&dev_priv->drm, ret);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004268
4269 for (level = 0; level <= max_level; level++) {
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004270 unsigned int latency = dev_priv->wm.skl_latency[level];
4271
4272 skl_compute_plane_wm(crtc_state, level, latency, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004273 if (wm.min_ddb_alloc == U16_MAX)
4274 break;
4275
4276 min_ddb_alloc = wm.min_ddb_alloc;
4277 }
4278
4279 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004280}
4281
Mahesh Kumar37cde112018-04-26 19:55:17 +05304282static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
4283 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00004284{
Mahesh Kumar37cde112018-04-26 19:55:17 +05304285
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02004286 entry->start = reg & DDB_ENTRY_MASK;
4287 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05304288
Damien Lespiau16160e32014-11-04 17:06:53 +00004289 if (entry->end)
4290 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00004291}
4292
Mahesh Kumarddf34312018-04-09 09:11:03 +05304293static void
4294skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
4295 const enum pipe pipe,
4296 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004297 struct skl_ddb_entry *ddb_y,
4298 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05304299{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004300 u32 val, val2;
4301 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05304302
4303 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
4304 if (plane_id == PLANE_CURSOR) {
4305 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004306 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304307 return;
4308 }
4309
4310 val = I915_READ(PLANE_CTL(pipe, plane_id));
4311
4312 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004313 if (val & PLANE_CTL_ENABLE)
4314 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4315 val & PLANE_CTL_ORDER_RGBX,
4316 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304317
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004318 if (INTEL_GEN(dev_priv) >= 11) {
4319 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
4320 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4321 } else {
4322 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07004323 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304324
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004325 if (fourcc &&
4326 drm_format_info_is_yuv_semiplanar(drm_format_info(fourcc)))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004327 swap(val, val2);
4328
4329 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4330 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304331 }
4332}
4333
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004334void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4335 struct skl_ddb_entry *ddb_y,
4336 struct skl_ddb_entry *ddb_uv)
4337{
4338 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4339 enum intel_display_power_domain power_domain;
4340 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004341 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004342 enum plane_id plane_id;
4343
4344 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004345 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4346 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004347 return;
4348
4349 for_each_plane_id_on_crtc(crtc, plane_id)
4350 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4351 plane_id,
4352 &ddb_y[plane_id],
4353 &ddb_uv[plane_id]);
4354
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004355 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004356}
4357
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004358/*
4359 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4360 * The bspec defines downscale amount as:
4361 *
4362 * """
4363 * Horizontal down scale amount = maximum[1, Horizontal source size /
4364 * Horizontal destination size]
4365 * Vertical down scale amount = maximum[1, Vertical source size /
4366 * Vertical destination size]
4367 * Total down scale amount = Horizontal down scale amount *
4368 * Vertical down scale amount
4369 * """
4370 *
4371 * Return value is provided in 16.16 fixed point form to retain fractional part.
4372 * Caller should take care of dividing & rounding off the value.
4373 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304374static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004375skl_plane_downscale_amount(const struct intel_crtc_state *crtc_state,
4376 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004377{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304378 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004379 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304380 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4381 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004382
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304383 if (drm_WARN_ON(&dev_priv->drm,
4384 !intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304385 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004386
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004387 /*
4388 * Src coordinates are already rotated by 270 degrees for
4389 * the 90/270 degree plane rotation cases (to match the
4390 * GTT mapping), hence no need to account for rotation here.
4391 *
4392 * n.b., src is 16.16 fixed point, dst is whole integer.
4393 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004394 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
4395 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
4396 dst_w = drm_rect_width(&plane_state->uapi.dst);
4397 dst_h = drm_rect_height(&plane_state->uapi.dst);
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004398
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304399 fp_w_ratio = div_fixed16(src_w, dst_w);
4400 fp_h_ratio = div_fixed16(src_h, dst_h);
4401 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4402 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004403
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304404 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004405}
4406
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004407struct dbuf_slice_conf_entry {
4408 u8 active_pipes;
4409 u8 dbuf_mask[I915_MAX_PIPES];
4410};
4411
4412/*
4413 * Table taken from Bspec 12716
4414 * Pipes do have some preferred DBuf slice affinity,
4415 * plus there are some hardcoded requirements on how
4416 * those should be distributed for multipipe scenarios.
4417 * For more DBuf slices algorithm can get even more messy
4418 * and less readable, so decided to use a table almost
4419 * as is from BSpec itself - that way it is at least easier
4420 * to compare, change and check.
4421 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004422static const struct dbuf_slice_conf_entry icl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004423/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4424{
4425 {
4426 .active_pipes = BIT(PIPE_A),
4427 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004428 [PIPE_A] = BIT(DBUF_S1),
4429 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004430 },
4431 {
4432 .active_pipes = BIT(PIPE_B),
4433 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004434 [PIPE_B] = BIT(DBUF_S1),
4435 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004436 },
4437 {
4438 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4439 .dbuf_mask = {
4440 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004441 [PIPE_B] = BIT(DBUF_S2),
4442 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004443 },
4444 {
4445 .active_pipes = BIT(PIPE_C),
4446 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004447 [PIPE_C] = BIT(DBUF_S2),
4448 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004449 },
4450 {
4451 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4452 .dbuf_mask = {
4453 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004454 [PIPE_C] = BIT(DBUF_S2),
4455 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004456 },
4457 {
4458 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4459 .dbuf_mask = {
4460 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004461 [PIPE_C] = BIT(DBUF_S2),
4462 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004463 },
4464 {
4465 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4466 .dbuf_mask = {
4467 [PIPE_A] = BIT(DBUF_S1),
4468 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004469 [PIPE_C] = BIT(DBUF_S2),
4470 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004471 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004472 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004473};
4474
4475/*
4476 * Table taken from Bspec 49255
4477 * Pipes do have some preferred DBuf slice affinity,
4478 * plus there are some hardcoded requirements on how
4479 * those should be distributed for multipipe scenarios.
4480 * For more DBuf slices algorithm can get even more messy
4481 * and less readable, so decided to use a table almost
4482 * as is from BSpec itself - that way it is at least easier
4483 * to compare, change and check.
4484 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004485static const struct dbuf_slice_conf_entry tgl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004486/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4487{
4488 {
4489 .active_pipes = BIT(PIPE_A),
4490 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004491 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4492 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004493 },
4494 {
4495 .active_pipes = BIT(PIPE_B),
4496 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004497 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4498 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004499 },
4500 {
4501 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4502 .dbuf_mask = {
4503 [PIPE_A] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004504 [PIPE_B] = BIT(DBUF_S1),
4505 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004506 },
4507 {
4508 .active_pipes = BIT(PIPE_C),
4509 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004510 [PIPE_C] = BIT(DBUF_S2) | BIT(DBUF_S1),
4511 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004512 },
4513 {
4514 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4515 .dbuf_mask = {
4516 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004517 [PIPE_C] = BIT(DBUF_S2),
4518 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004519 },
4520 {
4521 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4522 .dbuf_mask = {
4523 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004524 [PIPE_C] = BIT(DBUF_S2),
4525 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004526 },
4527 {
4528 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4529 .dbuf_mask = {
4530 [PIPE_A] = BIT(DBUF_S1),
4531 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004532 [PIPE_C] = BIT(DBUF_S2),
4533 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004534 },
4535 {
4536 .active_pipes = BIT(PIPE_D),
4537 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004538 [PIPE_D] = BIT(DBUF_S2) | BIT(DBUF_S1),
4539 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004540 },
4541 {
4542 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4543 .dbuf_mask = {
4544 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004545 [PIPE_D] = BIT(DBUF_S2),
4546 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004547 },
4548 {
4549 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4550 .dbuf_mask = {
4551 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004552 [PIPE_D] = BIT(DBUF_S2),
4553 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004554 },
4555 {
4556 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4557 .dbuf_mask = {
4558 [PIPE_A] = BIT(DBUF_S1),
4559 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004560 [PIPE_D] = BIT(DBUF_S2),
4561 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004562 },
4563 {
4564 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4565 .dbuf_mask = {
4566 [PIPE_C] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004567 [PIPE_D] = BIT(DBUF_S2),
4568 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004569 },
4570 {
4571 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4572 .dbuf_mask = {
4573 [PIPE_A] = BIT(DBUF_S1),
4574 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004575 [PIPE_D] = BIT(DBUF_S2),
4576 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004577 },
4578 {
4579 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4580 .dbuf_mask = {
4581 [PIPE_B] = BIT(DBUF_S1),
4582 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004583 [PIPE_D] = BIT(DBUF_S2),
4584 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004585 },
4586 {
4587 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4588 .dbuf_mask = {
4589 [PIPE_A] = BIT(DBUF_S1),
4590 [PIPE_B] = BIT(DBUF_S1),
4591 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004592 [PIPE_D] = BIT(DBUF_S2),
4593 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004594 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004595 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004596};
4597
Ville Syrjälä05e81552020-02-25 19:11:09 +02004598static u8 compute_dbuf_slices(enum pipe pipe, u8 active_pipes,
4599 const struct dbuf_slice_conf_entry *dbuf_slices)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004600{
4601 int i;
4602
Ville Syrjälä05e81552020-02-25 19:11:09 +02004603 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004604 if (dbuf_slices[i].active_pipes == active_pipes)
4605 return dbuf_slices[i].dbuf_mask[pipe];
4606 }
4607 return 0;
4608}
4609
4610/*
4611 * This function finds an entry with same enabled pipe configuration and
4612 * returns correspondent DBuf slice mask as stated in BSpec for particular
4613 * platform.
4614 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004615static u8 icl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004616{
4617 /*
4618 * FIXME: For ICL this is still a bit unclear as prev BSpec revision
4619 * required calculating "pipe ratio" in order to determine
4620 * if one or two slices can be used for single pipe configurations
4621 * as additional constraint to the existing table.
4622 * However based on recent info, it should be not "pipe ratio"
4623 * but rather ratio between pixel_rate and cdclk with additional
4624 * constants, so for now we are using only table until this is
4625 * clarified. Also this is the reason why crtc_state param is
4626 * still here - we will need it once those additional constraints
4627 * pop up.
4628 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004629 return compute_dbuf_slices(pipe, active_pipes, icl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004630}
4631
Ville Syrjälä05e81552020-02-25 19:11:09 +02004632static u8 tgl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004633{
Ville Syrjälä05e81552020-02-25 19:11:09 +02004634 return compute_dbuf_slices(pipe, active_pipes, tgl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004635}
4636
4637static u8 skl_compute_dbuf_slices(const struct intel_crtc_state *crtc_state,
Ville Syrjälä05e81552020-02-25 19:11:09 +02004638 u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004639{
4640 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4641 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4642 enum pipe pipe = crtc->pipe;
4643
4644 if (IS_GEN(dev_priv, 12))
Ville Syrjälä05e81552020-02-25 19:11:09 +02004645 return tgl_compute_dbuf_slices(pipe, active_pipes);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004646 else if (IS_GEN(dev_priv, 11))
Ville Syrjälä05e81552020-02-25 19:11:09 +02004647 return icl_compute_dbuf_slices(pipe, active_pipes);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004648 /*
4649 * For anything else just return one slice yet.
4650 * Should be extended for other platforms.
4651 */
Ville Syrjälä2f9078c2020-02-25 19:11:10 +02004652 return active_pipes & BIT(pipe) ? BIT(DBUF_S1) : 0;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004653}
4654
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004655static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004656skl_plane_relative_data_rate(const struct intel_crtc_state *crtc_state,
4657 const struct intel_plane_state *plane_state,
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004658 int color_plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004659{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004660 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004661 const struct drm_framebuffer *fb = plane_state->hw.fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004662 u32 data_rate;
4663 u32 width = 0, height = 0;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304664 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004665 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004666
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004667 if (!plane_state->uapi.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004668 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004669
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004670 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004671 return 0;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004672
4673 if (color_plane == 1 &&
Imre Deak4941f352019-12-21 14:05:43 +02004674 !intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier))
Matt Ropera1de91e2016-05-12 07:05:57 -07004675 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004676
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004677 /*
4678 * Src coordinates are already rotated by 270 degrees for
4679 * the 90/270 degree plane rotation cases (to match the
4680 * GTT mapping), hence no need to account for rotation here.
4681 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004682 width = drm_rect_width(&plane_state->uapi.src) >> 16;
4683 height = drm_rect_height(&plane_state->uapi.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004684
Mahesh Kumarb879d582018-04-09 09:11:01 +05304685 /* UV plane does 1/2 pixel sub-sampling */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004686 if (color_plane == 1) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304687 width /= 2;
4688 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004689 }
4690
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004691 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304692
Maarten Lankhorstec193642019-06-28 10:55:17 +02004693 down_scale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004694
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004695 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4696
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004697 rate *= fb->format->cpp[color_plane];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004698 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004699}
4700
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004701static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004702skl_get_total_relative_data_rate(struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004703 u64 *plane_data_rate,
4704 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004705{
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004706 struct intel_plane *plane;
4707 const struct intel_plane_state *plane_state;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004708 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004709
Matt Ropera1de91e2016-05-12 07:05:57 -07004710 /* Calculate and cache data rate for each plane */
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004711 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
4712 enum plane_id plane_id = plane->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004713 u64 rate;
Matt Roper024c9042015-09-24 15:53:11 -07004714
Mahesh Kumarb879d582018-04-09 09:11:01 +05304715 /* packed/y */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004716 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004717 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004718 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004719
Mahesh Kumarb879d582018-04-09 09:11:01 +05304720 /* uv-plane */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004721 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304722 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004723 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004724 }
4725
4726 return total_data_rate;
4727}
4728
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004729static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004730icl_get_total_relative_data_rate(struct intel_crtc_state *crtc_state,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004731 u64 *plane_data_rate)
4732{
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004733 struct intel_plane *plane;
4734 const struct intel_plane_state *plane_state;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004735 u64 total_data_rate = 0;
4736
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004737 /* Calculate and cache data rate for each plane */
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004738 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
4739 enum plane_id plane_id = plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004740 u64 rate;
4741
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004742 if (!plane_state->planar_linked_plane) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02004743 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004744 plane_data_rate[plane_id] = rate;
4745 total_data_rate += rate;
4746 } else {
4747 enum plane_id y_plane_id;
4748
4749 /*
4750 * The slave plane might not iterate in
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004751 * intel_atomic_crtc_state_for_each_plane_state(),
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004752 * and needs the master plane state which may be
4753 * NULL if we try get_new_plane_state(), so we
4754 * always calculate from the master.
4755 */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004756 if (plane_state->planar_slave)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004757 continue;
4758
4759 /* Y plane rate is calculated on the slave */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004760 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004761 y_plane_id = plane_state->planar_linked_plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004762 plane_data_rate[y_plane_id] = rate;
4763 total_data_rate += rate;
4764
Maarten Lankhorstec193642019-06-28 10:55:17 +02004765 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004766 plane_data_rate[plane_id] = rate;
4767 total_data_rate += rate;
4768 }
4769 }
4770
4771 return total_data_rate;
4772}
4773
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03004774static const struct skl_wm_level *
4775skl_plane_wm_level(const struct intel_crtc_state *crtc_state,
4776 enum plane_id plane_id,
4777 int level)
4778{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004779 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
4780 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4781
4782 if (level == 0 && pipe_wm->use_sagv_wm)
4783 return &wm->sagv_wm0;
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03004784
4785 return &wm->wm[level];
4786}
4787
Matt Roperc107acf2016-05-12 07:06:01 -07004788static int
Stanislav Lisovskiy072fcc32020-02-03 01:06:25 +02004789skl_allocate_pipe_ddb(struct intel_crtc_state *crtc_state)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004790{
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004791 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4792 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004793 struct skl_ddb_entry *alloc = &crtc_state->wm.skl.ddb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004794 u16 alloc_size, start = 0;
4795 u16 total[I915_MAX_PLANES] = {};
4796 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004797 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004798 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004799 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004800 u64 plane_data_rate[I915_MAX_PLANES] = {};
4801 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004802 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004803 int level;
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004804 int ret;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004805
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004806 /* Clear the partitioning for disabled planes. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004807 memset(crtc_state->wm.skl.plane_ddb_y, 0, sizeof(crtc_state->wm.skl.plane_ddb_y));
4808 memset(crtc_state->wm.skl.plane_ddb_uv, 0, sizeof(crtc_state->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004809
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004810 if (!crtc_state->hw.active) {
Ville Syrjäläb6a13a32020-05-18 15:13:54 +03004811 struct intel_atomic_state *state =
4812 to_intel_atomic_state(crtc_state->uapi.state);
4813 struct intel_dbuf_state *new_dbuf_state =
4814 intel_atomic_get_new_dbuf_state(state);
4815 const struct intel_dbuf_state *old_dbuf_state =
4816 intel_atomic_get_old_dbuf_state(state);
4817
4818 /*
4819 * FIXME hack to make sure we compute this sensibly when
4820 * turning off all the pipes. Otherwise we leave it at
4821 * whatever we had previously, and then runtime PM will
4822 * mess it up by turning off all but S1. Remove this
4823 * once the dbuf state computation flow becomes sane.
4824 */
4825 if (new_dbuf_state->active_pipes == 0) {
4826 new_dbuf_state->enabled_slices = BIT(DBUF_S1);
4827
4828 if (old_dbuf_state->enabled_slices != new_dbuf_state->enabled_slices) {
4829 ret = intel_atomic_serialize_global_state(&new_dbuf_state->base);
4830 if (ret)
4831 return ret;
4832 }
4833 }
4834
Lyudece0ba282016-09-15 10:46:35 -04004835 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004836 return 0;
4837 }
4838
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004839 if (INTEL_GEN(dev_priv) >= 11)
4840 total_data_rate =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004841 icl_get_total_relative_data_rate(crtc_state,
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004842 plane_data_rate);
4843 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004844 total_data_rate =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004845 skl_get_total_relative_data_rate(crtc_state,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004846 plane_data_rate,
4847 uv_plane_data_rate);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004848
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004849 ret = skl_ddb_get_pipe_allocation_limits(dev_priv, crtc_state,
4850 total_data_rate,
4851 alloc, &num_active);
4852 if (ret)
4853 return ret;
4854
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004855 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304856 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004857 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004858
Matt Roperd8e87492018-12-11 09:31:07 -08004859 /* Allocate fixed number of blocks for cursor. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004860 total[PLANE_CURSOR] = skl_cursor_allocation(crtc_state, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004861 alloc_size -= total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004862 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
Matt Roperd8e87492018-12-11 09:31:07 -08004863 alloc->end - total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004864 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004865
Matt Ropera1de91e2016-05-12 07:05:57 -07004866 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004867 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004868
Matt Roperd8e87492018-12-11 09:31:07 -08004869 /*
4870 * Find the highest watermark level for which we can satisfy the block
4871 * requirement of active planes.
4872 */
4873 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004874 blocks = 0;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004875 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004876 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004877 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004878
4879 if (plane_id == PLANE_CURSOR) {
Vandita Kulkarni4ba48702019-12-16 13:36:19 +05304880 if (wm->wm[level].min_ddb_alloc > total[PLANE_CURSOR]) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304881 drm_WARN_ON(&dev_priv->drm,
4882 wm->wm[level].min_ddb_alloc != U16_MAX);
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004883 blocks = U32_MAX;
4884 break;
4885 }
4886 continue;
4887 }
4888
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004889 blocks += wm->wm[level].min_ddb_alloc;
4890 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004891 }
4892
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004893 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004894 alloc_size -= blocks;
4895 break;
4896 }
4897 }
4898
4899 if (level < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03004900 drm_dbg_kms(&dev_priv->drm,
4901 "Requested display configuration exceeds system DDB limitations");
4902 drm_dbg_kms(&dev_priv->drm, "minimum required %d/%d\n",
4903 blocks, alloc_size);
Matt Roperd8e87492018-12-11 09:31:07 -08004904 return -EINVAL;
4905 }
4906
4907 /*
4908 * Grant each plane the blocks it requires at the highest achievable
4909 * watermark level, plus an extra share of the leftover blocks
4910 * proportional to its relative data rate.
4911 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004912 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004913 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004914 &crtc_state->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004915 u64 rate;
4916 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004917
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004918 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004919 continue;
4920
Damien Lespiaub9cec072014-11-04 17:06:43 +00004921 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004922 * We've accounted for all active planes; remaining planes are
4923 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004924 */
Matt Roperd8e87492018-12-11 09:31:07 -08004925 if (total_data_rate == 0)
4926 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004927
Matt Roperd8e87492018-12-11 09:31:07 -08004928 rate = plane_data_rate[plane_id];
4929 extra = min_t(u16, alloc_size,
4930 DIV64_U64_ROUND_UP(alloc_size * rate,
4931 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004932 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004933 alloc_size -= extra;
4934 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004935
Matt Roperd8e87492018-12-11 09:31:07 -08004936 if (total_data_rate == 0)
4937 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004938
Matt Roperd8e87492018-12-11 09:31:07 -08004939 rate = uv_plane_data_rate[plane_id];
4940 extra = min_t(u16, alloc_size,
4941 DIV64_U64_ROUND_UP(alloc_size * rate,
4942 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004943 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004944 alloc_size -= extra;
4945 total_data_rate -= rate;
4946 }
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304947 drm_WARN_ON(&dev_priv->drm, alloc_size != 0 || total_data_rate != 0);
Matt Roperd8e87492018-12-11 09:31:07 -08004948
4949 /* Set the actual DDB start/end points for each plane */
4950 start = alloc->start;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004951 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004952 struct skl_ddb_entry *plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004953 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004954 struct skl_ddb_entry *uv_plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004955 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004956
4957 if (plane_id == PLANE_CURSOR)
4958 continue;
4959
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004960 /* Gen11+ uses a separate plane for UV watermarks */
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304961 drm_WARN_ON(&dev_priv->drm,
4962 INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004963
Matt Roperd8e87492018-12-11 09:31:07 -08004964 /* Leave disabled planes at (0,0) */
4965 if (total[plane_id]) {
4966 plane_alloc->start = start;
4967 start += total[plane_id];
4968 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004969 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004970
Matt Roperd8e87492018-12-11 09:31:07 -08004971 if (uv_total[plane_id]) {
4972 uv_plane_alloc->start = start;
4973 start += uv_total[plane_id];
4974 uv_plane_alloc->end = start;
4975 }
4976 }
4977
4978 /*
4979 * When we calculated watermark values we didn't know how high
4980 * of a level we'd actually be able to hit, so we just marked
4981 * all levels as "enabled." Go back now and disable the ones
4982 * that aren't actually possible.
4983 */
4984 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02004985 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004986 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004987 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004988
4989 /*
4990 * We only disable the watermarks for each plane if
4991 * they exceed the ddb allocation of said plane. This
4992 * is done so that we don't end up touching cursor
4993 * watermarks needlessly when some other plane reduces
4994 * our max possible watermark level.
4995 *
4996 * Bspec has this to say about the PLANE_WM enable bit:
4997 * "All the watermarks at this level for all enabled
4998 * planes must be enabled before the level will be used."
4999 * So this is actually safe to do.
5000 */
5001 if (wm->wm[level].min_ddb_alloc > total[plane_id] ||
5002 wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id])
5003 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02005004
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005005 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07005006 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005007 * Underruns with WM1+ disabled
5008 */
Bob Paauwe39564ae2019-04-12 11:09:20 -07005009 if (IS_GEN(dev_priv, 11) &&
Ville Syrjälä290248c2019-02-13 18:54:24 +02005010 level == 1 && wm->wm[0].plane_en) {
5011 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005012 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
5013 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02005014 }
Matt Roperd8e87492018-12-11 09:31:07 -08005015 }
5016 }
5017
5018 /*
5019 * Go back and disable the transition watermark if it turns out we
5020 * don't have enough DDB blocks for it.
5021 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005022 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005023 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005024 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005025
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02005026 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08005027 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00005028 }
5029
Matt Roperc107acf2016-05-12 07:06:01 -07005030 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005031}
5032
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005033/*
5034 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02005035 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005036 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
5037 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
5038*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005039static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005040skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
5041 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005042{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005043 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305044 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005045
5046 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305047 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005048
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305049 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005050 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005051
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005052 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005053 ret = add_fixed16_u32(ret, 1);
5054
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005055 return ret;
5056}
5057
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005058static uint_fixed_16_16_t
5059skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
5060 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005061{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005062 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305063 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005064
5065 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305066 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005067
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005068 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305069 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
5070 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305071 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005072 return ret;
5073}
5074
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305075static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02005076intel_get_linetime_us(const struct intel_crtc_state *crtc_state)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305077{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305078 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005079 u32 pixel_rate;
5080 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305081 uint_fixed_16_16_t linetime_us;
5082
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005083 if (!crtc_state->hw.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305084 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305085
Maarten Lankhorstec193642019-06-28 10:55:17 +02005086 pixel_rate = crtc_state->pixel_rate;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305087
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305088 if (drm_WARN_ON(&dev_priv->drm, pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305089 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305090
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005091 crtc_htotal = crtc_state->hw.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305092 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305093
5094 return linetime_us;
5095}
5096
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005097static u32
Maarten Lankhorstec193642019-06-28 10:55:17 +02005098skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *crtc_state,
5099 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07005100{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305101 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005102 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05305103 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07005104
5105 /* Shouldn't reach here on disabled planes... */
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305106 if (drm_WARN_ON(&dev_priv->drm,
5107 !intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07005108 return 0;
5109
5110 /*
5111 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
5112 * with additional adjustments for plane-specific scaling.
5113 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02005114 adjusted_pixel_rate = crtc_state->pixel_rate;
5115 downscale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07005116
Kumar, Mahesh7084b502017-05-17 17:28:23 +05305117 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
5118 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07005119}
5120
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305121static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005122skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
5123 int width, const struct drm_format_info *format,
5124 u64 modifier, unsigned int rotation,
5125 u32 plane_pixel_rate, struct skl_wm_params *wp,
5126 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305127{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005128 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005129 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005130 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305131
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05305132 /* only planar format has two planes */
Imre Deak4941f352019-12-21 14:05:43 +02005133 if (color_plane == 1 &&
5134 !intel_format_info_is_yuv_semiplanar(format, modifier)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005135 drm_dbg_kms(&dev_priv->drm,
5136 "Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305137 return -EINVAL;
5138 }
5139
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005140 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
5141 modifier == I915_FORMAT_MOD_Yf_TILED ||
5142 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5143 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
5144 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
5145 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5146 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Imre Deak4941f352019-12-21 14:05:43 +02005147 wp->is_planar = intel_format_info_is_yuv_semiplanar(format, modifier);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305148
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005149 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02005150 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305151 wp->width /= 2;
5152
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005153 wp->cpp = format->cpp[color_plane];
5154 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305155
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005156 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005157 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005158 wp->dbuf_block_size = 256;
5159 else
5160 wp->dbuf_block_size = 512;
5161
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005162 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305163 switch (wp->cpp) {
5164 case 1:
5165 wp->y_min_scanlines = 16;
5166 break;
5167 case 2:
5168 wp->y_min_scanlines = 8;
5169 break;
5170 case 4:
5171 wp->y_min_scanlines = 4;
5172 break;
5173 default:
5174 MISSING_CASE(wp->cpp);
5175 return -EINVAL;
5176 }
5177 } else {
5178 wp->y_min_scanlines = 4;
5179 }
5180
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005181 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305182 wp->y_min_scanlines *= 2;
5183
5184 wp->plane_bytes_per_line = wp->width * wp->cpp;
5185 if (wp->y_tiled) {
5186 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005187 wp->y_min_scanlines,
5188 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305189
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005190 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305191 interm_pbpl++;
5192
5193 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
5194 wp->y_min_scanlines);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305195 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005196 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005197 wp->dbuf_block_size);
5198
5199 if (!wp->x_tiled ||
5200 INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
5201 interm_pbpl++;
5202
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305203 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
5204 }
5205
5206 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
5207 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005208
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305209 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005210 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305211
5212 return 0;
5213}
5214
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005215static int
5216skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
5217 const struct intel_plane_state *plane_state,
5218 struct skl_wm_params *wp, int color_plane)
5219{
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005220 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005221 int width;
5222
Maarten Lankhorst3a612762019-10-04 13:34:54 +02005223 /*
5224 * Src coordinates are already rotated by 270 degrees for
5225 * the 90/270 degree plane rotation cases (to match the
5226 * GTT mapping), hence no need to account for rotation here.
5227 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005228 width = drm_rect_width(&plane_state->uapi.src) >> 16;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005229
5230 return skl_compute_wm_params(crtc_state, width,
5231 fb->format, fb->modifier,
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005232 plane_state->hw.rotation,
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005233 skl_adjusted_plane_pixel_rate(crtc_state, plane_state),
5234 wp, color_plane);
5235}
5236
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005237static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
5238{
5239 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
5240 return true;
5241
5242 /* The number of lines are ignored for the level 0 watermark. */
5243 return level > 0;
5244}
5245
Maarten Lankhorstec193642019-06-28 10:55:17 +02005246static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Matt Roperd8e87492018-12-11 09:31:07 -08005247 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005248 unsigned int latency,
Matt Roperd8e87492018-12-11 09:31:07 -08005249 const struct skl_wm_params *wp,
5250 const struct skl_wm_level *result_prev,
5251 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005252{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005253 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305254 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305255 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005256 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02005257
Ville Syrjälä0aded172019-02-05 17:50:53 +02005258 if (latency == 0) {
5259 /* reject it */
5260 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02005261 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005262 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02005263
Ville Syrjälä25312ef2019-05-03 20:38:05 +03005264 /*
5265 * WaIncreaseLatencyIPCEnabled: kbl,cfl
5266 * Display WA #1141: kbl,cfl
5267 */
Chris Wilson5f4ae272020-06-02 15:05:40 +01005268 if ((IS_KABYLAKE(dev_priv) ||
5269 IS_COFFEELAKE(dev_priv) ||
5270 IS_COMETLAKE(dev_priv)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07005271 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05305272 latency += 4;
5273
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005274 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03005275 latency += 15;
5276
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305277 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005278 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305279 method2 = skl_wm_method2(wp->plane_pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005280 crtc_state->hw.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03005281 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305282 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005283
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305284 if (wp->y_tiled) {
5285 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005286 } else {
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005287 if ((wp->cpp * crtc_state->hw.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005288 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07005289 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03005290 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005291 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08005292 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07005293 !IS_GEMINILAKE(dev_priv))
5294 selected_result = min_fixed16(method1, method2);
5295 else
5296 selected_result = method2;
5297 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005298 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005299 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005300 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005301
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305302 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05305303 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305304 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00005305
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005306 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
5307 /* Display WA #1125: skl,bxt,kbl */
5308 if (level == 0 && wp->rc_surface)
5309 res_blocks +=
5310 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07005311
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005312 /* Display WA #1126: skl,bxt,kbl */
5313 if (level >= 1 && level <= 7) {
5314 if (wp->y_tiled) {
5315 res_blocks +=
5316 fixed16_to_u32_round_up(wp->y_tile_minimum);
5317 res_lines += wp->y_min_scanlines;
5318 } else {
5319 res_blocks++;
5320 }
5321
5322 /*
5323 * Make sure result blocks for higher latency levels are
5324 * atleast as high as level below the current level.
5325 * Assumption in DDB algorithm optimization for special
5326 * cases. Also covers Display WA #1125 for RC.
5327 */
5328 if (result_prev->plane_res_b > res_blocks)
5329 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03005330 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005331 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00005332
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005333 if (INTEL_GEN(dev_priv) >= 11) {
5334 if (wp->y_tiled) {
5335 int extra_lines;
5336
5337 if (res_lines % wp->y_min_scanlines == 0)
5338 extra_lines = wp->y_min_scanlines;
5339 else
5340 extra_lines = wp->y_min_scanlines * 2 -
5341 res_lines % wp->y_min_scanlines;
5342
5343 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
5344 wp->plane_blocks_per_line);
5345 } else {
5346 min_ddb_alloc = res_blocks +
5347 DIV_ROUND_UP(res_blocks, 10);
5348 }
5349 }
5350
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005351 if (!skl_wm_has_lines(dev_priv, level))
5352 res_lines = 0;
5353
Ville Syrjälä0aded172019-02-05 17:50:53 +02005354 if (res_lines > 31) {
5355 /* reject it */
5356 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08005357 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005358 }
Matt Roperd8e87492018-12-11 09:31:07 -08005359
5360 /*
5361 * If res_lines is valid, assume we can use this watermark level
5362 * for now. We'll come back and disable it after we calculate the
5363 * DDB allocation if it turns out we don't actually have enough
5364 * blocks to satisfy it.
5365 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05305366 result->plane_res_b = res_blocks;
5367 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005368 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
5369 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05305370 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005371}
5372
Matt Roperd8e87492018-12-11 09:31:07 -08005373static void
Maarten Lankhorstec193642019-06-28 10:55:17 +02005374skl_compute_wm_levels(const struct intel_crtc_state *crtc_state,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305375 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005376 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005377{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005378 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305379 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005380 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04005381
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305382 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005383 struct skl_wm_level *result = &levels[level];
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005384 unsigned int latency = dev_priv->wm.skl_latency[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305385
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005386 skl_compute_plane_wm(crtc_state, level, latency,
5387 wm_params, result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005388
5389 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305390 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005391}
5392
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005393static void tgl_compute_sagv_wm(const struct intel_crtc_state *crtc_state,
5394 const struct skl_wm_params *wm_params,
5395 struct skl_plane_wm *plane_wm)
5396{
5397 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
5398 struct skl_wm_level *sagv_wm = &plane_wm->sagv_wm0;
5399 struct skl_wm_level *levels = plane_wm->wm;
5400 unsigned int latency = dev_priv->wm.skl_latency[0] + dev_priv->sagv_block_time_us;
5401
5402 skl_compute_plane_wm(crtc_state, 0, latency,
5403 wm_params, &levels[0],
5404 sagv_wm);
5405}
5406
Maarten Lankhorstec193642019-06-28 10:55:17 +02005407static void skl_compute_transition_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02005408 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08005409 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00005410{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005411 struct drm_device *dev = crtc_state->uapi.crtc->dev;
Kumar, Maheshca476672017-08-17 19:15:24 +05305412 const struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc834d032020-02-28 22:35:52 +02005413 u16 trans_min, trans_amount, trans_y_tile_min;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005414 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00005415
Kumar, Maheshca476672017-08-17 19:15:24 +05305416 /* Transition WM don't make any sense if ipc is disabled */
5417 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02005418 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05305419
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005420 /*
5421 * WaDisableTWM:skl,kbl,cfl,bxt
5422 * Transition WM are not recommended by HW team for GEN9
5423 */
5424 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
5425 return;
5426
Paulo Zanoni91961a82018-10-04 16:15:56 -07005427 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05305428 trans_min = 4;
Ville Syrjäläc834d032020-02-28 22:35:52 +02005429 else
5430 trans_min = 14;
5431
5432 /* Display WA #1140: glk,cnl */
5433 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
5434 trans_amount = 0;
5435 else
5436 trans_amount = 10; /* This is configurable amount */
Kumar, Maheshca476672017-08-17 19:15:24 +05305437
5438 trans_offset_b = trans_min + trans_amount;
5439
Paulo Zanonicbacc792018-10-04 16:15:58 -07005440 /*
5441 * The spec asks for Selected Result Blocks for wm0 (the real value),
5442 * not Result Blocks (the integer value). Pay attention to the capital
5443 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
5444 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
5445 * and since we later will have to get the ceiling of the sum in the
5446 * transition watermarks calculation, we can just pretend Selected
5447 * Result Blocks is Result Blocks minus 1 and it should work for the
5448 * current platforms.
5449 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02005450 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07005451
Kumar, Maheshca476672017-08-17 19:15:24 +05305452 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005453 trans_y_tile_min =
5454 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07005455 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05305456 trans_offset_b;
5457 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07005458 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05305459 }
5460
Matt Roperd8e87492018-12-11 09:31:07 -08005461 /*
5462 * Just assume we can enable the transition watermark. After
5463 * computing the DDB we'll come back and disable it if that
5464 * assumption turns out to be false.
5465 */
5466 wm->trans_wm.plane_res_b = res_blocks + 1;
5467 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00005468}
5469
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005470static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005471 const struct intel_plane_state *plane_state,
5472 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005473{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005474 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
5475 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä83158472018-11-27 18:57:26 +02005476 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005477 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005478 int ret;
5479
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005480 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005481 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005482 if (ret)
5483 return ret;
5484
Ville Syrjälä67155a62019-03-12 22:58:37 +02005485 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005486
5487 if (INTEL_GEN(dev_priv) >= 12)
5488 tgl_compute_sagv_wm(crtc_state, &wm_params, wm);
5489
Matt Roperd8e87492018-12-11 09:31:07 -08005490 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005491
5492 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005493}
5494
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005495static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005496 const struct intel_plane_state *plane_state,
5497 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005498{
Ville Syrjälä83158472018-11-27 18:57:26 +02005499 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
5500 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005501 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005502
Ville Syrjälä83158472018-11-27 18:57:26 +02005503 wm->is_planar = true;
5504
5505 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005506 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005507 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005508 if (ret)
5509 return ret;
5510
Ville Syrjälä67155a62019-03-12 22:58:37 +02005511 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005512
5513 return 0;
5514}
5515
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005516static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005517 const struct intel_plane_state *plane_state)
5518{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005519 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005520 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjälä83158472018-11-27 18:57:26 +02005521 enum plane_id plane_id = plane->id;
5522 int ret;
5523
5524 if (!intel_wm_plane_visible(crtc_state, plane_state))
5525 return 0;
5526
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005527 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005528 plane_id, 0);
5529 if (ret)
5530 return ret;
5531
5532 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005533 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005534 plane_id);
5535 if (ret)
5536 return ret;
5537 }
5538
5539 return 0;
5540}
5541
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005542static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005543 const struct intel_plane_state *plane_state)
5544{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305545 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005546 enum plane_id plane_id = to_intel_plane(plane_state->uapi.plane)->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02005547 int ret;
5548
5549 /* Watermarks calculated in master */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005550 if (plane_state->planar_slave)
Ville Syrjälä83158472018-11-27 18:57:26 +02005551 return 0;
5552
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005553 if (plane_state->planar_linked_plane) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005554 const struct drm_framebuffer *fb = plane_state->hw.fb;
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005555 enum plane_id y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02005556
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305557 drm_WARN_ON(&dev_priv->drm,
5558 !intel_wm_plane_visible(crtc_state, plane_state));
5559 drm_WARN_ON(&dev_priv->drm, !fb->format->is_yuv ||
5560 fb->format->num_planes == 1);
Ville Syrjälä83158472018-11-27 18:57:26 +02005561
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005562 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005563 y_plane_id, 0);
5564 if (ret)
5565 return ret;
5566
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005567 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005568 plane_id, 1);
5569 if (ret)
5570 return ret;
5571 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005572 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005573 plane_id, 0);
5574 if (ret)
5575 return ret;
5576 }
5577
5578 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005579}
5580
Maarten Lankhorstec193642019-06-28 10:55:17 +02005581static int skl_build_pipe_wm(struct intel_crtc_state *crtc_state)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005582{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005583 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Maarten Lankhorstec193642019-06-28 10:55:17 +02005584 struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005585 struct intel_plane *plane;
5586 const struct intel_plane_state *plane_state;
Matt Roper55994c22016-05-12 07:06:08 -07005587 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005588
Lyudea62163e2016-10-04 14:28:20 -04005589 /*
5590 * We'll only calculate watermarks for planes that are actually
5591 * enabled, so make sure all other planes are set as disabled.
5592 */
5593 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5594
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005595 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state,
5596 crtc_state) {
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305597
Ville Syrjälä83158472018-11-27 18:57:26 +02005598 if (INTEL_GEN(dev_priv) >= 11)
Maarten Lankhorstec193642019-06-28 10:55:17 +02005599 ret = icl_build_plane_wm(crtc_state, plane_state);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005600 else
Maarten Lankhorstec193642019-06-28 10:55:17 +02005601 ret = skl_build_plane_wm(crtc_state, plane_state);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305602 if (ret)
5603 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005604 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305605
Matt Roper55994c22016-05-12 07:06:08 -07005606 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005607}
5608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005609static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5610 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005611 const struct skl_ddb_entry *entry)
5612{
5613 if (entry->end)
Jani Nikula9b6320a2020-01-23 16:00:04 +02005614 intel_de_write_fw(dev_priv, reg,
5615 (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005616 else
Jani Nikula9b6320a2020-01-23 16:00:04 +02005617 intel_de_write_fw(dev_priv, reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005618}
5619
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005620static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5621 i915_reg_t reg,
5622 const struct skl_wm_level *level)
5623{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005624 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005625
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005626 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005627 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005628 if (level->ignore_lines)
5629 val |= PLANE_WM_IGNORE_LINES;
5630 val |= level->plane_res_b;
5631 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005632
Jani Nikula9b6320a2020-01-23 16:00:04 +02005633 intel_de_write_fw(dev_priv, reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005634}
5635
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005636void skl_write_plane_wm(struct intel_plane *plane,
5637 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005638{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005639 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005640 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005641 enum plane_id plane_id = plane->id;
5642 enum pipe pipe = plane->pipe;
5643 const struct skl_plane_wm *wm =
5644 &crtc_state->wm.skl.optimal.planes[plane_id];
5645 const struct skl_ddb_entry *ddb_y =
5646 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5647 const struct skl_ddb_entry *ddb_uv =
5648 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005649
5650 for (level = 0; level <= max_level; level++) {
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005651 const struct skl_wm_level *wm_level;
5652
5653 wm_level = skl_plane_wm_level(crtc_state, plane_id, level);
5654
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005655 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005656 wm_level);
Lyude62e0fb82016-08-22 12:50:08 -04005657 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005658 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005659 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005660
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005661 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005662 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005663 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5664 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305665 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005666
5667 if (wm->is_planar)
5668 swap(ddb_y, ddb_uv);
5669
5670 skl_ddb_entry_write(dev_priv,
5671 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5672 skl_ddb_entry_write(dev_priv,
5673 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005674}
5675
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005676void skl_write_cursor_wm(struct intel_plane *plane,
5677 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005678{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005679 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005680 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005681 enum plane_id plane_id = plane->id;
5682 enum pipe pipe = plane->pipe;
5683 const struct skl_plane_wm *wm =
5684 &crtc_state->wm.skl.optimal.planes[plane_id];
5685 const struct skl_ddb_entry *ddb =
5686 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005687
5688 for (level = 0; level <= max_level; level++) {
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005689 const struct skl_wm_level *wm_level;
5690
5691 wm_level = skl_plane_wm_level(crtc_state, plane_id, level);
5692
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005693 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005694 wm_level);
Lyude62e0fb82016-08-22 12:50:08 -04005695 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005696 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005697
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005698 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005699}
5700
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005701bool skl_wm_level_equals(const struct skl_wm_level *l1,
5702 const struct skl_wm_level *l2)
5703{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005704 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005705 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005706 l1->plane_res_l == l2->plane_res_l &&
5707 l1->plane_res_b == l2->plane_res_b;
5708}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005709
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005710static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5711 const struct skl_plane_wm *wm1,
5712 const struct skl_plane_wm *wm2)
5713{
5714 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005715
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005716 for (level = 0; level <= max_level; level++) {
Ville Syrjäläe7f54e62020-02-28 22:35:49 +02005717 /*
5718 * We don't check uv_wm as the hardware doesn't actually
5719 * use it. It only gets used for calculating the required
5720 * ddb allocation.
5721 */
5722 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005723 return false;
5724 }
5725
5726 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005727}
5728
Jani Nikula81b55ef2020-04-20 17:04:38 +03005729static bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5730 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005731{
Lyude27082492016-08-24 07:48:10 +02005732 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005733}
5734
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005735bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005736 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005737 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005738{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005739 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005740
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005741 for (i = 0; i < num_entries; i++) {
5742 if (i != ignore_idx &&
5743 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005744 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005745 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005746
Lyude27082492016-08-24 07:48:10 +02005747 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005748}
5749
Jani Nikulabb7791b2016-10-04 12:29:17 +03005750static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005751skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5752 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005753{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005754 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->uapi.state);
5755 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005756 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5757 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005758
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005759 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5760 struct intel_plane_state *plane_state;
5761 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005762
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005763 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5764 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5765 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5766 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005767 continue;
5768
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005769 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005770 if (IS_ERR(plane_state))
5771 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005772
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005773 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005774 }
5775
5776 return 0;
5777}
5778
5779static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005780skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005781{
Ville Syrjälä70b1a262020-02-25 19:11:16 +02005782 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5783 const struct intel_dbuf_state *old_dbuf_state;
5784 const struct intel_dbuf_state *new_dbuf_state;
5785 const struct intel_crtc_state *old_crtc_state;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005786 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305787 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305788 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005789
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005790 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005791 new_crtc_state, i) {
Stanislav Lisovskiy072fcc32020-02-03 01:06:25 +02005792 ret = skl_allocate_pipe_ddb(new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005793 if (ret)
5794 return ret;
5795
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005796 ret = skl_ddb_add_affected_planes(old_crtc_state,
5797 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005798 if (ret)
5799 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005800 }
5801
Ville Syrjälä70b1a262020-02-25 19:11:16 +02005802 old_dbuf_state = intel_atomic_get_old_dbuf_state(state);
5803 new_dbuf_state = intel_atomic_get_new_dbuf_state(state);
5804
5805 if (new_dbuf_state &&
5806 new_dbuf_state->enabled_slices != old_dbuf_state->enabled_slices)
5807 drm_dbg_kms(&dev_priv->drm,
5808 "Enabled dbuf slices 0x%x -> 0x%x (out of %d dbuf slices)\n",
5809 old_dbuf_state->enabled_slices,
5810 new_dbuf_state->enabled_slices,
5811 INTEL_INFO(dev_priv)->num_supported_dbuf_slices);
5812
Matt Roper98d39492016-05-12 07:06:03 -07005813 return 0;
5814}
5815
Ville Syrjäläab98e942019-02-08 22:05:27 +02005816static char enast(bool enable)
5817{
5818 return enable ? '*' : ' ';
5819}
5820
Matt Roper2722efb2016-08-17 15:55:55 -04005821static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005822skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005823{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005824 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5825 const struct intel_crtc_state *old_crtc_state;
5826 const struct intel_crtc_state *new_crtc_state;
5827 struct intel_plane *plane;
5828 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005829 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005830
Jani Nikulabdbf43d2019-10-28 12:38:15 +02005831 if (!drm_debug_enabled(DRM_UT_KMS))
Ville Syrjäläab98e942019-02-08 22:05:27 +02005832 return;
5833
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005834 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5835 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005836 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5837
5838 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5839 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5840
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005841 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5842 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005843 const struct skl_ddb_entry *old, *new;
5844
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005845 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5846 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005847
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005848 if (skl_ddb_entry_equal(old, new))
5849 continue;
5850
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005851 drm_dbg_kms(&dev_priv->drm,
5852 "[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
5853 plane->base.base.id, plane->base.name,
5854 old->start, old->end, new->start, new->end,
5855 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
Ville Syrjäläab98e942019-02-08 22:05:27 +02005856 }
5857
5858 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5859 enum plane_id plane_id = plane->id;
5860 const struct skl_plane_wm *old_wm, *new_wm;
5861
5862 old_wm = &old_pipe_wm->planes[plane_id];
5863 new_wm = &new_pipe_wm->planes[plane_id];
5864
5865 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5866 continue;
5867
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005868 drm_dbg_kms(&dev_priv->drm,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005869 "[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm"
5870 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005871 plane->base.base.id, plane->base.name,
5872 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5873 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5874 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5875 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5876 enast(old_wm->trans_wm.plane_en),
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005877 enast(old_wm->sagv_wm0.plane_en),
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005878 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5879 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5880 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5881 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005882 enast(new_wm->trans_wm.plane_en),
5883 enast(new_wm->sagv_wm0.plane_en));
Ville Syrjäläab98e942019-02-08 22:05:27 +02005884
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005885 drm_dbg_kms(&dev_priv->drm,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005886 "[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5887 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005888 plane->base.base.id, plane->base.name,
5889 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5890 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5891 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5892 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5893 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5894 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5895 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5896 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5897 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005898 enast(old_wm->sagv_wm0.ignore_lines), old_wm->sagv_wm0.plane_res_l,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005899
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005900 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5901 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5902 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5903 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5904 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5905 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5906 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5907 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005908 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l,
5909 enast(new_wm->sagv_wm0.ignore_lines), new_wm->sagv_wm0.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005910
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005911 drm_dbg_kms(&dev_priv->drm,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005912 "[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5913 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005914 plane->base.base.id, plane->base.name,
5915 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5916 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5917 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5918 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5919 old_wm->trans_wm.plane_res_b,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005920 old_wm->sagv_wm0.plane_res_b,
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005921 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5922 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5923 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5924 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005925 new_wm->trans_wm.plane_res_b,
5926 new_wm->sagv_wm0.plane_res_b);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005927
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005928 drm_dbg_kms(&dev_priv->drm,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005929 "[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5930 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005931 plane->base.base.id, plane->base.name,
5932 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5933 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5934 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5935 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5936 old_wm->trans_wm.min_ddb_alloc,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005937 old_wm->sagv_wm0.min_ddb_alloc,
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005938 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5939 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5940 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5941 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005942 new_wm->trans_wm.min_ddb_alloc,
5943 new_wm->sagv_wm0.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005944 }
5945 }
5946}
5947
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02005948static int intel_add_affected_pipes(struct intel_atomic_state *state,
5949 u8 pipe_mask)
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005950{
5951 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5952 struct intel_crtc *crtc;
5953
5954 for_each_intel_crtc(&dev_priv->drm, crtc) {
5955 struct intel_crtc_state *crtc_state;
5956
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02005957 if ((pipe_mask & BIT(crtc->pipe)) == 0)
5958 continue;
5959
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005960 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5961 if (IS_ERR(crtc_state))
5962 return PTR_ERR(crtc_state);
5963 }
5964
5965 return 0;
5966}
5967
Matt Roper98d39492016-05-12 07:06:03 -07005968static int
Ville Syrjäläd7a14582019-10-11 23:09:42 +03005969skl_ddb_add_affected_pipes(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005970{
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005971 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02005972 struct intel_crtc_state *crtc_state;
5973 struct intel_crtc *crtc;
5974 int i, ret;
Matt Roper98d39492016-05-12 07:06:03 -07005975
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305976 if (dev_priv->wm.distrust_bios_wm) {
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02005977 /*
5978 * skl_ddb_get_pipe_allocation_limits() currently requires
5979 * all active pipes to be included in the state so that
5980 * it can redistribute the dbuf among them, and it really
5981 * wants to recompute things when distrust_bios_wm is set
5982 * so we add all the pipes to the state.
5983 */
5984 ret = intel_add_affected_pipes(state, ~0);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305985 if (ret)
5986 return ret;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305987 }
5988
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02005989 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
5990 struct intel_dbuf_state *new_dbuf_state;
5991 const struct intel_dbuf_state *old_dbuf_state;
5992
5993 new_dbuf_state = intel_atomic_get_dbuf_state(state);
5994 if (IS_ERR(new_dbuf_state))
Chris Wilsoncba597a2020-05-16 20:09:40 +01005995 return PTR_ERR(new_dbuf_state);
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02005996
5997 old_dbuf_state = intel_atomic_get_old_dbuf_state(state);
5998
5999 new_dbuf_state->active_pipes =
6000 intel_calc_active_pipes(state, old_dbuf_state->active_pipes);
6001
6002 if (old_dbuf_state->active_pipes == new_dbuf_state->active_pipes)
6003 break;
6004
6005 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03006006 if (ret)
6007 return ret;
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02006008
6009 /*
6010 * skl_ddb_get_pipe_allocation_limits() currently requires
6011 * all active pipes to be included in the state so that
6012 * it can redistribute the dbuf among them.
6013 */
6014 ret = intel_add_affected_pipes(state,
6015 new_dbuf_state->active_pipes);
6016 if (ret)
6017 return ret;
6018
6019 break;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306020 }
6021
6022 return 0;
6023}
6024
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006025/*
6026 * To make sure the cursor watermark registers are always consistent
6027 * with our computed state the following scenario needs special
6028 * treatment:
6029 *
6030 * 1. enable cursor
6031 * 2. move cursor entirely offscreen
6032 * 3. disable cursor
6033 *
6034 * Step 2. does call .disable_plane() but does not zero the watermarks
6035 * (since we consider an offscreen cursor still active for the purposes
6036 * of watermarks). Step 3. would not normally call .disable_plane()
6037 * because the actual plane visibility isn't changing, and we don't
6038 * deallocate the cursor ddb until the pipe gets disabled. So we must
6039 * force step 3. to call .disable_plane() to update the watermark
6040 * registers properly.
6041 *
6042 * Other planes do not suffer from this issues as their watermarks are
6043 * calculated based on the actual plane visibility. The only time this
6044 * can trigger for the other planes is during the initial readout as the
6045 * default value of the watermarks registers is not zero.
6046 */
6047static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
6048 struct intel_crtc *crtc)
6049{
6050 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6051 const struct intel_crtc_state *old_crtc_state =
6052 intel_atomic_get_old_crtc_state(state, crtc);
6053 struct intel_crtc_state *new_crtc_state =
6054 intel_atomic_get_new_crtc_state(state, crtc);
6055 struct intel_plane *plane;
6056
6057 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6058 struct intel_plane_state *plane_state;
6059 enum plane_id plane_id = plane->id;
6060
6061 /*
6062 * Force a full wm update for every plane on modeset.
6063 * Required because the reset value of the wm registers
6064 * is non-zero, whereas we want all disabled planes to
6065 * have zero watermarks. So if we turn off the relevant
6066 * power well the hardware state will go out of sync
6067 * with the software state.
6068 */
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006069 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006070 skl_plane_wm_equals(dev_priv,
6071 &old_crtc_state->wm.skl.optimal.planes[plane_id],
6072 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
6073 continue;
6074
6075 plane_state = intel_atomic_get_plane_state(state, plane);
6076 if (IS_ERR(plane_state))
6077 return PTR_ERR(plane_state);
6078
6079 new_crtc_state->update_planes |= BIT(plane_id);
6080 }
6081
6082 return 0;
6083}
6084
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306085static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006086skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306087{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006088 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02006089 struct intel_crtc_state *new_crtc_state;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006090 struct intel_crtc_state *old_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306091 int ret, i;
6092
Ville Syrjäläd7a14582019-10-11 23:09:42 +03006093 ret = skl_ddb_add_affected_pipes(state);
6094 if (ret)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306095 return ret;
6096
Matt Roper734fa012016-05-12 15:11:40 -07006097 /*
6098 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08006099 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Ville Syrjäläf119a5e2020-01-20 19:47:13 +02006100 * weren't otherwise being modified if pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07006101 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006102 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02006103 new_crtc_state, i) {
6104 ret = skl_build_pipe_wm(new_crtc_state);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006105 if (ret)
6106 return ret;
Matt Roper734fa012016-05-12 15:11:40 -07006107 }
6108
Matt Roperd8e87492018-12-11 09:31:07 -08006109 ret = skl_compute_ddb(state);
6110 if (ret)
6111 return ret;
6112
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03006113 ret = intel_compute_sagv_mask(state);
6114 if (ret)
6115 return ret;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03006116
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006117 /*
6118 * skl_compute_ddb() will have adjusted the final watermarks
6119 * based on how much ddb is available. Now we can actually
6120 * check if the final watermarks changed.
6121 */
6122 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
6123 new_crtc_state, i) {
6124 ret = skl_wm_add_affected_planes(state, crtc);
6125 if (ret)
6126 return ret;
6127 }
6128
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006129 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006130
Matt Roper98d39492016-05-12 07:06:03 -07006131 return 0;
6132}
6133
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006134static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02006135 struct intel_wm_config *config)
6136{
6137 struct intel_crtc *crtc;
6138
6139 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006140 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02006141 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
6142
6143 if (!wm->pipe_enabled)
6144 continue;
6145
6146 config->sprites_enabled |= wm->sprites_enabled;
6147 config->sprites_scaled |= wm->sprites_scaled;
6148 config->num_pipes_active++;
6149 }
6150}
6151
Matt Ropered4a6a72016-02-23 17:20:13 -08006152static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006153{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006154 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02006155 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02006156 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02006157 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006158 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07006159
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006160 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02006161
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006162 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
6163 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03006164
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006165 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006166 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02006167 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006168 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
6169 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006170
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006171 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03006172 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006173 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006174 }
6175
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006176 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006177 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006178
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006179 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03006180
Imre Deak820c1982013-12-17 14:46:36 +02006181 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03006182}
6183
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006184static void ilk_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006185 struct intel_crtc *crtc)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006186{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006187 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6188 const struct intel_crtc_state *crtc_state =
6189 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006190
Matt Ropered4a6a72016-02-23 17:20:13 -08006191 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006192 crtc->wm.active.ilk = crtc_state->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08006193 ilk_program_watermarks(dev_priv);
6194 mutex_unlock(&dev_priv->wm.wm_mutex);
6195}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006196
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006197static void ilk_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006198 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08006199{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006200 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6201 const struct intel_crtc_state *crtc_state =
6202 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006203
6204 if (!crtc_state->wm.need_postvbl_update)
6205 return;
Matt Ropered4a6a72016-02-23 17:20:13 -08006206
6207 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006208 crtc->wm.active.ilk = crtc_state->wm.ilk.optimal;
6209 ilk_program_watermarks(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08006210 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006211}
6212
Jani Nikula81b55ef2020-04-20 17:04:38 +03006213static void skl_wm_level_from_reg_val(u32 val, struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00006214{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006215 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006216 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006217 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
6218 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
6219 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00006220}
6221
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006222void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006223 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00006224{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006225 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6226 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006227 int level, max_level;
6228 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006229 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00006230
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006231 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00006232
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006233 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006234 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00006235
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006236 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006237 if (plane_id != PLANE_CURSOR)
6238 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006239 else
6240 val = I915_READ(CUR_WM(pipe, level));
6241
6242 skl_wm_level_from_reg_val(val, &wm->wm[level]);
6243 }
6244
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03006245 if (INTEL_GEN(dev_priv) >= 12)
6246 wm->sagv_wm0 = wm->wm[0];
6247
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006248 if (plane_id != PLANE_CURSOR)
6249 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006250 else
6251 val = I915_READ(CUR_WM_TRANS(pipe));
6252
6253 skl_wm_level_from_reg_val(val, &wm->trans_wm);
6254 }
Pradeep Bhat30789992014-11-04 17:06:45 +00006255
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006256 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00006257 return;
Pradeep Bhat30789992014-11-04 17:06:45 +00006258}
6259
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006260void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00006261{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006262 struct intel_crtc *crtc;
Maarten Lankhorstec193642019-06-28 10:55:17 +02006263 struct intel_crtc_state *crtc_state;
Pradeep Bhat30789992014-11-04 17:06:45 +00006264
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006265 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02006266 crtc_state = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006267
Maarten Lankhorstec193642019-06-28 10:55:17 +02006268 skl_pipe_wm_get_hw_state(crtc, &crtc_state->wm.skl.optimal);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006269 }
Matt Ropera1de91e2016-05-12 07:05:57 -07006270
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03006271 if (dev_priv->active_pipes) {
Matt Roper279e99d2016-05-12 07:06:02 -07006272 /* Fully recompute DDB on first atomic commit */
6273 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07006274 }
Pradeep Bhat30789992014-11-04 17:06:45 +00006275}
6276
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006277static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006278{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006279 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006280 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006281 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Maarten Lankhorstec193642019-06-28 10:55:17 +02006282 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
6283 struct intel_pipe_wm *active = &crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006284 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006285 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006286 [PIPE_A] = WM0_PIPEA_ILK,
6287 [PIPE_B] = WM0_PIPEB_ILK,
6288 [PIPE_C] = WM0_PIPEC_IVB,
6289 };
6290
6291 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006292
Ville Syrjälä15606532016-05-13 17:55:17 +03006293 memset(active, 0, sizeof(*active));
6294
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006295 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02006296
6297 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006298 u32 tmp = hw->wm_pipe[pipe];
6299
6300 /*
6301 * For active pipes LP0 watermark is marked as
6302 * enabled, and LP1+ watermaks as disabled since
6303 * we can't really reverse compute them in case
6304 * multiple pipes are active.
6305 */
6306 active->wm[0].enable = true;
6307 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
6308 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
6309 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006310 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006311 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006312
6313 /*
6314 * For inactive pipes, all watermark levels
6315 * should be marked as enabled but zeroed,
6316 * which is what we'd compute them to.
6317 */
6318 for (level = 0; level <= max_level; level++)
6319 active->wm[level].enable = true;
6320 }
Matt Roper4e0963c2015-09-24 15:53:15 -07006321
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006322 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006323}
6324
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006325#define _FW_WM(value, plane) \
6326 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
6327#define _FW_WM_VLV(value, plane) \
6328 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
6329
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006330static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
6331 struct g4x_wm_values *wm)
6332{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006333 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006334
6335 tmp = I915_READ(DSPFW1);
6336 wm->sr.plane = _FW_WM(tmp, SR);
6337 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6338 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
6339 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
6340
6341 tmp = I915_READ(DSPFW2);
6342 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
6343 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
6344 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
6345 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
6346 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6347 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
6348
6349 tmp = I915_READ(DSPFW3);
6350 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
6351 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6352 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
6353 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
6354}
6355
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006356static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
6357 struct vlv_wm_values *wm)
6358{
6359 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006360 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006361
6362 for_each_pipe(dev_priv, pipe) {
6363 tmp = I915_READ(VLV_DDL(pipe));
6364
Ville Syrjälä1b313892016-11-28 19:37:08 +02006365 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006366 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006367 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006368 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006369 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006370 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006371 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006372 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
6373 }
6374
6375 tmp = I915_READ(DSPFW1);
6376 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006377 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6378 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
6379 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006380
6381 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006382 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
6383 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6384 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006385
6386 tmp = I915_READ(DSPFW3);
6387 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6388
6389 if (IS_CHERRYVIEW(dev_priv)) {
6390 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006391 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6392 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006393
6394 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006395 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
6396 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006397
6398 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006399 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
6400 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006401
6402 tmp = I915_READ(DSPHOWM);
6403 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006404 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
6405 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
6406 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
6407 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6408 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6409 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6410 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6411 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6412 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006413 } else {
6414 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006415 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6416 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006417
6418 tmp = I915_READ(DSPHOWM);
6419 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006420 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6421 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6422 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6423 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6424 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6425 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006426 }
6427}
6428
6429#undef _FW_WM
6430#undef _FW_WM_VLV
6431
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006432void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006433{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006434 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
6435 struct intel_crtc *crtc;
6436
6437 g4x_read_wm_values(dev_priv, wm);
6438
6439 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
6440
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006441 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006442 struct intel_crtc_state *crtc_state =
6443 to_intel_crtc_state(crtc->base.state);
6444 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6445 struct g4x_pipe_wm *raw;
6446 enum pipe pipe = crtc->pipe;
6447 enum plane_id plane_id;
6448 int level, max_level;
6449
6450 active->cxsr = wm->cxsr;
6451 active->hpll_en = wm->hpll_en;
6452 active->fbc_en = wm->fbc_en;
6453
6454 active->sr = wm->sr;
6455 active->hpll = wm->hpll;
6456
6457 for_each_plane_id_on_crtc(crtc, plane_id) {
6458 active->wm.plane[plane_id] =
6459 wm->pipe[pipe].plane[plane_id];
6460 }
6461
6462 if (wm->cxsr && wm->hpll_en)
6463 max_level = G4X_WM_LEVEL_HPLL;
6464 else if (wm->cxsr)
6465 max_level = G4X_WM_LEVEL_SR;
6466 else
6467 max_level = G4X_WM_LEVEL_NORMAL;
6468
6469 level = G4X_WM_LEVEL_NORMAL;
6470 raw = &crtc_state->wm.g4x.raw[level];
6471 for_each_plane_id_on_crtc(crtc, plane_id)
6472 raw->plane[plane_id] = active->wm.plane[plane_id];
6473
6474 if (++level > max_level)
6475 goto out;
6476
6477 raw = &crtc_state->wm.g4x.raw[level];
6478 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6479 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6480 raw->plane[PLANE_SPRITE0] = 0;
6481 raw->fbc = active->sr.fbc;
6482
6483 if (++level > max_level)
6484 goto out;
6485
6486 raw = &crtc_state->wm.g4x.raw[level];
6487 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6488 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6489 raw->plane[PLANE_SPRITE0] = 0;
6490 raw->fbc = active->hpll.fbc;
6491
6492 out:
6493 for_each_plane_id_on_crtc(crtc, plane_id)
6494 g4x_raw_plane_wm_set(crtc_state, level,
6495 plane_id, USHRT_MAX);
6496 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6497
6498 crtc_state->wm.g4x.optimal = *active;
6499 crtc_state->wm.g4x.intermediate = *active;
6500
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006501 drm_dbg_kms(&dev_priv->drm,
6502 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6503 pipe_name(pipe),
6504 wm->pipe[pipe].plane[PLANE_PRIMARY],
6505 wm->pipe[pipe].plane[PLANE_CURSOR],
6506 wm->pipe[pipe].plane[PLANE_SPRITE0]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006507 }
6508
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006509 drm_dbg_kms(&dev_priv->drm,
6510 "Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6511 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6512 drm_dbg_kms(&dev_priv->drm,
6513 "Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6514 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6515 drm_dbg_kms(&dev_priv->drm, "Initial SR=%s HPLL=%s FBC=%s\n",
6516 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006517}
6518
6519void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6520{
6521 struct intel_plane *plane;
6522 struct intel_crtc *crtc;
6523
6524 mutex_lock(&dev_priv->wm.wm_mutex);
6525
6526 for_each_intel_plane(&dev_priv->drm, plane) {
6527 struct intel_crtc *crtc =
6528 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6529 struct intel_crtc_state *crtc_state =
6530 to_intel_crtc_state(crtc->base.state);
6531 struct intel_plane_state *plane_state =
6532 to_intel_plane_state(plane->base.state);
6533 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6534 enum plane_id plane_id = plane->id;
6535 int level;
6536
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006537 if (plane_state->uapi.visible)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006538 continue;
6539
6540 for (level = 0; level < 3; level++) {
6541 struct g4x_pipe_wm *raw =
6542 &crtc_state->wm.g4x.raw[level];
6543
6544 raw->plane[plane_id] = 0;
6545 wm_state->wm.plane[plane_id] = 0;
6546 }
6547
6548 if (plane_id == PLANE_PRIMARY) {
6549 for (level = 0; level < 3; level++) {
6550 struct g4x_pipe_wm *raw =
6551 &crtc_state->wm.g4x.raw[level];
6552 raw->fbc = 0;
6553 }
6554
6555 wm_state->sr.fbc = 0;
6556 wm_state->hpll.fbc = 0;
6557 wm_state->fbc_en = false;
6558 }
6559 }
6560
6561 for_each_intel_crtc(&dev_priv->drm, crtc) {
6562 struct intel_crtc_state *crtc_state =
6563 to_intel_crtc_state(crtc->base.state);
6564
6565 crtc_state->wm.g4x.intermediate =
6566 crtc_state->wm.g4x.optimal;
6567 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6568 }
6569
6570 g4x_program_watermarks(dev_priv);
6571
6572 mutex_unlock(&dev_priv->wm.wm_mutex);
6573}
6574
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006575void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006576{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006577 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006578 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006579 u32 val;
6580
6581 vlv_read_wm_values(dev_priv, wm);
6582
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006583 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6584 wm->level = VLV_WM_LEVEL_PM2;
6585
6586 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006587 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006588
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006589 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006590 if (val & DSP_MAXFIFO_PM5_ENABLE)
6591 wm->level = VLV_WM_LEVEL_PM5;
6592
Ville Syrjälä58590c12015-09-08 21:05:12 +03006593 /*
6594 * If DDR DVFS is disabled in the BIOS, Punit
6595 * will never ack the request. So if that happens
6596 * assume we don't have to enable/disable DDR DVFS
6597 * dynamically. To test that just set the REQ_ACK
6598 * bit to poke the Punit, but don't change the
6599 * HIGH/LOW bits so that we don't actually change
6600 * the current state.
6601 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006602 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006603 val |= FORCE_DDR_FREQ_REQ_ACK;
6604 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6605
6606 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6607 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006608 drm_dbg_kms(&dev_priv->drm,
6609 "Punit not acking DDR DVFS request, "
6610 "assuming DDR DVFS is disabled\n");
Ville Syrjälä58590c12015-09-08 21:05:12 +03006611 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6612 } else {
6613 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6614 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6615 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6616 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006617
Chris Wilson337fa6e2019-04-26 09:17:20 +01006618 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006619 }
6620
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006621 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006622 struct intel_crtc_state *crtc_state =
6623 to_intel_crtc_state(crtc->base.state);
6624 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6625 const struct vlv_fifo_state *fifo_state =
6626 &crtc_state->wm.vlv.fifo_state;
6627 enum pipe pipe = crtc->pipe;
6628 enum plane_id plane_id;
6629 int level;
6630
6631 vlv_get_fifo_size(crtc_state);
6632
6633 active->num_levels = wm->level + 1;
6634 active->cxsr = wm->cxsr;
6635
Ville Syrjäläff32c542017-03-02 19:14:57 +02006636 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006637 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006638 &crtc_state->wm.vlv.raw[level];
6639
6640 active->sr[level].plane = wm->sr.plane;
6641 active->sr[level].cursor = wm->sr.cursor;
6642
6643 for_each_plane_id_on_crtc(crtc, plane_id) {
6644 active->wm[level].plane[plane_id] =
6645 wm->pipe[pipe].plane[plane_id];
6646
6647 raw->plane[plane_id] =
6648 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6649 fifo_state->plane[plane_id]);
6650 }
6651 }
6652
6653 for_each_plane_id_on_crtc(crtc, plane_id)
6654 vlv_raw_plane_wm_set(crtc_state, level,
6655 plane_id, USHRT_MAX);
6656 vlv_invalidate_wms(crtc, active, level);
6657
6658 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006659 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006660
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006661 drm_dbg_kms(&dev_priv->drm,
6662 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
6663 pipe_name(pipe),
6664 wm->pipe[pipe].plane[PLANE_PRIMARY],
6665 wm->pipe[pipe].plane[PLANE_CURSOR],
6666 wm->pipe[pipe].plane[PLANE_SPRITE0],
6667 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006668 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006669
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006670 drm_dbg_kms(&dev_priv->drm,
6671 "Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6672 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006673}
6674
Ville Syrjälä602ae832017-03-02 19:15:02 +02006675void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6676{
6677 struct intel_plane *plane;
6678 struct intel_crtc *crtc;
6679
6680 mutex_lock(&dev_priv->wm.wm_mutex);
6681
6682 for_each_intel_plane(&dev_priv->drm, plane) {
6683 struct intel_crtc *crtc =
6684 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6685 struct intel_crtc_state *crtc_state =
6686 to_intel_crtc_state(crtc->base.state);
6687 struct intel_plane_state *plane_state =
6688 to_intel_plane_state(plane->base.state);
6689 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6690 const struct vlv_fifo_state *fifo_state =
6691 &crtc_state->wm.vlv.fifo_state;
6692 enum plane_id plane_id = plane->id;
6693 int level;
6694
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006695 if (plane_state->uapi.visible)
Ville Syrjälä602ae832017-03-02 19:15:02 +02006696 continue;
6697
6698 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006699 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006700 &crtc_state->wm.vlv.raw[level];
6701
6702 raw->plane[plane_id] = 0;
6703
6704 wm_state->wm[level].plane[plane_id] =
6705 vlv_invert_wm_value(raw->plane[plane_id],
6706 fifo_state->plane[plane_id]);
6707 }
6708 }
6709
6710 for_each_intel_crtc(&dev_priv->drm, crtc) {
6711 struct intel_crtc_state *crtc_state =
6712 to_intel_crtc_state(crtc->base.state);
6713
6714 crtc_state->wm.vlv.intermediate =
6715 crtc_state->wm.vlv.optimal;
6716 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6717 }
6718
6719 vlv_program_watermarks(dev_priv);
6720
6721 mutex_unlock(&dev_priv->wm.wm_mutex);
6722}
6723
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006724/*
6725 * FIXME should probably kill this and improve
6726 * the real watermark readout/sanitation instead
6727 */
6728static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6729{
6730 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6731 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6732 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6733
6734 /*
6735 * Don't touch WM1S_LP_EN here.
6736 * Doing so could cause underruns.
6737 */
6738}
6739
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006740void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006741{
Imre Deak820c1982013-12-17 14:46:36 +02006742 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006743 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006744
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006745 ilk_init_lp_watermarks(dev_priv);
6746
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006747 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006748 ilk_pipe_wm_get_hw_state(crtc);
6749
6750 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6751 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6752 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6753
6754 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006755 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006756 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6757 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6758 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006759
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006760 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006761 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6762 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006763 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006764 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6765 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006766
6767 hw->enable_fbc_wm =
6768 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6769}
6770
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006771/**
6772 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006773 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006774 *
6775 * Calculate watermark values for the various WM regs based on current mode
6776 * and plane configuration.
6777 *
6778 * There are several cases to deal with here:
6779 * - normal (i.e. non-self-refresh)
6780 * - self-refresh (SR) mode
6781 * - lines are large relative to FIFO size (buffer can hold up to 2)
6782 * - lines are small relative to FIFO size (buffer can hold more than 2
6783 * lines), so need to account for TLB latency
6784 *
6785 * The normal calculation is:
6786 * watermark = dotclock * bytes per pixel * latency
6787 * where latency is platform & configuration dependent (we assume pessimal
6788 * values here).
6789 *
6790 * The SR calculation is:
6791 * watermark = (trunc(latency/line time)+1) * surface width *
6792 * bytes per pixel
6793 * where
6794 * line time = htotal / dotclock
6795 * surface width = hdisplay for normal plane and 64 for cursor
6796 * and latency is assumed to be high, as above.
6797 *
6798 * The final value programmed to the register should always be rounded up,
6799 * and include an extra 2 entries to account for clock crossings.
6800 *
6801 * We don't use the sprite, so we can ignore that. And on Crestline we have
6802 * to set the non-SR watermarks to 8.
6803 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006804void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006805{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006806 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006807
6808 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006809 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006810}
6811
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306812void intel_enable_ipc(struct drm_i915_private *dev_priv)
6813{
6814 u32 val;
6815
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006816 if (!HAS_IPC(dev_priv))
6817 return;
6818
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306819 val = I915_READ(DISP_ARB_CTL2);
6820
6821 if (dev_priv->ipc_enabled)
6822 val |= DISP_IPC_ENABLE;
6823 else
6824 val &= ~DISP_IPC_ENABLE;
6825
6826 I915_WRITE(DISP_ARB_CTL2, val);
6827}
6828
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006829static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
6830{
6831 /* Display WA #0477 WaDisableIPC: skl */
6832 if (IS_SKYLAKE(dev_priv))
6833 return false;
6834
6835 /* Display WA #1141: SKL:all KBL:all CFL */
Chris Wilson5f4ae272020-06-02 15:05:40 +01006836 if (IS_KABYLAKE(dev_priv) ||
6837 IS_COFFEELAKE(dev_priv) ||
6838 IS_COMETLAKE(dev_priv))
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006839 return dev_priv->dram_info.symmetric_memory;
6840
6841 return true;
6842}
6843
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306844void intel_init_ipc(struct drm_i915_private *dev_priv)
6845{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306846 if (!HAS_IPC(dev_priv))
6847 return;
6848
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006849 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006850
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306851 intel_enable_ipc(dev_priv);
6852}
6853
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006854static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006855{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006856 /*
6857 * On Ibex Peak and Cougar Point, we need to disable clock
6858 * gating for the panel power sequencer or it will fail to
6859 * start up when no ports are active.
6860 */
6861 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6862}
6863
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006864static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006865{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006866 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006867
Damien Lespiau055e3932014-08-18 13:49:10 +01006868 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006869 I915_WRITE(DSPCNTR(pipe),
6870 I915_READ(DSPCNTR(pipe)) |
6871 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006872
6873 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6874 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006875 }
6876}
6877
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006878static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006879{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006880 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006881
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006882 /*
6883 * Required for FBC
6884 * WaFbcDisableDpfcClockGating:ilk
6885 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006886 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6887 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6888 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006889
6890 I915_WRITE(PCH_3DCGDIS0,
6891 MARIUNIT_CLOCK_GATE_DISABLE |
6892 SVSMUNIT_CLOCK_GATE_DISABLE);
6893 I915_WRITE(PCH_3DCGDIS1,
6894 VFMUNIT_CLOCK_GATE_DISABLE);
6895
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006896 /*
6897 * According to the spec the following bits should be set in
6898 * order to enable memory self-refresh
6899 * The bit 22/21 of 0x42004
6900 * The bit 5 of 0x42020
6901 * The bit 15 of 0x45000
6902 */
6903 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6904 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6905 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006906 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006907 I915_WRITE(DISP_ARB_CTL,
6908 (I915_READ(DISP_ARB_CTL) |
6909 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006910
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911 /*
6912 * Based on the document from hardware guys the following bits
6913 * should be set unconditionally in order to enable FBC.
6914 * The bit 22 of 0x42000
6915 * The bit 22 of 0x42004
6916 * The bit 7,8,9 of 0x42020.
6917 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006918 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006919 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006920 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6921 I915_READ(ILK_DISPLAY_CHICKEN1) |
6922 ILK_FBCQ_DIS);
6923 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6924 I915_READ(ILK_DISPLAY_CHICKEN2) |
6925 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006926 }
6927
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006928 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6929
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006930 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6931 I915_READ(ILK_DISPLAY_CHICKEN2) |
6932 ILK_ELPIN_409_SELECT);
Akash Goel4e046322014-04-04 17:14:38 +05306933
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006934 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006935
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006936 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006937}
6938
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006939static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006940{
Ville Syrjäläd048a262019-08-21 20:30:31 +03006941 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006942 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006943
6944 /*
6945 * On Ibex Peak and Cougar Point, we need to disable clock
6946 * gating for the panel power sequencer or it will fail to
6947 * start up when no ports are active.
6948 */
Jesse Barnescd664072013-10-02 10:34:19 -07006949 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6950 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6951 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006952 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6953 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006954 /* The below fixes the weird display corruption, a few pixels shifted
6955 * downward, on (only) LVDS of some HP laptops with IVY.
6956 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006957 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006958 val = I915_READ(TRANS_CHICKEN2(pipe));
6959 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6960 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006961 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006962 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006963 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6964 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006965 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6966 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006967 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006968 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006969 I915_WRITE(TRANS_CHICKEN1(pipe),
6970 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6971 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006972}
6973
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006974static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006975{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006976 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006977
6978 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006979 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006980 drm_dbg_kms(&dev_priv->drm,
6981 "Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6982 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006983}
6984
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006985static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006986{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006987 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006988
Damien Lespiau231e54f2012-10-19 17:55:41 +01006989 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006990
6991 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6992 I915_READ(ILK_DISPLAY_CHICKEN2) |
6993 ILK_ELPIN_409_SELECT);
6994
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006995 I915_WRITE(GEN6_UCGCTL1,
6996 I915_READ(GEN6_UCGCTL1) |
6997 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6998 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6999
7000 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7001 * gating disable must be set. Failure to set it results in
7002 * flickering pixels due to Z write ordering failures after
7003 * some amount of runtime in the Mesa "fire" demo, and Unigine
7004 * Sanctuary and Tropics, and apparently anything else with
7005 * alpha test or pixel discard.
7006 *
7007 * According to the spec, bit 11 (RCCUNIT) must also be set,
7008 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007009 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007010 * WaDisableRCCUnitClockGating:snb
7011 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007012 */
7013 I915_WRITE(GEN6_UCGCTL2,
7014 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7015 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7016
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007017 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007018 * According to the spec the following bits should be
7019 * set in order to enable memory self-refresh and fbc:
7020 * The bit21 and bit22 of 0x42000
7021 * The bit21 and bit22 of 0x42004
7022 * The bit5 and bit7 of 0x42020
7023 * The bit14 of 0x70180
7024 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007025 *
7026 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007027 */
7028 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7029 I915_READ(ILK_DISPLAY_CHICKEN1) |
7030 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7031 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7032 I915_READ(ILK_DISPLAY_CHICKEN2) |
7033 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007034 I915_WRITE(ILK_DSPCLK_GATE_D,
7035 I915_READ(ILK_DSPCLK_GATE_D) |
7036 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7037 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007038
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007039 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007040
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007041 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007042
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007043 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007044}
7045
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007046static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007047{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007048 /*
7049 * TODO: this bit should only be enabled when really needed, then
7050 * disabled when not needed anymore in order to save power.
7051 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007052 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007053 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7054 I915_READ(SOUTH_DSPCLK_GATE_D) |
7055 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007056
7057 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007058 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7059 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007060 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007061}
7062
Ville Syrjälä712bf362016-10-31 22:37:23 +02007063static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007064{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007065 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007066 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03007067
7068 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7069 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7070 }
7071}
7072
Imre Deak450174f2016-05-03 15:54:21 +03007073static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7074 int general_prio_credits,
7075 int high_prio_credits)
7076{
7077 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07007078 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03007079
7080 /* WaTempDisableDOPClkGating:bdw */
7081 misccpctl = I915_READ(GEN7_MISCCPCTL);
7082 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7083
Oscar Mateo930a7842017-10-17 13:25:45 -07007084 val = I915_READ(GEN8_L3SQCREG1);
7085 val &= ~L3_PRIO_CREDITS_MASK;
7086 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
7087 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
7088 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03007089
7090 /*
7091 * Wait at least 100 clocks before re-enabling clock gating.
7092 * See the definition of L3SQCREG1 in BSpec.
7093 */
7094 POSTING_READ(GEN8_L3SQCREG1);
7095 udelay(1);
7096 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7097}
7098
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007099static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
7100{
Ville Syrjälä885f1822020-07-08 16:12:20 +03007101 /* Wa_1409120013:icl,ehl */
7102 I915_WRITE(ILK_DPFC_CHICKEN,
7103 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
7104
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007105 /* This is not an Wa. Enable to reduce Sampler power */
7106 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
7107 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07007108
Matt Atwood6f4194c2020-01-13 23:11:28 -05007109 /*Wa_14010594013:icl, ehl */
7110 intel_uncore_rmw(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
7111 0, CNL_DELAY_PMRSP);
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007112}
7113
Michel Thierry5d869232019-08-23 01:20:34 -07007114static void tgl_init_clock_gating(struct drm_i915_private *dev_priv)
7115{
7116 u32 vd_pg_enable = 0;
7117 unsigned int i;
7118
Ville Syrjälä885f1822020-07-08 16:12:20 +03007119 /* Wa_1409120013:tgl */
7120 I915_WRITE(ILK_DPFC_CHICKEN,
7121 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
7122
Michel Thierry5d869232019-08-23 01:20:34 -07007123 /* This is not a WA. Enable VD HCP & MFX_ENC powergate */
7124 for (i = 0; i < I915_MAX_VCS; i++) {
Daniele Ceraolo Spurio242613a2020-07-07 17:39:45 -07007125 if (HAS_ENGINE(&dev_priv->gt, _VCS(i)))
Michel Thierry5d869232019-08-23 01:20:34 -07007126 vd_pg_enable |= VDN_HCP_POWERGATE_ENABLE(i) |
7127 VDN_MFX_POWERGATE_ENABLE(i);
7128 }
7129
7130 I915_WRITE(POWERGATE_ENABLE,
7131 I915_READ(POWERGATE_ENABLE) | vd_pg_enable);
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007132
7133 /* Wa_1409825376:tgl (pre-prod)*/
7134 if (IS_TGL_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0))
7135 I915_WRITE(GEN9_CLKGATE_DIS_3, I915_READ(GEN9_CLKGATE_DIS_3) |
7136 TGL_VRH_GATING_DIS);
Matt Atwoodf9d77422020-04-15 15:35:35 -04007137
7138 /* Wa_14011059788:tgl */
7139 intel_uncore_rmw(&dev_priv->uncore, GEN10_DFR_RATIO_EN_AND_CHICKEN,
7140 0, DFR_DISABLE);
Michel Thierry5d869232019-08-23 01:20:34 -07007141}
7142
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007143static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
7144{
7145 if (!HAS_PCH_CNP(dev_priv))
7146 return;
7147
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08007148 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07007149 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
7150 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007151}
7152
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007153static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007154{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07007155 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007156 cnp_init_clock_gating(dev_priv);
7157
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07007158 /* This is not an Wa. Enable for better image quality */
7159 I915_WRITE(_3D_CHICKEN3,
7160 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
7161
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007162 /* WaEnableChickenDCPR:cnl */
7163 I915_WRITE(GEN8_CHICKEN_DCPR_1,
7164 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
7165
7166 /* WaFbcWakeMemOn:cnl */
7167 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
7168 DISP_FBC_MEMORY_WAKE);
7169
Chris Wilson34991bd2017-11-11 10:03:36 +00007170 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
7171 /* ReadHitWriteOnlyDisable:cnl */
7172 val |= RCCUNIT_CLKGATE_DIS;
Chris Wilson34991bd2017-11-11 10:03:36 +00007173 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08007174
Rodrigo Vivia4713c52018-03-07 14:09:12 -08007175 /* Wa_2201832410:cnl */
7176 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
7177 val |= GWUNIT_CLKGATE_DIS;
7178 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
7179
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08007180 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08007181 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08007182 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
7183 val |= VFUNIT_CLKGATE_DIS;
7184 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007185}
7186
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007187static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
7188{
7189 cnp_init_clock_gating(dev_priv);
7190 gen9_init_clock_gating(dev_priv);
7191
7192 /* WaFbcNukeOnHostModify:cfl */
7193 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7194 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
7195}
7196
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007197static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007198{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007199 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007200
7201 /* WaDisableSDEUnitClockGating:kbl */
7202 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7203 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7204 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007205
7206 /* WaDisableGamClockGating:kbl */
7207 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7208 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7209 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007210
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007211 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007212 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7213 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007214}
7215
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007216static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007217{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007218 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007219
7220 /* WAC6entrylatency:skl */
7221 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7222 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007223
7224 /* WaFbcNukeOnHostModify:skl */
7225 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7226 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007227}
7228
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007229static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007230{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007231 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007232
Ville Syrjälä885f1822020-07-08 16:12:20 +03007233 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
7234 I915_WRITE(CHICKEN_PIPESL_1(PIPE_A),
7235 I915_READ(CHICKEN_PIPESL_1(PIPE_A)) |
7236 HSW_FBCQ_DIS);
7237
Ben Widawskyab57fff2013-12-12 15:28:04 -08007238 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007239 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007240
Ben Widawskyab57fff2013-12-12 15:28:04 -08007241 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007242 I915_WRITE(CHICKEN_PAR1_1,
7243 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7244
Ben Widawskyab57fff2013-12-12 15:28:04 -08007245 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007246 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007247 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007248 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007249 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007250 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007251
Ben Widawskyab57fff2013-12-12 15:28:04 -08007252 /* WaVSRefCountFullforceMissDisable:bdw */
7253 /* WaDSRefCountFullforceMissDisable:bdw */
7254 I915_WRITE(GEN7_FF_THREAD_MODE,
7255 I915_READ(GEN7_FF_THREAD_MODE) &
7256 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007257
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007258 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7259 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007260
7261 /* WaDisableSDEUnitClockGating:bdw */
7262 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7263 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007264
Imre Deak450174f2016-05-03 15:54:21 +03007265 /* WaProgramL3SqcReg1Default:bdw */
7266 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007267
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007268 /* WaKVMNotificationOnConfigChange:bdw */
7269 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7270 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7271
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007272 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007273
7274 /* WaDisableDopClockGating:bdw
7275 *
7276 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7277 * clock gating.
7278 */
7279 I915_WRITE(GEN6_UCGCTL1,
7280 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007281}
7282
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007283static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007284{
Ville Syrjälä885f1822020-07-08 16:12:20 +03007285 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
7286 I915_WRITE(CHICKEN_PIPESL_1(PIPE_A),
7287 I915_READ(CHICKEN_PIPESL_1(PIPE_A)) |
7288 HSW_FBCQ_DIS);
7289
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007290 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007291 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
Chris Wilsonf93ec5f2020-06-11 10:30:15 +01007292 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7293 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
Kenneth Graunke94411592014-12-31 16:23:00 -08007294
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007295 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007296 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7297
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007298 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007299}
7300
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007301static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007302{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007303 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007304
Damien Lespiau231e54f2012-10-19 17:55:41 +01007305 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007306
Ville Syrjälä885f1822020-07-08 16:12:20 +03007307 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
7308 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7309 I915_READ(ILK_DISPLAY_CHICKEN1) |
7310 ILK_FBCQ_DIS);
7311
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007312 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007313 I915_WRITE(IVB_CHICKEN3,
7314 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7315 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7316
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007317 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007318 I915_WRITE(GEN7_ROW_CHICKEN2,
7319 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007320 else {
7321 /* must write both registers */
7322 I915_WRITE(GEN7_ROW_CHICKEN2,
7323 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007324 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7325 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007326 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007327
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007328 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007329 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007330 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007331 */
7332 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007333 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007334
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007335 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007336 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7337 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7338 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7339
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007340 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007341
Ben Widawsky20848222012-05-04 18:58:59 -07007342 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7343 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7344 snpcr |= GEN6_MBC_SNPCR_MED;
7345 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007346
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007347 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007348 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007349
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007350 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007351}
7352
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007353static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007354{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007355 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007356 I915_WRITE(IVB_CHICKEN3,
7357 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7358 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7359
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007360 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007361 I915_WRITE(GEN7_ROW_CHICKEN2,
7362 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7363
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007364 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007365 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7366 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7367 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7368
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007369 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007370 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007371 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007372 */
7373 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007374 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007375
Akash Goelc98f5062014-03-24 23:00:07 +05307376 /* WaDisableL3Bank2xClockGate:vlv
7377 * Disabling L3 clock gating- MMIO 940c[25] = 1
7378 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7379 I915_WRITE(GEN7_UCGCTL4,
7380 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007381
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007382 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007383 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007384 * Disable clock gating on th GCFG unit to prevent a delay
7385 * in the reporting of vblank events.
7386 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007387 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007388}
7389
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007390static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007391{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007392 /* WaVSRefCountFullforceMissDisable:chv */
7393 /* WaDSRefCountFullforceMissDisable:chv */
7394 I915_WRITE(GEN7_FF_THREAD_MODE,
7395 I915_READ(GEN7_FF_THREAD_MODE) &
7396 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007397
7398 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7399 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7400 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007401
7402 /* WaDisableCSUnitClockGating:chv */
7403 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7404 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007405
7406 /* WaDisableSDEUnitClockGating:chv */
7407 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7408 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007409
7410 /*
Imre Deak450174f2016-05-03 15:54:21 +03007411 * WaProgramL3SqcReg1Default:chv
7412 * See gfxspecs/Related Documents/Performance Guide/
7413 * LSQC Setting Recommendations.
7414 */
7415 gen8_set_l3sqc_credits(dev_priv, 38, 2);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007416}
7417
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007418static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007419{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007420 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007421
7422 I915_WRITE(RENCLK_GATE_D1, 0);
7423 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7424 GS_UNIT_CLOCK_GATE_DISABLE |
7425 CL_UNIT_CLOCK_GATE_DISABLE);
7426 I915_WRITE(RAMCLK_GATE_D, 0);
7427 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7428 OVRUNIT_CLOCK_GATE_DISABLE |
7429 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007430 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007431 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7432 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007433
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007434 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007435}
7436
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007437static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007438{
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007439 struct intel_uncore *uncore = &dev_priv->uncore;
7440
7441 intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7442 intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
7443 intel_uncore_write(uncore, DSPCLK_GATE_D, 0);
7444 intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
7445 intel_uncore_write16(uncore, DEUC, 0);
7446 intel_uncore_write(uncore,
7447 MI_ARB_STATE,
7448 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007449}
7450
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007451static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007452{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007453 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7454 I965_RCC_CLOCK_GATE_DISABLE |
7455 I965_RCPB_CLOCK_GATE_DISABLE |
7456 I965_ISC_CLOCK_GATE_DISABLE |
7457 I965_FBC_CLOCK_GATE_DISABLE);
7458 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007459 I915_WRITE(MI_ARB_STATE,
7460 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007461}
7462
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007463static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007464{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007465 u32 dstate = I915_READ(D_STATE);
7466
7467 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7468 DSTATE_DOT_CLOCK_GATING;
7469 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007470
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007471 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007472 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007473
7474 /* IIR "flip pending" means done if this bit is set */
7475 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007476
7477 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007478 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007479
7480 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7481 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007482
7483 I915_WRITE(MI_ARB_STATE,
7484 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007485}
7486
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007487static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007488{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007489 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007490
7491 /* interrupts should cause a wake up from C3 */
7492 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7493 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007494
7495 I915_WRITE(MEM_MODE,
7496 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007497
7498 /*
7499 * Have FBC ignore 3D activity since we use software
7500 * render tracking, and otherwise a pure 3D workload
7501 * (even if it just renders a single frame and then does
7502 * abosultely nothing) would not allow FBC to recompress
7503 * until a 2D blit occurs.
7504 */
7505 I915_WRITE(SCPD0,
7506 _MASKED_BIT_ENABLE(SCPD_FBC_IGNORE_3D));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007507}
7508
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007509static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007510{
Ville Syrjälä10383922014-08-15 01:21:54 +03007511 I915_WRITE(MEM_MODE,
7512 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7513 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007514}
7515
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007516void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007517{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007518 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007519}
7520
Ville Syrjälä712bf362016-10-31 22:37:23 +02007521void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007522{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007523 if (HAS_PCH_LPT(dev_priv))
7524 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007525}
7526
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007527static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007528{
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007529 drm_dbg_kms(&dev_priv->drm,
7530 "No clock gating settings or workarounds applied.\n");
Imre Deakbb400da2016-03-16 13:38:54 +02007531}
7532
7533/**
7534 * intel_init_clock_gating_hooks - setup the clock gating hooks
7535 * @dev_priv: device private
7536 *
7537 * Setup the hooks that configure which clocks of a given platform can be
7538 * gated and also apply various GT and display specific workarounds for these
7539 * platforms. Note that some GT specific workarounds are applied separately
7540 * when GPU contexts or batchbuffers start their execution.
7541 */
7542void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7543{
Lucas De Marchi13e53c52019-08-17 02:38:42 -07007544 if (IS_GEN(dev_priv, 12))
Michel Thierry5d869232019-08-23 01:20:34 -07007545 dev_priv->display.init_clock_gating = tgl_init_clock_gating;
Lucas De Marchi13e53c52019-08-17 02:38:42 -07007546 else if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007547 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07007548 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007549 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Chris Wilson5f4ae272020-06-02 15:05:40 +01007550 else if (IS_COFFEELAKE(dev_priv) || IS_COMETLAKE(dev_priv))
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007551 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007552 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007553 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007554 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007555 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007556 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007557 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007558 else if (IS_GEMINILAKE(dev_priv))
7559 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007560 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007561 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007562 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007563 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007564 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007565 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007566 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007567 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007568 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007569 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007570 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02007571 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007572 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007573 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007574 else if (IS_G4X(dev_priv))
7575 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007576 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007577 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007578 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007579 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007580 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02007581 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7582 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7583 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007584 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02007585 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7586 else {
7587 MISSING_CASE(INTEL_DEVID(dev_priv));
7588 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7589 }
7590}
7591
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007592/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007593void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007594{
Daniel Vetterc921aba2012-04-26 23:28:17 +02007595 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007596 if (IS_PINEVIEW(dev_priv))
Lucas De Marchi1d218222019-12-24 00:40:04 -08007597 pnv_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007598 else if (IS_GEN(dev_priv, 5))
Lucas De Marchi9eae5e22019-12-24 00:40:09 -08007599 ilk_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007600
James Ausmusb068a862019-10-09 10:23:14 -07007601 if (intel_has_sagv(dev_priv))
7602 skl_setup_sagv_block_time(dev_priv);
7603
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007604 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007605 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007606 skl_setup_wm_latency(dev_priv);
Matt Roper98d39492016-05-12 07:06:03 -07007607 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007608 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007609 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007610
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007611 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007612 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007613 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007614 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007615 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007616 dev_priv->display.compute_intermediate_wm =
7617 ilk_compute_intermediate_wm;
7618 dev_priv->display.initial_watermarks =
7619 ilk_initial_watermarks;
7620 dev_priv->display.optimize_watermarks =
7621 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007622 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007623 drm_dbg_kms(&dev_priv->drm,
7624 "Failed to read display plane latency. "
7625 "Disable CxSR\n");
Ville Syrjäläbd602542014-01-07 16:14:10 +02007626 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007627 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007628 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007629 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007630 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007631 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007632 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007633 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03007634 } else if (IS_G4X(dev_priv)) {
7635 g4x_setup_wm_latency(dev_priv);
7636 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
7637 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
7638 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
7639 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007640 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00007641 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007642 dev_priv->is_ddr3,
7643 dev_priv->fsb_freq,
7644 dev_priv->mem_freq)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007645 drm_info(&dev_priv->drm,
7646 "failed to find known CxSR latency "
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007647 "(found ddr%s fsb freq %d, mem freq %d), "
7648 "disabling CxSR\n",
7649 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7650 dev_priv->fsb_freq, dev_priv->mem_freq);
7651 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007652 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007653 dev_priv->display.update_wm = NULL;
7654 } else
Lucas De Marchi1d218222019-12-24 00:40:04 -08007655 dev_priv->display.update_wm = pnv_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007656 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007657 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007658 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007659 dev_priv->display.update_wm = i9xx_update_wm;
7660 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007661 } else if (IS_GEN(dev_priv, 2)) {
Jani Nikula24977872019-09-11 12:26:08 +03007662 if (INTEL_NUM_PIPES(dev_priv) == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007663 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007664 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007665 } else {
7666 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007667 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007668 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007669 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007670 drm_err(&dev_priv->drm,
7671 "unexpected fall-through in %s\n", __func__);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007672 }
7673}
7674
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00007675void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01007676{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01007677 dev_priv->runtime_pm.suspended = false;
7678 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007679}
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02007680
7681static struct intel_global_state *intel_dbuf_duplicate_state(struct intel_global_obj *obj)
7682{
7683 struct intel_dbuf_state *dbuf_state;
7684
7685 dbuf_state = kmemdup(obj->state, sizeof(*dbuf_state), GFP_KERNEL);
7686 if (!dbuf_state)
7687 return NULL;
7688
7689 return &dbuf_state->base;
7690}
7691
7692static void intel_dbuf_destroy_state(struct intel_global_obj *obj,
7693 struct intel_global_state *state)
7694{
7695 kfree(state);
7696}
7697
7698static const struct intel_global_state_funcs intel_dbuf_funcs = {
7699 .atomic_duplicate_state = intel_dbuf_duplicate_state,
7700 .atomic_destroy_state = intel_dbuf_destroy_state,
7701};
7702
7703struct intel_dbuf_state *
7704intel_atomic_get_dbuf_state(struct intel_atomic_state *state)
7705{
7706 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
7707 struct intel_global_state *dbuf_state;
7708
7709 dbuf_state = intel_atomic_get_global_obj_state(state, &dev_priv->dbuf.obj);
7710 if (IS_ERR(dbuf_state))
7711 return ERR_CAST(dbuf_state);
7712
7713 return to_intel_dbuf_state(dbuf_state);
7714}
7715
7716int intel_dbuf_init(struct drm_i915_private *dev_priv)
7717{
7718 struct intel_dbuf_state *dbuf_state;
7719
7720 dbuf_state = kzalloc(sizeof(*dbuf_state), GFP_KERNEL);
7721 if (!dbuf_state)
7722 return -ENOMEM;
7723
7724 intel_atomic_global_obj_init(dev_priv, &dev_priv->dbuf.obj,
7725 &dbuf_state->base, &intel_dbuf_funcs);
7726
7727 return 0;
7728}
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02007729
7730void intel_dbuf_pre_plane_update(struct intel_atomic_state *state)
7731{
7732 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
7733 const struct intel_dbuf_state *new_dbuf_state =
7734 intel_atomic_get_new_dbuf_state(state);
7735 const struct intel_dbuf_state *old_dbuf_state =
7736 intel_atomic_get_old_dbuf_state(state);
7737
7738 if (!new_dbuf_state ||
7739 new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
7740 return;
7741
7742 WARN_ON(!new_dbuf_state->base.changed);
7743
7744 gen9_dbuf_slices_update(dev_priv,
7745 old_dbuf_state->enabled_slices |
7746 new_dbuf_state->enabled_slices);
7747}
7748
7749void intel_dbuf_post_plane_update(struct intel_atomic_state *state)
7750{
7751 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
7752 const struct intel_dbuf_state *new_dbuf_state =
7753 intel_atomic_get_new_dbuf_state(state);
7754 const struct intel_dbuf_state *old_dbuf_state =
7755 intel_atomic_get_old_dbuf_state(state);
7756
7757 if (!new_dbuf_state ||
7758 new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
7759 return;
7760
7761 WARN_ON(!new_dbuf_state->base.changed);
7762
7763 gen9_dbuf_slices_update(dev_priv,
7764 new_dbuf_state->enabled_slices);
7765}