blob: 158d00fdf5494175b7c146c9a1380566277c47b7 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070055
Ville Syrjälä46f16e62016-10-31 22:37:22 +020056static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030057{
Ville Syrjälä93564042017-08-24 22:10:51 +030058 if (HAS_LLC(dev_priv)) {
59 /*
60 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080061 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030062 *
63 * Must match Sampler, Pixel Back End, and Media. See
64 * WaCompressedResourceSamplerPbeMediaNewHashMode.
65 */
66 I915_WRITE(CHICKEN_PAR1_1,
67 I915_READ(CHICKEN_PAR1_1) |
68 SKL_DE_COMPRESSED_HASH_MODE);
69 }
70
Rodrigo Vivi82525c12017-06-08 08:50:00 -070071 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030072 I915_WRITE(CHICKEN_PAR1_1,
73 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030076 I915_WRITE(GEN8_CHICKEN_DCPR_1,
77 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030078
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
80 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030081 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
82 DISP_FBC_WM_DIS |
83 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030084
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030086 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
87 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053088
89 if (IS_SKYLAKE(dev_priv)) {
90 /* WaDisableDopClockGating */
91 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
92 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
93 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030094}
95
Ville Syrjälä46f16e62016-10-31 22:37:22 +020096static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020097{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020098 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020099
Nick Hoatha7546152015-06-29 14:07:32 +0100100 /* WaDisableSDEUnitClockGating:bxt */
101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
102 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
103
Imre Deak32608ca2015-03-11 11:10:27 +0200104 /*
105 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200106 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200107 */
Imre Deak32608ca2015-03-11 11:10:27 +0200108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200109 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200110
111 /*
112 * Wa: Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200117}
118
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200119static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
120{
121 gen9_init_clock_gating(dev_priv);
122
123 /*
124 * WaDisablePWMClockGating:glk
125 * Backlight PWM may stop in the asserted state, causing backlight
126 * to stay fully on.
127 */
128 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
129 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200130
131 /* WaDDIIOTimeout:glk */
132 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
133 u32 val = I915_READ(CHICKEN_MISC_2);
134 val &= ~(GLK_CL0_PWR_DOWN |
135 GLK_CL1_PWR_DOWN |
136 GLK_CL2_PWR_DOWN);
137 I915_WRITE(CHICKEN_MISC_2, val);
138 }
139
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200140}
141
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200142static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200143{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144 u32 tmp;
145
146 tmp = I915_READ(CLKCFG);
147
148 switch (tmp & CLKCFG_FSB_MASK) {
149 case CLKCFG_FSB_533:
150 dev_priv->fsb_freq = 533; /* 133*4 */
151 break;
152 case CLKCFG_FSB_800:
153 dev_priv->fsb_freq = 800; /* 200*4 */
154 break;
155 case CLKCFG_FSB_667:
156 dev_priv->fsb_freq = 667; /* 167*4 */
157 break;
158 case CLKCFG_FSB_400:
159 dev_priv->fsb_freq = 400; /* 100*4 */
160 break;
161 }
162
163 switch (tmp & CLKCFG_MEM_MASK) {
164 case CLKCFG_MEM_533:
165 dev_priv->mem_freq = 533;
166 break;
167 case CLKCFG_MEM_667:
168 dev_priv->mem_freq = 667;
169 break;
170 case CLKCFG_MEM_800:
171 dev_priv->mem_freq = 800;
172 break;
173 }
174
175 /* detect pineview DDR3 setting */
176 tmp = I915_READ(CSHRDDR3CTL);
177 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
178}
179
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200180static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182 u16 ddrpll, csipll;
183
184 ddrpll = I915_READ16(DDRMPLL1);
185 csipll = I915_READ16(CSIPLL0);
186
187 switch (ddrpll & 0xff) {
188 case 0xc:
189 dev_priv->mem_freq = 800;
190 break;
191 case 0x10:
192 dev_priv->mem_freq = 1066;
193 break;
194 case 0x14:
195 dev_priv->mem_freq = 1333;
196 break;
197 case 0x18:
198 dev_priv->mem_freq = 1600;
199 break;
200 default:
201 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
202 ddrpll & 0xff);
203 dev_priv->mem_freq = 0;
204 break;
205 }
206
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208
209 switch (csipll & 0x3ff) {
210 case 0x00c:
211 dev_priv->fsb_freq = 3200;
212 break;
213 case 0x00e:
214 dev_priv->fsb_freq = 3733;
215 break;
216 case 0x010:
217 dev_priv->fsb_freq = 4266;
218 break;
219 case 0x012:
220 dev_priv->fsb_freq = 4800;
221 break;
222 case 0x014:
223 dev_priv->fsb_freq = 5333;
224 break;
225 case 0x016:
226 dev_priv->fsb_freq = 5866;
227 break;
228 case 0x018:
229 dev_priv->fsb_freq = 6400;
230 break;
231 default:
232 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
233 csipll & 0x3ff);
234 dev_priv->fsb_freq = 0;
235 break;
236 }
237
238 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200239 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200240 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200241 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200242 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 }
245}
246
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300247static const struct cxsr_latency cxsr_latency_table[] = {
248 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
249 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
250 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
251 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
252 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
253
254 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
255 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
256 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
257 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
258 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
259
260 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
261 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
262 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
263 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
264 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
265
266 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
267 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
268 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
269 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
270 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
271
272 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
273 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
274 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
275 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
276 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
277
278 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
279 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
280 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
281 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
282 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
283};
284
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100285static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
286 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300287 int fsb,
288 int mem)
289{
290 const struct cxsr_latency *latency;
291 int i;
292
293 if (fsb == 0 || mem == 0)
294 return NULL;
295
296 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
297 latency = &cxsr_latency_table[i];
298 if (is_desktop == latency->is_desktop &&
299 is_ddr3 == latency->is_ddr3 &&
300 fsb == latency->fsb_freq && mem == latency->mem_freq)
301 return latency;
302 }
303
304 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
305
306 return NULL;
307}
308
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200309static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
310{
311 u32 val;
312
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100313 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200314
315 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
316 if (enable)
317 val &= ~FORCE_DDR_HIGH_FREQ;
318 else
319 val |= FORCE_DDR_HIGH_FREQ;
320 val &= ~FORCE_DDR_LOW_FREQ;
321 val |= FORCE_DDR_FREQ_REQ_ACK;
322 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
323
324 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
325 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
326 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
327
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100328 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200329}
330
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200331static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
332{
333 u32 val;
334
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100335 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336
337 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
338 if (enable)
339 val |= DSP_MAXFIFO_PM5_ENABLE;
340 else
341 val &= ~DSP_MAXFIFO_PM5_ENABLE;
342 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
343
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100344 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345}
346
Ville Syrjäläf4998962015-03-10 17:02:21 +0200347#define FW_WM(value, plane) \
348 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
349
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200350static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200352 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200359 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200363 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 val = I915_READ(DSPFW3);
365 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
366 if (enable)
367 val |= PINEVIEW_SELF_REFRESH_EN;
368 else
369 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300370 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300371 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100372 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
375 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
376 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300377 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100378 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300379 /*
380 * FIXME can't find a bit like this for 915G, and
381 * and yet it does have the related watermark in
382 * FW_BLC_SELF. What's going on?
383 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200384 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300385 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
386 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
387 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300388 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200390 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300391 }
392
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200393 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
394
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
396 enableddisabled(enable),
397 enableddisabled(was_enabled));
398
399 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300400}
401
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300402/**
403 * intel_set_memory_cxsr - Configure CxSR state
404 * @dev_priv: i915 device
405 * @enable: Allow vs. disallow CxSR
406 *
407 * Allow or disallow the system to enter a special CxSR
408 * (C-state self refresh) state. What typically happens in CxSR mode
409 * is that several display FIFOs may get combined into a single larger
410 * FIFO for a particular plane (so called max FIFO mode) to allow the
411 * system to defer memory fetches longer, and the memory will enter
412 * self refresh.
413 *
414 * Note that enabling CxSR does not guarantee that the system enter
415 * this special mode, nor does it guarantee that the system stays
416 * in that mode once entered. So this just allows/disallows the system
417 * to autonomously utilize the CxSR mode. Other factors such as core
418 * C-states will affect when/if the system actually enters/exits the
419 * CxSR mode.
420 *
421 * Note that on VLV/CHV this actually only controls the max FIFO mode,
422 * and the system is free to enter/exit memory self refresh at any time
423 * even when the use of CxSR has been disallowed.
424 *
425 * While the system is actually in the CxSR/max FIFO mode, some plane
426 * control registers will not get latched on vblank. Thus in order to
427 * guarantee the system will respond to changes in the plane registers
428 * we must always disallow CxSR prior to making changes to those registers.
429 * Unfortunately the system will re-evaluate the CxSR conditions at
430 * frame start which happens after vblank start (which is when the plane
431 * registers would get latched), so we can't proceed with the plane update
432 * during the same frame where we disallowed CxSR.
433 *
434 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
435 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
436 * the hardware w.r.t. HPLL SR when writing to plane registers.
437 * Disallowing just CxSR is sufficient.
438 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200439bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200440{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200441 bool ret;
442
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200443 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200444 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300445 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
446 dev_priv->wm.vlv.cxsr = enable;
447 else if (IS_G4X(dev_priv))
448 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200449 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200450
451 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200452}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200453
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454/*
455 * Latency for FIFO fetches is dependent on several factors:
456 * - memory configuration (speed, channels)
457 * - chipset
458 * - current MCH state
459 * It can be fairly high in some situations, so here we assume a fairly
460 * pessimal value. It's a tradeoff between extra memory fetches (if we
461 * set this value too high, the FIFO will fetch frequently to stay full)
462 * and power consumption (set it too low to save power and we might see
463 * FIFO underruns and display "flicker").
464 *
465 * A value of 5us seems to be a good balance; safe for very low end
466 * platforms but not overly aggressive on lower latency configs.
467 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100468static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469
Ville Syrjäläb5004722015-03-05 21:19:47 +0200470#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
471 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
472
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200473static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200475 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200476 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200478 enum pipe pipe = crtc->pipe;
479 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200481 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200482 uint32_t dsparb, dsparb2, dsparb3;
483 case PIPE_A:
484 dsparb = I915_READ(DSPARB);
485 dsparb2 = I915_READ(DSPARB2);
486 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
487 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
488 break;
489 case PIPE_B:
490 dsparb = I915_READ(DSPARB);
491 dsparb2 = I915_READ(DSPARB2);
492 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
493 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
494 break;
495 case PIPE_C:
496 dsparb2 = I915_READ(DSPARB2);
497 dsparb3 = I915_READ(DSPARB3);
498 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
499 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
500 break;
501 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200502 MISSING_CASE(pipe);
503 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200504 }
505
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
507 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
508 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
509 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200510}
511
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200512static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
513 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515 uint32_t dsparb = I915_READ(DSPARB);
516 int size;
517
518 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
523 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524
525 return size;
526}
527
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200528static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
529 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 uint32_t dsparb = I915_READ(DSPARB);
532 int size;
533
534 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
537 size >>= 1; /* Convert to cachelines */
538
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
540 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541
542 return size;
543}
544
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
546 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548 uint32_t dsparb = I915_READ(DSPARB);
549 int size;
550
551 size = dsparb & 0x7f;
552 size >>= 2; /* Convert to cachelines */
553
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200554 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560/* Pineview has different values for various configs */
561static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = PINEVIEW_DISPLAY_FIFO,
563 .max_wm = PINEVIEW_MAX_WM,
564 .default_wm = PINEVIEW_DFT_WM,
565 .guard_size = PINEVIEW_GUARD_WM,
566 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
568static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_CURSOR_FIFO,
577 .max_wm = PINEVIEW_CURSOR_MAX_WM,
578 .default_wm = PINEVIEW_CURSOR_DFT_WM,
579 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = I965_CURSOR_FIFO,
591 .max_wm = I965_CURSOR_MAX_WM,
592 .default_wm = I965_CURSOR_DFT_WM,
593 .guard_size = 2,
594 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
596static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I945_FIFO_SIZE,
598 .max_wm = I915_MAX_WM,
599 .default_wm = 1,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I915_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300610static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I855GM_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_bc_wm_info = {
618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM/2,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
623};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200624static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I830_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
631
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300633 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
634 * @pixel_rate: Pipe pixel rate in kHz
635 * @cpp: Plane bytes per pixel
636 * @latency: Memory wakeup latency in 0.1us units
637 *
638 * Compute the watermark using the method 1 or "small buffer"
639 * formula. The caller may additonally add extra cachelines
640 * to account for TLB misses and clock crossings.
641 *
642 * This method is concerned with the short term drain rate
643 * of the FIFO, ie. it does not account for blanking periods
644 * which would effectively reduce the average drain rate across
645 * a longer period. The name "small" refers to the fact the
646 * FIFO is relatively small compared to the amount of data
647 * fetched.
648 *
649 * The FIFO level vs. time graph might look something like:
650 *
651 * |\ |\
652 * | \ | \
653 * __---__---__ (- plane active, _ blanking)
654 * -> time
655 *
656 * or perhaps like this:
657 *
658 * |\|\ |\|\
659 * __----__----__ (- plane active, _ blanking)
660 * -> time
661 *
662 * Returns:
663 * The watermark in bytes
664 */
665static unsigned int intel_wm_method1(unsigned int pixel_rate,
666 unsigned int cpp,
667 unsigned int latency)
668{
669 uint64_t ret;
670
671 ret = (uint64_t) pixel_rate * cpp * latency;
672 ret = DIV_ROUND_UP_ULL(ret, 10000);
673
674 return ret;
675}
676
677/**
678 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
679 * @pixel_rate: Pipe pixel rate in kHz
680 * @htotal: Pipe horizontal total
681 * @width: Plane width in pixels
682 * @cpp: Plane bytes per pixel
683 * @latency: Memory wakeup latency in 0.1us units
684 *
685 * Compute the watermark using the method 2 or "large buffer"
686 * formula. The caller may additonally add extra cachelines
687 * to account for TLB misses and clock crossings.
688 *
689 * This method is concerned with the long term drain rate
690 * of the FIFO, ie. it does account for blanking periods
691 * which effectively reduce the average drain rate across
692 * a longer period. The name "large" refers to the fact the
693 * FIFO is relatively large compared to the amount of data
694 * fetched.
695 *
696 * The FIFO level vs. time graph might look something like:
697 *
698 * |\___ |\___
699 * | \___ | \___
700 * | \ | \
701 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
702 * -> time
703 *
704 * Returns:
705 * The watermark in bytes
706 */
707static unsigned int intel_wm_method2(unsigned int pixel_rate,
708 unsigned int htotal,
709 unsigned int width,
710 unsigned int cpp,
711 unsigned int latency)
712{
713 unsigned int ret;
714
715 /*
716 * FIXME remove once all users are computing
717 * watermarks in the correct place.
718 */
719 if (WARN_ON_ONCE(htotal == 0))
720 htotal = 1;
721
722 ret = (latency * pixel_rate) / (htotal * 10000);
723 ret = (ret + 1) * width * cpp;
724
725 return ret;
726}
727
728/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300730 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000732 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200733 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 * @latency_ns: memory latency for the platform
735 *
736 * Calculate the watermark level (the level at which the display plane will
737 * start fetching from memory again). Each chip has a different display
738 * FIFO size and allocation, so the caller needs to figure that out and pass
739 * in the correct intel_watermark_params structure.
740 *
741 * As the pixel clock runs, the FIFO will be drained at a rate that depends
742 * on the pixel size. When it reaches the watermark level, it'll start
743 * fetching FIFO line sized based chunks from memory until the FIFO fills
744 * past the watermark point. If the FIFO drains completely, a FIFO underrun
745 * will occur, and a display engine hang could result.
746 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300747static unsigned int intel_calculate_wm(int pixel_rate,
748 const struct intel_watermark_params *wm,
749 int fifo_size, int cpp,
750 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300752 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753
754 /*
755 * Note: we need to make sure we don't overflow for various clock &
756 * latency values.
757 * clocks go from a few thousand to several hundred thousand.
758 * latency is usually a few thousand
759 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300760 entries = intel_wm_method1(pixel_rate, cpp,
761 latency_ns / 100);
762 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
763 wm->guard_size;
764 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300766 wm_size = fifo_size - entries;
767 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300768
769 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300771 wm_size = wm->max_wm;
772 if (wm_size <= 0)
773 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300774
775 /*
776 * Bspec seems to indicate that the value shouldn't be lower than
777 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
778 * Lets go for 8 which is the burst size since certain platforms
779 * already use a hardcoded 8 (which is what the spec says should be
780 * done).
781 */
782 if (wm_size <= 8)
783 wm_size = 8;
784
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300785 return wm_size;
786}
787
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300788static bool is_disabling(int old, int new, int threshold)
789{
790 return old >= threshold && new < threshold;
791}
792
793static bool is_enabling(int old, int new, int threshold)
794{
795 return old < threshold && new >= threshold;
796}
797
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300798static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
799{
800 return dev_priv->wm.max_level + 1;
801}
802
Ville Syrjälä24304d812017-03-14 17:10:49 +0200803static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
804 const struct intel_plane_state *plane_state)
805{
806 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
807
808 /* FIXME check the 'enable' instead */
809 if (!crtc_state->base.active)
810 return false;
811
812 /*
813 * Treat cursor with fb as always visible since cursor updates
814 * can happen faster than the vrefresh rate, and the current
815 * watermark code doesn't handle that correctly. Cursor updates
816 * which set/clear the fb or change the cursor size are going
817 * to get throttled by intel_legacy_cursor_update() to work
818 * around this problem with the watermark code.
819 */
820 if (plane->id == PLANE_CURSOR)
821 return plane_state->base.fb != NULL;
822 else
823 return plane_state->base.visible;
824}
825
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200826static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200830 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200831 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 if (enabled)
833 return NULL;
834 enabled = crtc;
835 }
836 }
837
838 return enabled;
839}
840
Ville Syrjälä432081b2016-10-31 22:37:03 +0200841static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200843 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200844 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 const struct cxsr_latency *latency;
846 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300847 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300848
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100849 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
850 dev_priv->is_ddr3,
851 dev_priv->fsb_freq,
852 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 if (!latency) {
854 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300855 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 return;
857 }
858
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200859 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200861 const struct drm_display_mode *adjusted_mode =
862 &crtc->config->base.adjusted_mode;
863 const struct drm_framebuffer *fb =
864 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200865 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300866 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867
868 /* Display SR */
869 wm = intel_calculate_wm(clock, &pineview_display_wm,
870 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200871 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872 reg = I915_READ(DSPFW1);
873 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200874 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 I915_WRITE(DSPFW1, reg);
876 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
877
878 /* cursor SR */
879 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
880 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300881 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW3);
883 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW3, reg);
886
887 /* Display HPLL off SR */
888 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
889 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200890 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 reg = I915_READ(DSPFW3);
892 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200893 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 I915_WRITE(DSPFW3, reg);
895
896 /* cursor HPLL off SR */
897 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
898 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300899 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 reg = I915_READ(DSPFW3);
901 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200902 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 I915_WRITE(DSPFW3, reg);
904 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
905
Imre Deak5209b1f2014-07-01 12:36:17 +0300906 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300908 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300909 }
910}
911
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300912/*
913 * Documentation says:
914 * "If the line size is small, the TLB fetches can get in the way of the
915 * data fetches, causing some lag in the pixel data return which is not
916 * accounted for in the above formulas. The following adjustment only
917 * needs to be applied if eight whole lines fit in the buffer at once.
918 * The WM is adjusted upwards by the difference between the FIFO size
919 * and the size of 8 whole lines. This adjustment is always performed
920 * in the actual pixel depth regardless of whether FBC is enabled or not."
921 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000922static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300923{
924 int tlb_miss = fifo_size * 64 - width * cpp * 8;
925
926 return max(0, tlb_miss);
927}
928
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300929static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
930 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300932 enum pipe pipe;
933
934 for_each_pipe(dev_priv, pipe)
935 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
936
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300937 I915_WRITE(DSPFW1,
938 FW_WM(wm->sr.plane, SR) |
939 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
942 I915_WRITE(DSPFW2,
943 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
944 FW_WM(wm->sr.fbc, FBC_SR) |
945 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
946 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
947 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
949 I915_WRITE(DSPFW3,
950 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
951 FW_WM(wm->sr.cursor, CURSOR_SR) |
952 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
953 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300955 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956}
957
Ville Syrjälä15665972015-03-10 16:16:28 +0200958#define FW_WM_VLV(value, plane) \
959 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
960
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200961static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200962 const struct vlv_wm_values *wm)
963{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200964 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200965
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200966 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200967 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
968
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200969 I915_WRITE(VLV_DDL(pipe),
970 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
971 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
973 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
974 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200975
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200976 /*
977 * Zero the (unused) WM1 watermarks, and also clear all the
978 * high order bits so that there are no out of bounds values
979 * present in the registers during the reprogramming.
980 */
981 I915_WRITE(DSPHOWM, 0);
982 I915_WRITE(DSPHOWM1, 0);
983 I915_WRITE(DSPFW4, 0);
984 I915_WRITE(DSPFW5, 0);
985 I915_WRITE(DSPFW6, 0);
986
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200988 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200989 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
990 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
991 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200992 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200993 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
994 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
995 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200997 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200998
999 if (IS_CHERRYVIEW(dev_priv)) {
1000 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001001 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001003 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001004 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001006 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001007 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1008 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001009 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001010 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1014 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1017 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001020 } else {
1021 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001022 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001025 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001032 }
1033
1034 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001035}
1036
Ville Syrjälä15665972015-03-10 16:16:28 +02001037#undef FW_WM_VLV
1038
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001039static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1040{
1041 /* all latencies in usec */
1042 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001045
Ville Syrjälä79d94302017-04-21 21:14:30 +03001046 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001047}
1048
1049static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1050{
1051 /*
1052 * DSPCNTR[13] supposedly controls whether the
1053 * primary plane can use the FIFO space otherwise
1054 * reserved for the sprite plane. It's not 100% clear
1055 * what the actual FIFO size is, but it looks like we
1056 * can happily set both primary and sprite watermarks
1057 * up to 127 cachelines. So that would seem to mean
1058 * that either DSPCNTR[13] doesn't do anything, or that
1059 * the total FIFO is >= 256 cachelines in size. Either
1060 * way, we don't seem to have to worry about this
1061 * repartitioning as the maximum watermark value the
1062 * register can hold for each plane is lower than the
1063 * minimum FIFO size.
1064 */
1065 switch (plane_id) {
1066 case PLANE_CURSOR:
1067 return 63;
1068 case PLANE_PRIMARY:
1069 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1070 case PLANE_SPRITE0:
1071 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1072 default:
1073 MISSING_CASE(plane_id);
1074 return 0;
1075 }
1076}
1077
1078static int g4x_fbc_fifo_size(int level)
1079{
1080 switch (level) {
1081 case G4X_WM_LEVEL_SR:
1082 return 7;
1083 case G4X_WM_LEVEL_HPLL:
1084 return 15;
1085 default:
1086 MISSING_CASE(level);
1087 return 0;
1088 }
1089}
1090
1091static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1092 const struct intel_plane_state *plane_state,
1093 int level)
1094{
1095 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1096 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1097 const struct drm_display_mode *adjusted_mode =
1098 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001099 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1100 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101
1102 if (latency == 0)
1103 return USHRT_MAX;
1104
1105 if (!intel_wm_plane_visible(crtc_state, plane_state))
1106 return 0;
1107
1108 /*
1109 * Not 100% sure which way ELK should go here as the
1110 * spec only says CL/CTG should assume 32bpp and BW
1111 * doesn't need to. But as these things followed the
1112 * mobile vs. desktop lines on gen3 as well, let's
1113 * assume ELK doesn't need this.
1114 *
1115 * The spec also fails to list such a restriction for
1116 * the HPLL watermark, which seems a little strange.
1117 * Let's use 32bpp for the HPLL watermark as well.
1118 */
1119 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1120 level != G4X_WM_LEVEL_NORMAL)
1121 cpp = 4;
1122 else
1123 cpp = plane_state->base.fb->format->cpp[0];
1124
1125 clock = adjusted_mode->crtc_clock;
1126 htotal = adjusted_mode->crtc_htotal;
1127
1128 if (plane->id == PLANE_CURSOR)
1129 width = plane_state->base.crtc_w;
1130 else
1131 width = drm_rect_width(&plane_state->base.dst);
1132
1133 if (plane->id == PLANE_CURSOR) {
1134 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1135 } else if (plane->id == PLANE_PRIMARY &&
1136 level == G4X_WM_LEVEL_NORMAL) {
1137 wm = intel_wm_method1(clock, cpp, latency);
1138 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001139 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140
1141 small = intel_wm_method1(clock, cpp, latency);
1142 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1143
1144 wm = min(small, large);
1145 }
1146
1147 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1148 width, cpp);
1149
1150 wm = DIV_ROUND_UP(wm, 64) + 2;
1151
Chris Wilson1a1f1282017-11-07 14:03:38 +00001152 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001153}
1154
1155static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, enum plane_id plane_id, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 for (; level < intel_wm_num_levels(dev_priv); level++) {
1162 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1163
1164 dirty |= raw->plane[plane_id] != value;
1165 raw->plane[plane_id] = value;
1166 }
1167
1168 return dirty;
1169}
1170
1171static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1172 int level, u16 value)
1173{
1174 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1175 bool dirty = false;
1176
1177 /* NORMAL level doesn't have an FBC watermark */
1178 level = max(level, G4X_WM_LEVEL_SR);
1179
1180 for (; level < intel_wm_num_levels(dev_priv); level++) {
1181 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1182
1183 dirty |= raw->fbc != value;
1184 raw->fbc = value;
1185 }
1186
1187 return dirty;
1188}
1189
1190static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1191 const struct intel_plane_state *pstate,
1192 uint32_t pri_val);
1193
1194static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1195 const struct intel_plane_state *plane_state)
1196{
1197 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1198 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1199 enum plane_id plane_id = plane->id;
1200 bool dirty = false;
1201 int level;
1202
1203 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1204 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1205 if (plane_id == PLANE_PRIMARY)
1206 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1207 goto out;
1208 }
1209
1210 for (level = 0; level < num_levels; level++) {
1211 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1212 int wm, max_wm;
1213
1214 wm = g4x_compute_wm(crtc_state, plane_state, level);
1215 max_wm = g4x_plane_fifo_size(plane_id, level);
1216
1217 if (wm > max_wm)
1218 break;
1219
1220 dirty |= raw->plane[plane_id] != wm;
1221 raw->plane[plane_id] = wm;
1222
1223 if (plane_id != PLANE_PRIMARY ||
1224 level == G4X_WM_LEVEL_NORMAL)
1225 continue;
1226
1227 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1228 raw->plane[plane_id]);
1229 max_wm = g4x_fbc_fifo_size(level);
1230
1231 /*
1232 * FBC wm is not mandatory as we
1233 * can always just disable its use.
1234 */
1235 if (wm > max_wm)
1236 wm = USHRT_MAX;
1237
1238 dirty |= raw->fbc != wm;
1239 raw->fbc = wm;
1240 }
1241
1242 /* mark watermarks as invalid */
1243 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1244
1245 if (plane_id == PLANE_PRIMARY)
1246 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1247
1248 out:
1249 if (dirty) {
1250 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1251 plane->base.name,
1252 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1255
1256 if (plane_id == PLANE_PRIMARY)
1257 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1260 }
1261
1262 return dirty;
1263}
1264
1265static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1266 enum plane_id plane_id, int level)
1267{
1268 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1269
1270 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1271}
1272
1273static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1274 int level)
1275{
1276 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1277
1278 if (level > dev_priv->wm.max_level)
1279 return false;
1280
1281 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1282 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1284}
1285
1286/* mark all levels starting from 'level' as invalid */
1287static void g4x_invalidate_wms(struct intel_crtc *crtc,
1288 struct g4x_wm_state *wm_state, int level)
1289{
1290 if (level <= G4X_WM_LEVEL_NORMAL) {
1291 enum plane_id plane_id;
1292
1293 for_each_plane_id_on_crtc(crtc, plane_id)
1294 wm_state->wm.plane[plane_id] = USHRT_MAX;
1295 }
1296
1297 if (level <= G4X_WM_LEVEL_SR) {
1298 wm_state->cxsr = false;
1299 wm_state->sr.cursor = USHRT_MAX;
1300 wm_state->sr.plane = USHRT_MAX;
1301 wm_state->sr.fbc = USHRT_MAX;
1302 }
1303
1304 if (level <= G4X_WM_LEVEL_HPLL) {
1305 wm_state->hpll_en = false;
1306 wm_state->hpll.cursor = USHRT_MAX;
1307 wm_state->hpll.plane = USHRT_MAX;
1308 wm_state->hpll.fbc = USHRT_MAX;
1309 }
1310}
1311
1312static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1313{
1314 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1315 struct intel_atomic_state *state =
1316 to_intel_atomic_state(crtc_state->base.state);
1317 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1318 int num_active_planes = hweight32(crtc_state->active_planes &
1319 ~BIT(PLANE_CURSOR));
1320 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001321 const struct intel_plane_state *old_plane_state;
1322 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001323 struct intel_plane *plane;
1324 enum plane_id plane_id;
1325 int i, level;
1326 unsigned int dirty = 0;
1327
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001328 for_each_oldnew_intel_plane_in_state(state, plane,
1329 old_plane_state,
1330 new_plane_state, i) {
1331 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001332 old_plane_state->base.crtc != &crtc->base)
1333 continue;
1334
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001335 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 dirty |= BIT(plane->id);
1337 }
1338
1339 if (!dirty)
1340 return 0;
1341
1342 level = G4X_WM_LEVEL_NORMAL;
1343 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1344 goto out;
1345
1346 raw = &crtc_state->wm.g4x.raw[level];
1347 for_each_plane_id_on_crtc(crtc, plane_id)
1348 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1349
1350 level = G4X_WM_LEVEL_SR;
1351
1352 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1353 goto out;
1354
1355 raw = &crtc_state->wm.g4x.raw[level];
1356 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1357 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1358 wm_state->sr.fbc = raw->fbc;
1359
1360 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1361
1362 level = G4X_WM_LEVEL_HPLL;
1363
1364 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1365 goto out;
1366
1367 raw = &crtc_state->wm.g4x.raw[level];
1368 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1369 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1370 wm_state->hpll.fbc = raw->fbc;
1371
1372 wm_state->hpll_en = wm_state->cxsr;
1373
1374 level++;
1375
1376 out:
1377 if (level == G4X_WM_LEVEL_NORMAL)
1378 return -EINVAL;
1379
1380 /* invalidate the higher levels */
1381 g4x_invalidate_wms(crtc, wm_state, level);
1382
1383 /*
1384 * Determine if the FBC watermark(s) can be used. IF
1385 * this isn't the case we prefer to disable the FBC
1386 ( watermark(s) rather than disable the SR/HPLL
1387 * level(s) entirely.
1388 */
1389 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1390
1391 if (level >= G4X_WM_LEVEL_SR &&
1392 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1393 wm_state->fbc_en = false;
1394 else if (level >= G4X_WM_LEVEL_HPLL &&
1395 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1396 wm_state->fbc_en = false;
1397
1398 return 0;
1399}
1400
1401static int g4x_compute_intermediate_wm(struct drm_device *dev,
1402 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001403 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001404{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001405 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1406 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1407 struct intel_atomic_state *intel_state =
1408 to_intel_atomic_state(new_crtc_state->base.state);
1409 const struct intel_crtc_state *old_crtc_state =
1410 intel_atomic_get_old_crtc_state(intel_state, crtc);
1411 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 enum plane_id plane_id;
1413
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1415 *intermediate = *optimal;
1416
1417 intermediate->cxsr = false;
1418 intermediate->hpll_en = false;
1419 goto out;
1420 }
1421
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001422 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001424 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001426 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1427
1428 for_each_plane_id_on_crtc(crtc, plane_id) {
1429 intermediate->wm.plane[plane_id] =
1430 max(optimal->wm.plane[plane_id],
1431 active->wm.plane[plane_id]);
1432
1433 WARN_ON(intermediate->wm.plane[plane_id] >
1434 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1435 }
1436
1437 intermediate->sr.plane = max(optimal->sr.plane,
1438 active->sr.plane);
1439 intermediate->sr.cursor = max(optimal->sr.cursor,
1440 active->sr.cursor);
1441 intermediate->sr.fbc = max(optimal->sr.fbc,
1442 active->sr.fbc);
1443
1444 intermediate->hpll.plane = max(optimal->hpll.plane,
1445 active->hpll.plane);
1446 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1447 active->hpll.cursor);
1448 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1449 active->hpll.fbc);
1450
1451 WARN_ON((intermediate->sr.plane >
1452 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1453 intermediate->sr.cursor >
1454 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1455 intermediate->cxsr);
1456 WARN_ON((intermediate->sr.plane >
1457 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1458 intermediate->sr.cursor >
1459 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1460 intermediate->hpll_en);
1461
1462 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1463 intermediate->fbc_en && intermediate->cxsr);
1464 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1465 intermediate->fbc_en && intermediate->hpll_en);
1466
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001467out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001468 /*
1469 * If our intermediate WM are identical to the final WM, then we can
1470 * omit the post-vblank programming; only update if it's different.
1471 */
1472 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474
1475 return 0;
1476}
1477
1478static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1479 struct g4x_wm_values *wm)
1480{
1481 struct intel_crtc *crtc;
1482 int num_active_crtcs = 0;
1483
1484 wm->cxsr = true;
1485 wm->hpll_en = true;
1486 wm->fbc_en = true;
1487
1488 for_each_intel_crtc(&dev_priv->drm, crtc) {
1489 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1490
1491 if (!crtc->active)
1492 continue;
1493
1494 if (!wm_state->cxsr)
1495 wm->cxsr = false;
1496 if (!wm_state->hpll_en)
1497 wm->hpll_en = false;
1498 if (!wm_state->fbc_en)
1499 wm->fbc_en = false;
1500
1501 num_active_crtcs++;
1502 }
1503
1504 if (num_active_crtcs != 1) {
1505 wm->cxsr = false;
1506 wm->hpll_en = false;
1507 wm->fbc_en = false;
1508 }
1509
1510 for_each_intel_crtc(&dev_priv->drm, crtc) {
1511 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1512 enum pipe pipe = crtc->pipe;
1513
1514 wm->pipe[pipe] = wm_state->wm;
1515 if (crtc->active && wm->cxsr)
1516 wm->sr = wm_state->sr;
1517 if (crtc->active && wm->hpll_en)
1518 wm->hpll = wm_state->hpll;
1519 }
1520}
1521
1522static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1523{
1524 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1525 struct g4x_wm_values new_wm = {};
1526
1527 g4x_merge_wm(dev_priv, &new_wm);
1528
1529 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1530 return;
1531
1532 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1533 _intel_set_memory_cxsr(dev_priv, false);
1534
1535 g4x_write_wm_values(dev_priv, &new_wm);
1536
1537 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1538 _intel_set_memory_cxsr(dev_priv, true);
1539
1540 *old_wm = new_wm;
1541}
1542
1543static void g4x_initial_watermarks(struct intel_atomic_state *state,
1544 struct intel_crtc_state *crtc_state)
1545{
1546 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1548
1549 mutex_lock(&dev_priv->wm.wm_mutex);
1550 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1551 g4x_program_watermarks(dev_priv);
1552 mutex_unlock(&dev_priv->wm.wm_mutex);
1553}
1554
1555static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1556 struct intel_crtc_state *crtc_state)
1557{
1558 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1560
1561 if (!crtc_state->wm.need_postvbl_update)
1562 return;
1563
1564 mutex_lock(&dev_priv->wm.wm_mutex);
1565 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1566 g4x_program_watermarks(dev_priv);
1567 mutex_unlock(&dev_priv->wm.wm_mutex);
1568}
1569
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570/* latency must be in 0.1us units. */
1571static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001572 unsigned int htotal,
1573 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 unsigned int latency)
1576{
1577 unsigned int ret;
1578
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001579 ret = intel_wm_method2(pixel_rate, htotal,
1580 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 ret = DIV_ROUND_UP(ret, 64);
1582
1583 return ret;
1584}
1585
Ville Syrjäläbb726512016-10-31 22:37:24 +02001586static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 /* all latencies in usec */
1589 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1590
Ville Syrjälä58590c12015-09-08 21:05:12 +03001591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1592
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593 if (IS_CHERRYVIEW(dev_priv)) {
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001596
1597 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001598 }
1599}
1600
Ville Syrjäläe339d672016-11-28 19:37:17 +02001601static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1602 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 int level)
1604{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001605 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 const struct drm_display_mode *adjusted_mode =
1608 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001609 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
1611 if (dev_priv->wm.pri_latency[level] == 0)
1612 return USHRT_MAX;
1613
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001614 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 return 0;
1616
Daniel Vetteref426c12017-01-04 11:41:10 +01001617 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001618 clock = adjusted_mode->crtc_clock;
1619 htotal = adjusted_mode->crtc_htotal;
1620 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001622 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001623 /*
1624 * FIXME the formula gives values that are
1625 * too big for the cursor FIFO, and hence we
1626 * would never be able to use cursors. For
1627 * now just hardcode the watermark.
1628 */
1629 wm = 63;
1630 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 dev_priv->wm.pri_latency[level] * 10);
1633 }
1634
Chris Wilson1a1f1282017-11-07 14:03:38 +00001635 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636}
1637
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001638static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1639{
1640 return (active_planes & (BIT(PLANE_SPRITE0) |
1641 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1642}
1643
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001645{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001647 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001649 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1651 int num_active_planes = hweight32(active_planes);
1652 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001655 unsigned int total_rate;
1656 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001657
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001658 /*
1659 * When enabling sprite0 after sprite1 has already been enabled
1660 * we tend to get an underrun unless sprite0 already has some
1661 * FIFO space allcoated. Hence we always allocate at least one
1662 * cacheline for sprite0 whenever sprite1 is enabled.
1663 *
1664 * All other plane enable sequences appear immune to this problem.
1665 */
1666 if (vlv_need_sprite0_fifo_workaround(active_planes))
1667 sprite0_fifo_extra = 1;
1668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 total_rate = raw->plane[PLANE_PRIMARY] +
1670 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001671 raw->plane[PLANE_SPRITE1] +
1672 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 if (total_rate > fifo_size)
1675 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate == 0)
1678 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 unsigned int rate;
1682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if ((active_planes & BIT(plane_id)) == 0) {
1684 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685 continue;
1686 }
1687
Ville Syrjälä5012e602017-03-02 19:14:56 +02001688 rate = raw->plane[plane_id];
1689 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1690 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 }
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1694 fifo_left -= sprite0_fifo_extra;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 fifo_state->plane[PLANE_CURSOR] = 63;
1697
1698 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001699
1700 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001701 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702 int plane_extra;
1703
1704 if (fifo_left == 0)
1705 break;
1706
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 continue;
1709
1710 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001712 fifo_left -= plane_extra;
1713 }
1714
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 WARN_ON(active_planes != 0 && fifo_left != 0);
1716
1717 /* give it all to the first plane if none are active */
1718 if (active_planes == 0) {
1719 WARN_ON(fifo_left != fifo_size);
1720 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1721 }
1722
1723 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724}
1725
Ville Syrjäläff32c542017-03-02 19:14:57 +02001726/* mark all levels starting from 'level' as invalid */
1727static void vlv_invalidate_wms(struct intel_crtc *crtc,
1728 struct vlv_wm_state *wm_state, int level)
1729{
1730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1731
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001732 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 enum plane_id plane_id;
1734
1735 for_each_plane_id_on_crtc(crtc, plane_id)
1736 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1737
1738 wm_state->sr[level].cursor = USHRT_MAX;
1739 wm_state->sr[level].plane = USHRT_MAX;
1740 }
1741}
1742
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001743static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1744{
1745 if (wm > fifo_size)
1746 return USHRT_MAX;
1747 else
1748 return fifo_size - wm;
1749}
1750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751/*
1752 * Starting from 'level' set all higher
1753 * levels to 'value' in the "raw" watermarks.
1754 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001755static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001756 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001759 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001760 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001763 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768
1769 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770}
1771
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001772static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1773 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774{
1775 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1776 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001777 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001779 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001781 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1783 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 }
1785
1786 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001787 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1789 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1790
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 if (wm > max_wm)
1792 break;
1793
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001794 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795 raw->plane[plane_id] = wm;
1796 }
1797
1798 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001799 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001801out:
1802 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001803 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804 plane->base.name,
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1808
1809 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1813 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 &crtc_state->wm.vlv.raw[level];
1817 const struct vlv_fifo_state *fifo_state =
1818 &crtc_state->wm.vlv.fifo_state;
1819
1820 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1821}
1822
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001823static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001825 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829}
1830
1831static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001832{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 struct intel_atomic_state *state =
1836 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001837 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 const struct vlv_fifo_state *fifo_state =
1839 &crtc_state->wm.vlv.fifo_state;
1840 int num_active_planes = hweight32(crtc_state->active_planes &
1841 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001842 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001843 const struct intel_plane_state *old_plane_state;
1844 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id;
1847 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001849
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001850 for_each_oldnew_intel_plane_in_state(state, plane,
1851 old_plane_state,
1852 new_plane_state, i) {
1853 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855 continue;
1856
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001857 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858 dirty |= BIT(plane->id);
1859 }
1860
1861 /*
1862 * DSPARB registers may have been reset due to the
1863 * power well being turned off. Make sure we restore
1864 * them to a consistent state even if no primary/sprite
1865 * planes are initially active.
1866 */
1867 if (needs_modeset)
1868 crtc_state->fifo_changed = true;
1869
1870 if (!dirty)
1871 return 0;
1872
1873 /* cursor changes don't warrant a FIFO recompute */
1874 if (dirty & ~BIT(PLANE_CURSOR)) {
1875 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001876 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001877 const struct vlv_fifo_state *old_fifo_state =
1878 &old_crtc_state->wm.vlv.fifo_state;
1879
1880 ret = vlv_compute_fifo(crtc_state);
1881 if (ret)
1882 return ret;
1883
1884 if (needs_modeset ||
1885 memcmp(old_fifo_state, fifo_state,
1886 sizeof(*fifo_state)) != 0)
1887 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001889
Ville Syrjäläff32c542017-03-02 19:14:57 +02001890 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001891 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 /*
1893 * Note that enabling cxsr with no primary/sprite planes
1894 * enabled can wedge the pipe. Hence we only allow cxsr
1895 * with exactly one enabled primary/sprite plane.
1896 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001897 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898
Ville Syrjälä5012e602017-03-02 19:14:56 +02001899 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001900 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001903 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjäläff32c542017-03-02 19:14:57 +02001906 for_each_plane_id_on_crtc(crtc, plane_id) {
1907 wm_state->wm[level].plane[plane_id] =
1908 vlv_invert_wm_value(raw->plane[plane_id],
1909 fifo_state->plane[plane_id]);
1910 }
1911
1912 wm_state->sr[level].plane =
1913 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 raw->plane[PLANE_SPRITE1]),
1916 sr_fifo_size);
1917
1918 wm_state->sr[level].cursor =
1919 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1920 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921 }
1922
Ville Syrjäläff32c542017-03-02 19:14:57 +02001923 if (level == 0)
1924 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 /* limit to only levels we can actually handle */
1927 wm_state->num_levels = level;
1928
1929 /* invalidate the higher levels */
1930 vlv_invalidate_wms(crtc, wm_state, level);
1931
1932 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001933}
1934
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001935#define VLV_FIFO(plane, value) \
1936 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1937
Ville Syrjäläff32c542017-03-02 19:14:57 +02001938static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1939 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001940{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001941 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001943 const struct vlv_fifo_state *fifo_state =
1944 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001947 if (!crtc_state->fifo_changed)
1948 return;
1949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1951 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1952 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001953
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1955 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläc137d662017-03-02 19:15:06 +02001957 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1958
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001959 /*
1960 * uncore.lock serves a double purpose here. It allows us to
1961 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1962 * it protects the DSPARB registers from getting clobbered by
1963 * parallel updates from multiple pipes.
1964 *
1965 * intel_pipe_update_start() has already disabled interrupts
1966 * for us, so a plain spin_lock() is sufficient here.
1967 */
1968 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001969
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001970 switch (crtc->pipe) {
1971 uint32_t dsparb, dsparb2, dsparb3;
1972 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001973 dsparb = I915_READ_FW(DSPARB);
1974 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975
1976 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1977 VLV_FIFO(SPRITEB, 0xff));
1978 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1979 VLV_FIFO(SPRITEB, sprite1_start));
1980
1981 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1982 VLV_FIFO(SPRITEB_HI, 0x1));
1983 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1984 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1985
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 I915_WRITE_FW(DSPARB, dsparb);
1987 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988 break;
1989 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001990 dsparb = I915_READ_FW(DSPARB);
1991 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001992
1993 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1994 VLV_FIFO(SPRITED, 0xff));
1995 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1996 VLV_FIFO(SPRITED, sprite1_start));
1997
1998 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1999 VLV_FIFO(SPRITED_HI, 0xff));
2000 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2001 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2002
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 I915_WRITE_FW(DSPARB, dsparb);
2004 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005 break;
2006 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002007 dsparb3 = I915_READ_FW(DSPARB3);
2008 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002009
2010 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2011 VLV_FIFO(SPRITEF, 0xff));
2012 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2013 VLV_FIFO(SPRITEF, sprite1_start));
2014
2015 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2016 VLV_FIFO(SPRITEF_HI, 0xff));
2017 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2018 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 I915_WRITE_FW(DSPARB3, dsparb3);
2021 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002022 break;
2023 default:
2024 break;
2025 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002027 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030}
2031
2032#undef VLV_FIFO
2033
Ville Syrjälä4841da52017-03-02 19:14:59 +02002034static int vlv_compute_intermediate_wm(struct drm_device *dev,
2035 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002036 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002037{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002038 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2039 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2040 struct intel_atomic_state *intel_state =
2041 to_intel_atomic_state(new_crtc_state->base.state);
2042 const struct intel_crtc_state *old_crtc_state =
2043 intel_atomic_get_old_crtc_state(intel_state, crtc);
2044 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002045 int level;
2046
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002047 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2048 *intermediate = *optimal;
2049
2050 intermediate->cxsr = false;
2051 goto out;
2052 }
2053
Ville Syrjälä4841da52017-03-02 19:14:59 +02002054 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002055 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002056 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002057
2058 for (level = 0; level < intermediate->num_levels; level++) {
2059 enum plane_id plane_id;
2060
2061 for_each_plane_id_on_crtc(crtc, plane_id) {
2062 intermediate->wm[level].plane[plane_id] =
2063 min(optimal->wm[level].plane[plane_id],
2064 active->wm[level].plane[plane_id]);
2065 }
2066
2067 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2068 active->sr[level].plane);
2069 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2070 active->sr[level].cursor);
2071 }
2072
2073 vlv_invalidate_wms(crtc, intermediate, level);
2074
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002075out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002076 /*
2077 * If our intermediate WM are identical to the final WM, then we can
2078 * omit the post-vblank programming; only update if it's different.
2079 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002080 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002081 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002082
2083 return 0;
2084}
2085
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002086static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002087 struct vlv_wm_values *wm)
2088{
2089 struct intel_crtc *crtc;
2090 int num_active_crtcs = 0;
2091
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002092 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002093 wm->cxsr = true;
2094
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002095 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002096 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002097
2098 if (!crtc->active)
2099 continue;
2100
2101 if (!wm_state->cxsr)
2102 wm->cxsr = false;
2103
2104 num_active_crtcs++;
2105 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2106 }
2107
2108 if (num_active_crtcs != 1)
2109 wm->cxsr = false;
2110
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002111 if (num_active_crtcs > 1)
2112 wm->level = VLV_WM_LEVEL_PM2;
2113
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002114 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002115 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 enum pipe pipe = crtc->pipe;
2117
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002119 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120 wm->sr = wm_state->sr[wm->level];
2121
Ville Syrjälä1b313892016-11-28 19:37:08 +02002122 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002126 }
2127}
2128
Ville Syrjäläff32c542017-03-02 19:14:57 +02002129static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002130{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002131 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2132 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002133
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002134 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135
Ville Syrjäläff32c542017-03-02 19:14:57 +02002136 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137 return;
2138
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002140 chv_set_memory_dvfs(dev_priv, false);
2141
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002142 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002143 chv_set_memory_pm5(dev_priv, false);
2144
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002145 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002146 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002148 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002151 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154 chv_set_memory_pm5(dev_priv, true);
2155
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002156 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157 chv_set_memory_dvfs(dev_priv, true);
2158
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002159 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002160}
2161
Ville Syrjäläff32c542017-03-02 19:14:57 +02002162static void vlv_initial_watermarks(struct intel_atomic_state *state,
2163 struct intel_crtc_state *crtc_state)
2164{
2165 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2166 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2167
2168 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002169 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2170 vlv_program_watermarks(dev_priv);
2171 mutex_unlock(&dev_priv->wm.wm_mutex);
2172}
2173
2174static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2175 struct intel_crtc_state *crtc_state)
2176{
2177 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2179
2180 if (!crtc_state->wm.need_postvbl_update)
2181 return;
2182
2183 mutex_lock(&dev_priv->wm.wm_mutex);
2184 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002185 vlv_program_watermarks(dev_priv);
2186 mutex_unlock(&dev_priv->wm.wm_mutex);
2187}
2188
Ville Syrjälä432081b2016-10-31 22:37:03 +02002189static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002190{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002191 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002192 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002193 int srwm = 1;
2194 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002195 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002196
2197 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002198 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002199 if (crtc) {
2200 /* self-refresh has much higher latency */
2201 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002202 const struct drm_display_mode *adjusted_mode =
2203 &crtc->config->base.adjusted_mode;
2204 const struct drm_framebuffer *fb =
2205 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002206 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002207 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002208 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002209 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002210 int entries;
2211
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002212 entries = intel_wm_method2(clock, htotal,
2213 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002214 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2215 srwm = I965_FIFO_SIZE - entries;
2216 if (srwm < 0)
2217 srwm = 1;
2218 srwm &= 0x1ff;
2219 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2220 entries, srwm);
2221
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002222 entries = intel_wm_method2(clock, htotal,
2223 crtc->base.cursor->state->crtc_w, 4,
2224 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002225 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002226 i965_cursor_wm_info.cacheline_size) +
2227 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002228
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002229 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230 if (cursor_sr > i965_cursor_wm_info.max_wm)
2231 cursor_sr = i965_cursor_wm_info.max_wm;
2232
2233 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2234 "cursor %d\n", srwm, cursor_sr);
2235
Imre Deak98584252014-06-13 14:54:20 +03002236 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237 } else {
Imre Deak98584252014-06-13 14:54:20 +03002238 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002240 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 }
2242
2243 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2244 srwm);
2245
2246 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002247 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2248 FW_WM(8, CURSORB) |
2249 FW_WM(8, PLANEB) |
2250 FW_WM(8, PLANEA));
2251 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2252 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002253 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002254 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002255
2256 if (cxsr_enabled)
2257 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258}
2259
Ville Syrjäläf4998962015-03-10 17:02:21 +02002260#undef FW_WM
2261
Ville Syrjälä432081b2016-10-31 22:37:03 +02002262static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002264 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265 const struct intel_watermark_params *wm_info;
2266 uint32_t fwater_lo;
2267 uint32_t fwater_hi;
2268 int cwm, srwm = 1;
2269 int fifo_size;
2270 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002271 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002273 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002275 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 wm_info = &i915_wm_info;
2277 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002278 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002280 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2281 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002282 if (intel_crtc_active(crtc)) {
2283 const struct drm_display_mode *adjusted_mode =
2284 &crtc->config->base.adjusted_mode;
2285 const struct drm_framebuffer *fb =
2286 crtc->base.primary->state->fb;
2287 int cpp;
2288
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002290 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002291 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002292 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002293
Damien Lespiau241bfc32013-09-25 16:45:37 +01002294 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002296 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002297 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002298 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002300 if (planea_wm > (long)wm_info->max_wm)
2301 planea_wm = wm_info->max_wm;
2302 }
2303
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002304 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002305 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002307 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2308 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002309 if (intel_crtc_active(crtc)) {
2310 const struct drm_display_mode *adjusted_mode =
2311 &crtc->config->base.adjusted_mode;
2312 const struct drm_framebuffer *fb =
2313 crtc->base.primary->state->fb;
2314 int cpp;
2315
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002316 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002317 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002318 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002319 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002320
Damien Lespiau241bfc32013-09-25 16:45:37 +01002321 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002323 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002324 if (enabled == NULL)
2325 enabled = crtc;
2326 else
2327 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002328 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 if (planeb_wm > (long)wm_info->max_wm)
2331 planeb_wm = wm_info->max_wm;
2332 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333
2334 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2335
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002336 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002337 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002338
Ville Syrjäläefc26112016-10-31 22:37:04 +02002339 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002340
2341 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002342 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002343 enabled = NULL;
2344 }
2345
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002346 /*
2347 * Overlay gets an aggressive default since video jitter is bad.
2348 */
2349 cwm = 2;
2350
2351 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002352 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002353
2354 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002355 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002356 /* self-refresh has much higher latency */
2357 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002358 const struct drm_display_mode *adjusted_mode =
2359 &enabled->config->base.adjusted_mode;
2360 const struct drm_framebuffer *fb =
2361 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002362 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002363 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002364 int hdisplay = enabled->config->pipe_src_w;
2365 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366 int entries;
2367
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002368 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002369 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002370 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002371 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002372
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002373 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2374 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002375 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2376 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2377 srwm = wm_info->fifo_size - entries;
2378 if (srwm < 0)
2379 srwm = 1;
2380
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002381 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002382 I915_WRITE(FW_BLC_SELF,
2383 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002384 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002385 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2386 }
2387
2388 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2389 planea_wm, planeb_wm, cwm, srwm);
2390
2391 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2392 fwater_hi = (cwm & 0x1f);
2393
2394 /* Set request length to 8 cachelines per fetch */
2395 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2396 fwater_hi = fwater_hi | (1 << 8);
2397
2398 I915_WRITE(FW_BLC, fwater_lo);
2399 I915_WRITE(FW_BLC2, fwater_hi);
2400
Imre Deak5209b1f2014-07-01 12:36:17 +03002401 if (enabled)
2402 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002403}
2404
Ville Syrjälä432081b2016-10-31 22:37:03 +02002405static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002407 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002408 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002409 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002410 uint32_t fwater_lo;
2411 int planea_wm;
2412
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002413 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414 if (crtc == NULL)
2415 return;
2416
Ville Syrjäläefc26112016-10-31 22:37:04 +02002417 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002418 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002419 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002420 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002421 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2423 fwater_lo |= (3<<8) | planea_wm;
2424
2425 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2426
2427 I915_WRITE(FW_BLC, fwater_lo);
2428}
2429
Ville Syrjälä37126462013-08-01 16:18:55 +03002430/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002431static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2432 unsigned int cpp,
2433 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002434{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002435 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002437 ret = intel_wm_method1(pixel_rate, cpp, latency);
2438 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002439
2440 return ret;
2441}
2442
Ville Syrjälä37126462013-08-01 16:18:55 +03002443/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002444static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2445 unsigned int htotal,
2446 unsigned int width,
2447 unsigned int cpp,
2448 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002449{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002450 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002451
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452 ret = intel_wm_method2(pixel_rate, htotal,
2453 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002455
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456 return ret;
2457}
2458
Ville Syrjälä23297042013-07-05 11:57:17 +03002459static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002460 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002461{
Matt Roper15126882015-12-03 11:37:40 -08002462 /*
2463 * Neither of these should be possible since this function shouldn't be
2464 * called if the CRTC is off or the plane is invisible. But let's be
2465 * extra paranoid to avoid a potential divide-by-zero if we screw up
2466 * elsewhere in the driver.
2467 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002468 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002469 return 0;
2470 if (WARN_ON(!horiz_pixels))
2471 return 0;
2472
Ville Syrjäläac484962016-01-20 21:05:26 +02002473 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002474}
2475
Imre Deak820c1982013-12-17 14:46:36 +02002476struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002477 uint16_t pri;
2478 uint16_t spr;
2479 uint16_t cur;
2480 uint16_t fbc;
2481};
2482
Ville Syrjälä37126462013-08-01 16:18:55 +03002483/*
2484 * For both WM_PIPE and WM_LP.
2485 * mem_value must be in 0.1us units.
2486 */
Matt Roper7221fc32015-09-24 15:53:08 -07002487static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002488 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002489 uint32_t mem_value,
2490 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002491{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002492 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002493 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
Ville Syrjälä24304d812017-03-14 17:10:49 +02002495 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496 return 0;
2497
Ville Syrjälä353c8592016-12-14 23:30:57 +02002498 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002499
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002500 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002501
2502 if (!is_lp)
2503 return method1;
2504
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002505 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002506 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002507 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002508 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002509
2510 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511}
2512
Ville Syrjälä37126462013-08-01 16:18:55 +03002513/*
2514 * For both WM_PIPE and WM_LP.
2515 * mem_value must be in 0.1us units.
2516 */
Matt Roper7221fc32015-09-24 15:53:08 -07002517static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002518 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519 uint32_t mem_value)
2520{
2521 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002522 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523
Ville Syrjälä24304d812017-03-14 17:10:49 +02002524 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002525 return 0;
2526
Ville Syrjälä353c8592016-12-14 23:30:57 +02002527 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002528
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002529 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2530 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002531 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002532 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002533 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 return min(method1, method2);
2535}
2536
Ville Syrjälä37126462013-08-01 16:18:55 +03002537/*
2538 * For both WM_PIPE and WM_LP.
2539 * mem_value must be in 0.1us units.
2540 */
Matt Roper7221fc32015-09-24 15:53:08 -07002541static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002542 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002543 uint32_t mem_value)
2544{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002545 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002546
Ville Syrjälä24304d812017-03-14 17:10:49 +02002547 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002548 return 0;
2549
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002550 cpp = pstate->base.fb->format->cpp[0];
2551
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002552 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002553 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002554 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002555}
2556
Paulo Zanonicca32e92013-05-31 11:45:06 -03002557/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002558static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002559 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002560 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561{
Ville Syrjälä83054942016-11-18 21:53:00 +02002562 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002563
Ville Syrjälä24304d812017-03-14 17:10:49 +02002564 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565 return 0;
2566
Ville Syrjälä353c8592016-12-14 23:30:57 +02002567 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002568
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002569 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570}
2571
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002572static unsigned int
2573ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002574{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002575 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002576 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002577 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002578 return 768;
2579 else
2580 return 512;
2581}
2582
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583static unsigned int
2584ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2585 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002586{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002588 /* BDW primary/sprite plane watermarks */
2589 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002590 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002591 /* IVB/HSW primary/sprite plane watermarks */
2592 return level == 0 ? 127 : 1023;
2593 else if (!is_sprite)
2594 /* ILK/SNB primary plane watermarks */
2595 return level == 0 ? 127 : 511;
2596 else
2597 /* ILK/SNB sprite plane watermarks */
2598 return level == 0 ? 63 : 255;
2599}
2600
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002601static unsigned int
2602ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002604 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002605 return level == 0 ? 63 : 255;
2606 else
2607 return level == 0 ? 31 : 63;
2608}
2609
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002611{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002612 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002613 return 31;
2614 else
2615 return 15;
2616}
2617
Ville Syrjälä158ae642013-08-07 13:28:19 +03002618/* Calculate the maximum primary/sprite plane watermark */
2619static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2620 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002621 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002622 enum intel_ddb_partitioning ddb_partitioning,
2623 bool is_sprite)
2624{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002625 struct drm_i915_private *dev_priv = to_i915(dev);
2626 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002627
2628 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 return 0;
2631
2632 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002634 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635
2636 /*
2637 * For some reason the non self refresh
2638 * FIFO size is only half of the self
2639 * refresh FIFO size on ILK/SNB.
2640 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642 fifo_size /= 2;
2643 }
2644
Ville Syrjälä240264f2013-08-07 13:29:12 +03002645 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646 /* level 0 is always calculated with 1:1 split */
2647 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2648 if (is_sprite)
2649 fifo_size *= 5;
2650 fifo_size /= 6;
2651 } else {
2652 fifo_size /= 2;
2653 }
2654 }
2655
2656 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002657 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002658}
2659
2660/* Calculate the maximum cursor plane watermark */
2661static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002662 int level,
2663 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002664{
2665 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002666 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667 return 64;
2668
2669 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002670 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671}
2672
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002673static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002674 int level,
2675 const struct intel_wm_config *config,
2676 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002677 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002679 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2680 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2681 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002682 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002683}
2684
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002686 int level,
2687 struct ilk_wm_maximums *max)
2688{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002689 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2690 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2691 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2692 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002693}
2694
Ville Syrjäläd9395652013-10-09 19:18:10 +03002695static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002696 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002697 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002698{
2699 bool ret;
2700
2701 /* already determined to be invalid? */
2702 if (!result->enable)
2703 return false;
2704
2705 result->enable = result->pri_val <= max->pri &&
2706 result->spr_val <= max->spr &&
2707 result->cur_val <= max->cur;
2708
2709 ret = result->enable;
2710
2711 /*
2712 * HACK until we can pre-compute everything,
2713 * and thus fail gracefully if LP0 watermarks
2714 * are exceeded...
2715 */
2716 if (level == 0 && !result->enable) {
2717 if (result->pri_val > max->pri)
2718 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2719 level, result->pri_val, max->pri);
2720 if (result->spr_val > max->spr)
2721 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2722 level, result->spr_val, max->spr);
2723 if (result->cur_val > max->cur)
2724 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2725 level, result->cur_val, max->cur);
2726
2727 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2728 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2729 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2730 result->enable = true;
2731 }
2732
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002733 return ret;
2734}
2735
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002736static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002737 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002738 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002739 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002740 const struct intel_plane_state *pristate,
2741 const struct intel_plane_state *sprstate,
2742 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002743 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002744{
2745 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2746 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2747 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2748
2749 /* WM1+ latency values stored in 0.5us units */
2750 if (level > 0) {
2751 pri_latency *= 5;
2752 spr_latency *= 5;
2753 cur_latency *= 5;
2754 }
2755
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002756 if (pristate) {
2757 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2758 pri_latency, level);
2759 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2760 }
2761
2762 if (sprstate)
2763 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2764
2765 if (curstate)
2766 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2767
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002768 result->enable = true;
2769}
2770
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002772hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002773{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002774 const struct intel_atomic_state *intel_state =
2775 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002776 const struct drm_display_mode *adjusted_mode =
2777 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002778 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002779
Matt Roperee91a152015-12-03 11:37:39 -08002780 if (!cstate->base.active)
2781 return 0;
2782 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2783 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002784 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002786
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787 /* The WM are computed with base on how long it takes to fill a single
2788 * row at the given clock rate, multiplied by 8.
2789 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002790 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2791 adjusted_mode->crtc_clock);
2792 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002793 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2796 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797}
2798
Ville Syrjäläbb726512016-10-31 22:37:24 +02002799static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2800 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002801{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002802 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002803 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002804 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002805 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002806
2807 /* read the first set of memory latencies[0:3] */
2808 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002809 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002810 ret = sandybridge_pcode_read(dev_priv,
2811 GEN9_PCODE_READ_MEM_LATENCY,
2812 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002813 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002814
2815 if (ret) {
2816 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2817 return;
2818 }
2819
2820 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2821 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2822 GEN9_MEM_LATENCY_LEVEL_MASK;
2823 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2824 GEN9_MEM_LATENCY_LEVEL_MASK;
2825 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2826 GEN9_MEM_LATENCY_LEVEL_MASK;
2827
2828 /* read the second set of memory latencies[4:7] */
2829 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002830 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002831 ret = sandybridge_pcode_read(dev_priv,
2832 GEN9_PCODE_READ_MEM_LATENCY,
2833 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002834 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002835 if (ret) {
2836 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2837 return;
2838 }
2839
2840 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2841 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2842 GEN9_MEM_LATENCY_LEVEL_MASK;
2843 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2844 GEN9_MEM_LATENCY_LEVEL_MASK;
2845 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2846 GEN9_MEM_LATENCY_LEVEL_MASK;
2847
Vandana Kannan367294b2014-11-04 17:06:46 +00002848 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002849 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2850 * need to be disabled. We make sure to sanitize the values out
2851 * of the punit to satisfy this requirement.
2852 */
2853 for (level = 1; level <= max_level; level++) {
2854 if (wm[level] == 0) {
2855 for (i = level + 1; i <= max_level; i++)
2856 wm[i] = 0;
2857 break;
2858 }
2859 }
2860
2861 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002862 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002863 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002864 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002865 * to add 2us to the various latency levels we retrieve from the
2866 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002867 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002868 if (wm[0] == 0) {
2869 wm[0] += 2;
2870 for (level = 1; level <= max_level; level++) {
2871 if (wm[level] == 0)
2872 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002873 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002874 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 }
2876
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002877 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002878 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2879
2880 wm[0] = (sskpd >> 56) & 0xFF;
2881 if (wm[0] == 0)
2882 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002883 wm[1] = (sskpd >> 4) & 0xFF;
2884 wm[2] = (sskpd >> 12) & 0xFF;
2885 wm[3] = (sskpd >> 20) & 0x1FF;
2886 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002887 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002888 uint32_t sskpd = I915_READ(MCH_SSKPD);
2889
2890 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2891 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2892 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2893 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002894 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002895 uint32_t mltr = I915_READ(MLTR_ILK);
2896
2897 /* ILK primary LP0 latency is 700 ns */
2898 wm[0] = 7;
2899 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2900 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002901 } else {
2902 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002903 }
2904}
2905
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002906static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2907 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002908{
2909 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002910 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002911 wm[0] = 13;
2912}
2913
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002914static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2915 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002916{
2917 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002918 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002919 wm[0] = 13;
2920
2921 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002922 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002923 wm[3] *= 2;
2924}
2925
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002926int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002927{
2928 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002929 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002930 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002931 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002932 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002933 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002934 return 3;
2935 else
2936 return 2;
2937}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002938
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002939static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002940 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002941 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002942{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002943 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002944
2945 for (level = 0; level <= max_level; level++) {
2946 unsigned int latency = wm[level];
2947
2948 if (latency == 0) {
2949 DRM_ERROR("%s WM%d latency not provided\n",
2950 name, level);
2951 continue;
2952 }
2953
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002954 /*
2955 * - latencies are in us on gen9.
2956 * - before then, WM1+ latency values are in 0.5us units
2957 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002958 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002959 latency *= 10;
2960 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002961 latency *= 5;
2962
2963 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2964 name, level, wm[level],
2965 latency / 10, latency % 10);
2966 }
2967}
2968
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002969static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2970 uint16_t wm[5], uint16_t min)
2971{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002972 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002973
2974 if (wm[0] >= min)
2975 return false;
2976
2977 wm[0] = max(wm[0], min);
2978 for (level = 1; level <= max_level; level++)
2979 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2980
2981 return true;
2982}
2983
Ville Syrjäläbb726512016-10-31 22:37:24 +02002984static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002985{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002986 bool changed;
2987
2988 /*
2989 * The BIOS provided WM memory latency values are often
2990 * inadequate for high resolution displays. Adjust them.
2991 */
2992 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2993 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2994 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2995
2996 if (!changed)
2997 return;
2998
2999 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003000 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3001 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3002 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003003}
3004
Ville Syrjäläbb726512016-10-31 22:37:24 +02003005static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003006{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003007 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003008
3009 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3010 sizeof(dev_priv->wm.pri_latency));
3011 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3012 sizeof(dev_priv->wm.pri_latency));
3013
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003014 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003015 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003016
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003017 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3018 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3019 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003020
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003021 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003022 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003023}
3024
Ville Syrjäläbb726512016-10-31 22:37:24 +02003025static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003026{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003027 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003028 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003029}
3030
Matt Ropered4a6a72016-02-23 17:20:13 -08003031static bool ilk_validate_pipe_wm(struct drm_device *dev,
3032 struct intel_pipe_wm *pipe_wm)
3033{
3034 /* LP0 watermark maximums depend on this pipe alone */
3035 const struct intel_wm_config config = {
3036 .num_pipes_active = 1,
3037 .sprites_enabled = pipe_wm->sprites_enabled,
3038 .sprites_scaled = pipe_wm->sprites_scaled,
3039 };
3040 struct ilk_wm_maximums max;
3041
3042 /* LP0 watermarks always use 1/2 DDB partitioning */
3043 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3044
3045 /* At least LP0 must be valid */
3046 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3047 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3048 return false;
3049 }
3050
3051 return true;
3052}
3053
Matt Roper261a27d2015-10-08 15:28:25 -07003054/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003055static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003056{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003057 struct drm_atomic_state *state = cstate->base.state;
3058 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003059 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003060 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003061 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003062 struct drm_plane *plane;
3063 const struct drm_plane_state *plane_state;
3064 const struct intel_plane_state *pristate = NULL;
3065 const struct intel_plane_state *sprstate = NULL;
3066 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003067 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003068 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003069
Matt Ropere8f1f022016-05-12 07:05:55 -07003070 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003071
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003072 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3073 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003074
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003075 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003076 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003077 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003078 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003079 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003080 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003081 }
3082
Matt Ropered4a6a72016-02-23 17:20:13 -08003083 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003084 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003085 pipe_wm->sprites_enabled = sprstate->base.visible;
3086 pipe_wm->sprites_scaled = sprstate->base.visible &&
3087 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3088 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003089 }
3090
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003091 usable_level = max_level;
3092
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003093 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003094 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003095 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003096
3097 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003098 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003099 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003100
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003101 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003102 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3103 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003104
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003105 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003106 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003107
Matt Ropered4a6a72016-02-23 17:20:13 -08003108 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003109 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003110
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003111 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003112
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003113 for (level = 1; level <= usable_level; level++) {
3114 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003115
Matt Roper86c8bbb2015-09-24 15:53:16 -07003116 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003117 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003118
3119 /*
3120 * Disable any watermark level that exceeds the
3121 * register maximums since such watermarks are
3122 * always invalid.
3123 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003124 if (!ilk_validate_wm_level(level, &max, wm)) {
3125 memset(wm, 0, sizeof(*wm));
3126 break;
3127 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003128 }
3129
Matt Roper86c8bbb2015-09-24 15:53:16 -07003130 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003131}
3132
3133/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003134 * Build a set of 'intermediate' watermark values that satisfy both the old
3135 * state and the new state. These can be programmed to the hardware
3136 * immediately.
3137 */
3138static int ilk_compute_intermediate_wm(struct drm_device *dev,
3139 struct intel_crtc *intel_crtc,
3140 struct intel_crtc_state *newstate)
3141{
Matt Ropere8f1f022016-05-12 07:05:55 -07003142 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003143 struct intel_atomic_state *intel_state =
3144 to_intel_atomic_state(newstate->base.state);
3145 const struct intel_crtc_state *oldstate =
3146 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3147 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003148 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003149
3150 /*
3151 * Start with the final, target watermarks, then combine with the
3152 * currently active watermarks to get values that are safe both before
3153 * and after the vblank.
3154 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003155 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003156 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3157 return 0;
3158
Matt Ropered4a6a72016-02-23 17:20:13 -08003159 a->pipe_enabled |= b->pipe_enabled;
3160 a->sprites_enabled |= b->sprites_enabled;
3161 a->sprites_scaled |= b->sprites_scaled;
3162
3163 for (level = 0; level <= max_level; level++) {
3164 struct intel_wm_level *a_wm = &a->wm[level];
3165 const struct intel_wm_level *b_wm = &b->wm[level];
3166
3167 a_wm->enable &= b_wm->enable;
3168 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3169 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3170 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3171 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3172 }
3173
3174 /*
3175 * We need to make sure that these merged watermark values are
3176 * actually a valid configuration themselves. If they're not,
3177 * there's no safe way to transition from the old state to
3178 * the new state, so we need to fail the atomic transaction.
3179 */
3180 if (!ilk_validate_pipe_wm(dev, a))
3181 return -EINVAL;
3182
3183 /*
3184 * If our intermediate WM are identical to the final WM, then we can
3185 * omit the post-vblank programming; only update if it's different.
3186 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003187 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3188 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003189
3190 return 0;
3191}
3192
3193/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003194 * Merge the watermarks from all active pipes for a specific level.
3195 */
3196static void ilk_merge_wm_level(struct drm_device *dev,
3197 int level,
3198 struct intel_wm_level *ret_wm)
3199{
3200 const struct intel_crtc *intel_crtc;
3201
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003202 ret_wm->enable = true;
3203
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003204 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003205 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003206 const struct intel_wm_level *wm = &active->wm[level];
3207
3208 if (!active->pipe_enabled)
3209 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003210
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003211 /*
3212 * The watermark values may have been used in the past,
3213 * so we must maintain them in the registers for some
3214 * time even if the level is now disabled.
3215 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003216 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003217 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003218
3219 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3220 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3221 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3222 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3223 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003224}
3225
3226/*
3227 * Merge all low power watermarks for all active pipes.
3228 */
3229static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003230 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003231 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003232 struct intel_pipe_wm *merged)
3233{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003234 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003235 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003236 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003237
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003238 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003239 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003240 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003241 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003242
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003243 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003244 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003245
3246 /* merge each WM1+ level */
3247 for (level = 1; level <= max_level; level++) {
3248 struct intel_wm_level *wm = &merged->wm[level];
3249
3250 ilk_merge_wm_level(dev, level, wm);
3251
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003252 if (level > last_enabled_level)
3253 wm->enable = false;
3254 else if (!ilk_validate_wm_level(level, max, wm))
3255 /* make sure all following levels get disabled */
3256 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003257
3258 /*
3259 * The spec says it is preferred to disable
3260 * FBC WMs instead of disabling a WM level.
3261 */
3262 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003263 if (wm->enable)
3264 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003265 wm->fbc_val = 0;
3266 }
3267 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003268
3269 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3270 /*
3271 * FIXME this is racy. FBC might get enabled later.
3272 * What we should check here is whether FBC can be
3273 * enabled sometime later.
3274 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003275 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003276 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003277 for (level = 2; level <= max_level; level++) {
3278 struct intel_wm_level *wm = &merged->wm[level];
3279
3280 wm->enable = false;
3281 }
3282 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003283}
3284
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003285static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3286{
3287 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3288 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3289}
3290
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003291/* The value we need to program into the WM_LPx latency field */
3292static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3293{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003294 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003295
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003296 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003297 return 2 * level;
3298 else
3299 return dev_priv->wm.pri_latency[level];
3300}
3301
Imre Deak820c1982013-12-17 14:46:36 +02003302static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003303 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003304 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003305 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003306{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003307 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003308 struct intel_crtc *intel_crtc;
3309 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003310
Ville Syrjälä0362c782013-10-09 19:17:57 +03003311 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003312 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003313
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003314 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003315 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003316 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003317
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003318 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003319
Ville Syrjälä0362c782013-10-09 19:17:57 +03003320 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003321
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003322 /*
3323 * Maintain the watermark values even if the level is
3324 * disabled. Doing otherwise could cause underruns.
3325 */
3326 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003327 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003328 (r->pri_val << WM1_LP_SR_SHIFT) |
3329 r->cur_val;
3330
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003331 if (r->enable)
3332 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3333
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003334 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003335 results->wm_lp[wm_lp - 1] |=
3336 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3337 else
3338 results->wm_lp[wm_lp - 1] |=
3339 r->fbc_val << WM1_LP_FBC_SHIFT;
3340
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003341 /*
3342 * Always set WM1S_LP_EN when spr_val != 0, even if the
3343 * level is disabled. Doing otherwise could cause underruns.
3344 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003345 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003346 WARN_ON(wm_lp != 1);
3347 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3348 } else
3349 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003350 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003351
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003352 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003353 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003355 const struct intel_wm_level *r =
3356 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003357
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358 if (WARN_ON(!r->enable))
3359 continue;
3360
Matt Ropered4a6a72016-02-23 17:20:13 -08003361 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003362
3363 results->wm_pipe[pipe] =
3364 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3365 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3366 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003367 }
3368}
3369
Paulo Zanoni861f3382013-05-31 10:19:21 -03003370/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3371 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003372static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003373 struct intel_pipe_wm *r1,
3374 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003375{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003376 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003377 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003378
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003379 for (level = 1; level <= max_level; level++) {
3380 if (r1->wm[level].enable)
3381 level1 = level;
3382 if (r2->wm[level].enable)
3383 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003384 }
3385
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003386 if (level1 == level2) {
3387 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003388 return r2;
3389 else
3390 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003391 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003392 return r1;
3393 } else {
3394 return r2;
3395 }
3396}
3397
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003398/* dirty bits used to track which watermarks need changes */
3399#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3400#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3401#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3402#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3403#define WM_DIRTY_FBC (1 << 24)
3404#define WM_DIRTY_DDB (1 << 25)
3405
Damien Lespiau055e3932014-08-18 13:49:10 +01003406static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003407 const struct ilk_wm_values *old,
3408 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003409{
3410 unsigned int dirty = 0;
3411 enum pipe pipe;
3412 int wm_lp;
3413
Damien Lespiau055e3932014-08-18 13:49:10 +01003414 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003415 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3416 dirty |= WM_DIRTY_LINETIME(pipe);
3417 /* Must disable LP1+ watermarks too */
3418 dirty |= WM_DIRTY_LP_ALL;
3419 }
3420
3421 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3422 dirty |= WM_DIRTY_PIPE(pipe);
3423 /* Must disable LP1+ watermarks too */
3424 dirty |= WM_DIRTY_LP_ALL;
3425 }
3426 }
3427
3428 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3429 dirty |= WM_DIRTY_FBC;
3430 /* Must disable LP1+ watermarks too */
3431 dirty |= WM_DIRTY_LP_ALL;
3432 }
3433
3434 if (old->partitioning != new->partitioning) {
3435 dirty |= WM_DIRTY_DDB;
3436 /* Must disable LP1+ watermarks too */
3437 dirty |= WM_DIRTY_LP_ALL;
3438 }
3439
3440 /* LP1+ watermarks already deemed dirty, no need to continue */
3441 if (dirty & WM_DIRTY_LP_ALL)
3442 return dirty;
3443
3444 /* Find the lowest numbered LP1+ watermark in need of an update... */
3445 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3446 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3447 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3448 break;
3449 }
3450
3451 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3452 for (; wm_lp <= 3; wm_lp++)
3453 dirty |= WM_DIRTY_LP(wm_lp);
3454
3455 return dirty;
3456}
3457
Ville Syrjälä8553c182013-12-05 15:51:39 +02003458static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3459 unsigned int dirty)
3460{
Imre Deak820c1982013-12-17 14:46:36 +02003461 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003462 bool changed = false;
3463
3464 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3465 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3466 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3467 changed = true;
3468 }
3469 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3470 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3471 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3472 changed = true;
3473 }
3474 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3475 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3476 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3477 changed = true;
3478 }
3479
3480 /*
3481 * Don't touch WM1S_LP_EN here.
3482 * Doing so could cause underruns.
3483 */
3484
3485 return changed;
3486}
3487
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003488/*
3489 * The spec says we shouldn't write when we don't need, because every write
3490 * causes WMs to be re-evaluated, expending some power.
3491 */
Imre Deak820c1982013-12-17 14:46:36 +02003492static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3493 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003494{
Imre Deak820c1982013-12-17 14:46:36 +02003495 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003496 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003497 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003498
Damien Lespiau055e3932014-08-18 13:49:10 +01003499 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003500 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003501 return;
3502
Ville Syrjälä8553c182013-12-05 15:51:39 +02003503 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003504
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003505 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003506 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003507 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003508 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003509 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003510 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3511
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003512 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003513 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003514 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003515 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003516 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003517 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3518
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003519 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003520 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003521 val = I915_READ(WM_MISC);
3522 if (results->partitioning == INTEL_DDB_PART_1_2)
3523 val &= ~WM_MISC_DATA_PARTITION_5_6;
3524 else
3525 val |= WM_MISC_DATA_PARTITION_5_6;
3526 I915_WRITE(WM_MISC, val);
3527 } else {
3528 val = I915_READ(DISP_ARB_CTL2);
3529 if (results->partitioning == INTEL_DDB_PART_1_2)
3530 val &= ~DISP_DATA_PARTITION_5_6;
3531 else
3532 val |= DISP_DATA_PARTITION_5_6;
3533 I915_WRITE(DISP_ARB_CTL2, val);
3534 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003535 }
3536
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003537 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003538 val = I915_READ(DISP_ARB_CTL);
3539 if (results->enable_fbc_wm)
3540 val &= ~DISP_FBC_WM_DIS;
3541 else
3542 val |= DISP_FBC_WM_DIS;
3543 I915_WRITE(DISP_ARB_CTL, val);
3544 }
3545
Imre Deak954911e2013-12-17 14:46:34 +02003546 if (dirty & WM_DIRTY_LP(1) &&
3547 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3548 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3549
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003550 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003551 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3552 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3553 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3554 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3555 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003557 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003559 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003560 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003561 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003562 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003563
3564 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003565}
3566
Matt Ropered4a6a72016-02-23 17:20:13 -08003567bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003568{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003569 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003570
3571 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3572}
3573
Matt Roper024c9042015-09-24 15:53:11 -07003574/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003575 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3576 * so assume we'll always need it in order to avoid underruns.
3577 */
3578static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3579{
3580 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3581
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003582 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003583 return true;
3584
3585 return false;
3586}
3587
Paulo Zanoni56feca92016-09-22 18:00:28 -03003588static bool
3589intel_has_sagv(struct drm_i915_private *dev_priv)
3590{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003591 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
3592 IS_CANNONLAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003593 return true;
3594
3595 if (IS_SKYLAKE(dev_priv) &&
3596 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3597 return true;
3598
3599 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003600}
3601
Lyude656d1b82016-08-17 15:55:54 -04003602/*
3603 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3604 * depending on power and performance requirements. The display engine access
3605 * to system memory is blocked during the adjustment time. Because of the
3606 * blocking time, having this enabled can cause full system hangs and/or pipe
3607 * underruns if we don't meet all of the following requirements:
3608 *
3609 * - <= 1 pipe enabled
3610 * - All planes can enable watermarks for latencies >= SAGV engine block time
3611 * - We're not using an interlaced display configuration
3612 */
3613int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003614intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003615{
3616 int ret;
3617
Paulo Zanoni56feca92016-09-22 18:00:28 -03003618 if (!intel_has_sagv(dev_priv))
3619 return 0;
3620
3621 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003622 return 0;
3623
3624 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003625 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003626
3627 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3628 GEN9_SAGV_ENABLE);
3629
3630 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003631 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003632
3633 /*
3634 * Some skl systems, pre-release machines in particular,
3635 * don't actually have an SAGV.
3636 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003637 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003638 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003639 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003640 return 0;
3641 } else if (ret < 0) {
3642 DRM_ERROR("Failed to enable the SAGV\n");
3643 return ret;
3644 }
3645
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003646 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003647 return 0;
3648}
3649
Lyude656d1b82016-08-17 15:55:54 -04003650int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003651intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003652{
Imre Deakb3b8e992016-12-05 18:27:38 +02003653 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003654
Paulo Zanoni56feca92016-09-22 18:00:28 -03003655 if (!intel_has_sagv(dev_priv))
3656 return 0;
3657
3658 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003659 return 0;
3660
3661 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003662 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003663
3664 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003665 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3666 GEN9_SAGV_DISABLE,
3667 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3668 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003669 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003670
Lyude656d1b82016-08-17 15:55:54 -04003671 /*
3672 * Some skl systems, pre-release machines in particular,
3673 * don't actually have an SAGV.
3674 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003675 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003676 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003677 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003678 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003679 } else if (ret < 0) {
3680 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3681 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003682 }
3683
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003684 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003685 return 0;
3686}
3687
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003688bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003689{
3690 struct drm_device *dev = state->dev;
3691 struct drm_i915_private *dev_priv = to_i915(dev);
3692 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003693 struct intel_crtc *crtc;
3694 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003695 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003696 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003697 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003698 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003699
Paulo Zanoni56feca92016-09-22 18:00:28 -03003700 if (!intel_has_sagv(dev_priv))
3701 return false;
3702
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003703 if (IS_GEN9(dev_priv))
3704 sagv_block_time_us = 30;
3705 else if (IS_GEN10(dev_priv))
3706 sagv_block_time_us = 20;
3707 else
3708 sagv_block_time_us = 10;
3709
Lyude656d1b82016-08-17 15:55:54 -04003710 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003711 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003712 * more then one pipe enabled
3713 *
3714 * If there are no active CRTCs, no additional checks need be performed
3715 */
3716 if (hweight32(intel_state->active_crtcs) == 0)
3717 return true;
3718 else if (hweight32(intel_state->active_crtcs) > 1)
3719 return false;
3720
3721 /* Since we're now guaranteed to only have one active CRTC... */
3722 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003723 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003724 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003725
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003726 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003727 return false;
3728
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003729 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003730 struct skl_plane_wm *wm =
3731 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003732
Lyude656d1b82016-08-17 15:55:54 -04003733 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003734 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003735 continue;
3736
3737 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003738 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003739 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003740 { }
3741
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003742 latency = dev_priv->wm.skl_latency[level];
3743
3744 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003745 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003746 I915_FORMAT_MOD_X_TILED)
3747 latency += 15;
3748
Lyude656d1b82016-08-17 15:55:54 -04003749 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003750 * If any of the planes on this pipe don't enable wm levels that
3751 * incur memory latencies higher than sagv_block_time_us we
3752 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003753 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003754 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003755 return false;
3756 }
3757
3758 return true;
3759}
3760
Damien Lespiaub9cec072014-11-04 17:06:43 +00003761static void
3762skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003763 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003764 struct skl_ddb_entry *alloc, /* out */
3765 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003766{
Matt Roperc107acf2016-05-12 07:06:01 -07003767 struct drm_atomic_state *state = cstate->base.state;
3768 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3769 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003770 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003771 unsigned int pipe_size, ddb_size;
3772 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003773
Matt Ropera6d3460e2016-05-12 07:06:04 -07003774 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003775 alloc->start = 0;
3776 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003777 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003778 return;
3779 }
3780
Matt Ropera6d3460e2016-05-12 07:06:04 -07003781 if (intel_state->active_pipe_changes)
3782 *num_active = hweight32(intel_state->active_crtcs);
3783 else
3784 *num_active = hweight32(dev_priv->active_crtcs);
3785
Deepak M6f3fff62016-09-15 15:01:10 +05303786 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3787 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003788
Mahesh Kumar9a9e3dfd2018-01-30 11:49:10 -02003789 if (INTEL_GEN(dev_priv) < 11)
3790 ddb_size -= 4; /* 4 blocks for bypass path allocation */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003791
Matt Roperc107acf2016-05-12 07:06:01 -07003792 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003793 * If the state doesn't change the active CRTC's, then there's
3794 * no need to recalculate; the existing pipe allocation limits
3795 * should remain unchanged. Note that we're safe from racing
3796 * commits since any racing commit that changes the active CRTC
3797 * list would need to grab _all_ crtc locks, including the one
3798 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003799 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003800 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003801 /*
3802 * alloc may be cleared by clear_intel_crtc_state,
3803 * copy from old state to be sure
3804 */
3805 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003806 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003807 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003808
3809 nth_active_pipe = hweight32(intel_state->active_crtcs &
3810 (drm_crtc_mask(for_crtc) - 1));
3811 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3812 alloc->start = nth_active_pipe * ddb_size / *num_active;
3813 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003814}
3815
Matt Roperc107acf2016-05-12 07:06:01 -07003816static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003817{
Matt Roperc107acf2016-05-12 07:06:01 -07003818 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003819 return 32;
3820
3821 return 8;
3822}
3823
Damien Lespiaua269c582014-11-04 17:06:49 +00003824static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3825{
3826 entry->start = reg & 0x3ff;
3827 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003828 if (entry->end)
3829 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003830}
3831
Damien Lespiau08db6652014-11-04 17:06:52 +00003832void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3833 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003834{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003835 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003836
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003837 memset(ddb, 0, sizeof(*ddb));
3838
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003839 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003840 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003841 enum plane_id plane_id;
3842 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003843
3844 power_domain = POWER_DOMAIN_PIPE(pipe);
3845 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003846 continue;
3847
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003848 for_each_plane_id_on_crtc(crtc, plane_id) {
3849 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003850
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003851 if (plane_id != PLANE_CURSOR)
3852 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3853 else
3854 val = I915_READ(CUR_BUF_CFG(pipe));
3855
3856 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3857 }
Imre Deak4d800032016-02-17 16:31:29 +02003858
3859 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003860 }
3861}
3862
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003863/*
3864 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3865 * The bspec defines downscale amount as:
3866 *
3867 * """
3868 * Horizontal down scale amount = maximum[1, Horizontal source size /
3869 * Horizontal destination size]
3870 * Vertical down scale amount = maximum[1, Vertical source size /
3871 * Vertical destination size]
3872 * Total down scale amount = Horizontal down scale amount *
3873 * Vertical down scale amount
3874 * """
3875 *
3876 * Return value is provided in 16.16 fixed point form to retain fractional part.
3877 * Caller should take care of dividing & rounding off the value.
3878 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303879static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003880skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3881 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003882{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003883 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003884 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303885 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3886 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003887
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003888 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303889 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003890
3891 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003892 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003893 /*
3894 * Cursors only support 0/180 degree rotation,
3895 * hence no need to account for rotation here.
3896 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303897 src_w = pstate->base.src_w >> 16;
3898 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003899 dst_w = pstate->base.crtc_w;
3900 dst_h = pstate->base.crtc_h;
3901 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003902 /*
3903 * Src coordinates are already rotated by 270 degrees for
3904 * the 90/270 degree plane rotation cases (to match the
3905 * GTT mapping), hence no need to account for rotation here.
3906 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303907 src_w = drm_rect_width(&pstate->base.src) >> 16;
3908 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003909 dst_w = drm_rect_width(&pstate->base.dst);
3910 dst_h = drm_rect_height(&pstate->base.dst);
3911 }
3912
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303913 fp_w_ratio = div_fixed16(src_w, dst_w);
3914 fp_h_ratio = div_fixed16(src_h, dst_h);
3915 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3916 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003917
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303918 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003919}
3920
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303921static uint_fixed_16_16_t
3922skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
3923{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303924 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303925
3926 if (!crtc_state->base.enable)
3927 return pipe_downscale;
3928
3929 if (crtc_state->pch_pfit.enabled) {
3930 uint32_t src_w, src_h, dst_w, dst_h;
3931 uint32_t pfit_size = crtc_state->pch_pfit.size;
3932 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3933 uint_fixed_16_16_t downscale_h, downscale_w;
3934
3935 src_w = crtc_state->pipe_src_w;
3936 src_h = crtc_state->pipe_src_h;
3937 dst_w = pfit_size >> 16;
3938 dst_h = pfit_size & 0xffff;
3939
3940 if (!dst_w || !dst_h)
3941 return pipe_downscale;
3942
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303943 fp_w_ratio = div_fixed16(src_w, dst_w);
3944 fp_h_ratio = div_fixed16(src_h, dst_h);
3945 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3946 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303947
3948 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
3949 }
3950
3951 return pipe_downscale;
3952}
3953
3954int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
3955 struct intel_crtc_state *cstate)
3956{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07003957 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303958 struct drm_crtc_state *crtc_state = &cstate->base;
3959 struct drm_atomic_state *state = crtc_state->state;
3960 struct drm_plane *plane;
3961 const struct drm_plane_state *pstate;
3962 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003963 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303964 uint32_t pipe_max_pixel_rate;
3965 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303966 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303967
3968 if (!cstate->base.enable)
3969 return 0;
3970
3971 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
3972 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303973 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303974 int bpp;
3975
3976 if (!intel_wm_plane_visible(cstate,
3977 to_intel_plane_state(pstate)))
3978 continue;
3979
3980 if (WARN_ON(!pstate->fb))
3981 return -EINVAL;
3982
3983 intel_pstate = to_intel_plane_state(pstate);
3984 plane_downscale = skl_plane_downscale_amount(cstate,
3985 intel_pstate);
3986 bpp = pstate->fb->format->cpp[0] * 8;
3987 if (bpp == 64)
3988 plane_downscale = mul_fixed16(plane_downscale,
3989 fp_9_div_8);
3990
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303991 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303992 }
3993 pipe_downscale = skl_pipe_downscale_amount(cstate);
3994
3995 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
3996
3997 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003998 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
3999
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004000 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004001 dotclk *= 2;
4002
4003 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304004
4005 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004006 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304007 return -EINVAL;
4008 }
4009
4010 return 0;
4011}
4012
Damien Lespiaub9cec072014-11-04 17:06:43 +00004013static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07004014skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
4015 const struct drm_plane_state *pstate,
4016 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004017{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004018 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004019 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304020 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004021 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004022 struct drm_framebuffer *fb;
4023 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304024 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07004025
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004026 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004027 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004028
4029 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004030 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004031
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004032 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004033 return 0;
4034 if (y && format != DRM_FORMAT_NV12)
4035 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004036
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004037 /*
4038 * Src coordinates are already rotated by 270 degrees for
4039 * the 90/270 degree plane rotation cases (to match the
4040 * GTT mapping), hence no need to account for rotation here.
4041 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004042 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4043 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004044
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004045 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07004046 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004047 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004048 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02004049 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004050 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004051 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02004052 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004053 } else {
4054 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02004055 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004056 }
4057
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004058 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004059
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304060 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004061}
4062
4063/*
4064 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4065 * a 8192x4096@32bpp framebuffer:
4066 * 3 * 4096 * 8192 * 4 < 2^32
4067 */
4068static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004069skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4070 unsigned *plane_data_rate,
4071 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004072{
Matt Roper9c74d822016-05-12 07:05:58 -07004073 struct drm_crtc_state *cstate = &intel_cstate->base;
4074 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004075 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004076 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004077 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004078
4079 if (WARN_ON(!state))
4080 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004081
Matt Ropera1de91e2016-05-12 07:05:57 -07004082 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004083 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004084 enum plane_id plane_id = to_intel_plane(plane)->id;
4085 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004086
Matt Ropera6d3460e2016-05-12 07:06:04 -07004087 /* packed/uv */
4088 rate = skl_plane_relative_data_rate(intel_cstate,
4089 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004090 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004091
4092 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004093
Matt Ropera6d3460e2016-05-12 07:06:04 -07004094 /* y-plane */
4095 rate = skl_plane_relative_data_rate(intel_cstate,
4096 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004097 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004098
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004099 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004100 }
4101
4102 return total_data_rate;
4103}
4104
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004105static uint16_t
4106skl_ddb_min_alloc(const struct drm_plane_state *pstate,
4107 const int y)
4108{
4109 struct drm_framebuffer *fb = pstate->fb;
4110 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4111 uint32_t src_w, src_h;
4112 uint32_t min_scanlines = 8;
4113 uint8_t plane_bpp;
4114
4115 if (WARN_ON(!fb))
4116 return 0;
4117
4118 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004119 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004120 return 0;
4121
4122 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004123 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004124 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4125 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4126 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004127 return 8;
4128
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004129 /*
4130 * Src coordinates are already rotated by 270 degrees for
4131 * the 90/270 degree plane rotation cases (to match the
4132 * GTT mapping), hence no need to account for rotation here.
4133 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004134 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4135 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004136
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004137 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004138 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004139 src_w /= 2;
4140 src_h /= 2;
4141 }
4142
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004143 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02004144 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004145 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02004146 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004147
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004148 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004149 switch (plane_bpp) {
4150 case 1:
4151 min_scanlines = 32;
4152 break;
4153 case 2:
4154 min_scanlines = 16;
4155 break;
4156 case 4:
4157 min_scanlines = 8;
4158 break;
4159 case 8:
4160 min_scanlines = 4;
4161 break;
4162 default:
4163 WARN(1, "Unsupported pixel depth %u for rotation",
4164 plane_bpp);
4165 min_scanlines = 32;
4166 }
4167 }
4168
4169 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4170}
4171
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004172static void
4173skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
4174 uint16_t *minimum, uint16_t *y_minimum)
4175{
4176 const struct drm_plane_state *pstate;
4177 struct drm_plane *plane;
4178
4179 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004180 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004181
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004182 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004183 continue;
4184
4185 if (!pstate->visible)
4186 continue;
4187
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004188 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4189 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004190 }
4191
4192 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4193}
4194
Matt Roperc107acf2016-05-12 07:06:01 -07004195static int
Matt Roper024c9042015-09-24 15:53:11 -07004196skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004197 struct skl_ddb_allocation *ddb /* out */)
4198{
Matt Roperc107acf2016-05-12 07:06:01 -07004199 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004200 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004201 struct drm_device *dev = crtc->dev;
4202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4203 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004204 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004205 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004206 uint16_t minimum[I915_MAX_PLANES] = {};
4207 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004208 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004209 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004210 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004211 unsigned plane_data_rate[I915_MAX_PLANES] = {};
4212 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304213 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004214
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004215 /* Clear the partitioning for disabled planes. */
4216 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
4217 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
4218
Matt Ropera6d3460e2016-05-12 07:06:04 -07004219 if (WARN_ON(!state))
4220 return 0;
4221
Matt Roperc107acf2016-05-12 07:06:01 -07004222 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004223 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004224 return 0;
4225 }
4226
Matt Ropera6d3460e2016-05-12 07:06:04 -07004227 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004228 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304229 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004230 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004231
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004232 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004233
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004234 /*
4235 * 1. Allocate the mininum required blocks for each active plane
4236 * and allocate the cursor, it doesn't require extra allocation
4237 * proportional to the data rate.
4238 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004239
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004240 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304241 total_min_blocks += minimum[plane_id];
4242 total_min_blocks += y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004243 }
4244
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304245 if (total_min_blocks > alloc_size) {
4246 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4247 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4248 alloc_size);
4249 return -EINVAL;
4250 }
4251
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004252 alloc_size -= total_min_blocks;
4253 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004254 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4255
Damien Lespiaub9cec072014-11-04 17:06:43 +00004256 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004257 * 2. Distribute the remaining space in proportion to the amount of
4258 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004259 *
4260 * FIXME: we may not allocate every single block here.
4261 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004262 total_data_rate = skl_get_total_relative_data_rate(cstate,
4263 plane_data_rate,
4264 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07004265 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004266 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004267
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004268 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004269 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004270 unsigned int data_rate, y_data_rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004271 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004272
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004273 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004274 continue;
4275
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004276 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004277
4278 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004279 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004280 * promote the expression to 64 bits to avoid overflowing, the
4281 * result is < available as data_rate / total_data_rate < 1
4282 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004283 plane_blocks = minimum[plane_id];
4284 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4285 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004286
Matt Roperc107acf2016-05-12 07:06:01 -07004287 /* Leave disabled planes at (0,0) */
4288 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004289 ddb->plane[pipe][plane_id].start = start;
4290 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004291 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004292
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004293 start += plane_blocks;
4294
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004295 /*
4296 * allocation for y_plane part of planar format:
4297 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004298 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004299
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004300 y_plane_blocks = y_minimum[plane_id];
4301 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
4302 total_data_rate);
4303
Matt Roperc107acf2016-05-12 07:06:01 -07004304 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004305 ddb->y_plane[pipe][plane_id].start = start;
4306 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004307 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004308
4309 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004310 }
4311
Matt Roperc107acf2016-05-12 07:06:01 -07004312 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004313}
4314
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004315/*
4316 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004317 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004318 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4319 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4320*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004321static uint_fixed_16_16_t
4322skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004323 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004324{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304325 uint32_t wm_intermediate_val;
4326 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004327
4328 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304329 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004330
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304331 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004332 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004333
4334 if (INTEL_GEN(dev_priv) >= 10)
4335 ret = add_fixed16_u32(ret, 1);
4336
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004337 return ret;
4338}
4339
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304340static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4341 uint32_t pipe_htotal,
4342 uint32_t latency,
4343 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004344{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004345 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304346 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004347
4348 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304349 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004350
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004351 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304352 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4353 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304354 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004355 return ret;
4356}
4357
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304358static uint_fixed_16_16_t
4359intel_get_linetime_us(struct intel_crtc_state *cstate)
4360{
4361 uint32_t pixel_rate;
4362 uint32_t crtc_htotal;
4363 uint_fixed_16_16_t linetime_us;
4364
4365 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304366 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304367
4368 pixel_rate = cstate->pixel_rate;
4369
4370 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304371 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304372
4373 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304374 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304375
4376 return linetime_us;
4377}
4378
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304379static uint32_t
4380skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4381 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004382{
4383 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304384 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004385
4386 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004387 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004388 return 0;
4389
4390 /*
4391 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4392 * with additional adjustments for plane-specific scaling.
4393 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004394 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004395 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004396
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304397 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4398 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004399}
4400
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304401static int
4402skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4403 struct intel_crtc_state *cstate,
4404 const struct intel_plane_state *intel_pstate,
4405 struct skl_wm_params *wp)
4406{
4407 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4408 const struct drm_plane_state *pstate = &intel_pstate->base;
4409 const struct drm_framebuffer *fb = pstate->fb;
4410 uint32_t interm_pbpl;
4411 struct intel_atomic_state *state =
4412 to_intel_atomic_state(cstate->base.state);
4413 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4414
4415 if (!intel_wm_plane_visible(cstate, intel_pstate))
4416 return 0;
4417
4418 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4419 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4420 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4421 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4422 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4423 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4424 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4425
4426 if (plane->id == PLANE_CURSOR) {
4427 wp->width = intel_pstate->base.crtc_w;
4428 } else {
4429 /*
4430 * Src coordinates are already rotated by 270 degrees for
4431 * the 90/270 degree plane rotation cases (to match the
4432 * GTT mapping), hence no need to account for rotation here.
4433 */
4434 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4435 }
4436
4437 wp->cpp = (fb->format->format == DRM_FORMAT_NV12) ? fb->format->cpp[1] :
4438 fb->format->cpp[0];
4439 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4440 intel_pstate);
4441
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004442 if (INTEL_GEN(dev_priv) >= 11 &&
4443 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4444 wp->dbuf_block_size = 256;
4445 else
4446 wp->dbuf_block_size = 512;
4447
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304448 if (drm_rotation_90_or_270(pstate->rotation)) {
4449
4450 switch (wp->cpp) {
4451 case 1:
4452 wp->y_min_scanlines = 16;
4453 break;
4454 case 2:
4455 wp->y_min_scanlines = 8;
4456 break;
4457 case 4:
4458 wp->y_min_scanlines = 4;
4459 break;
4460 default:
4461 MISSING_CASE(wp->cpp);
4462 return -EINVAL;
4463 }
4464 } else {
4465 wp->y_min_scanlines = 4;
4466 }
4467
4468 if (apply_memory_bw_wa)
4469 wp->y_min_scanlines *= 2;
4470
4471 wp->plane_bytes_per_line = wp->width * wp->cpp;
4472 if (wp->y_tiled) {
4473 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004474 wp->y_min_scanlines,
4475 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304476
4477 if (INTEL_GEN(dev_priv) >= 10)
4478 interm_pbpl++;
4479
4480 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4481 wp->y_min_scanlines);
4482 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004483 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4484 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304485 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4486 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004487 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4488 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304489 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4490 }
4491
4492 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4493 wp->plane_blocks_per_line);
4494 wp->linetime_us = fixed16_to_u32_round_up(
4495 intel_get_linetime_us(cstate));
4496
4497 return 0;
4498}
4499
Matt Roper55994c22016-05-12 07:06:08 -07004500static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4501 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304502 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004503 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004504 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304505 const struct skl_wm_params *wp,
Matt Roper55994c22016-05-12 07:06:08 -07004506 uint16_t *out_blocks, /* out */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004507 uint8_t *out_lines, /* out */
4508 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004509{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304510 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004511 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304512 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304513 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004514 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004515 struct intel_atomic_state *state =
4516 to_intel_atomic_state(cstate->base.state);
4517 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004518 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004519
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004520 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004521 !intel_wm_plane_visible(cstate, intel_pstate)) {
4522 *enabled = false;
Matt Roper55994c22016-05-12 07:06:08 -07004523 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004524 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004525
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004526 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304527 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4528 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004529 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304530 latency += 4;
4531
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304532 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004533 latency += 15;
4534
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304535 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004536 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304537 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004538 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004539 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304540 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004541
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304542 if (wp->y_tiled) {
4543 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004544 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304545 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004546 wp->dbuf_block_size < 1) &&
4547 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1))
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004548 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004549 else if (ddb_allocation >=
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304550 fixed16_to_u32_round_up(wp->plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304551 selected_result = min_fixed16(method1, method2);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304552 else if (latency >= wp->linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304553 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004554 else
4555 selected_result = method1;
4556 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004557
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304558 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304559 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304560 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004561
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004562 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304563 if (level == 0 && wp->rc_surface)
4564 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004565
4566 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004567 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304568 if (wp->y_tiled) {
4569 res_blocks += fixed16_to_u32_round_up(
4570 wp->y_tile_minimum);
4571 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004572 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004573 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004574 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004575 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004576
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004577 if (INTEL_GEN(dev_priv) >= 11) {
4578 if (wp->y_tiled) {
4579 uint32_t extra_lines;
4580 uint_fixed_16_16_t fp_min_disp_buf_needed;
4581
4582 if (res_lines % wp->y_min_scanlines == 0)
4583 extra_lines = wp->y_min_scanlines;
4584 else
4585 extra_lines = wp->y_min_scanlines * 2 -
4586 res_lines % wp->y_min_scanlines;
4587
4588 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4589 extra_lines,
4590 wp->plane_blocks_per_line);
4591 min_disp_buf_needed = fixed16_to_u32_round_up(
4592 fp_min_disp_buf_needed);
4593 } else {
4594 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4595 }
4596 } else {
4597 min_disp_buf_needed = res_blocks;
4598 }
4599
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004600 if ((level > 0 && res_lines > 31) ||
4601 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004602 min_disp_buf_needed >= ddb_allocation) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004603 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004604
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004605 /*
4606 * If there are no valid level 0 watermarks, then we can't
4607 * support this display configuration.
4608 */
4609 if (level) {
4610 return 0;
4611 } else {
4612 struct drm_plane *plane = pstate->plane;
4613
4614 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4615 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4616 plane->base.id, plane->name,
4617 res_blocks, ddb_allocation, res_lines);
4618 return -EINVAL;
4619 }
Matt Roper55994c22016-05-12 07:06:08 -07004620 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004621
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004622 /* The number of lines are ignored for the level 0 watermark. */
4623 *out_lines = level ? res_lines : 0;
Damien Lespiaue6d66172014-11-04 17:06:55 +00004624 *out_blocks = res_blocks;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004625 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004626
Matt Roper55994c22016-05-12 07:06:08 -07004627 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004628}
4629
Matt Roperf4a96752016-05-12 07:06:06 -07004630static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304631skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004632 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304633 struct intel_crtc_state *cstate,
4634 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304635 const struct skl_wm_params *wm_params,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304636 struct skl_plane_wm *wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004637{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004638 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4639 struct drm_plane *plane = intel_pstate->base.plane;
4640 struct intel_plane *intel_plane = to_intel_plane(plane);
4641 uint16_t ddb_blocks;
4642 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304643 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004644 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004645
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304646 if (WARN_ON(!intel_pstate->base.fb))
4647 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004648
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004649 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
4650
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304651 for (level = 0; level <= max_level; level++) {
4652 struct skl_wm_level *result = &wm->wm[level];
4653
4654 ret = skl_compute_plane_wm(dev_priv,
4655 cstate,
4656 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004657 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304658 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304659 wm_params,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304660 &result->plane_res_b,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004661 &result->plane_res_l,
4662 &result->plane_en);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304663 if (ret)
4664 return ret;
4665 }
Matt Roperf4a96752016-05-12 07:06:06 -07004666
4667 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004668}
4669
Damien Lespiau407b50f2014-11-04 17:06:57 +00004670static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004671skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004672{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304673 struct drm_atomic_state *state = cstate->base.state;
4674 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304675 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304676 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004677
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304678 linetime_us = intel_get_linetime_us(cstate);
4679
4680 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004681 return 0;
4682
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304683 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304684
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304685 /* Display WA #1135: bxt:ALL GLK:ALL */
4686 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4687 dev_priv->ipc_enabled)
4688 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304689
4690 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004691}
4692
Matt Roper024c9042015-09-24 15:53:11 -07004693static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304694 struct skl_wm_params *wp,
4695 struct skl_wm_level *wm_l0,
4696 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004697 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004698{
Kumar, Maheshca476672017-08-17 19:15:24 +05304699 struct drm_device *dev = cstate->base.crtc->dev;
4700 const struct drm_i915_private *dev_priv = to_i915(dev);
4701 uint16_t trans_min, trans_y_tile_min;
4702 const uint16_t trans_amount = 10; /* This is configurable amount */
4703 uint16_t trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004704
Kumar, Maheshca476672017-08-17 19:15:24 +05304705 if (!cstate->base.active)
4706 goto exit;
4707
4708 /* Transition WM are not recommended by HW team for GEN9 */
4709 if (INTEL_GEN(dev_priv) <= 9)
4710 goto exit;
4711
4712 /* Transition WM don't make any sense if ipc is disabled */
4713 if (!dev_priv->ipc_enabled)
4714 goto exit;
4715
4716 if (INTEL_GEN(dev_priv) >= 10)
4717 trans_min = 4;
4718
4719 trans_offset_b = trans_min + trans_amount;
4720
4721 if (wp->y_tiled) {
4722 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4723 wp->y_tile_minimum);
4724 res_blocks = max(wm_l0->plane_res_b, trans_y_tile_min) +
4725 trans_offset_b;
4726 } else {
4727 res_blocks = wm_l0->plane_res_b + trans_offset_b;
4728
4729 /* WA BUG:1938466 add one block for non y-tile planes */
4730 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4731 res_blocks += 1;
4732
4733 }
4734
4735 res_blocks += 1;
4736
4737 if (res_blocks < ddb_allocation) {
4738 trans_wm->plane_res_b = res_blocks;
4739 trans_wm->plane_en = true;
4740 return;
4741 }
4742
4743exit:
Lyudea62163e2016-10-04 14:28:20 -04004744 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004745}
4746
Matt Roper55994c22016-05-12 07:06:08 -07004747static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4748 struct skl_ddb_allocation *ddb,
4749 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004750{
Matt Roper024c9042015-09-24 15:53:11 -07004751 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304752 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004753 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304754 struct drm_plane *plane;
4755 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004756 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004757 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004758
Lyudea62163e2016-10-04 14:28:20 -04004759 /*
4760 * We'll only calculate watermarks for planes that are actually
4761 * enabled, so make sure all other planes are set as disabled.
4762 */
4763 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4764
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304765 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4766 const struct intel_plane_state *intel_pstate =
4767 to_intel_plane_state(pstate);
4768 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304769 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304770 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4771 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304772
4773 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304774 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304775 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4776
4777 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4778 intel_pstate, &wm_params);
4779 if (ret)
4780 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004781
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004782 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304783 intel_pstate, &wm_params, wm);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304784 if (ret)
4785 return ret;
Kumar, Maheshca476672017-08-17 19:15:24 +05304786 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4787 ddb_blocks, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004788 }
Matt Roper024c9042015-09-24 15:53:11 -07004789 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004790
Matt Roper55994c22016-05-12 07:06:08 -07004791 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004792}
4793
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004794static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4795 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004796 const struct skl_ddb_entry *entry)
4797{
4798 if (entry->end)
4799 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4800 else
4801 I915_WRITE(reg, 0);
4802}
4803
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004804static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4805 i915_reg_t reg,
4806 const struct skl_wm_level *level)
4807{
4808 uint32_t val = 0;
4809
4810 if (level->plane_en) {
4811 val |= PLANE_WM_EN;
4812 val |= level->plane_res_b;
4813 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4814 }
4815
4816 I915_WRITE(reg, val);
4817}
4818
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004819static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4820 const struct skl_plane_wm *wm,
4821 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004822 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004823{
4824 struct drm_crtc *crtc = &intel_crtc->base;
4825 struct drm_device *dev = crtc->dev;
4826 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004827 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004828 enum pipe pipe = intel_crtc->pipe;
4829
4830 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004831 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004832 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004833 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004834 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004835 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004836
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004837 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4838 &ddb->plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02004839 if (INTEL_GEN(dev_priv) < 11)
4840 skl_ddb_entry_write(dev_priv,
4841 PLANE_NV12_BUF_CFG(pipe, plane_id),
4842 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004843}
4844
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004845static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4846 const struct skl_plane_wm *wm,
4847 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004848{
4849 struct drm_crtc *crtc = &intel_crtc->base;
4850 struct drm_device *dev = crtc->dev;
4851 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004852 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004853 enum pipe pipe = intel_crtc->pipe;
4854
4855 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004856 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4857 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004858 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004859 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004860
4861 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004862 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004863}
4864
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004865bool skl_wm_level_equals(const struct skl_wm_level *l1,
4866 const struct skl_wm_level *l2)
4867{
4868 if (l1->plane_en != l2->plane_en)
4869 return false;
4870
4871 /* If both planes aren't enabled, the rest shouldn't matter */
4872 if (!l1->plane_en)
4873 return true;
4874
4875 return (l1->plane_res_l == l2->plane_res_l &&
4876 l1->plane_res_b == l2->plane_res_b);
4877}
4878
Lyude27082492016-08-24 07:48:10 +02004879static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4880 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004881{
Lyude27082492016-08-24 07:48:10 +02004882 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004883}
4884
Mika Kahola2b685042017-10-10 13:17:03 +03004885bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
4886 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004887 const struct skl_ddb_entry *ddb,
4888 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004889{
Mika Kahola2b685042017-10-10 13:17:03 +03004890 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004891
Mika Kahola2b685042017-10-10 13:17:03 +03004892 for_each_pipe(dev_priv, pipe) {
4893 if (pipe != ignore && entries[pipe] &&
4894 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02004895 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03004896 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004897
Lyude27082492016-08-24 07:48:10 +02004898 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004899}
4900
Matt Roper55994c22016-05-12 07:06:08 -07004901static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004902 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004903 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004904 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004905 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004906{
Matt Roperf4a96752016-05-12 07:06:06 -07004907 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004908 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004909
Matt Roper55994c22016-05-12 07:06:08 -07004910 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4911 if (ret)
4912 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004913
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004914 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004915 *changed = false;
4916 else
4917 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004918
Matt Roper55994c22016-05-12 07:06:08 -07004919 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004920}
4921
Matt Roper9b613022016-06-27 16:42:44 -07004922static uint32_t
4923pipes_modified(struct drm_atomic_state *state)
4924{
4925 struct drm_crtc *crtc;
4926 struct drm_crtc_state *cstate;
4927 uint32_t i, ret = 0;
4928
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004929 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004930 ret |= drm_crtc_mask(crtc);
4931
4932 return ret;
4933}
4934
Jani Nikulabb7791b2016-10-04 12:29:17 +03004935static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004936skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4937{
4938 struct drm_atomic_state *state = cstate->base.state;
4939 struct drm_device *dev = state->dev;
4940 struct drm_crtc *crtc = cstate->base.crtc;
4941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4942 struct drm_i915_private *dev_priv = to_i915(dev);
4943 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4944 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4945 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4946 struct drm_plane_state *plane_state;
4947 struct drm_plane *plane;
4948 enum pipe pipe = intel_crtc->pipe;
4949
4950 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4951
4952 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
4953 enum plane_id plane_id = to_intel_plane(plane)->id;
4954
4955 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4956 &new_ddb->plane[pipe][plane_id]) &&
4957 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4958 &new_ddb->y_plane[pipe][plane_id]))
4959 continue;
4960
4961 plane_state = drm_atomic_get_plane_state(state, plane);
4962 if (IS_ERR(plane_state))
4963 return PTR_ERR(plane_state);
4964 }
4965
4966 return 0;
4967}
4968
4969static int
4970skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07004971{
4972 struct drm_device *dev = state->dev;
4973 struct drm_i915_private *dev_priv = to_i915(dev);
4974 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4975 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004976 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004977 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004978 int ret;
4979
4980 /*
4981 * If this is our first atomic update following hardware readout,
4982 * we can't trust the DDB that the BIOS programmed for us. Let's
4983 * pretend that all pipes switched active status so that we'll
4984 * ensure a full DDB recompute.
4985 */
Matt Roper1b54a882016-06-17 13:42:18 -07004986 if (dev_priv->wm.distrust_bios_wm) {
4987 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4988 state->acquire_ctx);
4989 if (ret)
4990 return ret;
4991
Matt Roper98d39492016-05-12 07:06:03 -07004992 intel_state->active_pipe_changes = ~0;
4993
Matt Roper1b54a882016-06-17 13:42:18 -07004994 /*
4995 * We usually only initialize intel_state->active_crtcs if we
4996 * we're doing a modeset; make sure this field is always
4997 * initialized during the sanitization process that happens
4998 * on the first commit too.
4999 */
5000 if (!intel_state->modeset)
5001 intel_state->active_crtcs = dev_priv->active_crtcs;
5002 }
5003
Matt Roper98d39492016-05-12 07:06:03 -07005004 /*
5005 * If the modeset changes which CRTC's are active, we need to
5006 * recompute the DDB allocation for *all* active pipes, even
5007 * those that weren't otherwise being modified in any way by this
5008 * atomic commit. Due to the shrinking of the per-pipe allocations
5009 * when new active CRTC's are added, it's possible for a pipe that
5010 * we were already using and aren't changing at all here to suddenly
5011 * become invalid if its DDB needs exceeds its new allocation.
5012 *
5013 * Note that if we wind up doing a full DDB recompute, we can't let
5014 * any other display updates race with this transaction, so we need
5015 * to grab the lock on *all* CRTC's.
5016 */
Matt Roper734fa012016-05-12 15:11:40 -07005017 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07005018 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07005019 intel_state->wm_results.dirty_pipes = ~0;
5020 }
Matt Roper98d39492016-05-12 07:06:03 -07005021
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005022 /*
5023 * We're not recomputing for the pipes not included in the commit, so
5024 * make sure we start with the current state.
5025 */
5026 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5027
Matt Roper98d39492016-05-12 07:06:03 -07005028 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5029 struct intel_crtc_state *cstate;
5030
5031 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5032 if (IS_ERR(cstate))
5033 return PTR_ERR(cstate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005034
5035 ret = skl_allocate_pipe_ddb(cstate, ddb);
5036 if (ret)
5037 return ret;
5038
5039 ret = skl_ddb_add_affected_planes(cstate);
5040 if (ret)
5041 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005042 }
5043
5044 return 0;
5045}
5046
Matt Roper2722efb2016-08-17 15:55:55 -04005047static void
5048skl_copy_wm_for_pipe(struct skl_wm_values *dst,
5049 struct skl_wm_values *src,
5050 enum pipe pipe)
5051{
Matt Roper2722efb2016-08-17 15:55:55 -04005052 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
5053 sizeof(dst->ddb.y_plane[pipe]));
5054 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
5055 sizeof(dst->ddb.plane[pipe]));
5056}
5057
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005058static void
5059skl_print_wm_changes(const struct drm_atomic_state *state)
5060{
5061 const struct drm_device *dev = state->dev;
5062 const struct drm_i915_private *dev_priv = to_i915(dev);
5063 const struct intel_atomic_state *intel_state =
5064 to_intel_atomic_state(state);
5065 const struct drm_crtc *crtc;
5066 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005067 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005068 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5069 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005070 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005071
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005072 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005073 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5074 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005075
Maarten Lankhorst75704982016-11-01 12:04:10 +01005076 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005077 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005078 const struct skl_ddb_entry *old, *new;
5079
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005080 old = &old_ddb->plane[pipe][plane_id];
5081 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005082
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005083 if (skl_ddb_entry_equal(old, new))
5084 continue;
5085
Maarten Lankhorst75704982016-11-01 12:04:10 +01005086 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5087 intel_plane->base.base.id,
5088 intel_plane->base.name,
5089 old->start, old->end,
5090 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005091 }
5092 }
5093}
5094
Matt Roper98d39492016-05-12 07:06:03 -07005095static int
5096skl_compute_wm(struct drm_atomic_state *state)
5097{
5098 struct drm_crtc *crtc;
5099 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07005100 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5101 struct skl_wm_values *results = &intel_state->wm_results;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005102 struct drm_device *dev = state->dev;
Matt Roper734fa012016-05-12 15:11:40 -07005103 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07005104 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07005105 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005106
5107 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005108 * When we distrust bios wm we always need to recompute to set the
5109 * expected DDB allocations for each CRTC.
5110 */
5111 if (to_i915(dev)->wm.distrust_bios_wm)
5112 changed = true;
5113
5114 /*
Matt Roper98d39492016-05-12 07:06:03 -07005115 * If this transaction isn't actually touching any CRTC's, don't
5116 * bother with watermark calculation. Note that if we pass this
5117 * test, we're guaranteed to hold at least one CRTC state mutex,
5118 * which means we can safely use values like dev_priv->active_crtcs
5119 * since any racing commits that want to update them would need to
5120 * hold _all_ CRTC state mutexes.
5121 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005122 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07005123 changed = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005124
Matt Roper98d39492016-05-12 07:06:03 -07005125 if (!changed)
5126 return 0;
5127
Matt Roper734fa012016-05-12 15:11:40 -07005128 /* Clear all dirty flags */
5129 results->dirty_pipes = 0;
5130
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005131 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005132 if (ret)
5133 return ret;
5134
Matt Roper734fa012016-05-12 15:11:40 -07005135 /*
5136 * Calculate WM's for all pipes that are part of this transaction.
5137 * Note that the DDB allocation above may have added more CRTC's that
5138 * weren't otherwise being modified (and set bits in dirty_pipes) if
5139 * pipe allocations had to change.
5140 *
5141 * FIXME: Now that we're doing this in the atomic check phase, we
5142 * should allow skl_update_pipe_wm() to return failure in cases where
5143 * no suitable watermark values can be found.
5144 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005145 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005146 struct intel_crtc_state *intel_cstate =
5147 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005148 const struct skl_pipe_wm *old_pipe_wm =
5149 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005150
5151 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005152 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5153 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005154 if (ret)
5155 return ret;
5156
5157 if (changed)
5158 results->dirty_pipes |= drm_crtc_mask(crtc);
5159
5160 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5161 /* This pipe's WM's did not change */
5162 continue;
5163
5164 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005165 }
5166
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005167 skl_print_wm_changes(state);
5168
Matt Roper98d39492016-05-12 07:06:03 -07005169 return 0;
5170}
5171
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005172static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5173 struct intel_crtc_state *cstate)
5174{
5175 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5176 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5177 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005178 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005179 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005180 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005181
5182 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5183 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005184
5185 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005186
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005187 for_each_plane_id_on_crtc(crtc, plane_id) {
5188 if (plane_id != PLANE_CURSOR)
5189 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5190 ddb, plane_id);
5191 else
5192 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5193 ddb);
5194 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005195}
5196
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005197static void skl_initial_wm(struct intel_atomic_state *state,
5198 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005199{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005200 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005201 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005202 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005203 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04005204 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005205 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005206
Ville Syrjälä432081b2016-10-31 22:37:03 +02005207 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005208 return;
5209
Matt Roper734fa012016-05-12 15:11:40 -07005210 mutex_lock(&dev_priv->wm.wm_mutex);
5211
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005212 if (cstate->base.active_changed)
5213 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005214
5215 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005216
5217 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005218}
5219
Ville Syrjäläd8905652016-01-14 14:53:35 +02005220static void ilk_compute_wm_config(struct drm_device *dev,
5221 struct intel_wm_config *config)
5222{
5223 struct intel_crtc *crtc;
5224
5225 /* Compute the currently _active_ config */
5226 for_each_intel_crtc(dev, crtc) {
5227 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5228
5229 if (!wm->pipe_enabled)
5230 continue;
5231
5232 config->sprites_enabled |= wm->sprites_enabled;
5233 config->sprites_scaled |= wm->sprites_scaled;
5234 config->num_pipes_active++;
5235 }
5236}
5237
Matt Ropered4a6a72016-02-23 17:20:13 -08005238static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005239{
Chris Wilson91c8a322016-07-05 10:40:23 +01005240 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005241 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005242 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005243 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005244 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005245 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005246
Ville Syrjäläd8905652016-01-14 14:53:35 +02005247 ilk_compute_wm_config(dev, &config);
5248
5249 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5250 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005251
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005252 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005253 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005254 config.num_pipes_active == 1 && config.sprites_enabled) {
5255 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5256 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005257
Imre Deak820c1982013-12-17 14:46:36 +02005258 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005259 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005260 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005261 }
5262
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005263 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005264 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005265
Imre Deak820c1982013-12-17 14:46:36 +02005266 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005267
Imre Deak820c1982013-12-17 14:46:36 +02005268 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005269}
5270
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005271static void ilk_initial_watermarks(struct intel_atomic_state *state,
5272 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005273{
Matt Ropered4a6a72016-02-23 17:20:13 -08005274 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5275 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005276
Matt Ropered4a6a72016-02-23 17:20:13 -08005277 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005278 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005279 ilk_program_watermarks(dev_priv);
5280 mutex_unlock(&dev_priv->wm.wm_mutex);
5281}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005282
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005283static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5284 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005285{
5286 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5287 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5288
5289 mutex_lock(&dev_priv->wm.wm_mutex);
5290 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005291 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005292 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005293 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005294 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005295}
5296
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005297static inline void skl_wm_level_from_reg_val(uint32_t val,
5298 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005299{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005300 level->plane_en = val & PLANE_WM_EN;
5301 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5302 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5303 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005304}
5305
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005306void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5307 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005308{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005309 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005311 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005312 int level, max_level;
5313 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005314 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005315
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005316 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005317
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005318 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5319 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005320
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005321 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005322 if (plane_id != PLANE_CURSOR)
5323 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005324 else
5325 val = I915_READ(CUR_WM(pipe, level));
5326
5327 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5328 }
5329
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005330 if (plane_id != PLANE_CURSOR)
5331 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005332 else
5333 val = I915_READ(CUR_WM_TRANS(pipe));
5334
5335 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5336 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005337
Matt Roper3ef00282015-03-09 10:19:24 -07005338 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005339 return;
5340
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005341 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005342}
5343
5344void skl_wm_get_hw_state(struct drm_device *dev)
5345{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005346 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005347 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005348 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005349 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005350 struct intel_crtc *intel_crtc;
5351 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005352
Damien Lespiaua269c582014-11-04 17:06:49 +00005353 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005354 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5355 intel_crtc = to_intel_crtc(crtc);
5356 cstate = to_intel_crtc_state(crtc->state);
5357
5358 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5359
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005360 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005361 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005362 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005363
Matt Roper279e99d2016-05-12 07:06:02 -07005364 if (dev_priv->active_crtcs) {
5365 /* Fully recompute DDB on first atomic commit */
5366 dev_priv->wm.distrust_bios_wm = true;
5367 } else {
5368 /* Easy/common case; just sanitize DDB now if everything off */
5369 memset(ddb, 0, sizeof(*ddb));
5370 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005371}
5372
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005373static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5374{
5375 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005376 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005377 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005379 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005380 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005381 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005382 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005383 [PIPE_A] = WM0_PIPEA_ILK,
5384 [PIPE_B] = WM0_PIPEB_ILK,
5385 [PIPE_C] = WM0_PIPEC_IVB,
5386 };
5387
5388 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005389 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005390 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005391
Ville Syrjälä15606532016-05-13 17:55:17 +03005392 memset(active, 0, sizeof(*active));
5393
Matt Roper3ef00282015-03-09 10:19:24 -07005394 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005395
5396 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005397 u32 tmp = hw->wm_pipe[pipe];
5398
5399 /*
5400 * For active pipes LP0 watermark is marked as
5401 * enabled, and LP1+ watermaks as disabled since
5402 * we can't really reverse compute them in case
5403 * multiple pipes are active.
5404 */
5405 active->wm[0].enable = true;
5406 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5407 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5408 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5409 active->linetime = hw->wm_linetime[pipe];
5410 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005411 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005412
5413 /*
5414 * For inactive pipes, all watermark levels
5415 * should be marked as enabled but zeroed,
5416 * which is what we'd compute them to.
5417 */
5418 for (level = 0; level <= max_level; level++)
5419 active->wm[level].enable = true;
5420 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005421
5422 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005423}
5424
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005425#define _FW_WM(value, plane) \
5426 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5427#define _FW_WM_VLV(value, plane) \
5428 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5429
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005430static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5431 struct g4x_wm_values *wm)
5432{
5433 uint32_t tmp;
5434
5435 tmp = I915_READ(DSPFW1);
5436 wm->sr.plane = _FW_WM(tmp, SR);
5437 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5438 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5439 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5440
5441 tmp = I915_READ(DSPFW2);
5442 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5443 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5444 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5445 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5446 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5447 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5448
5449 tmp = I915_READ(DSPFW3);
5450 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5451 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5452 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5453 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5454}
5455
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005456static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5457 struct vlv_wm_values *wm)
5458{
5459 enum pipe pipe;
5460 uint32_t tmp;
5461
5462 for_each_pipe(dev_priv, pipe) {
5463 tmp = I915_READ(VLV_DDL(pipe));
5464
Ville Syrjälä1b313892016-11-28 19:37:08 +02005465 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005466 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005467 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005468 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005469 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005470 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005471 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005472 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5473 }
5474
5475 tmp = I915_READ(DSPFW1);
5476 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005477 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5478 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5479 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005480
5481 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005482 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5483 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5484 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005485
5486 tmp = I915_READ(DSPFW3);
5487 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5488
5489 if (IS_CHERRYVIEW(dev_priv)) {
5490 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005491 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5492 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005493
5494 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005495 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5496 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005497
5498 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005499 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5500 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005501
5502 tmp = I915_READ(DSPHOWM);
5503 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005504 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5505 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5506 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5507 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5508 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5509 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5510 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5511 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5512 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005513 } else {
5514 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005515 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5516 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005517
5518 tmp = I915_READ(DSPHOWM);
5519 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005520 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5521 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5522 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5523 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5524 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5525 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005526 }
5527}
5528
5529#undef _FW_WM
5530#undef _FW_WM_VLV
5531
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005532void g4x_wm_get_hw_state(struct drm_device *dev)
5533{
5534 struct drm_i915_private *dev_priv = to_i915(dev);
5535 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5536 struct intel_crtc *crtc;
5537
5538 g4x_read_wm_values(dev_priv, wm);
5539
5540 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5541
5542 for_each_intel_crtc(dev, crtc) {
5543 struct intel_crtc_state *crtc_state =
5544 to_intel_crtc_state(crtc->base.state);
5545 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5546 struct g4x_pipe_wm *raw;
5547 enum pipe pipe = crtc->pipe;
5548 enum plane_id plane_id;
5549 int level, max_level;
5550
5551 active->cxsr = wm->cxsr;
5552 active->hpll_en = wm->hpll_en;
5553 active->fbc_en = wm->fbc_en;
5554
5555 active->sr = wm->sr;
5556 active->hpll = wm->hpll;
5557
5558 for_each_plane_id_on_crtc(crtc, plane_id) {
5559 active->wm.plane[plane_id] =
5560 wm->pipe[pipe].plane[plane_id];
5561 }
5562
5563 if (wm->cxsr && wm->hpll_en)
5564 max_level = G4X_WM_LEVEL_HPLL;
5565 else if (wm->cxsr)
5566 max_level = G4X_WM_LEVEL_SR;
5567 else
5568 max_level = G4X_WM_LEVEL_NORMAL;
5569
5570 level = G4X_WM_LEVEL_NORMAL;
5571 raw = &crtc_state->wm.g4x.raw[level];
5572 for_each_plane_id_on_crtc(crtc, plane_id)
5573 raw->plane[plane_id] = active->wm.plane[plane_id];
5574
5575 if (++level > max_level)
5576 goto out;
5577
5578 raw = &crtc_state->wm.g4x.raw[level];
5579 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5580 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5581 raw->plane[PLANE_SPRITE0] = 0;
5582 raw->fbc = active->sr.fbc;
5583
5584 if (++level > max_level)
5585 goto out;
5586
5587 raw = &crtc_state->wm.g4x.raw[level];
5588 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5589 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5590 raw->plane[PLANE_SPRITE0] = 0;
5591 raw->fbc = active->hpll.fbc;
5592
5593 out:
5594 for_each_plane_id_on_crtc(crtc, plane_id)
5595 g4x_raw_plane_wm_set(crtc_state, level,
5596 plane_id, USHRT_MAX);
5597 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5598
5599 crtc_state->wm.g4x.optimal = *active;
5600 crtc_state->wm.g4x.intermediate = *active;
5601
5602 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5603 pipe_name(pipe),
5604 wm->pipe[pipe].plane[PLANE_PRIMARY],
5605 wm->pipe[pipe].plane[PLANE_CURSOR],
5606 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5607 }
5608
5609 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5610 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5611 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5612 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5613 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5614 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5615}
5616
5617void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5618{
5619 struct intel_plane *plane;
5620 struct intel_crtc *crtc;
5621
5622 mutex_lock(&dev_priv->wm.wm_mutex);
5623
5624 for_each_intel_plane(&dev_priv->drm, plane) {
5625 struct intel_crtc *crtc =
5626 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5627 struct intel_crtc_state *crtc_state =
5628 to_intel_crtc_state(crtc->base.state);
5629 struct intel_plane_state *plane_state =
5630 to_intel_plane_state(plane->base.state);
5631 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5632 enum plane_id plane_id = plane->id;
5633 int level;
5634
5635 if (plane_state->base.visible)
5636 continue;
5637
5638 for (level = 0; level < 3; level++) {
5639 struct g4x_pipe_wm *raw =
5640 &crtc_state->wm.g4x.raw[level];
5641
5642 raw->plane[plane_id] = 0;
5643 wm_state->wm.plane[plane_id] = 0;
5644 }
5645
5646 if (plane_id == PLANE_PRIMARY) {
5647 for (level = 0; level < 3; level++) {
5648 struct g4x_pipe_wm *raw =
5649 &crtc_state->wm.g4x.raw[level];
5650 raw->fbc = 0;
5651 }
5652
5653 wm_state->sr.fbc = 0;
5654 wm_state->hpll.fbc = 0;
5655 wm_state->fbc_en = false;
5656 }
5657 }
5658
5659 for_each_intel_crtc(&dev_priv->drm, crtc) {
5660 struct intel_crtc_state *crtc_state =
5661 to_intel_crtc_state(crtc->base.state);
5662
5663 crtc_state->wm.g4x.intermediate =
5664 crtc_state->wm.g4x.optimal;
5665 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5666 }
5667
5668 g4x_program_watermarks(dev_priv);
5669
5670 mutex_unlock(&dev_priv->wm.wm_mutex);
5671}
5672
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005673void vlv_wm_get_hw_state(struct drm_device *dev)
5674{
5675 struct drm_i915_private *dev_priv = to_i915(dev);
5676 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005677 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005678 u32 val;
5679
5680 vlv_read_wm_values(dev_priv, wm);
5681
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005682 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5683 wm->level = VLV_WM_LEVEL_PM2;
5684
5685 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005686 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005687
5688 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5689 if (val & DSP_MAXFIFO_PM5_ENABLE)
5690 wm->level = VLV_WM_LEVEL_PM5;
5691
Ville Syrjälä58590c12015-09-08 21:05:12 +03005692 /*
5693 * If DDR DVFS is disabled in the BIOS, Punit
5694 * will never ack the request. So if that happens
5695 * assume we don't have to enable/disable DDR DVFS
5696 * dynamically. To test that just set the REQ_ACK
5697 * bit to poke the Punit, but don't change the
5698 * HIGH/LOW bits so that we don't actually change
5699 * the current state.
5700 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005701 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005702 val |= FORCE_DDR_FREQ_REQ_ACK;
5703 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5704
5705 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5706 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5707 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5708 "assuming DDR DVFS is disabled\n");
5709 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5710 } else {
5711 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5712 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5713 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5714 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005715
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005716 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005717 }
5718
Ville Syrjäläff32c542017-03-02 19:14:57 +02005719 for_each_intel_crtc(dev, crtc) {
5720 struct intel_crtc_state *crtc_state =
5721 to_intel_crtc_state(crtc->base.state);
5722 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5723 const struct vlv_fifo_state *fifo_state =
5724 &crtc_state->wm.vlv.fifo_state;
5725 enum pipe pipe = crtc->pipe;
5726 enum plane_id plane_id;
5727 int level;
5728
5729 vlv_get_fifo_size(crtc_state);
5730
5731 active->num_levels = wm->level + 1;
5732 active->cxsr = wm->cxsr;
5733
Ville Syrjäläff32c542017-03-02 19:14:57 +02005734 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005735 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005736 &crtc_state->wm.vlv.raw[level];
5737
5738 active->sr[level].plane = wm->sr.plane;
5739 active->sr[level].cursor = wm->sr.cursor;
5740
5741 for_each_plane_id_on_crtc(crtc, plane_id) {
5742 active->wm[level].plane[plane_id] =
5743 wm->pipe[pipe].plane[plane_id];
5744
5745 raw->plane[plane_id] =
5746 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5747 fifo_state->plane[plane_id]);
5748 }
5749 }
5750
5751 for_each_plane_id_on_crtc(crtc, plane_id)
5752 vlv_raw_plane_wm_set(crtc_state, level,
5753 plane_id, USHRT_MAX);
5754 vlv_invalidate_wms(crtc, active, level);
5755
5756 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005757 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005758
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005759 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005760 pipe_name(pipe),
5761 wm->pipe[pipe].plane[PLANE_PRIMARY],
5762 wm->pipe[pipe].plane[PLANE_CURSOR],
5763 wm->pipe[pipe].plane[PLANE_SPRITE0],
5764 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005765 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005766
5767 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5768 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5769}
5770
Ville Syrjälä602ae832017-03-02 19:15:02 +02005771void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5772{
5773 struct intel_plane *plane;
5774 struct intel_crtc *crtc;
5775
5776 mutex_lock(&dev_priv->wm.wm_mutex);
5777
5778 for_each_intel_plane(&dev_priv->drm, plane) {
5779 struct intel_crtc *crtc =
5780 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5781 struct intel_crtc_state *crtc_state =
5782 to_intel_crtc_state(crtc->base.state);
5783 struct intel_plane_state *plane_state =
5784 to_intel_plane_state(plane->base.state);
5785 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5786 const struct vlv_fifo_state *fifo_state =
5787 &crtc_state->wm.vlv.fifo_state;
5788 enum plane_id plane_id = plane->id;
5789 int level;
5790
5791 if (plane_state->base.visible)
5792 continue;
5793
5794 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005795 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005796 &crtc_state->wm.vlv.raw[level];
5797
5798 raw->plane[plane_id] = 0;
5799
5800 wm_state->wm[level].plane[plane_id] =
5801 vlv_invert_wm_value(raw->plane[plane_id],
5802 fifo_state->plane[plane_id]);
5803 }
5804 }
5805
5806 for_each_intel_crtc(&dev_priv->drm, crtc) {
5807 struct intel_crtc_state *crtc_state =
5808 to_intel_crtc_state(crtc->base.state);
5809
5810 crtc_state->wm.vlv.intermediate =
5811 crtc_state->wm.vlv.optimal;
5812 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5813 }
5814
5815 vlv_program_watermarks(dev_priv);
5816
5817 mutex_unlock(&dev_priv->wm.wm_mutex);
5818}
5819
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005820/*
5821 * FIXME should probably kill this and improve
5822 * the real watermark readout/sanitation instead
5823 */
5824static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
5825{
5826 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5827 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5828 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5829
5830 /*
5831 * Don't touch WM1S_LP_EN here.
5832 * Doing so could cause underruns.
5833 */
5834}
5835
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005836void ilk_wm_get_hw_state(struct drm_device *dev)
5837{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005838 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005839 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005840 struct drm_crtc *crtc;
5841
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005842 ilk_init_lp_watermarks(dev_priv);
5843
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005844 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005845 ilk_pipe_wm_get_hw_state(crtc);
5846
5847 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5848 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5849 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5850
5851 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005852 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005853 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5854 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5855 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005856
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005857 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005858 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5859 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005860 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005861 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5862 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005863
5864 hw->enable_fbc_wm =
5865 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5866}
5867
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005868/**
5869 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00005870 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005871 *
5872 * Calculate watermark values for the various WM regs based on current mode
5873 * and plane configuration.
5874 *
5875 * There are several cases to deal with here:
5876 * - normal (i.e. non-self-refresh)
5877 * - self-refresh (SR) mode
5878 * - lines are large relative to FIFO size (buffer can hold up to 2)
5879 * - lines are small relative to FIFO size (buffer can hold more than 2
5880 * lines), so need to account for TLB latency
5881 *
5882 * The normal calculation is:
5883 * watermark = dotclock * bytes per pixel * latency
5884 * where latency is platform & configuration dependent (we assume pessimal
5885 * values here).
5886 *
5887 * The SR calculation is:
5888 * watermark = (trunc(latency/line time)+1) * surface width *
5889 * bytes per pixel
5890 * where
5891 * line time = htotal / dotclock
5892 * surface width = hdisplay for normal plane and 64 for cursor
5893 * and latency is assumed to be high, as above.
5894 *
5895 * The final value programmed to the register should always be rounded up,
5896 * and include an extra 2 entries to account for clock crossings.
5897 *
5898 * We don't use the sprite, so we can ignore that. And on Crestline we have
5899 * to set the non-SR watermarks to 8.
5900 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02005901void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005902{
Ville Syrjälä432081b2016-10-31 22:37:03 +02005903 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005904
5905 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005906 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005907}
5908
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305909void intel_enable_ipc(struct drm_i915_private *dev_priv)
5910{
5911 u32 val;
5912
Rodrigo Vivi4d6ef0d2017-10-02 23:36:50 -07005913 /* Display WA #0477 WaDisableIPC: skl */
5914 if (IS_SKYLAKE(dev_priv)) {
5915 dev_priv->ipc_enabled = false;
5916 return;
5917 }
5918
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305919 val = I915_READ(DISP_ARB_CTL2);
5920
5921 if (dev_priv->ipc_enabled)
5922 val |= DISP_IPC_ENABLE;
5923 else
5924 val &= ~DISP_IPC_ENABLE;
5925
5926 I915_WRITE(DISP_ARB_CTL2, val);
5927}
5928
5929void intel_init_ipc(struct drm_i915_private *dev_priv)
5930{
5931 dev_priv->ipc_enabled = false;
5932 if (!HAS_IPC(dev_priv))
5933 return;
5934
5935 dev_priv->ipc_enabled = true;
5936 intel_enable_ipc(dev_priv);
5937}
5938
Jani Nikulae2828912016-01-18 09:19:47 +02005939/*
Daniel Vetter92703882012-08-09 16:46:01 +02005940 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02005941 */
5942DEFINE_SPINLOCK(mchdev_lock);
5943
5944/* Global for IPS driver to get at the current i915 device. Protected by
5945 * mchdev_lock. */
5946static struct drm_i915_private *i915_mch_dev;
5947
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005948bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005949{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005950 u16 rgvswctl;
5951
Chris Wilson67520412017-03-02 13:28:01 +00005952 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02005953
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005954 rgvswctl = I915_READ16(MEMSWCTL);
5955 if (rgvswctl & MEMCTL_CMD_STS) {
5956 DRM_DEBUG("gpu busy, RCS change rejected\n");
5957 return false; /* still busy with another command */
5958 }
5959
5960 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5961 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5962 I915_WRITE16(MEMSWCTL, rgvswctl);
5963 POSTING_READ16(MEMSWCTL);
5964
5965 rgvswctl |= MEMCTL_CMD_STS;
5966 I915_WRITE16(MEMSWCTL, rgvswctl);
5967
5968 return true;
5969}
5970
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005971static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005972{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005973 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005974 u8 fmax, fmin, fstart, vstart;
5975
Daniel Vetter92703882012-08-09 16:46:01 +02005976 spin_lock_irq(&mchdev_lock);
5977
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005978 rgvmodectl = I915_READ(MEMMODECTL);
5979
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005980 /* Enable temp reporting */
5981 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5982 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5983
5984 /* 100ms RC evaluation intervals */
5985 I915_WRITE(RCUPEI, 100000);
5986 I915_WRITE(RCDNEI, 100000);
5987
5988 /* Set max/min thresholds to 90ms and 80ms respectively */
5989 I915_WRITE(RCBMAXAVG, 90000);
5990 I915_WRITE(RCBMINAVG, 80000);
5991
5992 I915_WRITE(MEMIHYST, 1);
5993
5994 /* Set up min, max, and cur for interrupt handling */
5995 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5996 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5997 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5998 MEMMODE_FSTART_SHIFT;
5999
Ville Syrjälä616847e2015-09-18 20:03:19 +03006000 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006001 PXVFREQ_PX_SHIFT;
6002
Daniel Vetter20e4d402012-08-08 23:35:39 +02006003 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6004 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006005
Daniel Vetter20e4d402012-08-08 23:35:39 +02006006 dev_priv->ips.max_delay = fstart;
6007 dev_priv->ips.min_delay = fmin;
6008 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006009
6010 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6011 fmax, fmin, fstart);
6012
6013 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6014
6015 /*
6016 * Interrupts will be enabled in ironlake_irq_postinstall
6017 */
6018
6019 I915_WRITE(VIDSTART, vstart);
6020 POSTING_READ(VIDSTART);
6021
6022 rgvmodectl |= MEMMODE_SWMODE_EN;
6023 I915_WRITE(MEMMODECTL, rgvmodectl);
6024
Daniel Vetter92703882012-08-09 16:46:01 +02006025 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006026 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006027 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006028
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006029 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006030
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006031 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6032 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006033 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006034 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006035 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006036
6037 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006038}
6039
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006040static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006041{
Daniel Vetter92703882012-08-09 16:46:01 +02006042 u16 rgvswctl;
6043
6044 spin_lock_irq(&mchdev_lock);
6045
6046 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006047
6048 /* Ack interrupts, disable EFC interrupt */
6049 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6050 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6051 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6052 I915_WRITE(DEIIR, DE_PCU_EVENT);
6053 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6054
6055 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006056 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006057 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006058 rgvswctl |= MEMCTL_CMD_STS;
6059 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006060 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006061
Daniel Vetter92703882012-08-09 16:46:01 +02006062 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006063}
6064
Daniel Vetteracbe9472012-07-26 11:50:05 +02006065/* There's a funny hw issue where the hw returns all 0 when reading from
6066 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6067 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6068 * all limits and the gpu stuck at whatever frequency it is at atm).
6069 */
Akash Goel74ef1172015-03-06 11:07:19 +05306070static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006071{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006072 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006073 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006074
Daniel Vetter20b46e52012-07-26 11:16:14 +02006075 /* Only set the down limit when we've reached the lowest level to avoid
6076 * getting more interrupts, otherwise leave this clear. This prevents a
6077 * race in the hw when coming out of rc6: There's a tiny window where
6078 * the hw runs at the minimal clock before selecting the desired
6079 * frequency, if the down threshold expires in that window we will not
6080 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006081 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006082 limits = (rps->max_freq_softlimit) << 23;
6083 if (val <= rps->min_freq_softlimit)
6084 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306085 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006086 limits = rps->max_freq_softlimit << 24;
6087 if (val <= rps->min_freq_softlimit)
6088 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306089 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006090
6091 return limits;
6092}
6093
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006094static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6095{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006096 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006097 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05306098 u32 threshold_up = 0, threshold_down = 0; /* in % */
6099 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006100
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006101 new_power = rps->power;
6102 switch (rps->power) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006103 case LOW_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006104 if (val > rps->efficient_freq + 1 &&
6105 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006106 new_power = BETWEEN;
6107 break;
6108
6109 case BETWEEN:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006110 if (val <= rps->efficient_freq &&
6111 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006112 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006113 else if (val >= rps->rp0_freq &&
6114 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006115 new_power = HIGH_POWER;
6116 break;
6117
6118 case HIGH_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006119 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6120 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006121 new_power = BETWEEN;
6122 break;
6123 }
6124 /* Max/min bins are special */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006125 if (val <= rps->min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006126 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006127 if (val >= rps->max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006128 new_power = HIGH_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006129 if (new_power == rps->power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006130 return;
6131
6132 /* Note the units here are not exactly 1us, but 1280ns. */
6133 switch (new_power) {
6134 case LOW_POWER:
6135 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306136 ei_up = 16000;
6137 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006138
6139 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306140 ei_down = 32000;
6141 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006142 break;
6143
6144 case BETWEEN:
6145 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306146 ei_up = 13000;
6147 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006148
6149 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306150 ei_down = 32000;
6151 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006152 break;
6153
6154 case HIGH_POWER:
6155 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306156 ei_up = 10000;
6157 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006158
6159 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306160 ei_down = 32000;
6161 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006162 break;
6163 }
6164
Mika Kuoppala6067a272017-02-15 15:52:59 +02006165 /* When byt can survive without system hang with dynamic
6166 * sw freq adjustments, this restriction can be lifted.
6167 */
6168 if (IS_VALLEYVIEW(dev_priv))
6169 goto skip_hw_write;
6170
Akash Goel8a586432015-03-06 11:07:18 +05306171 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006172 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306173 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006174 GT_INTERVAL_FROM_US(dev_priv,
6175 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306176
6177 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006178 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306179 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006180 GT_INTERVAL_FROM_US(dev_priv,
6181 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306182
Chris Wilsona72b5622016-07-02 15:35:59 +01006183 I915_WRITE(GEN6_RP_CONTROL,
6184 GEN6_RP_MEDIA_TURBO |
6185 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6186 GEN6_RP_MEDIA_IS_GFX |
6187 GEN6_RP_ENABLE |
6188 GEN6_RP_UP_BUSY_AVG |
6189 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306190
Mika Kuoppala6067a272017-02-15 15:52:59 +02006191skip_hw_write:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006192 rps->power = new_power;
6193 rps->up_threshold = threshold_up;
6194 rps->down_threshold = threshold_down;
6195 rps->last_adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006196}
6197
Chris Wilson2876ce72014-03-28 08:03:34 +00006198static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6199{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006200 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006201 u32 mask = 0;
6202
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006203 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006204 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006205 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006206 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006207 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006208
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006209 mask &= dev_priv->pm_rps_events;
6210
Imre Deak59d02a12014-12-19 19:33:26 +02006211 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006212}
6213
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006214/* gen6_set_rps is called to update the frequency request, but should also be
6215 * called when the range (min_delay and max_delay) is modified so that we can
6216 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006217static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006218{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006219 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6220
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006221 /* min/max delay may still have been modified so be sure to
6222 * write the limits value.
6223 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006224 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006225 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006226
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006227 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306228 I915_WRITE(GEN6_RPNSWREQ,
6229 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006230 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006231 I915_WRITE(GEN6_RPNSWREQ,
6232 HSW_FREQUENCY(val));
6233 else
6234 I915_WRITE(GEN6_RPNSWREQ,
6235 GEN6_FREQUENCY(val) |
6236 GEN6_OFFSET(0) |
6237 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006238 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006239
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006240 /* Make sure we continue to get interrupts
6241 * until we hit the minimum or maximum frequencies.
6242 */
Akash Goel74ef1172015-03-06 11:07:19 +05306243 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006244 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006245
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006246 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006247 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006248
6249 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006250}
6251
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006252static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006253{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006254 int err;
6255
Chris Wilsondc979972016-05-10 14:10:04 +01006256 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006257 "Odd GPU freq value\n"))
6258 val &= ~1;
6259
Deepak Scd25dd52015-07-10 18:31:40 +05306260 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6261
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006262 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006263 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6264 if (err)
6265 return err;
6266
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006267 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006268 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006269
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006270 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006271 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006272
6273 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006274}
6275
Deepak Sa7f6e232015-05-09 18:04:44 +05306276/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306277 *
6278 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306279 * 1. Forcewake Media well.
6280 * 2. Request idle freq.
6281 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306282*/
6283static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6284{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006285 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6286 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006287 int err;
Deepak S5549d252014-06-28 11:26:11 +05306288
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006289 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306290 return;
6291
Chris Wilsonc9efef72017-01-02 15:28:45 +00006292 /* The punit delays the write of the frequency and voltage until it
6293 * determines the GPU is awake. During normal usage we don't want to
6294 * waste power changing the frequency if the GPU is sleeping (rc6).
6295 * However, the GPU and driver is now idle and we do not want to delay
6296 * switching to minimum voltage (reducing power whilst idle) as we do
6297 * not expect to be woken in the near future and so must flush the
6298 * change by waking the device.
6299 *
6300 * We choose to take the media powerwell (either would do to trick the
6301 * punit into committing the voltage change) as that takes a lot less
6302 * power than the render powerwell.
6303 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306304 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006305 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306306 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006307
6308 if (err)
6309 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306310}
6311
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006312void gen6_rps_busy(struct drm_i915_private *dev_priv)
6313{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006314 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6315
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006316 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006317 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006318 u8 freq;
6319
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006320 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006321 gen6_rps_reset_ei(dev_priv);
6322 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006323 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006324
Chris Wilsonc33d2472016-07-04 08:08:36 +01006325 gen6_enable_rps_interrupts(dev_priv);
6326
Chris Wilsonbd648182017-02-10 15:03:48 +00006327 /* Use the user's desired frequency as a guide, but for better
6328 * performance, jump directly to RPe as our starting frequency.
6329 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006330 freq = max(rps->cur_freq,
6331 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006332
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006333 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006334 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006335 rps->min_freq_softlimit,
6336 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006337 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006338 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006339 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006340}
6341
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006342void gen6_rps_idle(struct drm_i915_private *dev_priv)
6343{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006344 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6345
Chris Wilsonc33d2472016-07-04 08:08:36 +01006346 /* Flush our bottom-half so that it does not race with us
6347 * setting the idle frequency and so that it is bounded by
6348 * our rpm wakeref. And then disable the interrupts to stop any
6349 * futher RPS reclocking whilst we are asleep.
6350 */
6351 gen6_disable_rps_interrupts(dev_priv);
6352
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006353 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006354 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306356 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006357 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006358 gen6_set_rps(dev_priv, rps->idle_freq);
6359 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006360 I915_WRITE(GEN6_PMINTRMSK,
6361 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006362 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006363 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006364}
6365
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006366void gen6_rps_boost(struct drm_i915_gem_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006367 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006368{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006369 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006370 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006371 bool boost;
6372
Chris Wilson8d3afd72015-05-21 21:01:47 +01006373 /* This is intentionally racy! We peek at the state here, then
6374 * validate inside the RPS worker.
6375 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006376 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006377 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006378
Chris Wilson253a2812018-02-06 14:31:37 +00006379 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6380 return;
6381
6382 /* Serializes with i915_gem_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006383 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006384 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006385 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6386 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006387 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006388 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006389 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006390 if (!boost)
6391 return;
6392
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006393 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6394 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006395
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006396 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006397}
6398
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006399int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006400{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006401 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006402 int err;
6403
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006404 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006405 GEM_BUG_ON(val > rps->max_freq);
6406 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006407
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006408 if (!rps->enabled) {
6409 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006410 return 0;
6411 }
6412
Chris Wilsondc979972016-05-10 14:10:04 +01006413 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006414 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006415 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006416 err = gen6_set_rps(dev_priv, val);
6417
6418 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006419}
6420
Chris Wilsondc979972016-05-10 14:10:04 +01006421static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006422{
Zhe Wang20e49362014-11-04 17:07:05 +00006423 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006424 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006425}
6426
Chris Wilsondc979972016-05-10 14:10:04 +01006427static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306428{
Akash Goel2030d682016-04-23 00:05:45 +05306429 I915_WRITE(GEN6_RP_CONTROL, 0);
6430}
6431
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006432static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006433{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006434 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006435}
6436
6437static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6438{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006439 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306440 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006441}
6442
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006443static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306444{
Deepak S38807742014-05-23 21:00:15 +05306445 I915_WRITE(GEN6_RC_CONTROL, 0);
6446}
6447
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006448static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6449{
6450 I915_WRITE(GEN6_RP_CONTROL, 0);
6451}
6452
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006453static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006454{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006455 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006456 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006457 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006458
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006459 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006460
Mika Kuoppala59bad942015-01-16 11:34:40 +02006461 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006462}
6463
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006464static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6465{
6466 I915_WRITE(GEN6_RP_CONTROL, 0);
6467}
6468
Chris Wilsondc979972016-05-10 14:10:04 +01006469static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306470{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306471 bool enable_rc6 = true;
6472 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006473 u32 rc_ctl;
6474 int rc_sw_target;
6475
6476 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6477 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6478 RC_SW_TARGET_STATE_SHIFT;
6479 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6480 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6481 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6482 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6483 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306484
6485 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006486 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306487 enable_rc6 = false;
6488 }
6489
6490 /*
6491 * The exact context size is not known for BXT, so assume a page size
6492 * for this check.
6493 */
6494 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006495 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6496 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006497 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306498 enable_rc6 = false;
6499 }
6500
6501 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6502 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6503 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6504 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006505 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306506 enable_rc6 = false;
6507 }
6508
Imre Deakfc619842016-06-29 19:13:55 +03006509 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6510 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6511 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6512 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6513 enable_rc6 = false;
6514 }
6515
6516 if (!I915_READ(GEN6_GFXPAUSE)) {
6517 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6518 enable_rc6 = false;
6519 }
6520
6521 if (!I915_READ(GEN8_MISC_CTRL0)) {
6522 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306523 enable_rc6 = false;
6524 }
6525
6526 return enable_rc6;
6527}
6528
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006529static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006530{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006531 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006532
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006533 /* Powersaving is controlled by the host when inside a VM */
6534 if (intel_vgpu_active(i915))
6535 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306536
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006537 if (info->has_rc6 &&
6538 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306539 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006540 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306541 }
6542
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006543 /*
6544 * We assume that we do not have any deep rc6 levels if we don't have
6545 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6546 * as the initial coarse check for rc6 in general, moving on to
6547 * progressively finer/deeper levels.
6548 */
6549 if (!info->has_rc6 && info->has_rc6p)
6550 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006551
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006552 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006553}
6554
Chris Wilsondc979972016-05-10 14:10:04 +01006555static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006556{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006557 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6558
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006559 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006560
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006561 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006562 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006563 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006564 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6565 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6566 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006567 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006568 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006569 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6570 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6571 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006572 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006573 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006574 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006575
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006576 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006577 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006578 IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006579 u32 ddcc_status = 0;
6580
6581 if (sandybridge_pcode_read(dev_priv,
6582 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6583 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006584 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006585 clamp_t(u8,
6586 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006587 rps->min_freq,
6588 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006589 }
6590
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006591 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05306592 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006593 * the natural hardware unit for SKL
6594 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006595 rps->rp0_freq *= GEN9_FREQ_SCALER;
6596 rps->rp1_freq *= GEN9_FREQ_SCALER;
6597 rps->min_freq *= GEN9_FREQ_SCALER;
6598 rps->max_freq *= GEN9_FREQ_SCALER;
6599 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306600 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006601}
6602
Chris Wilson3a45b052016-07-13 09:10:32 +01006603static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006604 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006605{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006606 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6607 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006608
6609 /* force a reset */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006610 rps->power = -1;
6611 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006612
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006613 if (set(dev_priv, freq))
6614 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006615}
6616
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006617/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006618static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006619{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006620 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6621
David Weinehall36fe7782017-11-17 10:01:46 +02006622 /* Program defaults and thresholds for RPS */
6623 if (IS_GEN9(dev_priv))
6624 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6625 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006626
Akash Goel0beb0592015-03-06 11:07:20 +05306627 /* 1 second timeout*/
6628 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6629 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6630
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006631 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006632
Akash Goel0beb0592015-03-06 11:07:20 +05306633 /* Leaning on the below call to gen6_set_rps to program/setup the
6634 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6635 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006636 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006637
6638 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6639}
6640
Chris Wilsondc979972016-05-10 14:10:04 +01006641static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006642{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006643 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306644 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006645 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006646
6647 /* 1a: Software RC state - RC0 */
6648 I915_WRITE(GEN6_RC_STATE, 0);
6649
6650 /* 1b: Get forcewake during program sequence. Although the driver
6651 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006652 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006653
6654 /* 2a: Disable RC states. */
6655 I915_WRITE(GEN6_RC_CONTROL, 0);
6656
6657 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006658 if (INTEL_GEN(dev_priv) >= 10) {
6659 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6660 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6661 } else if (IS_SKYLAKE(dev_priv)) {
6662 /*
6663 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6664 * when CPG is enabled
6665 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306666 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006667 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306668 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006669 }
6670
Zhe Wang20e49362014-11-04 17:07:05 +00006671 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6672 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306673 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006674 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306675
Dave Gordon1a3d1892016-05-13 15:36:30 +01006676 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306677 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6678
Zhe Wang20e49362014-11-04 17:07:05 +00006679 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006680
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006681 /*
6682 * 2c: Program Coarse Power Gating Policies.
6683 *
6684 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6685 * use instead is a more conservative estimate for the maximum time
6686 * it takes us to service a CS interrupt and submit a new ELSP - that
6687 * is the time which the GPU is idle waiting for the CPU to select the
6688 * next request to execute. If the idle hysteresis is less than that
6689 * interrupt service latency, the hardware will automatically gate
6690 * the power well and we will then incur the wake up cost on top of
6691 * the service latency. A similar guide from intel_pstate is that we
6692 * do not want the enable hysteresis to less than the wakeup latency.
6693 *
6694 * igt/gem_exec_nop/sequential provides a rough estimate for the
6695 * service latency, and puts it around 10us for Broadwell (and other
6696 * big core) and around 40us for Broxton (and other low power cores).
6697 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6698 * However, the wakeup latency on Broxton is closer to 100us. To be
6699 * conservative, we have to factor in a context switch on top (due
6700 * to ksoftirqd).
6701 */
6702 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6703 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006704
Zhe Wang20e49362014-11-04 17:07:05 +00006705 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006706 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07006707
6708 /* WaRsUseTimeoutMode:cnl (pre-prod) */
6709 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
6710 rc6_mode = GEN7_RC_CTL_TO_MODE;
6711 else
6712 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
6713
Chris Wilson1c044f92017-01-25 17:26:01 +00006714 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006715 GEN6_RC_CTL_HW_ENABLE |
6716 GEN6_RC_CTL_RC6_ENABLE |
6717 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00006718
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306719 /*
6720 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306721 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306722 */
Chris Wilsondc979972016-05-10 14:10:04 +01006723 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306724 I915_WRITE(GEN9_PG_ENABLE, 0);
6725 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006726 I915_WRITE(GEN9_PG_ENABLE,
6727 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00006728
Mika Kuoppala59bad942015-01-16 11:34:40 +02006729 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006730}
6731
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006732static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006733{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006734 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306735 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006736
6737 /* 1a: Software RC state - RC0 */
6738 I915_WRITE(GEN6_RC_STATE, 0);
6739
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006740 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006741 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006742 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006743
6744 /* 2a: Disable RC states. */
6745 I915_WRITE(GEN6_RC_CONTROL, 0);
6746
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006747 /* 2b: Program RC6 thresholds.*/
6748 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6749 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6750 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306751 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006752 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006753 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006754 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006755
6756 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006757
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006758 I915_WRITE(GEN6_RC_CONTROL,
6759 GEN6_RC_CTL_HW_ENABLE |
6760 GEN7_RC_CTL_TO_MODE |
6761 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006762
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006763 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6764}
6765
6766static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6767{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006768 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6769
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006770 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6771
6772 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006773 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006774 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006775 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006776 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006777 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6778 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006779
Daniel Vetter7526ed72014-09-29 15:07:19 +02006780 /* Docs recommend 900MHz, and 300 MHz respectively */
6781 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006782 rps->max_freq_softlimit << 24 |
6783 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006784
Daniel Vetter7526ed72014-09-29 15:07:19 +02006785 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6786 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6787 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6788 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006789
Daniel Vetter7526ed72014-09-29 15:07:19 +02006790 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006791
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006792 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006793 I915_WRITE(GEN6_RP_CONTROL,
6794 GEN6_RP_MEDIA_TURBO |
6795 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6796 GEN6_RP_MEDIA_IS_GFX |
6797 GEN6_RP_ENABLE |
6798 GEN6_RP_UP_BUSY_AVG |
6799 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006800
Chris Wilson3a45b052016-07-13 09:10:32 +01006801 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006802
Mika Kuoppala59bad942015-01-16 11:34:40 +02006803 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006804}
6805
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006806static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006807{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006808 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306809 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006810 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006811 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006812 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006813
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006814 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006815
6816 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006817 gtfifodbg = I915_READ(GTFIFODBG);
6818 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006819 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6820 I915_WRITE(GTFIFODBG, gtfifodbg);
6821 }
6822
Mika Kuoppala59bad942015-01-16 11:34:40 +02006823 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006824
6825 /* disable the counters and set deterministic thresholds */
6826 I915_WRITE(GEN6_RC_CONTROL, 0);
6827
6828 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6829 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6830 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6831 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6832 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6833
Akash Goel3b3f1652016-10-13 22:44:48 +05306834 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006835 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006836
6837 I915_WRITE(GEN6_RC_SLEEP, 0);
6838 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01006839 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07006840 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6841 else
6842 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08006843 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006844 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6845
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006846 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006847 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
6848 if (HAS_RC6p(dev_priv))
6849 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
6850 if (HAS_RC6pp(dev_priv))
6851 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006852 I915_WRITE(GEN6_RC_CONTROL,
6853 rc6_mask |
6854 GEN6_RC_CTL_EI_MODE(1) |
6855 GEN6_RC_CTL_HW_ENABLE);
6856
Ben Widawsky31643d52012-09-26 10:34:01 -07006857 rc6vids = 0;
6858 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01006859 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006860 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006861 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006862 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6863 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6864 rc6vids &= 0xffff00;
6865 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6866 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6867 if (ret)
6868 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6869 }
6870
Mika Kuoppala59bad942015-01-16 11:34:40 +02006871 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006872}
6873
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006874static void gen6_enable_rps(struct drm_i915_private *dev_priv)
6875{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006876 /* Here begins a magic sequence of register writes to enable
6877 * auto-downclocking.
6878 *
6879 * Perhaps there might be some value in exposing these to
6880 * userspace...
6881 */
6882 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6883
6884 /* Power down if completely idle for over 50ms */
6885 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
6886 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6887
6888 reset_rps(dev_priv, gen6_set_rps);
6889
6890 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6891}
6892
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006893static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006894{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006895 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006896 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006897 unsigned int gpu_freq;
6898 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306899 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006900 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03006901 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006902
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006903 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006904
Ben Widawskyeda79642013-10-07 17:15:48 -03006905 policy = cpufreq_cpu_get(0);
6906 if (policy) {
6907 max_ia_freq = policy->cpuinfo.max_freq;
6908 cpufreq_cpu_put(policy);
6909 } else {
6910 /*
6911 * Default to measured freq if none found, PCU will ensure we
6912 * don't go over
6913 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006914 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03006915 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006916
6917 /* Convert from kHz to MHz */
6918 max_ia_freq /= 1000;
6919
Ben Widawsky153b4b952013-10-22 22:05:09 -07006920 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07006921 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6922 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006923
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006924 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306925 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006926 min_gpu_freq = rps->min_freq / GEN9_FREQ_SCALER;
6927 max_gpu_freq = rps->max_freq / GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05306928 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006929 min_gpu_freq = rps->min_freq;
6930 max_gpu_freq = rps->max_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306931 }
6932
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006933 /*
6934 * For each potential GPU frequency, load a ring frequency we'd like
6935 * to use for memory access. We do this by specifying the IA frequency
6936 * the PCU should use as a reference to determine the ring frequency.
6937 */
Akash Goel4c8c7742015-06-29 14:50:20 +05306938 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
6939 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006940 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006941
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006942 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306943 /*
6944 * ring_freq = 2 * GT. ring_freq is in 100MHz units
6945 * No floor required for ring frequency on SKL.
6946 */
6947 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006948 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07006949 /* max(2 * GT, DDR). NB: GT is 50MHz units */
6950 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01006951 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07006952 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006953 ring_freq = max(min_ring_freq, ring_freq);
6954 /* leave ia_freq as the default, chosen by cpufreq */
6955 } else {
6956 /* On older processors, there is no separate ring
6957 * clock domain, so in order to boost the bandwidth
6958 * of the ring, we need to upclock the CPU (ia_freq).
6959 *
6960 * For GPU frequencies less than 750MHz,
6961 * just use the lowest ring freq.
6962 */
6963 if (gpu_freq < min_freq)
6964 ia_freq = 800;
6965 else
6966 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6967 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6968 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006969
Ben Widawsky42c05262012-09-26 10:34:00 -07006970 sandybridge_pcode_write(dev_priv,
6971 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006972 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6973 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6974 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006975 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006976}
6977
Ville Syrjälä03af2042014-06-28 02:03:53 +03006978static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306979{
6980 u32 val, rp0;
6981
Jani Nikula5b5929c2015-10-07 11:17:46 +03006982 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306983
Imre Deak43b67992016-08-31 19:13:02 +03006984 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006985 case 8:
6986 /* (2 * 4) config */
6987 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6988 break;
6989 case 12:
6990 /* (2 * 6) config */
6991 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6992 break;
6993 case 16:
6994 /* (2 * 8) config */
6995 default:
6996 /* Setting (2 * 8) Min RP0 for any other combination */
6997 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6998 break;
Deepak S095acd52015-01-17 11:05:59 +05306999 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007000
7001 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7002
Deepak S2b6b3a02014-05-27 15:59:30 +05307003 return rp0;
7004}
7005
7006static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7007{
7008 u32 val, rpe;
7009
7010 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7011 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7012
7013 return rpe;
7014}
7015
Deepak S7707df42014-07-12 18:46:14 +05307016static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7017{
7018 u32 val, rp1;
7019
Jani Nikula5b5929c2015-10-07 11:17:46 +03007020 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7021 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7022
Deepak S7707df42014-07-12 18:46:14 +05307023 return rp1;
7024}
7025
Deepak S96676fe2016-08-12 18:46:41 +05307026static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7027{
7028 u32 val, rpn;
7029
7030 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7031 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7032 FB_GFX_FREQ_FUSE_MASK);
7033
7034 return rpn;
7035}
7036
Deepak Sf8f2b002014-07-10 13:16:21 +05307037static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7038{
7039 u32 val, rp1;
7040
7041 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7042
7043 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7044
7045 return rp1;
7046}
7047
Ville Syrjälä03af2042014-06-28 02:03:53 +03007048static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007049{
7050 u32 val, rp0;
7051
Jani Nikula64936252013-05-22 15:36:20 +03007052 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007053
7054 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7055 /* Clamp to max */
7056 rp0 = min_t(u32, rp0, 0xea);
7057
7058 return rp0;
7059}
7060
7061static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7062{
7063 u32 val, rpe;
7064
Jani Nikula64936252013-05-22 15:36:20 +03007065 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007066 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007067 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007068 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7069
7070 return rpe;
7071}
7072
Ville Syrjälä03af2042014-06-28 02:03:53 +03007073static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007074{
Imre Deak36146032014-12-04 18:39:35 +02007075 u32 val;
7076
7077 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7078 /*
7079 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7080 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7081 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7082 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7083 * to make sure it matches what Punit accepts.
7084 */
7085 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007086}
7087
Imre Deakae484342014-03-31 15:10:44 +03007088/* Check that the pctx buffer wasn't move under us. */
7089static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7090{
7091 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7092
Matthew Auld77894222017-12-11 15:18:18 +00007093 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007094 dev_priv->vlv_pctx->stolen->start);
7095}
7096
Deepak S38807742014-05-23 21:00:15 +05307097
7098/* Check that the pcbr address is not empty. */
7099static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7100{
7101 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7102
7103 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7104}
7105
Chris Wilsondc979972016-05-10 14:10:04 +01007106static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307107{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007108 resource_size_t pctx_paddr, paddr;
7109 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307110 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307111
Deepak S38807742014-05-23 21:00:15 +05307112 pcbr = I915_READ(VLV_PCBR);
7113 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007114 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007115 paddr = dev_priv->dsm.end + 1 - pctx_size;
7116 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307117
7118 pctx_paddr = (paddr & (~4095));
7119 I915_WRITE(VLV_PCBR, pctx_paddr);
7120 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007121
7122 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307123}
7124
Chris Wilsondc979972016-05-10 14:10:04 +01007125static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007126{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007127 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007128 resource_size_t pctx_paddr;
7129 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007130 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007131
7132 pcbr = I915_READ(VLV_PCBR);
7133 if (pcbr) {
7134 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007135 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007136
Matthew Auld77894222017-12-11 15:18:18 +00007137 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007138 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007139 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007140 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007141 pctx_size);
7142 goto out;
7143 }
7144
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007145 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7146
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007147 /*
7148 * From the Gunit register HAS:
7149 * The Gfx driver is expected to program this register and ensure
7150 * proper allocation within Gfx stolen memory. For example, this
7151 * register should be programmed such than the PCBR range does not
7152 * overlap with other ranges, such as the frame buffer, protected
7153 * memory, or any other relevant ranges.
7154 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007155 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007156 if (!pctx) {
7157 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007158 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007159 }
7160
Matthew Auld77894222017-12-11 15:18:18 +00007161 GEM_BUG_ON(range_overflows_t(u64,
7162 dev_priv->dsm.start,
7163 pctx->stolen->start,
7164 U32_MAX));
7165 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007166 I915_WRITE(VLV_PCBR, pctx_paddr);
7167
7168out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007169 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007170 dev_priv->vlv_pctx = pctx;
7171}
7172
Chris Wilsondc979972016-05-10 14:10:04 +01007173static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007174{
Imre Deakae484342014-03-31 15:10:44 +03007175 if (WARN_ON(!dev_priv->vlv_pctx))
7176 return;
7177
Chris Wilsonf0cd5182016-10-28 13:58:43 +01007178 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03007179 dev_priv->vlv_pctx = NULL;
7180}
7181
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007182static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7183{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007184 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007185 vlv_get_cck_clock(dev_priv, "GPLL ref",
7186 CCK_GPLL_CLOCK_CONTROL,
7187 dev_priv->czclk_freq);
7188
7189 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007190 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007191}
7192
Chris Wilsondc979972016-05-10 14:10:04 +01007193static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007194{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007195 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007196 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007197
Chris Wilsondc979972016-05-10 14:10:04 +01007198 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007199
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007200 vlv_init_gpll_ref_freq(dev_priv);
7201
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007202 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7203 switch ((val >> 6) & 3) {
7204 case 0:
7205 case 1:
7206 dev_priv->mem_freq = 800;
7207 break;
7208 case 2:
7209 dev_priv->mem_freq = 1066;
7210 break;
7211 case 3:
7212 dev_priv->mem_freq = 1333;
7213 break;
7214 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007215 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007216
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007217 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7218 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007219 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007220 intel_gpu_freq(dev_priv, rps->max_freq),
7221 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007222
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007223 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007224 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007225 intel_gpu_freq(dev_priv, rps->efficient_freq),
7226 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007227
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007228 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307229 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007230 intel_gpu_freq(dev_priv, rps->rp1_freq),
7231 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307232
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007233 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007234 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007235 intel_gpu_freq(dev_priv, rps->min_freq),
7236 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007237}
7238
Chris Wilsondc979972016-05-10 14:10:04 +01007239static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307240{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007241 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007242 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307243
Chris Wilsondc979972016-05-10 14:10:04 +01007244 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307245
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007246 vlv_init_gpll_ref_freq(dev_priv);
7247
Ville Syrjäläa5805162015-05-26 20:42:30 +03007248 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007249 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007250 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007251
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007252 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007253 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007254 dev_priv->mem_freq = 2000;
7255 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007256 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007257 dev_priv->mem_freq = 1600;
7258 break;
7259 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007260 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007261
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007262 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7263 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307264 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007265 intel_gpu_freq(dev_priv, rps->max_freq),
7266 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307267
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007268 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307269 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007270 intel_gpu_freq(dev_priv, rps->efficient_freq),
7271 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307272
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007273 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307274 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007275 intel_gpu_freq(dev_priv, rps->rp1_freq),
7276 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307277
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007278 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307279 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007280 intel_gpu_freq(dev_priv, rps->min_freq),
7281 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307282
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007283 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7284 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007285 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307286}
7287
Chris Wilsondc979972016-05-10 14:10:04 +01007288static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007289{
Chris Wilsondc979972016-05-10 14:10:04 +01007290 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007291}
7292
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007293static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307294{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007295 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307296 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007297 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307298
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007299 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7300 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307301 if (gtfifodbg) {
7302 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7303 gtfifodbg);
7304 I915_WRITE(GTFIFODBG, gtfifodbg);
7305 }
7306
7307 cherryview_check_pctx(dev_priv);
7308
7309 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7310 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007311 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307312
Ville Syrjälä160614a2015-01-19 13:50:47 +02007313 /* Disable RC states. */
7314 I915_WRITE(GEN6_RC_CONTROL, 0);
7315
Deepak S38807742014-05-23 21:00:15 +05307316 /* 2a: Program RC6 thresholds.*/
7317 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7318 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7319 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7320
Akash Goel3b3f1652016-10-13 22:44:48 +05307321 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007322 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307323 I915_WRITE(GEN6_RC_SLEEP, 0);
7324
Deepak Sf4f71c72015-03-28 15:23:35 +05307325 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7326 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307327
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007328 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307329 I915_WRITE(VLV_COUNTER_CONTROL,
7330 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7331 VLV_MEDIA_RC6_COUNT_EN |
7332 VLV_RENDER_RC6_COUNT_EN));
7333
7334 /* For now we assume BIOS is allocating and populating the PCBR */
7335 pcbr = I915_READ(VLV_PCBR);
7336
Deepak S38807742014-05-23 21:00:15 +05307337 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007338 rc6_mode = 0;
7339 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007340 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307341 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7342
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007343 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7344}
7345
7346static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7347{
7348 u32 val;
7349
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007350 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7351
7352 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007353 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307354 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7355 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7356 I915_WRITE(GEN6_RP_UP_EI, 66000);
7357 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7358
7359 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7360
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007361 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307362 I915_WRITE(GEN6_RP_CONTROL,
7363 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007364 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307365 GEN6_RP_ENABLE |
7366 GEN6_RP_UP_BUSY_AVG |
7367 GEN6_RP_DOWN_IDLE_AVG);
7368
Deepak S3ef62342015-04-29 08:36:24 +05307369 /* Setting Fixed Bias */
7370 val = VLV_OVERRIDE_EN |
7371 VLV_SOC_TDP_EN |
7372 CHV_BIAS_CPU_50_SOC_50;
7373 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7374
Deepak S2b6b3a02014-05-27 15:59:30 +05307375 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7376
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007377 /* RPS code assumes GPLL is used */
7378 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7379
Jani Nikula742f4912015-09-03 11:16:09 +03007380 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307381 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7382
Chris Wilson3a45b052016-07-13 09:10:32 +01007383 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307384
Mika Kuoppala59bad942015-01-16 11:34:40 +02007385 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307386}
7387
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007388static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007389{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007390 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307391 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007392 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007393
Imre Deakae484342014-03-31 15:10:44 +03007394 valleyview_check_pctx(dev_priv);
7395
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007396 gtfifodbg = I915_READ(GTFIFODBG);
7397 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007398 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7399 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007400 I915_WRITE(GTFIFODBG, gtfifodbg);
7401 }
7402
Mika Kuoppala59bad942015-01-16 11:34:40 +02007403 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007404
Ville Syrjälä160614a2015-01-19 13:50:47 +02007405 /* Disable RC states. */
7406 I915_WRITE(GEN6_RC_CONTROL, 0);
7407
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007408 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7409 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7410 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7411
7412 for_each_engine(engine, dev_priv, id)
7413 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7414
7415 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7416
7417 /* Allows RC6 residency counter to work */
7418 I915_WRITE(VLV_COUNTER_CONTROL,
7419 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7420 VLV_MEDIA_RC0_COUNT_EN |
7421 VLV_RENDER_RC0_COUNT_EN |
7422 VLV_MEDIA_RC6_COUNT_EN |
7423 VLV_RENDER_RC6_COUNT_EN));
7424
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007425 I915_WRITE(GEN6_RC_CONTROL,
7426 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007427
7428 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7429}
7430
7431static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7432{
7433 u32 val;
7434
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007435 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7436
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007437 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007438 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7439 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7440 I915_WRITE(GEN6_RP_UP_EI, 66000);
7441 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7442
7443 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7444
7445 I915_WRITE(GEN6_RP_CONTROL,
7446 GEN6_RP_MEDIA_TURBO |
7447 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7448 GEN6_RP_MEDIA_IS_GFX |
7449 GEN6_RP_ENABLE |
7450 GEN6_RP_UP_BUSY_AVG |
7451 GEN6_RP_DOWN_IDLE_CONT);
7452
Deepak S3ef62342015-04-29 08:36:24 +05307453 /* Setting Fixed Bias */
7454 val = VLV_OVERRIDE_EN |
7455 VLV_SOC_TDP_EN |
7456 VLV_BIAS_CPU_125_SOC_875;
7457 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7458
Jani Nikula64936252013-05-22 15:36:20 +03007459 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007460
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007461 /* RPS code assumes GPLL is used */
7462 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7463
Jani Nikula742f4912015-09-03 11:16:09 +03007464 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007465 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7466
Chris Wilson3a45b052016-07-13 09:10:32 +01007467 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007468
Mika Kuoppala59bad942015-01-16 11:34:40 +02007469 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007470}
7471
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007472static unsigned long intel_pxfreq(u32 vidfreq)
7473{
7474 unsigned long freq;
7475 int div = (vidfreq & 0x3f0000) >> 16;
7476 int post = (vidfreq & 0x3000) >> 12;
7477 int pre = (vidfreq & 0x7);
7478
7479 if (!pre)
7480 return 0;
7481
7482 freq = ((div * 133333) / ((1<<post) * pre));
7483
7484 return freq;
7485}
7486
Daniel Vettereb48eb02012-04-26 23:28:12 +02007487static const struct cparams {
7488 u16 i;
7489 u16 t;
7490 u16 m;
7491 u16 c;
7492} cparams[] = {
7493 { 1, 1333, 301, 28664 },
7494 { 1, 1066, 294, 24460 },
7495 { 1, 800, 294, 25192 },
7496 { 0, 1333, 276, 27605 },
7497 { 0, 1066, 276, 27605 },
7498 { 0, 800, 231, 23784 },
7499};
7500
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007501static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007502{
7503 u64 total_count, diff, ret;
7504 u32 count1, count2, count3, m = 0, c = 0;
7505 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7506 int i;
7507
Chris Wilson67520412017-03-02 13:28:01 +00007508 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007509
Daniel Vetter20e4d402012-08-08 23:35:39 +02007510 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007511
7512 /* Prevent division-by-zero if we are asking too fast.
7513 * Also, we don't get interesting results if we are polling
7514 * faster than once in 10ms, so just return the saved value
7515 * in such cases.
7516 */
7517 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007518 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007519
7520 count1 = I915_READ(DMIEC);
7521 count2 = I915_READ(DDREC);
7522 count3 = I915_READ(CSIEC);
7523
7524 total_count = count1 + count2 + count3;
7525
7526 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007527 if (total_count < dev_priv->ips.last_count1) {
7528 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007529 diff += total_count;
7530 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007531 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007532 }
7533
7534 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007535 if (cparams[i].i == dev_priv->ips.c_m &&
7536 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007537 m = cparams[i].m;
7538 c = cparams[i].c;
7539 break;
7540 }
7541 }
7542
7543 diff = div_u64(diff, diff1);
7544 ret = ((m * diff) + c);
7545 ret = div_u64(ret, 10);
7546
Daniel Vetter20e4d402012-08-08 23:35:39 +02007547 dev_priv->ips.last_count1 = total_count;
7548 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007549
Daniel Vetter20e4d402012-08-08 23:35:39 +02007550 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007551
7552 return ret;
7553}
7554
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007555unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7556{
7557 unsigned long val;
7558
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007559 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007560 return 0;
7561
7562 spin_lock_irq(&mchdev_lock);
7563
7564 val = __i915_chipset_val(dev_priv);
7565
7566 spin_unlock_irq(&mchdev_lock);
7567
7568 return val;
7569}
7570
Daniel Vettereb48eb02012-04-26 23:28:12 +02007571unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7572{
7573 unsigned long m, x, b;
7574 u32 tsfs;
7575
7576 tsfs = I915_READ(TSFS);
7577
7578 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7579 x = I915_READ8(TR1);
7580
7581 b = tsfs & TSFS_INTR_MASK;
7582
7583 return ((m * x) / 127) - b;
7584}
7585
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007586static int _pxvid_to_vd(u8 pxvid)
7587{
7588 if (pxvid == 0)
7589 return 0;
7590
7591 if (pxvid >= 8 && pxvid < 31)
7592 pxvid = 31;
7593
7594 return (pxvid + 2) * 125;
7595}
7596
7597static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007598{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007599 const int vd = _pxvid_to_vd(pxvid);
7600 const int vm = vd - 1125;
7601
Chris Wilsondc979972016-05-10 14:10:04 +01007602 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007603 return vm > 0 ? vm : 0;
7604
7605 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007606}
7607
Daniel Vetter02d71952012-08-09 16:44:54 +02007608static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007609{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007610 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007611 u32 count;
7612
Chris Wilson67520412017-03-02 13:28:01 +00007613 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007614
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007615 now = ktime_get_raw_ns();
7616 diffms = now - dev_priv->ips.last_time2;
7617 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007618
7619 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007620 if (!diffms)
7621 return;
7622
7623 count = I915_READ(GFXEC);
7624
Daniel Vetter20e4d402012-08-08 23:35:39 +02007625 if (count < dev_priv->ips.last_count2) {
7626 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007627 diff += count;
7628 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007629 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007630 }
7631
Daniel Vetter20e4d402012-08-08 23:35:39 +02007632 dev_priv->ips.last_count2 = count;
7633 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007634
7635 /* More magic constants... */
7636 diff = diff * 1181;
7637 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007638 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007639}
7640
Daniel Vetter02d71952012-08-09 16:44:54 +02007641void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7642{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007643 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02007644 return;
7645
Daniel Vetter92703882012-08-09 16:46:01 +02007646 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007647
7648 __i915_update_gfx_val(dev_priv);
7649
Daniel Vetter92703882012-08-09 16:46:01 +02007650 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007651}
7652
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007653static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007654{
7655 unsigned long t, corr, state1, corr2, state2;
7656 u32 pxvid, ext_v;
7657
Chris Wilson67520412017-03-02 13:28:01 +00007658 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007659
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007660 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007661 pxvid = (pxvid >> 24) & 0x7f;
7662 ext_v = pvid_to_extvid(dev_priv, pxvid);
7663
7664 state1 = ext_v;
7665
7666 t = i915_mch_val(dev_priv);
7667
7668 /* Revel in the empirically derived constants */
7669
7670 /* Correction factor in 1/100000 units */
7671 if (t > 80)
7672 corr = ((t * 2349) + 135940);
7673 else if (t >= 50)
7674 corr = ((t * 964) + 29317);
7675 else /* < 50 */
7676 corr = ((t * 301) + 1004);
7677
7678 corr = corr * ((150142 * state1) / 10000 - 78642);
7679 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007680 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007681
7682 state2 = (corr2 * state1) / 10000;
7683 state2 /= 100; /* convert to mW */
7684
Daniel Vetter02d71952012-08-09 16:44:54 +02007685 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007686
Daniel Vetter20e4d402012-08-08 23:35:39 +02007687 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007688}
7689
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007690unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7691{
7692 unsigned long val;
7693
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007694 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007695 return 0;
7696
7697 spin_lock_irq(&mchdev_lock);
7698
7699 val = __i915_gfx_val(dev_priv);
7700
7701 spin_unlock_irq(&mchdev_lock);
7702
7703 return val;
7704}
7705
Daniel Vettereb48eb02012-04-26 23:28:12 +02007706/**
7707 * i915_read_mch_val - return value for IPS use
7708 *
7709 * Calculate and return a value for the IPS driver to use when deciding whether
7710 * we have thermal and power headroom to increase CPU or GPU power budget.
7711 */
7712unsigned long i915_read_mch_val(void)
7713{
7714 struct drm_i915_private *dev_priv;
7715 unsigned long chipset_val, graphics_val, ret = 0;
7716
Daniel Vetter92703882012-08-09 16:46:01 +02007717 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007718 if (!i915_mch_dev)
7719 goto out_unlock;
7720 dev_priv = i915_mch_dev;
7721
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007722 chipset_val = __i915_chipset_val(dev_priv);
7723 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007724
7725 ret = chipset_val + graphics_val;
7726
7727out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007728 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007729
7730 return ret;
7731}
7732EXPORT_SYMBOL_GPL(i915_read_mch_val);
7733
7734/**
7735 * i915_gpu_raise - raise GPU frequency limit
7736 *
7737 * Raise the limit; IPS indicates we have thermal headroom.
7738 */
7739bool i915_gpu_raise(void)
7740{
7741 struct drm_i915_private *dev_priv;
7742 bool ret = true;
7743
Daniel Vetter92703882012-08-09 16:46:01 +02007744 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007745 if (!i915_mch_dev) {
7746 ret = false;
7747 goto out_unlock;
7748 }
7749 dev_priv = i915_mch_dev;
7750
Daniel Vetter20e4d402012-08-08 23:35:39 +02007751 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7752 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007753
7754out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007755 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007756
7757 return ret;
7758}
7759EXPORT_SYMBOL_GPL(i915_gpu_raise);
7760
7761/**
7762 * i915_gpu_lower - lower GPU frequency limit
7763 *
7764 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7765 * frequency maximum.
7766 */
7767bool i915_gpu_lower(void)
7768{
7769 struct drm_i915_private *dev_priv;
7770 bool ret = true;
7771
Daniel Vetter92703882012-08-09 16:46:01 +02007772 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007773 if (!i915_mch_dev) {
7774 ret = false;
7775 goto out_unlock;
7776 }
7777 dev_priv = i915_mch_dev;
7778
Daniel Vetter20e4d402012-08-08 23:35:39 +02007779 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7780 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007781
7782out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007783 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007784
7785 return ret;
7786}
7787EXPORT_SYMBOL_GPL(i915_gpu_lower);
7788
7789/**
7790 * i915_gpu_busy - indicate GPU business to IPS
7791 *
7792 * Tell the IPS driver whether or not the GPU is busy.
7793 */
7794bool i915_gpu_busy(void)
7795{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007796 bool ret = false;
7797
Daniel Vetter92703882012-08-09 16:46:01 +02007798 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007799 if (i915_mch_dev)
7800 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007801 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007802
7803 return ret;
7804}
7805EXPORT_SYMBOL_GPL(i915_gpu_busy);
7806
7807/**
7808 * i915_gpu_turbo_disable - disable graphics turbo
7809 *
7810 * Disable graphics turbo by resetting the max frequency and setting the
7811 * current frequency to the default.
7812 */
7813bool i915_gpu_turbo_disable(void)
7814{
7815 struct drm_i915_private *dev_priv;
7816 bool ret = true;
7817
Daniel Vetter92703882012-08-09 16:46:01 +02007818 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007819 if (!i915_mch_dev) {
7820 ret = false;
7821 goto out_unlock;
7822 }
7823 dev_priv = i915_mch_dev;
7824
Daniel Vetter20e4d402012-08-08 23:35:39 +02007825 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007826
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007827 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02007828 ret = false;
7829
7830out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007831 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007832
7833 return ret;
7834}
7835EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7836
7837/**
7838 * Tells the intel_ips driver that the i915 driver is now loaded, if
7839 * IPS got loaded first.
7840 *
7841 * This awkward dance is so that neither module has to depend on the
7842 * other in order for IPS to do the appropriate communication of
7843 * GPU turbo limits to i915.
7844 */
7845static void
7846ips_ping_for_i915_load(void)
7847{
7848 void (*link)(void);
7849
7850 link = symbol_get(ips_link_to_i915_driver);
7851 if (link) {
7852 link();
7853 symbol_put(ips_link_to_i915_driver);
7854 }
7855}
7856
7857void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7858{
Daniel Vetter02d71952012-08-09 16:44:54 +02007859 /* We only register the i915 ips part with intel-ips once everything is
7860 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02007861 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007862 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02007863 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007864
7865 ips_ping_for_i915_load();
7866}
7867
7868void intel_gpu_ips_teardown(void)
7869{
Daniel Vetter92703882012-08-09 16:46:01 +02007870 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007871 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02007872 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007873}
Deepak S76c3552f2014-01-30 23:08:16 +05307874
Chris Wilsondc979972016-05-10 14:10:04 +01007875static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007876{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007877 u32 lcfuse;
7878 u8 pxw[16];
7879 int i;
7880
7881 /* Disable to program */
7882 I915_WRITE(ECR, 0);
7883 POSTING_READ(ECR);
7884
7885 /* Program energy weights for various events */
7886 I915_WRITE(SDEW, 0x15040d00);
7887 I915_WRITE(CSIEW0, 0x007f0000);
7888 I915_WRITE(CSIEW1, 0x1e220004);
7889 I915_WRITE(CSIEW2, 0x04000004);
7890
7891 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007892 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007893 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007894 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007895
7896 /* Program P-state weights to account for frequency power adjustment */
7897 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03007898 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007899 unsigned long freq = intel_pxfreq(pxvidfreq);
7900 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7901 PXVFREQ_PX_SHIFT;
7902 unsigned long val;
7903
7904 val = vid * vid;
7905 val *= (freq / 1000);
7906 val *= 255;
7907 val /= (127*127*900);
7908 if (val > 0xff)
7909 DRM_ERROR("bad pxval: %ld\n", val);
7910 pxw[i] = val;
7911 }
7912 /* Render standby states get 0 weight */
7913 pxw[14] = 0;
7914 pxw[15] = 0;
7915
7916 for (i = 0; i < 4; i++) {
7917 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7918 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03007919 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007920 }
7921
7922 /* Adjust magic regs to magic values (more experimental results) */
7923 I915_WRITE(OGW0, 0);
7924 I915_WRITE(OGW1, 0);
7925 I915_WRITE(EG0, 0x00007f00);
7926 I915_WRITE(EG1, 0x0000000e);
7927 I915_WRITE(EG2, 0x000e0000);
7928 I915_WRITE(EG3, 0x68000300);
7929 I915_WRITE(EG4, 0x42000000);
7930 I915_WRITE(EG5, 0x00140031);
7931 I915_WRITE(EG6, 0);
7932 I915_WRITE(EG7, 0);
7933
7934 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007935 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007936
7937 /* Enable PMON + select events */
7938 I915_WRITE(ECR, 0x80000019);
7939
7940 lcfuse = I915_READ(LCFUSE02);
7941
Daniel Vetter20e4d402012-08-08 23:35:39 +02007942 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007943}
7944
Chris Wilsondc979972016-05-10 14:10:04 +01007945void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007946{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007947 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7948
Imre Deakb268c692015-12-15 20:10:31 +02007949 /*
7950 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7951 * requirement.
7952 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007953 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02007954 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7955 intel_runtime_pm_get(dev_priv);
7956 }
Imre Deake6069ca2014-04-18 16:01:02 +03007957
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007958 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01007959
7960 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01007961 if (IS_CHERRYVIEW(dev_priv))
7962 cherryview_init_gt_powersave(dev_priv);
7963 else if (IS_VALLEYVIEW(dev_priv))
7964 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01007965 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01007966 gen6_init_rps_frequencies(dev_priv);
7967
7968 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007969 rps->idle_freq = rps->min_freq;
7970 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01007971
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007972 rps->max_freq_softlimit = rps->max_freq;
7973 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01007974
7975 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007976 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01007977 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007978 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01007979 intel_freq_opcode(dev_priv, 450));
7980
Chris Wilson99ac9612016-07-13 09:10:34 +01007981 /* After setting max-softlimit, find the overclock max freq */
7982 if (IS_GEN6(dev_priv) ||
7983 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7984 u32 params = 0;
7985
7986 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7987 if (params & BIT(31)) { /* OC supported */
7988 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007989 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01007990 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007991 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01007992 }
7993 }
7994
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007995 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007996 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007997
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007998 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03007999}
8000
Chris Wilsondc979972016-05-10 14:10:04 +01008001void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008002{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008003 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008004 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008005
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008006 if (!HAS_RC6(dev_priv))
Imre Deakb268c692015-12-15 20:10:31 +02008007 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03008008}
8009
Chris Wilson54b4f682016-07-21 21:16:19 +01008010/**
8011 * intel_suspend_gt_powersave - suspend PM work and helper threads
8012 * @dev_priv: i915 device
8013 *
8014 * We don't want to disable RC6 or other features here, we just want
8015 * to make sure any work we've queued has finished and won't bother
8016 * us while we're suspended.
8017 */
8018void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8019{
8020 if (INTEL_GEN(dev_priv) < 6)
8021 return;
8022
Chris Wilson54b4f682016-07-21 21:16:19 +01008023 /* gen6_rps_idle() will be called later to disable interrupts */
8024}
8025
Chris Wilsonb7137e02016-07-13 09:10:37 +01008026void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8027{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008028 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8029 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008030 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008031
8032 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008033}
8034
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008035static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8036{
8037 lockdep_assert_held(&i915->pcu_lock);
8038
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008039 if (!i915->gt_pm.llc_pstate.enabled)
8040 return;
8041
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008042 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008043
8044 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008045}
8046
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008047static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8048{
8049 lockdep_assert_held(&dev_priv->pcu_lock);
8050
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008051 if (!dev_priv->gt_pm.rc6.enabled)
8052 return;
8053
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008054 if (INTEL_GEN(dev_priv) >= 9)
8055 gen9_disable_rc6(dev_priv);
8056 else if (IS_CHERRYVIEW(dev_priv))
8057 cherryview_disable_rc6(dev_priv);
8058 else if (IS_VALLEYVIEW(dev_priv))
8059 valleyview_disable_rc6(dev_priv);
8060 else if (INTEL_GEN(dev_priv) >= 6)
8061 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008062
8063 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008064}
8065
8066static void intel_disable_rps(struct drm_i915_private *dev_priv)
8067{
8068 lockdep_assert_held(&dev_priv->pcu_lock);
8069
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008070 if (!dev_priv->gt_pm.rps.enabled)
8071 return;
8072
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008073 if (INTEL_GEN(dev_priv) >= 9)
8074 gen9_disable_rps(dev_priv);
8075 else if (IS_CHERRYVIEW(dev_priv))
8076 cherryview_disable_rps(dev_priv);
8077 else if (IS_VALLEYVIEW(dev_priv))
8078 valleyview_disable_rps(dev_priv);
8079 else if (INTEL_GEN(dev_priv) >= 6)
8080 gen6_disable_rps(dev_priv);
8081 else if (IS_IRONLAKE_M(dev_priv))
8082 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008083
8084 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008085}
8086
Chris Wilsondc979972016-05-10 14:10:04 +01008087void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008088{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008089 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008090
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008091 intel_disable_rc6(dev_priv);
8092 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008093 if (HAS_LLC(dev_priv))
8094 intel_disable_llc_pstate(dev_priv);
8095
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008096 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008097}
8098
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008099static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8100{
8101 lockdep_assert_held(&i915->pcu_lock);
8102
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008103 if (i915->gt_pm.llc_pstate.enabled)
8104 return;
8105
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008106 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008107
8108 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008109}
8110
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008111static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8112{
8113 lockdep_assert_held(&dev_priv->pcu_lock);
8114
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008115 if (dev_priv->gt_pm.rc6.enabled)
8116 return;
8117
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008118 if (IS_CHERRYVIEW(dev_priv))
8119 cherryview_enable_rc6(dev_priv);
8120 else if (IS_VALLEYVIEW(dev_priv))
8121 valleyview_enable_rc6(dev_priv);
8122 else if (INTEL_GEN(dev_priv) >= 9)
8123 gen9_enable_rc6(dev_priv);
8124 else if (IS_BROADWELL(dev_priv))
8125 gen8_enable_rc6(dev_priv);
8126 else if (INTEL_GEN(dev_priv) >= 6)
8127 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008128
8129 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008130}
8131
8132static void intel_enable_rps(struct drm_i915_private *dev_priv)
8133{
8134 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8135
8136 lockdep_assert_held(&dev_priv->pcu_lock);
8137
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008138 if (rps->enabled)
8139 return;
8140
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008141 if (IS_CHERRYVIEW(dev_priv)) {
8142 cherryview_enable_rps(dev_priv);
8143 } else if (IS_VALLEYVIEW(dev_priv)) {
8144 valleyview_enable_rps(dev_priv);
8145 } else if (INTEL_GEN(dev_priv) >= 9) {
8146 gen9_enable_rps(dev_priv);
8147 } else if (IS_BROADWELL(dev_priv)) {
8148 gen8_enable_rps(dev_priv);
8149 } else if (INTEL_GEN(dev_priv) >= 6) {
8150 gen6_enable_rps(dev_priv);
8151 } else if (IS_IRONLAKE_M(dev_priv)) {
8152 ironlake_enable_drps(dev_priv);
8153 intel_init_emon(dev_priv);
8154 }
8155
8156 WARN_ON(rps->max_freq < rps->min_freq);
8157 WARN_ON(rps->idle_freq > rps->max_freq);
8158
8159 WARN_ON(rps->efficient_freq < rps->min_freq);
8160 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008161
8162 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008163}
8164
Chris Wilsonb7137e02016-07-13 09:10:37 +01008165void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8166{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008167 /* Powersaving is controlled by the host when inside a VM */
8168 if (intel_vgpu_active(dev_priv))
8169 return;
8170
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008171 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008172
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008173 if (HAS_RC6(dev_priv))
8174 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008175 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008176 if (HAS_LLC(dev_priv))
8177 intel_enable_llc_pstate(dev_priv);
8178
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008179 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008180}
Imre Deakc6df39b2014-04-14 20:24:29 +03008181
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008182static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008183{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008184 /*
8185 * On Ibex Peak and Cougar Point, we need to disable clock
8186 * gating for the panel power sequencer or it will fail to
8187 * start up when no ports are active.
8188 */
8189 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8190}
8191
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008192static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008193{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008194 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008195
Damien Lespiau055e3932014-08-18 13:49:10 +01008196 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008197 I915_WRITE(DSPCNTR(pipe),
8198 I915_READ(DSPCNTR(pipe)) |
8199 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008200
8201 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8202 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008203 }
8204}
8205
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008206static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008207{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008208 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008209
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008210 /*
8211 * Required for FBC
8212 * WaFbcDisableDpfcClockGating:ilk
8213 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008214 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8215 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8216 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008217
8218 I915_WRITE(PCH_3DCGDIS0,
8219 MARIUNIT_CLOCK_GATE_DISABLE |
8220 SVSMUNIT_CLOCK_GATE_DISABLE);
8221 I915_WRITE(PCH_3DCGDIS1,
8222 VFMUNIT_CLOCK_GATE_DISABLE);
8223
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008224 /*
8225 * According to the spec the following bits should be set in
8226 * order to enable memory self-refresh
8227 * The bit 22/21 of 0x42004
8228 * The bit 5 of 0x42020
8229 * The bit 15 of 0x45000
8230 */
8231 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8232 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8233 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008234 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008235 I915_WRITE(DISP_ARB_CTL,
8236 (I915_READ(DISP_ARB_CTL) |
8237 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008238
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008239 /*
8240 * Based on the document from hardware guys the following bits
8241 * should be set unconditionally in order to enable FBC.
8242 * The bit 22 of 0x42000
8243 * The bit 22 of 0x42004
8244 * The bit 7,8,9 of 0x42020.
8245 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008246 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008247 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008248 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8249 I915_READ(ILK_DISPLAY_CHICKEN1) |
8250 ILK_FBCQ_DIS);
8251 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8252 I915_READ(ILK_DISPLAY_CHICKEN2) |
8253 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008254 }
8255
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008256 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8257
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008258 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8259 I915_READ(ILK_DISPLAY_CHICKEN2) |
8260 ILK_ELPIN_409_SELECT);
8261 I915_WRITE(_3D_CHICKEN2,
8262 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8263 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008264
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008265 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008266 I915_WRITE(CACHE_MODE_0,
8267 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008268
Akash Goel4e046322014-04-04 17:14:38 +05308269 /* WaDisable_RenderCache_OperationalFlush:ilk */
8270 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8271
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008272 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008273
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008274 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008275}
8276
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008277static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008278{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008279 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008280 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008281
8282 /*
8283 * On Ibex Peak and Cougar Point, we need to disable clock
8284 * gating for the panel power sequencer or it will fail to
8285 * start up when no ports are active.
8286 */
Jesse Barnescd664072013-10-02 10:34:19 -07008287 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8288 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8289 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008290 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8291 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008292 /* The below fixes the weird display corruption, a few pixels shifted
8293 * downward, on (only) LVDS of some HP laptops with IVY.
8294 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008295 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008296 val = I915_READ(TRANS_CHICKEN2(pipe));
8297 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8298 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008299 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008300 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008301 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8302 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8303 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008304 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8305 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008306 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008307 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008308 I915_WRITE(TRANS_CHICKEN1(pipe),
8309 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8310 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008311}
8312
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008313static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008314{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008315 uint32_t tmp;
8316
8317 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008318 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8319 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8320 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008321}
8322
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008323static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008324{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008325 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008326
Damien Lespiau231e54f2012-10-19 17:55:41 +01008327 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008328
8329 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8330 I915_READ(ILK_DISPLAY_CHICKEN2) |
8331 ILK_ELPIN_409_SELECT);
8332
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008333 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008334 I915_WRITE(_3D_CHICKEN,
8335 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8336
Akash Goel4e046322014-04-04 17:14:38 +05308337 /* WaDisable_RenderCache_OperationalFlush:snb */
8338 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8339
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008340 /*
8341 * BSpec recoomends 8x4 when MSAA is used,
8342 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008343 *
8344 * Note that PS/WM thread counts depend on the WIZ hashing
8345 * disable bit, which we don't touch here, but it's good
8346 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008347 */
8348 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008349 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008350
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008351 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008352 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008353
8354 I915_WRITE(GEN6_UCGCTL1,
8355 I915_READ(GEN6_UCGCTL1) |
8356 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8357 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8358
8359 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8360 * gating disable must be set. Failure to set it results in
8361 * flickering pixels due to Z write ordering failures after
8362 * some amount of runtime in the Mesa "fire" demo, and Unigine
8363 * Sanctuary and Tropics, and apparently anything else with
8364 * alpha test or pixel discard.
8365 *
8366 * According to the spec, bit 11 (RCCUNIT) must also be set,
8367 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008368 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008369 * WaDisableRCCUnitClockGating:snb
8370 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008371 */
8372 I915_WRITE(GEN6_UCGCTL2,
8373 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8374 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8375
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008376 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008377 I915_WRITE(_3D_CHICKEN3,
8378 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008379
8380 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008381 * Bspec says:
8382 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8383 * 3DSTATE_SF number of SF output attributes is more than 16."
8384 */
8385 I915_WRITE(_3D_CHICKEN3,
8386 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8387
8388 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008389 * According to the spec the following bits should be
8390 * set in order to enable memory self-refresh and fbc:
8391 * The bit21 and bit22 of 0x42000
8392 * The bit21 and bit22 of 0x42004
8393 * The bit5 and bit7 of 0x42020
8394 * The bit14 of 0x70180
8395 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008396 *
8397 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008398 */
8399 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8400 I915_READ(ILK_DISPLAY_CHICKEN1) |
8401 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8402 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8403 I915_READ(ILK_DISPLAY_CHICKEN2) |
8404 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008405 I915_WRITE(ILK_DSPCLK_GATE_D,
8406 I915_READ(ILK_DSPCLK_GATE_D) |
8407 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8408 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008409
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008410 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008411
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008412 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008413
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008414 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008415}
8416
8417static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8418{
8419 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8420
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008421 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008422 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008423 *
8424 * This actually overrides the dispatch
8425 * mode for all thread types.
8426 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008427 reg &= ~GEN7_FF_SCHED_MASK;
8428 reg |= GEN7_FF_TS_SCHED_HW;
8429 reg |= GEN7_FF_VS_SCHED_HW;
8430 reg |= GEN7_FF_DS_SCHED_HW;
8431
8432 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8433}
8434
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008435static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008436{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008437 /*
8438 * TODO: this bit should only be enabled when really needed, then
8439 * disabled when not needed anymore in order to save power.
8440 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008441 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008442 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8443 I915_READ(SOUTH_DSPCLK_GATE_D) |
8444 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008445
8446 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008447 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8448 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008449 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008450}
8451
Ville Syrjälä712bf362016-10-31 22:37:23 +02008452static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008453{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008454 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008455 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8456
8457 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8458 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8459 }
8460}
8461
Imre Deak450174f2016-05-03 15:54:21 +03008462static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8463 int general_prio_credits,
8464 int high_prio_credits)
8465{
8466 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008467 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008468
8469 /* WaTempDisableDOPClkGating:bdw */
8470 misccpctl = I915_READ(GEN7_MISCCPCTL);
8471 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8472
Oscar Mateo930a7842017-10-17 13:25:45 -07008473 val = I915_READ(GEN8_L3SQCREG1);
8474 val &= ~L3_PRIO_CREDITS_MASK;
8475 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8476 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8477 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008478
8479 /*
8480 * Wait at least 100 clocks before re-enabling clock gating.
8481 * See the definition of L3SQCREG1 in BSpec.
8482 */
8483 POSTING_READ(GEN8_L3SQCREG1);
8484 udelay(1);
8485 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8486}
8487
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008488static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8489{
8490 if (!HAS_PCH_CNP(dev_priv))
8491 return;
8492
Lucas De Marchi2abf3c02017-12-05 11:01:18 -08008493 /* Display WA #1181: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008494 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8495 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008496}
8497
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008498static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008499{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008500 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008501 cnp_init_clock_gating(dev_priv);
8502
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008503 /* This is not an Wa. Enable for better image quality */
8504 I915_WRITE(_3D_CHICKEN3,
8505 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8506
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008507 /* WaEnableChickenDCPR:cnl */
8508 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8509 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8510
8511 /* WaFbcWakeMemOn:cnl */
8512 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8513 DISP_FBC_MEMORY_WAKE);
8514
Chris Wilson34991bd2017-11-11 10:03:36 +00008515 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8516 /* ReadHitWriteOnlyDisable:cnl */
8517 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008518 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8519 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008520 val |= SARBUNIT_CLKGATE_DIS;
8521 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008522
8523 /* WaDisableVFclkgate:cnl */
8524 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8525 val |= VFUNIT_CLKGATE_DIS;
8526 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008527}
8528
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008529static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8530{
8531 cnp_init_clock_gating(dev_priv);
8532 gen9_init_clock_gating(dev_priv);
8533
8534 /* WaFbcNukeOnHostModify:cfl */
8535 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8536 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8537}
8538
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008539static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008540{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008541 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008542
8543 /* WaDisableSDEUnitClockGating:kbl */
8544 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8545 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8546 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008547
8548 /* WaDisableGamClockGating:kbl */
8549 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8550 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8551 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008552
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008553 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008554 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8555 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008556}
8557
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008558static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008559{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008560 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008561
8562 /* WAC6entrylatency:skl */
8563 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8564 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008565
8566 /* WaFbcNukeOnHostModify:skl */
8567 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8568 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008569}
8570
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008571static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008572{
Matthew Auld8cb09832017-10-06 23:18:23 +01008573 /* The GTT cache must be disabled if the system is using 2M pages. */
8574 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8575 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008576 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008577
Ben Widawskyab57fff2013-12-12 15:28:04 -08008578 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008579 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008580
Ben Widawskyab57fff2013-12-12 15:28:04 -08008581 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008582 I915_WRITE(CHICKEN_PAR1_1,
8583 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8584
Ben Widawskyab57fff2013-12-12 15:28:04 -08008585 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008586 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008587 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008588 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008589 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008590 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008591
Ben Widawskyab57fff2013-12-12 15:28:04 -08008592 /* WaVSRefCountFullforceMissDisable:bdw */
8593 /* WaDSRefCountFullforceMissDisable:bdw */
8594 I915_WRITE(GEN7_FF_THREAD_MODE,
8595 I915_READ(GEN7_FF_THREAD_MODE) &
8596 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008597
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008598 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8599 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008600
8601 /* WaDisableSDEUnitClockGating:bdw */
8602 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8603 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008604
Imre Deak450174f2016-05-03 15:54:21 +03008605 /* WaProgramL3SqcReg1Default:bdw */
8606 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008607
Matthew Auld8cb09832017-10-06 23:18:23 +01008608 /* WaGttCachingOffByDefault:bdw */
8609 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008610
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008611 /* WaKVMNotificationOnConfigChange:bdw */
8612 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8613 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8614
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008615 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008616
8617 /* WaDisableDopClockGating:bdw
8618 *
8619 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8620 * clock gating.
8621 */
8622 I915_WRITE(GEN6_UCGCTL1,
8623 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008624}
8625
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008626static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008627{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008628 /* L3 caching of data atomics doesn't work -- disable it. */
8629 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8630 I915_WRITE(HSW_ROW_CHICKEN3,
8631 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8632
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008633 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008634 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8635 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8636 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8637
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008638 /* WaVSRefCountFullforceMissDisable:hsw */
8639 I915_WRITE(GEN7_FF_THREAD_MODE,
8640 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008641
Akash Goel4e046322014-04-04 17:14:38 +05308642 /* WaDisable_RenderCache_OperationalFlush:hsw */
8643 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8644
Chia-I Wufe27c602014-01-28 13:29:33 +08008645 /* enable HiZ Raw Stall Optimization */
8646 I915_WRITE(CACHE_MODE_0_GEN7,
8647 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8648
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008649 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008650 I915_WRITE(CACHE_MODE_1,
8651 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008652
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008653 /*
8654 * BSpec recommends 8x4 when MSAA is used,
8655 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008656 *
8657 * Note that PS/WM thread counts depend on the WIZ hashing
8658 * disable bit, which we don't touch here, but it's good
8659 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008660 */
8661 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008662 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008663
Kenneth Graunke94411592014-12-31 16:23:00 -08008664 /* WaSampleCChickenBitEnable:hsw */
8665 I915_WRITE(HALF_SLICE_CHICKEN3,
8666 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8667
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008668 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008669 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8670
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008671 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008672}
8673
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008674static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008675{
Ben Widawsky20848222012-05-04 18:58:59 -07008676 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008677
Damien Lespiau231e54f2012-10-19 17:55:41 +01008678 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008679
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008680 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008681 I915_WRITE(_3D_CHICKEN3,
8682 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8683
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008684 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008685 I915_WRITE(IVB_CHICKEN3,
8686 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8687 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8688
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008689 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008690 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008691 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8692 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008693
Akash Goel4e046322014-04-04 17:14:38 +05308694 /* WaDisable_RenderCache_OperationalFlush:ivb */
8695 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8696
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008697 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008698 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8699 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8700
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008701 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008702 I915_WRITE(GEN7_L3CNTLREG1,
8703 GEN7_WA_FOR_GEN7_L3_CONTROL);
8704 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008705 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008706 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008707 I915_WRITE(GEN7_ROW_CHICKEN2,
8708 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008709 else {
8710 /* must write both registers */
8711 I915_WRITE(GEN7_ROW_CHICKEN2,
8712 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008713 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8714 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008715 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008716
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008717 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008718 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8719 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8720
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008721 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008722 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008723 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008724 */
8725 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008726 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008727
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008728 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008729 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8730 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8731 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8732
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008733 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008734
8735 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008736
Chris Wilson22721342014-03-04 09:41:43 +00008737 if (0) { /* causes HiZ corruption on ivb:gt1 */
8738 /* enable HiZ Raw Stall Optimization */
8739 I915_WRITE(CACHE_MODE_0_GEN7,
8740 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8741 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008742
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008743 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008744 I915_WRITE(CACHE_MODE_1,
8745 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008746
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008747 /*
8748 * BSpec recommends 8x4 when MSAA is used,
8749 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008750 *
8751 * Note that PS/WM thread counts depend on the WIZ hashing
8752 * disable bit, which we don't touch here, but it's good
8753 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008754 */
8755 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008756 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008757
Ben Widawsky20848222012-05-04 18:58:59 -07008758 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8759 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8760 snpcr |= GEN6_MBC_SNPCR_MED;
8761 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008762
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008763 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008764 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008765
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008766 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008767}
8768
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008769static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008770{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008771 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008772 I915_WRITE(_3D_CHICKEN3,
8773 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8774
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008775 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008776 I915_WRITE(IVB_CHICKEN3,
8777 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8778 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8779
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008780 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008781 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008782 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008783 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8784 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008785
Akash Goel4e046322014-04-04 17:14:38 +05308786 /* WaDisable_RenderCache_OperationalFlush:vlv */
8787 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8788
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008789 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008790 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8791 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8792
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008793 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008794 I915_WRITE(GEN7_ROW_CHICKEN2,
8795 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8796
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008797 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008798 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8799 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8800 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8801
Ville Syrjälä46680e02014-01-22 21:33:01 +02008802 gen7_setup_fixed_func_scheduler(dev_priv);
8803
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008804 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008805 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008806 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008807 */
8808 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008809 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008810
Akash Goelc98f5062014-03-24 23:00:07 +05308811 /* WaDisableL3Bank2xClockGate:vlv
8812 * Disabling L3 clock gating- MMIO 940c[25] = 1
8813 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8814 I915_WRITE(GEN7_UCGCTL4,
8815 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07008816
Ville Syrjäläafd58e72014-01-22 21:33:03 +02008817 /*
8818 * BSpec says this must be set, even though
8819 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8820 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02008821 I915_WRITE(CACHE_MODE_1,
8822 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07008823
8824 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02008825 * BSpec recommends 8x4 when MSAA is used,
8826 * however in practice 16x4 seems fastest.
8827 *
8828 * Note that PS/WM thread counts depend on the WIZ hashing
8829 * disable bit, which we don't touch here, but it's good
8830 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8831 */
8832 I915_WRITE(GEN7_GT_MODE,
8833 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8834
8835 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02008836 * WaIncreaseL3CreditsForVLVB0:vlv
8837 * This is the hardware default actually.
8838 */
8839 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8840
8841 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008842 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07008843 * Disable clock gating on th GCFG unit to prevent a delay
8844 * in the reporting of vblank events.
8845 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02008846 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008847}
8848
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008849static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008850{
Ville Syrjälä232ce332014-04-09 13:28:35 +03008851 /* WaVSRefCountFullforceMissDisable:chv */
8852 /* WaDSRefCountFullforceMissDisable:chv */
8853 I915_WRITE(GEN7_FF_THREAD_MODE,
8854 I915_READ(GEN7_FF_THREAD_MODE) &
8855 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03008856
8857 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8858 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8859 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03008860
8861 /* WaDisableCSUnitClockGating:chv */
8862 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8863 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03008864
8865 /* WaDisableSDEUnitClockGating:chv */
8866 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8867 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008868
8869 /*
Imre Deak450174f2016-05-03 15:54:21 +03008870 * WaProgramL3SqcReg1Default:chv
8871 * See gfxspecs/Related Documents/Performance Guide/
8872 * LSQC Setting Recommendations.
8873 */
8874 gen8_set_l3sqc_credits(dev_priv, 38, 2);
8875
8876 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008877 * GTT cache may not work with big pages, so if those
8878 * are ever enabled GTT cache may need to be disabled.
8879 */
8880 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008881}
8882
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008883static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008884{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008885 uint32_t dspclk_gate;
8886
8887 I915_WRITE(RENCLK_GATE_D1, 0);
8888 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8889 GS_UNIT_CLOCK_GATE_DISABLE |
8890 CL_UNIT_CLOCK_GATE_DISABLE);
8891 I915_WRITE(RAMCLK_GATE_D, 0);
8892 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8893 OVRUNIT_CLOCK_GATE_DISABLE |
8894 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008895 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008896 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8897 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02008898
8899 /* WaDisableRenderCachePipelinedFlush */
8900 I915_WRITE(CACHE_MODE_0,
8901 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03008902
Akash Goel4e046322014-04-04 17:14:38 +05308903 /* WaDisable_RenderCache_OperationalFlush:g4x */
8904 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8905
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008906 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008907}
8908
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008909static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008910{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008911 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8912 I915_WRITE(RENCLK_GATE_D2, 0);
8913 I915_WRITE(DSPCLK_GATE_D, 0);
8914 I915_WRITE(RAMCLK_GATE_D, 0);
8915 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008916 I915_WRITE(MI_ARB_STATE,
8917 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308918
8919 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8920 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008921}
8922
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008923static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008924{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008925 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8926 I965_RCC_CLOCK_GATE_DISABLE |
8927 I965_RCPB_CLOCK_GATE_DISABLE |
8928 I965_ISC_CLOCK_GATE_DISABLE |
8929 I965_FBC_CLOCK_GATE_DISABLE);
8930 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008931 I915_WRITE(MI_ARB_STATE,
8932 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308933
8934 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8935 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008936}
8937
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008938static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008939{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008940 u32 dstate = I915_READ(D_STATE);
8941
8942 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8943 DSTATE_DOT_CLOCK_GATING;
8944 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01008945
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008946 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01008947 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02008948
8949 /* IIR "flip pending" means done if this bit is set */
8950 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02008951
8952 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02008953 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02008954
8955 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
8956 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008957
8958 I915_WRITE(MI_ARB_STATE,
8959 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008960}
8961
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008962static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008963{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008964 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02008965
8966 /* interrupts should cause a wake up from C3 */
8967 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
8968 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008969
8970 I915_WRITE(MEM_MODE,
8971 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008972}
8973
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008974static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008975{
Ville Syrjälä10383922014-08-15 01:21:54 +03008976 I915_WRITE(MEM_MODE,
8977 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
8978 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008979}
8980
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008981void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008982{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008983 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008984}
8985
Ville Syrjälä712bf362016-10-31 22:37:23 +02008986void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008987{
Ville Syrjälä712bf362016-10-31 22:37:23 +02008988 if (HAS_PCH_LPT(dev_priv))
8989 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03008990}
8991
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008992static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02008993{
8994 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
8995}
8996
8997/**
8998 * intel_init_clock_gating_hooks - setup the clock gating hooks
8999 * @dev_priv: device private
9000 *
9001 * Setup the hooks that configure which clocks of a given platform can be
9002 * gated and also apply various GT and display specific workarounds for these
9003 * platforms. Note that some GT specific workarounds are applied separately
9004 * when GPU contexts or batchbuffers start their execution.
9005 */
9006void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9007{
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009008 if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009009 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009010 else if (IS_COFFEELAKE(dev_priv))
9011 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009012 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009013 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009014 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009015 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009016 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009017 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009018 else if (IS_GEMINILAKE(dev_priv))
9019 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009020 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009021 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009022 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009023 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009024 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009025 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009026 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009027 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009028 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009029 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009030 else if (IS_GEN6(dev_priv))
9031 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9032 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009033 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009034 else if (IS_G4X(dev_priv))
9035 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009036 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009037 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009038 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009039 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009040 else if (IS_GEN3(dev_priv))
9041 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9042 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9043 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9044 else if (IS_GEN2(dev_priv))
9045 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9046 else {
9047 MISSING_CASE(INTEL_DEVID(dev_priv));
9048 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9049 }
9050}
9051
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009052/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009053void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009054{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009055 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009056
Daniel Vetterc921aba2012-04-26 23:28:17 +02009057 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009058 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009059 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009060 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009061 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009062
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009063 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009064 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009065 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009066 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009067 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009068 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009069 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009070 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009071
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009072 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009073 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009074 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009075 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009076 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009077 dev_priv->display.compute_intermediate_wm =
9078 ilk_compute_intermediate_wm;
9079 dev_priv->display.initial_watermarks =
9080 ilk_initial_watermarks;
9081 dev_priv->display.optimize_watermarks =
9082 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009083 } else {
9084 DRM_DEBUG_KMS("Failed to read display plane latency. "
9085 "Disable CxSR\n");
9086 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009087 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009088 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009089 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009090 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009091 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009092 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009093 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009094 } else if (IS_G4X(dev_priv)) {
9095 g4x_setup_wm_latency(dev_priv);
9096 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9097 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9098 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9099 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009100 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009101 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009102 dev_priv->is_ddr3,
9103 dev_priv->fsb_freq,
9104 dev_priv->mem_freq)) {
9105 DRM_INFO("failed to find known CxSR latency "
9106 "(found ddr%s fsb freq %d, mem freq %d), "
9107 "disabling CxSR\n",
9108 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9109 dev_priv->fsb_freq, dev_priv->mem_freq);
9110 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009111 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009112 dev_priv->display.update_wm = NULL;
9113 } else
9114 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009115 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009116 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009117 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009118 dev_priv->display.update_wm = i9xx_update_wm;
9119 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009120 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009121 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009122 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009123 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009124 } else {
9125 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009126 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009127 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009128 } else {
9129 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009130 }
9131}
9132
Lyude87660502016-08-17 15:55:53 -04009133static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9134{
9135 uint32_t flags =
9136 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9137
9138 switch (flags) {
9139 case GEN6_PCODE_SUCCESS:
9140 return 0;
9141 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009142 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009143 case GEN6_PCODE_ILLEGAL_CMD:
9144 return -ENXIO;
9145 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009146 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009147 return -EOVERFLOW;
9148 case GEN6_PCODE_TIMEOUT:
9149 return -ETIMEDOUT;
9150 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009151 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009152 return 0;
9153 }
9154}
9155
9156static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9157{
9158 uint32_t flags =
9159 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9160
9161 switch (flags) {
9162 case GEN6_PCODE_SUCCESS:
9163 return 0;
9164 case GEN6_PCODE_ILLEGAL_CMD:
9165 return -ENXIO;
9166 case GEN7_PCODE_TIMEOUT:
9167 return -ETIMEDOUT;
9168 case GEN7_PCODE_ILLEGAL_DATA:
9169 return -EINVAL;
9170 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9171 return -EOVERFLOW;
9172 default:
9173 MISSING_CASE(flags);
9174 return 0;
9175 }
9176}
9177
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009178int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009179{
Lyude87660502016-08-17 15:55:53 -04009180 int status;
9181
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009182 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009183
Chris Wilson3f5582d2016-06-30 15:32:45 +01009184 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9185 * use te fw I915_READ variants to reduce the amount of work
9186 * required when reading/writing.
9187 */
9188
9189 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009190 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9191 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009192 return -EAGAIN;
9193 }
9194
Chris Wilson3f5582d2016-06-30 15:32:45 +01009195 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9196 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9197 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009198
Chris Wilsone09a3032017-04-11 11:13:39 +01009199 if (__intel_wait_for_register_fw(dev_priv,
9200 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9201 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009202 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9203 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009204 return -ETIMEDOUT;
9205 }
9206
Chris Wilson3f5582d2016-06-30 15:32:45 +01009207 *val = I915_READ_FW(GEN6_PCODE_DATA);
9208 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009209
Lyude87660502016-08-17 15:55:53 -04009210 if (INTEL_GEN(dev_priv) > 6)
9211 status = gen7_check_mailbox_status(dev_priv);
9212 else
9213 status = gen6_check_mailbox_status(dev_priv);
9214
9215 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009216 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9217 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009218 return status;
9219 }
9220
Ben Widawsky42c05262012-09-26 10:34:00 -07009221 return 0;
9222}
9223
Imre Deake76019a2018-01-30 16:29:38 +02009224int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009225 u32 mbox, u32 val,
9226 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009227{
Lyude87660502016-08-17 15:55:53 -04009228 int status;
9229
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009230 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009231
Chris Wilson3f5582d2016-06-30 15:32:45 +01009232 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9233 * use te fw I915_READ variants to reduce the amount of work
9234 * required when reading/writing.
9235 */
9236
9237 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009238 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9239 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009240 return -EAGAIN;
9241 }
9242
Chris Wilson3f5582d2016-06-30 15:32:45 +01009243 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009244 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009245 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009246
Chris Wilsone09a3032017-04-11 11:13:39 +01009247 if (__intel_wait_for_register_fw(dev_priv,
9248 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009249 fast_timeout_us, slow_timeout_ms,
9250 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009251 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9252 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009253 return -ETIMEDOUT;
9254 }
9255
Chris Wilson3f5582d2016-06-30 15:32:45 +01009256 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009257
Lyude87660502016-08-17 15:55:53 -04009258 if (INTEL_GEN(dev_priv) > 6)
9259 status = gen7_check_mailbox_status(dev_priv);
9260 else
9261 status = gen6_check_mailbox_status(dev_priv);
9262
9263 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009264 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9265 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009266 return status;
9267 }
9268
Ben Widawsky42c05262012-09-26 10:34:00 -07009269 return 0;
9270}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009271
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009272static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9273 u32 request, u32 reply_mask, u32 reply,
9274 u32 *status)
9275{
9276 u32 val = request;
9277
9278 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9279
9280 return *status || ((val & reply_mask) == reply);
9281}
9282
9283/**
9284 * skl_pcode_request - send PCODE request until acknowledgment
9285 * @dev_priv: device private
9286 * @mbox: PCODE mailbox ID the request is targeted for
9287 * @request: request ID
9288 * @reply_mask: mask used to check for request acknowledgment
9289 * @reply: value used to check for request acknowledgment
9290 * @timeout_base_ms: timeout for polling with preemption enabled
9291 *
9292 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009293 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009294 * The request is acknowledged once the PCODE reply dword equals @reply after
9295 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009296 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009297 * preemption disabled.
9298 *
9299 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9300 * other error as reported by PCODE.
9301 */
9302int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9303 u32 reply_mask, u32 reply, int timeout_base_ms)
9304{
9305 u32 status;
9306 int ret;
9307
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009308 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009309
9310#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9311 &status)
9312
9313 /*
9314 * Prime the PCODE by doing a request first. Normally it guarantees
9315 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9316 * _wait_for() doesn't guarantee when its passed condition is evaluated
9317 * first, so send the first request explicitly.
9318 */
9319 if (COND) {
9320 ret = 0;
9321 goto out;
9322 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009323 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009324 if (!ret)
9325 goto out;
9326
9327 /*
9328 * The above can time out if the number of requests was low (2 in the
9329 * worst case) _and_ PCODE was busy for some reason even after a
9330 * (queued) request and @timeout_base_ms delay. As a workaround retry
9331 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009332 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009333 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009334 * requests, and for any quirks of the PCODE firmware that delays
9335 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009336 */
9337 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9338 WARN_ON_ONCE(timeout_base_ms > 3);
9339 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009340 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009341 preempt_enable();
9342
9343out:
9344 return ret ? ret : status;
9345#undef COND
9346}
9347
Ville Syrjälädd06f882014-11-10 22:55:12 +02009348static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9349{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009350 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9351
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009352 /*
9353 * N = val - 0xb7
9354 * Slow = Fast = GPLL ref * N
9355 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009356 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009357}
9358
Fengguang Wub55dd642014-07-12 11:21:39 +02009359static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009360{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009361 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9362
9363 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009364}
9365
Fengguang Wub55dd642014-07-12 11:21:39 +02009366static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309367{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009368 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9369
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009370 /*
9371 * N = val / 2
9372 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9373 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009374 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309375}
9376
Fengguang Wub55dd642014-07-12 11:21:39 +02009377static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309378{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009379 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9380
Ville Syrjälä1c147622014-08-18 14:42:43 +03009381 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009382 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309383}
9384
Ville Syrjälä616bc822015-01-23 21:04:25 +02009385int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9386{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009387 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009388 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9389 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009390 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009391 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009392 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009393 return byt_gpu_freq(dev_priv, val);
9394 else
9395 return val * GT_FREQUENCY_MULTIPLIER;
9396}
9397
Ville Syrjälä616bc822015-01-23 21:04:25 +02009398int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9399{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009400 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009401 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9402 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009403 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009404 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009405 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009406 return byt_freq_opcode(dev_priv, val);
9407 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009408 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309409}
9410
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009411void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009412{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009413 mutex_init(&dev_priv->pcu_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01009414
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009415 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009416
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009417 dev_priv->runtime_pm.suspended = false;
9418 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009419}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009420
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009421static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9422 const i915_reg_t reg)
9423{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009424 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009425 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009426
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009427 /*
9428 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009429 * uncore lock to prevent concurrent access to range reg.
9430 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009431 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009432
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009433 /*
9434 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009435 * With a control bit, we can choose between upper or lower
9436 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009437 *
9438 * Although we always use the counter in high-range mode elsewhere,
9439 * userspace may attempt to read the value before rc6 is initialised,
9440 * before we have set the default VLV_COUNTER_CONTROL value. So always
9441 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009442 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009443 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9444 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009445 upper = I915_READ_FW(reg);
9446 do {
9447 tmp = upper;
9448
9449 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9450 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9451 lower = I915_READ_FW(reg);
9452
9453 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9454 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9455 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009456 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009457
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009458 /*
9459 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009460 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9461 * now.
9462 */
9463
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009464 return lower | (u64)upper << 8;
9465}
9466
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009467u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009468 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009469{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009470 u64 time_hw, prev_hw, overflow_hw;
9471 unsigned int fw_domains;
9472 unsigned long flags;
9473 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009474 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009475
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009476 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009477 return 0;
9478
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009479 /*
9480 * Store previous hw counter values for counter wrap-around handling.
9481 *
9482 * There are only four interesting registers and they live next to each
9483 * other so we can use the relative address, compared to the smallest
9484 * one as the index into driver storage.
9485 */
9486 i = (i915_mmio_reg_offset(reg) -
9487 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9488 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9489 return 0;
9490
9491 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9492
9493 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9494 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9495
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009496 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9497 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009498 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009499 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009500 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009501 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009502 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009503 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9504 if (IS_GEN9_LP(dev_priv)) {
9505 mul = 10000;
9506 div = 12;
9507 } else {
9508 mul = 1280;
9509 div = 1;
9510 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009511
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009512 overflow_hw = BIT_ULL(32);
9513 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009514 }
9515
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009516 /*
9517 * Counter wrap handling.
9518 *
9519 * But relying on a sufficient frequency of queries otherwise counters
9520 * can still wrap.
9521 */
9522 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9523 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9524
9525 /* RC6 delta from last sample. */
9526 if (time_hw >= prev_hw)
9527 time_hw -= prev_hw;
9528 else
9529 time_hw += overflow_hw - prev_hw;
9530
9531 /* Add delta to RC6 extended raw driver copy. */
9532 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9533 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9534
9535 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9536 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9537
9538 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009539}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009540
9541u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9542{
9543 u32 cagf;
9544
9545 if (INTEL_GEN(dev_priv) >= 9)
9546 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9547 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9548 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9549 else
9550 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9551
9552 return cagf;
9553}