blob: 5df7f6e1ab5e03fe04a8803cef5165a9a63934c7 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070030#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030031#include "i915_drv.h"
32#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020033#include "../../../platform/x86/intel_ips.h"
34#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020035#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
Jani Nikula18afd442016-01-18 09:19:48 +020038 * DOC: RC6
39 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070040 * RC6 is a special power stage which allows the GPU to enter an very
41 * low-voltage mode when idle, using down to 0V while at this stage. This
42 * stage is entered automatically when the GPU is idle when RC6 support is
43 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
44 *
45 * There are different RC6 modes available in Intel GPU, which differentiate
46 * among each other with the latency required to enter and leave RC6 and
47 * voltage consumed by the GPU in different states.
48 *
49 * The combination of the following flags define which states GPU is allowed
50 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
51 * RC6pp is deepest RC6. Their support by hardware varies according to the
52 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
53 * which brings the most power savings; deeper states save more power, but
54 * require higher latency to switch to and wake up.
55 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070056
Ville Syrjälä46f16e62016-10-31 22:37:22 +020057static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058{
Ville Syrjälä93564042017-08-24 22:10:51 +030059 if (HAS_LLC(dev_priv)) {
60 /*
61 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080062 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030063 *
64 * Must match Sampler, Pixel Back End, and Media. See
65 * WaCompressedResourceSamplerPbeMediaNewHashMode.
66 */
67 I915_WRITE(CHICKEN_PAR1_1,
68 I915_READ(CHICKEN_PAR1_1) |
69 SKL_DE_COMPRESSED_HASH_MODE);
70 }
71
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030073 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
75
Rodrigo Vivi82525c12017-06-08 08:50:00 -070076 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030077 I915_WRITE(GEN8_CHICKEN_DCPR_1,
78 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030079
Rodrigo Vivi82525c12017-06-08 08:50:00 -070080 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
81 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030082 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
83 DISP_FBC_WM_DIS |
84 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030087 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
88 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053089
90 if (IS_SKYLAKE(dev_priv)) {
91 /* WaDisableDopClockGating */
92 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
93 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
94 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095}
96
Ville Syrjälä46f16e62016-10-31 22:37:22 +020097static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020098{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020099 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200100
Nick Hoatha7546152015-06-29 14:07:32 +0100101 /* WaDisableSDEUnitClockGating:bxt */
102 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
103 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
104
Imre Deak32608ca2015-03-11 11:10:27 +0200105 /*
106 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200107 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200108 */
Imre Deak32608ca2015-03-11 11:10:27 +0200109 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200111
112 /*
113 * Wa: Backlight PWM may stop in the asserted state, causing backlight
114 * to stay fully on.
115 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200116 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
117 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200143static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200181static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
185 ddrpll = I915_READ16(DDRMPLL1);
186 csipll = I915_READ16(CSIPLL0);
187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209
210 switch (csipll & 0x3ff) {
211 case 0x00c:
212 dev_priv->fsb_freq = 3200;
213 break;
214 case 0x00e:
215 dev_priv->fsb_freq = 3733;
216 break;
217 case 0x010:
218 dev_priv->fsb_freq = 4266;
219 break;
220 case 0x012:
221 dev_priv->fsb_freq = 4800;
222 break;
223 case 0x014:
224 dev_priv->fsb_freq = 5333;
225 break;
226 case 0x016:
227 dev_priv->fsb_freq = 5866;
228 break;
229 case 0x018:
230 dev_priv->fsb_freq = 6400;
231 break;
232 default:
233 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
234 csipll & 0x3ff);
235 dev_priv->fsb_freq = 0;
236 break;
237 }
238
239 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200240 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200241 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200242 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200243 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200244 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 }
246}
247
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300248static const struct cxsr_latency cxsr_latency_table[] = {
249 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
250 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
251 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
252 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
253 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
254
255 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
256 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
257 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
258 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
259 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
260
261 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
262 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
263 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
264 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
265 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
266
267 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
268 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
269 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
270 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
271 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
272
273 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
274 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
275 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
276 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
277 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
278
279 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
280 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
281 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
282 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
283 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
284};
285
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100286static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
287 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300288 int fsb,
289 int mem)
290{
291 const struct cxsr_latency *latency;
292 int i;
293
294 if (fsb == 0 || mem == 0)
295 return NULL;
296
297 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
298 latency = &cxsr_latency_table[i];
299 if (is_desktop == latency->is_desktop &&
300 is_ddr3 == latency->is_ddr3 &&
301 fsb == latency->fsb_freq && mem == latency->mem_freq)
302 return latency;
303 }
304
305 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
306
307 return NULL;
308}
309
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200310static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
311{
312 u32 val;
313
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100314 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200315
316 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
317 if (enable)
318 val &= ~FORCE_DDR_HIGH_FREQ;
319 else
320 val |= FORCE_DDR_HIGH_FREQ;
321 val &= ~FORCE_DDR_LOW_FREQ;
322 val |= FORCE_DDR_FREQ_REQ_ACK;
323 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
324
325 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
326 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
327 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
328
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100329 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200330}
331
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200332static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
333{
334 u32 val;
335
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100336 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200337
338 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
339 if (enable)
340 val |= DSP_MAXFIFO_PM5_ENABLE;
341 else
342 val &= ~DSP_MAXFIFO_PM5_ENABLE;
343 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
344
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100345 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346}
347
Ville Syrjäläf4998962015-03-10 17:02:21 +0200348#define FW_WM(value, plane) \
349 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
350
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200353 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100356 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300358 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200360 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200361 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300362 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300363 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200364 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365 val = I915_READ(DSPFW3);
366 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
367 if (enable)
368 val |= PINEVIEW_SELF_REFRESH_EN;
369 else
370 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100373 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300375 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
376 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
377 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300380 /*
381 * FIXME can't find a bit like this for 915G, and
382 * and yet it does have the related watermark in
383 * FW_BLC_SELF. What's going on?
384 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200385 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300386 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
387 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
388 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300389 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300390 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 }
393
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200394 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
395
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200396 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
397 enableddisabled(enable),
398 enableddisabled(was_enabled));
399
400 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401}
402
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300403/**
404 * intel_set_memory_cxsr - Configure CxSR state
405 * @dev_priv: i915 device
406 * @enable: Allow vs. disallow CxSR
407 *
408 * Allow or disallow the system to enter a special CxSR
409 * (C-state self refresh) state. What typically happens in CxSR mode
410 * is that several display FIFOs may get combined into a single larger
411 * FIFO for a particular plane (so called max FIFO mode) to allow the
412 * system to defer memory fetches longer, and the memory will enter
413 * self refresh.
414 *
415 * Note that enabling CxSR does not guarantee that the system enter
416 * this special mode, nor does it guarantee that the system stays
417 * in that mode once entered. So this just allows/disallows the system
418 * to autonomously utilize the CxSR mode. Other factors such as core
419 * C-states will affect when/if the system actually enters/exits the
420 * CxSR mode.
421 *
422 * Note that on VLV/CHV this actually only controls the max FIFO mode,
423 * and the system is free to enter/exit memory self refresh at any time
424 * even when the use of CxSR has been disallowed.
425 *
426 * While the system is actually in the CxSR/max FIFO mode, some plane
427 * control registers will not get latched on vblank. Thus in order to
428 * guarantee the system will respond to changes in the plane registers
429 * we must always disallow CxSR prior to making changes to those registers.
430 * Unfortunately the system will re-evaluate the CxSR conditions at
431 * frame start which happens after vblank start (which is when the plane
432 * registers would get latched), so we can't proceed with the plane update
433 * during the same frame where we disallowed CxSR.
434 *
435 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
436 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
437 * the hardware w.r.t. HPLL SR when writing to plane registers.
438 * Disallowing just CxSR is sufficient.
439 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200440bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200441{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200442 bool ret;
443
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300446 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
447 dev_priv->wm.vlv.cxsr = enable;
448 else if (IS_G4X(dev_priv))
449 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451
452 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200454
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300455/*
456 * Latency for FIFO fetches is dependent on several factors:
457 * - memory configuration (speed, channels)
458 * - chipset
459 * - current MCH state
460 * It can be fairly high in some situations, so here we assume a fairly
461 * pessimal value. It's a tradeoff between extra memory fetches (if we
462 * set this value too high, the FIFO will fetch frequently to stay full)
463 * and power consumption (set it too low to save power and we might see
464 * FIFO underruns and display "flicker").
465 *
466 * A value of 5us seems to be a good balance; safe for very low end
467 * platforms but not overly aggressive on lower latency configs.
468 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100469static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470
Ville Syrjäläb5004722015-03-05 21:19:47 +0200471#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
472 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
473
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200474static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200475{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200476 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200477 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200478 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200479 enum pipe pipe = crtc->pipe;
480 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200483 uint32_t dsparb, dsparb2, dsparb3;
484 case PIPE_A:
485 dsparb = I915_READ(DSPARB);
486 dsparb2 = I915_READ(DSPARB2);
487 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
488 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
489 break;
490 case PIPE_B:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
495 break;
496 case PIPE_C:
497 dsparb2 = I915_READ(DSPARB2);
498 dsparb3 = I915_READ(DSPARB3);
499 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
500 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
501 break;
502 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200503 MISSING_CASE(pipe);
504 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200505 }
506
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200507 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
508 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
509 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
510 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511}
512
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200513static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
514 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200520 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
522
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
524 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525
526 return size;
527}
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
530 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200536 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
538 size >>= 1; /* Convert to cachelines */
539
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
541 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542
543 return size;
544}
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
547 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549 uint32_t dsparb = I915_READ(DSPARB);
550 int size;
551
552 size = dsparb & 0x7f;
553 size >>= 2; /* Convert to cachelines */
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
556 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557
558 return size;
559}
560
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561/* Pineview has different values for various configs */
562static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = PINEVIEW_DISPLAY_FIFO,
564 .max_wm = PINEVIEW_MAX_WM,
565 .default_wm = PINEVIEW_DFT_WM,
566 .guard_size = PINEVIEW_GUARD_WM,
567 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
569static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = PINEVIEW_DISPLAY_FIFO,
571 .max_wm = PINEVIEW_MAX_WM,
572 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
573 .guard_size = PINEVIEW_GUARD_WM,
574 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
576static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_CURSOR_FIFO,
578 .max_wm = PINEVIEW_CURSOR_MAX_WM,
579 .default_wm = PINEVIEW_CURSOR_DFT_WM,
580 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
583static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300584 .fifo_size = PINEVIEW_CURSOR_FIFO,
585 .max_wm = PINEVIEW_CURSOR_MAX_WM,
586 .default_wm = PINEVIEW_CURSOR_DFT_WM,
587 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
588 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = I965_CURSOR_FIFO,
592 .max_wm = I965_CURSOR_MAX_WM,
593 .default_wm = I965_CURSOR_DFT_WM,
594 .guard_size = 2,
595 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
597static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300598 .fifo_size = I945_FIFO_SIZE,
599 .max_wm = I915_MAX_WM,
600 .default_wm = 1,
601 .guard_size = 2,
602 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603};
604static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300605 .fifo_size = I915_FIFO_SIZE,
606 .max_wm = I915_MAX_WM,
607 .default_wm = 1,
608 .guard_size = 2,
609 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300610};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300611static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300612 .fifo_size = I855GM_FIFO_SIZE,
613 .max_wm = I915_MAX_WM,
614 .default_wm = 1,
615 .guard_size = 2,
616 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300618static const struct intel_watermark_params i830_bc_wm_info = {
619 .fifo_size = I855GM_FIFO_SIZE,
620 .max_wm = I915_MAX_WM/2,
621 .default_wm = 1,
622 .guard_size = 2,
623 .cacheline_size = I830_FIFO_LINE_SIZE,
624};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200625static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300626 .fifo_size = I830_FIFO_SIZE,
627 .max_wm = I915_MAX_WM,
628 .default_wm = 1,
629 .guard_size = 2,
630 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631};
632
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300634 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
635 * @pixel_rate: Pipe pixel rate in kHz
636 * @cpp: Plane bytes per pixel
637 * @latency: Memory wakeup latency in 0.1us units
638 *
639 * Compute the watermark using the method 1 or "small buffer"
640 * formula. The caller may additonally add extra cachelines
641 * to account for TLB misses and clock crossings.
642 *
643 * This method is concerned with the short term drain rate
644 * of the FIFO, ie. it does not account for blanking periods
645 * which would effectively reduce the average drain rate across
646 * a longer period. The name "small" refers to the fact the
647 * FIFO is relatively small compared to the amount of data
648 * fetched.
649 *
650 * The FIFO level vs. time graph might look something like:
651 *
652 * |\ |\
653 * | \ | \
654 * __---__---__ (- plane active, _ blanking)
655 * -> time
656 *
657 * or perhaps like this:
658 *
659 * |\|\ |\|\
660 * __----__----__ (- plane active, _ blanking)
661 * -> time
662 *
663 * Returns:
664 * The watermark in bytes
665 */
666static unsigned int intel_wm_method1(unsigned int pixel_rate,
667 unsigned int cpp,
668 unsigned int latency)
669{
670 uint64_t ret;
671
672 ret = (uint64_t) pixel_rate * cpp * latency;
673 ret = DIV_ROUND_UP_ULL(ret, 10000);
674
675 return ret;
676}
677
678/**
679 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
680 * @pixel_rate: Pipe pixel rate in kHz
681 * @htotal: Pipe horizontal total
682 * @width: Plane width in pixels
683 * @cpp: Plane bytes per pixel
684 * @latency: Memory wakeup latency in 0.1us units
685 *
686 * Compute the watermark using the method 2 or "large buffer"
687 * formula. The caller may additonally add extra cachelines
688 * to account for TLB misses and clock crossings.
689 *
690 * This method is concerned with the long term drain rate
691 * of the FIFO, ie. it does account for blanking periods
692 * which effectively reduce the average drain rate across
693 * a longer period. The name "large" refers to the fact the
694 * FIFO is relatively large compared to the amount of data
695 * fetched.
696 *
697 * The FIFO level vs. time graph might look something like:
698 *
699 * |\___ |\___
700 * | \___ | \___
701 * | \ | \
702 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
703 * -> time
704 *
705 * Returns:
706 * The watermark in bytes
707 */
708static unsigned int intel_wm_method2(unsigned int pixel_rate,
709 unsigned int htotal,
710 unsigned int width,
711 unsigned int cpp,
712 unsigned int latency)
713{
714 unsigned int ret;
715
716 /*
717 * FIXME remove once all users are computing
718 * watermarks in the correct place.
719 */
720 if (WARN_ON_ONCE(htotal == 0))
721 htotal = 1;
722
723 ret = (latency * pixel_rate) / (htotal * 10000);
724 ret = (ret + 1) * width * cpp;
725
726 return ret;
727}
728
729/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000733 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @latency_ns: memory latency for the platform
736 *
737 * Calculate the watermark level (the level at which the display plane will
738 * start fetching from memory again). Each chip has a different display
739 * FIFO size and allocation, so the caller needs to figure that out and pass
740 * in the correct intel_watermark_params structure.
741 *
742 * As the pixel clock runs, the FIFO will be drained at a rate that depends
743 * on the pixel size. When it reaches the watermark level, it'll start
744 * fetching FIFO line sized based chunks from memory until the FIFO fills
745 * past the watermark point. If the FIFO drains completely, a FIFO underrun
746 * will occur, and a display engine hang could result.
747 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300748static unsigned int intel_calculate_wm(int pixel_rate,
749 const struct intel_watermark_params *wm,
750 int fifo_size, int cpp,
751 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300753 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /*
756 * Note: we need to make sure we don't overflow for various clock &
757 * latency values.
758 * clocks go from a few thousand to several hundred thousand.
759 * latency is usually a few thousand
760 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 entries = intel_wm_method1(pixel_rate, cpp,
762 latency_ns / 100);
763 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
764 wm->guard_size;
765 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 wm_size = fifo_size - entries;
768 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 wm_size = wm->max_wm;
773 if (wm_size <= 0)
774 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300775
776 /*
777 * Bspec seems to indicate that the value shouldn't be lower than
778 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
779 * Lets go for 8 which is the burst size since certain platforms
780 * already use a hardcoded 8 (which is what the spec says should be
781 * done).
782 */
783 if (wm_size <= 8)
784 wm_size = 8;
785
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 return wm_size;
787}
788
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300789static bool is_disabling(int old, int new, int threshold)
790{
791 return old >= threshold && new < threshold;
792}
793
794static bool is_enabling(int old, int new, int threshold)
795{
796 return old < threshold && new >= threshold;
797}
798
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300799static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
800{
801 return dev_priv->wm.max_level + 1;
802}
803
Ville Syrjälä24304d812017-03-14 17:10:49 +0200804static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
805 const struct intel_plane_state *plane_state)
806{
807 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
808
809 /* FIXME check the 'enable' instead */
810 if (!crtc_state->base.active)
811 return false;
812
813 /*
814 * Treat cursor with fb as always visible since cursor updates
815 * can happen faster than the vrefresh rate, and the current
816 * watermark code doesn't handle that correctly. Cursor updates
817 * which set/clear the fb or change the cursor size are going
818 * to get throttled by intel_legacy_cursor_update() to work
819 * around this problem with the watermark code.
820 */
821 if (plane->id == PLANE_CURSOR)
822 return plane_state->base.fb != NULL;
823 else
824 return plane_state->base.visible;
825}
826
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200829 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200831 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 if (enabled)
834 return NULL;
835 enabled = crtc;
836 }
837 }
838
839 return enabled;
840}
841
Ville Syrjälä432081b2016-10-31 22:37:03 +0200842static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200844 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846 const struct cxsr_latency *latency;
847 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300848 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100850 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
851 dev_priv->is_ddr3,
852 dev_priv->fsb_freq,
853 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 if (!latency) {
855 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300856 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 return;
858 }
859
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200860 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200862 const struct drm_display_mode *adjusted_mode =
863 &crtc->config->base.adjusted_mode;
864 const struct drm_framebuffer *fb =
865 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200866 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300867 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868
869 /* Display SR */
870 wm = intel_calculate_wm(clock, &pineview_display_wm,
871 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200872 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 reg = I915_READ(DSPFW1);
874 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200875 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 I915_WRITE(DSPFW1, reg);
877 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
878
879 /* cursor SR */
880 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
881 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300882 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883 reg = I915_READ(DSPFW3);
884 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200885 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 I915_WRITE(DSPFW3, reg);
887
888 /* Display HPLL off SR */
889 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
890 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200891 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* cursor HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300900 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
906
Imre Deak5209b1f2014-07-01 12:36:17 +0300907 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300909 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 }
911}
912
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300913/*
914 * Documentation says:
915 * "If the line size is small, the TLB fetches can get in the way of the
916 * data fetches, causing some lag in the pixel data return which is not
917 * accounted for in the above formulas. The following adjustment only
918 * needs to be applied if eight whole lines fit in the buffer at once.
919 * The WM is adjusted upwards by the difference between the FIFO size
920 * and the size of 8 whole lines. This adjustment is always performed
921 * in the actual pixel depth regardless of whether FBC is enabled or not."
922 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000923static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300924{
925 int tlb_miss = fifo_size * 64 - width * cpp * 8;
926
927 return max(0, tlb_miss);
928}
929
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300930static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
931 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300932{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300933 enum pipe pipe;
934
935 for_each_pipe(dev_priv, pipe)
936 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
937
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300938 I915_WRITE(DSPFW1,
939 FW_WM(wm->sr.plane, SR) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
941 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
942 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
943 I915_WRITE(DSPFW2,
944 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
945 FW_WM(wm->sr.fbc, FBC_SR) |
946 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
949 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
950 I915_WRITE(DSPFW3,
951 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
952 FW_WM(wm->sr.cursor, CURSOR_SR) |
953 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
954 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300955
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300956 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300957}
958
Ville Syrjälä15665972015-03-10 16:16:28 +0200959#define FW_WM_VLV(value, plane) \
960 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
961
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200962static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200963 const struct vlv_wm_values *wm)
964{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200967 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200968 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 I915_WRITE(VLV_DDL(pipe),
971 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
973 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
974 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
975 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200976
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200977 /*
978 * Zero the (unused) WM1 watermarks, and also clear all the
979 * high order bits so that there are no out of bounds values
980 * present in the registers during the reprogramming.
981 */
982 I915_WRITE(DSPHOWM, 0);
983 I915_WRITE(DSPHOWM1, 0);
984 I915_WRITE(DSPFW4, 0);
985 I915_WRITE(DSPFW5, 0);
986 I915_WRITE(DSPFW6, 0);
987
Ville Syrjäläae801522015-03-05 21:19:49 +0200988 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200989 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
991 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
992 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200994 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
995 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
996 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999
1000 if (IS_CHERRYVIEW(dev_priv)) {
1001 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1003 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1006 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1009 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001011 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1014 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1017 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1020 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001021 } else {
1022 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1024 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001025 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001026 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1029 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1032 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001033 }
1034
1035 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001036}
1037
Ville Syrjälä15665972015-03-10 16:16:28 +02001038#undef FW_WM_VLV
1039
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001040static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1041{
1042 /* all latencies in usec */
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001045 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046
Ville Syrjälä79d94302017-04-21 21:14:30 +03001047 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048}
1049
1050static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1051{
1052 /*
1053 * DSPCNTR[13] supposedly controls whether the
1054 * primary plane can use the FIFO space otherwise
1055 * reserved for the sprite plane. It's not 100% clear
1056 * what the actual FIFO size is, but it looks like we
1057 * can happily set both primary and sprite watermarks
1058 * up to 127 cachelines. So that would seem to mean
1059 * that either DSPCNTR[13] doesn't do anything, or that
1060 * the total FIFO is >= 256 cachelines in size. Either
1061 * way, we don't seem to have to worry about this
1062 * repartitioning as the maximum watermark value the
1063 * register can hold for each plane is lower than the
1064 * minimum FIFO size.
1065 */
1066 switch (plane_id) {
1067 case PLANE_CURSOR:
1068 return 63;
1069 case PLANE_PRIMARY:
1070 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1071 case PLANE_SPRITE0:
1072 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1073 default:
1074 MISSING_CASE(plane_id);
1075 return 0;
1076 }
1077}
1078
1079static int g4x_fbc_fifo_size(int level)
1080{
1081 switch (level) {
1082 case G4X_WM_LEVEL_SR:
1083 return 7;
1084 case G4X_WM_LEVEL_HPLL:
1085 return 15;
1086 default:
1087 MISSING_CASE(level);
1088 return 0;
1089 }
1090}
1091
1092static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1093 const struct intel_plane_state *plane_state,
1094 int level)
1095{
1096 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1097 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1098 const struct drm_display_mode *adjusted_mode =
1099 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001100 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1101 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001102
1103 if (latency == 0)
1104 return USHRT_MAX;
1105
1106 if (!intel_wm_plane_visible(crtc_state, plane_state))
1107 return 0;
1108
1109 /*
1110 * Not 100% sure which way ELK should go here as the
1111 * spec only says CL/CTG should assume 32bpp and BW
1112 * doesn't need to. But as these things followed the
1113 * mobile vs. desktop lines on gen3 as well, let's
1114 * assume ELK doesn't need this.
1115 *
1116 * The spec also fails to list such a restriction for
1117 * the HPLL watermark, which seems a little strange.
1118 * Let's use 32bpp for the HPLL watermark as well.
1119 */
1120 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1121 level != G4X_WM_LEVEL_NORMAL)
1122 cpp = 4;
1123 else
1124 cpp = plane_state->base.fb->format->cpp[0];
1125
1126 clock = adjusted_mode->crtc_clock;
1127 htotal = adjusted_mode->crtc_htotal;
1128
1129 if (plane->id == PLANE_CURSOR)
1130 width = plane_state->base.crtc_w;
1131 else
1132 width = drm_rect_width(&plane_state->base.dst);
1133
1134 if (plane->id == PLANE_CURSOR) {
1135 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1136 } else if (plane->id == PLANE_PRIMARY &&
1137 level == G4X_WM_LEVEL_NORMAL) {
1138 wm = intel_wm_method1(clock, cpp, latency);
1139 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001140 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001141
1142 small = intel_wm_method1(clock, cpp, latency);
1143 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1144
1145 wm = min(small, large);
1146 }
1147
1148 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1149 width, cpp);
1150
1151 wm = DIV_ROUND_UP(wm, 64) + 2;
1152
Chris Wilson1a1f1282017-11-07 14:03:38 +00001153 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154}
1155
1156static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1157 int level, enum plane_id plane_id, u16 value)
1158{
1159 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1160 bool dirty = false;
1161
1162 for (; level < intel_wm_num_levels(dev_priv); level++) {
1163 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1164
1165 dirty |= raw->plane[plane_id] != value;
1166 raw->plane[plane_id] = value;
1167 }
1168
1169 return dirty;
1170}
1171
1172static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1173 int level, u16 value)
1174{
1175 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1176 bool dirty = false;
1177
1178 /* NORMAL level doesn't have an FBC watermark */
1179 level = max(level, G4X_WM_LEVEL_SR);
1180
1181 for (; level < intel_wm_num_levels(dev_priv); level++) {
1182 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1183
1184 dirty |= raw->fbc != value;
1185 raw->fbc = value;
1186 }
1187
1188 return dirty;
1189}
1190
1191static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1192 const struct intel_plane_state *pstate,
1193 uint32_t pri_val);
1194
1195static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1196 const struct intel_plane_state *plane_state)
1197{
1198 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1199 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1200 enum plane_id plane_id = plane->id;
1201 bool dirty = false;
1202 int level;
1203
1204 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1205 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1206 if (plane_id == PLANE_PRIMARY)
1207 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1208 goto out;
1209 }
1210
1211 for (level = 0; level < num_levels; level++) {
1212 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1213 int wm, max_wm;
1214
1215 wm = g4x_compute_wm(crtc_state, plane_state, level);
1216 max_wm = g4x_plane_fifo_size(plane_id, level);
1217
1218 if (wm > max_wm)
1219 break;
1220
1221 dirty |= raw->plane[plane_id] != wm;
1222 raw->plane[plane_id] = wm;
1223
1224 if (plane_id != PLANE_PRIMARY ||
1225 level == G4X_WM_LEVEL_NORMAL)
1226 continue;
1227
1228 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1229 raw->plane[plane_id]);
1230 max_wm = g4x_fbc_fifo_size(level);
1231
1232 /*
1233 * FBC wm is not mandatory as we
1234 * can always just disable its use.
1235 */
1236 if (wm > max_wm)
1237 wm = USHRT_MAX;
1238
1239 dirty |= raw->fbc != wm;
1240 raw->fbc = wm;
1241 }
1242
1243 /* mark watermarks as invalid */
1244 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1245
1246 if (plane_id == PLANE_PRIMARY)
1247 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1248
1249 out:
1250 if (dirty) {
1251 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1252 plane->base.name,
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1255 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1256
1257 if (plane_id == PLANE_PRIMARY)
1258 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1261 }
1262
1263 return dirty;
1264}
1265
1266static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1267 enum plane_id plane_id, int level)
1268{
1269 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1270
1271 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1272}
1273
1274static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1275 int level)
1276{
1277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1278
1279 if (level > dev_priv->wm.max_level)
1280 return false;
1281
1282 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1284 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1285}
1286
1287/* mark all levels starting from 'level' as invalid */
1288static void g4x_invalidate_wms(struct intel_crtc *crtc,
1289 struct g4x_wm_state *wm_state, int level)
1290{
1291 if (level <= G4X_WM_LEVEL_NORMAL) {
1292 enum plane_id plane_id;
1293
1294 for_each_plane_id_on_crtc(crtc, plane_id)
1295 wm_state->wm.plane[plane_id] = USHRT_MAX;
1296 }
1297
1298 if (level <= G4X_WM_LEVEL_SR) {
1299 wm_state->cxsr = false;
1300 wm_state->sr.cursor = USHRT_MAX;
1301 wm_state->sr.plane = USHRT_MAX;
1302 wm_state->sr.fbc = USHRT_MAX;
1303 }
1304
1305 if (level <= G4X_WM_LEVEL_HPLL) {
1306 wm_state->hpll_en = false;
1307 wm_state->hpll.cursor = USHRT_MAX;
1308 wm_state->hpll.plane = USHRT_MAX;
1309 wm_state->hpll.fbc = USHRT_MAX;
1310 }
1311}
1312
1313static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1314{
1315 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1316 struct intel_atomic_state *state =
1317 to_intel_atomic_state(crtc_state->base.state);
1318 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1319 int num_active_planes = hweight32(crtc_state->active_planes &
1320 ~BIT(PLANE_CURSOR));
1321 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001322 const struct intel_plane_state *old_plane_state;
1323 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001324 struct intel_plane *plane;
1325 enum plane_id plane_id;
1326 int i, level;
1327 unsigned int dirty = 0;
1328
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001329 for_each_oldnew_intel_plane_in_state(state, plane,
1330 old_plane_state,
1331 new_plane_state, i) {
1332 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 old_plane_state->base.crtc != &crtc->base)
1334 continue;
1335
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001336 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001337 dirty |= BIT(plane->id);
1338 }
1339
1340 if (!dirty)
1341 return 0;
1342
1343 level = G4X_WM_LEVEL_NORMAL;
1344 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1345 goto out;
1346
1347 raw = &crtc_state->wm.g4x.raw[level];
1348 for_each_plane_id_on_crtc(crtc, plane_id)
1349 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1350
1351 level = G4X_WM_LEVEL_SR;
1352
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1358 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1359 wm_state->sr.fbc = raw->fbc;
1360
1361 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1362
1363 level = G4X_WM_LEVEL_HPLL;
1364
1365 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1366 goto out;
1367
1368 raw = &crtc_state->wm.g4x.raw[level];
1369 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1370 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1371 wm_state->hpll.fbc = raw->fbc;
1372
1373 wm_state->hpll_en = wm_state->cxsr;
1374
1375 level++;
1376
1377 out:
1378 if (level == G4X_WM_LEVEL_NORMAL)
1379 return -EINVAL;
1380
1381 /* invalidate the higher levels */
1382 g4x_invalidate_wms(crtc, wm_state, level);
1383
1384 /*
1385 * Determine if the FBC watermark(s) can be used. IF
1386 * this isn't the case we prefer to disable the FBC
1387 ( watermark(s) rather than disable the SR/HPLL
1388 * level(s) entirely.
1389 */
1390 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1391
1392 if (level >= G4X_WM_LEVEL_SR &&
1393 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1394 wm_state->fbc_en = false;
1395 else if (level >= G4X_WM_LEVEL_HPLL &&
1396 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1397 wm_state->fbc_en = false;
1398
1399 return 0;
1400}
1401
1402static int g4x_compute_intermediate_wm(struct drm_device *dev,
1403 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001404 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001405{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001406 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1407 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1408 struct intel_atomic_state *intel_state =
1409 to_intel_atomic_state(new_crtc_state->base.state);
1410 const struct intel_crtc_state *old_crtc_state =
1411 intel_atomic_get_old_crtc_state(intel_state, crtc);
1412 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001413 enum plane_id plane_id;
1414
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001415 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1416 *intermediate = *optimal;
1417
1418 intermediate->cxsr = false;
1419 intermediate->hpll_en = false;
1420 goto out;
1421 }
1422
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001423 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001424 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001425 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001426 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001427 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1428
1429 for_each_plane_id_on_crtc(crtc, plane_id) {
1430 intermediate->wm.plane[plane_id] =
1431 max(optimal->wm.plane[plane_id],
1432 active->wm.plane[plane_id]);
1433
1434 WARN_ON(intermediate->wm.plane[plane_id] >
1435 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1436 }
1437
1438 intermediate->sr.plane = max(optimal->sr.plane,
1439 active->sr.plane);
1440 intermediate->sr.cursor = max(optimal->sr.cursor,
1441 active->sr.cursor);
1442 intermediate->sr.fbc = max(optimal->sr.fbc,
1443 active->sr.fbc);
1444
1445 intermediate->hpll.plane = max(optimal->hpll.plane,
1446 active->hpll.plane);
1447 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1448 active->hpll.cursor);
1449 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1450 active->hpll.fbc);
1451
1452 WARN_ON((intermediate->sr.plane >
1453 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1454 intermediate->sr.cursor >
1455 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1456 intermediate->cxsr);
1457 WARN_ON((intermediate->sr.plane >
1458 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1459 intermediate->sr.cursor >
1460 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1461 intermediate->hpll_en);
1462
1463 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1464 intermediate->fbc_en && intermediate->cxsr);
1465 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1466 intermediate->fbc_en && intermediate->hpll_en);
1467
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001468out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001469 /*
1470 * If our intermediate WM are identical to the final WM, then we can
1471 * omit the post-vblank programming; only update if it's different.
1472 */
1473 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001474 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001475
1476 return 0;
1477}
1478
1479static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1480 struct g4x_wm_values *wm)
1481{
1482 struct intel_crtc *crtc;
1483 int num_active_crtcs = 0;
1484
1485 wm->cxsr = true;
1486 wm->hpll_en = true;
1487 wm->fbc_en = true;
1488
1489 for_each_intel_crtc(&dev_priv->drm, crtc) {
1490 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1491
1492 if (!crtc->active)
1493 continue;
1494
1495 if (!wm_state->cxsr)
1496 wm->cxsr = false;
1497 if (!wm_state->hpll_en)
1498 wm->hpll_en = false;
1499 if (!wm_state->fbc_en)
1500 wm->fbc_en = false;
1501
1502 num_active_crtcs++;
1503 }
1504
1505 if (num_active_crtcs != 1) {
1506 wm->cxsr = false;
1507 wm->hpll_en = false;
1508 wm->fbc_en = false;
1509 }
1510
1511 for_each_intel_crtc(&dev_priv->drm, crtc) {
1512 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1513 enum pipe pipe = crtc->pipe;
1514
1515 wm->pipe[pipe] = wm_state->wm;
1516 if (crtc->active && wm->cxsr)
1517 wm->sr = wm_state->sr;
1518 if (crtc->active && wm->hpll_en)
1519 wm->hpll = wm_state->hpll;
1520 }
1521}
1522
1523static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1524{
1525 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1526 struct g4x_wm_values new_wm = {};
1527
1528 g4x_merge_wm(dev_priv, &new_wm);
1529
1530 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1531 return;
1532
1533 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1534 _intel_set_memory_cxsr(dev_priv, false);
1535
1536 g4x_write_wm_values(dev_priv, &new_wm);
1537
1538 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1539 _intel_set_memory_cxsr(dev_priv, true);
1540
1541 *old_wm = new_wm;
1542}
1543
1544static void g4x_initial_watermarks(struct intel_atomic_state *state,
1545 struct intel_crtc_state *crtc_state)
1546{
1547 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1548 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1549
1550 mutex_lock(&dev_priv->wm.wm_mutex);
1551 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1552 g4x_program_watermarks(dev_priv);
1553 mutex_unlock(&dev_priv->wm.wm_mutex);
1554}
1555
1556static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1557 struct intel_crtc_state *crtc_state)
1558{
1559 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1561
1562 if (!crtc_state->wm.need_postvbl_update)
1563 return;
1564
1565 mutex_lock(&dev_priv->wm.wm_mutex);
1566 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1567 g4x_program_watermarks(dev_priv);
1568 mutex_unlock(&dev_priv->wm.wm_mutex);
1569}
1570
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001571/* latency must be in 0.1us units. */
1572static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001573 unsigned int htotal,
1574 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001575 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576 unsigned int latency)
1577{
1578 unsigned int ret;
1579
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001580 ret = intel_wm_method2(pixel_rate, htotal,
1581 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001582 ret = DIV_ROUND_UP(ret, 64);
1583
1584 return ret;
1585}
1586
Ville Syrjäläbb726512016-10-31 22:37:24 +02001587static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001589 /* all latencies in usec */
1590 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1591
Ville Syrjälä58590c12015-09-08 21:05:12 +03001592 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1593
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 if (IS_CHERRYVIEW(dev_priv)) {
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1596 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001597
1598 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599 }
1600}
1601
Ville Syrjäläe339d672016-11-28 19:37:17 +02001602static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1603 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 int level)
1605{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001606 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001608 const struct drm_display_mode *adjusted_mode =
1609 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001610 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001611
1612 if (dev_priv->wm.pri_latency[level] == 0)
1613 return USHRT_MAX;
1614
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001615 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001616 return 0;
1617
Daniel Vetteref426c12017-01-04 11:41:10 +01001618 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001619 clock = adjusted_mode->crtc_clock;
1620 htotal = adjusted_mode->crtc_htotal;
1621 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001622
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001623 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624 /*
1625 * FIXME the formula gives values that are
1626 * too big for the cursor FIFO, and hence we
1627 * would never be able to use cursors. For
1628 * now just hardcode the watermark.
1629 */
1630 wm = 63;
1631 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001632 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001633 dev_priv->wm.pri_latency[level] * 10);
1634 }
1635
Chris Wilson1a1f1282017-11-07 14:03:38 +00001636 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001637}
1638
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001639static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1640{
1641 return (active_planes & (BIT(PLANE_SPRITE0) |
1642 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1643}
1644
Ville Syrjälä5012e602017-03-02 19:14:56 +02001645static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001646{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001648 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001649 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001650 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1652 int num_active_planes = hweight32(active_planes);
1653 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001654 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001655 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001656 unsigned int total_rate;
1657 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001658
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001659 /*
1660 * When enabling sprite0 after sprite1 has already been enabled
1661 * we tend to get an underrun unless sprite0 already has some
1662 * FIFO space allcoated. Hence we always allocate at least one
1663 * cacheline for sprite0 whenever sprite1 is enabled.
1664 *
1665 * All other plane enable sequences appear immune to this problem.
1666 */
1667 if (vlv_need_sprite0_fifo_workaround(active_planes))
1668 sprite0_fifo_extra = 1;
1669
Ville Syrjälä5012e602017-03-02 19:14:56 +02001670 total_rate = raw->plane[PLANE_PRIMARY] +
1671 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001672 raw->plane[PLANE_SPRITE1] +
1673 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001674
Ville Syrjälä5012e602017-03-02 19:14:56 +02001675 if (total_rate > fifo_size)
1676 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 if (total_rate == 0)
1679 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001680
Ville Syrjälä5012e602017-03-02 19:14:56 +02001681 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682 unsigned int rate;
1683
Ville Syrjälä5012e602017-03-02 19:14:56 +02001684 if ((active_planes & BIT(plane_id)) == 0) {
1685 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001686 continue;
1687 }
1688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 rate = raw->plane[plane_id];
1690 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1691 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001692 }
1693
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001694 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1695 fifo_left -= sprite0_fifo_extra;
1696
Ville Syrjälä5012e602017-03-02 19:14:56 +02001697 fifo_state->plane[PLANE_CURSOR] = 63;
1698
1699 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700
1701 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001703 int plane_extra;
1704
1705 if (fifo_left == 0)
1706 break;
1707
Ville Syrjälä5012e602017-03-02 19:14:56 +02001708 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001709 continue;
1710
1711 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001712 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713 fifo_left -= plane_extra;
1714 }
1715
Ville Syrjälä5012e602017-03-02 19:14:56 +02001716 WARN_ON(active_planes != 0 && fifo_left != 0);
1717
1718 /* give it all to the first plane if none are active */
1719 if (active_planes == 0) {
1720 WARN_ON(fifo_left != fifo_size);
1721 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1722 }
1723
1724 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001725}
1726
Ville Syrjäläff32c542017-03-02 19:14:57 +02001727/* mark all levels starting from 'level' as invalid */
1728static void vlv_invalidate_wms(struct intel_crtc *crtc,
1729 struct vlv_wm_state *wm_state, int level)
1730{
1731 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1732
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001733 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001734 enum plane_id plane_id;
1735
1736 for_each_plane_id_on_crtc(crtc, plane_id)
1737 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1738
1739 wm_state->sr[level].cursor = USHRT_MAX;
1740 wm_state->sr[level].plane = USHRT_MAX;
1741 }
1742}
1743
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001744static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1745{
1746 if (wm > fifo_size)
1747 return USHRT_MAX;
1748 else
1749 return fifo_size - wm;
1750}
1751
Ville Syrjäläff32c542017-03-02 19:14:57 +02001752/*
1753 * Starting from 'level' set all higher
1754 * levels to 'value' in the "raw" watermarks.
1755 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001756static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001757 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001758{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001760 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001761 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001762
Ville Syrjäläff32c542017-03-02 19:14:57 +02001763 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001764 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001765
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001766 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001767 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001768 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001769
1770 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001771}
1772
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001773static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1774 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001775{
1776 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1777 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001778 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001779 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001780 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001782 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001783 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1784 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001785 }
1786
1787 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001788 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1790 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1791
Ville Syrjäläff32c542017-03-02 19:14:57 +02001792 if (wm > max_wm)
1793 break;
1794
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001795 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001796 raw->plane[plane_id] = wm;
1797 }
1798
1799 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001801
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001802out:
1803 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001804 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001805 plane->base.name,
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1808 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1809
1810 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001811}
1812
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001813static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1814 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001815{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001816 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001817 &crtc_state->wm.vlv.raw[level];
1818 const struct vlv_fifo_state *fifo_state =
1819 &crtc_state->wm.vlv.fifo_state;
1820
1821 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1822}
1823
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001824static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001826 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1829 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830}
1831
1832static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001833{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001834 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001836 struct intel_atomic_state *state =
1837 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001838 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001839 const struct vlv_fifo_state *fifo_state =
1840 &crtc_state->wm.vlv.fifo_state;
1841 int num_active_planes = hweight32(crtc_state->active_planes &
1842 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001843 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001844 const struct intel_plane_state *old_plane_state;
1845 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001846 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001847 enum plane_id plane_id;
1848 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001849 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001850
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001851 for_each_oldnew_intel_plane_in_state(state, plane,
1852 old_plane_state,
1853 new_plane_state, i) {
1854 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001855 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001856 continue;
1857
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001858 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001859 dirty |= BIT(plane->id);
1860 }
1861
1862 /*
1863 * DSPARB registers may have been reset due to the
1864 * power well being turned off. Make sure we restore
1865 * them to a consistent state even if no primary/sprite
1866 * planes are initially active.
1867 */
1868 if (needs_modeset)
1869 crtc_state->fifo_changed = true;
1870
1871 if (!dirty)
1872 return 0;
1873
1874 /* cursor changes don't warrant a FIFO recompute */
1875 if (dirty & ~BIT(PLANE_CURSOR)) {
1876 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001877 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001878 const struct vlv_fifo_state *old_fifo_state =
1879 &old_crtc_state->wm.vlv.fifo_state;
1880
1881 ret = vlv_compute_fifo(crtc_state);
1882 if (ret)
1883 return ret;
1884
1885 if (needs_modeset ||
1886 memcmp(old_fifo_state, fifo_state,
1887 sizeof(*fifo_state)) != 0)
1888 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001889 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001890
Ville Syrjäläff32c542017-03-02 19:14:57 +02001891 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001892 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001893 /*
1894 * Note that enabling cxsr with no primary/sprite planes
1895 * enabled can wedge the pipe. Hence we only allow cxsr
1896 * with exactly one enabled primary/sprite plane.
1897 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001898 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001899
Ville Syrjälä5012e602017-03-02 19:14:56 +02001900 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001901 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001902 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001903
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001904 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001905 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001906
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 for_each_plane_id_on_crtc(crtc, plane_id) {
1908 wm_state->wm[level].plane[plane_id] =
1909 vlv_invert_wm_value(raw->plane[plane_id],
1910 fifo_state->plane[plane_id]);
1911 }
1912
1913 wm_state->sr[level].plane =
1914 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001915 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001916 raw->plane[PLANE_SPRITE1]),
1917 sr_fifo_size);
1918
1919 wm_state->sr[level].cursor =
1920 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1921 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001922 }
1923
Ville Syrjäläff32c542017-03-02 19:14:57 +02001924 if (level == 0)
1925 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001926
Ville Syrjäläff32c542017-03-02 19:14:57 +02001927 /* limit to only levels we can actually handle */
1928 wm_state->num_levels = level;
1929
1930 /* invalidate the higher levels */
1931 vlv_invalidate_wms(crtc, wm_state, level);
1932
1933 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001934}
1935
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001936#define VLV_FIFO(plane, value) \
1937 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1938
Ville Syrjäläff32c542017-03-02 19:14:57 +02001939static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1940 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001942 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001943 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001944 const struct vlv_fifo_state *fifo_state =
1945 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001946 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001947
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001948 if (!crtc_state->fifo_changed)
1949 return;
1950
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1952 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1953 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001954
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001955 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1956 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001957
Ville Syrjäläc137d662017-03-02 19:15:06 +02001958 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1959
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001960 /*
1961 * uncore.lock serves a double purpose here. It allows us to
1962 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1963 * it protects the DSPARB registers from getting clobbered by
1964 * parallel updates from multiple pipes.
1965 *
1966 * intel_pipe_update_start() has already disabled interrupts
1967 * for us, so a plain spin_lock() is sufficient here.
1968 */
1969 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001970
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001971 switch (crtc->pipe) {
1972 uint32_t dsparb, dsparb2, dsparb3;
1973 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001974 dsparb = I915_READ_FW(DSPARB);
1975 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976
1977 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1978 VLV_FIFO(SPRITEB, 0xff));
1979 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1980 VLV_FIFO(SPRITEB, sprite1_start));
1981
1982 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1983 VLV_FIFO(SPRITEB_HI, 0x1));
1984 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1985 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1986
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001987 I915_WRITE_FW(DSPARB, dsparb);
1988 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001989 break;
1990 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001991 dsparb = I915_READ_FW(DSPARB);
1992 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993
1994 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1995 VLV_FIFO(SPRITED, 0xff));
1996 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1997 VLV_FIFO(SPRITED, sprite1_start));
1998
1999 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2000 VLV_FIFO(SPRITED_HI, 0xff));
2001 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2002 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2003
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002004 I915_WRITE_FW(DSPARB, dsparb);
2005 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002006 break;
2007 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002008 dsparb3 = I915_READ_FW(DSPARB3);
2009 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002010
2011 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2012 VLV_FIFO(SPRITEF, 0xff));
2013 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2014 VLV_FIFO(SPRITEF, sprite1_start));
2015
2016 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2017 VLV_FIFO(SPRITEF_HI, 0xff));
2018 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2019 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2020
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002021 I915_WRITE_FW(DSPARB3, dsparb3);
2022 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002023 break;
2024 default:
2025 break;
2026 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002027
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002028 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002029
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002030 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031}
2032
2033#undef VLV_FIFO
2034
Ville Syrjälä4841da52017-03-02 19:14:59 +02002035static int vlv_compute_intermediate_wm(struct drm_device *dev,
2036 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002037 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002038{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002039 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2040 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2041 struct intel_atomic_state *intel_state =
2042 to_intel_atomic_state(new_crtc_state->base.state);
2043 const struct intel_crtc_state *old_crtc_state =
2044 intel_atomic_get_old_crtc_state(intel_state, crtc);
2045 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002046 int level;
2047
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002048 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2049 *intermediate = *optimal;
2050
2051 intermediate->cxsr = false;
2052 goto out;
2053 }
2054
Ville Syrjälä4841da52017-03-02 19:14:59 +02002055 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002056 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002057 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002058
2059 for (level = 0; level < intermediate->num_levels; level++) {
2060 enum plane_id plane_id;
2061
2062 for_each_plane_id_on_crtc(crtc, plane_id) {
2063 intermediate->wm[level].plane[plane_id] =
2064 min(optimal->wm[level].plane[plane_id],
2065 active->wm[level].plane[plane_id]);
2066 }
2067
2068 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2069 active->sr[level].plane);
2070 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2071 active->sr[level].cursor);
2072 }
2073
2074 vlv_invalidate_wms(crtc, intermediate, level);
2075
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002076out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002077 /*
2078 * If our intermediate WM are identical to the final WM, then we can
2079 * omit the post-vblank programming; only update if it's different.
2080 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002081 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002082 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002083
2084 return 0;
2085}
2086
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002087static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002088 struct vlv_wm_values *wm)
2089{
2090 struct intel_crtc *crtc;
2091 int num_active_crtcs = 0;
2092
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002093 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002094 wm->cxsr = true;
2095
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002096 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002097 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002098
2099 if (!crtc->active)
2100 continue;
2101
2102 if (!wm_state->cxsr)
2103 wm->cxsr = false;
2104
2105 num_active_crtcs++;
2106 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2107 }
2108
2109 if (num_active_crtcs != 1)
2110 wm->cxsr = false;
2111
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002112 if (num_active_crtcs > 1)
2113 wm->level = VLV_WM_LEVEL_PM2;
2114
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002115 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002116 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117 enum pipe pipe = crtc->pipe;
2118
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002120 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002121 wm->sr = wm_state->sr[wm->level];
2122
Ville Syrjälä1b313892016-11-28 19:37:08 +02002123 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2126 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002127 }
2128}
2129
Ville Syrjäläff32c542017-03-02 19:14:57 +02002130static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002131{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002132 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2133 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002135 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136
Ville Syrjäläff32c542017-03-02 19:14:57 +02002137 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138 return;
2139
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002140 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002141 chv_set_memory_dvfs(dev_priv, false);
2142
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002143 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002144 chv_set_memory_pm5(dev_priv, false);
2145
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002146 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002147 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002150
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002151 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002152 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002154 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002155 chv_set_memory_pm5(dev_priv, true);
2156
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002157 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002158 chv_set_memory_dvfs(dev_priv, true);
2159
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002160 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002161}
2162
Ville Syrjäläff32c542017-03-02 19:14:57 +02002163static void vlv_initial_watermarks(struct intel_atomic_state *state,
2164 struct intel_crtc_state *crtc_state)
2165{
2166 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2167 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2168
2169 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002170 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2171 vlv_program_watermarks(dev_priv);
2172 mutex_unlock(&dev_priv->wm.wm_mutex);
2173}
2174
2175static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2176 struct intel_crtc_state *crtc_state)
2177{
2178 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2180
2181 if (!crtc_state->wm.need_postvbl_update)
2182 return;
2183
2184 mutex_lock(&dev_priv->wm.wm_mutex);
2185 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002186 vlv_program_watermarks(dev_priv);
2187 mutex_unlock(&dev_priv->wm.wm_mutex);
2188}
2189
Ville Syrjälä432081b2016-10-31 22:37:03 +02002190static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002191{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002192 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002193 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002194 int srwm = 1;
2195 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002196 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002197
2198 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002199 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002200 if (crtc) {
2201 /* self-refresh has much higher latency */
2202 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002203 const struct drm_display_mode *adjusted_mode =
2204 &crtc->config->base.adjusted_mode;
2205 const struct drm_framebuffer *fb =
2206 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002207 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002208 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002209 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002210 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002211 int entries;
2212
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002213 entries = intel_wm_method2(clock, htotal,
2214 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002215 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2216 srwm = I965_FIFO_SIZE - entries;
2217 if (srwm < 0)
2218 srwm = 1;
2219 srwm &= 0x1ff;
2220 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2221 entries, srwm);
2222
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002223 entries = intel_wm_method2(clock, htotal,
2224 crtc->base.cursor->state->crtc_w, 4,
2225 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002226 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002227 i965_cursor_wm_info.cacheline_size) +
2228 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002230 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002231 if (cursor_sr > i965_cursor_wm_info.max_wm)
2232 cursor_sr = i965_cursor_wm_info.max_wm;
2233
2234 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2235 "cursor %d\n", srwm, cursor_sr);
2236
Imre Deak98584252014-06-13 14:54:20 +03002237 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 } else {
Imre Deak98584252014-06-13 14:54:20 +03002239 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002240 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002241 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002242 }
2243
2244 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2245 srwm);
2246
2247 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002248 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2249 FW_WM(8, CURSORB) |
2250 FW_WM(8, PLANEB) |
2251 FW_WM(8, PLANEA));
2252 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2253 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002254 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002255 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002256
2257 if (cxsr_enabled)
2258 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002259}
2260
Ville Syrjäläf4998962015-03-10 17:02:21 +02002261#undef FW_WM
2262
Ville Syrjälä432081b2016-10-31 22:37:03 +02002263static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002265 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002266 const struct intel_watermark_params *wm_info;
2267 uint32_t fwater_lo;
2268 uint32_t fwater_hi;
2269 int cwm, srwm = 1;
2270 int fifo_size;
2271 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002272 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002274 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002276 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002277 wm_info = &i915_wm_info;
2278 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002279 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002280
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002281 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2282 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002283 if (intel_crtc_active(crtc)) {
2284 const struct drm_display_mode *adjusted_mode =
2285 &crtc->config->base.adjusted_mode;
2286 const struct drm_framebuffer *fb =
2287 crtc->base.primary->state->fb;
2288 int cpp;
2289
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002290 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002291 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002292 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002293 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002294
Damien Lespiau241bfc32013-09-25 16:45:37 +01002295 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002296 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002297 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002299 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002300 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002301 if (planea_wm > (long)wm_info->max_wm)
2302 planea_wm = wm_info->max_wm;
2303 }
2304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002305 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002306 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002307
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002308 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2309 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002310 if (intel_crtc_active(crtc)) {
2311 const struct drm_display_mode *adjusted_mode =
2312 &crtc->config->base.adjusted_mode;
2313 const struct drm_framebuffer *fb =
2314 crtc->base.primary->state->fb;
2315 int cpp;
2316
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002317 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002318 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002319 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002320 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002321
Damien Lespiau241bfc32013-09-25 16:45:37 +01002322 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002323 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002324 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325 if (enabled == NULL)
2326 enabled = crtc;
2327 else
2328 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002329 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002331 if (planeb_wm > (long)wm_info->max_wm)
2332 planeb_wm = wm_info->max_wm;
2333 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334
2335 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2336
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002337 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002338 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002339
Ville Syrjäläefc26112016-10-31 22:37:04 +02002340 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002341
2342 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002343 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002344 enabled = NULL;
2345 }
2346
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002347 /*
2348 * Overlay gets an aggressive default since video jitter is bad.
2349 */
2350 cwm = 2;
2351
2352 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002353 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002354
2355 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002356 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002357 /* self-refresh has much higher latency */
2358 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002359 const struct drm_display_mode *adjusted_mode =
2360 &enabled->config->base.adjusted_mode;
2361 const struct drm_framebuffer *fb =
2362 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002363 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002364 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002365 int hdisplay = enabled->config->pipe_src_w;
2366 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002367 int entries;
2368
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002369 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002370 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002371 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002372 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002373
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002374 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2375 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002376 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2377 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2378 srwm = wm_info->fifo_size - entries;
2379 if (srwm < 0)
2380 srwm = 1;
2381
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002382 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002383 I915_WRITE(FW_BLC_SELF,
2384 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002385 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002386 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2387 }
2388
2389 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2390 planea_wm, planeb_wm, cwm, srwm);
2391
2392 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2393 fwater_hi = (cwm & 0x1f);
2394
2395 /* Set request length to 8 cachelines per fetch */
2396 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2397 fwater_hi = fwater_hi | (1 << 8);
2398
2399 I915_WRITE(FW_BLC, fwater_lo);
2400 I915_WRITE(FW_BLC2, fwater_hi);
2401
Imre Deak5209b1f2014-07-01 12:36:17 +03002402 if (enabled)
2403 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002404}
2405
Ville Syrjälä432081b2016-10-31 22:37:03 +02002406static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002407{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002408 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002409 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002410 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411 uint32_t fwater_lo;
2412 int planea_wm;
2413
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002414 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002415 if (crtc == NULL)
2416 return;
2417
Ville Syrjäläefc26112016-10-31 22:37:04 +02002418 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002419 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002420 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002421 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002422 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002423 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2424 fwater_lo |= (3<<8) | planea_wm;
2425
2426 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2427
2428 I915_WRITE(FW_BLC, fwater_lo);
2429}
2430
Ville Syrjälä37126462013-08-01 16:18:55 +03002431/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002432static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2433 unsigned int cpp,
2434 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002437
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002438 ret = intel_wm_method1(pixel_rate, cpp, latency);
2439 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002440
2441 return ret;
2442}
2443
Ville Syrjälä37126462013-08-01 16:18:55 +03002444/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002445static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2446 unsigned int htotal,
2447 unsigned int width,
2448 unsigned int cpp,
2449 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002451 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002452
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002453 ret = intel_wm_method2(pixel_rate, htotal,
2454 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002456
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002457 return ret;
2458}
2459
Ville Syrjälä23297042013-07-05 11:57:17 +03002460static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002461 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002462{
Matt Roper15126882015-12-03 11:37:40 -08002463 /*
2464 * Neither of these should be possible since this function shouldn't be
2465 * called if the CRTC is off or the plane is invisible. But let's be
2466 * extra paranoid to avoid a potential divide-by-zero if we screw up
2467 * elsewhere in the driver.
2468 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002469 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002470 return 0;
2471 if (WARN_ON(!horiz_pixels))
2472 return 0;
2473
Ville Syrjäläac484962016-01-20 21:05:26 +02002474 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002475}
2476
Imre Deak820c1982013-12-17 14:46:36 +02002477struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478 uint16_t pri;
2479 uint16_t spr;
2480 uint16_t cur;
2481 uint16_t fbc;
2482};
2483
Ville Syrjälä37126462013-08-01 16:18:55 +03002484/*
2485 * For both WM_PIPE and WM_LP.
2486 * mem_value must be in 0.1us units.
2487 */
Matt Roper7221fc32015-09-24 15:53:08 -07002488static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002489 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002490 uint32_t mem_value,
2491 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002492{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002493 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002494 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002495
Ville Syrjälä24304d812017-03-14 17:10:49 +02002496 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002497 return 0;
2498
Ville Syrjälä353c8592016-12-14 23:30:57 +02002499 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002500
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002501 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002502
2503 if (!is_lp)
2504 return method1;
2505
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002506 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002507 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002508 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002509 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002510
2511 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002512}
2513
Ville Syrjälä37126462013-08-01 16:18:55 +03002514/*
2515 * For both WM_PIPE and WM_LP.
2516 * mem_value must be in 0.1us units.
2517 */
Matt Roper7221fc32015-09-24 15:53:08 -07002518static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002519 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520 uint32_t mem_value)
2521{
2522 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002523 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524
Ville Syrjälä24304d812017-03-14 17:10:49 +02002525 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526 return 0;
2527
Ville Syrjälä353c8592016-12-14 23:30:57 +02002528 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002529
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002530 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2531 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002532 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002533 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002534 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002535 return min(method1, method2);
2536}
2537
Ville Syrjälä37126462013-08-01 16:18:55 +03002538/*
2539 * For both WM_PIPE and WM_LP.
2540 * mem_value must be in 0.1us units.
2541 */
Matt Roper7221fc32015-09-24 15:53:08 -07002542static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002543 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002544 uint32_t mem_value)
2545{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002546 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002547
Ville Syrjälä24304d812017-03-14 17:10:49 +02002548 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002549 return 0;
2550
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002551 cpp = pstate->base.fb->format->cpp[0];
2552
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002553 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002554 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002555 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002556}
2557
Paulo Zanonicca32e92013-05-31 11:45:06 -03002558/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002559static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002560 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002561 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002562{
Ville Syrjälä83054942016-11-18 21:53:00 +02002563 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002564
Ville Syrjälä24304d812017-03-14 17:10:49 +02002565 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002566 return 0;
2567
Ville Syrjälä353c8592016-12-14 23:30:57 +02002568 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002569
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002570 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002571}
2572
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002573static unsigned int
2574ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002575{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002576 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002577 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002578 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002579 return 768;
2580 else
2581 return 512;
2582}
2583
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584static unsigned int
2585ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2586 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002587{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002589 /* BDW primary/sprite plane watermarks */
2590 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002591 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002592 /* IVB/HSW primary/sprite plane watermarks */
2593 return level == 0 ? 127 : 1023;
2594 else if (!is_sprite)
2595 /* ILK/SNB primary plane watermarks */
2596 return level == 0 ? 127 : 511;
2597 else
2598 /* ILK/SNB sprite plane watermarks */
2599 return level == 0 ? 63 : 255;
2600}
2601
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002602static unsigned int
2603ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002604{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002605 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002606 return level == 0 ? 63 : 255;
2607 else
2608 return level == 0 ? 31 : 63;
2609}
2610
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002611static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002612{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002613 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002614 return 31;
2615 else
2616 return 15;
2617}
2618
Ville Syrjälä158ae642013-08-07 13:28:19 +03002619/* Calculate the maximum primary/sprite plane watermark */
2620static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2621 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002622 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002623 enum intel_ddb_partitioning ddb_partitioning,
2624 bool is_sprite)
2625{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002626 struct drm_i915_private *dev_priv = to_i915(dev);
2627 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002628
2629 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002630 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002631 return 0;
2632
2633 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002634 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002635 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002636
2637 /*
2638 * For some reason the non self refresh
2639 * FIFO size is only half of the self
2640 * refresh FIFO size on ILK/SNB.
2641 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002642 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002643 fifo_size /= 2;
2644 }
2645
Ville Syrjälä240264f2013-08-07 13:29:12 +03002646 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002647 /* level 0 is always calculated with 1:1 split */
2648 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2649 if (is_sprite)
2650 fifo_size *= 5;
2651 fifo_size /= 6;
2652 } else {
2653 fifo_size /= 2;
2654 }
2655 }
2656
2657 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002658 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002659}
2660
2661/* Calculate the maximum cursor plane watermark */
2662static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002663 int level,
2664 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002665{
2666 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002667 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002668 return 64;
2669
2670 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002671 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672}
2673
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002674static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002675 int level,
2676 const struct intel_wm_config *config,
2677 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002678 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002679{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002680 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2681 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2682 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002683 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002684}
2685
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002686static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002687 int level,
2688 struct ilk_wm_maximums *max)
2689{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002690 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2691 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2692 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2693 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002694}
2695
Ville Syrjäläd9395652013-10-09 19:18:10 +03002696static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002697 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002698 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002699{
2700 bool ret;
2701
2702 /* already determined to be invalid? */
2703 if (!result->enable)
2704 return false;
2705
2706 result->enable = result->pri_val <= max->pri &&
2707 result->spr_val <= max->spr &&
2708 result->cur_val <= max->cur;
2709
2710 ret = result->enable;
2711
2712 /*
2713 * HACK until we can pre-compute everything,
2714 * and thus fail gracefully if LP0 watermarks
2715 * are exceeded...
2716 */
2717 if (level == 0 && !result->enable) {
2718 if (result->pri_val > max->pri)
2719 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2720 level, result->pri_val, max->pri);
2721 if (result->spr_val > max->spr)
2722 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2723 level, result->spr_val, max->spr);
2724 if (result->cur_val > max->cur)
2725 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2726 level, result->cur_val, max->cur);
2727
2728 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2729 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2730 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2731 result->enable = true;
2732 }
2733
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002734 return ret;
2735}
2736
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002737static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002738 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002739 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002740 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002741 const struct intel_plane_state *pristate,
2742 const struct intel_plane_state *sprstate,
2743 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002744 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002745{
2746 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2747 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2748 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2749
2750 /* WM1+ latency values stored in 0.5us units */
2751 if (level > 0) {
2752 pri_latency *= 5;
2753 spr_latency *= 5;
2754 cur_latency *= 5;
2755 }
2756
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002757 if (pristate) {
2758 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2759 pri_latency, level);
2760 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2761 }
2762
2763 if (sprstate)
2764 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2765
2766 if (curstate)
2767 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2768
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002769 result->enable = true;
2770}
2771
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002772static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002773hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002774{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002775 const struct intel_atomic_state *intel_state =
2776 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002777 const struct drm_display_mode *adjusted_mode =
2778 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002779 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002780
Matt Roperee91a152015-12-03 11:37:39 -08002781 if (!cstate->base.active)
2782 return 0;
2783 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2784 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002785 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002787
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002788 /* The WM are computed with base on how long it takes to fill a single
2789 * row at the given clock rate, multiplied by 8.
2790 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002791 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2792 adjusted_mode->crtc_clock);
2793 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002794 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002795
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2797 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002798}
2799
Ville Syrjäläbb726512016-10-31 22:37:24 +02002800static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2801 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002802{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002803 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002804 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002805 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002806 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002807
2808 /* read the first set of memory latencies[0:3] */
2809 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002810 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002811 ret = sandybridge_pcode_read(dev_priv,
2812 GEN9_PCODE_READ_MEM_LATENCY,
2813 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002814 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002815
2816 if (ret) {
2817 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2818 return;
2819 }
2820
2821 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2822 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2823 GEN9_MEM_LATENCY_LEVEL_MASK;
2824 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2825 GEN9_MEM_LATENCY_LEVEL_MASK;
2826 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2827 GEN9_MEM_LATENCY_LEVEL_MASK;
2828
2829 /* read the second set of memory latencies[4:7] */
2830 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002831 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002832 ret = sandybridge_pcode_read(dev_priv,
2833 GEN9_PCODE_READ_MEM_LATENCY,
2834 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002835 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002836 if (ret) {
2837 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2838 return;
2839 }
2840
2841 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2842 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2843 GEN9_MEM_LATENCY_LEVEL_MASK;
2844 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2845 GEN9_MEM_LATENCY_LEVEL_MASK;
2846 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2847 GEN9_MEM_LATENCY_LEVEL_MASK;
2848
Vandana Kannan367294b2014-11-04 17:06:46 +00002849 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002850 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2851 * need to be disabled. We make sure to sanitize the values out
2852 * of the punit to satisfy this requirement.
2853 */
2854 for (level = 1; level <= max_level; level++) {
2855 if (wm[level] == 0) {
2856 for (i = level + 1; i <= max_level; i++)
2857 wm[i] = 0;
2858 break;
2859 }
2860 }
2861
2862 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002863 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002864 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002865 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002866 * to add 2us to the various latency levels we retrieve from the
2867 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002868 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002869 if (wm[0] == 0) {
2870 wm[0] += 2;
2871 for (level = 1; level <= max_level; level++) {
2872 if (wm[level] == 0)
2873 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002874 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002875 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002876 }
2877
Mahesh Kumar86b59282018-08-31 16:39:42 +05302878 /*
2879 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2880 * If we could not get dimm info enable this WA to prevent from
2881 * any underrun. If not able to get Dimm info assume 16GB dimm
2882 * to avoid any underrun.
2883 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002884 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302885 wm[0] += 1;
2886
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002887 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002888 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2889
2890 wm[0] = (sskpd >> 56) & 0xFF;
2891 if (wm[0] == 0)
2892 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002893 wm[1] = (sskpd >> 4) & 0xFF;
2894 wm[2] = (sskpd >> 12) & 0xFF;
2895 wm[3] = (sskpd >> 20) & 0x1FF;
2896 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002897 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002898 uint32_t sskpd = I915_READ(MCH_SSKPD);
2899
2900 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2901 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2902 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2903 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002904 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002905 uint32_t mltr = I915_READ(MLTR_ILK);
2906
2907 /* ILK primary LP0 latency is 700 ns */
2908 wm[0] = 7;
2909 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2910 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002911 } else {
2912 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002913 }
2914}
2915
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002916static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2917 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002918{
2919 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002920 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002921 wm[0] = 13;
2922}
2923
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002924static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2925 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002926{
2927 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002928 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002929 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002930}
2931
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002932int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002933{
2934 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002935 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002936 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002937 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002938 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002939 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002940 return 3;
2941 else
2942 return 2;
2943}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002944
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002945static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002946 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002947 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002948{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002949 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002950
2951 for (level = 0; level <= max_level; level++) {
2952 unsigned int latency = wm[level];
2953
2954 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002955 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2956 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957 continue;
2958 }
2959
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002960 /*
2961 * - latencies are in us on gen9.
2962 * - before then, WM1+ latency values are in 0.5us units
2963 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002964 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002965 latency *= 10;
2966 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002967 latency *= 5;
2968
2969 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2970 name, level, wm[level],
2971 latency / 10, latency % 10);
2972 }
2973}
2974
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002975static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2976 uint16_t wm[5], uint16_t min)
2977{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002978 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002979
2980 if (wm[0] >= min)
2981 return false;
2982
2983 wm[0] = max(wm[0], min);
2984 for (level = 1; level <= max_level; level++)
2985 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2986
2987 return true;
2988}
2989
Ville Syrjäläbb726512016-10-31 22:37:24 +02002990static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002991{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002992 bool changed;
2993
2994 /*
2995 * The BIOS provided WM memory latency values are often
2996 * inadequate for high resolution displays. Adjust them.
2997 */
2998 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2999 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3000 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3001
3002 if (!changed)
3003 return;
3004
3005 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003006 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3007 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3008 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003009}
3010
Ville Syrjäläbb726512016-10-31 22:37:24 +02003011static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003012{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003013 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003014
3015 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3016 sizeof(dev_priv->wm.pri_latency));
3017 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3018 sizeof(dev_priv->wm.pri_latency));
3019
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003020 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003021 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003022
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003023 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3024 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3025 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003026
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003027 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003028 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003029}
3030
Ville Syrjäläbb726512016-10-31 22:37:24 +02003031static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003032{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003033 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003034 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003035}
3036
Matt Ropered4a6a72016-02-23 17:20:13 -08003037static bool ilk_validate_pipe_wm(struct drm_device *dev,
3038 struct intel_pipe_wm *pipe_wm)
3039{
3040 /* LP0 watermark maximums depend on this pipe alone */
3041 const struct intel_wm_config config = {
3042 .num_pipes_active = 1,
3043 .sprites_enabled = pipe_wm->sprites_enabled,
3044 .sprites_scaled = pipe_wm->sprites_scaled,
3045 };
3046 struct ilk_wm_maximums max;
3047
3048 /* LP0 watermarks always use 1/2 DDB partitioning */
3049 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3050
3051 /* At least LP0 must be valid */
3052 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3053 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3054 return false;
3055 }
3056
3057 return true;
3058}
3059
Matt Roper261a27d2015-10-08 15:28:25 -07003060/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003061static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003062{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003063 struct drm_atomic_state *state = cstate->base.state;
3064 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003065 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003066 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003067 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003068 struct drm_plane *plane;
3069 const struct drm_plane_state *plane_state;
3070 const struct intel_plane_state *pristate = NULL;
3071 const struct intel_plane_state *sprstate = NULL;
3072 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003073 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003074 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003075
Matt Ropere8f1f022016-05-12 07:05:55 -07003076 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003077
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003078 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3079 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003080
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003081 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003082 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003083 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003084 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003085 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003086 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003087 }
3088
Matt Ropered4a6a72016-02-23 17:20:13 -08003089 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003090 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003091 pipe_wm->sprites_enabled = sprstate->base.visible;
3092 pipe_wm->sprites_scaled = sprstate->base.visible &&
3093 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3094 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003095 }
3096
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003097 usable_level = max_level;
3098
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003099 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003100 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003101 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003102
3103 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003104 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003105 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003106
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003107 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003108 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3109 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003110
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003111 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003112 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003113
Matt Ropered4a6a72016-02-23 17:20:13 -08003114 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003115 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003116
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003117 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003118
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003119 for (level = 1; level <= usable_level; level++) {
3120 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003121
Matt Roper86c8bbb2015-09-24 15:53:16 -07003122 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003123 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003124
3125 /*
3126 * Disable any watermark level that exceeds the
3127 * register maximums since such watermarks are
3128 * always invalid.
3129 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003130 if (!ilk_validate_wm_level(level, &max, wm)) {
3131 memset(wm, 0, sizeof(*wm));
3132 break;
3133 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003134 }
3135
Matt Roper86c8bbb2015-09-24 15:53:16 -07003136 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003137}
3138
3139/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003140 * Build a set of 'intermediate' watermark values that satisfy both the old
3141 * state and the new state. These can be programmed to the hardware
3142 * immediately.
3143 */
3144static int ilk_compute_intermediate_wm(struct drm_device *dev,
3145 struct intel_crtc *intel_crtc,
3146 struct intel_crtc_state *newstate)
3147{
Matt Ropere8f1f022016-05-12 07:05:55 -07003148 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003149 struct intel_atomic_state *intel_state =
3150 to_intel_atomic_state(newstate->base.state);
3151 const struct intel_crtc_state *oldstate =
3152 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3153 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003154 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003155
3156 /*
3157 * Start with the final, target watermarks, then combine with the
3158 * currently active watermarks to get values that are safe both before
3159 * and after the vblank.
3160 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003161 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003162 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3163 return 0;
3164
Matt Ropered4a6a72016-02-23 17:20:13 -08003165 a->pipe_enabled |= b->pipe_enabled;
3166 a->sprites_enabled |= b->sprites_enabled;
3167 a->sprites_scaled |= b->sprites_scaled;
3168
3169 for (level = 0; level <= max_level; level++) {
3170 struct intel_wm_level *a_wm = &a->wm[level];
3171 const struct intel_wm_level *b_wm = &b->wm[level];
3172
3173 a_wm->enable &= b_wm->enable;
3174 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3175 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3176 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3177 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3178 }
3179
3180 /*
3181 * We need to make sure that these merged watermark values are
3182 * actually a valid configuration themselves. If they're not,
3183 * there's no safe way to transition from the old state to
3184 * the new state, so we need to fail the atomic transaction.
3185 */
3186 if (!ilk_validate_pipe_wm(dev, a))
3187 return -EINVAL;
3188
3189 /*
3190 * If our intermediate WM are identical to the final WM, then we can
3191 * omit the post-vblank programming; only update if it's different.
3192 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003193 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3194 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003195
3196 return 0;
3197}
3198
3199/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003200 * Merge the watermarks from all active pipes for a specific level.
3201 */
3202static void ilk_merge_wm_level(struct drm_device *dev,
3203 int level,
3204 struct intel_wm_level *ret_wm)
3205{
3206 const struct intel_crtc *intel_crtc;
3207
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003208 ret_wm->enable = true;
3209
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003210 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003211 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003212 const struct intel_wm_level *wm = &active->wm[level];
3213
3214 if (!active->pipe_enabled)
3215 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003216
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003217 /*
3218 * The watermark values may have been used in the past,
3219 * so we must maintain them in the registers for some
3220 * time even if the level is now disabled.
3221 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003222 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003223 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003224
3225 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3226 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3227 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3228 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3229 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003230}
3231
3232/*
3233 * Merge all low power watermarks for all active pipes.
3234 */
3235static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003236 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003237 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003238 struct intel_pipe_wm *merged)
3239{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003240 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003241 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003242 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003243
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003244 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003245 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003246 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003247 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003248
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003249 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003250 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003251
3252 /* merge each WM1+ level */
3253 for (level = 1; level <= max_level; level++) {
3254 struct intel_wm_level *wm = &merged->wm[level];
3255
3256 ilk_merge_wm_level(dev, level, wm);
3257
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003258 if (level > last_enabled_level)
3259 wm->enable = false;
3260 else if (!ilk_validate_wm_level(level, max, wm))
3261 /* make sure all following levels get disabled */
3262 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003263
3264 /*
3265 * The spec says it is preferred to disable
3266 * FBC WMs instead of disabling a WM level.
3267 */
3268 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003269 if (wm->enable)
3270 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003271 wm->fbc_val = 0;
3272 }
3273 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003274
3275 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3276 /*
3277 * FIXME this is racy. FBC might get enabled later.
3278 * What we should check here is whether FBC can be
3279 * enabled sometime later.
3280 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003281 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003282 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003283 for (level = 2; level <= max_level; level++) {
3284 struct intel_wm_level *wm = &merged->wm[level];
3285
3286 wm->enable = false;
3287 }
3288 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003289}
3290
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003291static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3292{
3293 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3294 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3295}
3296
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003297/* The value we need to program into the WM_LPx latency field */
3298static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3299{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003300 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003301
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003302 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003303 return 2 * level;
3304 else
3305 return dev_priv->wm.pri_latency[level];
3306}
3307
Imre Deak820c1982013-12-17 14:46:36 +02003308static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003309 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003310 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003311 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003312{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003313 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003314 struct intel_crtc *intel_crtc;
3315 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003316
Ville Syrjälä0362c782013-10-09 19:17:57 +03003317 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003318 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003319
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003320 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003321 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003322 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003323
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003324 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003325
Ville Syrjälä0362c782013-10-09 19:17:57 +03003326 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003327
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003328 /*
3329 * Maintain the watermark values even if the level is
3330 * disabled. Doing otherwise could cause underruns.
3331 */
3332 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003333 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003334 (r->pri_val << WM1_LP_SR_SHIFT) |
3335 r->cur_val;
3336
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003337 if (r->enable)
3338 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3339
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003340 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003341 results->wm_lp[wm_lp - 1] |=
3342 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3343 else
3344 results->wm_lp[wm_lp - 1] |=
3345 r->fbc_val << WM1_LP_FBC_SHIFT;
3346
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003347 /*
3348 * Always set WM1S_LP_EN when spr_val != 0, even if the
3349 * level is disabled. Doing otherwise could cause underruns.
3350 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003351 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003352 WARN_ON(wm_lp != 1);
3353 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3354 } else
3355 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003356 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003357
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003359 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003360 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003361 const struct intel_wm_level *r =
3362 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003363
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003364 if (WARN_ON(!r->enable))
3365 continue;
3366
Matt Ropered4a6a72016-02-23 17:20:13 -08003367 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003368
3369 results->wm_pipe[pipe] =
3370 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3371 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3372 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003373 }
3374}
3375
Paulo Zanoni861f3382013-05-31 10:19:21 -03003376/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3377 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003378static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003379 struct intel_pipe_wm *r1,
3380 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003381{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003382 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003383 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003384
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003385 for (level = 1; level <= max_level; level++) {
3386 if (r1->wm[level].enable)
3387 level1 = level;
3388 if (r2->wm[level].enable)
3389 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003390 }
3391
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003392 if (level1 == level2) {
3393 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003394 return r2;
3395 else
3396 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003397 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003398 return r1;
3399 } else {
3400 return r2;
3401 }
3402}
3403
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003404/* dirty bits used to track which watermarks need changes */
3405#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3406#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3407#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3408#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3409#define WM_DIRTY_FBC (1 << 24)
3410#define WM_DIRTY_DDB (1 << 25)
3411
Damien Lespiau055e3932014-08-18 13:49:10 +01003412static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003413 const struct ilk_wm_values *old,
3414 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003415{
3416 unsigned int dirty = 0;
3417 enum pipe pipe;
3418 int wm_lp;
3419
Damien Lespiau055e3932014-08-18 13:49:10 +01003420 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003421 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3422 dirty |= WM_DIRTY_LINETIME(pipe);
3423 /* Must disable LP1+ watermarks too */
3424 dirty |= WM_DIRTY_LP_ALL;
3425 }
3426
3427 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3428 dirty |= WM_DIRTY_PIPE(pipe);
3429 /* Must disable LP1+ watermarks too */
3430 dirty |= WM_DIRTY_LP_ALL;
3431 }
3432 }
3433
3434 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3435 dirty |= WM_DIRTY_FBC;
3436 /* Must disable LP1+ watermarks too */
3437 dirty |= WM_DIRTY_LP_ALL;
3438 }
3439
3440 if (old->partitioning != new->partitioning) {
3441 dirty |= WM_DIRTY_DDB;
3442 /* Must disable LP1+ watermarks too */
3443 dirty |= WM_DIRTY_LP_ALL;
3444 }
3445
3446 /* LP1+ watermarks already deemed dirty, no need to continue */
3447 if (dirty & WM_DIRTY_LP_ALL)
3448 return dirty;
3449
3450 /* Find the lowest numbered LP1+ watermark in need of an update... */
3451 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3452 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3453 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3454 break;
3455 }
3456
3457 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3458 for (; wm_lp <= 3; wm_lp++)
3459 dirty |= WM_DIRTY_LP(wm_lp);
3460
3461 return dirty;
3462}
3463
Ville Syrjälä8553c182013-12-05 15:51:39 +02003464static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3465 unsigned int dirty)
3466{
Imre Deak820c1982013-12-17 14:46:36 +02003467 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003468 bool changed = false;
3469
3470 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3471 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3472 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3473 changed = true;
3474 }
3475 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3476 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3477 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3478 changed = true;
3479 }
3480 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3481 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3482 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3483 changed = true;
3484 }
3485
3486 /*
3487 * Don't touch WM1S_LP_EN here.
3488 * Doing so could cause underruns.
3489 */
3490
3491 return changed;
3492}
3493
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003494/*
3495 * The spec says we shouldn't write when we don't need, because every write
3496 * causes WMs to be re-evaluated, expending some power.
3497 */
Imre Deak820c1982013-12-17 14:46:36 +02003498static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3499 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003500{
Imre Deak820c1982013-12-17 14:46:36 +02003501 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003502 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003503 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003504
Damien Lespiau055e3932014-08-18 13:49:10 +01003505 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003506 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003507 return;
3508
Ville Syrjälä8553c182013-12-05 15:51:39 +02003509 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003510
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003511 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003512 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003513 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003514 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003515 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003516 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3517
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003518 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003519 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003520 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003521 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003522 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003523 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3524
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003525 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003526 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003527 val = I915_READ(WM_MISC);
3528 if (results->partitioning == INTEL_DDB_PART_1_2)
3529 val &= ~WM_MISC_DATA_PARTITION_5_6;
3530 else
3531 val |= WM_MISC_DATA_PARTITION_5_6;
3532 I915_WRITE(WM_MISC, val);
3533 } else {
3534 val = I915_READ(DISP_ARB_CTL2);
3535 if (results->partitioning == INTEL_DDB_PART_1_2)
3536 val &= ~DISP_DATA_PARTITION_5_6;
3537 else
3538 val |= DISP_DATA_PARTITION_5_6;
3539 I915_WRITE(DISP_ARB_CTL2, val);
3540 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003541 }
3542
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003543 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003544 val = I915_READ(DISP_ARB_CTL);
3545 if (results->enable_fbc_wm)
3546 val &= ~DISP_FBC_WM_DIS;
3547 else
3548 val |= DISP_FBC_WM_DIS;
3549 I915_WRITE(DISP_ARB_CTL, val);
3550 }
3551
Imre Deak954911e2013-12-17 14:46:34 +02003552 if (dirty & WM_DIRTY_LP(1) &&
3553 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3554 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3555
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003556 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003557 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3558 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3559 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3560 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3561 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003562
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003563 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003564 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003565 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003566 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003567 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003568 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003569
3570 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003571}
3572
Matt Ropered4a6a72016-02-23 17:20:13 -08003573bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003574{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003575 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003576
3577 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3578}
3579
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303580static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3581{
3582 u8 enabled_slices;
3583
3584 /* Slice 1 will always be enabled */
3585 enabled_slices = 1;
3586
3587 /* Gen prior to GEN11 have only one DBuf slice */
3588 if (INTEL_GEN(dev_priv) < 11)
3589 return enabled_slices;
3590
3591 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3592 enabled_slices++;
3593
3594 return enabled_slices;
3595}
3596
Matt Roper024c9042015-09-24 15:53:11 -07003597/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003598 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3599 * so assume we'll always need it in order to avoid underruns.
3600 */
3601static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3602{
3603 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3604
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003605 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003606 return true;
3607
3608 return false;
3609}
3610
Paulo Zanoni56feca92016-09-22 18:00:28 -03003611static bool
3612intel_has_sagv(struct drm_i915_private *dev_priv)
3613{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003614 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3615 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003616}
3617
Lyude656d1b82016-08-17 15:55:54 -04003618/*
3619 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3620 * depending on power and performance requirements. The display engine access
3621 * to system memory is blocked during the adjustment time. Because of the
3622 * blocking time, having this enabled can cause full system hangs and/or pipe
3623 * underruns if we don't meet all of the following requirements:
3624 *
3625 * - <= 1 pipe enabled
3626 * - All planes can enable watermarks for latencies >= SAGV engine block time
3627 * - We're not using an interlaced display configuration
3628 */
3629int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003630intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003631{
3632 int ret;
3633
Paulo Zanoni56feca92016-09-22 18:00:28 -03003634 if (!intel_has_sagv(dev_priv))
3635 return 0;
3636
3637 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003638 return 0;
3639
3640 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003641 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003642
3643 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3644 GEN9_SAGV_ENABLE);
3645
3646 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003647 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003648
3649 /*
3650 * Some skl systems, pre-release machines in particular,
3651 * don't actually have an SAGV.
3652 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003653 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003654 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003655 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003656 return 0;
3657 } else if (ret < 0) {
3658 DRM_ERROR("Failed to enable the SAGV\n");
3659 return ret;
3660 }
3661
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003662 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003663 return 0;
3664}
3665
Lyude656d1b82016-08-17 15:55:54 -04003666int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003667intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003668{
Imre Deakb3b8e992016-12-05 18:27:38 +02003669 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003670
Paulo Zanoni56feca92016-09-22 18:00:28 -03003671 if (!intel_has_sagv(dev_priv))
3672 return 0;
3673
3674 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003675 return 0;
3676
3677 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003678 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003679
3680 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003681 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3682 GEN9_SAGV_DISABLE,
3683 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3684 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003685 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003686
Lyude656d1b82016-08-17 15:55:54 -04003687 /*
3688 * Some skl systems, pre-release machines in particular,
3689 * don't actually have an SAGV.
3690 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003691 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003692 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003693 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003694 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003695 } else if (ret < 0) {
3696 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3697 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003698 }
3699
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003700 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003701 return 0;
3702}
3703
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003704bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003705{
3706 struct drm_device *dev = state->dev;
3707 struct drm_i915_private *dev_priv = to_i915(dev);
3708 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003709 struct intel_crtc *crtc;
3710 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003711 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003712 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003713 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003714 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003715
Paulo Zanoni56feca92016-09-22 18:00:28 -03003716 if (!intel_has_sagv(dev_priv))
3717 return false;
3718
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003719 if (IS_GEN9(dev_priv))
3720 sagv_block_time_us = 30;
3721 else if (IS_GEN10(dev_priv))
3722 sagv_block_time_us = 20;
3723 else
3724 sagv_block_time_us = 10;
3725
Lyude656d1b82016-08-17 15:55:54 -04003726 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003727 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003728 * more then one pipe enabled
3729 *
3730 * If there are no active CRTCs, no additional checks need be performed
3731 */
3732 if (hweight32(intel_state->active_crtcs) == 0)
3733 return true;
3734 else if (hweight32(intel_state->active_crtcs) > 1)
3735 return false;
3736
3737 /* Since we're now guaranteed to only have one active CRTC... */
3738 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003739 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003740 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003741
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003742 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003743 return false;
3744
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003745 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003746 struct skl_plane_wm *wm =
3747 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003748
Lyude656d1b82016-08-17 15:55:54 -04003749 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003750 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003751 continue;
3752
3753 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003754 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003755 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003756 { }
3757
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003758 latency = dev_priv->wm.skl_latency[level];
3759
3760 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003761 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003762 I915_FORMAT_MOD_X_TILED)
3763 latency += 15;
3764
Lyude656d1b82016-08-17 15:55:54 -04003765 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003766 * If any of the planes on this pipe don't enable wm levels that
3767 * incur memory latencies higher than sagv_block_time_us we
3768 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003769 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003770 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003771 return false;
3772 }
3773
3774 return true;
3775}
3776
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303777static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3778 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003779 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303780 const int num_active,
3781 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303782{
3783 const struct drm_display_mode *adjusted_mode;
3784 u64 total_data_bw;
3785 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3786
3787 WARN_ON(ddb_size == 0);
3788
3789 if (INTEL_GEN(dev_priv) < 11)
3790 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3791
3792 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003793 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303794
3795 /*
3796 * 12GB/s is maximum BW supported by single DBuf slice.
3797 */
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003798 if (num_active > 1 || total_data_bw >= GBps(12)) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303799 ddb->enabled_slices = 2;
3800 } else {
3801 ddb->enabled_slices = 1;
3802 ddb_size /= 2;
3803 }
3804
3805 return ddb_size;
3806}
3807
Damien Lespiaub9cec072014-11-04 17:06:43 +00003808static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003809skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003810 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003811 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303812 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003813 struct skl_ddb_entry *alloc, /* out */
3814 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003815{
Matt Roperc107acf2016-05-12 07:06:01 -07003816 struct drm_atomic_state *state = cstate->base.state;
3817 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003818 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303819 const struct drm_crtc_state *crtc_state;
3820 const struct drm_crtc *crtc;
3821 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3822 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3823 u16 ddb_size;
3824 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003825
Matt Ropera6d3460e2016-05-12 07:06:04 -07003826 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003827 alloc->start = 0;
3828 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003829 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003830 return;
3831 }
3832
Matt Ropera6d3460e2016-05-12 07:06:04 -07003833 if (intel_state->active_pipe_changes)
3834 *num_active = hweight32(intel_state->active_crtcs);
3835 else
3836 *num_active = hweight32(dev_priv->active_crtcs);
3837
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303838 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3839 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003840
Matt Roperc107acf2016-05-12 07:06:01 -07003841 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303842 * If the state doesn't change the active CRTC's or there is no
3843 * modeset request, then there's no need to recalculate;
3844 * the existing pipe allocation limits should remain unchanged.
3845 * Note that we're safe from racing commits since any racing commit
3846 * that changes the active CRTC list or do modeset would need to
3847 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003848 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303849 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003850 /*
3851 * alloc may be cleared by clear_intel_crtc_state,
3852 * copy from old state to be sure
3853 */
3854 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003855 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003856 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003857
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303858 /*
3859 * Watermark/ddb requirement highly depends upon width of the
3860 * framebuffer, So instead of allocating DDB equally among pipes
3861 * distribute DDB based on resolution/width of the display.
3862 */
3863 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3864 const struct drm_display_mode *adjusted_mode;
3865 int hdisplay, vdisplay;
3866 enum pipe pipe;
3867
3868 if (!crtc_state->enable)
3869 continue;
3870
3871 pipe = to_intel_crtc(crtc)->pipe;
3872 adjusted_mode = &crtc_state->adjusted_mode;
3873 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3874 total_width += hdisplay;
3875
3876 if (pipe < for_pipe)
3877 width_before_pipe += hdisplay;
3878 else if (pipe == for_pipe)
3879 pipe_width = hdisplay;
3880 }
3881
3882 alloc->start = ddb_size * width_before_pipe / total_width;
3883 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003884}
3885
Matt Roperc107acf2016-05-12 07:06:01 -07003886static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003887{
Matt Roperc107acf2016-05-12 07:06:01 -07003888 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003889 return 32;
3890
3891 return 8;
3892}
3893
Mahesh Kumar37cde112018-04-26 19:55:17 +05303894static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3895 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003896{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303897 u16 mask;
3898
3899 if (INTEL_GEN(dev_priv) >= 11)
3900 mask = ICL_DDB_ENTRY_MASK;
3901 else
3902 mask = SKL_DDB_ENTRY_MASK;
3903 entry->start = reg & mask;
3904 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3905
Damien Lespiau16160e32014-11-04 17:06:53 +00003906 if (entry->end)
3907 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003908}
3909
Mahesh Kumarddf34312018-04-09 09:11:03 +05303910static void
3911skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3912 const enum pipe pipe,
3913 const enum plane_id plane_id,
3914 struct skl_ddb_allocation *ddb /* out */)
3915{
3916 u32 val, val2 = 0;
3917 int fourcc, pixel_format;
3918
3919 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3920 if (plane_id == PLANE_CURSOR) {
3921 val = I915_READ(CUR_BUF_CFG(pipe));
Mahesh Kumar37cde112018-04-26 19:55:17 +05303922 skl_ddb_entry_init_from_hw(dev_priv,
3923 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303924 return;
3925 }
3926
3927 val = I915_READ(PLANE_CTL(pipe, plane_id));
3928
3929 /* No DDB allocated for disabled planes */
3930 if (!(val & PLANE_CTL_ENABLE))
3931 return;
3932
3933 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3934 fourcc = skl_format_to_fourcc(pixel_format,
3935 val & PLANE_CTL_ORDER_RGBX,
3936 val & PLANE_CTL_ALPHA_MASK);
3937
3938 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003939 if (fourcc == DRM_FORMAT_NV12 && INTEL_GEN(dev_priv) < 11) {
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003940 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303941
Mahesh Kumar37cde112018-04-26 19:55:17 +05303942 skl_ddb_entry_init_from_hw(dev_priv,
3943 &ddb->plane[pipe][plane_id], val2);
3944 skl_ddb_entry_init_from_hw(dev_priv,
3945 &ddb->uv_plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303946 } else {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303947 skl_ddb_entry_init_from_hw(dev_priv,
3948 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303949 }
3950}
3951
Damien Lespiau08db6652014-11-04 17:06:52 +00003952void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3953 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003954{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003955 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003956
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003957 memset(ddb, 0, sizeof(*ddb));
3958
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303959 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
3960
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003961 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003962 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003963 enum plane_id plane_id;
3964 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003965
3966 power_domain = POWER_DOMAIN_PIPE(pipe);
3967 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003968 continue;
3969
Mahesh Kumarddf34312018-04-09 09:11:03 +05303970 for_each_plane_id_on_crtc(crtc, plane_id)
3971 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3972 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02003973
3974 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003975 }
3976}
3977
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003978/*
3979 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3980 * The bspec defines downscale amount as:
3981 *
3982 * """
3983 * Horizontal down scale amount = maximum[1, Horizontal source size /
3984 * Horizontal destination size]
3985 * Vertical down scale amount = maximum[1, Vertical source size /
3986 * Vertical destination size]
3987 * Total down scale amount = Horizontal down scale amount *
3988 * Vertical down scale amount
3989 * """
3990 *
3991 * Return value is provided in 16.16 fixed point form to retain fractional part.
3992 * Caller should take care of dividing & rounding off the value.
3993 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303994static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003995skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3996 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003997{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003998 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003999 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304000 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4001 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004002
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004003 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304004 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004005
4006 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004007 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004008 /*
4009 * Cursors only support 0/180 degree rotation,
4010 * hence no need to account for rotation here.
4011 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304012 src_w = pstate->base.src_w >> 16;
4013 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004014 dst_w = pstate->base.crtc_w;
4015 dst_h = pstate->base.crtc_h;
4016 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004017 /*
4018 * Src coordinates are already rotated by 270 degrees for
4019 * the 90/270 degree plane rotation cases (to match the
4020 * GTT mapping), hence no need to account for rotation here.
4021 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304022 src_w = drm_rect_width(&pstate->base.src) >> 16;
4023 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004024 dst_w = drm_rect_width(&pstate->base.dst);
4025 dst_h = drm_rect_height(&pstate->base.dst);
4026 }
4027
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304028 fp_w_ratio = div_fixed16(src_w, dst_w);
4029 fp_h_ratio = div_fixed16(src_h, dst_h);
4030 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4031 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004032
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304033 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004034}
4035
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304036static uint_fixed_16_16_t
4037skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4038{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304039 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304040
4041 if (!crtc_state->base.enable)
4042 return pipe_downscale;
4043
4044 if (crtc_state->pch_pfit.enabled) {
4045 uint32_t src_w, src_h, dst_w, dst_h;
4046 uint32_t pfit_size = crtc_state->pch_pfit.size;
4047 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4048 uint_fixed_16_16_t downscale_h, downscale_w;
4049
4050 src_w = crtc_state->pipe_src_w;
4051 src_h = crtc_state->pipe_src_h;
4052 dst_w = pfit_size >> 16;
4053 dst_h = pfit_size & 0xffff;
4054
4055 if (!dst_w || !dst_h)
4056 return pipe_downscale;
4057
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304058 fp_w_ratio = div_fixed16(src_w, dst_w);
4059 fp_h_ratio = div_fixed16(src_h, dst_h);
4060 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4061 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304062
4063 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4064 }
4065
4066 return pipe_downscale;
4067}
4068
4069int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4070 struct intel_crtc_state *cstate)
4071{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004072 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304073 struct drm_crtc_state *crtc_state = &cstate->base;
4074 struct drm_atomic_state *state = crtc_state->state;
4075 struct drm_plane *plane;
4076 const struct drm_plane_state *pstate;
4077 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004078 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304079 uint32_t pipe_max_pixel_rate;
4080 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304081 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304082
4083 if (!cstate->base.enable)
4084 return 0;
4085
4086 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4087 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304088 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304089 int bpp;
4090
4091 if (!intel_wm_plane_visible(cstate,
4092 to_intel_plane_state(pstate)))
4093 continue;
4094
4095 if (WARN_ON(!pstate->fb))
4096 return -EINVAL;
4097
4098 intel_pstate = to_intel_plane_state(pstate);
4099 plane_downscale = skl_plane_downscale_amount(cstate,
4100 intel_pstate);
4101 bpp = pstate->fb->format->cpp[0] * 8;
4102 if (bpp == 64)
4103 plane_downscale = mul_fixed16(plane_downscale,
4104 fp_9_div_8);
4105
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304106 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304107 }
4108 pipe_downscale = skl_pipe_downscale_amount(cstate);
4109
4110 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4111
4112 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004113 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4114
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004115 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004116 dotclk *= 2;
4117
4118 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304119
4120 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004121 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304122 return -EINVAL;
4123 }
4124
4125 return 0;
4126}
4127
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004128static u64
Matt Roper024c9042015-09-24 15:53:11 -07004129skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004130 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304131 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004132{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004133 struct intel_plane *intel_plane =
4134 to_intel_plane(intel_pstate->base.plane);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304135 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004136 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004137 struct drm_framebuffer *fb;
4138 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304139 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004140 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004141
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004142 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004143 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004144
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004145 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004146 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004147
Mahesh Kumarb879d582018-04-09 09:11:01 +05304148 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004149 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304150 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004151 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004152
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004153 /*
4154 * Src coordinates are already rotated by 270 degrees for
4155 * the 90/270 degree plane rotation cases (to match the
4156 * GTT mapping), hence no need to account for rotation here.
4157 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004158 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4159 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004160
Mahesh Kumarb879d582018-04-09 09:11:01 +05304161 /* UV plane does 1/2 pixel sub-sampling */
4162 if (plane == 1 && format == DRM_FORMAT_NV12) {
4163 width /= 2;
4164 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004165 }
4166
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004167 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304168
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004169 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004170
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004171 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4172
4173 rate *= fb->format->cpp[plane];
4174 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004175}
4176
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004177static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004178skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004179 u64 *plane_data_rate,
4180 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004181{
Matt Roper9c74d822016-05-12 07:05:58 -07004182 struct drm_crtc_state *cstate = &intel_cstate->base;
4183 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004184 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004185 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004186 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004187
4188 if (WARN_ON(!state))
4189 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004190
Matt Ropera1de91e2016-05-12 07:05:57 -07004191 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004192 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004193 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004194 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004195 const struct intel_plane_state *intel_pstate =
4196 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004197
Mahesh Kumarb879d582018-04-09 09:11:01 +05304198 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004199 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004200 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004201 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004202 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004203
Mahesh Kumarb879d582018-04-09 09:11:01 +05304204 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004205 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004206 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304207 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004208 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004209 }
4210
4211 return total_data_rate;
4212}
4213
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004214static u64
4215icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4216 u64 *plane_data_rate)
4217{
4218 struct drm_crtc_state *cstate = &intel_cstate->base;
4219 struct drm_atomic_state *state = cstate->state;
4220 struct drm_plane *plane;
4221 const struct drm_plane_state *pstate;
4222 u64 total_data_rate = 0;
4223
4224 if (WARN_ON(!state))
4225 return 0;
4226
4227 /* Calculate and cache data rate for each plane */
4228 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4229 const struct intel_plane_state *intel_pstate =
4230 to_intel_plane_state(pstate);
4231 enum plane_id plane_id = to_intel_plane(plane)->id;
4232 u64 rate;
4233
4234 if (!intel_pstate->linked_plane) {
4235 rate = skl_plane_relative_data_rate(intel_cstate,
4236 intel_pstate, 0);
4237 plane_data_rate[plane_id] = rate;
4238 total_data_rate += rate;
4239 } else {
4240 enum plane_id y_plane_id;
4241
4242 /*
4243 * The slave plane might not iterate in
4244 * drm_atomic_crtc_state_for_each_plane_state(),
4245 * and needs the master plane state which may be
4246 * NULL if we try get_new_plane_state(), so we
4247 * always calculate from the master.
4248 */
4249 if (intel_pstate->slave)
4250 continue;
4251
4252 /* Y plane rate is calculated on the slave */
4253 rate = skl_plane_relative_data_rate(intel_cstate,
4254 intel_pstate, 0);
4255 y_plane_id = intel_pstate->linked_plane->id;
4256 plane_data_rate[y_plane_id] = rate;
4257 total_data_rate += rate;
4258
4259 rate = skl_plane_relative_data_rate(intel_cstate,
4260 intel_pstate, 1);
4261 plane_data_rate[plane_id] = rate;
4262 total_data_rate += rate;
4263 }
4264 }
4265
4266 return total_data_rate;
4267}
4268
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004269static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304270skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004271{
4272 struct drm_framebuffer *fb = pstate->fb;
4273 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4274 uint32_t src_w, src_h;
4275 uint32_t min_scanlines = 8;
4276 uint8_t plane_bpp;
4277
4278 if (WARN_ON(!fb))
4279 return 0;
4280
Mahesh Kumarb879d582018-04-09 09:11:01 +05304281 /* For packed formats, and uv-plane, return 0 */
4282 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004283 return 0;
4284
4285 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004286 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004287 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4288 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4289 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004290 return 8;
4291
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004292 /*
4293 * Src coordinates are already rotated by 270 degrees for
4294 * the 90/270 degree plane rotation cases (to match the
4295 * GTT mapping), hence no need to account for rotation here.
4296 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004297 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4298 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004299
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004300 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304301 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004302 src_w /= 2;
4303 src_h /= 2;
4304 }
4305
Mahesh Kumarb879d582018-04-09 09:11:01 +05304306 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004307
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004308 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004309 switch (plane_bpp) {
4310 case 1:
4311 min_scanlines = 32;
4312 break;
4313 case 2:
4314 min_scanlines = 16;
4315 break;
4316 case 4:
4317 min_scanlines = 8;
4318 break;
4319 case 8:
4320 min_scanlines = 4;
4321 break;
4322 default:
4323 WARN(1, "Unsupported pixel depth %u for rotation",
4324 plane_bpp);
4325 min_scanlines = 32;
4326 }
4327 }
4328
4329 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4330}
4331
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004332static void
4333skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304334 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004335{
4336 const struct drm_plane_state *pstate;
4337 struct drm_plane *plane;
4338
4339 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004340 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004341 struct intel_plane_state *plane_state = to_intel_plane_state(pstate);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004342
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004343 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004344 continue;
4345
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004346 /* slave plane must be invisible and calculated from master */
4347 if (!pstate->visible || WARN_ON(plane_state->slave))
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004348 continue;
4349
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004350 if (!plane_state->linked_plane) {
4351 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4352 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
4353 } else {
4354 enum plane_id y_plane_id =
4355 plane_state->linked_plane->id;
4356
4357 minimum[y_plane_id] = skl_ddb_min_alloc(pstate, 0);
4358 minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
4359 }
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004360 }
4361
4362 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4363}
4364
Matt Roperc107acf2016-05-12 07:06:01 -07004365static int
Matt Roper024c9042015-09-24 15:53:11 -07004366skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004367 struct skl_ddb_allocation *ddb /* out */)
4368{
Matt Roperc107acf2016-05-12 07:06:01 -07004369 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004370 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004371 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4373 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004374 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004375 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004376 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304377 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004378 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004379 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004380 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004381 u64 plane_data_rate[I915_MAX_PLANES] = {};
4382 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304383 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004384
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004385 /* Clear the partitioning for disabled planes. */
4386 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304387 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004388
Matt Ropera6d3460e2016-05-12 07:06:04 -07004389 if (WARN_ON(!state))
4390 return 0;
4391
Matt Roperc107acf2016-05-12 07:06:01 -07004392 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004393 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004394 return 0;
4395 }
4396
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004397 if (INTEL_GEN(dev_priv) < 11)
4398 total_data_rate =
4399 skl_get_total_relative_data_rate(cstate,
4400 plane_data_rate,
4401 uv_plane_data_rate);
4402 else
4403 total_data_rate =
4404 icl_get_total_relative_data_rate(cstate,
4405 plane_data_rate);
4406
4407 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4408 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004409 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304410 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004411 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004412
Mahesh Kumarb879d582018-04-09 09:11:01 +05304413 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004414
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004415 /*
4416 * 1. Allocate the mininum required blocks for each active plane
4417 * and allocate the cursor, it doesn't require extra allocation
4418 * proportional to the data rate.
4419 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004420
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004421 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304422 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304423 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004424 }
4425
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304426 if (total_min_blocks > alloc_size) {
4427 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4428 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4429 alloc_size);
4430 return -EINVAL;
4431 }
4432
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004433 alloc_size -= total_min_blocks;
4434 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004435 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4436
Damien Lespiaub9cec072014-11-04 17:06:43 +00004437 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004438 * 2. Distribute the remaining space in proportion to the amount of
4439 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004440 *
4441 * FIXME: we may not allocate every single block here.
4442 */
Matt Ropera1de91e2016-05-12 07:05:57 -07004443 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004444 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004445
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004446 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004447 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004448 u64 data_rate, uv_data_rate;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304449 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004450
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004451 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004452 continue;
4453
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004454 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004455
4456 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004457 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004458 * promote the expression to 64 bits to avoid overflowing, the
4459 * result is < available as data_rate / total_data_rate < 1
4460 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004461 plane_blocks = minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004462 plane_blocks += div64_u64(alloc_size * data_rate, total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004463
Matt Roperc107acf2016-05-12 07:06:01 -07004464 /* Leave disabled planes at (0,0) */
4465 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004466 ddb->plane[pipe][plane_id].start = start;
4467 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004468 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004469
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004470 start += plane_blocks;
4471
Mahesh Kumarb879d582018-04-09 09:11:01 +05304472 /* Allocate DDB for UV plane for planar format/NV12 */
4473 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004474
Mahesh Kumarb879d582018-04-09 09:11:01 +05304475 uv_plane_blocks = uv_minimum[plane_id];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004476 uv_plane_blocks += div64_u64(alloc_size * uv_data_rate, total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004477
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004478 /* Gen11+ uses a separate plane for UV watermarks */
4479 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_plane_blocks);
4480
Mahesh Kumarb879d582018-04-09 09:11:01 +05304481 if (uv_data_rate) {
4482 ddb->uv_plane[pipe][plane_id].start = start;
4483 ddb->uv_plane[pipe][plane_id].end =
4484 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004485 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004486
Mahesh Kumarb879d582018-04-09 09:11:01 +05304487 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004488 }
4489
Matt Roperc107acf2016-05-12 07:06:01 -07004490 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004491}
4492
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004493/*
4494 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004495 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004496 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4497 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4498*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004499static uint_fixed_16_16_t
4500skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004501 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004502{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304503 uint32_t wm_intermediate_val;
4504 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004505
4506 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304507 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004508
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304509 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004510 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004511
4512 if (INTEL_GEN(dev_priv) >= 10)
4513 ret = add_fixed16_u32(ret, 1);
4514
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004515 return ret;
4516}
4517
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304518static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4519 uint32_t pipe_htotal,
4520 uint32_t latency,
4521 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004522{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004523 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304524 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004525
4526 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304527 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004528
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004529 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304530 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4531 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304532 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004533 return ret;
4534}
4535
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304536static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004537intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304538{
4539 uint32_t pixel_rate;
4540 uint32_t crtc_htotal;
4541 uint_fixed_16_16_t linetime_us;
4542
4543 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304544 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304545
4546 pixel_rate = cstate->pixel_rate;
4547
4548 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304549 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304550
4551 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304552 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304553
4554 return linetime_us;
4555}
4556
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304557static uint32_t
4558skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4559 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004560{
4561 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304562 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004563
4564 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004565 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004566 return 0;
4567
4568 /*
4569 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4570 * with additional adjustments for plane-specific scaling.
4571 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004572 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004573 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004574
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304575 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4576 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004577}
4578
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304579static int
4580skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004581 const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304582 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304583 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304584{
4585 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4586 const struct drm_plane_state *pstate = &intel_pstate->base;
4587 const struct drm_framebuffer *fb = pstate->fb;
4588 uint32_t interm_pbpl;
4589 struct intel_atomic_state *state =
4590 to_intel_atomic_state(cstate->base.state);
4591 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4592
4593 if (!intel_wm_plane_visible(cstate, intel_pstate))
4594 return 0;
4595
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304596 /* only NV12 format has two planes */
4597 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4598 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4599 return -EINVAL;
4600 }
4601
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304602 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4603 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4604 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4605 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4606 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4607 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4608 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304609 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304610
4611 if (plane->id == PLANE_CURSOR) {
4612 wp->width = intel_pstate->base.crtc_w;
4613 } else {
4614 /*
4615 * Src coordinates are already rotated by 270 degrees for
4616 * the 90/270 degree plane rotation cases (to match the
4617 * GTT mapping), hence no need to account for rotation here.
4618 */
4619 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4620 }
4621
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304622 if (plane_id == 1 && wp->is_planar)
4623 wp->width /= 2;
4624
4625 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304626 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4627 intel_pstate);
4628
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004629 if (INTEL_GEN(dev_priv) >= 11 &&
4630 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4631 wp->dbuf_block_size = 256;
4632 else
4633 wp->dbuf_block_size = 512;
4634
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304635 if (drm_rotation_90_or_270(pstate->rotation)) {
4636
4637 switch (wp->cpp) {
4638 case 1:
4639 wp->y_min_scanlines = 16;
4640 break;
4641 case 2:
4642 wp->y_min_scanlines = 8;
4643 break;
4644 case 4:
4645 wp->y_min_scanlines = 4;
4646 break;
4647 default:
4648 MISSING_CASE(wp->cpp);
4649 return -EINVAL;
4650 }
4651 } else {
4652 wp->y_min_scanlines = 4;
4653 }
4654
4655 if (apply_memory_bw_wa)
4656 wp->y_min_scanlines *= 2;
4657
4658 wp->plane_bytes_per_line = wp->width * wp->cpp;
4659 if (wp->y_tiled) {
4660 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004661 wp->y_min_scanlines,
4662 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304663
4664 if (INTEL_GEN(dev_priv) >= 10)
4665 interm_pbpl++;
4666
4667 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4668 wp->y_min_scanlines);
4669 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004670 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4671 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304672 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4673 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004674 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4675 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304676 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4677 }
4678
4679 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4680 wp->plane_blocks_per_line);
4681 wp->linetime_us = fixed16_to_u32_round_up(
4682 intel_get_linetime_us(cstate));
4683
4684 return 0;
4685}
4686
Matt Roper55994c22016-05-12 07:06:08 -07004687static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004688 const struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304689 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004690 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004691 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304692 const struct skl_wm_params *wp,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304693 const struct skl_wm_level *result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304694 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004695{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304696 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004697 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304698 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304699 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004700 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004701 struct intel_atomic_state *state =
4702 to_intel_atomic_state(cstate->base.state);
4703 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004704 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004705
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004706 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004707 !intel_wm_plane_visible(cstate, intel_pstate)) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304708 result->plane_en = false;
Matt Roper55994c22016-05-12 07:06:08 -07004709 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004710 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004711
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004712 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304713 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4714 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004715 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304716 latency += 4;
4717
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304718 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004719 latency += 15;
4720
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304721 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004722 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304723 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004724 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004725 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304726 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004727
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304728 if (wp->y_tiled) {
4729 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004730 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304731 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004732 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004733 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004734 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004735 } else if (ddb_allocation >=
4736 fixed16_to_u32_round_up(wp->plane_blocks_per_line)) {
Rodrigo Vivi9e783372018-10-26 12:51:42 -07004737 if (IS_GEN9(dev_priv) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004738 !IS_GEMINILAKE(dev_priv))
4739 selected_result = min_fixed16(method1, method2);
4740 else
4741 selected_result = method2;
4742 } else if (latency >= wp->linetime_us) {
Rodrigo Vivi9e783372018-10-26 12:51:42 -07004743 if (IS_GEN9(dev_priv) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004744 !IS_GEMINILAKE(dev_priv))
4745 selected_result = min_fixed16(method1, method2);
4746 else
4747 selected_result = method2;
4748 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004749 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004750 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004751 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004752
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304753 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304754 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304755 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004756
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004757 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304758 if (level == 0 && wp->rc_surface)
4759 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004760
4761 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004762 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304763 if (wp->y_tiled) {
4764 res_blocks += fixed16_to_u32_round_up(
4765 wp->y_tile_minimum);
4766 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004767 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004768 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004769 }
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304770
4771 /*
4772 * Make sure result blocks for higher latency levels are atleast
4773 * as high as level below the current level.
4774 * Assumption in DDB algorithm optimization for special cases.
4775 * Also covers Display WA #1125 for RC.
4776 */
4777 if (result_prev->plane_res_b > res_blocks)
4778 res_blocks = result_prev->plane_res_b;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004779 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004780
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004781 if (INTEL_GEN(dev_priv) >= 11) {
4782 if (wp->y_tiled) {
4783 uint32_t extra_lines;
4784 uint_fixed_16_16_t fp_min_disp_buf_needed;
4785
4786 if (res_lines % wp->y_min_scanlines == 0)
4787 extra_lines = wp->y_min_scanlines;
4788 else
4789 extra_lines = wp->y_min_scanlines * 2 -
4790 res_lines % wp->y_min_scanlines;
4791
4792 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4793 extra_lines,
4794 wp->plane_blocks_per_line);
4795 min_disp_buf_needed = fixed16_to_u32_round_up(
4796 fp_min_disp_buf_needed);
4797 } else {
4798 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4799 }
4800 } else {
4801 min_disp_buf_needed = res_blocks;
4802 }
4803
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004804 if ((level > 0 && res_lines > 31) ||
4805 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004806 min_disp_buf_needed >= ddb_allocation) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304807 result->plane_en = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004808
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004809 /*
4810 * If there are no valid level 0 watermarks, then we can't
4811 * support this display configuration.
4812 */
4813 if (level) {
4814 return 0;
4815 } else {
4816 struct drm_plane *plane = pstate->plane;
4817
4818 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4819 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4820 plane->base.id, plane->name,
4821 res_blocks, ddb_allocation, res_lines);
4822 return -EINVAL;
4823 }
Matt Roper55994c22016-05-12 07:06:08 -07004824 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004825
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004826 /* The number of lines are ignored for the level 0 watermark. */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304827 result->plane_res_b = res_blocks;
4828 result->plane_res_l = res_lines;
4829 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004830
Matt Roper55994c22016-05-12 07:06:08 -07004831 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004832}
4833
Matt Roperf4a96752016-05-12 07:06:06 -07004834static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304835skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004836 struct skl_ddb_allocation *ddb,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004837 const struct intel_crtc_state *cstate,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304838 const struct intel_plane_state *intel_pstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004839 uint16_t ddb_blocks,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304840 const struct skl_wm_params *wm_params,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304841 struct skl_plane_wm *wm,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004842 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004843{
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304844 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004845 struct skl_wm_level *result_prev = &levels[0];
Matt Roper55994c22016-05-12 07:06:08 -07004846 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004847
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304848 if (WARN_ON(!intel_pstate->base.fb))
4849 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004850
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304851 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004852 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304853
4854 ret = skl_compute_plane_wm(dev_priv,
4855 cstate,
4856 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004857 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304858 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304859 wm_params,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304860 result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304861 result);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304862 if (ret)
4863 return ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004864
4865 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304866 }
Matt Roperf4a96752016-05-12 07:06:06 -07004867
Mahesh Kumarb879d582018-04-09 09:11:01 +05304868 if (intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
4869 wm->is_planar = true;
4870
Matt Roperf4a96752016-05-12 07:06:06 -07004871 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004872}
4873
Damien Lespiau407b50f2014-11-04 17:06:57 +00004874static uint32_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004875skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004876{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304877 struct drm_atomic_state *state = cstate->base.state;
4878 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304879 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304880 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004881
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304882 linetime_us = intel_get_linetime_us(cstate);
4883
4884 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004885 return 0;
4886
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304887 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304888
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304889 /* Display WA #1135: bxt:ALL GLK:ALL */
4890 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4891 dev_priv->ipc_enabled)
4892 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304893
4894 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004895}
4896
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004897static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304898 struct skl_wm_params *wp,
4899 struct skl_wm_level *wm_l0,
4900 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004901 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004902{
Kumar, Maheshca476672017-08-17 19:15:24 +05304903 struct drm_device *dev = cstate->base.crtc->dev;
4904 const struct drm_i915_private *dev_priv = to_i915(dev);
4905 uint16_t trans_min, trans_y_tile_min;
4906 const uint16_t trans_amount = 10; /* This is configurable amount */
Paulo Zanonicbacc792018-10-04 16:15:58 -07004907 uint16_t wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004908
Kumar, Maheshca476672017-08-17 19:15:24 +05304909 if (!cstate->base.active)
4910 goto exit;
4911
4912 /* Transition WM are not recommended by HW team for GEN9 */
4913 if (INTEL_GEN(dev_priv) <= 9)
4914 goto exit;
4915
4916 /* Transition WM don't make any sense if ipc is disabled */
4917 if (!dev_priv->ipc_enabled)
4918 goto exit;
4919
Paulo Zanoni91961a82018-10-04 16:15:56 -07004920 trans_min = 14;
4921 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304922 trans_min = 4;
4923
4924 trans_offset_b = trans_min + trans_amount;
4925
Paulo Zanonicbacc792018-10-04 16:15:58 -07004926 /*
4927 * The spec asks for Selected Result Blocks for wm0 (the real value),
4928 * not Result Blocks (the integer value). Pay attention to the capital
4929 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4930 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4931 * and since we later will have to get the ceiling of the sum in the
4932 * transition watermarks calculation, we can just pretend Selected
4933 * Result Blocks is Result Blocks minus 1 and it should work for the
4934 * current platforms.
4935 */
4936 wm0_sel_res_b = wm_l0->plane_res_b - 1;
4937
Kumar, Maheshca476672017-08-17 19:15:24 +05304938 if (wp->y_tiled) {
4939 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4940 wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004941 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304942 trans_offset_b;
4943 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004944 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304945
4946 /* WA BUG:1938466 add one block for non y-tile planes */
4947 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4948 res_blocks += 1;
4949
4950 }
4951
4952 res_blocks += 1;
4953
4954 if (res_blocks < ddb_allocation) {
4955 trans_wm->plane_res_b = res_blocks;
4956 trans_wm->plane_en = true;
4957 return;
4958 }
4959
4960exit:
Lyudea62163e2016-10-04 14:28:20 -04004961 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004962}
4963
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004964static int __skl_build_plane_wm_single(struct skl_ddb_allocation *ddb,
4965 struct skl_pipe_wm *pipe_wm,
4966 enum plane_id plane_id,
4967 const struct intel_crtc_state *cstate,
4968 const struct intel_plane_state *pstate,
4969 int color_plane)
4970{
4971 struct drm_i915_private *dev_priv = to_i915(pstate->base.plane->dev);
4972 struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4973 enum pipe pipe = to_intel_plane(pstate->base.plane)->pipe;
4974 struct skl_wm_params wm_params;
4975 uint16_t ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
4976 int ret;
4977
4978 ret = skl_compute_plane_wm_params(dev_priv, cstate, pstate,
4979 &wm_params, color_plane);
4980 if (ret)
4981 return ret;
4982
4983 ret = skl_compute_wm_levels(dev_priv, ddb, cstate, pstate,
4984 ddb_blocks, &wm_params, wm, wm->wm);
4985
4986 if (ret)
4987 return ret;
4988
4989 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4990 ddb_blocks, &wm->trans_wm);
4991
4992 return 0;
4993}
4994
4995static int skl_build_plane_wm_single(struct skl_ddb_allocation *ddb,
4996 struct skl_pipe_wm *pipe_wm,
4997 const struct intel_crtc_state *cstate,
4998 const struct intel_plane_state *pstate)
4999{
5000 enum plane_id plane_id = to_intel_plane(pstate->base.plane)->id;
5001
5002 return __skl_build_plane_wm_single(ddb, pipe_wm, plane_id, cstate, pstate, 0);
5003}
5004
5005static int skl_build_plane_wm_planar(struct skl_ddb_allocation *ddb,
5006 struct skl_pipe_wm *pipe_wm,
5007 const struct intel_crtc_state *cstate,
5008 const struct intel_plane_state *pstate)
5009{
5010 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
5011 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
5012 enum plane_id plane_id = plane->id;
5013 struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5014 struct skl_wm_params wm_params;
5015 enum pipe pipe = plane->pipe;
5016 uint16_t ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
5017 int ret;
5018
5019 ret = __skl_build_plane_wm_single(ddb, pipe_wm, plane_id, cstate, pstate, 0);
5020 if (ret)
5021 return ret;
5022
5023 /* uv plane watermarks must also be validated for NV12/Planar */
5024 ddb_blocks = skl_ddb_entry_size(&ddb->uv_plane[pipe][plane_id]);
5025
5026 ret = skl_compute_plane_wm_params(dev_priv, cstate, pstate, &wm_params, 1);
5027 if (ret)
5028 return ret;
5029
5030 return skl_compute_wm_levels(dev_priv, ddb, cstate, pstate,
5031 ddb_blocks, &wm_params, wm, wm->uv_wm);
5032}
5033
5034static int icl_build_plane_wm_planar(struct skl_ddb_allocation *ddb,
5035 struct skl_pipe_wm *pipe_wm,
5036 const struct intel_crtc_state *cstate,
5037 const struct intel_plane_state *pstate)
5038{
5039 int ret;
5040 enum plane_id y_plane_id = pstate->linked_plane->id;
5041 enum plane_id uv_plane_id = to_intel_plane(pstate->base.plane)->id;
5042
5043 ret = __skl_build_plane_wm_single(ddb, pipe_wm, y_plane_id,
5044 cstate, pstate, 0);
5045 if (ret)
5046 return ret;
5047
5048 return __skl_build_plane_wm_single(ddb, pipe_wm, uv_plane_id,
5049 cstate, pstate, 1);
5050}
5051
Matt Roper55994c22016-05-12 07:06:08 -07005052static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
5053 struct skl_ddb_allocation *ddb,
5054 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005055{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305056 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305057 struct drm_plane *plane;
5058 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005059 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005060
Lyudea62163e2016-10-04 14:28:20 -04005061 /*
5062 * We'll only calculate watermarks for planes that are actually
5063 * enabled, so make sure all other planes are set as disabled.
5064 */
5065 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5066
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305067 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5068 const struct intel_plane_state *intel_pstate =
5069 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305070
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005071 /* Watermarks calculated in master */
5072 if (intel_pstate->slave)
5073 continue;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305074
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005075 if (intel_pstate->linked_plane)
5076 ret = icl_build_plane_wm_planar(ddb, pipe_wm, cstate, intel_pstate);
5077 else if (intel_pstate->base.fb &&
5078 intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
5079 ret = skl_build_plane_wm_planar(ddb, pipe_wm, cstate, intel_pstate);
5080 else
5081 ret = skl_build_plane_wm_single(ddb, pipe_wm, cstate, intel_pstate);
5082
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305083 if (ret)
5084 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005085 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305086
Matt Roper024c9042015-09-24 15:53:11 -07005087 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005088
Matt Roper55994c22016-05-12 07:06:08 -07005089 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005090}
5091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005092static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5093 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005094 const struct skl_ddb_entry *entry)
5095{
5096 if (entry->end)
5097 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
5098 else
5099 I915_WRITE(reg, 0);
5100}
5101
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005102static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5103 i915_reg_t reg,
5104 const struct skl_wm_level *level)
5105{
5106 uint32_t val = 0;
5107
5108 if (level->plane_en) {
5109 val |= PLANE_WM_EN;
5110 val |= level->plane_res_b;
5111 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
5112 }
5113
5114 I915_WRITE(reg, val);
5115}
5116
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005117static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
5118 const struct skl_plane_wm *wm,
5119 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005120 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04005121{
5122 struct drm_crtc *crtc = &intel_crtc->base;
5123 struct drm_device *dev = crtc->dev;
5124 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005125 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005126 enum pipe pipe = intel_crtc->pipe;
5127
5128 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005129 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005130 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005131 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005132 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005133 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005134
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005135 if (wm->is_planar && INTEL_GEN(dev_priv) < 11) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05305136 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5137 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02005138 skl_ddb_entry_write(dev_priv,
5139 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05305140 &ddb->plane[pipe][plane_id]);
5141 } else {
5142 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
5143 &ddb->plane[pipe][plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005144 if (INTEL_GEN(dev_priv) < 11)
5145 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05305146 }
Lyude62e0fb82016-08-22 12:50:08 -04005147}
5148
Ville Syrjäläd9348de2016-11-22 22:21:53 +02005149static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
5150 const struct skl_plane_wm *wm,
5151 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04005152{
5153 struct drm_crtc *crtc = &intel_crtc->base;
5154 struct drm_device *dev = crtc->dev;
5155 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005156 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005157 enum pipe pipe = intel_crtc->pipe;
5158
5159 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005160 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5161 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005162 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005163 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005164
5165 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005166 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04005167}
5168
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005169bool skl_wm_level_equals(const struct skl_wm_level *l1,
5170 const struct skl_wm_level *l2)
5171{
5172 if (l1->plane_en != l2->plane_en)
5173 return false;
5174
5175 /* If both planes aren't enabled, the rest shouldn't matter */
5176 if (!l1->plane_en)
5177 return true;
5178
5179 return (l1->plane_res_l == l2->plane_res_l &&
5180 l1->plane_res_b == l2->plane_res_b);
5181}
5182
Lyude27082492016-08-24 07:48:10 +02005183static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5184 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005185{
Lyude27082492016-08-24 07:48:10 +02005186 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005187}
5188
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005189bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
5190 const struct skl_ddb_entry entries[],
5191 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005192{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005193 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005194
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005195 for (i = 0; i < num_entries; i++) {
5196 if (i != ignore_idx &&
5197 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005198 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005199 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005200
Lyude27082492016-08-24 07:48:10 +02005201 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005202}
5203
Matt Roper55994c22016-05-12 07:06:08 -07005204static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005205 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005206 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005207 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07005208 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005209{
Matt Roperf4a96752016-05-12 07:06:06 -07005210 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07005211 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005212
Matt Roper55994c22016-05-12 07:06:08 -07005213 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
5214 if (ret)
5215 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005216
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005217 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005218 *changed = false;
5219 else
5220 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005221
Matt Roper55994c22016-05-12 07:06:08 -07005222 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005223}
5224
Matt Roper9b613022016-06-27 16:42:44 -07005225static uint32_t
5226pipes_modified(struct drm_atomic_state *state)
5227{
5228 struct drm_crtc *crtc;
5229 struct drm_crtc_state *cstate;
5230 uint32_t i, ret = 0;
5231
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005232 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07005233 ret |= drm_crtc_mask(crtc);
5234
5235 return ret;
5236}
5237
Jani Nikulabb7791b2016-10-04 12:29:17 +03005238static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005239skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5240{
5241 struct drm_atomic_state *state = cstate->base.state;
5242 struct drm_device *dev = state->dev;
5243 struct drm_crtc *crtc = cstate->base.crtc;
5244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5245 struct drm_i915_private *dev_priv = to_i915(dev);
5246 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5247 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5248 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005249 struct drm_plane *plane;
5250 enum pipe pipe = intel_crtc->pipe;
5251
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005252 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005253 struct drm_plane_state *plane_state;
5254 struct intel_plane *linked;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005255 enum plane_id plane_id = to_intel_plane(plane)->id;
5256
5257 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5258 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305259 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5260 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005261 continue;
5262
5263 plane_state = drm_atomic_get_plane_state(state, plane);
5264 if (IS_ERR(plane_state))
5265 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005266
5267 /* Make sure linked plane is updated too */
5268 linked = to_intel_plane_state(plane_state)->linked_plane;
5269 if (!linked)
5270 continue;
5271
5272 plane_state = drm_atomic_get_plane_state(state, &linked->base);
5273 if (IS_ERR(plane_state))
5274 return PTR_ERR(plane_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005275 }
5276
5277 return 0;
5278}
5279
5280static int
5281skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005282{
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305283 const struct drm_i915_private *dev_priv = to_i915(state->dev);
Matt Roper98d39492016-05-12 07:06:03 -07005284 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper734fa012016-05-12 15:11:40 -07005285 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305286 struct intel_crtc *crtc;
5287 struct intel_crtc_state *cstate;
5288 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005289
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005290 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5291
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305292 for_each_new_intel_crtc_in_state(intel_state, crtc, cstate, i) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005293 ret = skl_allocate_pipe_ddb(cstate, ddb);
5294 if (ret)
5295 return ret;
5296
5297 ret = skl_ddb_add_affected_planes(cstate);
5298 if (ret)
5299 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005300 }
5301
5302 return 0;
5303}
5304
Matt Roper2722efb2016-08-17 15:55:55 -04005305static void
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005306skl_print_wm_changes(const struct drm_atomic_state *state)
5307{
5308 const struct drm_device *dev = state->dev;
5309 const struct drm_i915_private *dev_priv = to_i915(dev);
5310 const struct intel_atomic_state *intel_state =
5311 to_intel_atomic_state(state);
5312 const struct drm_crtc *crtc;
5313 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005314 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005315 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5316 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005317 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005318
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005319 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005320 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5321 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005322
Maarten Lankhorst75704982016-11-01 12:04:10 +01005323 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005324 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005325 const struct skl_ddb_entry *old, *new;
5326
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005327 old = &old_ddb->plane[pipe][plane_id];
5328 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005329
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005330 if (skl_ddb_entry_equal(old, new))
5331 continue;
5332
Paulo Zanonib9117142018-10-04 16:16:00 -07005333 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5334 intel_plane->base.base.id,
5335 intel_plane->base.name,
5336 old->start, old->end,
5337 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005338 }
5339 }
5340}
5341
Matt Roper98d39492016-05-12 07:06:03 -07005342static int
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305343skl_ddb_add_affected_pipes(struct drm_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005344{
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005345 struct drm_device *dev = state->dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305346 const struct drm_i915_private *dev_priv = to_i915(dev);
5347 const struct drm_crtc *crtc;
5348 const struct drm_crtc_state *cstate;
5349 struct intel_crtc *intel_crtc;
5350 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5351 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005352 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005353
5354 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005355 * When we distrust bios wm we always need to recompute to set the
5356 * expected DDB allocations for each CRTC.
5357 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305358 if (dev_priv->wm.distrust_bios_wm)
5359 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005360
5361 /*
Matt Roper98d39492016-05-12 07:06:03 -07005362 * If this transaction isn't actually touching any CRTC's, don't
5363 * bother with watermark calculation. Note that if we pass this
5364 * test, we're guaranteed to hold at least one CRTC state mutex,
5365 * which means we can safely use values like dev_priv->active_crtcs
5366 * since any racing commits that want to update them would need to
5367 * hold _all_ CRTC state mutexes.
5368 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005369 for_each_new_crtc_in_state(state, crtc, cstate, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305370 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005371
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305372 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005373 return 0;
5374
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305375 /*
5376 * If this is our first atomic update following hardware readout,
5377 * we can't trust the DDB that the BIOS programmed for us. Let's
5378 * pretend that all pipes switched active status so that we'll
5379 * ensure a full DDB recompute.
5380 */
5381 if (dev_priv->wm.distrust_bios_wm) {
5382 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5383 state->acquire_ctx);
5384 if (ret)
5385 return ret;
5386
5387 intel_state->active_pipe_changes = ~0;
5388
5389 /*
5390 * We usually only initialize intel_state->active_crtcs if we
5391 * we're doing a modeset; make sure this field is always
5392 * initialized during the sanitization process that happens
5393 * on the first commit too.
5394 */
5395 if (!intel_state->modeset)
5396 intel_state->active_crtcs = dev_priv->active_crtcs;
5397 }
5398
5399 /*
5400 * If the modeset changes which CRTC's are active, we need to
5401 * recompute the DDB allocation for *all* active pipes, even
5402 * those that weren't otherwise being modified in any way by this
5403 * atomic commit. Due to the shrinking of the per-pipe allocations
5404 * when new active CRTC's are added, it's possible for a pipe that
5405 * we were already using and aren't changing at all here to suddenly
5406 * become invalid if its DDB needs exceeds its new allocation.
5407 *
5408 * Note that if we wind up doing a full DDB recompute, we can't let
5409 * any other display updates race with this transaction, so we need
5410 * to grab the lock on *all* CRTC's.
5411 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05305412 if (intel_state->active_pipe_changes || intel_state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305413 realloc_pipes = ~0;
5414 intel_state->wm_results.dirty_pipes = ~0;
5415 }
5416
5417 /*
5418 * We're not recomputing for the pipes not included in the commit, so
5419 * make sure we start with the current state.
5420 */
5421 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5422 struct intel_crtc_state *cstate;
5423
5424 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5425 if (IS_ERR(cstate))
5426 return PTR_ERR(cstate);
5427 }
5428
5429 return 0;
5430}
5431
5432static int
5433skl_compute_wm(struct drm_atomic_state *state)
5434{
5435 struct drm_crtc *crtc;
5436 struct drm_crtc_state *cstate;
5437 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5438 struct skl_ddb_values *results = &intel_state->wm_results;
5439 struct skl_pipe_wm *pipe_wm;
5440 bool changed = false;
5441 int ret, i;
5442
Matt Roper734fa012016-05-12 15:11:40 -07005443 /* Clear all dirty flags */
5444 results->dirty_pipes = 0;
5445
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305446 ret = skl_ddb_add_affected_pipes(state, &changed);
5447 if (ret || !changed)
5448 return ret;
5449
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005450 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005451 if (ret)
5452 return ret;
5453
Matt Roper734fa012016-05-12 15:11:40 -07005454 /*
5455 * Calculate WM's for all pipes that are part of this transaction.
5456 * Note that the DDB allocation above may have added more CRTC's that
5457 * weren't otherwise being modified (and set bits in dirty_pipes) if
5458 * pipe allocations had to change.
5459 *
5460 * FIXME: Now that we're doing this in the atomic check phase, we
5461 * should allow skl_update_pipe_wm() to return failure in cases where
5462 * no suitable watermark values can be found.
5463 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005464 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005465 struct intel_crtc_state *intel_cstate =
5466 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005467 const struct skl_pipe_wm *old_pipe_wm =
5468 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005469
5470 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005471 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5472 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005473 if (ret)
5474 return ret;
5475
5476 if (changed)
5477 results->dirty_pipes |= drm_crtc_mask(crtc);
5478
5479 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5480 /* This pipe's WM's did not change */
5481 continue;
5482
5483 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005484 }
5485
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005486 skl_print_wm_changes(state);
5487
Matt Roper98d39492016-05-12 07:06:03 -07005488 return 0;
5489}
5490
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005491static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5492 struct intel_crtc_state *cstate)
5493{
5494 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5495 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5496 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005497 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005498 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005499 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005500
5501 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5502 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005503
5504 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005505
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005506 for_each_plane_id_on_crtc(crtc, plane_id) {
5507 if (plane_id != PLANE_CURSOR)
5508 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5509 ddb, plane_id);
5510 else
5511 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5512 ddb);
5513 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005514}
5515
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005516static void skl_initial_wm(struct intel_atomic_state *state,
5517 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005518{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005519 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005520 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005521 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305522 struct skl_ddb_values *results = &state->wm_results;
5523 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005524 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005525
Ville Syrjälä432081b2016-10-31 22:37:03 +02005526 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005527 return;
5528
Matt Roper734fa012016-05-12 15:11:40 -07005529 mutex_lock(&dev_priv->wm.wm_mutex);
5530
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005531 if (cstate->base.active_changed)
5532 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005533
Paulo Zanonif00ca812018-06-07 16:07:00 -07005534 memcpy(hw_vals->ddb.uv_plane[pipe], results->ddb.uv_plane[pipe],
5535 sizeof(hw_vals->ddb.uv_plane[pipe]));
5536 memcpy(hw_vals->ddb.plane[pipe], results->ddb.plane[pipe],
5537 sizeof(hw_vals->ddb.plane[pipe]));
Matt Roper734fa012016-05-12 15:11:40 -07005538
5539 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005540}
5541
Ville Syrjäläd8905652016-01-14 14:53:35 +02005542static void ilk_compute_wm_config(struct drm_device *dev,
5543 struct intel_wm_config *config)
5544{
5545 struct intel_crtc *crtc;
5546
5547 /* Compute the currently _active_ config */
5548 for_each_intel_crtc(dev, crtc) {
5549 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5550
5551 if (!wm->pipe_enabled)
5552 continue;
5553
5554 config->sprites_enabled |= wm->sprites_enabled;
5555 config->sprites_scaled |= wm->sprites_scaled;
5556 config->num_pipes_active++;
5557 }
5558}
5559
Matt Ropered4a6a72016-02-23 17:20:13 -08005560static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005561{
Chris Wilson91c8a322016-07-05 10:40:23 +01005562 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005563 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005564 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005565 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005566 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005567 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005568
Ville Syrjäläd8905652016-01-14 14:53:35 +02005569 ilk_compute_wm_config(dev, &config);
5570
5571 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5572 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005573
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005574 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005575 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005576 config.num_pipes_active == 1 && config.sprites_enabled) {
5577 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5578 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005579
Imre Deak820c1982013-12-17 14:46:36 +02005580 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005581 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005582 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005583 }
5584
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005585 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005586 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005587
Imre Deak820c1982013-12-17 14:46:36 +02005588 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005589
Imre Deak820c1982013-12-17 14:46:36 +02005590 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005591}
5592
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005593static void ilk_initial_watermarks(struct intel_atomic_state *state,
5594 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005595{
Matt Ropered4a6a72016-02-23 17:20:13 -08005596 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5597 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005598
Matt Ropered4a6a72016-02-23 17:20:13 -08005599 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005600 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005601 ilk_program_watermarks(dev_priv);
5602 mutex_unlock(&dev_priv->wm.wm_mutex);
5603}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005604
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005605static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5606 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005607{
5608 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5609 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5610
5611 mutex_lock(&dev_priv->wm.wm_mutex);
5612 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005613 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005614 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005615 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005616 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005617}
5618
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005619static inline void skl_wm_level_from_reg_val(uint32_t val,
5620 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005621{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005622 level->plane_en = val & PLANE_WM_EN;
5623 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5624 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5625 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005626}
5627
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005628void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5629 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005630{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005631 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005633 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005634 int level, max_level;
5635 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005636 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005637
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005638 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005639
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005640 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5641 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005642
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005643 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005644 if (plane_id != PLANE_CURSOR)
5645 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005646 else
5647 val = I915_READ(CUR_WM(pipe, level));
5648
5649 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5650 }
5651
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005652 if (plane_id != PLANE_CURSOR)
5653 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005654 else
5655 val = I915_READ(CUR_WM_TRANS(pipe));
5656
5657 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5658 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005659
Matt Roper3ef00282015-03-09 10:19:24 -07005660 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005661 return;
5662
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005663 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005664}
5665
5666void skl_wm_get_hw_state(struct drm_device *dev)
5667{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005668 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305669 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005670 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005671 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005672 struct intel_crtc *intel_crtc;
5673 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005674
Damien Lespiaua269c582014-11-04 17:06:49 +00005675 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005676 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5677 intel_crtc = to_intel_crtc(crtc);
5678 cstate = to_intel_crtc_state(crtc->state);
5679
5680 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5681
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005682 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005683 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005684 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005685
Matt Roper279e99d2016-05-12 07:06:02 -07005686 if (dev_priv->active_crtcs) {
5687 /* Fully recompute DDB on first atomic commit */
5688 dev_priv->wm.distrust_bios_wm = true;
5689 } else {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05305690 /*
5691 * Easy/common case; just sanitize DDB now if everything off
5692 * Keep dbuf slice info intact
5693 */
5694 memset(ddb->plane, 0, sizeof(ddb->plane));
5695 memset(ddb->uv_plane, 0, sizeof(ddb->uv_plane));
Matt Roper279e99d2016-05-12 07:06:02 -07005696 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005697}
5698
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005699static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5700{
5701 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005702 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005703 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005705 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005706 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005707 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005708 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005709 [PIPE_A] = WM0_PIPEA_ILK,
5710 [PIPE_B] = WM0_PIPEB_ILK,
5711 [PIPE_C] = WM0_PIPEC_IVB,
5712 };
5713
5714 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005715 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005716 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005717
Ville Syrjälä15606532016-05-13 17:55:17 +03005718 memset(active, 0, sizeof(*active));
5719
Matt Roper3ef00282015-03-09 10:19:24 -07005720 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005721
5722 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005723 u32 tmp = hw->wm_pipe[pipe];
5724
5725 /*
5726 * For active pipes LP0 watermark is marked as
5727 * enabled, and LP1+ watermaks as disabled since
5728 * we can't really reverse compute them in case
5729 * multiple pipes are active.
5730 */
5731 active->wm[0].enable = true;
5732 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5733 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5734 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5735 active->linetime = hw->wm_linetime[pipe];
5736 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005737 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005738
5739 /*
5740 * For inactive pipes, all watermark levels
5741 * should be marked as enabled but zeroed,
5742 * which is what we'd compute them to.
5743 */
5744 for (level = 0; level <= max_level; level++)
5745 active->wm[level].enable = true;
5746 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005747
5748 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005749}
5750
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005751#define _FW_WM(value, plane) \
5752 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5753#define _FW_WM_VLV(value, plane) \
5754 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5755
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005756static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5757 struct g4x_wm_values *wm)
5758{
5759 uint32_t tmp;
5760
5761 tmp = I915_READ(DSPFW1);
5762 wm->sr.plane = _FW_WM(tmp, SR);
5763 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5764 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5765 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5766
5767 tmp = I915_READ(DSPFW2);
5768 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5769 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5770 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5771 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5772 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5773 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5774
5775 tmp = I915_READ(DSPFW3);
5776 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5777 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5778 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5779 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5780}
5781
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005782static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5783 struct vlv_wm_values *wm)
5784{
5785 enum pipe pipe;
5786 uint32_t tmp;
5787
5788 for_each_pipe(dev_priv, pipe) {
5789 tmp = I915_READ(VLV_DDL(pipe));
5790
Ville Syrjälä1b313892016-11-28 19:37:08 +02005791 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005792 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005793 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005794 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005795 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005796 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005797 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005798 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5799 }
5800
5801 tmp = I915_READ(DSPFW1);
5802 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005803 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5804 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5805 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005806
5807 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005808 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5809 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5810 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005811
5812 tmp = I915_READ(DSPFW3);
5813 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5814
5815 if (IS_CHERRYVIEW(dev_priv)) {
5816 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005817 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5818 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005819
5820 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005821 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5822 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005823
5824 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005825 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5826 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005827
5828 tmp = I915_READ(DSPHOWM);
5829 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005830 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5831 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5832 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5833 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5834 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5835 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5836 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5837 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5838 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005839 } else {
5840 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005841 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5842 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005843
5844 tmp = I915_READ(DSPHOWM);
5845 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005846 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5847 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5848 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5849 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5850 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5851 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005852 }
5853}
5854
5855#undef _FW_WM
5856#undef _FW_WM_VLV
5857
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005858void g4x_wm_get_hw_state(struct drm_device *dev)
5859{
5860 struct drm_i915_private *dev_priv = to_i915(dev);
5861 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5862 struct intel_crtc *crtc;
5863
5864 g4x_read_wm_values(dev_priv, wm);
5865
5866 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5867
5868 for_each_intel_crtc(dev, crtc) {
5869 struct intel_crtc_state *crtc_state =
5870 to_intel_crtc_state(crtc->base.state);
5871 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5872 struct g4x_pipe_wm *raw;
5873 enum pipe pipe = crtc->pipe;
5874 enum plane_id plane_id;
5875 int level, max_level;
5876
5877 active->cxsr = wm->cxsr;
5878 active->hpll_en = wm->hpll_en;
5879 active->fbc_en = wm->fbc_en;
5880
5881 active->sr = wm->sr;
5882 active->hpll = wm->hpll;
5883
5884 for_each_plane_id_on_crtc(crtc, plane_id) {
5885 active->wm.plane[plane_id] =
5886 wm->pipe[pipe].plane[plane_id];
5887 }
5888
5889 if (wm->cxsr && wm->hpll_en)
5890 max_level = G4X_WM_LEVEL_HPLL;
5891 else if (wm->cxsr)
5892 max_level = G4X_WM_LEVEL_SR;
5893 else
5894 max_level = G4X_WM_LEVEL_NORMAL;
5895
5896 level = G4X_WM_LEVEL_NORMAL;
5897 raw = &crtc_state->wm.g4x.raw[level];
5898 for_each_plane_id_on_crtc(crtc, plane_id)
5899 raw->plane[plane_id] = active->wm.plane[plane_id];
5900
5901 if (++level > max_level)
5902 goto out;
5903
5904 raw = &crtc_state->wm.g4x.raw[level];
5905 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5906 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5907 raw->plane[PLANE_SPRITE0] = 0;
5908 raw->fbc = active->sr.fbc;
5909
5910 if (++level > max_level)
5911 goto out;
5912
5913 raw = &crtc_state->wm.g4x.raw[level];
5914 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5915 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5916 raw->plane[PLANE_SPRITE0] = 0;
5917 raw->fbc = active->hpll.fbc;
5918
5919 out:
5920 for_each_plane_id_on_crtc(crtc, plane_id)
5921 g4x_raw_plane_wm_set(crtc_state, level,
5922 plane_id, USHRT_MAX);
5923 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5924
5925 crtc_state->wm.g4x.optimal = *active;
5926 crtc_state->wm.g4x.intermediate = *active;
5927
5928 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5929 pipe_name(pipe),
5930 wm->pipe[pipe].plane[PLANE_PRIMARY],
5931 wm->pipe[pipe].plane[PLANE_CURSOR],
5932 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5933 }
5934
5935 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5936 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5937 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5938 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5939 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5940 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5941}
5942
5943void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5944{
5945 struct intel_plane *plane;
5946 struct intel_crtc *crtc;
5947
5948 mutex_lock(&dev_priv->wm.wm_mutex);
5949
5950 for_each_intel_plane(&dev_priv->drm, plane) {
5951 struct intel_crtc *crtc =
5952 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5953 struct intel_crtc_state *crtc_state =
5954 to_intel_crtc_state(crtc->base.state);
5955 struct intel_plane_state *plane_state =
5956 to_intel_plane_state(plane->base.state);
5957 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5958 enum plane_id plane_id = plane->id;
5959 int level;
5960
5961 if (plane_state->base.visible)
5962 continue;
5963
5964 for (level = 0; level < 3; level++) {
5965 struct g4x_pipe_wm *raw =
5966 &crtc_state->wm.g4x.raw[level];
5967
5968 raw->plane[plane_id] = 0;
5969 wm_state->wm.plane[plane_id] = 0;
5970 }
5971
5972 if (plane_id == PLANE_PRIMARY) {
5973 for (level = 0; level < 3; level++) {
5974 struct g4x_pipe_wm *raw =
5975 &crtc_state->wm.g4x.raw[level];
5976 raw->fbc = 0;
5977 }
5978
5979 wm_state->sr.fbc = 0;
5980 wm_state->hpll.fbc = 0;
5981 wm_state->fbc_en = false;
5982 }
5983 }
5984
5985 for_each_intel_crtc(&dev_priv->drm, crtc) {
5986 struct intel_crtc_state *crtc_state =
5987 to_intel_crtc_state(crtc->base.state);
5988
5989 crtc_state->wm.g4x.intermediate =
5990 crtc_state->wm.g4x.optimal;
5991 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5992 }
5993
5994 g4x_program_watermarks(dev_priv);
5995
5996 mutex_unlock(&dev_priv->wm.wm_mutex);
5997}
5998
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005999void vlv_wm_get_hw_state(struct drm_device *dev)
6000{
6001 struct drm_i915_private *dev_priv = to_i915(dev);
6002 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006003 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006004 u32 val;
6005
6006 vlv_read_wm_values(dev_priv, wm);
6007
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006008 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6009 wm->level = VLV_WM_LEVEL_PM2;
6010
6011 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006012 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006013
6014 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6015 if (val & DSP_MAXFIFO_PM5_ENABLE)
6016 wm->level = VLV_WM_LEVEL_PM5;
6017
Ville Syrjälä58590c12015-09-08 21:05:12 +03006018 /*
6019 * If DDR DVFS is disabled in the BIOS, Punit
6020 * will never ack the request. So if that happens
6021 * assume we don't have to enable/disable DDR DVFS
6022 * dynamically. To test that just set the REQ_ACK
6023 * bit to poke the Punit, but don't change the
6024 * HIGH/LOW bits so that we don't actually change
6025 * the current state.
6026 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006027 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006028 val |= FORCE_DDR_FREQ_REQ_ACK;
6029 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6030
6031 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6032 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6033 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6034 "assuming DDR DVFS is disabled\n");
6035 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6036 } else {
6037 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6038 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6039 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6040 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006041
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006042 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006043 }
6044
Ville Syrjäläff32c542017-03-02 19:14:57 +02006045 for_each_intel_crtc(dev, crtc) {
6046 struct intel_crtc_state *crtc_state =
6047 to_intel_crtc_state(crtc->base.state);
6048 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6049 const struct vlv_fifo_state *fifo_state =
6050 &crtc_state->wm.vlv.fifo_state;
6051 enum pipe pipe = crtc->pipe;
6052 enum plane_id plane_id;
6053 int level;
6054
6055 vlv_get_fifo_size(crtc_state);
6056
6057 active->num_levels = wm->level + 1;
6058 active->cxsr = wm->cxsr;
6059
Ville Syrjäläff32c542017-03-02 19:14:57 +02006060 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006061 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006062 &crtc_state->wm.vlv.raw[level];
6063
6064 active->sr[level].plane = wm->sr.plane;
6065 active->sr[level].cursor = wm->sr.cursor;
6066
6067 for_each_plane_id_on_crtc(crtc, plane_id) {
6068 active->wm[level].plane[plane_id] =
6069 wm->pipe[pipe].plane[plane_id];
6070
6071 raw->plane[plane_id] =
6072 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6073 fifo_state->plane[plane_id]);
6074 }
6075 }
6076
6077 for_each_plane_id_on_crtc(crtc, plane_id)
6078 vlv_raw_plane_wm_set(crtc_state, level,
6079 plane_id, USHRT_MAX);
6080 vlv_invalidate_wms(crtc, active, level);
6081
6082 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006083 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006084
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006085 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006086 pipe_name(pipe),
6087 wm->pipe[pipe].plane[PLANE_PRIMARY],
6088 wm->pipe[pipe].plane[PLANE_CURSOR],
6089 wm->pipe[pipe].plane[PLANE_SPRITE0],
6090 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006091 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006092
6093 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6094 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6095}
6096
Ville Syrjälä602ae832017-03-02 19:15:02 +02006097void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6098{
6099 struct intel_plane *plane;
6100 struct intel_crtc *crtc;
6101
6102 mutex_lock(&dev_priv->wm.wm_mutex);
6103
6104 for_each_intel_plane(&dev_priv->drm, plane) {
6105 struct intel_crtc *crtc =
6106 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6107 struct intel_crtc_state *crtc_state =
6108 to_intel_crtc_state(crtc->base.state);
6109 struct intel_plane_state *plane_state =
6110 to_intel_plane_state(plane->base.state);
6111 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6112 const struct vlv_fifo_state *fifo_state =
6113 &crtc_state->wm.vlv.fifo_state;
6114 enum plane_id plane_id = plane->id;
6115 int level;
6116
6117 if (plane_state->base.visible)
6118 continue;
6119
6120 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006121 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006122 &crtc_state->wm.vlv.raw[level];
6123
6124 raw->plane[plane_id] = 0;
6125
6126 wm_state->wm[level].plane[plane_id] =
6127 vlv_invert_wm_value(raw->plane[plane_id],
6128 fifo_state->plane[plane_id]);
6129 }
6130 }
6131
6132 for_each_intel_crtc(&dev_priv->drm, crtc) {
6133 struct intel_crtc_state *crtc_state =
6134 to_intel_crtc_state(crtc->base.state);
6135
6136 crtc_state->wm.vlv.intermediate =
6137 crtc_state->wm.vlv.optimal;
6138 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6139 }
6140
6141 vlv_program_watermarks(dev_priv);
6142
6143 mutex_unlock(&dev_priv->wm.wm_mutex);
6144}
6145
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006146/*
6147 * FIXME should probably kill this and improve
6148 * the real watermark readout/sanitation instead
6149 */
6150static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6151{
6152 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6153 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6154 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6155
6156 /*
6157 * Don't touch WM1S_LP_EN here.
6158 * Doing so could cause underruns.
6159 */
6160}
6161
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006162void ilk_wm_get_hw_state(struct drm_device *dev)
6163{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006164 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006165 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006166 struct drm_crtc *crtc;
6167
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006168 ilk_init_lp_watermarks(dev_priv);
6169
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01006170 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006171 ilk_pipe_wm_get_hw_state(crtc);
6172
6173 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6174 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6175 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6176
6177 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006178 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006179 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6180 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6181 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006182
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006183 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006184 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6185 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006186 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006187 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6188 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006189
6190 hw->enable_fbc_wm =
6191 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6192}
6193
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006194/**
6195 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006196 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006197 *
6198 * Calculate watermark values for the various WM regs based on current mode
6199 * and plane configuration.
6200 *
6201 * There are several cases to deal with here:
6202 * - normal (i.e. non-self-refresh)
6203 * - self-refresh (SR) mode
6204 * - lines are large relative to FIFO size (buffer can hold up to 2)
6205 * - lines are small relative to FIFO size (buffer can hold more than 2
6206 * lines), so need to account for TLB latency
6207 *
6208 * The normal calculation is:
6209 * watermark = dotclock * bytes per pixel * latency
6210 * where latency is platform & configuration dependent (we assume pessimal
6211 * values here).
6212 *
6213 * The SR calculation is:
6214 * watermark = (trunc(latency/line time)+1) * surface width *
6215 * bytes per pixel
6216 * where
6217 * line time = htotal / dotclock
6218 * surface width = hdisplay for normal plane and 64 for cursor
6219 * and latency is assumed to be high, as above.
6220 *
6221 * The final value programmed to the register should always be rounded up,
6222 * and include an extra 2 entries to account for clock crossings.
6223 *
6224 * We don't use the sprite, so we can ignore that. And on Crestline we have
6225 * to set the non-SR watermarks to 8.
6226 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006227void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006228{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006229 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006230
6231 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006232 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006233}
6234
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306235void intel_enable_ipc(struct drm_i915_private *dev_priv)
6236{
6237 u32 val;
6238
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006239 if (!HAS_IPC(dev_priv))
6240 return;
6241
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306242 val = I915_READ(DISP_ARB_CTL2);
6243
6244 if (dev_priv->ipc_enabled)
6245 val |= DISP_IPC_ENABLE;
6246 else
6247 val &= ~DISP_IPC_ENABLE;
6248
6249 I915_WRITE(DISP_ARB_CTL2, val);
6250}
6251
6252void intel_init_ipc(struct drm_i915_private *dev_priv)
6253{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306254 if (!HAS_IPC(dev_priv))
6255 return;
6256
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006257 /* Display WA #1141: SKL:all KBL:all CFL */
6258 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6259 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6260 else
6261 dev_priv->ipc_enabled = true;
6262
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306263 intel_enable_ipc(dev_priv);
6264}
6265
Jani Nikulae2828912016-01-18 09:19:47 +02006266/*
Daniel Vetter92703882012-08-09 16:46:01 +02006267 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006268 */
6269DEFINE_SPINLOCK(mchdev_lock);
6270
6271/* Global for IPS driver to get at the current i915 device. Protected by
6272 * mchdev_lock. */
6273static struct drm_i915_private *i915_mch_dev;
6274
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006275bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006276{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006277 u16 rgvswctl;
6278
Chris Wilson67520412017-03-02 13:28:01 +00006279 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006280
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006281 rgvswctl = I915_READ16(MEMSWCTL);
6282 if (rgvswctl & MEMCTL_CMD_STS) {
6283 DRM_DEBUG("gpu busy, RCS change rejected\n");
6284 return false; /* still busy with another command */
6285 }
6286
6287 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6288 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6289 I915_WRITE16(MEMSWCTL, rgvswctl);
6290 POSTING_READ16(MEMSWCTL);
6291
6292 rgvswctl |= MEMCTL_CMD_STS;
6293 I915_WRITE16(MEMSWCTL, rgvswctl);
6294
6295 return true;
6296}
6297
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006298static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006299{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006300 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006301 u8 fmax, fmin, fstart, vstart;
6302
Daniel Vetter92703882012-08-09 16:46:01 +02006303 spin_lock_irq(&mchdev_lock);
6304
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006305 rgvmodectl = I915_READ(MEMMODECTL);
6306
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006307 /* Enable temp reporting */
6308 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6309 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6310
6311 /* 100ms RC evaluation intervals */
6312 I915_WRITE(RCUPEI, 100000);
6313 I915_WRITE(RCDNEI, 100000);
6314
6315 /* Set max/min thresholds to 90ms and 80ms respectively */
6316 I915_WRITE(RCBMAXAVG, 90000);
6317 I915_WRITE(RCBMINAVG, 80000);
6318
6319 I915_WRITE(MEMIHYST, 1);
6320
6321 /* Set up min, max, and cur for interrupt handling */
6322 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6323 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6324 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6325 MEMMODE_FSTART_SHIFT;
6326
Ville Syrjälä616847e2015-09-18 20:03:19 +03006327 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006328 PXVFREQ_PX_SHIFT;
6329
Daniel Vetter20e4d402012-08-08 23:35:39 +02006330 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6331 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006332
Daniel Vetter20e4d402012-08-08 23:35:39 +02006333 dev_priv->ips.max_delay = fstart;
6334 dev_priv->ips.min_delay = fmin;
6335 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006336
6337 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6338 fmax, fmin, fstart);
6339
6340 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6341
6342 /*
6343 * Interrupts will be enabled in ironlake_irq_postinstall
6344 */
6345
6346 I915_WRITE(VIDSTART, vstart);
6347 POSTING_READ(VIDSTART);
6348
6349 rgvmodectl |= MEMMODE_SWMODE_EN;
6350 I915_WRITE(MEMMODECTL, rgvmodectl);
6351
Daniel Vetter92703882012-08-09 16:46:01 +02006352 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006353 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006354 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006355
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006356 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006357
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006358 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6359 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006360 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006361 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006362 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006363
6364 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006365}
6366
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006367static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006368{
Daniel Vetter92703882012-08-09 16:46:01 +02006369 u16 rgvswctl;
6370
6371 spin_lock_irq(&mchdev_lock);
6372
6373 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006374
6375 /* Ack interrupts, disable EFC interrupt */
6376 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6377 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6378 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6379 I915_WRITE(DEIIR, DE_PCU_EVENT);
6380 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6381
6382 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006383 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006384 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006385 rgvswctl |= MEMCTL_CMD_STS;
6386 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006387 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006388
Daniel Vetter92703882012-08-09 16:46:01 +02006389 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006390}
6391
Daniel Vetteracbe9472012-07-26 11:50:05 +02006392/* There's a funny hw issue where the hw returns all 0 when reading from
6393 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6394 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6395 * all limits and the gpu stuck at whatever frequency it is at atm).
6396 */
Akash Goel74ef1172015-03-06 11:07:19 +05306397static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006398{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006399 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006400 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006401
Daniel Vetter20b46e52012-07-26 11:16:14 +02006402 /* Only set the down limit when we've reached the lowest level to avoid
6403 * getting more interrupts, otherwise leave this clear. This prevents a
6404 * race in the hw when coming out of rc6: There's a tiny window where
6405 * the hw runs at the minimal clock before selecting the desired
6406 * frequency, if the down threshold expires in that window we will not
6407 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006408 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006409 limits = (rps->max_freq_softlimit) << 23;
6410 if (val <= rps->min_freq_softlimit)
6411 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306412 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006413 limits = rps->max_freq_softlimit << 24;
6414 if (val <= rps->min_freq_softlimit)
6415 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306416 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006417
6418 return limits;
6419}
6420
Chris Wilson60548c52018-07-31 14:26:29 +01006421static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006422{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006423 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306424 u32 threshold_up = 0, threshold_down = 0; /* in % */
6425 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006426
Chris Wilson60548c52018-07-31 14:26:29 +01006427 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006428
Chris Wilson60548c52018-07-31 14:26:29 +01006429 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006430 return;
6431
6432 /* Note the units here are not exactly 1us, but 1280ns. */
6433 switch (new_power) {
6434 case LOW_POWER:
6435 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306436 ei_up = 16000;
6437 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006438
6439 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306440 ei_down = 32000;
6441 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006442 break;
6443
6444 case BETWEEN:
6445 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306446 ei_up = 13000;
6447 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006448
6449 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306450 ei_down = 32000;
6451 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006452 break;
6453
6454 case HIGH_POWER:
6455 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306456 ei_up = 10000;
6457 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006458
6459 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306460 ei_down = 32000;
6461 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006462 break;
6463 }
6464
Mika Kuoppala6067a272017-02-15 15:52:59 +02006465 /* When byt can survive without system hang with dynamic
6466 * sw freq adjustments, this restriction can be lifted.
6467 */
6468 if (IS_VALLEYVIEW(dev_priv))
6469 goto skip_hw_write;
6470
Akash Goel8a586432015-03-06 11:07:18 +05306471 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006472 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306473 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006474 GT_INTERVAL_FROM_US(dev_priv,
6475 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306476
6477 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006478 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306479 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006480 GT_INTERVAL_FROM_US(dev_priv,
6481 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306482
Chris Wilsona72b5622016-07-02 15:35:59 +01006483 I915_WRITE(GEN6_RP_CONTROL,
6484 GEN6_RP_MEDIA_TURBO |
6485 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6486 GEN6_RP_MEDIA_IS_GFX |
6487 GEN6_RP_ENABLE |
6488 GEN6_RP_UP_BUSY_AVG |
6489 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306490
Mika Kuoppala6067a272017-02-15 15:52:59 +02006491skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006492 rps->power.mode = new_power;
6493 rps->power.up_threshold = threshold_up;
6494 rps->power.down_threshold = threshold_down;
6495}
6496
6497static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6498{
6499 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6500 int new_power;
6501
6502 new_power = rps->power.mode;
6503 switch (rps->power.mode) {
6504 case LOW_POWER:
6505 if (val > rps->efficient_freq + 1 &&
6506 val > rps->cur_freq)
6507 new_power = BETWEEN;
6508 break;
6509
6510 case BETWEEN:
6511 if (val <= rps->efficient_freq &&
6512 val < rps->cur_freq)
6513 new_power = LOW_POWER;
6514 else if (val >= rps->rp0_freq &&
6515 val > rps->cur_freq)
6516 new_power = HIGH_POWER;
6517 break;
6518
6519 case HIGH_POWER:
6520 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6521 val < rps->cur_freq)
6522 new_power = BETWEEN;
6523 break;
6524 }
6525 /* Max/min bins are special */
6526 if (val <= rps->min_freq_softlimit)
6527 new_power = LOW_POWER;
6528 if (val >= rps->max_freq_softlimit)
6529 new_power = HIGH_POWER;
6530
6531 mutex_lock(&rps->power.mutex);
6532 if (rps->power.interactive)
6533 new_power = HIGH_POWER;
6534 rps_set_power(dev_priv, new_power);
6535 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006536}
6537
Chris Wilson60548c52018-07-31 14:26:29 +01006538void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6539{
6540 struct intel_rps *rps = &i915->gt_pm.rps;
6541
6542 if (INTEL_GEN(i915) < 6)
6543 return;
6544
6545 mutex_lock(&rps->power.mutex);
6546 if (interactive) {
6547 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6548 rps_set_power(i915, HIGH_POWER);
6549 } else {
6550 GEM_BUG_ON(!rps->power.interactive);
6551 rps->power.interactive--;
6552 }
6553 mutex_unlock(&rps->power.mutex);
6554}
6555
Chris Wilson2876ce72014-03-28 08:03:34 +00006556static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6557{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006558 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006559 u32 mask = 0;
6560
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006561 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006562 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006563 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006564 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006565 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006566
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006567 mask &= dev_priv->pm_rps_events;
6568
Imre Deak59d02a12014-12-19 19:33:26 +02006569 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006570}
6571
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006572/* gen6_set_rps is called to update the frequency request, but should also be
6573 * called when the range (min_delay and max_delay) is modified so that we can
6574 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006575static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006576{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006577 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6578
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006579 /* min/max delay may still have been modified so be sure to
6580 * write the limits value.
6581 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006582 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006583 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006584
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006585 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306586 I915_WRITE(GEN6_RPNSWREQ,
6587 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006588 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006589 I915_WRITE(GEN6_RPNSWREQ,
6590 HSW_FREQUENCY(val));
6591 else
6592 I915_WRITE(GEN6_RPNSWREQ,
6593 GEN6_FREQUENCY(val) |
6594 GEN6_OFFSET(0) |
6595 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006596 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006597
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006598 /* Make sure we continue to get interrupts
6599 * until we hit the minimum or maximum frequencies.
6600 */
Akash Goel74ef1172015-03-06 11:07:19 +05306601 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006602 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006603
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006604 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006605 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006606
6607 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006608}
6609
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006610static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006611{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006612 int err;
6613
Chris Wilsondc979972016-05-10 14:10:04 +01006614 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006615 "Odd GPU freq value\n"))
6616 val &= ~1;
6617
Deepak Scd25dd52015-07-10 18:31:40 +05306618 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6619
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006620 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006621 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6622 if (err)
6623 return err;
6624
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006625 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006626 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006627
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006628 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006629 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006630
6631 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006632}
6633
Deepak Sa7f6e232015-05-09 18:04:44 +05306634/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306635 *
6636 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306637 * 1. Forcewake Media well.
6638 * 2. Request idle freq.
6639 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306640*/
6641static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6642{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006643 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6644 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006645 int err;
Deepak S5549d252014-06-28 11:26:11 +05306646
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006647 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306648 return;
6649
Chris Wilsonc9efef72017-01-02 15:28:45 +00006650 /* The punit delays the write of the frequency and voltage until it
6651 * determines the GPU is awake. During normal usage we don't want to
6652 * waste power changing the frequency if the GPU is sleeping (rc6).
6653 * However, the GPU and driver is now idle and we do not want to delay
6654 * switching to minimum voltage (reducing power whilst idle) as we do
6655 * not expect to be woken in the near future and so must flush the
6656 * change by waking the device.
6657 *
6658 * We choose to take the media powerwell (either would do to trick the
6659 * punit into committing the voltage change) as that takes a lot less
6660 * power than the render powerwell.
6661 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306662 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006663 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306664 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006665
6666 if (err)
6667 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306668}
6669
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006670void gen6_rps_busy(struct drm_i915_private *dev_priv)
6671{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006672 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6673
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006674 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006675 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006676 u8 freq;
6677
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006678 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006679 gen6_rps_reset_ei(dev_priv);
6680 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006681 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006682
Chris Wilsonc33d2472016-07-04 08:08:36 +01006683 gen6_enable_rps_interrupts(dev_priv);
6684
Chris Wilsonbd648182017-02-10 15:03:48 +00006685 /* Use the user's desired frequency as a guide, but for better
6686 * performance, jump directly to RPe as our starting frequency.
6687 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006688 freq = max(rps->cur_freq,
6689 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006690
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006691 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006692 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006693 rps->min_freq_softlimit,
6694 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006695 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006696 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006697 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006698}
6699
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006700void gen6_rps_idle(struct drm_i915_private *dev_priv)
6701{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006702 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6703
Chris Wilsonc33d2472016-07-04 08:08:36 +01006704 /* Flush our bottom-half so that it does not race with us
6705 * setting the idle frequency and so that it is bounded by
6706 * our rpm wakeref. And then disable the interrupts to stop any
6707 * futher RPS reclocking whilst we are asleep.
6708 */
6709 gen6_disable_rps_interrupts(dev_priv);
6710
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006711 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006712 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006713 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306714 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006715 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006716 gen6_set_rps(dev_priv, rps->idle_freq);
6717 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006718 I915_WRITE(GEN6_PMINTRMSK,
6719 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006720 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006721 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006722}
6723
Chris Wilsone61e0f52018-02-21 09:56:36 +00006724void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006725 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006726{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006727 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006728 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006729 bool boost;
6730
Chris Wilson8d3afd72015-05-21 21:01:47 +01006731 /* This is intentionally racy! We peek at the state here, then
6732 * validate inside the RPS worker.
6733 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006734 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006735 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006736
Chris Wilson253a2812018-02-06 14:31:37 +00006737 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6738 return;
6739
Chris Wilsone61e0f52018-02-21 09:56:36 +00006740 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006741 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006742 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006743 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6744 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006745 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006746 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006747 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006748 if (!boost)
6749 return;
6750
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006751 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6752 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006753
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006754 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006755}
6756
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006757int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006758{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006759 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006760 int err;
6761
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006762 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006763 GEM_BUG_ON(val > rps->max_freq);
6764 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006765
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006766 if (!rps->enabled) {
6767 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006768 return 0;
6769 }
6770
Chris Wilsondc979972016-05-10 14:10:04 +01006771 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006772 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006773 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006774 err = gen6_set_rps(dev_priv, val);
6775
6776 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006777}
6778
Chris Wilsondc979972016-05-10 14:10:04 +01006779static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006780{
Zhe Wang20e49362014-11-04 17:07:05 +00006781 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006782 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006783}
6784
Chris Wilsondc979972016-05-10 14:10:04 +01006785static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306786{
Akash Goel2030d682016-04-23 00:05:45 +05306787 I915_WRITE(GEN6_RP_CONTROL, 0);
6788}
6789
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006790static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006791{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006792 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006793}
6794
6795static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6796{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006797 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306798 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006799}
6800
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006801static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306802{
Deepak S38807742014-05-23 21:00:15 +05306803 I915_WRITE(GEN6_RC_CONTROL, 0);
6804}
6805
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006806static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6807{
6808 I915_WRITE(GEN6_RP_CONTROL, 0);
6809}
6810
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006811static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006812{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006813 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006814 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006815 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006816
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006817 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006818
Mika Kuoppala59bad942015-01-16 11:34:40 +02006819 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006820}
6821
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006822static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6823{
6824 I915_WRITE(GEN6_RP_CONTROL, 0);
6825}
6826
Chris Wilsondc979972016-05-10 14:10:04 +01006827static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306828{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306829 bool enable_rc6 = true;
6830 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006831 u32 rc_ctl;
6832 int rc_sw_target;
6833
6834 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6835 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6836 RC_SW_TARGET_STATE_SHIFT;
6837 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6838 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6839 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6840 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6841 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306842
6843 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006844 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306845 enable_rc6 = false;
6846 }
6847
6848 /*
6849 * The exact context size is not known for BXT, so assume a page size
6850 * for this check.
6851 */
6852 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006853 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6854 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006855 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306856 enable_rc6 = false;
6857 }
6858
6859 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6860 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6861 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6862 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006863 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306864 enable_rc6 = false;
6865 }
6866
Imre Deakfc619842016-06-29 19:13:55 +03006867 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6868 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6869 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6870 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6871 enable_rc6 = false;
6872 }
6873
6874 if (!I915_READ(GEN6_GFXPAUSE)) {
6875 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6876 enable_rc6 = false;
6877 }
6878
6879 if (!I915_READ(GEN8_MISC_CTRL0)) {
6880 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306881 enable_rc6 = false;
6882 }
6883
6884 return enable_rc6;
6885}
6886
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006887static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006888{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006889 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006890
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006891 /* Powersaving is controlled by the host when inside a VM */
6892 if (intel_vgpu_active(i915))
6893 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306894
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006895 if (info->has_rc6 &&
6896 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306897 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006898 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306899 }
6900
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006901 /*
6902 * We assume that we do not have any deep rc6 levels if we don't have
6903 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6904 * as the initial coarse check for rc6 in general, moving on to
6905 * progressively finer/deeper levels.
6906 */
6907 if (!info->has_rc6 && info->has_rc6p)
6908 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006909
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006910 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006911}
6912
Chris Wilsondc979972016-05-10 14:10:04 +01006913static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006914{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006915 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6916
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006917 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006918
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006919 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006920 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006921 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006922 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6923 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6924 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006925 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006926 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006927 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6928 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6929 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006930 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006931 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006932 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006933
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006934 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006935 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006936 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006937 u32 ddcc_status = 0;
6938
6939 if (sandybridge_pcode_read(dev_priv,
6940 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6941 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006942 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006943 clamp_t(u8,
6944 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006945 rps->min_freq,
6946 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006947 }
6948
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006949 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306950 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006951 * the natural hardware unit for SKL
6952 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006953 rps->rp0_freq *= GEN9_FREQ_SCALER;
6954 rps->rp1_freq *= GEN9_FREQ_SCALER;
6955 rps->min_freq *= GEN9_FREQ_SCALER;
6956 rps->max_freq *= GEN9_FREQ_SCALER;
6957 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306958 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006959}
6960
Chris Wilson3a45b052016-07-13 09:10:32 +01006961static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006962 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006963{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006964 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6965 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006966
6967 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01006968 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006969 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006970
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006971 if (set(dev_priv, freq))
6972 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006973}
6974
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006975/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006976static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006977{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006978 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6979
David Weinehall36fe7782017-11-17 10:01:46 +02006980 /* Program defaults and thresholds for RPS */
6981 if (IS_GEN9(dev_priv))
6982 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6983 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006984
Akash Goel0beb0592015-03-06 11:07:20 +05306985 /* 1 second timeout*/
6986 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6987 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6988
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006989 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006990
Akash Goel0beb0592015-03-06 11:07:20 +05306991 /* Leaning on the below call to gen6_set_rps to program/setup the
6992 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6993 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006994 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006995
6996 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6997}
6998
Chris Wilsondc979972016-05-10 14:10:04 +01006999static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007000{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007001 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307002 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007003 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007004
7005 /* 1a: Software RC state - RC0 */
7006 I915_WRITE(GEN6_RC_STATE, 0);
7007
7008 /* 1b: Get forcewake during program sequence. Although the driver
7009 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007010 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007011
7012 /* 2a: Disable RC states. */
7013 I915_WRITE(GEN6_RC_CONTROL, 0);
7014
7015 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007016 if (INTEL_GEN(dev_priv) >= 10) {
7017 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7018 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7019 } else if (IS_SKYLAKE(dev_priv)) {
7020 /*
7021 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7022 * when CPG is enabled
7023 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307024 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007025 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307026 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007027 }
7028
Zhe Wang20e49362014-11-04 17:07:05 +00007029 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7030 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307031 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007032 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307033
Dave Gordon1a3d1892016-05-13 15:36:30 +01007034 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307035 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7036
Zhe Wang20e49362014-11-04 17:07:05 +00007037 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007038
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007039 /*
7040 * 2c: Program Coarse Power Gating Policies.
7041 *
7042 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7043 * use instead is a more conservative estimate for the maximum time
7044 * it takes us to service a CS interrupt and submit a new ELSP - that
7045 * is the time which the GPU is idle waiting for the CPU to select the
7046 * next request to execute. If the idle hysteresis is less than that
7047 * interrupt service latency, the hardware will automatically gate
7048 * the power well and we will then incur the wake up cost on top of
7049 * the service latency. A similar guide from intel_pstate is that we
7050 * do not want the enable hysteresis to less than the wakeup latency.
7051 *
7052 * igt/gem_exec_nop/sequential provides a rough estimate for the
7053 * service latency, and puts it around 10us for Broadwell (and other
7054 * big core) and around 40us for Broxton (and other low power cores).
7055 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7056 * However, the wakeup latency on Broxton is closer to 100us. To be
7057 * conservative, we have to factor in a context switch on top (due
7058 * to ksoftirqd).
7059 */
7060 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7061 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007062
Zhe Wang20e49362014-11-04 17:07:05 +00007063 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007064 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007065
7066 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7067 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7068 rc6_mode = GEN7_RC_CTL_TO_MODE;
7069 else
7070 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7071
Chris Wilson1c044f92017-01-25 17:26:01 +00007072 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007073 GEN6_RC_CTL_HW_ENABLE |
7074 GEN6_RC_CTL_RC6_ENABLE |
7075 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007076
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307077 /*
7078 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007079 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307080 */
Chris Wilsondc979972016-05-10 14:10:04 +01007081 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307082 I915_WRITE(GEN9_PG_ENABLE, 0);
7083 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007084 I915_WRITE(GEN9_PG_ENABLE,
7085 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007086
Mika Kuoppala59bad942015-01-16 11:34:40 +02007087 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007088}
7089
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007090static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007091{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007092 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307093 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007094
7095 /* 1a: Software RC state - RC0 */
7096 I915_WRITE(GEN6_RC_STATE, 0);
7097
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007098 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007099 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007100 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007101
7102 /* 2a: Disable RC states. */
7103 I915_WRITE(GEN6_RC_CONTROL, 0);
7104
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007105 /* 2b: Program RC6 thresholds.*/
7106 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7107 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7108 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307109 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007110 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007111 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007112 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007113
7114 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007115
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007116 I915_WRITE(GEN6_RC_CONTROL,
7117 GEN6_RC_CTL_HW_ENABLE |
7118 GEN7_RC_CTL_TO_MODE |
7119 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007120
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007121 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7122}
7123
7124static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7125{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007126 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7127
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007128 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7129
7130 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007131 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007132 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007133 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007134 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007135 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7136 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007137
Daniel Vetter7526ed72014-09-29 15:07:19 +02007138 /* Docs recommend 900MHz, and 300 MHz respectively */
7139 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007140 rps->max_freq_softlimit << 24 |
7141 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007142
Daniel Vetter7526ed72014-09-29 15:07:19 +02007143 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7144 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7145 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7146 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007147
Daniel Vetter7526ed72014-09-29 15:07:19 +02007148 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007149
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007150 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007151 I915_WRITE(GEN6_RP_CONTROL,
7152 GEN6_RP_MEDIA_TURBO |
7153 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7154 GEN6_RP_MEDIA_IS_GFX |
7155 GEN6_RP_ENABLE |
7156 GEN6_RP_UP_BUSY_AVG |
7157 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007158
Chris Wilson3a45b052016-07-13 09:10:32 +01007159 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007160
Mika Kuoppala59bad942015-01-16 11:34:40 +02007161 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007162}
7163
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007164static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007165{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007166 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307167 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007168 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007169 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007170 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007171
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007172 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007173
7174 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007175 gtfifodbg = I915_READ(GTFIFODBG);
7176 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007177 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7178 I915_WRITE(GTFIFODBG, gtfifodbg);
7179 }
7180
Mika Kuoppala59bad942015-01-16 11:34:40 +02007181 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007182
7183 /* disable the counters and set deterministic thresholds */
7184 I915_WRITE(GEN6_RC_CONTROL, 0);
7185
7186 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7187 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7188 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7189 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7190 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7191
Akash Goel3b3f1652016-10-13 22:44:48 +05307192 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007193 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007194
7195 I915_WRITE(GEN6_RC_SLEEP, 0);
7196 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007197 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007198 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7199 else
7200 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007201 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007202 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7203
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007204 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007205 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7206 if (HAS_RC6p(dev_priv))
7207 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7208 if (HAS_RC6pp(dev_priv))
7209 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007210 I915_WRITE(GEN6_RC_CONTROL,
7211 rc6_mask |
7212 GEN6_RC_CTL_EI_MODE(1) |
7213 GEN6_RC_CTL_HW_ENABLE);
7214
Ben Widawsky31643d52012-09-26 10:34:01 -07007215 rc6vids = 0;
7216 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01007217 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007218 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01007219 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007220 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7221 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7222 rc6vids &= 0xffff00;
7223 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7224 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7225 if (ret)
7226 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7227 }
7228
Mika Kuoppala59bad942015-01-16 11:34:40 +02007229 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007230}
7231
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007232static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7233{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007234 /* Here begins a magic sequence of register writes to enable
7235 * auto-downclocking.
7236 *
7237 * Perhaps there might be some value in exposing these to
7238 * userspace...
7239 */
7240 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7241
7242 /* Power down if completely idle for over 50ms */
7243 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7244 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7245
7246 reset_rps(dev_priv, gen6_set_rps);
7247
7248 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7249}
7250
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007251static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007252{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007253 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007254 const int min_freq = 15;
7255 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007256 unsigned int gpu_freq;
7257 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307258 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007259 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007260
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007261 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007262
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007263 if (rps->max_freq <= rps->min_freq)
7264 return;
7265
Ben Widawskyeda79642013-10-07 17:15:48 -03007266 policy = cpufreq_cpu_get(0);
7267 if (policy) {
7268 max_ia_freq = policy->cpuinfo.max_freq;
7269 cpufreq_cpu_put(policy);
7270 } else {
7271 /*
7272 * Default to measured freq if none found, PCU will ensure we
7273 * don't go over
7274 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007275 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007276 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007277
7278 /* Convert from kHz to MHz */
7279 max_ia_freq /= 1000;
7280
Ben Widawsky153b4b952013-10-22 22:05:09 -07007281 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007282 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7283 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007284
Chris Wilsond586b5f2018-03-08 14:26:48 +00007285 min_gpu_freq = rps->min_freq;
7286 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007287 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307288 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007289 min_gpu_freq /= GEN9_FREQ_SCALER;
7290 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307291 }
7292
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007293 /*
7294 * For each potential GPU frequency, load a ring frequency we'd like
7295 * to use for memory access. We do this by specifying the IA frequency
7296 * the PCU should use as a reference to determine the ring frequency.
7297 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307298 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007299 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007300 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007301
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007302 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307303 /*
7304 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7305 * No floor required for ring frequency on SKL.
7306 */
7307 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007308 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007309 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7310 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007311 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007312 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007313 ring_freq = max(min_ring_freq, ring_freq);
7314 /* leave ia_freq as the default, chosen by cpufreq */
7315 } else {
7316 /* On older processors, there is no separate ring
7317 * clock domain, so in order to boost the bandwidth
7318 * of the ring, we need to upclock the CPU (ia_freq).
7319 *
7320 * For GPU frequencies less than 750MHz,
7321 * just use the lowest ring freq.
7322 */
7323 if (gpu_freq < min_freq)
7324 ia_freq = 800;
7325 else
7326 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7327 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7328 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007329
Ben Widawsky42c05262012-09-26 10:34:00 -07007330 sandybridge_pcode_write(dev_priv,
7331 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007332 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7333 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7334 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007335 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007336}
7337
Ville Syrjälä03af2042014-06-28 02:03:53 +03007338static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307339{
7340 u32 val, rp0;
7341
Jani Nikula5b5929c2015-10-07 11:17:46 +03007342 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307343
Imre Deak43b67992016-08-31 19:13:02 +03007344 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007345 case 8:
7346 /* (2 * 4) config */
7347 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7348 break;
7349 case 12:
7350 /* (2 * 6) config */
7351 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7352 break;
7353 case 16:
7354 /* (2 * 8) config */
7355 default:
7356 /* Setting (2 * 8) Min RP0 for any other combination */
7357 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7358 break;
Deepak S095acd52015-01-17 11:05:59 +05307359 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007360
7361 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7362
Deepak S2b6b3a02014-05-27 15:59:30 +05307363 return rp0;
7364}
7365
7366static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7367{
7368 u32 val, rpe;
7369
7370 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7371 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7372
7373 return rpe;
7374}
7375
Deepak S7707df42014-07-12 18:46:14 +05307376static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7377{
7378 u32 val, rp1;
7379
Jani Nikula5b5929c2015-10-07 11:17:46 +03007380 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7381 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7382
Deepak S7707df42014-07-12 18:46:14 +05307383 return rp1;
7384}
7385
Deepak S96676fe2016-08-12 18:46:41 +05307386static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7387{
7388 u32 val, rpn;
7389
7390 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7391 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7392 FB_GFX_FREQ_FUSE_MASK);
7393
7394 return rpn;
7395}
7396
Deepak Sf8f2b002014-07-10 13:16:21 +05307397static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7398{
7399 u32 val, rp1;
7400
7401 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7402
7403 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7404
7405 return rp1;
7406}
7407
Ville Syrjälä03af2042014-06-28 02:03:53 +03007408static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007409{
7410 u32 val, rp0;
7411
Jani Nikula64936252013-05-22 15:36:20 +03007412 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007413
7414 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7415 /* Clamp to max */
7416 rp0 = min_t(u32, rp0, 0xea);
7417
7418 return rp0;
7419}
7420
7421static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7422{
7423 u32 val, rpe;
7424
Jani Nikula64936252013-05-22 15:36:20 +03007425 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007426 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007427 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007428 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7429
7430 return rpe;
7431}
7432
Ville Syrjälä03af2042014-06-28 02:03:53 +03007433static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007434{
Imre Deak36146032014-12-04 18:39:35 +02007435 u32 val;
7436
7437 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7438 /*
7439 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7440 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7441 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7442 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7443 * to make sure it matches what Punit accepts.
7444 */
7445 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007446}
7447
Imre Deakae484342014-03-31 15:10:44 +03007448/* Check that the pctx buffer wasn't move under us. */
7449static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7450{
7451 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7452
Matthew Auld77894222017-12-11 15:18:18 +00007453 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007454 dev_priv->vlv_pctx->stolen->start);
7455}
7456
Deepak S38807742014-05-23 21:00:15 +05307457
7458/* Check that the pcbr address is not empty. */
7459static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7460{
7461 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7462
7463 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7464}
7465
Chris Wilsondc979972016-05-10 14:10:04 +01007466static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307467{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007468 resource_size_t pctx_paddr, paddr;
7469 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307470 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307471
Deepak S38807742014-05-23 21:00:15 +05307472 pcbr = I915_READ(VLV_PCBR);
7473 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007474 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007475 paddr = dev_priv->dsm.end + 1 - pctx_size;
7476 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307477
7478 pctx_paddr = (paddr & (~4095));
7479 I915_WRITE(VLV_PCBR, pctx_paddr);
7480 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007481
7482 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307483}
7484
Chris Wilsondc979972016-05-10 14:10:04 +01007485static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007486{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007487 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007488 resource_size_t pctx_paddr;
7489 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007490 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007491
7492 pcbr = I915_READ(VLV_PCBR);
7493 if (pcbr) {
7494 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007495 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007496
Matthew Auld77894222017-12-11 15:18:18 +00007497 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007498 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007499 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007500 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007501 pctx_size);
7502 goto out;
7503 }
7504
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007505 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7506
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007507 /*
7508 * From the Gunit register HAS:
7509 * The Gfx driver is expected to program this register and ensure
7510 * proper allocation within Gfx stolen memory. For example, this
7511 * register should be programmed such than the PCBR range does not
7512 * overlap with other ranges, such as the frame buffer, protected
7513 * memory, or any other relevant ranges.
7514 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007515 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007516 if (!pctx) {
7517 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007518 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007519 }
7520
Matthew Auld77894222017-12-11 15:18:18 +00007521 GEM_BUG_ON(range_overflows_t(u64,
7522 dev_priv->dsm.start,
7523 pctx->stolen->start,
7524 U32_MAX));
7525 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007526 I915_WRITE(VLV_PCBR, pctx_paddr);
7527
7528out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007529 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007530 dev_priv->vlv_pctx = pctx;
7531}
7532
Chris Wilsondc979972016-05-10 14:10:04 +01007533static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007534{
Chris Wilson818fed42018-07-12 11:54:54 +01007535 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007536
Chris Wilson818fed42018-07-12 11:54:54 +01007537 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7538 if (pctx)
7539 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007540}
7541
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007542static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7543{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007544 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007545 vlv_get_cck_clock(dev_priv, "GPLL ref",
7546 CCK_GPLL_CLOCK_CONTROL,
7547 dev_priv->czclk_freq);
7548
7549 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007550 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007551}
7552
Chris Wilsondc979972016-05-10 14:10:04 +01007553static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007554{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007555 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007556 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007557
Chris Wilsondc979972016-05-10 14:10:04 +01007558 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007559
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007560 vlv_init_gpll_ref_freq(dev_priv);
7561
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007562 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7563 switch ((val >> 6) & 3) {
7564 case 0:
7565 case 1:
7566 dev_priv->mem_freq = 800;
7567 break;
7568 case 2:
7569 dev_priv->mem_freq = 1066;
7570 break;
7571 case 3:
7572 dev_priv->mem_freq = 1333;
7573 break;
7574 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007575 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007576
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007577 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7578 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007579 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007580 intel_gpu_freq(dev_priv, rps->max_freq),
7581 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007582
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007583 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007584 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007585 intel_gpu_freq(dev_priv, rps->efficient_freq),
7586 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007587
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007588 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307589 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007590 intel_gpu_freq(dev_priv, rps->rp1_freq),
7591 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307592
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007593 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007594 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007595 intel_gpu_freq(dev_priv, rps->min_freq),
7596 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007597}
7598
Chris Wilsondc979972016-05-10 14:10:04 +01007599static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307600{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007601 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007602 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307603
Chris Wilsondc979972016-05-10 14:10:04 +01007604 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307605
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007606 vlv_init_gpll_ref_freq(dev_priv);
7607
Ville Syrjäläa5805162015-05-26 20:42:30 +03007608 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007609 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007610 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007611
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007612 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007613 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007614 dev_priv->mem_freq = 2000;
7615 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007616 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007617 dev_priv->mem_freq = 1600;
7618 break;
7619 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007620 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007621
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007622 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7623 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307624 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007625 intel_gpu_freq(dev_priv, rps->max_freq),
7626 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307627
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007628 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307629 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007630 intel_gpu_freq(dev_priv, rps->efficient_freq),
7631 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307632
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007633 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307634 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007635 intel_gpu_freq(dev_priv, rps->rp1_freq),
7636 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307637
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007638 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307639 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007640 intel_gpu_freq(dev_priv, rps->min_freq),
7641 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307642
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007643 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7644 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007645 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307646}
7647
Chris Wilsondc979972016-05-10 14:10:04 +01007648static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007649{
Chris Wilsondc979972016-05-10 14:10:04 +01007650 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007651}
7652
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007653static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307654{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007655 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307656 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007657 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307658
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007659 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7660 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307661 if (gtfifodbg) {
7662 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7663 gtfifodbg);
7664 I915_WRITE(GTFIFODBG, gtfifodbg);
7665 }
7666
7667 cherryview_check_pctx(dev_priv);
7668
7669 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7670 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007671 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307672
Ville Syrjälä160614a2015-01-19 13:50:47 +02007673 /* Disable RC states. */
7674 I915_WRITE(GEN6_RC_CONTROL, 0);
7675
Deepak S38807742014-05-23 21:00:15 +05307676 /* 2a: Program RC6 thresholds.*/
7677 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7678 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7679 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7680
Akash Goel3b3f1652016-10-13 22:44:48 +05307681 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007682 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307683 I915_WRITE(GEN6_RC_SLEEP, 0);
7684
Deepak Sf4f71c72015-03-28 15:23:35 +05307685 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7686 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307687
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007688 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307689 I915_WRITE(VLV_COUNTER_CONTROL,
7690 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7691 VLV_MEDIA_RC6_COUNT_EN |
7692 VLV_RENDER_RC6_COUNT_EN));
7693
7694 /* For now we assume BIOS is allocating and populating the PCBR */
7695 pcbr = I915_READ(VLV_PCBR);
7696
Deepak S38807742014-05-23 21:00:15 +05307697 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007698 rc6_mode = 0;
7699 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007700 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307701 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7702
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007703 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7704}
7705
7706static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7707{
7708 u32 val;
7709
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007710 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7711
7712 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007713 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307714 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7715 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7716 I915_WRITE(GEN6_RP_UP_EI, 66000);
7717 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7718
7719 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7720
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007721 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307722 I915_WRITE(GEN6_RP_CONTROL,
7723 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007724 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307725 GEN6_RP_ENABLE |
7726 GEN6_RP_UP_BUSY_AVG |
7727 GEN6_RP_DOWN_IDLE_AVG);
7728
Deepak S3ef62342015-04-29 08:36:24 +05307729 /* Setting Fixed Bias */
7730 val = VLV_OVERRIDE_EN |
7731 VLV_SOC_TDP_EN |
7732 CHV_BIAS_CPU_50_SOC_50;
7733 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7734
Deepak S2b6b3a02014-05-27 15:59:30 +05307735 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7736
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007737 /* RPS code assumes GPLL is used */
7738 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7739
Jani Nikula742f4912015-09-03 11:16:09 +03007740 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307741 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7742
Chris Wilson3a45b052016-07-13 09:10:32 +01007743 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307744
Mika Kuoppala59bad942015-01-16 11:34:40 +02007745 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307746}
7747
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007748static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007749{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007750 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307751 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007752 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007753
Imre Deakae484342014-03-31 15:10:44 +03007754 valleyview_check_pctx(dev_priv);
7755
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007756 gtfifodbg = I915_READ(GTFIFODBG);
7757 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007758 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7759 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007760 I915_WRITE(GTFIFODBG, gtfifodbg);
7761 }
7762
Mika Kuoppala59bad942015-01-16 11:34:40 +02007763 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007764
Ville Syrjälä160614a2015-01-19 13:50:47 +02007765 /* Disable RC states. */
7766 I915_WRITE(GEN6_RC_CONTROL, 0);
7767
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007768 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7769 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7770 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7771
7772 for_each_engine(engine, dev_priv, id)
7773 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7774
7775 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7776
7777 /* Allows RC6 residency counter to work */
7778 I915_WRITE(VLV_COUNTER_CONTROL,
7779 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7780 VLV_MEDIA_RC0_COUNT_EN |
7781 VLV_RENDER_RC0_COUNT_EN |
7782 VLV_MEDIA_RC6_COUNT_EN |
7783 VLV_RENDER_RC6_COUNT_EN));
7784
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007785 I915_WRITE(GEN6_RC_CONTROL,
7786 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007787
7788 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7789}
7790
7791static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7792{
7793 u32 val;
7794
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007795 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7796
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007797 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007798 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7799 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7800 I915_WRITE(GEN6_RP_UP_EI, 66000);
7801 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7802
7803 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7804
7805 I915_WRITE(GEN6_RP_CONTROL,
7806 GEN6_RP_MEDIA_TURBO |
7807 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7808 GEN6_RP_MEDIA_IS_GFX |
7809 GEN6_RP_ENABLE |
7810 GEN6_RP_UP_BUSY_AVG |
7811 GEN6_RP_DOWN_IDLE_CONT);
7812
Deepak S3ef62342015-04-29 08:36:24 +05307813 /* Setting Fixed Bias */
7814 val = VLV_OVERRIDE_EN |
7815 VLV_SOC_TDP_EN |
7816 VLV_BIAS_CPU_125_SOC_875;
7817 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7818
Jani Nikula64936252013-05-22 15:36:20 +03007819 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007820
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007821 /* RPS code assumes GPLL is used */
7822 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7823
Jani Nikula742f4912015-09-03 11:16:09 +03007824 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007825 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7826
Chris Wilson3a45b052016-07-13 09:10:32 +01007827 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007828
Mika Kuoppala59bad942015-01-16 11:34:40 +02007829 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007830}
7831
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007832static unsigned long intel_pxfreq(u32 vidfreq)
7833{
7834 unsigned long freq;
7835 int div = (vidfreq & 0x3f0000) >> 16;
7836 int post = (vidfreq & 0x3000) >> 12;
7837 int pre = (vidfreq & 0x7);
7838
7839 if (!pre)
7840 return 0;
7841
7842 freq = ((div * 133333) / ((1<<post) * pre));
7843
7844 return freq;
7845}
7846
Daniel Vettereb48eb02012-04-26 23:28:12 +02007847static const struct cparams {
7848 u16 i;
7849 u16 t;
7850 u16 m;
7851 u16 c;
7852} cparams[] = {
7853 { 1, 1333, 301, 28664 },
7854 { 1, 1066, 294, 24460 },
7855 { 1, 800, 294, 25192 },
7856 { 0, 1333, 276, 27605 },
7857 { 0, 1066, 276, 27605 },
7858 { 0, 800, 231, 23784 },
7859};
7860
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007861static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007862{
7863 u64 total_count, diff, ret;
7864 u32 count1, count2, count3, m = 0, c = 0;
7865 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7866 int i;
7867
Chris Wilson67520412017-03-02 13:28:01 +00007868 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007869
Daniel Vetter20e4d402012-08-08 23:35:39 +02007870 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007871
7872 /* Prevent division-by-zero if we are asking too fast.
7873 * Also, we don't get interesting results if we are polling
7874 * faster than once in 10ms, so just return the saved value
7875 * in such cases.
7876 */
7877 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007878 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007879
7880 count1 = I915_READ(DMIEC);
7881 count2 = I915_READ(DDREC);
7882 count3 = I915_READ(CSIEC);
7883
7884 total_count = count1 + count2 + count3;
7885
7886 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007887 if (total_count < dev_priv->ips.last_count1) {
7888 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007889 diff += total_count;
7890 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007891 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007892 }
7893
7894 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007895 if (cparams[i].i == dev_priv->ips.c_m &&
7896 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007897 m = cparams[i].m;
7898 c = cparams[i].c;
7899 break;
7900 }
7901 }
7902
7903 diff = div_u64(diff, diff1);
7904 ret = ((m * diff) + c);
7905 ret = div_u64(ret, 10);
7906
Daniel Vetter20e4d402012-08-08 23:35:39 +02007907 dev_priv->ips.last_count1 = total_count;
7908 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007909
Daniel Vetter20e4d402012-08-08 23:35:39 +02007910 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007911
7912 return ret;
7913}
7914
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007915unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7916{
7917 unsigned long val;
7918
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007919 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007920 return 0;
7921
7922 spin_lock_irq(&mchdev_lock);
7923
7924 val = __i915_chipset_val(dev_priv);
7925
7926 spin_unlock_irq(&mchdev_lock);
7927
7928 return val;
7929}
7930
Daniel Vettereb48eb02012-04-26 23:28:12 +02007931unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7932{
7933 unsigned long m, x, b;
7934 u32 tsfs;
7935
7936 tsfs = I915_READ(TSFS);
7937
7938 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7939 x = I915_READ8(TR1);
7940
7941 b = tsfs & TSFS_INTR_MASK;
7942
7943 return ((m * x) / 127) - b;
7944}
7945
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007946static int _pxvid_to_vd(u8 pxvid)
7947{
7948 if (pxvid == 0)
7949 return 0;
7950
7951 if (pxvid >= 8 && pxvid < 31)
7952 pxvid = 31;
7953
7954 return (pxvid + 2) * 125;
7955}
7956
7957static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007958{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007959 const int vd = _pxvid_to_vd(pxvid);
7960 const int vm = vd - 1125;
7961
Chris Wilsondc979972016-05-10 14:10:04 +01007962 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007963 return vm > 0 ? vm : 0;
7964
7965 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007966}
7967
Daniel Vetter02d71952012-08-09 16:44:54 +02007968static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007969{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007970 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007971 u32 count;
7972
Chris Wilson67520412017-03-02 13:28:01 +00007973 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007974
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007975 now = ktime_get_raw_ns();
7976 diffms = now - dev_priv->ips.last_time2;
7977 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007978
7979 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007980 if (!diffms)
7981 return;
7982
7983 count = I915_READ(GFXEC);
7984
Daniel Vetter20e4d402012-08-08 23:35:39 +02007985 if (count < dev_priv->ips.last_count2) {
7986 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007987 diff += count;
7988 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007989 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007990 }
7991
Daniel Vetter20e4d402012-08-08 23:35:39 +02007992 dev_priv->ips.last_count2 = count;
7993 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007994
7995 /* More magic constants... */
7996 diff = diff * 1181;
7997 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007998 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007999}
8000
Daniel Vetter02d71952012-08-09 16:44:54 +02008001void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8002{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00008003 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02008004 return;
8005
Daniel Vetter92703882012-08-09 16:46:01 +02008006 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008007
8008 __i915_update_gfx_val(dev_priv);
8009
Daniel Vetter92703882012-08-09 16:46:01 +02008010 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008011}
8012
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008013static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008014{
8015 unsigned long t, corr, state1, corr2, state2;
8016 u32 pxvid, ext_v;
8017
Chris Wilson67520412017-03-02 13:28:01 +00008018 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008019
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008020 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008021 pxvid = (pxvid >> 24) & 0x7f;
8022 ext_v = pvid_to_extvid(dev_priv, pxvid);
8023
8024 state1 = ext_v;
8025
8026 t = i915_mch_val(dev_priv);
8027
8028 /* Revel in the empirically derived constants */
8029
8030 /* Correction factor in 1/100000 units */
8031 if (t > 80)
8032 corr = ((t * 2349) + 135940);
8033 else if (t >= 50)
8034 corr = ((t * 964) + 29317);
8035 else /* < 50 */
8036 corr = ((t * 301) + 1004);
8037
8038 corr = corr * ((150142 * state1) / 10000 - 78642);
8039 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008040 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008041
8042 state2 = (corr2 * state1) / 10000;
8043 state2 /= 100; /* convert to mW */
8044
Daniel Vetter02d71952012-08-09 16:44:54 +02008045 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008046
Daniel Vetter20e4d402012-08-08 23:35:39 +02008047 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008048}
8049
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008050unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8051{
8052 unsigned long val;
8053
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00008054 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008055 return 0;
8056
8057 spin_lock_irq(&mchdev_lock);
8058
8059 val = __i915_gfx_val(dev_priv);
8060
8061 spin_unlock_irq(&mchdev_lock);
8062
8063 return val;
8064}
8065
Daniel Vettereb48eb02012-04-26 23:28:12 +02008066/**
8067 * i915_read_mch_val - return value for IPS use
8068 *
8069 * Calculate and return a value for the IPS driver to use when deciding whether
8070 * we have thermal and power headroom to increase CPU or GPU power budget.
8071 */
8072unsigned long i915_read_mch_val(void)
8073{
8074 struct drm_i915_private *dev_priv;
8075 unsigned long chipset_val, graphics_val, ret = 0;
8076
Daniel Vetter92703882012-08-09 16:46:01 +02008077 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008078 if (!i915_mch_dev)
8079 goto out_unlock;
8080 dev_priv = i915_mch_dev;
8081
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008082 chipset_val = __i915_chipset_val(dev_priv);
8083 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008084
8085 ret = chipset_val + graphics_val;
8086
8087out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008088 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008089
8090 return ret;
8091}
8092EXPORT_SYMBOL_GPL(i915_read_mch_val);
8093
8094/**
8095 * i915_gpu_raise - raise GPU frequency limit
8096 *
8097 * Raise the limit; IPS indicates we have thermal headroom.
8098 */
8099bool i915_gpu_raise(void)
8100{
8101 struct drm_i915_private *dev_priv;
8102 bool ret = true;
8103
Daniel Vetter92703882012-08-09 16:46:01 +02008104 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008105 if (!i915_mch_dev) {
8106 ret = false;
8107 goto out_unlock;
8108 }
8109 dev_priv = i915_mch_dev;
8110
Daniel Vetter20e4d402012-08-08 23:35:39 +02008111 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
8112 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008113
8114out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008115 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008116
8117 return ret;
8118}
8119EXPORT_SYMBOL_GPL(i915_gpu_raise);
8120
8121/**
8122 * i915_gpu_lower - lower GPU frequency limit
8123 *
8124 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8125 * frequency maximum.
8126 */
8127bool i915_gpu_lower(void)
8128{
8129 struct drm_i915_private *dev_priv;
8130 bool ret = true;
8131
Daniel Vetter92703882012-08-09 16:46:01 +02008132 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008133 if (!i915_mch_dev) {
8134 ret = false;
8135 goto out_unlock;
8136 }
8137 dev_priv = i915_mch_dev;
8138
Daniel Vetter20e4d402012-08-08 23:35:39 +02008139 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
8140 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008141
8142out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008143 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008144
8145 return ret;
8146}
8147EXPORT_SYMBOL_GPL(i915_gpu_lower);
8148
8149/**
8150 * i915_gpu_busy - indicate GPU business to IPS
8151 *
8152 * Tell the IPS driver whether or not the GPU is busy.
8153 */
8154bool i915_gpu_busy(void)
8155{
Daniel Vettereb48eb02012-04-26 23:28:12 +02008156 bool ret = false;
8157
Daniel Vetter92703882012-08-09 16:46:01 +02008158 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01008159 if (i915_mch_dev)
8160 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02008161 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008162
8163 return ret;
8164}
8165EXPORT_SYMBOL_GPL(i915_gpu_busy);
8166
8167/**
8168 * i915_gpu_turbo_disable - disable graphics turbo
8169 *
8170 * Disable graphics turbo by resetting the max frequency and setting the
8171 * current frequency to the default.
8172 */
8173bool i915_gpu_turbo_disable(void)
8174{
8175 struct drm_i915_private *dev_priv;
8176 bool ret = true;
8177
Daniel Vetter92703882012-08-09 16:46:01 +02008178 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008179 if (!i915_mch_dev) {
8180 ret = false;
8181 goto out_unlock;
8182 }
8183 dev_priv = i915_mch_dev;
8184
Daniel Vetter20e4d402012-08-08 23:35:39 +02008185 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008186
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008187 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008188 ret = false;
8189
8190out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008191 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008192
8193 return ret;
8194}
8195EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8196
8197/**
8198 * Tells the intel_ips driver that the i915 driver is now loaded, if
8199 * IPS got loaded first.
8200 *
8201 * This awkward dance is so that neither module has to depend on the
8202 * other in order for IPS to do the appropriate communication of
8203 * GPU turbo limits to i915.
8204 */
8205static void
8206ips_ping_for_i915_load(void)
8207{
8208 void (*link)(void);
8209
8210 link = symbol_get(ips_link_to_i915_driver);
8211 if (link) {
8212 link();
8213 symbol_put(ips_link_to_i915_driver);
8214 }
8215}
8216
8217void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8218{
Daniel Vetter02d71952012-08-09 16:44:54 +02008219 /* We only register the i915 ips part with intel-ips once everything is
8220 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008221 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008222 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008223 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008224
8225 ips_ping_for_i915_load();
8226}
8227
8228void intel_gpu_ips_teardown(void)
8229{
Daniel Vetter92703882012-08-09 16:46:01 +02008230 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008231 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008232 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008233}
Deepak S76c3552f2014-01-30 23:08:16 +05308234
Chris Wilsondc979972016-05-10 14:10:04 +01008235static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008236{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008237 u32 lcfuse;
8238 u8 pxw[16];
8239 int i;
8240
8241 /* Disable to program */
8242 I915_WRITE(ECR, 0);
8243 POSTING_READ(ECR);
8244
8245 /* Program energy weights for various events */
8246 I915_WRITE(SDEW, 0x15040d00);
8247 I915_WRITE(CSIEW0, 0x007f0000);
8248 I915_WRITE(CSIEW1, 0x1e220004);
8249 I915_WRITE(CSIEW2, 0x04000004);
8250
8251 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008252 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008253 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008254 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008255
8256 /* Program P-state weights to account for frequency power adjustment */
8257 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008258 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008259 unsigned long freq = intel_pxfreq(pxvidfreq);
8260 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8261 PXVFREQ_PX_SHIFT;
8262 unsigned long val;
8263
8264 val = vid * vid;
8265 val *= (freq / 1000);
8266 val *= 255;
8267 val /= (127*127*900);
8268 if (val > 0xff)
8269 DRM_ERROR("bad pxval: %ld\n", val);
8270 pxw[i] = val;
8271 }
8272 /* Render standby states get 0 weight */
8273 pxw[14] = 0;
8274 pxw[15] = 0;
8275
8276 for (i = 0; i < 4; i++) {
8277 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8278 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008279 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008280 }
8281
8282 /* Adjust magic regs to magic values (more experimental results) */
8283 I915_WRITE(OGW0, 0);
8284 I915_WRITE(OGW1, 0);
8285 I915_WRITE(EG0, 0x00007f00);
8286 I915_WRITE(EG1, 0x0000000e);
8287 I915_WRITE(EG2, 0x000e0000);
8288 I915_WRITE(EG3, 0x68000300);
8289 I915_WRITE(EG4, 0x42000000);
8290 I915_WRITE(EG5, 0x00140031);
8291 I915_WRITE(EG6, 0);
8292 I915_WRITE(EG7, 0);
8293
8294 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008295 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008296
8297 /* Enable PMON + select events */
8298 I915_WRITE(ECR, 0x80000019);
8299
8300 lcfuse = I915_READ(LCFUSE02);
8301
Daniel Vetter20e4d402012-08-08 23:35:39 +02008302 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008303}
8304
Chris Wilsondc979972016-05-10 14:10:04 +01008305void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008306{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008307 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8308
Imre Deakb268c692015-12-15 20:10:31 +02008309 /*
8310 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8311 * requirement.
8312 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008313 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008314 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008315 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008316 }
Imre Deake6069ca2014-04-18 16:01:02 +03008317
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008318 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008319
8320 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008321 if (IS_CHERRYVIEW(dev_priv))
8322 cherryview_init_gt_powersave(dev_priv);
8323 else if (IS_VALLEYVIEW(dev_priv))
8324 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008325 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008326 gen6_init_rps_frequencies(dev_priv);
8327
8328 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008329 rps->idle_freq = rps->min_freq;
8330 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008331
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008332 rps->max_freq_softlimit = rps->max_freq;
8333 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008334
8335 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008336 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008337 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008338 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008339 intel_freq_opcode(dev_priv, 450));
8340
Chris Wilson99ac9612016-07-13 09:10:34 +01008341 /* After setting max-softlimit, find the overclock max freq */
8342 if (IS_GEN6(dev_priv) ||
8343 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8344 u32 params = 0;
8345
8346 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8347 if (params & BIT(31)) { /* OC supported */
8348 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008349 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008350 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008351 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008352 }
8353 }
8354
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008355 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008356 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008357
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008358 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008359}
8360
Chris Wilsondc979972016-05-10 14:10:04 +01008361void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008362{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008363 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008364 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008365
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008366 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008367 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008368}
8369
Chris Wilson54b4f682016-07-21 21:16:19 +01008370/**
8371 * intel_suspend_gt_powersave - suspend PM work and helper threads
8372 * @dev_priv: i915 device
8373 *
8374 * We don't want to disable RC6 or other features here, we just want
8375 * to make sure any work we've queued has finished and won't bother
8376 * us while we're suspended.
8377 */
8378void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8379{
8380 if (INTEL_GEN(dev_priv) < 6)
8381 return;
8382
Chris Wilson54b4f682016-07-21 21:16:19 +01008383 /* gen6_rps_idle() will be called later to disable interrupts */
8384}
8385
Chris Wilsonb7137e02016-07-13 09:10:37 +01008386void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8387{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008388 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8389 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008390 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008391
Oscar Mateod02b98b2018-04-05 17:00:50 +03008392 if (INTEL_GEN(dev_priv) >= 11)
8393 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008394 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008395 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008396}
8397
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008398static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8399{
8400 lockdep_assert_held(&i915->pcu_lock);
8401
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008402 if (!i915->gt_pm.llc_pstate.enabled)
8403 return;
8404
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008405 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008406
8407 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008408}
8409
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008410static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8411{
8412 lockdep_assert_held(&dev_priv->pcu_lock);
8413
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008414 if (!dev_priv->gt_pm.rc6.enabled)
8415 return;
8416
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008417 if (INTEL_GEN(dev_priv) >= 9)
8418 gen9_disable_rc6(dev_priv);
8419 else if (IS_CHERRYVIEW(dev_priv))
8420 cherryview_disable_rc6(dev_priv);
8421 else if (IS_VALLEYVIEW(dev_priv))
8422 valleyview_disable_rc6(dev_priv);
8423 else if (INTEL_GEN(dev_priv) >= 6)
8424 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008425
8426 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008427}
8428
8429static void intel_disable_rps(struct drm_i915_private *dev_priv)
8430{
8431 lockdep_assert_held(&dev_priv->pcu_lock);
8432
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008433 if (!dev_priv->gt_pm.rps.enabled)
8434 return;
8435
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008436 if (INTEL_GEN(dev_priv) >= 9)
8437 gen9_disable_rps(dev_priv);
8438 else if (IS_CHERRYVIEW(dev_priv))
8439 cherryview_disable_rps(dev_priv);
8440 else if (IS_VALLEYVIEW(dev_priv))
8441 valleyview_disable_rps(dev_priv);
8442 else if (INTEL_GEN(dev_priv) >= 6)
8443 gen6_disable_rps(dev_priv);
8444 else if (IS_IRONLAKE_M(dev_priv))
8445 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008446
8447 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008448}
8449
Chris Wilsondc979972016-05-10 14:10:04 +01008450void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008451{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008452 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008453
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008454 intel_disable_rc6(dev_priv);
8455 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008456 if (HAS_LLC(dev_priv))
8457 intel_disable_llc_pstate(dev_priv);
8458
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008459 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008460}
8461
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008462static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8463{
8464 lockdep_assert_held(&i915->pcu_lock);
8465
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008466 if (i915->gt_pm.llc_pstate.enabled)
8467 return;
8468
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008469 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008470
8471 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008472}
8473
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008474static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8475{
8476 lockdep_assert_held(&dev_priv->pcu_lock);
8477
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008478 if (dev_priv->gt_pm.rc6.enabled)
8479 return;
8480
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008481 if (IS_CHERRYVIEW(dev_priv))
8482 cherryview_enable_rc6(dev_priv);
8483 else if (IS_VALLEYVIEW(dev_priv))
8484 valleyview_enable_rc6(dev_priv);
8485 else if (INTEL_GEN(dev_priv) >= 9)
8486 gen9_enable_rc6(dev_priv);
8487 else if (IS_BROADWELL(dev_priv))
8488 gen8_enable_rc6(dev_priv);
8489 else if (INTEL_GEN(dev_priv) >= 6)
8490 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008491
8492 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008493}
8494
8495static void intel_enable_rps(struct drm_i915_private *dev_priv)
8496{
8497 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8498
8499 lockdep_assert_held(&dev_priv->pcu_lock);
8500
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008501 if (rps->enabled)
8502 return;
8503
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008504 if (IS_CHERRYVIEW(dev_priv)) {
8505 cherryview_enable_rps(dev_priv);
8506 } else if (IS_VALLEYVIEW(dev_priv)) {
8507 valleyview_enable_rps(dev_priv);
8508 } else if (INTEL_GEN(dev_priv) >= 9) {
8509 gen9_enable_rps(dev_priv);
8510 } else if (IS_BROADWELL(dev_priv)) {
8511 gen8_enable_rps(dev_priv);
8512 } else if (INTEL_GEN(dev_priv) >= 6) {
8513 gen6_enable_rps(dev_priv);
8514 } else if (IS_IRONLAKE_M(dev_priv)) {
8515 ironlake_enable_drps(dev_priv);
8516 intel_init_emon(dev_priv);
8517 }
8518
8519 WARN_ON(rps->max_freq < rps->min_freq);
8520 WARN_ON(rps->idle_freq > rps->max_freq);
8521
8522 WARN_ON(rps->efficient_freq < rps->min_freq);
8523 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008524
8525 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008526}
8527
Chris Wilsonb7137e02016-07-13 09:10:37 +01008528void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8529{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008530 /* Powersaving is controlled by the host when inside a VM */
8531 if (intel_vgpu_active(dev_priv))
8532 return;
8533
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008534 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008535
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008536 if (HAS_RC6(dev_priv))
8537 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008538 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008539 if (HAS_LLC(dev_priv))
8540 intel_enable_llc_pstate(dev_priv);
8541
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008542 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008543}
Imre Deakc6df39b2014-04-14 20:24:29 +03008544
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008545static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008546{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008547 /*
8548 * On Ibex Peak and Cougar Point, we need to disable clock
8549 * gating for the panel power sequencer or it will fail to
8550 * start up when no ports are active.
8551 */
8552 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8553}
8554
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008555static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008556{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008557 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008558
Damien Lespiau055e3932014-08-18 13:49:10 +01008559 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008560 I915_WRITE(DSPCNTR(pipe),
8561 I915_READ(DSPCNTR(pipe)) |
8562 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008563
8564 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8565 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008566 }
8567}
8568
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008569static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008570{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008571 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008572
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008573 /*
8574 * Required for FBC
8575 * WaFbcDisableDpfcClockGating:ilk
8576 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008577 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8578 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8579 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008580
8581 I915_WRITE(PCH_3DCGDIS0,
8582 MARIUNIT_CLOCK_GATE_DISABLE |
8583 SVSMUNIT_CLOCK_GATE_DISABLE);
8584 I915_WRITE(PCH_3DCGDIS1,
8585 VFMUNIT_CLOCK_GATE_DISABLE);
8586
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008587 /*
8588 * According to the spec the following bits should be set in
8589 * order to enable memory self-refresh
8590 * The bit 22/21 of 0x42004
8591 * The bit 5 of 0x42020
8592 * The bit 15 of 0x45000
8593 */
8594 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8595 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8596 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008597 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008598 I915_WRITE(DISP_ARB_CTL,
8599 (I915_READ(DISP_ARB_CTL) |
8600 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008601
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008602 /*
8603 * Based on the document from hardware guys the following bits
8604 * should be set unconditionally in order to enable FBC.
8605 * The bit 22 of 0x42000
8606 * The bit 22 of 0x42004
8607 * The bit 7,8,9 of 0x42020.
8608 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008609 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008610 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008611 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8612 I915_READ(ILK_DISPLAY_CHICKEN1) |
8613 ILK_FBCQ_DIS);
8614 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8615 I915_READ(ILK_DISPLAY_CHICKEN2) |
8616 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008617 }
8618
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008619 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8620
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008621 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8622 I915_READ(ILK_DISPLAY_CHICKEN2) |
8623 ILK_ELPIN_409_SELECT);
8624 I915_WRITE(_3D_CHICKEN2,
8625 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8626 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008627
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008628 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008629 I915_WRITE(CACHE_MODE_0,
8630 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008631
Akash Goel4e046322014-04-04 17:14:38 +05308632 /* WaDisable_RenderCache_OperationalFlush:ilk */
8633 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8634
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008635 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008636
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008637 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008638}
8639
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008640static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008641{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008642 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008643 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008644
8645 /*
8646 * On Ibex Peak and Cougar Point, we need to disable clock
8647 * gating for the panel power sequencer or it will fail to
8648 * start up when no ports are active.
8649 */
Jesse Barnescd664072013-10-02 10:34:19 -07008650 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8651 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8652 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008653 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8654 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008655 /* The below fixes the weird display corruption, a few pixels shifted
8656 * downward, on (only) LVDS of some HP laptops with IVY.
8657 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008658 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008659 val = I915_READ(TRANS_CHICKEN2(pipe));
8660 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8661 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008662 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008663 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008664 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8665 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8666 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008667 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8668 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008669 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008670 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008671 I915_WRITE(TRANS_CHICKEN1(pipe),
8672 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8673 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008674}
8675
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008676static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008677{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008678 uint32_t tmp;
8679
8680 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008681 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8682 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8683 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008684}
8685
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008686static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008687{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008688 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008689
Damien Lespiau231e54f2012-10-19 17:55:41 +01008690 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008691
8692 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8693 I915_READ(ILK_DISPLAY_CHICKEN2) |
8694 ILK_ELPIN_409_SELECT);
8695
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008696 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008697 I915_WRITE(_3D_CHICKEN,
8698 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8699
Akash Goel4e046322014-04-04 17:14:38 +05308700 /* WaDisable_RenderCache_OperationalFlush:snb */
8701 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8702
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008703 /*
8704 * BSpec recoomends 8x4 when MSAA is used,
8705 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008706 *
8707 * Note that PS/WM thread counts depend on the WIZ hashing
8708 * disable bit, which we don't touch here, but it's good
8709 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008710 */
8711 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008712 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008713
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008714 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008715 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008716
8717 I915_WRITE(GEN6_UCGCTL1,
8718 I915_READ(GEN6_UCGCTL1) |
8719 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8720 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8721
8722 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8723 * gating disable must be set. Failure to set it results in
8724 * flickering pixels due to Z write ordering failures after
8725 * some amount of runtime in the Mesa "fire" demo, and Unigine
8726 * Sanctuary and Tropics, and apparently anything else with
8727 * alpha test or pixel discard.
8728 *
8729 * According to the spec, bit 11 (RCCUNIT) must also be set,
8730 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008731 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008732 * WaDisableRCCUnitClockGating:snb
8733 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008734 */
8735 I915_WRITE(GEN6_UCGCTL2,
8736 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8737 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8738
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008739 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008740 I915_WRITE(_3D_CHICKEN3,
8741 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008742
8743 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008744 * Bspec says:
8745 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8746 * 3DSTATE_SF number of SF output attributes is more than 16."
8747 */
8748 I915_WRITE(_3D_CHICKEN3,
8749 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8750
8751 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008752 * According to the spec the following bits should be
8753 * set in order to enable memory self-refresh and fbc:
8754 * The bit21 and bit22 of 0x42000
8755 * The bit21 and bit22 of 0x42004
8756 * The bit5 and bit7 of 0x42020
8757 * The bit14 of 0x70180
8758 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008759 *
8760 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008761 */
8762 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8763 I915_READ(ILK_DISPLAY_CHICKEN1) |
8764 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8765 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8766 I915_READ(ILK_DISPLAY_CHICKEN2) |
8767 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008768 I915_WRITE(ILK_DSPCLK_GATE_D,
8769 I915_READ(ILK_DSPCLK_GATE_D) |
8770 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8771 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008772
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008773 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008774
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008775 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008776
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008777 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008778}
8779
8780static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8781{
8782 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8783
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008784 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008785 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008786 *
8787 * This actually overrides the dispatch
8788 * mode for all thread types.
8789 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008790 reg &= ~GEN7_FF_SCHED_MASK;
8791 reg |= GEN7_FF_TS_SCHED_HW;
8792 reg |= GEN7_FF_VS_SCHED_HW;
8793 reg |= GEN7_FF_DS_SCHED_HW;
8794
8795 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8796}
8797
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008798static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008799{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008800 /*
8801 * TODO: this bit should only be enabled when really needed, then
8802 * disabled when not needed anymore in order to save power.
8803 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008804 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008805 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8806 I915_READ(SOUTH_DSPCLK_GATE_D) |
8807 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008808
8809 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008810 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8811 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008812 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008813}
8814
Ville Syrjälä712bf362016-10-31 22:37:23 +02008815static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008816{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008817 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008818 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8819
8820 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8821 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8822 }
8823}
8824
Imre Deak450174f2016-05-03 15:54:21 +03008825static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8826 int general_prio_credits,
8827 int high_prio_credits)
8828{
8829 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008830 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008831
8832 /* WaTempDisableDOPClkGating:bdw */
8833 misccpctl = I915_READ(GEN7_MISCCPCTL);
8834 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8835
Oscar Mateo930a7842017-10-17 13:25:45 -07008836 val = I915_READ(GEN8_L3SQCREG1);
8837 val &= ~L3_PRIO_CREDITS_MASK;
8838 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8839 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8840 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008841
8842 /*
8843 * Wait at least 100 clocks before re-enabling clock gating.
8844 * See the definition of L3SQCREG1 in BSpec.
8845 */
8846 POSTING_READ(GEN8_L3SQCREG1);
8847 udelay(1);
8848 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8849}
8850
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008851static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8852{
8853 /* This is not an Wa. Enable to reduce Sampler power */
8854 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8855 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07008856
8857 /* WaEnable32PlaneMode:icl */
8858 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
8859 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008860}
8861
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008862static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8863{
8864 if (!HAS_PCH_CNP(dev_priv))
8865 return;
8866
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008867 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008868 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8869 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008870}
8871
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008872static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008873{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008874 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008875 cnp_init_clock_gating(dev_priv);
8876
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008877 /* This is not an Wa. Enable for better image quality */
8878 I915_WRITE(_3D_CHICKEN3,
8879 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8880
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008881 /* WaEnableChickenDCPR:cnl */
8882 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8883 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8884
8885 /* WaFbcWakeMemOn:cnl */
8886 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8887 DISP_FBC_MEMORY_WAKE);
8888
Chris Wilson34991bd2017-11-11 10:03:36 +00008889 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8890 /* ReadHitWriteOnlyDisable:cnl */
8891 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008892 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8893 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008894 val |= SARBUNIT_CLKGATE_DIS;
8895 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008896
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008897 /* Wa_2201832410:cnl */
8898 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8899 val |= GWUNIT_CLKGATE_DIS;
8900 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8901
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008902 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008903 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008904 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8905 val |= VFUNIT_CLKGATE_DIS;
8906 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008907}
8908
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008909static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8910{
8911 cnp_init_clock_gating(dev_priv);
8912 gen9_init_clock_gating(dev_priv);
8913
8914 /* WaFbcNukeOnHostModify:cfl */
8915 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8916 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8917}
8918
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008919static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008920{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008921 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008922
8923 /* WaDisableSDEUnitClockGating:kbl */
8924 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8925 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8926 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008927
8928 /* WaDisableGamClockGating:kbl */
8929 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8930 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8931 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008932
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008933 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008934 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8935 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008936}
8937
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008938static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008939{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008940 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008941
8942 /* WAC6entrylatency:skl */
8943 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8944 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008945
8946 /* WaFbcNukeOnHostModify:skl */
8947 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8948 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008949}
8950
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008951static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008952{
Matthew Auld8cb09832017-10-06 23:18:23 +01008953 /* The GTT cache must be disabled if the system is using 2M pages. */
8954 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8955 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008956 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008957
Ben Widawskyab57fff2013-12-12 15:28:04 -08008958 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008959 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008960
Ben Widawskyab57fff2013-12-12 15:28:04 -08008961 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008962 I915_WRITE(CHICKEN_PAR1_1,
8963 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8964
Ben Widawskyab57fff2013-12-12 15:28:04 -08008965 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008966 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008967 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008968 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008969 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008970 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008971
Ben Widawskyab57fff2013-12-12 15:28:04 -08008972 /* WaVSRefCountFullforceMissDisable:bdw */
8973 /* WaDSRefCountFullforceMissDisable:bdw */
8974 I915_WRITE(GEN7_FF_THREAD_MODE,
8975 I915_READ(GEN7_FF_THREAD_MODE) &
8976 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008977
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008978 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8979 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008980
8981 /* WaDisableSDEUnitClockGating:bdw */
8982 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8983 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008984
Imre Deak450174f2016-05-03 15:54:21 +03008985 /* WaProgramL3SqcReg1Default:bdw */
8986 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008987
Matthew Auld8cb09832017-10-06 23:18:23 +01008988 /* WaGttCachingOffByDefault:bdw */
8989 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008990
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008991 /* WaKVMNotificationOnConfigChange:bdw */
8992 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8993 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8994
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008995 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008996
8997 /* WaDisableDopClockGating:bdw
8998 *
8999 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9000 * clock gating.
9001 */
9002 I915_WRITE(GEN6_UCGCTL1,
9003 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009004}
9005
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009006static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009007{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009008 /* L3 caching of data atomics doesn't work -- disable it. */
9009 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9010 I915_WRITE(HSW_ROW_CHICKEN3,
9011 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9012
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009013 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009014 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9015 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9016 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9017
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009018 /* WaVSRefCountFullforceMissDisable:hsw */
9019 I915_WRITE(GEN7_FF_THREAD_MODE,
9020 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009021
Akash Goel4e046322014-04-04 17:14:38 +05309022 /* WaDisable_RenderCache_OperationalFlush:hsw */
9023 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9024
Chia-I Wufe27c602014-01-28 13:29:33 +08009025 /* enable HiZ Raw Stall Optimization */
9026 I915_WRITE(CACHE_MODE_0_GEN7,
9027 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9028
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009029 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009030 I915_WRITE(CACHE_MODE_1,
9031 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009032
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009033 /*
9034 * BSpec recommends 8x4 when MSAA is used,
9035 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009036 *
9037 * Note that PS/WM thread counts depend on the WIZ hashing
9038 * disable bit, which we don't touch here, but it's good
9039 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009040 */
9041 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009042 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009043
Kenneth Graunke94411592014-12-31 16:23:00 -08009044 /* WaSampleCChickenBitEnable:hsw */
9045 I915_WRITE(HALF_SLICE_CHICKEN3,
9046 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9047
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009048 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009049 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9050
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009051 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009052}
9053
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009054static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009055{
Ben Widawsky20848222012-05-04 18:58:59 -07009056 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009057
Damien Lespiau231e54f2012-10-19 17:55:41 +01009058 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009059
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009060 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009061 I915_WRITE(_3D_CHICKEN3,
9062 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9063
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009064 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009065 I915_WRITE(IVB_CHICKEN3,
9066 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9067 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9068
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009069 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009070 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009071 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9072 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009073
Akash Goel4e046322014-04-04 17:14:38 +05309074 /* WaDisable_RenderCache_OperationalFlush:ivb */
9075 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9076
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009077 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009078 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9079 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9080
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009081 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009082 I915_WRITE(GEN7_L3CNTLREG1,
9083 GEN7_WA_FOR_GEN7_L3_CONTROL);
9084 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009085 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009086 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009087 I915_WRITE(GEN7_ROW_CHICKEN2,
9088 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009089 else {
9090 /* must write both registers */
9091 I915_WRITE(GEN7_ROW_CHICKEN2,
9092 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009093 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9094 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009095 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009096
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009097 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009098 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9099 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9100
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009101 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009102 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009103 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009104 */
9105 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009106 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009107
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009108 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009109 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9110 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9111 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9112
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009113 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009114
9115 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009116
Chris Wilson22721342014-03-04 09:41:43 +00009117 if (0) { /* causes HiZ corruption on ivb:gt1 */
9118 /* enable HiZ Raw Stall Optimization */
9119 I915_WRITE(CACHE_MODE_0_GEN7,
9120 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9121 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009122
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009123 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009124 I915_WRITE(CACHE_MODE_1,
9125 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009126
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009127 /*
9128 * BSpec recommends 8x4 when MSAA is used,
9129 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009130 *
9131 * Note that PS/WM thread counts depend on the WIZ hashing
9132 * disable bit, which we don't touch here, but it's good
9133 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009134 */
9135 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009136 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009137
Ben Widawsky20848222012-05-04 18:58:59 -07009138 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9139 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9140 snpcr |= GEN6_MBC_SNPCR_MED;
9141 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009142
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009143 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009144 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009145
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009146 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009147}
9148
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009149static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009150{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009151 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009152 I915_WRITE(_3D_CHICKEN3,
9153 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9154
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009155 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009156 I915_WRITE(IVB_CHICKEN3,
9157 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9158 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9159
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009160 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009161 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009162 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009163 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9164 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009165
Akash Goel4e046322014-04-04 17:14:38 +05309166 /* WaDisable_RenderCache_OperationalFlush:vlv */
9167 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9168
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009169 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009170 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9171 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9172
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009173 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009174 I915_WRITE(GEN7_ROW_CHICKEN2,
9175 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9176
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009177 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009178 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9179 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9180 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9181
Ville Syrjälä46680e02014-01-22 21:33:01 +02009182 gen7_setup_fixed_func_scheduler(dev_priv);
9183
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009184 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009185 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009186 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009187 */
9188 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009189 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009190
Akash Goelc98f5062014-03-24 23:00:07 +05309191 /* WaDisableL3Bank2xClockGate:vlv
9192 * Disabling L3 clock gating- MMIO 940c[25] = 1
9193 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9194 I915_WRITE(GEN7_UCGCTL4,
9195 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009196
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009197 /*
9198 * BSpec says this must be set, even though
9199 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9200 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009201 I915_WRITE(CACHE_MODE_1,
9202 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009203
9204 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009205 * BSpec recommends 8x4 when MSAA is used,
9206 * however in practice 16x4 seems fastest.
9207 *
9208 * Note that PS/WM thread counts depend on the WIZ hashing
9209 * disable bit, which we don't touch here, but it's good
9210 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9211 */
9212 I915_WRITE(GEN7_GT_MODE,
9213 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9214
9215 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009216 * WaIncreaseL3CreditsForVLVB0:vlv
9217 * This is the hardware default actually.
9218 */
9219 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9220
9221 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009222 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009223 * Disable clock gating on th GCFG unit to prevent a delay
9224 * in the reporting of vblank events.
9225 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009226 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009227}
9228
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009229static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009230{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009231 /* WaVSRefCountFullforceMissDisable:chv */
9232 /* WaDSRefCountFullforceMissDisable:chv */
9233 I915_WRITE(GEN7_FF_THREAD_MODE,
9234 I915_READ(GEN7_FF_THREAD_MODE) &
9235 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009236
9237 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9238 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9239 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009240
9241 /* WaDisableCSUnitClockGating:chv */
9242 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9243 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009244
9245 /* WaDisableSDEUnitClockGating:chv */
9246 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9247 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009248
9249 /*
Imre Deak450174f2016-05-03 15:54:21 +03009250 * WaProgramL3SqcReg1Default:chv
9251 * See gfxspecs/Related Documents/Performance Guide/
9252 * LSQC Setting Recommendations.
9253 */
9254 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9255
9256 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009257 * GTT cache may not work with big pages, so if those
9258 * are ever enabled GTT cache may need to be disabled.
9259 */
9260 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009261}
9262
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009263static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009264{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009265 uint32_t dspclk_gate;
9266
9267 I915_WRITE(RENCLK_GATE_D1, 0);
9268 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9269 GS_UNIT_CLOCK_GATE_DISABLE |
9270 CL_UNIT_CLOCK_GATE_DISABLE);
9271 I915_WRITE(RAMCLK_GATE_D, 0);
9272 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9273 OVRUNIT_CLOCK_GATE_DISABLE |
9274 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009275 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009276 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9277 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009278
9279 /* WaDisableRenderCachePipelinedFlush */
9280 I915_WRITE(CACHE_MODE_0,
9281 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009282
Akash Goel4e046322014-04-04 17:14:38 +05309283 /* WaDisable_RenderCache_OperationalFlush:g4x */
9284 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9285
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009286 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009287}
9288
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009289static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009290{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009291 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9292 I915_WRITE(RENCLK_GATE_D2, 0);
9293 I915_WRITE(DSPCLK_GATE_D, 0);
9294 I915_WRITE(RAMCLK_GATE_D, 0);
9295 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009296 I915_WRITE(MI_ARB_STATE,
9297 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309298
9299 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9300 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009301}
9302
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009303static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009304{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009305 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9306 I965_RCC_CLOCK_GATE_DISABLE |
9307 I965_RCPB_CLOCK_GATE_DISABLE |
9308 I965_ISC_CLOCK_GATE_DISABLE |
9309 I965_FBC_CLOCK_GATE_DISABLE);
9310 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009311 I915_WRITE(MI_ARB_STATE,
9312 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309313
9314 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9315 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009316}
9317
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009318static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009319{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009320 u32 dstate = I915_READ(D_STATE);
9321
9322 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9323 DSTATE_DOT_CLOCK_GATING;
9324 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009325
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009326 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009327 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009328
9329 /* IIR "flip pending" means done if this bit is set */
9330 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009331
9332 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009333 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009334
9335 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9336 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009337
9338 I915_WRITE(MI_ARB_STATE,
9339 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009340}
9341
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009342static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009343{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009344 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009345
9346 /* interrupts should cause a wake up from C3 */
9347 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9348 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009349
9350 I915_WRITE(MEM_MODE,
9351 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009352}
9353
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009354static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009355{
Ville Syrjälä10383922014-08-15 01:21:54 +03009356 I915_WRITE(MEM_MODE,
9357 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9358 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009359}
9360
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009361void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009362{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009363 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009364}
9365
Ville Syrjälä712bf362016-10-31 22:37:23 +02009366void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009367{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009368 if (HAS_PCH_LPT(dev_priv))
9369 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009370}
9371
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009372static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009373{
9374 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9375}
9376
9377/**
9378 * intel_init_clock_gating_hooks - setup the clock gating hooks
9379 * @dev_priv: device private
9380 *
9381 * Setup the hooks that configure which clocks of a given platform can be
9382 * gated and also apply various GT and display specific workarounds for these
9383 * platforms. Note that some GT specific workarounds are applied separately
9384 * when GPU contexts or batchbuffers start their execution.
9385 */
9386void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9387{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009388 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009389 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009390 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009391 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009392 else if (IS_COFFEELAKE(dev_priv))
9393 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009394 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009395 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009396 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009397 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009398 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009399 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009400 else if (IS_GEMINILAKE(dev_priv))
9401 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009402 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009403 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009404 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009405 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009406 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009407 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009408 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009409 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009410 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009411 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009412 else if (IS_GEN6(dev_priv))
9413 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9414 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009415 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009416 else if (IS_G4X(dev_priv))
9417 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009418 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009419 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009420 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009421 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009422 else if (IS_GEN3(dev_priv))
9423 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9424 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9425 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9426 else if (IS_GEN2(dev_priv))
9427 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9428 else {
9429 MISSING_CASE(INTEL_DEVID(dev_priv));
9430 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9431 }
9432}
9433
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009434/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009435void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009436{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009437 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009438 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009439 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009440 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009441 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009442
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009443 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009444 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009445 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009446 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009447 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009448 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009449 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009450 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009451
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009452 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009453 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009454 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009455 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009456 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009457 dev_priv->display.compute_intermediate_wm =
9458 ilk_compute_intermediate_wm;
9459 dev_priv->display.initial_watermarks =
9460 ilk_initial_watermarks;
9461 dev_priv->display.optimize_watermarks =
9462 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009463 } else {
9464 DRM_DEBUG_KMS("Failed to read display plane latency. "
9465 "Disable CxSR\n");
9466 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009467 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009468 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009469 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009470 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009471 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009472 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009473 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009474 } else if (IS_G4X(dev_priv)) {
9475 g4x_setup_wm_latency(dev_priv);
9476 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9477 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9478 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9479 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009480 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009481 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009482 dev_priv->is_ddr3,
9483 dev_priv->fsb_freq,
9484 dev_priv->mem_freq)) {
9485 DRM_INFO("failed to find known CxSR latency "
9486 "(found ddr%s fsb freq %d, mem freq %d), "
9487 "disabling CxSR\n",
9488 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9489 dev_priv->fsb_freq, dev_priv->mem_freq);
9490 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009491 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009492 dev_priv->display.update_wm = NULL;
9493 } else
9494 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009495 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009496 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009497 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009498 dev_priv->display.update_wm = i9xx_update_wm;
9499 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009500 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009501 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009502 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009503 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009504 } else {
9505 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009506 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009507 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009508 } else {
9509 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009510 }
9511}
9512
Lyude87660502016-08-17 15:55:53 -04009513static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9514{
9515 uint32_t flags =
9516 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9517
9518 switch (flags) {
9519 case GEN6_PCODE_SUCCESS:
9520 return 0;
9521 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009522 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009523 case GEN6_PCODE_ILLEGAL_CMD:
9524 return -ENXIO;
9525 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009526 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009527 return -EOVERFLOW;
9528 case GEN6_PCODE_TIMEOUT:
9529 return -ETIMEDOUT;
9530 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009531 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009532 return 0;
9533 }
9534}
9535
9536static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9537{
9538 uint32_t flags =
9539 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9540
9541 switch (flags) {
9542 case GEN6_PCODE_SUCCESS:
9543 return 0;
9544 case GEN6_PCODE_ILLEGAL_CMD:
9545 return -ENXIO;
9546 case GEN7_PCODE_TIMEOUT:
9547 return -ETIMEDOUT;
9548 case GEN7_PCODE_ILLEGAL_DATA:
9549 return -EINVAL;
9550 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9551 return -EOVERFLOW;
9552 default:
9553 MISSING_CASE(flags);
9554 return 0;
9555 }
9556}
9557
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009558int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009559{
Lyude87660502016-08-17 15:55:53 -04009560 int status;
9561
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009562 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009563
Chris Wilson3f5582d2016-06-30 15:32:45 +01009564 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9565 * use te fw I915_READ variants to reduce the amount of work
9566 * required when reading/writing.
9567 */
9568
9569 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009570 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9571 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009572 return -EAGAIN;
9573 }
9574
Chris Wilson3f5582d2016-06-30 15:32:45 +01009575 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9576 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9577 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009578
Chris Wilsone09a3032017-04-11 11:13:39 +01009579 if (__intel_wait_for_register_fw(dev_priv,
9580 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9581 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009582 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9583 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009584 return -ETIMEDOUT;
9585 }
9586
Chris Wilson3f5582d2016-06-30 15:32:45 +01009587 *val = I915_READ_FW(GEN6_PCODE_DATA);
9588 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009589
Lyude87660502016-08-17 15:55:53 -04009590 if (INTEL_GEN(dev_priv) > 6)
9591 status = gen7_check_mailbox_status(dev_priv);
9592 else
9593 status = gen6_check_mailbox_status(dev_priv);
9594
9595 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009596 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9597 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009598 return status;
9599 }
9600
Ben Widawsky42c05262012-09-26 10:34:00 -07009601 return 0;
9602}
9603
Imre Deake76019a2018-01-30 16:29:38 +02009604int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009605 u32 mbox, u32 val,
9606 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009607{
Lyude87660502016-08-17 15:55:53 -04009608 int status;
9609
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009610 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009611
Chris Wilson3f5582d2016-06-30 15:32:45 +01009612 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9613 * use te fw I915_READ variants to reduce the amount of work
9614 * required when reading/writing.
9615 */
9616
9617 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009618 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9619 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009620 return -EAGAIN;
9621 }
9622
Chris Wilson3f5582d2016-06-30 15:32:45 +01009623 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009624 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009625 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009626
Chris Wilsone09a3032017-04-11 11:13:39 +01009627 if (__intel_wait_for_register_fw(dev_priv,
9628 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009629 fast_timeout_us, slow_timeout_ms,
9630 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009631 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9632 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009633 return -ETIMEDOUT;
9634 }
9635
Chris Wilson3f5582d2016-06-30 15:32:45 +01009636 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009637
Lyude87660502016-08-17 15:55:53 -04009638 if (INTEL_GEN(dev_priv) > 6)
9639 status = gen7_check_mailbox_status(dev_priv);
9640 else
9641 status = gen6_check_mailbox_status(dev_priv);
9642
9643 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009644 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9645 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009646 return status;
9647 }
9648
Ben Widawsky42c05262012-09-26 10:34:00 -07009649 return 0;
9650}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009651
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009652static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9653 u32 request, u32 reply_mask, u32 reply,
9654 u32 *status)
9655{
9656 u32 val = request;
9657
9658 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9659
9660 return *status || ((val & reply_mask) == reply);
9661}
9662
9663/**
9664 * skl_pcode_request - send PCODE request until acknowledgment
9665 * @dev_priv: device private
9666 * @mbox: PCODE mailbox ID the request is targeted for
9667 * @request: request ID
9668 * @reply_mask: mask used to check for request acknowledgment
9669 * @reply: value used to check for request acknowledgment
9670 * @timeout_base_ms: timeout for polling with preemption enabled
9671 *
9672 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009673 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009674 * The request is acknowledged once the PCODE reply dword equals @reply after
9675 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009676 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009677 * preemption disabled.
9678 *
9679 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9680 * other error as reported by PCODE.
9681 */
9682int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9683 u32 reply_mask, u32 reply, int timeout_base_ms)
9684{
9685 u32 status;
9686 int ret;
9687
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009688 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009689
9690#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9691 &status)
9692
9693 /*
9694 * Prime the PCODE by doing a request first. Normally it guarantees
9695 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9696 * _wait_for() doesn't guarantee when its passed condition is evaluated
9697 * first, so send the first request explicitly.
9698 */
9699 if (COND) {
9700 ret = 0;
9701 goto out;
9702 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009703 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009704 if (!ret)
9705 goto out;
9706
9707 /*
9708 * The above can time out if the number of requests was low (2 in the
9709 * worst case) _and_ PCODE was busy for some reason even after a
9710 * (queued) request and @timeout_base_ms delay. As a workaround retry
9711 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009712 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009713 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009714 * requests, and for any quirks of the PCODE firmware that delays
9715 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009716 */
9717 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9718 WARN_ON_ONCE(timeout_base_ms > 3);
9719 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009720 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009721 preempt_enable();
9722
9723out:
9724 return ret ? ret : status;
9725#undef COND
9726}
9727
Ville Syrjälädd06f882014-11-10 22:55:12 +02009728static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9729{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009730 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9731
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009732 /*
9733 * N = val - 0xb7
9734 * Slow = Fast = GPLL ref * N
9735 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009736 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009737}
9738
Fengguang Wub55dd642014-07-12 11:21:39 +02009739static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009740{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009741 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9742
9743 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009744}
9745
Fengguang Wub55dd642014-07-12 11:21:39 +02009746static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309747{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009748 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9749
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009750 /*
9751 * N = val / 2
9752 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9753 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009754 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309755}
9756
Fengguang Wub55dd642014-07-12 11:21:39 +02009757static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309758{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009759 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9760
Ville Syrjälä1c147622014-08-18 14:42:43 +03009761 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009762 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309763}
9764
Ville Syrjälä616bc822015-01-23 21:04:25 +02009765int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9766{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009767 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009768 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9769 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009770 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009771 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009772 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009773 return byt_gpu_freq(dev_priv, val);
9774 else
9775 return val * GT_FREQUENCY_MULTIPLIER;
9776}
9777
Ville Syrjälä616bc822015-01-23 21:04:25 +02009778int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9779{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009780 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009781 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9782 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009783 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009784 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009785 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009786 return byt_freq_opcode(dev_priv, val);
9787 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009788 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309789}
9790
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009791void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009792{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009793 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009794 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009795
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009796 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009797
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009798 dev_priv->runtime_pm.suspended = false;
9799 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009800}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009801
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009802static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9803 const i915_reg_t reg)
9804{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009805 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009806 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009807
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009808 /*
9809 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009810 * uncore lock to prevent concurrent access to range reg.
9811 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009812 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009813
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009814 /*
9815 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009816 * With a control bit, we can choose between upper or lower
9817 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009818 *
9819 * Although we always use the counter in high-range mode elsewhere,
9820 * userspace may attempt to read the value before rc6 is initialised,
9821 * before we have set the default VLV_COUNTER_CONTROL value. So always
9822 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009823 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009824 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9825 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009826 upper = I915_READ_FW(reg);
9827 do {
9828 tmp = upper;
9829
9830 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9831 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9832 lower = I915_READ_FW(reg);
9833
9834 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9835 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9836 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009837 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009838
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009839 /*
9840 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009841 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9842 * now.
9843 */
9844
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009845 return lower | (u64)upper << 8;
9846}
9847
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009848u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009849 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009850{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009851 u64 time_hw, prev_hw, overflow_hw;
9852 unsigned int fw_domains;
9853 unsigned long flags;
9854 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009855 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009856
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009857 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009858 return 0;
9859
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009860 /*
9861 * Store previous hw counter values for counter wrap-around handling.
9862 *
9863 * There are only four interesting registers and they live next to each
9864 * other so we can use the relative address, compared to the smallest
9865 * one as the index into driver storage.
9866 */
9867 i = (i915_mmio_reg_offset(reg) -
9868 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9869 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9870 return 0;
9871
9872 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9873
9874 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9875 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9876
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009877 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9878 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009879 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009880 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009881 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009882 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009883 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009884 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9885 if (IS_GEN9_LP(dev_priv)) {
9886 mul = 10000;
9887 div = 12;
9888 } else {
9889 mul = 1280;
9890 div = 1;
9891 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009892
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009893 overflow_hw = BIT_ULL(32);
9894 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009895 }
9896
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009897 /*
9898 * Counter wrap handling.
9899 *
9900 * But relying on a sufficient frequency of queries otherwise counters
9901 * can still wrap.
9902 */
9903 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9904 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9905
9906 /* RC6 delta from last sample. */
9907 if (time_hw >= prev_hw)
9908 time_hw -= prev_hw;
9909 else
9910 time_hw += overflow_hw - prev_hw;
9911
9912 /* Add delta to RC6 extended raw driver copy. */
9913 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9914 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9915
9916 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9917 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9918
9919 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009920}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009921
9922u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9923{
9924 u32 cagf;
9925
9926 if (INTEL_GEN(dev_priv) >= 9)
9927 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9928 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9929 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9930 else
9931 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9932
9933 return cagf;
9934}