blob: 971f8ab127be0ec3f3534f3ed0dc7cdeaafa9f16 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010029#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010030#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010031
32#include <drm/drm_atomic_helper.h>
33#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070034#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010035
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036#include "i915_drv.h"
37#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020038#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030039
Ben Widawskydc39fff2013-10-18 12:32:07 -070040/**
Jani Nikula18afd442016-01-18 09:19:48 +020041 * DOC: RC6
42 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070043 * RC6 is a special power stage which allows the GPU to enter an very
44 * low-voltage mode when idle, using down to 0V while at this stage. This
45 * stage is entered automatically when the GPU is idle when RC6 support is
46 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
47 *
48 * There are different RC6 modes available in Intel GPU, which differentiate
49 * among each other with the latency required to enter and leave RC6 and
50 * voltage consumed by the GPU in different states.
51 *
52 * The combination of the following flags define which states GPU is allowed
53 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
54 * RC6pp is deepest RC6. Their support by hardware varies according to the
55 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
56 * which brings the most power savings; deeper states save more power, but
57 * require higher latency to switch to and wake up.
58 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070059
Ville Syrjälä46f16e62016-10-31 22:37:22 +020060static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061{
Ville Syrjälä93564042017-08-24 22:10:51 +030062 if (HAS_LLC(dev_priv)) {
63 /*
64 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080065 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030066 *
67 * Must match Sampler, Pixel Back End, and Media. See
68 * WaCompressedResourceSamplerPbeMediaNewHashMode.
69 */
70 I915_WRITE(CHICKEN_PAR1_1,
71 I915_READ(CHICKEN_PAR1_1) |
72 SKL_DE_COMPRESSED_HASH_MODE);
73 }
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030076 I915_WRITE(CHICKEN_PAR1_1,
77 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
78
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030080 I915_WRITE(GEN8_CHICKEN_DCPR_1,
81 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030082
Rodrigo Vivi82525c12017-06-08 08:50:00 -070083 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
84 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030085 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
86 DISP_FBC_WM_DIS |
87 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030088
Rodrigo Vivi82525c12017-06-08 08:50:00 -070089 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030090 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
91 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053092
93 if (IS_SKYLAKE(dev_priv)) {
94 /* WaDisableDopClockGating */
95 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
96 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
97 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030098}
99
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200100static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200101{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200102 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200103
Nick Hoatha7546152015-06-29 14:07:32 +0100104 /* WaDisableSDEUnitClockGating:bxt */
105 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
106 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
107
Imre Deak32608ca2015-03-11 11:10:27 +0200108 /*
109 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200111 */
Imre Deak32608ca2015-03-11 11:10:27 +0200112 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200113 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200114
115 /*
116 * Wa: Backlight PWM may stop in the asserted state, causing backlight
117 * to stay fully on.
118 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200119 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
120 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200121}
122
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200123static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
124{
125 gen9_init_clock_gating(dev_priv);
126
127 /*
128 * WaDisablePWMClockGating:glk
129 * Backlight PWM may stop in the asserted state, causing backlight
130 * to stay fully on.
131 */
132 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
133 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200134
135 /* WaDDIIOTimeout:glk */
136 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
137 u32 val = I915_READ(CHICKEN_MISC_2);
138 val &= ~(GLK_CL0_PWR_DOWN |
139 GLK_CL1_PWR_DOWN |
140 GLK_CL2_PWR_DOWN);
141 I915_WRITE(CHICKEN_MISC_2, val);
142 }
143
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200144}
145
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200146static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200148 u32 tmp;
149
150 tmp = I915_READ(CLKCFG);
151
152 switch (tmp & CLKCFG_FSB_MASK) {
153 case CLKCFG_FSB_533:
154 dev_priv->fsb_freq = 533; /* 133*4 */
155 break;
156 case CLKCFG_FSB_800:
157 dev_priv->fsb_freq = 800; /* 200*4 */
158 break;
159 case CLKCFG_FSB_667:
160 dev_priv->fsb_freq = 667; /* 167*4 */
161 break;
162 case CLKCFG_FSB_400:
163 dev_priv->fsb_freq = 400; /* 100*4 */
164 break;
165 }
166
167 switch (tmp & CLKCFG_MEM_MASK) {
168 case CLKCFG_MEM_533:
169 dev_priv->mem_freq = 533;
170 break;
171 case CLKCFG_MEM_667:
172 dev_priv->mem_freq = 667;
173 break;
174 case CLKCFG_MEM_800:
175 dev_priv->mem_freq = 800;
176 break;
177 }
178
179 /* detect pineview DDR3 setting */
180 tmp = I915_READ(CSHRDDR3CTL);
181 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
182}
183
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200184static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200185{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200186 u16 ddrpll, csipll;
187
188 ddrpll = I915_READ16(DDRMPLL1);
189 csipll = I915_READ16(CSIPLL0);
190
191 switch (ddrpll & 0xff) {
192 case 0xc:
193 dev_priv->mem_freq = 800;
194 break;
195 case 0x10:
196 dev_priv->mem_freq = 1066;
197 break;
198 case 0x14:
199 dev_priv->mem_freq = 1333;
200 break;
201 case 0x18:
202 dev_priv->mem_freq = 1600;
203 break;
204 default:
205 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
206 ddrpll & 0xff);
207 dev_priv->mem_freq = 0;
208 break;
209 }
210
Daniel Vetter20e4d402012-08-08 23:35:39 +0200211 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200212
213 switch (csipll & 0x3ff) {
214 case 0x00c:
215 dev_priv->fsb_freq = 3200;
216 break;
217 case 0x00e:
218 dev_priv->fsb_freq = 3733;
219 break;
220 case 0x010:
221 dev_priv->fsb_freq = 4266;
222 break;
223 case 0x012:
224 dev_priv->fsb_freq = 4800;
225 break;
226 case 0x014:
227 dev_priv->fsb_freq = 5333;
228 break;
229 case 0x016:
230 dev_priv->fsb_freq = 5866;
231 break;
232 case 0x018:
233 dev_priv->fsb_freq = 6400;
234 break;
235 default:
236 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
237 csipll & 0x3ff);
238 dev_priv->fsb_freq = 0;
239 break;
240 }
241
242 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200245 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200246 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200247 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200248 }
249}
250
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300251static const struct cxsr_latency cxsr_latency_table[] = {
252 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
253 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
254 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
255 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
256 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
257
258 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
259 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
260 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
261 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
262 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
263
264 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
265 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
266 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
267 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
268 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
269
270 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
271 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
272 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
273 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
274 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
275
276 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
277 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
278 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
279 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
280 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
281
282 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
283 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
284 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
285 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
286 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
287};
288
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100289static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
290 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300291 int fsb,
292 int mem)
293{
294 const struct cxsr_latency *latency;
295 int i;
296
297 if (fsb == 0 || mem == 0)
298 return NULL;
299
300 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
301 latency = &cxsr_latency_table[i];
302 if (is_desktop == latency->is_desktop &&
303 is_ddr3 == latency->is_ddr3 &&
304 fsb == latency->fsb_freq && mem == latency->mem_freq)
305 return latency;
306 }
307
308 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
309
310 return NULL;
311}
312
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200313static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
314{
315 u32 val;
316
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100317 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200318
319 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
320 if (enable)
321 val &= ~FORCE_DDR_HIGH_FREQ;
322 else
323 val |= FORCE_DDR_HIGH_FREQ;
324 val &= ~FORCE_DDR_LOW_FREQ;
325 val |= FORCE_DDR_FREQ_REQ_ACK;
326 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
327
328 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
329 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
330 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
331
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100332 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200333}
334
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200335static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
336{
337 u32 val;
338
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100339 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200340
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200341 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200342 if (enable)
343 val |= DSP_MAXFIFO_PM5_ENABLE;
344 else
345 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200346 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200347
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100348 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200349}
350
Ville Syrjäläf4998962015-03-10 17:02:21 +0200351#define FW_WM(value, plane) \
352 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
353
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200354static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100359 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200363 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300365 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300366 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200367 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200368 val = I915_READ(DSPFW3);
369 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
370 if (enable)
371 val |= PINEVIEW_SELF_REFRESH_EN;
372 else
373 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100376 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
379 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
380 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300381 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100382 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300383 /*
384 * FIXME can't find a bit like this for 915G, and
385 * and yet it does have the related watermark in
386 * FW_BLC_SELF. What's going on?
387 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200388 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
390 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
391 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300392 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300393 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200394 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300395 }
396
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200397 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
398
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200399 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
400 enableddisabled(enable),
401 enableddisabled(was_enabled));
402
403 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300404}
405
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300406/**
407 * intel_set_memory_cxsr - Configure CxSR state
408 * @dev_priv: i915 device
409 * @enable: Allow vs. disallow CxSR
410 *
411 * Allow or disallow the system to enter a special CxSR
412 * (C-state self refresh) state. What typically happens in CxSR mode
413 * is that several display FIFOs may get combined into a single larger
414 * FIFO for a particular plane (so called max FIFO mode) to allow the
415 * system to defer memory fetches longer, and the memory will enter
416 * self refresh.
417 *
418 * Note that enabling CxSR does not guarantee that the system enter
419 * this special mode, nor does it guarantee that the system stays
420 * in that mode once entered. So this just allows/disallows the system
421 * to autonomously utilize the CxSR mode. Other factors such as core
422 * C-states will affect when/if the system actually enters/exits the
423 * CxSR mode.
424 *
425 * Note that on VLV/CHV this actually only controls the max FIFO mode,
426 * and the system is free to enter/exit memory self refresh at any time
427 * even when the use of CxSR has been disallowed.
428 *
429 * While the system is actually in the CxSR/max FIFO mode, some plane
430 * control registers will not get latched on vblank. Thus in order to
431 * guarantee the system will respond to changes in the plane registers
432 * we must always disallow CxSR prior to making changes to those registers.
433 * Unfortunately the system will re-evaluate the CxSR conditions at
434 * frame start which happens after vblank start (which is when the plane
435 * registers would get latched), so we can't proceed with the plane update
436 * during the same frame where we disallowed CxSR.
437 *
438 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
439 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
440 * the hardware w.r.t. HPLL SR when writing to plane registers.
441 * Disallowing just CxSR is sufficient.
442 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200443bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 bool ret;
446
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200447 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200448 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300449 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
450 dev_priv->wm.vlv.cxsr = enable;
451 else if (IS_G4X(dev_priv))
452 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200454
455 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200456}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200457
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300458/*
459 * Latency for FIFO fetches is dependent on several factors:
460 * - memory configuration (speed, channels)
461 * - chipset
462 * - current MCH state
463 * It can be fairly high in some situations, so here we assume a fairly
464 * pessimal value. It's a tradeoff between extra memory fetches (if we
465 * set this value too high, the FIFO will fetch frequently to stay full)
466 * and power consumption (set it too low to save power and we might see
467 * FIFO underruns and display "flicker").
468 *
469 * A value of 5us seems to be a good balance; safe for very low end
470 * platforms but not overly aggressive on lower latency configs.
471 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100472static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300473
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
475 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
476
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200478{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200479 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200480 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200481 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 enum pipe pipe = crtc->pipe;
483 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200484
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200485 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200486 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200487 case PIPE_A:
488 dsparb = I915_READ(DSPARB);
489 dsparb2 = I915_READ(DSPARB2);
490 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
491 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
492 break;
493 case PIPE_B:
494 dsparb = I915_READ(DSPARB);
495 dsparb2 = I915_READ(DSPARB2);
496 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
497 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
498 break;
499 case PIPE_C:
500 dsparb2 = I915_READ(DSPARB2);
501 dsparb3 = I915_READ(DSPARB3);
502 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
503 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
504 break;
505 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 MISSING_CASE(pipe);
507 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200508 }
509
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200510 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
511 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
512 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
513 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200514}
515
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200516static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
517 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300518{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200519 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520 int size;
521
522 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
525
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200526 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
527 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528
529 return size;
530}
531
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200532static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
533 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300534{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200535 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536 int size;
537
538 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
541 size >>= 1; /* Convert to cachelines */
542
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200543 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
544 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545
546 return size;
547}
548
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200549static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
550 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200552 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300553 int size;
554
555 size = dsparb & 0x7f;
556 size >>= 2; /* Convert to cachelines */
557
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200558 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
559 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560
561 return size;
562}
563
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564/* Pineview has different values for various configs */
565static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300566 .fifo_size = PINEVIEW_DISPLAY_FIFO,
567 .max_wm = PINEVIEW_MAX_WM,
568 .default_wm = PINEVIEW_DFT_WM,
569 .guard_size = PINEVIEW_GUARD_WM,
570 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571};
572static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300573 .fifo_size = PINEVIEW_DISPLAY_FIFO,
574 .max_wm = PINEVIEW_MAX_WM,
575 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
576 .guard_size = PINEVIEW_GUARD_WM,
577 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578};
579static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300580 .fifo_size = PINEVIEW_CURSOR_FIFO,
581 .max_wm = PINEVIEW_CURSOR_MAX_WM,
582 .default_wm = PINEVIEW_CURSOR_DFT_WM,
583 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
584 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585};
586static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300587 .fifo_size = PINEVIEW_CURSOR_FIFO,
588 .max_wm = PINEVIEW_CURSOR_MAX_WM,
589 .default_wm = PINEVIEW_CURSOR_DFT_WM,
590 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
591 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300592};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300593static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300594 .fifo_size = I965_CURSOR_FIFO,
595 .max_wm = I965_CURSOR_MAX_WM,
596 .default_wm = I965_CURSOR_DFT_WM,
597 .guard_size = 2,
598 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599};
600static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300601 .fifo_size = I945_FIFO_SIZE,
602 .max_wm = I915_MAX_WM,
603 .default_wm = 1,
604 .guard_size = 2,
605 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300606};
607static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300608 .fifo_size = I915_FIFO_SIZE,
609 .max_wm = I915_MAX_WM,
610 .default_wm = 1,
611 .guard_size = 2,
612 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300613};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300614static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300615 .fifo_size = I855GM_FIFO_SIZE,
616 .max_wm = I915_MAX_WM,
617 .default_wm = 1,
618 .guard_size = 2,
619 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300620};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300621static const struct intel_watermark_params i830_bc_wm_info = {
622 .fifo_size = I855GM_FIFO_SIZE,
623 .max_wm = I915_MAX_WM/2,
624 .default_wm = 1,
625 .guard_size = 2,
626 .cacheline_size = I830_FIFO_LINE_SIZE,
627};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200628static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300629 .fifo_size = I830_FIFO_SIZE,
630 .max_wm = I915_MAX_WM,
631 .default_wm = 1,
632 .guard_size = 2,
633 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300634};
635
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300637 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
638 * @pixel_rate: Pipe pixel rate in kHz
639 * @cpp: Plane bytes per pixel
640 * @latency: Memory wakeup latency in 0.1us units
641 *
642 * Compute the watermark using the method 1 or "small buffer"
643 * formula. The caller may additonally add extra cachelines
644 * to account for TLB misses and clock crossings.
645 *
646 * This method is concerned with the short term drain rate
647 * of the FIFO, ie. it does not account for blanking periods
648 * which would effectively reduce the average drain rate across
649 * a longer period. The name "small" refers to the fact the
650 * FIFO is relatively small compared to the amount of data
651 * fetched.
652 *
653 * The FIFO level vs. time graph might look something like:
654 *
655 * |\ |\
656 * | \ | \
657 * __---__---__ (- plane active, _ blanking)
658 * -> time
659 *
660 * or perhaps like this:
661 *
662 * |\|\ |\|\
663 * __----__----__ (- plane active, _ blanking)
664 * -> time
665 *
666 * Returns:
667 * The watermark in bytes
668 */
669static unsigned int intel_wm_method1(unsigned int pixel_rate,
670 unsigned int cpp,
671 unsigned int latency)
672{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200673 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300674
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200675 ret = (u64)pixel_rate * cpp * latency;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300676 ret = DIV_ROUND_UP_ULL(ret, 10000);
677
678 return ret;
679}
680
681/**
682 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
683 * @pixel_rate: Pipe pixel rate in kHz
684 * @htotal: Pipe horizontal total
685 * @width: Plane width in pixels
686 * @cpp: Plane bytes per pixel
687 * @latency: Memory wakeup latency in 0.1us units
688 *
689 * Compute the watermark using the method 2 or "large buffer"
690 * formula. The caller may additonally add extra cachelines
691 * to account for TLB misses and clock crossings.
692 *
693 * This method is concerned with the long term drain rate
694 * of the FIFO, ie. it does account for blanking periods
695 * which effectively reduce the average drain rate across
696 * a longer period. The name "large" refers to the fact the
697 * FIFO is relatively large compared to the amount of data
698 * fetched.
699 *
700 * The FIFO level vs. time graph might look something like:
701 *
702 * |\___ |\___
703 * | \___ | \___
704 * | \ | \
705 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
706 * -> time
707 *
708 * Returns:
709 * The watermark in bytes
710 */
711static unsigned int intel_wm_method2(unsigned int pixel_rate,
712 unsigned int htotal,
713 unsigned int width,
714 unsigned int cpp,
715 unsigned int latency)
716{
717 unsigned int ret;
718
719 /*
720 * FIXME remove once all users are computing
721 * watermarks in the correct place.
722 */
723 if (WARN_ON_ONCE(htotal == 0))
724 htotal = 1;
725
726 ret = (latency * pixel_rate) / (htotal * 10000);
727 ret = (ret + 1) * width * cpp;
728
729 return ret;
730}
731
732/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300733 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300734 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000736 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 * @latency_ns: memory latency for the platform
739 *
740 * Calculate the watermark level (the level at which the display plane will
741 * start fetching from memory again). Each chip has a different display
742 * FIFO size and allocation, so the caller needs to figure that out and pass
743 * in the correct intel_watermark_params structure.
744 *
745 * As the pixel clock runs, the FIFO will be drained at a rate that depends
746 * on the pixel size. When it reaches the watermark level, it'll start
747 * fetching FIFO line sized based chunks from memory until the FIFO fills
748 * past the watermark point. If the FIFO drains completely, a FIFO underrun
749 * will occur, and a display engine hang could result.
750 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300751static unsigned int intel_calculate_wm(int pixel_rate,
752 const struct intel_watermark_params *wm,
753 int fifo_size, int cpp,
754 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300756 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757
758 /*
759 * Note: we need to make sure we don't overflow for various clock &
760 * latency values.
761 * clocks go from a few thousand to several hundred thousand.
762 * latency is usually a few thousand
763 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300764 entries = intel_wm_method1(pixel_rate, cpp,
765 latency_ns / 100);
766 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
767 wm->guard_size;
768 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 wm_size = fifo_size - entries;
771 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772
773 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300774 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775 wm_size = wm->max_wm;
776 if (wm_size <= 0)
777 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300778
779 /*
780 * Bspec seems to indicate that the value shouldn't be lower than
781 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
782 * Lets go for 8 which is the burst size since certain platforms
783 * already use a hardcoded 8 (which is what the spec says should be
784 * done).
785 */
786 if (wm_size <= 8)
787 wm_size = 8;
788
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789 return wm_size;
790}
791
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300792static bool is_disabling(int old, int new, int threshold)
793{
794 return old >= threshold && new < threshold;
795}
796
797static bool is_enabling(int old, int new, int threshold)
798{
799 return old < threshold && new >= threshold;
800}
801
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300802static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
803{
804 return dev_priv->wm.max_level + 1;
805}
806
Ville Syrjälä24304d812017-03-14 17:10:49 +0200807static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
808 const struct intel_plane_state *plane_state)
809{
810 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
811
812 /* FIXME check the 'enable' instead */
813 if (!crtc_state->base.active)
814 return false;
815
816 /*
817 * Treat cursor with fb as always visible since cursor updates
818 * can happen faster than the vrefresh rate, and the current
819 * watermark code doesn't handle that correctly. Cursor updates
820 * which set/clear the fb or change the cursor size are going
821 * to get throttled by intel_legacy_cursor_update() to work
822 * around this problem with the watermark code.
823 */
824 if (plane->id == PLANE_CURSOR)
825 return plane_state->base.fb != NULL;
826 else
827 return plane_state->base.visible;
828}
829
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200830static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300831{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200834 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200835 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836 if (enabled)
837 return NULL;
838 enabled = crtc;
839 }
840 }
841
842 return enabled;
843}
844
Ville Syrjälä432081b2016-10-31 22:37:03 +0200845static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200847 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200848 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849 const struct cxsr_latency *latency;
850 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300851 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100853 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
854 dev_priv->is_ddr3,
855 dev_priv->fsb_freq,
856 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 if (!latency) {
858 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300859 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 return;
861 }
862
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200863 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300864 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200865 const struct drm_display_mode *adjusted_mode =
866 &crtc->config->base.adjusted_mode;
867 const struct drm_framebuffer *fb =
868 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200869 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300870 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300871
872 /* Display SR */
873 wm = intel_calculate_wm(clock, &pineview_display_wm,
874 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200875 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 reg = I915_READ(DSPFW1);
877 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200878 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879 I915_WRITE(DSPFW1, reg);
880 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
881
882 /* cursor SR */
883 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
884 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300885 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 reg = I915_READ(DSPFW3);
887 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200888 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300889 I915_WRITE(DSPFW3, reg);
890
891 /* Display HPLL off SR */
892 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
893 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200894 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 reg = I915_READ(DSPFW3);
896 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200897 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300898 I915_WRITE(DSPFW3, reg);
899
900 /* cursor HPLL off SR */
901 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
902 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300903 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 reg = I915_READ(DSPFW3);
905 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200906 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 I915_WRITE(DSPFW3, reg);
908 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
909
Imre Deak5209b1f2014-07-01 12:36:17 +0300910 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300912 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300913 }
914}
915
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300916/*
917 * Documentation says:
918 * "If the line size is small, the TLB fetches can get in the way of the
919 * data fetches, causing some lag in the pixel data return which is not
920 * accounted for in the above formulas. The following adjustment only
921 * needs to be applied if eight whole lines fit in the buffer at once.
922 * The WM is adjusted upwards by the difference between the FIFO size
923 * and the size of 8 whole lines. This adjustment is always performed
924 * in the actual pixel depth regardless of whether FBC is enabled or not."
925 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000926static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300927{
928 int tlb_miss = fifo_size * 64 - width * cpp * 8;
929
930 return max(0, tlb_miss);
931}
932
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300933static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
934 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300935{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300936 enum pipe pipe;
937
938 for_each_pipe(dev_priv, pipe)
939 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
940
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300941 I915_WRITE(DSPFW1,
942 FW_WM(wm->sr.plane, SR) |
943 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
944 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
945 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
946 I915_WRITE(DSPFW2,
947 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
948 FW_WM(wm->sr.fbc, FBC_SR) |
949 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
950 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
951 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
952 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
953 I915_WRITE(DSPFW3,
954 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
955 FW_WM(wm->sr.cursor, CURSOR_SR) |
956 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
957 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300958
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300959 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300960}
961
Ville Syrjälä15665972015-03-10 16:16:28 +0200962#define FW_WM_VLV(value, plane) \
963 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
964
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966 const struct vlv_wm_values *wm)
967{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200968 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200971 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
972
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200973 I915_WRITE(VLV_DDL(pipe),
974 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
975 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
976 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
977 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
978 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200979
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200980 /*
981 * Zero the (unused) WM1 watermarks, and also clear all the
982 * high order bits so that there are no out of bounds values
983 * present in the registers during the reprogramming.
984 */
985 I915_WRITE(DSPHOWM, 0);
986 I915_WRITE(DSPHOWM1, 0);
987 I915_WRITE(DSPFW4, 0);
988 I915_WRITE(DSPFW5, 0);
989 I915_WRITE(DSPFW6, 0);
990
Ville Syrjäläae801522015-03-05 21:19:49 +0200991 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200992 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200993 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
994 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
995 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200997 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
998 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
999 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001000 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001001 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001002
1003 if (IS_CHERRYVIEW(dev_priv)) {
1004 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1006 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1009 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001013 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001014 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001015 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1016 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1017 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1018 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1019 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1020 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1021 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1022 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1023 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 } else {
1025 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001026 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1027 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001028 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001029 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001030 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1031 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1032 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1033 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1034 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1035 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001036 }
1037
1038 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001039}
1040
Ville Syrjälä15665972015-03-10 16:16:28 +02001041#undef FW_WM_VLV
1042
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001043static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1044{
1045 /* all latencies in usec */
1046 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1047 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001048 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001049
Ville Syrjälä79d94302017-04-21 21:14:30 +03001050 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001051}
1052
1053static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1054{
1055 /*
1056 * DSPCNTR[13] supposedly controls whether the
1057 * primary plane can use the FIFO space otherwise
1058 * reserved for the sprite plane. It's not 100% clear
1059 * what the actual FIFO size is, but it looks like we
1060 * can happily set both primary and sprite watermarks
1061 * up to 127 cachelines. So that would seem to mean
1062 * that either DSPCNTR[13] doesn't do anything, or that
1063 * the total FIFO is >= 256 cachelines in size. Either
1064 * way, we don't seem to have to worry about this
1065 * repartitioning as the maximum watermark value the
1066 * register can hold for each plane is lower than the
1067 * minimum FIFO size.
1068 */
1069 switch (plane_id) {
1070 case PLANE_CURSOR:
1071 return 63;
1072 case PLANE_PRIMARY:
1073 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1074 case PLANE_SPRITE0:
1075 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1076 default:
1077 MISSING_CASE(plane_id);
1078 return 0;
1079 }
1080}
1081
1082static int g4x_fbc_fifo_size(int level)
1083{
1084 switch (level) {
1085 case G4X_WM_LEVEL_SR:
1086 return 7;
1087 case G4X_WM_LEVEL_HPLL:
1088 return 15;
1089 default:
1090 MISSING_CASE(level);
1091 return 0;
1092 }
1093}
1094
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001095static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1096 const struct intel_plane_state *plane_state,
1097 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001098{
1099 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1100 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1101 const struct drm_display_mode *adjusted_mode =
1102 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001103 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1104 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001105
1106 if (latency == 0)
1107 return USHRT_MAX;
1108
1109 if (!intel_wm_plane_visible(crtc_state, plane_state))
1110 return 0;
1111
1112 /*
1113 * Not 100% sure which way ELK should go here as the
1114 * spec only says CL/CTG should assume 32bpp and BW
1115 * doesn't need to. But as these things followed the
1116 * mobile vs. desktop lines on gen3 as well, let's
1117 * assume ELK doesn't need this.
1118 *
1119 * The spec also fails to list such a restriction for
1120 * the HPLL watermark, which seems a little strange.
1121 * Let's use 32bpp for the HPLL watermark as well.
1122 */
1123 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1124 level != G4X_WM_LEVEL_NORMAL)
1125 cpp = 4;
1126 else
1127 cpp = plane_state->base.fb->format->cpp[0];
1128
1129 clock = adjusted_mode->crtc_clock;
1130 htotal = adjusted_mode->crtc_htotal;
1131
1132 if (plane->id == PLANE_CURSOR)
1133 width = plane_state->base.crtc_w;
1134 else
1135 width = drm_rect_width(&plane_state->base.dst);
1136
1137 if (plane->id == PLANE_CURSOR) {
1138 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1139 } else if (plane->id == PLANE_PRIMARY &&
1140 level == G4X_WM_LEVEL_NORMAL) {
1141 wm = intel_wm_method1(clock, cpp, latency);
1142 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001143 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001144
1145 small = intel_wm_method1(clock, cpp, latency);
1146 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1147
1148 wm = min(small, large);
1149 }
1150
1151 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1152 width, cpp);
1153
1154 wm = DIV_ROUND_UP(wm, 64) + 2;
1155
Chris Wilson1a1f1282017-11-07 14:03:38 +00001156 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001157}
1158
1159static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1160 int level, enum plane_id plane_id, u16 value)
1161{
1162 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1163 bool dirty = false;
1164
1165 for (; level < intel_wm_num_levels(dev_priv); level++) {
1166 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1167
1168 dirty |= raw->plane[plane_id] != value;
1169 raw->plane[plane_id] = value;
1170 }
1171
1172 return dirty;
1173}
1174
1175static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1176 int level, u16 value)
1177{
1178 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1179 bool dirty = false;
1180
1181 /* NORMAL level doesn't have an FBC watermark */
1182 level = max(level, G4X_WM_LEVEL_SR);
1183
1184 for (; level < intel_wm_num_levels(dev_priv); level++) {
1185 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1186
1187 dirty |= raw->fbc != value;
1188 raw->fbc = value;
1189 }
1190
1191 return dirty;
1192}
1193
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001194static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1195 const struct intel_plane_state *pstate,
1196 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001197
1198static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1199 const struct intel_plane_state *plane_state)
1200{
1201 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1202 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1203 enum plane_id plane_id = plane->id;
1204 bool dirty = false;
1205 int level;
1206
1207 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1208 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1209 if (plane_id == PLANE_PRIMARY)
1210 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1211 goto out;
1212 }
1213
1214 for (level = 0; level < num_levels; level++) {
1215 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1216 int wm, max_wm;
1217
1218 wm = g4x_compute_wm(crtc_state, plane_state, level);
1219 max_wm = g4x_plane_fifo_size(plane_id, level);
1220
1221 if (wm > max_wm)
1222 break;
1223
1224 dirty |= raw->plane[plane_id] != wm;
1225 raw->plane[plane_id] = wm;
1226
1227 if (plane_id != PLANE_PRIMARY ||
1228 level == G4X_WM_LEVEL_NORMAL)
1229 continue;
1230
1231 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1232 raw->plane[plane_id]);
1233 max_wm = g4x_fbc_fifo_size(level);
1234
1235 /*
1236 * FBC wm is not mandatory as we
1237 * can always just disable its use.
1238 */
1239 if (wm > max_wm)
1240 wm = USHRT_MAX;
1241
1242 dirty |= raw->fbc != wm;
1243 raw->fbc = wm;
1244 }
1245
1246 /* mark watermarks as invalid */
1247 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1248
1249 if (plane_id == PLANE_PRIMARY)
1250 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1251
1252 out:
1253 if (dirty) {
1254 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1255 plane->base.name,
1256 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1257 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1259
1260 if (plane_id == PLANE_PRIMARY)
1261 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1262 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1263 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1264 }
1265
1266 return dirty;
1267}
1268
1269static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1270 enum plane_id plane_id, int level)
1271{
1272 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1273
1274 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1275}
1276
1277static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1278 int level)
1279{
1280 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1281
1282 if (level > dev_priv->wm.max_level)
1283 return false;
1284
1285 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1286 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1287 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1288}
1289
1290/* mark all levels starting from 'level' as invalid */
1291static void g4x_invalidate_wms(struct intel_crtc *crtc,
1292 struct g4x_wm_state *wm_state, int level)
1293{
1294 if (level <= G4X_WM_LEVEL_NORMAL) {
1295 enum plane_id plane_id;
1296
1297 for_each_plane_id_on_crtc(crtc, plane_id)
1298 wm_state->wm.plane[plane_id] = USHRT_MAX;
1299 }
1300
1301 if (level <= G4X_WM_LEVEL_SR) {
1302 wm_state->cxsr = false;
1303 wm_state->sr.cursor = USHRT_MAX;
1304 wm_state->sr.plane = USHRT_MAX;
1305 wm_state->sr.fbc = USHRT_MAX;
1306 }
1307
1308 if (level <= G4X_WM_LEVEL_HPLL) {
1309 wm_state->hpll_en = false;
1310 wm_state->hpll.cursor = USHRT_MAX;
1311 wm_state->hpll.plane = USHRT_MAX;
1312 wm_state->hpll.fbc = USHRT_MAX;
1313 }
1314}
1315
1316static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1317{
1318 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1319 struct intel_atomic_state *state =
1320 to_intel_atomic_state(crtc_state->base.state);
1321 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1322 int num_active_planes = hweight32(crtc_state->active_planes &
1323 ~BIT(PLANE_CURSOR));
1324 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001325 const struct intel_plane_state *old_plane_state;
1326 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001327 struct intel_plane *plane;
1328 enum plane_id plane_id;
1329 int i, level;
1330 unsigned int dirty = 0;
1331
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001332 for_each_oldnew_intel_plane_in_state(state, plane,
1333 old_plane_state,
1334 new_plane_state, i) {
1335 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 old_plane_state->base.crtc != &crtc->base)
1337 continue;
1338
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001339 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001340 dirty |= BIT(plane->id);
1341 }
1342
1343 if (!dirty)
1344 return 0;
1345
1346 level = G4X_WM_LEVEL_NORMAL;
1347 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1348 goto out;
1349
1350 raw = &crtc_state->wm.g4x.raw[level];
1351 for_each_plane_id_on_crtc(crtc, plane_id)
1352 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1353
1354 level = G4X_WM_LEVEL_SR;
1355
1356 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1357 goto out;
1358
1359 raw = &crtc_state->wm.g4x.raw[level];
1360 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1361 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1362 wm_state->sr.fbc = raw->fbc;
1363
1364 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1365
1366 level = G4X_WM_LEVEL_HPLL;
1367
1368 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1369 goto out;
1370
1371 raw = &crtc_state->wm.g4x.raw[level];
1372 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1373 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1374 wm_state->hpll.fbc = raw->fbc;
1375
1376 wm_state->hpll_en = wm_state->cxsr;
1377
1378 level++;
1379
1380 out:
1381 if (level == G4X_WM_LEVEL_NORMAL)
1382 return -EINVAL;
1383
1384 /* invalidate the higher levels */
1385 g4x_invalidate_wms(crtc, wm_state, level);
1386
1387 /*
1388 * Determine if the FBC watermark(s) can be used. IF
1389 * this isn't the case we prefer to disable the FBC
1390 ( watermark(s) rather than disable the SR/HPLL
1391 * level(s) entirely.
1392 */
1393 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1394
1395 if (level >= G4X_WM_LEVEL_SR &&
1396 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1397 wm_state->fbc_en = false;
1398 else if (level >= G4X_WM_LEVEL_HPLL &&
1399 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1400 wm_state->fbc_en = false;
1401
1402 return 0;
1403}
1404
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001405static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001406{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001407 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001408 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1409 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1410 struct intel_atomic_state *intel_state =
1411 to_intel_atomic_state(new_crtc_state->base.state);
1412 const struct intel_crtc_state *old_crtc_state =
1413 intel_atomic_get_old_crtc_state(intel_state, crtc);
1414 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001415 enum plane_id plane_id;
1416
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001417 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1418 *intermediate = *optimal;
1419
1420 intermediate->cxsr = false;
1421 intermediate->hpll_en = false;
1422 goto out;
1423 }
1424
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001425 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001426 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001427 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001428 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001429 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1430
1431 for_each_plane_id_on_crtc(crtc, plane_id) {
1432 intermediate->wm.plane[plane_id] =
1433 max(optimal->wm.plane[plane_id],
1434 active->wm.plane[plane_id]);
1435
1436 WARN_ON(intermediate->wm.plane[plane_id] >
1437 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1438 }
1439
1440 intermediate->sr.plane = max(optimal->sr.plane,
1441 active->sr.plane);
1442 intermediate->sr.cursor = max(optimal->sr.cursor,
1443 active->sr.cursor);
1444 intermediate->sr.fbc = max(optimal->sr.fbc,
1445 active->sr.fbc);
1446
1447 intermediate->hpll.plane = max(optimal->hpll.plane,
1448 active->hpll.plane);
1449 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1450 active->hpll.cursor);
1451 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1452 active->hpll.fbc);
1453
1454 WARN_ON((intermediate->sr.plane >
1455 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1456 intermediate->sr.cursor >
1457 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1458 intermediate->cxsr);
1459 WARN_ON((intermediate->sr.plane >
1460 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1461 intermediate->sr.cursor >
1462 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1463 intermediate->hpll_en);
1464
1465 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1466 intermediate->fbc_en && intermediate->cxsr);
1467 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1468 intermediate->fbc_en && intermediate->hpll_en);
1469
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001470out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001471 /*
1472 * If our intermediate WM are identical to the final WM, then we can
1473 * omit the post-vblank programming; only update if it's different.
1474 */
1475 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001476 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001477
1478 return 0;
1479}
1480
1481static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1482 struct g4x_wm_values *wm)
1483{
1484 struct intel_crtc *crtc;
1485 int num_active_crtcs = 0;
1486
1487 wm->cxsr = true;
1488 wm->hpll_en = true;
1489 wm->fbc_en = true;
1490
1491 for_each_intel_crtc(&dev_priv->drm, crtc) {
1492 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1493
1494 if (!crtc->active)
1495 continue;
1496
1497 if (!wm_state->cxsr)
1498 wm->cxsr = false;
1499 if (!wm_state->hpll_en)
1500 wm->hpll_en = false;
1501 if (!wm_state->fbc_en)
1502 wm->fbc_en = false;
1503
1504 num_active_crtcs++;
1505 }
1506
1507 if (num_active_crtcs != 1) {
1508 wm->cxsr = false;
1509 wm->hpll_en = false;
1510 wm->fbc_en = false;
1511 }
1512
1513 for_each_intel_crtc(&dev_priv->drm, crtc) {
1514 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1515 enum pipe pipe = crtc->pipe;
1516
1517 wm->pipe[pipe] = wm_state->wm;
1518 if (crtc->active && wm->cxsr)
1519 wm->sr = wm_state->sr;
1520 if (crtc->active && wm->hpll_en)
1521 wm->hpll = wm_state->hpll;
1522 }
1523}
1524
1525static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1526{
1527 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1528 struct g4x_wm_values new_wm = {};
1529
1530 g4x_merge_wm(dev_priv, &new_wm);
1531
1532 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1533 return;
1534
1535 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1536 _intel_set_memory_cxsr(dev_priv, false);
1537
1538 g4x_write_wm_values(dev_priv, &new_wm);
1539
1540 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1541 _intel_set_memory_cxsr(dev_priv, true);
1542
1543 *old_wm = new_wm;
1544}
1545
1546static void g4x_initial_watermarks(struct intel_atomic_state *state,
1547 struct intel_crtc_state *crtc_state)
1548{
1549 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1550 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1551
1552 mutex_lock(&dev_priv->wm.wm_mutex);
1553 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1554 g4x_program_watermarks(dev_priv);
1555 mutex_unlock(&dev_priv->wm.wm_mutex);
1556}
1557
1558static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1559 struct intel_crtc_state *crtc_state)
1560{
1561 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1563
1564 if (!crtc_state->wm.need_postvbl_update)
1565 return;
1566
1567 mutex_lock(&dev_priv->wm.wm_mutex);
1568 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1569 g4x_program_watermarks(dev_priv);
1570 mutex_unlock(&dev_priv->wm.wm_mutex);
1571}
1572
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001573/* latency must be in 0.1us units. */
1574static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001575 unsigned int htotal,
1576 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001577 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001578 unsigned int latency)
1579{
1580 unsigned int ret;
1581
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001582 ret = intel_wm_method2(pixel_rate, htotal,
1583 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001584 ret = DIV_ROUND_UP(ret, 64);
1585
1586 return ret;
1587}
1588
Ville Syrjäläbb726512016-10-31 22:37:24 +02001589static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001590{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001591 /* all latencies in usec */
1592 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1593
Ville Syrjälä58590c12015-09-08 21:05:12 +03001594 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1595
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001596 if (IS_CHERRYVIEW(dev_priv)) {
1597 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1598 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001599
1600 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001601 }
1602}
1603
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001604static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1605 const struct intel_plane_state *plane_state,
1606 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001608 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001609 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001610 const struct drm_display_mode *adjusted_mode =
1611 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001612 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001613
1614 if (dev_priv->wm.pri_latency[level] == 0)
1615 return USHRT_MAX;
1616
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001617 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001618 return 0;
1619
Daniel Vetteref426c12017-01-04 11:41:10 +01001620 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001621 clock = adjusted_mode->crtc_clock;
1622 htotal = adjusted_mode->crtc_htotal;
1623 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001625 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001626 /*
1627 * FIXME the formula gives values that are
1628 * too big for the cursor FIFO, and hence we
1629 * would never be able to use cursors. For
1630 * now just hardcode the watermark.
1631 */
1632 wm = 63;
1633 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001634 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001635 dev_priv->wm.pri_latency[level] * 10);
1636 }
1637
Chris Wilson1a1f1282017-11-07 14:03:38 +00001638 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001639}
1640
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001641static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1642{
1643 return (active_planes & (BIT(PLANE_SPRITE0) |
1644 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1645}
1646
Ville Syrjälä5012e602017-03-02 19:14:56 +02001647static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001648{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001649 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001650 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001652 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001653 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1654 int num_active_planes = hweight32(active_planes);
1655 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001656 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001657 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001658 unsigned int total_rate;
1659 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001660
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001661 /*
1662 * When enabling sprite0 after sprite1 has already been enabled
1663 * we tend to get an underrun unless sprite0 already has some
1664 * FIFO space allcoated. Hence we always allocate at least one
1665 * cacheline for sprite0 whenever sprite1 is enabled.
1666 *
1667 * All other plane enable sequences appear immune to this problem.
1668 */
1669 if (vlv_need_sprite0_fifo_workaround(active_planes))
1670 sprite0_fifo_extra = 1;
1671
Ville Syrjälä5012e602017-03-02 19:14:56 +02001672 total_rate = raw->plane[PLANE_PRIMARY] +
1673 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001674 raw->plane[PLANE_SPRITE1] +
1675 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate > fifo_size)
1678 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 if (total_rate == 0)
1681 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001684 unsigned int rate;
1685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 if ((active_planes & BIT(plane_id)) == 0) {
1687 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001688 continue;
1689 }
1690
Ville Syrjälä5012e602017-03-02 19:14:56 +02001691 rate = raw->plane[plane_id];
1692 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1693 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001694 }
1695
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001696 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1697 fifo_left -= sprite0_fifo_extra;
1698
Ville Syrjälä5012e602017-03-02 19:14:56 +02001699 fifo_state->plane[PLANE_CURSOR] = 63;
1700
1701 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702
1703 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001704 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001705 int plane_extra;
1706
1707 if (fifo_left == 0)
1708 break;
1709
Ville Syrjälä5012e602017-03-02 19:14:56 +02001710 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001711 continue;
1712
1713 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001714 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001715 fifo_left -= plane_extra;
1716 }
1717
Ville Syrjälä5012e602017-03-02 19:14:56 +02001718 WARN_ON(active_planes != 0 && fifo_left != 0);
1719
1720 /* give it all to the first plane if none are active */
1721 if (active_planes == 0) {
1722 WARN_ON(fifo_left != fifo_size);
1723 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1724 }
1725
1726 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001727}
1728
Ville Syrjäläff32c542017-03-02 19:14:57 +02001729/* mark all levels starting from 'level' as invalid */
1730static void vlv_invalidate_wms(struct intel_crtc *crtc,
1731 struct vlv_wm_state *wm_state, int level)
1732{
1733 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1734
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001735 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001736 enum plane_id plane_id;
1737
1738 for_each_plane_id_on_crtc(crtc, plane_id)
1739 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1740
1741 wm_state->sr[level].cursor = USHRT_MAX;
1742 wm_state->sr[level].plane = USHRT_MAX;
1743 }
1744}
1745
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001746static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1747{
1748 if (wm > fifo_size)
1749 return USHRT_MAX;
1750 else
1751 return fifo_size - wm;
1752}
1753
Ville Syrjäläff32c542017-03-02 19:14:57 +02001754/*
1755 * Starting from 'level' set all higher
1756 * levels to 'value' in the "raw" watermarks.
1757 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001758static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001760{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001761 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001762 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001763 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjäläff32c542017-03-02 19:14:57 +02001765 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001766 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001769 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001771
1772 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001773}
1774
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001775static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1776 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001777{
1778 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1779 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001780 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001783
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001784 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001785 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1786 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 }
1788
1789 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001790 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1792 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1793
Ville Syrjäläff32c542017-03-02 19:14:57 +02001794 if (wm > max_wm)
1795 break;
1796
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001797 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001798 raw->plane[plane_id] = wm;
1799 }
1800
1801 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001802 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001803
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804out:
1805 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001806 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001807 plane->base.name,
1808 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1809 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1810 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1811
1812 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001813}
1814
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001815static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1816 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001817{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001818 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001819 &crtc_state->wm.vlv.raw[level];
1820 const struct vlv_fifo_state *fifo_state =
1821 &crtc_state->wm.vlv.fifo_state;
1822
1823 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1824}
1825
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001826static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001827{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001828 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1829 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1830 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1831 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001832}
1833
1834static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001835{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001836 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001837 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 struct intel_atomic_state *state =
1839 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001840 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841 const struct vlv_fifo_state *fifo_state =
1842 &crtc_state->wm.vlv.fifo_state;
1843 int num_active_planes = hweight32(crtc_state->active_planes &
1844 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001845 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001846 const struct intel_plane_state *old_plane_state;
1847 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001848 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001849 enum plane_id plane_id;
1850 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001851 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001852
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001853 for_each_oldnew_intel_plane_in_state(state, plane,
1854 old_plane_state,
1855 new_plane_state, i) {
1856 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001857 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001858 continue;
1859
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001860 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001861 dirty |= BIT(plane->id);
1862 }
1863
1864 /*
1865 * DSPARB registers may have been reset due to the
1866 * power well being turned off. Make sure we restore
1867 * them to a consistent state even if no primary/sprite
1868 * planes are initially active.
1869 */
1870 if (needs_modeset)
1871 crtc_state->fifo_changed = true;
1872
1873 if (!dirty)
1874 return 0;
1875
1876 /* cursor changes don't warrant a FIFO recompute */
1877 if (dirty & ~BIT(PLANE_CURSOR)) {
1878 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001879 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001880 const struct vlv_fifo_state *old_fifo_state =
1881 &old_crtc_state->wm.vlv.fifo_state;
1882
1883 ret = vlv_compute_fifo(crtc_state);
1884 if (ret)
1885 return ret;
1886
1887 if (needs_modeset ||
1888 memcmp(old_fifo_state, fifo_state,
1889 sizeof(*fifo_state)) != 0)
1890 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001891 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001892
Ville Syrjäläff32c542017-03-02 19:14:57 +02001893 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001894 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001895 /*
1896 * Note that enabling cxsr with no primary/sprite planes
1897 * enabled can wedge the pipe. Hence we only allow cxsr
1898 * with exactly one enabled primary/sprite plane.
1899 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001900 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001903 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001906 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001908
Ville Syrjäläff32c542017-03-02 19:14:57 +02001909 for_each_plane_id_on_crtc(crtc, plane_id) {
1910 wm_state->wm[level].plane[plane_id] =
1911 vlv_invert_wm_value(raw->plane[plane_id],
1912 fifo_state->plane[plane_id]);
1913 }
1914
1915 wm_state->sr[level].plane =
1916 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001917 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001918 raw->plane[PLANE_SPRITE1]),
1919 sr_fifo_size);
1920
1921 wm_state->sr[level].cursor =
1922 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1923 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001924 }
1925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 if (level == 0)
1927 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001928
Ville Syrjäläff32c542017-03-02 19:14:57 +02001929 /* limit to only levels we can actually handle */
1930 wm_state->num_levels = level;
1931
1932 /* invalidate the higher levels */
1933 vlv_invalidate_wms(crtc, wm_state, level);
1934
1935 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001936}
1937
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001938#define VLV_FIFO(plane, value) \
1939 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1940
Ville Syrjäläff32c542017-03-02 19:14:57 +02001941static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1942 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001943{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001946 const struct vlv_fifo_state *fifo_state =
1947 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001948 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001949
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001950 if (!crtc_state->fifo_changed)
1951 return;
1952
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001953 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1954 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1955 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001957 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1958 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001959
Ville Syrjäläc137d662017-03-02 19:15:06 +02001960 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1961
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001962 /*
1963 * uncore.lock serves a double purpose here. It allows us to
1964 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1965 * it protects the DSPARB registers from getting clobbered by
1966 * parallel updates from multiple pipes.
1967 *
1968 * intel_pipe_update_start() has already disabled interrupts
1969 * for us, so a plain spin_lock() is sufficient here.
1970 */
1971 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001972
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001973 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001974 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001976 dsparb = I915_READ_FW(DSPARB);
1977 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001978
1979 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1980 VLV_FIFO(SPRITEB, 0xff));
1981 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1982 VLV_FIFO(SPRITEB, sprite1_start));
1983
1984 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1985 VLV_FIFO(SPRITEB_HI, 0x1));
1986 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1987 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1988
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001989 I915_WRITE_FW(DSPARB, dsparb);
1990 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001991 break;
1992 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001993 dsparb = I915_READ_FW(DSPARB);
1994 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001995
1996 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1997 VLV_FIFO(SPRITED, 0xff));
1998 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1999 VLV_FIFO(SPRITED, sprite1_start));
2000
2001 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2002 VLV_FIFO(SPRITED_HI, 0xff));
2003 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2004 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2005
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002006 I915_WRITE_FW(DSPARB, dsparb);
2007 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002008 break;
2009 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002010 dsparb3 = I915_READ_FW(DSPARB3);
2011 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002012
2013 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2014 VLV_FIFO(SPRITEF, 0xff));
2015 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2016 VLV_FIFO(SPRITEF, sprite1_start));
2017
2018 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2019 VLV_FIFO(SPRITEF_HI, 0xff));
2020 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2021 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2022
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002023 I915_WRITE_FW(DSPARB3, dsparb3);
2024 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002025 break;
2026 default:
2027 break;
2028 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002029
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002030 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002031
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002032 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002033}
2034
2035#undef VLV_FIFO
2036
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002037static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002038{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002039 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002040 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2041 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2042 struct intel_atomic_state *intel_state =
2043 to_intel_atomic_state(new_crtc_state->base.state);
2044 const struct intel_crtc_state *old_crtc_state =
2045 intel_atomic_get_old_crtc_state(intel_state, crtc);
2046 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002047 int level;
2048
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002049 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2050 *intermediate = *optimal;
2051
2052 intermediate->cxsr = false;
2053 goto out;
2054 }
2055
Ville Syrjälä4841da52017-03-02 19:14:59 +02002056 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002057 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002058 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002059
2060 for (level = 0; level < intermediate->num_levels; level++) {
2061 enum plane_id plane_id;
2062
2063 for_each_plane_id_on_crtc(crtc, plane_id) {
2064 intermediate->wm[level].plane[plane_id] =
2065 min(optimal->wm[level].plane[plane_id],
2066 active->wm[level].plane[plane_id]);
2067 }
2068
2069 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2070 active->sr[level].plane);
2071 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2072 active->sr[level].cursor);
2073 }
2074
2075 vlv_invalidate_wms(crtc, intermediate, level);
2076
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002077out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002078 /*
2079 * If our intermediate WM are identical to the final WM, then we can
2080 * omit the post-vblank programming; only update if it's different.
2081 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002082 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002083 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002084
2085 return 0;
2086}
2087
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002088static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002089 struct vlv_wm_values *wm)
2090{
2091 struct intel_crtc *crtc;
2092 int num_active_crtcs = 0;
2093
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002094 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002095 wm->cxsr = true;
2096
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002097 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002098 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002099
2100 if (!crtc->active)
2101 continue;
2102
2103 if (!wm_state->cxsr)
2104 wm->cxsr = false;
2105
2106 num_active_crtcs++;
2107 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2108 }
2109
2110 if (num_active_crtcs != 1)
2111 wm->cxsr = false;
2112
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002113 if (num_active_crtcs > 1)
2114 wm->level = VLV_WM_LEVEL_PM2;
2115
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002116 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002117 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 enum pipe pipe = crtc->pipe;
2119
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002121 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002122 wm->sr = wm_state->sr[wm->level];
2123
Ville Syrjälä1b313892016-11-28 19:37:08 +02002124 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2126 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2127 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002128 }
2129}
2130
Ville Syrjäläff32c542017-03-02 19:14:57 +02002131static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002132{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002133 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2134 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002136 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137
Ville Syrjäläff32c542017-03-02 19:14:57 +02002138 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002139 return;
2140
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002141 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 chv_set_memory_dvfs(dev_priv, false);
2143
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002144 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002145 chv_set_memory_pm5(dev_priv, false);
2146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002148 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002152 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002153 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002155 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002156 chv_set_memory_pm5(dev_priv, true);
2157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002159 chv_set_memory_dvfs(dev_priv, true);
2160
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002161 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002162}
2163
Ville Syrjäläff32c542017-03-02 19:14:57 +02002164static void vlv_initial_watermarks(struct intel_atomic_state *state,
2165 struct intel_crtc_state *crtc_state)
2166{
2167 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2168 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2169
2170 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002171 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2172 vlv_program_watermarks(dev_priv);
2173 mutex_unlock(&dev_priv->wm.wm_mutex);
2174}
2175
2176static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2177 struct intel_crtc_state *crtc_state)
2178{
2179 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2181
2182 if (!crtc_state->wm.need_postvbl_update)
2183 return;
2184
2185 mutex_lock(&dev_priv->wm.wm_mutex);
2186 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002187 vlv_program_watermarks(dev_priv);
2188 mutex_unlock(&dev_priv->wm.wm_mutex);
2189}
2190
Ville Syrjälä432081b2016-10-31 22:37:03 +02002191static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002192{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002193 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002194 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002195 int srwm = 1;
2196 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002197 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198
2199 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002200 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002201 if (crtc) {
2202 /* self-refresh has much higher latency */
2203 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002204 const struct drm_display_mode *adjusted_mode =
2205 &crtc->config->base.adjusted_mode;
2206 const struct drm_framebuffer *fb =
2207 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002208 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002209 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002210 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002211 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002212 int entries;
2213
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002214 entries = intel_wm_method2(clock, htotal,
2215 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002216 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2217 srwm = I965_FIFO_SIZE - entries;
2218 if (srwm < 0)
2219 srwm = 1;
2220 srwm &= 0x1ff;
2221 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2222 entries, srwm);
2223
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002224 entries = intel_wm_method2(clock, htotal,
2225 crtc->base.cursor->state->crtc_w, 4,
2226 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002227 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002228 i965_cursor_wm_info.cacheline_size) +
2229 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002231 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002232 if (cursor_sr > i965_cursor_wm_info.max_wm)
2233 cursor_sr = i965_cursor_wm_info.max_wm;
2234
2235 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2236 "cursor %d\n", srwm, cursor_sr);
2237
Imre Deak98584252014-06-13 14:54:20 +03002238 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 } else {
Imre Deak98584252014-06-13 14:54:20 +03002240 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002242 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002243 }
2244
2245 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2246 srwm);
2247
2248 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002249 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2250 FW_WM(8, CURSORB) |
2251 FW_WM(8, PLANEB) |
2252 FW_WM(8, PLANEA));
2253 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2254 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002255 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002256 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002257
2258 if (cxsr_enabled)
2259 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002260}
2261
Ville Syrjäläf4998962015-03-10 17:02:21 +02002262#undef FW_WM
2263
Ville Syrjälä432081b2016-10-31 22:37:03 +02002264static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002266 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002267 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002268 u32 fwater_lo;
2269 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002270 int cwm, srwm = 1;
2271 int fifo_size;
2272 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002273 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002275 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002277 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002278 wm_info = &i915_wm_info;
2279 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002280 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002281
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002282 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2283 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002284 if (intel_crtc_active(crtc)) {
2285 const struct drm_display_mode *adjusted_mode =
2286 &crtc->config->base.adjusted_mode;
2287 const struct drm_framebuffer *fb =
2288 crtc->base.primary->state->fb;
2289 int cpp;
2290
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002291 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002292 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002293 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002294 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295
Damien Lespiau241bfc32013-09-25 16:45:37 +01002296 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002297 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002298 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002300 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002301 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002302 if (planea_wm > (long)wm_info->max_wm)
2303 planea_wm = wm_info->max_wm;
2304 }
2305
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002306 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002307 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002308
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002309 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2310 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002311 if (intel_crtc_active(crtc)) {
2312 const struct drm_display_mode *adjusted_mode =
2313 &crtc->config->base.adjusted_mode;
2314 const struct drm_framebuffer *fb =
2315 crtc->base.primary->state->fb;
2316 int cpp;
2317
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002318 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002319 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002320 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002321 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322
Damien Lespiau241bfc32013-09-25 16:45:37 +01002323 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002324 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002325 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002326 if (enabled == NULL)
2327 enabled = crtc;
2328 else
2329 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002331 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002332 if (planeb_wm > (long)wm_info->max_wm)
2333 planeb_wm = wm_info->max_wm;
2334 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002335
2336 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2337
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002338 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002339 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002340
Ville Syrjäläefc26112016-10-31 22:37:04 +02002341 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002342
2343 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002344 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002345 enabled = NULL;
2346 }
2347
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002348 /*
2349 * Overlay gets an aggressive default since video jitter is bad.
2350 */
2351 cwm = 2;
2352
2353 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002354 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002355
2356 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002357 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002358 /* self-refresh has much higher latency */
2359 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002360 const struct drm_display_mode *adjusted_mode =
2361 &enabled->config->base.adjusted_mode;
2362 const struct drm_framebuffer *fb =
2363 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002364 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002365 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002366 int hdisplay = enabled->config->pipe_src_w;
2367 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002368 int entries;
2369
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002370 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002371 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002372 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002373 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002374
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002375 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2376 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002377 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2378 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2379 srwm = wm_info->fifo_size - entries;
2380 if (srwm < 0)
2381 srwm = 1;
2382
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002383 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384 I915_WRITE(FW_BLC_SELF,
2385 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002386 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002387 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2388 }
2389
2390 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2391 planea_wm, planeb_wm, cwm, srwm);
2392
2393 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2394 fwater_hi = (cwm & 0x1f);
2395
2396 /* Set request length to 8 cachelines per fetch */
2397 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2398 fwater_hi = fwater_hi | (1 << 8);
2399
2400 I915_WRITE(FW_BLC, fwater_lo);
2401 I915_WRITE(FW_BLC2, fwater_hi);
2402
Imre Deak5209b1f2014-07-01 12:36:17 +03002403 if (enabled)
2404 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002405}
2406
Ville Syrjälä432081b2016-10-31 22:37:03 +02002407static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002408{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002409 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002410 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002411 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002412 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002413 int planea_wm;
2414
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002415 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002416 if (crtc == NULL)
2417 return;
2418
Ville Syrjäläefc26112016-10-31 22:37:04 +02002419 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002420 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002421 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002422 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002423 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002424 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2425 fwater_lo |= (3<<8) | planea_wm;
2426
2427 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2428
2429 I915_WRITE(FW_BLC, fwater_lo);
2430}
2431
Ville Syrjälä37126462013-08-01 16:18:55 +03002432/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002433static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2434 unsigned int cpp,
2435 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002437 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002438
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002439 ret = intel_wm_method1(pixel_rate, cpp, latency);
2440 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002441
2442 return ret;
2443}
2444
Ville Syrjälä37126462013-08-01 16:18:55 +03002445/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002446static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2447 unsigned int htotal,
2448 unsigned int width,
2449 unsigned int cpp,
2450 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002451{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002453
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002454 ret = intel_wm_method2(pixel_rate, htotal,
2455 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002457
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002458 return ret;
2459}
2460
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002461static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002462{
Matt Roper15126882015-12-03 11:37:40 -08002463 /*
2464 * Neither of these should be possible since this function shouldn't be
2465 * called if the CRTC is off or the plane is invisible. But let's be
2466 * extra paranoid to avoid a potential divide-by-zero if we screw up
2467 * elsewhere in the driver.
2468 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002469 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002470 return 0;
2471 if (WARN_ON(!horiz_pixels))
2472 return 0;
2473
Ville Syrjäläac484962016-01-20 21:05:26 +02002474 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002475}
2476
Imre Deak820c1982013-12-17 14:46:36 +02002477struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002478 u16 pri;
2479 u16 spr;
2480 u16 cur;
2481 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002482};
2483
Ville Syrjälä37126462013-08-01 16:18:55 +03002484/*
2485 * For both WM_PIPE and WM_LP.
2486 * mem_value must be in 0.1us units.
2487 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002488static u32 ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
2489 const struct intel_plane_state *pstate,
2490 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002491{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002492 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002493 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
Ville Syrjälä03981c62018-11-14 19:34:40 +02002495 if (mem_value == 0)
2496 return U32_MAX;
2497
Ville Syrjälä24304d812017-03-14 17:10:49 +02002498 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002499 return 0;
2500
Ville Syrjälä353c8592016-12-14 23:30:57 +02002501 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002502
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002503 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002504
2505 if (!is_lp)
2506 return method1;
2507
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002508 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002509 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002510 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002511 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002512
2513 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002514}
2515
Ville Syrjälä37126462013-08-01 16:18:55 +03002516/*
2517 * For both WM_PIPE and WM_LP.
2518 * mem_value must be in 0.1us units.
2519 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002520static u32 ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
2521 const struct intel_plane_state *pstate,
2522 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002524 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002525 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526
Ville Syrjälä03981c62018-11-14 19:34:40 +02002527 if (mem_value == 0)
2528 return U32_MAX;
2529
Ville Syrjälä24304d812017-03-14 17:10:49 +02002530 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002531 return 0;
2532
Ville Syrjälä353c8592016-12-14 23:30:57 +02002533 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002534
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002535 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2536 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002537 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002538 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002539 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002540 return min(method1, method2);
2541}
2542
Ville Syrjälä37126462013-08-01 16:18:55 +03002543/*
2544 * For both WM_PIPE and WM_LP.
2545 * mem_value must be in 0.1us units.
2546 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002547static u32 ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
2548 const struct intel_plane_state *pstate,
2549 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002550{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002551 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002552
Ville Syrjälä03981c62018-11-14 19:34:40 +02002553 if (mem_value == 0)
2554 return U32_MAX;
2555
Ville Syrjälä24304d812017-03-14 17:10:49 +02002556 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002557 return 0;
2558
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002559 cpp = pstate->base.fb->format->cpp[0];
2560
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002561 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002562 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002563 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002564}
2565
Paulo Zanonicca32e92013-05-31 11:45:06 -03002566/* Only for WM_LP. */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002567static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
2568 const struct intel_plane_state *pstate,
2569 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570{
Ville Syrjälä83054942016-11-18 21:53:00 +02002571 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002572
Ville Syrjälä24304d812017-03-14 17:10:49 +02002573 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002574 return 0;
2575
Ville Syrjälä353c8592016-12-14 23:30:57 +02002576 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002577
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002578 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002579}
2580
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002581static unsigned int
2582ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002583{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002585 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002586 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002587 return 768;
2588 else
2589 return 512;
2590}
2591
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002592static unsigned int
2593ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2594 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002595{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002596 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002597 /* BDW primary/sprite plane watermarks */
2598 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002599 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002600 /* IVB/HSW primary/sprite plane watermarks */
2601 return level == 0 ? 127 : 1023;
2602 else if (!is_sprite)
2603 /* ILK/SNB primary plane watermarks */
2604 return level == 0 ? 127 : 511;
2605 else
2606 /* ILK/SNB sprite plane watermarks */
2607 return level == 0 ? 63 : 255;
2608}
2609
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610static unsigned int
2611ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002612{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002613 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002614 return level == 0 ? 63 : 255;
2615 else
2616 return level == 0 ? 31 : 63;
2617}
2618
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002619static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002620{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002621 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002622 return 31;
2623 else
2624 return 15;
2625}
2626
Ville Syrjälä158ae642013-08-07 13:28:19 +03002627/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002628static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002629 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002630 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002631 enum intel_ddb_partitioning ddb_partitioning,
2632 bool is_sprite)
2633{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002634 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635
2636 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002637 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002638 return 0;
2639
2640 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002641 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002642 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002643
2644 /*
2645 * For some reason the non self refresh
2646 * FIFO size is only half of the self
2647 * refresh FIFO size on ILK/SNB.
2648 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002649 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002650 fifo_size /= 2;
2651 }
2652
Ville Syrjälä240264f2013-08-07 13:29:12 +03002653 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002654 /* level 0 is always calculated with 1:1 split */
2655 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2656 if (is_sprite)
2657 fifo_size *= 5;
2658 fifo_size /= 6;
2659 } else {
2660 fifo_size /= 2;
2661 }
2662 }
2663
2664 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002665 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002666}
2667
2668/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002669static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002670 int level,
2671 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672{
2673 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002674 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002675 return 64;
2676
2677 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002678 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002679}
2680
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002681static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002682 int level,
2683 const struct intel_wm_config *config,
2684 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002685 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002686{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002687 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2688 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2689 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2690 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002691}
2692
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002693static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002694 int level,
2695 struct ilk_wm_maximums *max)
2696{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002697 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2698 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2699 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2700 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002701}
2702
Ville Syrjäläd9395652013-10-09 19:18:10 +03002703static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002704 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002705 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002706{
2707 bool ret;
2708
2709 /* already determined to be invalid? */
2710 if (!result->enable)
2711 return false;
2712
2713 result->enable = result->pri_val <= max->pri &&
2714 result->spr_val <= max->spr &&
2715 result->cur_val <= max->cur;
2716
2717 ret = result->enable;
2718
2719 /*
2720 * HACK until we can pre-compute everything,
2721 * and thus fail gracefully if LP0 watermarks
2722 * are exceeded...
2723 */
2724 if (level == 0 && !result->enable) {
2725 if (result->pri_val > max->pri)
2726 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2727 level, result->pri_val, max->pri);
2728 if (result->spr_val > max->spr)
2729 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2730 level, result->spr_val, max->spr);
2731 if (result->cur_val > max->cur)
2732 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2733 level, result->cur_val, max->cur);
2734
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002735 result->pri_val = min_t(u32, result->pri_val, max->pri);
2736 result->spr_val = min_t(u32, result->spr_val, max->spr);
2737 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002738 result->enable = true;
2739 }
2740
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002741 return ret;
2742}
2743
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002744static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002745 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002746 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002747 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002748 const struct intel_plane_state *pristate,
2749 const struct intel_plane_state *sprstate,
2750 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002751 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002752{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002753 u16 pri_latency = dev_priv->wm.pri_latency[level];
2754 u16 spr_latency = dev_priv->wm.spr_latency[level];
2755 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002756
2757 /* WM1+ latency values stored in 0.5us units */
2758 if (level > 0) {
2759 pri_latency *= 5;
2760 spr_latency *= 5;
2761 cur_latency *= 5;
2762 }
2763
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002764 if (pristate) {
2765 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2766 pri_latency, level);
2767 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2768 }
2769
2770 if (sprstate)
2771 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2772
2773 if (curstate)
2774 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2775
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002776 result->enable = true;
2777}
2778
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002779static u32
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002780hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002781{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002782 const struct intel_atomic_state *intel_state =
2783 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002784 const struct drm_display_mode *adjusted_mode =
2785 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002786 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787
Matt Roperee91a152015-12-03 11:37:39 -08002788 if (!cstate->base.active)
2789 return 0;
2790 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2791 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002792 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002793 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002794
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002795 /* The WM are computed with base on how long it takes to fill a single
2796 * row at the given clock rate, multiplied by 8.
2797 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002798 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2799 adjusted_mode->crtc_clock);
2800 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002801 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002802
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002803 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2804 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002805}
2806
Ville Syrjäläbb726512016-10-31 22:37:24 +02002807static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002808 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002809{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002810 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002811 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002812 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002813 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002814
2815 /* read the first set of memory latencies[0:3] */
2816 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002817 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002818 ret = sandybridge_pcode_read(dev_priv,
2819 GEN9_PCODE_READ_MEM_LATENCY,
2820 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002821 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002822
2823 if (ret) {
2824 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2825 return;
2826 }
2827
2828 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2829 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2830 GEN9_MEM_LATENCY_LEVEL_MASK;
2831 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2832 GEN9_MEM_LATENCY_LEVEL_MASK;
2833 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2834 GEN9_MEM_LATENCY_LEVEL_MASK;
2835
2836 /* read the second set of memory latencies[4:7] */
2837 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002838 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002839 ret = sandybridge_pcode_read(dev_priv,
2840 GEN9_PCODE_READ_MEM_LATENCY,
2841 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002842 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002843 if (ret) {
2844 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2845 return;
2846 }
2847
2848 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2849 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2850 GEN9_MEM_LATENCY_LEVEL_MASK;
2851 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2852 GEN9_MEM_LATENCY_LEVEL_MASK;
2853 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2854 GEN9_MEM_LATENCY_LEVEL_MASK;
2855
Vandana Kannan367294b2014-11-04 17:06:46 +00002856 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002857 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2858 * need to be disabled. We make sure to sanitize the values out
2859 * of the punit to satisfy this requirement.
2860 */
2861 for (level = 1; level <= max_level; level++) {
2862 if (wm[level] == 0) {
2863 for (i = level + 1; i <= max_level; i++)
2864 wm[i] = 0;
2865 break;
2866 }
2867 }
2868
2869 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002870 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002871 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002872 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002873 * to add 2us to the various latency levels we retrieve from the
2874 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002875 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002876 if (wm[0] == 0) {
2877 wm[0] += 2;
2878 for (level = 1; level <= max_level; level++) {
2879 if (wm[level] == 0)
2880 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002881 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002882 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002883 }
2884
Mahesh Kumar86b59282018-08-31 16:39:42 +05302885 /*
2886 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2887 * If we could not get dimm info enable this WA to prevent from
2888 * any underrun. If not able to get Dimm info assume 16GB dimm
2889 * to avoid any underrun.
2890 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002891 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302892 wm[0] += 1;
2893
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002894 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002895 u64 sskpd = I915_READ64(MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002896
2897 wm[0] = (sskpd >> 56) & 0xFF;
2898 if (wm[0] == 0)
2899 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002900 wm[1] = (sskpd >> 4) & 0xFF;
2901 wm[2] = (sskpd >> 12) & 0xFF;
2902 wm[3] = (sskpd >> 20) & 0x1FF;
2903 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002904 } else if (INTEL_GEN(dev_priv) >= 6) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002905 u32 sskpd = I915_READ(MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002906
2907 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2908 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2909 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2910 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002911 } else if (INTEL_GEN(dev_priv) >= 5) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002912 u32 mltr = I915_READ(MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002913
2914 /* ILK primary LP0 latency is 700 ns */
2915 wm[0] = 7;
2916 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2917 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002918 } else {
2919 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002920 }
2921}
2922
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002923static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002924 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002925{
2926 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002927 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002928 wm[0] = 13;
2929}
2930
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002931static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002932 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002933{
2934 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002935 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002936 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002937}
2938
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002939int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002940{
2941 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002942 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002943 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002944 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002945 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002946 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002947 return 3;
2948 else
2949 return 2;
2950}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002951
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002952static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002953 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002954 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002955{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002956 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957
2958 for (level = 0; level <= max_level; level++) {
2959 unsigned int latency = wm[level];
2960
2961 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002962 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2963 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002964 continue;
2965 }
2966
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002967 /*
2968 * - latencies are in us on gen9.
2969 * - before then, WM1+ latency values are in 0.5us units
2970 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002971 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002972 latency *= 10;
2973 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002974 latency *= 5;
2975
2976 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2977 name, level, wm[level],
2978 latency / 10, latency % 10);
2979 }
2980}
2981
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002982static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002983 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002984{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002985 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002986
2987 if (wm[0] >= min)
2988 return false;
2989
2990 wm[0] = max(wm[0], min);
2991 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002992 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002993
2994 return true;
2995}
2996
Ville Syrjäläbb726512016-10-31 22:37:24 +02002997static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002998{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002999 bool changed;
3000
3001 /*
3002 * The BIOS provided WM memory latency values are often
3003 * inadequate for high resolution displays. Adjust them.
3004 */
3005 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3006 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3007 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3008
3009 if (!changed)
3010 return;
3011
3012 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003013 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3014 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3015 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003016}
3017
Ville Syrjälä03981c62018-11-14 19:34:40 +02003018static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3019{
3020 /*
3021 * On some SNB machines (Thinkpad X220 Tablet at least)
3022 * LP3 usage can cause vblank interrupts to be lost.
3023 * The DEIIR bit will go high but it looks like the CPU
3024 * never gets interrupted.
3025 *
3026 * It's not clear whether other interrupt source could
3027 * be affected or if this is somehow limited to vblank
3028 * interrupts only. To play it safe we disable LP3
3029 * watermarks entirely.
3030 */
3031 if (dev_priv->wm.pri_latency[3] == 0 &&
3032 dev_priv->wm.spr_latency[3] == 0 &&
3033 dev_priv->wm.cur_latency[3] == 0)
3034 return;
3035
3036 dev_priv->wm.pri_latency[3] = 0;
3037 dev_priv->wm.spr_latency[3] = 0;
3038 dev_priv->wm.cur_latency[3] = 0;
3039
3040 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3041 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3042 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3043 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3044}
3045
Ville Syrjäläbb726512016-10-31 22:37:24 +02003046static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003047{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003048 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003049
3050 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3051 sizeof(dev_priv->wm.pri_latency));
3052 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3053 sizeof(dev_priv->wm.pri_latency));
3054
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003055 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003056 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003057
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003058 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3059 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3060 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003061
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003062 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003063 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003064 snb_wm_lp3_irq_quirk(dev_priv);
3065 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003066}
3067
Ville Syrjäläbb726512016-10-31 22:37:24 +02003068static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003069{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003070 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003071 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003072}
3073
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003074static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003075 struct intel_pipe_wm *pipe_wm)
3076{
3077 /* LP0 watermark maximums depend on this pipe alone */
3078 const struct intel_wm_config config = {
3079 .num_pipes_active = 1,
3080 .sprites_enabled = pipe_wm->sprites_enabled,
3081 .sprites_scaled = pipe_wm->sprites_scaled,
3082 };
3083 struct ilk_wm_maximums max;
3084
3085 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003086 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003087
3088 /* At least LP0 must be valid */
3089 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3090 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3091 return false;
3092 }
3093
3094 return true;
3095}
3096
Matt Roper261a27d2015-10-08 15:28:25 -07003097/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003098static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003099{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003100 struct drm_atomic_state *state = cstate->base.state;
3101 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003102 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003103 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003104 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003105 struct drm_plane *plane;
3106 const struct drm_plane_state *plane_state;
3107 const struct intel_plane_state *pristate = NULL;
3108 const struct intel_plane_state *sprstate = NULL;
3109 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003110 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003111 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003112
Matt Ropere8f1f022016-05-12 07:05:55 -07003113 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003114
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003115 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3116 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003117
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003118 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003119 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003121 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003122 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003123 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003124 }
3125
Matt Ropered4a6a72016-02-23 17:20:13 -08003126 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003127 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003128 pipe_wm->sprites_enabled = sprstate->base.visible;
3129 pipe_wm->sprites_scaled = sprstate->base.visible &&
3130 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3131 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003132 }
3133
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003134 usable_level = max_level;
3135
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003136 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003137 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003138 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003139
3140 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003141 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003142 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003143
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003144 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003145 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3146 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003147
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003148 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003149 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003150
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003151 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003152 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003153
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003154 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003155
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003156 for (level = 1; level <= usable_level; level++) {
3157 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003158
Matt Roper86c8bbb2015-09-24 15:53:16 -07003159 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003160 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003161
3162 /*
3163 * Disable any watermark level that exceeds the
3164 * register maximums since such watermarks are
3165 * always invalid.
3166 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003167 if (!ilk_validate_wm_level(level, &max, wm)) {
3168 memset(wm, 0, sizeof(*wm));
3169 break;
3170 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003171 }
3172
Matt Roper86c8bbb2015-09-24 15:53:16 -07003173 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003174}
3175
3176/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003177 * Build a set of 'intermediate' watermark values that satisfy both the old
3178 * state and the new state. These can be programmed to the hardware
3179 * immediately.
3180 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003181static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003182{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003183 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3184 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003185 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003186 struct intel_atomic_state *intel_state =
3187 to_intel_atomic_state(newstate->base.state);
3188 const struct intel_crtc_state *oldstate =
3189 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3190 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003191 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003192
3193 /*
3194 * Start with the final, target watermarks, then combine with the
3195 * currently active watermarks to get values that are safe both before
3196 * and after the vblank.
3197 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003198 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003199 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3200 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003201 return 0;
3202
Matt Ropered4a6a72016-02-23 17:20:13 -08003203 a->pipe_enabled |= b->pipe_enabled;
3204 a->sprites_enabled |= b->sprites_enabled;
3205 a->sprites_scaled |= b->sprites_scaled;
3206
3207 for (level = 0; level <= max_level; level++) {
3208 struct intel_wm_level *a_wm = &a->wm[level];
3209 const struct intel_wm_level *b_wm = &b->wm[level];
3210
3211 a_wm->enable &= b_wm->enable;
3212 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3213 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3214 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3215 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3216 }
3217
3218 /*
3219 * We need to make sure that these merged watermark values are
3220 * actually a valid configuration themselves. If they're not,
3221 * there's no safe way to transition from the old state to
3222 * the new state, so we need to fail the atomic transaction.
3223 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003224 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003225 return -EINVAL;
3226
3227 /*
3228 * If our intermediate WM are identical to the final WM, then we can
3229 * omit the post-vblank programming; only update if it's different.
3230 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003231 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3232 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003233
3234 return 0;
3235}
3236
3237/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003238 * Merge the watermarks from all active pipes for a specific level.
3239 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003240static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003241 int level,
3242 struct intel_wm_level *ret_wm)
3243{
3244 const struct intel_crtc *intel_crtc;
3245
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003246 ret_wm->enable = true;
3247
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003248 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003249 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003250 const struct intel_wm_level *wm = &active->wm[level];
3251
3252 if (!active->pipe_enabled)
3253 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003254
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003255 /*
3256 * The watermark values may have been used in the past,
3257 * so we must maintain them in the registers for some
3258 * time even if the level is now disabled.
3259 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003260 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003261 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003262
3263 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3264 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3265 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3266 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3267 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003268}
3269
3270/*
3271 * Merge all low power watermarks for all active pipes.
3272 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003273static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003274 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003275 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003276 struct intel_pipe_wm *merged)
3277{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003278 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003279 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003280
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003281 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003282 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003283 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003284 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003285
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003286 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003287 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003288
3289 /* merge each WM1+ level */
3290 for (level = 1; level <= max_level; level++) {
3291 struct intel_wm_level *wm = &merged->wm[level];
3292
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003293 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003294
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003295 if (level > last_enabled_level)
3296 wm->enable = false;
3297 else if (!ilk_validate_wm_level(level, max, wm))
3298 /* make sure all following levels get disabled */
3299 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003300
3301 /*
3302 * The spec says it is preferred to disable
3303 * FBC WMs instead of disabling a WM level.
3304 */
3305 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003306 if (wm->enable)
3307 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003308 wm->fbc_val = 0;
3309 }
3310 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003311
3312 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3313 /*
3314 * FIXME this is racy. FBC might get enabled later.
3315 * What we should check here is whether FBC can be
3316 * enabled sometime later.
3317 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003318 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003319 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003320 for (level = 2; level <= max_level; level++) {
3321 struct intel_wm_level *wm = &merged->wm[level];
3322
3323 wm->enable = false;
3324 }
3325 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003326}
3327
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003328static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3329{
3330 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3331 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3332}
3333
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003334/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003335static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3336 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003337{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003338 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003339 return 2 * level;
3340 else
3341 return dev_priv->wm.pri_latency[level];
3342}
3343
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003344static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003345 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003346 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003347 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003348{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003349 struct intel_crtc *intel_crtc;
3350 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003351
Ville Syrjälä0362c782013-10-09 19:17:57 +03003352 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003353 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003354
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003355 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003356 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003357 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003358
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003359 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003360
Ville Syrjälä0362c782013-10-09 19:17:57 +03003361 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003362
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003363 /*
3364 * Maintain the watermark values even if the level is
3365 * disabled. Doing otherwise could cause underruns.
3366 */
3367 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003368 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003369 (r->pri_val << WM1_LP_SR_SHIFT) |
3370 r->cur_val;
3371
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003372 if (r->enable)
3373 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3374
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003375 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003376 results->wm_lp[wm_lp - 1] |=
3377 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3378 else
3379 results->wm_lp[wm_lp - 1] |=
3380 r->fbc_val << WM1_LP_FBC_SHIFT;
3381
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003382 /*
3383 * Always set WM1S_LP_EN when spr_val != 0, even if the
3384 * level is disabled. Doing otherwise could cause underruns.
3385 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003386 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003387 WARN_ON(wm_lp != 1);
3388 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3389 } else
3390 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003391 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003392
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003393 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003394 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003395 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003396 const struct intel_wm_level *r =
3397 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003398
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003399 if (WARN_ON(!r->enable))
3400 continue;
3401
Matt Ropered4a6a72016-02-23 17:20:13 -08003402 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003403
3404 results->wm_pipe[pipe] =
3405 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3406 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3407 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003408 }
3409}
3410
Paulo Zanoni861f3382013-05-31 10:19:21 -03003411/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3412 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003413static struct intel_pipe_wm *
3414ilk_find_best_result(struct drm_i915_private *dev_priv,
3415 struct intel_pipe_wm *r1,
3416 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003417{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003418 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003419 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003420
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003421 for (level = 1; level <= max_level; level++) {
3422 if (r1->wm[level].enable)
3423 level1 = level;
3424 if (r2->wm[level].enable)
3425 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003426 }
3427
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003428 if (level1 == level2) {
3429 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003430 return r2;
3431 else
3432 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003433 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003434 return r1;
3435 } else {
3436 return r2;
3437 }
3438}
3439
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003440/* dirty bits used to track which watermarks need changes */
3441#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3442#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3443#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3444#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3445#define WM_DIRTY_FBC (1 << 24)
3446#define WM_DIRTY_DDB (1 << 25)
3447
Damien Lespiau055e3932014-08-18 13:49:10 +01003448static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003449 const struct ilk_wm_values *old,
3450 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003451{
3452 unsigned int dirty = 0;
3453 enum pipe pipe;
3454 int wm_lp;
3455
Damien Lespiau055e3932014-08-18 13:49:10 +01003456 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003457 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3458 dirty |= WM_DIRTY_LINETIME(pipe);
3459 /* Must disable LP1+ watermarks too */
3460 dirty |= WM_DIRTY_LP_ALL;
3461 }
3462
3463 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3464 dirty |= WM_DIRTY_PIPE(pipe);
3465 /* Must disable LP1+ watermarks too */
3466 dirty |= WM_DIRTY_LP_ALL;
3467 }
3468 }
3469
3470 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3471 dirty |= WM_DIRTY_FBC;
3472 /* Must disable LP1+ watermarks too */
3473 dirty |= WM_DIRTY_LP_ALL;
3474 }
3475
3476 if (old->partitioning != new->partitioning) {
3477 dirty |= WM_DIRTY_DDB;
3478 /* Must disable LP1+ watermarks too */
3479 dirty |= WM_DIRTY_LP_ALL;
3480 }
3481
3482 /* LP1+ watermarks already deemed dirty, no need to continue */
3483 if (dirty & WM_DIRTY_LP_ALL)
3484 return dirty;
3485
3486 /* Find the lowest numbered LP1+ watermark in need of an update... */
3487 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3488 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3489 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3490 break;
3491 }
3492
3493 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3494 for (; wm_lp <= 3; wm_lp++)
3495 dirty |= WM_DIRTY_LP(wm_lp);
3496
3497 return dirty;
3498}
3499
Ville Syrjälä8553c182013-12-05 15:51:39 +02003500static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3501 unsigned int dirty)
3502{
Imre Deak820c1982013-12-17 14:46:36 +02003503 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003504 bool changed = false;
3505
3506 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3507 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3508 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3509 changed = true;
3510 }
3511 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3512 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3513 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3514 changed = true;
3515 }
3516 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3517 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3518 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3519 changed = true;
3520 }
3521
3522 /*
3523 * Don't touch WM1S_LP_EN here.
3524 * Doing so could cause underruns.
3525 */
3526
3527 return changed;
3528}
3529
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003530/*
3531 * The spec says we shouldn't write when we don't need, because every write
3532 * causes WMs to be re-evaluated, expending some power.
3533 */
Imre Deak820c1982013-12-17 14:46:36 +02003534static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3535 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003536{
Imre Deak820c1982013-12-17 14:46:36 +02003537 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003538 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003539 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003540
Damien Lespiau055e3932014-08-18 13:49:10 +01003541 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003542 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003543 return;
3544
Ville Syrjälä8553c182013-12-05 15:51:39 +02003545 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003546
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003547 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003548 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003549 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003550 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003551 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3553
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003554 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003555 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003556 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003557 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003558 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003559 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3560
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003561 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003562 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003563 val = I915_READ(WM_MISC);
3564 if (results->partitioning == INTEL_DDB_PART_1_2)
3565 val &= ~WM_MISC_DATA_PARTITION_5_6;
3566 else
3567 val |= WM_MISC_DATA_PARTITION_5_6;
3568 I915_WRITE(WM_MISC, val);
3569 } else {
3570 val = I915_READ(DISP_ARB_CTL2);
3571 if (results->partitioning == INTEL_DDB_PART_1_2)
3572 val &= ~DISP_DATA_PARTITION_5_6;
3573 else
3574 val |= DISP_DATA_PARTITION_5_6;
3575 I915_WRITE(DISP_ARB_CTL2, val);
3576 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003577 }
3578
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003579 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003580 val = I915_READ(DISP_ARB_CTL);
3581 if (results->enable_fbc_wm)
3582 val &= ~DISP_FBC_WM_DIS;
3583 else
3584 val |= DISP_FBC_WM_DIS;
3585 I915_WRITE(DISP_ARB_CTL, val);
3586 }
3587
Imre Deak954911e2013-12-17 14:46:34 +02003588 if (dirty & WM_DIRTY_LP(1) &&
3589 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3590 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3591
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003592 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003593 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3594 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3595 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3596 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3597 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003598
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003599 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003600 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003601 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003602 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003603 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003604 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003605
3606 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003607}
3608
Matt Ropered4a6a72016-02-23 17:20:13 -08003609bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003610{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003611 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003612
3613 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3614}
3615
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303616static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3617{
3618 u8 enabled_slices;
3619
3620 /* Slice 1 will always be enabled */
3621 enabled_slices = 1;
3622
3623 /* Gen prior to GEN11 have only one DBuf slice */
3624 if (INTEL_GEN(dev_priv) < 11)
3625 return enabled_slices;
3626
Imre Deak209d7352019-03-07 12:32:35 +02003627 /*
3628 * FIXME: for now we'll only ever use 1 slice; pretend that we have
3629 * only that 1 slice enabled until we have a proper way for on-demand
3630 * toggling of the second slice.
3631 */
3632 if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303633 enabled_slices++;
3634
3635 return enabled_slices;
3636}
3637
Matt Roper024c9042015-09-24 15:53:11 -07003638/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003639 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3640 * so assume we'll always need it in order to avoid underruns.
3641 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003642static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003643{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003644 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003645}
3646
Paulo Zanoni56feca92016-09-22 18:00:28 -03003647static bool
3648intel_has_sagv(struct drm_i915_private *dev_priv)
3649{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003650 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3651 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003652}
3653
Lyude656d1b82016-08-17 15:55:54 -04003654/*
3655 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3656 * depending on power and performance requirements. The display engine access
3657 * to system memory is blocked during the adjustment time. Because of the
3658 * blocking time, having this enabled can cause full system hangs and/or pipe
3659 * underruns if we don't meet all of the following requirements:
3660 *
3661 * - <= 1 pipe enabled
3662 * - All planes can enable watermarks for latencies >= SAGV engine block time
3663 * - We're not using an interlaced display configuration
3664 */
3665int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003666intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003667{
3668 int ret;
3669
Paulo Zanoni56feca92016-09-22 18:00:28 -03003670 if (!intel_has_sagv(dev_priv))
3671 return 0;
3672
3673 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003674 return 0;
3675
Ville Syrjäläff61a972018-12-21 19:14:34 +02003676 DRM_DEBUG_KMS("Enabling SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003677 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003678
3679 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3680 GEN9_SAGV_ENABLE);
3681
Ville Syrjäläff61a972018-12-21 19:14:34 +02003682 /* We don't need to wait for SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003683 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003684
3685 /*
3686 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003687 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003688 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003689 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003690 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003691 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003692 return 0;
3693 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003694 DRM_ERROR("Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003695 return ret;
3696 }
3697
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003698 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003699 return 0;
3700}
3701
Lyude656d1b82016-08-17 15:55:54 -04003702int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003703intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003704{
Imre Deakb3b8e992016-12-05 18:27:38 +02003705 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003706
Paulo Zanoni56feca92016-09-22 18:00:28 -03003707 if (!intel_has_sagv(dev_priv))
3708 return 0;
3709
3710 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003711 return 0;
3712
Ville Syrjäläff61a972018-12-21 19:14:34 +02003713 DRM_DEBUG_KMS("Disabling SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003714 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003715
3716 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003717 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3718 GEN9_SAGV_DISABLE,
3719 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3720 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003721 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003722
Lyude656d1b82016-08-17 15:55:54 -04003723 /*
3724 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003725 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003726 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003727 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003728 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003729 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003730 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003731 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003732 DRM_ERROR("Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003733 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003734 }
3735
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003736 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003737 return 0;
3738}
3739
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003740bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003741{
3742 struct drm_device *dev = state->dev;
3743 struct drm_i915_private *dev_priv = to_i915(dev);
3744 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003745 struct intel_crtc *crtc;
3746 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003747 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003748 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003749 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003750 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003751
Paulo Zanoni56feca92016-09-22 18:00:28 -03003752 if (!intel_has_sagv(dev_priv))
3753 return false;
3754
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003755 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003756 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003757 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003758 sagv_block_time_us = 20;
3759 else
3760 sagv_block_time_us = 10;
3761
Lyude656d1b82016-08-17 15:55:54 -04003762 /*
Ville Syrjäläff61a972018-12-21 19:14:34 +02003763 * SKL+ workaround: bspec recommends we disable SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003764 * more then one pipe enabled
3765 *
3766 * If there are no active CRTCs, no additional checks need be performed
3767 */
3768 if (hweight32(intel_state->active_crtcs) == 0)
3769 return true;
3770 else if (hweight32(intel_state->active_crtcs) > 1)
3771 return false;
3772
3773 /* Since we're now guaranteed to only have one active CRTC... */
3774 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003775 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003776 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003777
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003778 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003779 return false;
3780
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003781 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003782 struct skl_plane_wm *wm =
3783 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003784
Lyude656d1b82016-08-17 15:55:54 -04003785 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003786 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003787 continue;
3788
3789 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003790 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003791 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003792 { }
3793
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003794 latency = dev_priv->wm.skl_latency[level];
3795
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003796 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003797 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003798 I915_FORMAT_MOD_X_TILED)
3799 latency += 15;
3800
Lyude656d1b82016-08-17 15:55:54 -04003801 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003802 * If any of the planes on this pipe don't enable wm levels that
3803 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003804 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003805 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003806 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003807 return false;
3808 }
3809
3810 return true;
3811}
3812
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303813static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3814 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003815 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303816 const int num_active,
3817 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303818{
3819 const struct drm_display_mode *adjusted_mode;
3820 u64 total_data_bw;
3821 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3822
3823 WARN_ON(ddb_size == 0);
3824
3825 if (INTEL_GEN(dev_priv) < 11)
3826 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3827
3828 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003829 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303830
3831 /*
3832 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003833 *
3834 * FIXME dbuf slice code is broken:
3835 * - must wait for planes to stop using the slice before powering it off
3836 * - plane straddling both slices is illegal in multi-pipe scenarios
3837 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303838 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003839 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303840 ddb->enabled_slices = 2;
3841 } else {
3842 ddb->enabled_slices = 1;
3843 ddb_size /= 2;
3844 }
3845
3846 return ddb_size;
3847}
3848
Damien Lespiaub9cec072014-11-04 17:06:43 +00003849static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003850skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003851 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003852 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303853 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003854 struct skl_ddb_entry *alloc, /* out */
3855 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003856{
Matt Roperc107acf2016-05-12 07:06:01 -07003857 struct drm_atomic_state *state = cstate->base.state;
3858 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003859 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303860 const struct drm_crtc_state *crtc_state;
3861 const struct drm_crtc *crtc;
3862 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3863 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3864 u16 ddb_size;
3865 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003866
Matt Ropera6d3460e2016-05-12 07:06:04 -07003867 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003868 alloc->start = 0;
3869 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003870 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003871 return;
3872 }
3873
Matt Ropera6d3460e2016-05-12 07:06:04 -07003874 if (intel_state->active_pipe_changes)
3875 *num_active = hweight32(intel_state->active_crtcs);
3876 else
3877 *num_active = hweight32(dev_priv->active_crtcs);
3878
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303879 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3880 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003881
Matt Roperc107acf2016-05-12 07:06:01 -07003882 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303883 * If the state doesn't change the active CRTC's or there is no
3884 * modeset request, then there's no need to recalculate;
3885 * the existing pipe allocation limits should remain unchanged.
3886 * Note that we're safe from racing commits since any racing commit
3887 * that changes the active CRTC list or do modeset would need to
3888 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003889 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303890 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003891 /*
3892 * alloc may be cleared by clear_intel_crtc_state,
3893 * copy from old state to be sure
3894 */
3895 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003896 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003897 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003898
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303899 /*
3900 * Watermark/ddb requirement highly depends upon width of the
3901 * framebuffer, So instead of allocating DDB equally among pipes
3902 * distribute DDB based on resolution/width of the display.
3903 */
3904 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3905 const struct drm_display_mode *adjusted_mode;
3906 int hdisplay, vdisplay;
3907 enum pipe pipe;
3908
3909 if (!crtc_state->enable)
3910 continue;
3911
3912 pipe = to_intel_crtc(crtc)->pipe;
3913 adjusted_mode = &crtc_state->adjusted_mode;
3914 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3915 total_width += hdisplay;
3916
3917 if (pipe < for_pipe)
3918 width_before_pipe += hdisplay;
3919 else if (pipe == for_pipe)
3920 pipe_width = hdisplay;
3921 }
3922
3923 alloc->start = ddb_size * width_before_pipe / total_width;
3924 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003925}
3926
Matt Roperc107acf2016-05-12 07:06:01 -07003927static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003928{
Matt Roperc107acf2016-05-12 07:06:01 -07003929 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003930 return 32;
3931
3932 return 8;
3933}
3934
Mahesh Kumar37cde112018-04-26 19:55:17 +05303935static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3936 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003937{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303938
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02003939 entry->start = reg & DDB_ENTRY_MASK;
3940 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05303941
Damien Lespiau16160e32014-11-04 17:06:53 +00003942 if (entry->end)
3943 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003944}
3945
Mahesh Kumarddf34312018-04-09 09:11:03 +05303946static void
3947skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3948 const enum pipe pipe,
3949 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003950 struct skl_ddb_entry *ddb_y,
3951 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303952{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003953 u32 val, val2;
3954 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303955
3956 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3957 if (plane_id == PLANE_CURSOR) {
3958 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003959 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303960 return;
3961 }
3962
3963 val = I915_READ(PLANE_CTL(pipe, plane_id));
3964
3965 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003966 if (val & PLANE_CTL_ENABLE)
3967 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
3968 val & PLANE_CTL_ORDER_RGBX,
3969 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303970
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003971 if (INTEL_GEN(dev_priv) >= 11) {
3972 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3973 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3974 } else {
3975 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003976 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303977
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05303978 if (is_planar_yuv_format(fourcc))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003979 swap(val, val2);
3980
3981 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3982 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303983 }
3984}
3985
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003986void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
3987 struct skl_ddb_entry *ddb_y,
3988 struct skl_ddb_entry *ddb_uv)
3989{
3990 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3991 enum intel_display_power_domain power_domain;
3992 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003993 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003994 enum plane_id plane_id;
3995
3996 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003997 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
3998 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003999 return;
4000
4001 for_each_plane_id_on_crtc(crtc, plane_id)
4002 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4003 plane_id,
4004 &ddb_y[plane_id],
4005 &ddb_uv[plane_id]);
4006
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004007 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004008}
4009
Damien Lespiau08db6652014-11-04 17:06:52 +00004010void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4011 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004012{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304013 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004014}
4015
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004016/*
4017 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4018 * The bspec defines downscale amount as:
4019 *
4020 * """
4021 * Horizontal down scale amount = maximum[1, Horizontal source size /
4022 * Horizontal destination size]
4023 * Vertical down scale amount = maximum[1, Vertical source size /
4024 * Vertical destination size]
4025 * Total down scale amount = Horizontal down scale amount *
4026 * Vertical down scale amount
4027 * """
4028 *
4029 * Return value is provided in 16.16 fixed point form to retain fractional part.
4030 * Caller should take care of dividing & rounding off the value.
4031 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304032static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004033skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4034 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004035{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004036 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004037 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304038 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4039 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004040
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004041 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304042 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004043
4044 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004045 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004046 /*
4047 * Cursors only support 0/180 degree rotation,
4048 * hence no need to account for rotation here.
4049 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304050 src_w = pstate->base.src_w >> 16;
4051 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004052 dst_w = pstate->base.crtc_w;
4053 dst_h = pstate->base.crtc_h;
4054 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004055 /*
4056 * Src coordinates are already rotated by 270 degrees for
4057 * the 90/270 degree plane rotation cases (to match the
4058 * GTT mapping), hence no need to account for rotation here.
4059 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304060 src_w = drm_rect_width(&pstate->base.src) >> 16;
4061 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004062 dst_w = drm_rect_width(&pstate->base.dst);
4063 dst_h = drm_rect_height(&pstate->base.dst);
4064 }
4065
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304066 fp_w_ratio = div_fixed16(src_w, dst_w);
4067 fp_h_ratio = div_fixed16(src_h, dst_h);
4068 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4069 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004070
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304071 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004072}
4073
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304074static uint_fixed_16_16_t
4075skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4076{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304077 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304078
4079 if (!crtc_state->base.enable)
4080 return pipe_downscale;
4081
4082 if (crtc_state->pch_pfit.enabled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004083 u32 src_w, src_h, dst_w, dst_h;
4084 u32 pfit_size = crtc_state->pch_pfit.size;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304085 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4086 uint_fixed_16_16_t downscale_h, downscale_w;
4087
4088 src_w = crtc_state->pipe_src_w;
4089 src_h = crtc_state->pipe_src_h;
4090 dst_w = pfit_size >> 16;
4091 dst_h = pfit_size & 0xffff;
4092
4093 if (!dst_w || !dst_h)
4094 return pipe_downscale;
4095
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304096 fp_w_ratio = div_fixed16(src_w, dst_w);
4097 fp_h_ratio = div_fixed16(src_h, dst_h);
4098 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4099 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304100
4101 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4102 }
4103
4104 return pipe_downscale;
4105}
4106
4107int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4108 struct intel_crtc_state *cstate)
4109{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004110 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304111 struct drm_crtc_state *crtc_state = &cstate->base;
4112 struct drm_atomic_state *state = crtc_state->state;
4113 struct drm_plane *plane;
4114 const struct drm_plane_state *pstate;
4115 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004116 int crtc_clock, dotclk;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004117 u32 pipe_max_pixel_rate;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304118 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304119 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304120
4121 if (!cstate->base.enable)
4122 return 0;
4123
4124 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4125 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304126 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304127 int bpp;
4128
4129 if (!intel_wm_plane_visible(cstate,
4130 to_intel_plane_state(pstate)))
4131 continue;
4132
4133 if (WARN_ON(!pstate->fb))
4134 return -EINVAL;
4135
4136 intel_pstate = to_intel_plane_state(pstate);
4137 plane_downscale = skl_plane_downscale_amount(cstate,
4138 intel_pstate);
4139 bpp = pstate->fb->format->cpp[0] * 8;
4140 if (bpp == 64)
4141 plane_downscale = mul_fixed16(plane_downscale,
4142 fp_9_div_8);
4143
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304144 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304145 }
4146 pipe_downscale = skl_pipe_downscale_amount(cstate);
4147
4148 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4149
4150 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004151 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4152
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004153 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004154 dotclk *= 2;
4155
4156 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304157
4158 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004159 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304160 return -EINVAL;
4161 }
4162
4163 return 0;
4164}
4165
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004166static u64
Matt Roper024c9042015-09-24 15:53:11 -07004167skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004168 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304169 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004170{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004171 struct intel_plane *intel_plane =
4172 to_intel_plane(intel_pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004173 u32 data_rate;
4174 u32 width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004175 struct drm_framebuffer *fb;
4176 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304177 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004178 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004179
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004180 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004181 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004182
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004183 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004184 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004185
Mahesh Kumarb879d582018-04-09 09:11:01 +05304186 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004187 return 0;
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304188 if (plane == 1 && !is_planar_yuv_format(format))
Matt Ropera1de91e2016-05-12 07:05:57 -07004189 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004190
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004191 /*
4192 * Src coordinates are already rotated by 270 degrees for
4193 * the 90/270 degree plane rotation cases (to match the
4194 * GTT mapping), hence no need to account for rotation here.
4195 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004196 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4197 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004198
Mahesh Kumarb879d582018-04-09 09:11:01 +05304199 /* UV plane does 1/2 pixel sub-sampling */
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304200 if (plane == 1 && is_planar_yuv_format(format)) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304201 width /= 2;
4202 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004203 }
4204
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004205 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304206
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004207 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004208
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004209 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4210
4211 rate *= fb->format->cpp[plane];
4212 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004213}
4214
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004215static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004216skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004217 u64 *plane_data_rate,
4218 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004219{
Matt Roper9c74d822016-05-12 07:05:58 -07004220 struct drm_crtc_state *cstate = &intel_cstate->base;
4221 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004222 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004223 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004224 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004225
4226 if (WARN_ON(!state))
4227 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004228
Matt Ropera1de91e2016-05-12 07:05:57 -07004229 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004230 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004231 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004232 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004233 const struct intel_plane_state *intel_pstate =
4234 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004235
Mahesh Kumarb879d582018-04-09 09:11:01 +05304236 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004237 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004238 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004239 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004240 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004241
Mahesh Kumarb879d582018-04-09 09:11:01 +05304242 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004243 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004244 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304245 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004246 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004247 }
4248
4249 return total_data_rate;
4250}
4251
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004252static u64
4253icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4254 u64 *plane_data_rate)
4255{
4256 struct drm_crtc_state *cstate = &intel_cstate->base;
4257 struct drm_atomic_state *state = cstate->state;
4258 struct drm_plane *plane;
4259 const struct drm_plane_state *pstate;
4260 u64 total_data_rate = 0;
4261
4262 if (WARN_ON(!state))
4263 return 0;
4264
4265 /* Calculate and cache data rate for each plane */
4266 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4267 const struct intel_plane_state *intel_pstate =
4268 to_intel_plane_state(pstate);
4269 enum plane_id plane_id = to_intel_plane(plane)->id;
4270 u64 rate;
4271
4272 if (!intel_pstate->linked_plane) {
4273 rate = skl_plane_relative_data_rate(intel_cstate,
4274 intel_pstate, 0);
4275 plane_data_rate[plane_id] = rate;
4276 total_data_rate += rate;
4277 } else {
4278 enum plane_id y_plane_id;
4279
4280 /*
4281 * The slave plane might not iterate in
4282 * drm_atomic_crtc_state_for_each_plane_state(),
4283 * and needs the master plane state which may be
4284 * NULL if we try get_new_plane_state(), so we
4285 * always calculate from the master.
4286 */
4287 if (intel_pstate->slave)
4288 continue;
4289
4290 /* Y plane rate is calculated on the slave */
4291 rate = skl_plane_relative_data_rate(intel_cstate,
4292 intel_pstate, 0);
4293 y_plane_id = intel_pstate->linked_plane->id;
4294 plane_data_rate[y_plane_id] = rate;
4295 total_data_rate += rate;
4296
4297 rate = skl_plane_relative_data_rate(intel_cstate,
4298 intel_pstate, 1);
4299 plane_data_rate[plane_id] = rate;
4300 total_data_rate += rate;
4301 }
4302 }
4303
4304 return total_data_rate;
4305}
4306
Matt Roperc107acf2016-05-12 07:06:01 -07004307static int
Matt Roper024c9042015-09-24 15:53:11 -07004308skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004309 struct skl_ddb_allocation *ddb /* out */)
4310{
Matt Roperc107acf2016-05-12 07:06:01 -07004311 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004312 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004313 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004315 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Matt Roperd8e87492018-12-11 09:31:07 -08004316 struct skl_plane_wm *wm;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004317 u16 alloc_size, start = 0;
4318 u16 total[I915_MAX_PLANES] = {};
4319 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004320 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004321 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004322 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004323 u64 plane_data_rate[I915_MAX_PLANES] = {};
4324 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004325 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004326 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004327
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004328 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004329 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4330 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004331
Matt Ropera6d3460e2016-05-12 07:06:04 -07004332 if (WARN_ON(!state))
4333 return 0;
4334
Matt Roperc107acf2016-05-12 07:06:01 -07004335 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004336 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004337 return 0;
4338 }
4339
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004340 if (INTEL_GEN(dev_priv) < 11)
4341 total_data_rate =
4342 skl_get_total_relative_data_rate(cstate,
4343 plane_data_rate,
4344 uv_plane_data_rate);
4345 else
4346 total_data_rate =
4347 icl_get_total_relative_data_rate(cstate,
4348 plane_data_rate);
4349
4350 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4351 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004352 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304353 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004354 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004355
Matt Roperd8e87492018-12-11 09:31:07 -08004356 /* Allocate fixed number of blocks for cursor. */
4357 total[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4358 alloc_size -= total[PLANE_CURSOR];
4359 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4360 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004361 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004362
Matt Ropera1de91e2016-05-12 07:05:57 -07004363 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004364 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004365
Matt Roperd8e87492018-12-11 09:31:07 -08004366 /*
4367 * Find the highest watermark level for which we can satisfy the block
4368 * requirement of active planes.
4369 */
4370 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004371 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004372 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4373 if (plane_id == PLANE_CURSOR)
4374 continue;
4375
4376 wm = &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004377 blocks += wm->wm[level].min_ddb_alloc;
4378 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004379 }
4380
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004381 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004382 alloc_size -= blocks;
4383 break;
4384 }
4385 }
4386
4387 if (level < 0) {
4388 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4389 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4390 alloc_size);
4391 return -EINVAL;
4392 }
4393
4394 /*
4395 * Grant each plane the blocks it requires at the highest achievable
4396 * watermark level, plus an extra share of the leftover blocks
4397 * proportional to its relative data rate.
4398 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004399 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Matt Roperd8e87492018-12-11 09:31:07 -08004400 u64 rate;
4401 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004402
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004403 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004404 continue;
4405
Damien Lespiaub9cec072014-11-04 17:06:43 +00004406 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004407 * We've accounted for all active planes; remaining planes are
4408 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004409 */
Matt Roperd8e87492018-12-11 09:31:07 -08004410 if (total_data_rate == 0)
4411 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004412
Matt Roperd8e87492018-12-11 09:31:07 -08004413 wm = &cstate->wm.skl.optimal.planes[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004414
Matt Roperd8e87492018-12-11 09:31:07 -08004415 rate = plane_data_rate[plane_id];
4416 extra = min_t(u16, alloc_size,
4417 DIV64_U64_ROUND_UP(alloc_size * rate,
4418 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004419 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004420 alloc_size -= extra;
4421 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004422
Matt Roperd8e87492018-12-11 09:31:07 -08004423 if (total_data_rate == 0)
4424 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004425
Matt Roperd8e87492018-12-11 09:31:07 -08004426 rate = uv_plane_data_rate[plane_id];
4427 extra = min_t(u16, alloc_size,
4428 DIV64_U64_ROUND_UP(alloc_size * rate,
4429 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004430 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004431 alloc_size -= extra;
4432 total_data_rate -= rate;
4433 }
4434 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4435
4436 /* Set the actual DDB start/end points for each plane */
4437 start = alloc->start;
4438 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4439 struct skl_ddb_entry *plane_alloc, *uv_plane_alloc;
4440
4441 if (plane_id == PLANE_CURSOR)
4442 continue;
4443
4444 plane_alloc = &cstate->wm.skl.plane_ddb_y[plane_id];
4445 uv_plane_alloc = &cstate->wm.skl.plane_ddb_uv[plane_id];
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004446
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004447 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004448 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004449
Matt Roperd8e87492018-12-11 09:31:07 -08004450 /* Leave disabled planes at (0,0) */
4451 if (total[plane_id]) {
4452 plane_alloc->start = start;
4453 start += total[plane_id];
4454 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004455 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004456
Matt Roperd8e87492018-12-11 09:31:07 -08004457 if (uv_total[plane_id]) {
4458 uv_plane_alloc->start = start;
4459 start += uv_total[plane_id];
4460 uv_plane_alloc->end = start;
4461 }
4462 }
4463
4464 /*
4465 * When we calculated watermark values we didn't know how high
4466 * of a level we'd actually be able to hit, so we just marked
4467 * all levels as "enabled." Go back now and disable the ones
4468 * that aren't actually possible.
4469 */
4470 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4471 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4472 wm = &cstate->wm.skl.optimal.planes[plane_id];
4473 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02004474
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004475 /*
4476 * Wa_1408961008:icl
4477 * Underruns with WM1+ disabled
4478 */
Ville Syrjälä290248c2019-02-13 18:54:24 +02004479 if (IS_ICELAKE(dev_priv) &&
4480 level == 1 && wm->wm[0].plane_en) {
4481 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004482 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
4483 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004484 }
Matt Roperd8e87492018-12-11 09:31:07 -08004485 }
4486 }
4487
4488 /*
4489 * Go back and disable the transition watermark if it turns out we
4490 * don't have enough DDB blocks for it.
4491 */
4492 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4493 wm = &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004494 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004495 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004496 }
4497
Matt Roperc107acf2016-05-12 07:06:01 -07004498 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004499}
4500
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004501/*
4502 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004503 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004504 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4505 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4506*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004507static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004508skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4509 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004510{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004511 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304512 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004513
4514 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304515 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004516
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304517 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004518 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004519
4520 if (INTEL_GEN(dev_priv) >= 10)
4521 ret = add_fixed16_u32(ret, 1);
4522
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004523 return ret;
4524}
4525
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004526static uint_fixed_16_16_t
4527skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4528 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004529{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004530 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304531 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004532
4533 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304534 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004535
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004536 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304537 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4538 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304539 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004540 return ret;
4541}
4542
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304543static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004544intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304545{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004546 u32 pixel_rate;
4547 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304548 uint_fixed_16_16_t linetime_us;
4549
4550 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304551 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304552
4553 pixel_rate = cstate->pixel_rate;
4554
4555 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304556 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304557
4558 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304559 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304560
4561 return linetime_us;
4562}
4563
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004564static u32
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304565skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4566 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004567{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004568 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304569 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004570
4571 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004572 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004573 return 0;
4574
4575 /*
4576 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4577 * with additional adjustments for plane-specific scaling.
4578 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004579 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004580 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004581
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304582 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4583 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004584}
4585
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304586static int
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004587skl_compute_plane_wm_params(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304588 const struct intel_plane_state *intel_pstate,
Ville Syrjälä45bee432018-11-14 23:07:28 +02004589 struct skl_wm_params *wp, int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304590{
4591 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004592 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304593 const struct drm_plane_state *pstate = &intel_pstate->base;
4594 const struct drm_framebuffer *fb = pstate->fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004595 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304596
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304597 /* only planar format has two planes */
4598 if (color_plane == 1 && !is_planar_yuv_format(fb->format->format)) {
4599 DRM_DEBUG_KMS("Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304600 return -EINVAL;
4601 }
4602
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304603 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4604 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4605 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4606 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4607 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4608 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4609 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304610 wp->is_planar = is_planar_yuv_format(fb->format->format);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304611
4612 if (plane->id == PLANE_CURSOR) {
4613 wp->width = intel_pstate->base.crtc_w;
4614 } else {
4615 /*
4616 * Src coordinates are already rotated by 270 degrees for
4617 * the 90/270 degree plane rotation cases (to match the
4618 * GTT mapping), hence no need to account for rotation here.
4619 */
4620 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4621 }
4622
Ville Syrjälä45bee432018-11-14 23:07:28 +02004623 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304624 wp->width /= 2;
4625
Ville Syrjälä45bee432018-11-14 23:07:28 +02004626 wp->cpp = fb->format->cpp[color_plane];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304627 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4628 intel_pstate);
4629
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004630 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjälä17b16052018-12-21 19:14:30 +02004631 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004632 wp->dbuf_block_size = 256;
4633 else
4634 wp->dbuf_block_size = 512;
4635
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304636 if (drm_rotation_90_or_270(pstate->rotation)) {
4637
4638 switch (wp->cpp) {
4639 case 1:
4640 wp->y_min_scanlines = 16;
4641 break;
4642 case 2:
4643 wp->y_min_scanlines = 8;
4644 break;
4645 case 4:
4646 wp->y_min_scanlines = 4;
4647 break;
4648 default:
4649 MISSING_CASE(wp->cpp);
4650 return -EINVAL;
4651 }
4652 } else {
4653 wp->y_min_scanlines = 4;
4654 }
4655
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004656 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304657 wp->y_min_scanlines *= 2;
4658
4659 wp->plane_bytes_per_line = wp->width * wp->cpp;
4660 if (wp->y_tiled) {
4661 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004662 wp->y_min_scanlines,
4663 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304664
4665 if (INTEL_GEN(dev_priv) >= 10)
4666 interm_pbpl++;
4667
4668 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4669 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004670 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004671 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4672 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304673 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4674 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004675 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4676 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304677 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4678 }
4679
4680 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4681 wp->plane_blocks_per_line);
4682 wp->linetime_us = fixed16_to_u32_round_up(
4683 intel_get_linetime_us(cstate));
4684
4685 return 0;
4686}
4687
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004688static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4689{
4690 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4691 return true;
4692
4693 /* The number of lines are ignored for the level 0 watermark. */
4694 return level > 0;
4695}
4696
Matt Roperd8e87492018-12-11 09:31:07 -08004697static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
Matt Roperd8e87492018-12-11 09:31:07 -08004698 int level,
4699 const struct skl_wm_params *wp,
4700 const struct skl_wm_level *result_prev,
4701 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004702{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004703 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004704 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304705 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304706 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004707 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004708
Ville Syrjälä0aded172019-02-05 17:50:53 +02004709 if (latency == 0) {
4710 /* reject it */
4711 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004712 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004713 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004714
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004715 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304716 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4717 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004718 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304719 latency += 4;
4720
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004721 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004722 latency += 15;
4723
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304724 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004725 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304726 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004727 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004728 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304729 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004730
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304731 if (wp->y_tiled) {
4732 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004733 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304734 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004735 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004736 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004737 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004738 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004739 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004740 !IS_GEMINILAKE(dev_priv))
4741 selected_result = min_fixed16(method1, method2);
4742 else
4743 selected_result = method2;
4744 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004745 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004746 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004747 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004748
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304749 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304750 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304751 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004752
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004753 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4754 /* Display WA #1125: skl,bxt,kbl */
4755 if (level == 0 && wp->rc_surface)
4756 res_blocks +=
4757 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004758
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004759 /* Display WA #1126: skl,bxt,kbl */
4760 if (level >= 1 && level <= 7) {
4761 if (wp->y_tiled) {
4762 res_blocks +=
4763 fixed16_to_u32_round_up(wp->y_tile_minimum);
4764 res_lines += wp->y_min_scanlines;
4765 } else {
4766 res_blocks++;
4767 }
4768
4769 /*
4770 * Make sure result blocks for higher latency levels are
4771 * atleast as high as level below the current level.
4772 * Assumption in DDB algorithm optimization for special
4773 * cases. Also covers Display WA #1125 for RC.
4774 */
4775 if (result_prev->plane_res_b > res_blocks)
4776 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004777 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004778 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004779
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004780 if (INTEL_GEN(dev_priv) >= 11) {
4781 if (wp->y_tiled) {
4782 int extra_lines;
4783
4784 if (res_lines % wp->y_min_scanlines == 0)
4785 extra_lines = wp->y_min_scanlines;
4786 else
4787 extra_lines = wp->y_min_scanlines * 2 -
4788 res_lines % wp->y_min_scanlines;
4789
4790 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4791 wp->plane_blocks_per_line);
4792 } else {
4793 min_ddb_alloc = res_blocks +
4794 DIV_ROUND_UP(res_blocks, 10);
4795 }
4796 }
4797
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004798 if (!skl_wm_has_lines(dev_priv, level))
4799 res_lines = 0;
4800
Ville Syrjälä0aded172019-02-05 17:50:53 +02004801 if (res_lines > 31) {
4802 /* reject it */
4803 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004804 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004805 }
Matt Roperd8e87492018-12-11 09:31:07 -08004806
4807 /*
4808 * If res_lines is valid, assume we can use this watermark level
4809 * for now. We'll come back and disable it after we calculate the
4810 * DDB allocation if it turns out we don't actually have enough
4811 * blocks to satisfy it.
4812 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304813 result->plane_res_b = res_blocks;
4814 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004815 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4816 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304817 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004818}
4819
Matt Roperd8e87492018-12-11 09:31:07 -08004820static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004821skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304822 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004823 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004824{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004825 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304826 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004827 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004828
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304829 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004830 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304831
Ville Syrjälä67155a62019-03-12 22:58:37 +02004832 skl_compute_plane_wm(cstate, level, wm_params,
Matt Roperd8e87492018-12-11 09:31:07 -08004833 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004834
4835 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304836 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004837}
4838
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004839static u32
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004840skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004841{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304842 struct drm_atomic_state *state = cstate->base.state;
4843 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304844 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004845 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004846
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304847 linetime_us = intel_get_linetime_us(cstate);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304848 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304849
Ville Syrjälä717671c2018-12-21 19:14:36 +02004850 /* Display WA #1135: BXT:ALL GLK:ALL */
4851 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304852 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304853
4854 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004855}
4856
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004857static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004858 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004859 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004860{
Kumar, Maheshca476672017-08-17 19:15:24 +05304861 struct drm_device *dev = cstate->base.crtc->dev;
4862 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004863 u16 trans_min, trans_y_tile_min;
4864 const u16 trans_amount = 10; /* This is configurable amount */
4865 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004866
Kumar, Maheshca476672017-08-17 19:15:24 +05304867 /* Transition WM are not recommended by HW team for GEN9 */
4868 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004869 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304870
4871 /* Transition WM don't make any sense if ipc is disabled */
4872 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004873 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304874
Paulo Zanoni91961a82018-10-04 16:15:56 -07004875 trans_min = 14;
4876 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304877 trans_min = 4;
4878
4879 trans_offset_b = trans_min + trans_amount;
4880
Paulo Zanonicbacc792018-10-04 16:15:58 -07004881 /*
4882 * The spec asks for Selected Result Blocks for wm0 (the real value),
4883 * not Result Blocks (the integer value). Pay attention to the capital
4884 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4885 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4886 * and since we later will have to get the ceiling of the sum in the
4887 * transition watermarks calculation, we can just pretend Selected
4888 * Result Blocks is Result Blocks minus 1 and it should work for the
4889 * current platforms.
4890 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004891 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004892
Kumar, Maheshca476672017-08-17 19:15:24 +05304893 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004894 trans_y_tile_min =
4895 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004896 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304897 trans_offset_b;
4898 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004899 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304900
4901 /* WA BUG:1938466 add one block for non y-tile planes */
4902 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4903 res_blocks += 1;
4904
4905 }
4906
Matt Roperd8e87492018-12-11 09:31:07 -08004907 /*
4908 * Just assume we can enable the transition watermark. After
4909 * computing the DDB we'll come back and disable it if that
4910 * assumption turns out to be false.
4911 */
4912 wm->trans_wm.plane_res_b = res_blocks + 1;
4913 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004914}
4915
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004916static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004917 const struct intel_plane_state *plane_state,
4918 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004919{
Ville Syrjälä83158472018-11-27 18:57:26 +02004920 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004921 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004922 int ret;
4923
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004924 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004925 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004926 if (ret)
4927 return ret;
4928
Ville Syrjälä67155a62019-03-12 22:58:37 +02004929 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Matt Roperd8e87492018-12-11 09:31:07 -08004930 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004931
4932 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004933}
4934
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004935static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004936 const struct intel_plane_state *plane_state,
4937 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004938{
Ville Syrjälä83158472018-11-27 18:57:26 +02004939 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
4940 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004941 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004942
Ville Syrjälä83158472018-11-27 18:57:26 +02004943 wm->is_planar = true;
4944
4945 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004946 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004947 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004948 if (ret)
4949 return ret;
4950
Ville Syrjälä67155a62019-03-12 22:58:37 +02004951 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004952
4953 return 0;
4954}
4955
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004956static int skl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004957 struct intel_crtc_state *crtc_state,
4958 const struct intel_plane_state *plane_state)
4959{
4960 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4961 const struct drm_framebuffer *fb = plane_state->base.fb;
4962 enum plane_id plane_id = plane->id;
4963 int ret;
4964
4965 if (!intel_wm_plane_visible(crtc_state, plane_state))
4966 return 0;
4967
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004968 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004969 plane_id, 0);
4970 if (ret)
4971 return ret;
4972
4973 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004974 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004975 plane_id);
4976 if (ret)
4977 return ret;
4978 }
4979
4980 return 0;
4981}
4982
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004983static int icl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004984 struct intel_crtc_state *crtc_state,
4985 const struct intel_plane_state *plane_state)
4986{
4987 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
4988 int ret;
4989
4990 /* Watermarks calculated in master */
4991 if (plane_state->slave)
4992 return 0;
4993
4994 if (plane_state->linked_plane) {
4995 const struct drm_framebuffer *fb = plane_state->base.fb;
4996 enum plane_id y_plane_id = plane_state->linked_plane->id;
4997
4998 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
4999 WARN_ON(!fb->format->is_yuv ||
5000 fb->format->num_planes == 1);
5001
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005002 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005003 y_plane_id, 0);
5004 if (ret)
5005 return ret;
5006
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005007 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005008 plane_id, 1);
5009 if (ret)
5010 return ret;
5011 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005012 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005013 plane_id, 0);
5014 if (ret)
5015 return ret;
5016 }
5017
5018 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005019}
5020
Matt Roper55994c22016-05-12 07:06:08 -07005021static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
Matt Roper55994c22016-05-12 07:06:08 -07005022 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005023{
Ville Syrjälä83158472018-11-27 18:57:26 +02005024 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305025 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305026 struct drm_plane *plane;
5027 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005028 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005029
Lyudea62163e2016-10-04 14:28:20 -04005030 /*
5031 * We'll only calculate watermarks for planes that are actually
5032 * enabled, so make sure all other planes are set as disabled.
5033 */
5034 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5035
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305036 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5037 const struct intel_plane_state *intel_pstate =
5038 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305039
Ville Syrjälä83158472018-11-27 18:57:26 +02005040 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005041 ret = icl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005042 cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005043 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005044 ret = skl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005045 cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305046 if (ret)
5047 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005048 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305049
Matt Roper024c9042015-09-24 15:53:11 -07005050 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005051
Matt Roper55994c22016-05-12 07:06:08 -07005052 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005053}
5054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005055static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5056 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005057 const struct skl_ddb_entry *entry)
5058{
5059 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005060 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005061 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005062 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005063}
5064
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005065static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5066 i915_reg_t reg,
5067 const struct skl_wm_level *level)
5068{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005069 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005070
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005071 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005072 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005073 if (level->ignore_lines)
5074 val |= PLANE_WM_IGNORE_LINES;
5075 val |= level->plane_res_b;
5076 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005077
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005078 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005079}
5080
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005081void skl_write_plane_wm(struct intel_plane *plane,
5082 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005083{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005084 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005085 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005086 enum plane_id plane_id = plane->id;
5087 enum pipe pipe = plane->pipe;
5088 const struct skl_plane_wm *wm =
5089 &crtc_state->wm.skl.optimal.planes[plane_id];
5090 const struct skl_ddb_entry *ddb_y =
5091 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5092 const struct skl_ddb_entry *ddb_uv =
5093 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005094
5095 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005096 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005097 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005098 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005099 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005100 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005101
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005102 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005103 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005104 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5105 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305106 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005107
5108 if (wm->is_planar)
5109 swap(ddb_y, ddb_uv);
5110
5111 skl_ddb_entry_write(dev_priv,
5112 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5113 skl_ddb_entry_write(dev_priv,
5114 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005115}
5116
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005117void skl_write_cursor_wm(struct intel_plane *plane,
5118 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005119{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005120 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005121 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005122 enum plane_id plane_id = plane->id;
5123 enum pipe pipe = plane->pipe;
5124 const struct skl_plane_wm *wm =
5125 &crtc_state->wm.skl.optimal.planes[plane_id];
5126 const struct skl_ddb_entry *ddb =
5127 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005128
5129 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005130 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5131 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005132 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005133 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005134
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005135 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005136}
5137
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005138bool skl_wm_level_equals(const struct skl_wm_level *l1,
5139 const struct skl_wm_level *l2)
5140{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005141 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005142 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005143 l1->plane_res_l == l2->plane_res_l &&
5144 l1->plane_res_b == l2->plane_res_b;
5145}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005146
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005147static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5148 const struct skl_plane_wm *wm1,
5149 const struct skl_plane_wm *wm2)
5150{
5151 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005152
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005153 for (level = 0; level <= max_level; level++) {
5154 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5155 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5156 return false;
5157 }
5158
5159 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005160}
5161
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005162static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5163 const struct skl_pipe_wm *wm1,
5164 const struct skl_pipe_wm *wm2)
5165{
5166 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5167 enum plane_id plane_id;
5168
5169 for_each_plane_id_on_crtc(crtc, plane_id) {
5170 if (!skl_plane_wm_equals(dev_priv,
5171 &wm1->planes[plane_id],
5172 &wm2->planes[plane_id]))
5173 return false;
5174 }
5175
5176 return wm1->linetime == wm2->linetime;
5177}
5178
Lyude27082492016-08-24 07:48:10 +02005179static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5180 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005181{
Lyude27082492016-08-24 07:48:10 +02005182 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005183}
5184
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005185bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
5186 const struct skl_ddb_entry entries[],
5187 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005188{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005189 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005190
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005191 for (i = 0; i < num_entries; i++) {
5192 if (i != ignore_idx &&
5193 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005194 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005195 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005196
Lyude27082492016-08-24 07:48:10 +02005197 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005198}
5199
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005200static int skl_update_pipe_wm(struct intel_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005201 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005202 struct skl_pipe_wm *pipe_wm, /* out */
5203 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005204{
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005205 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper55994c22016-05-12 07:06:08 -07005206 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005207
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005208 ret = skl_build_pipe_wm(cstate, pipe_wm);
Matt Roper55994c22016-05-12 07:06:08 -07005209 if (ret)
5210 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005211
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005212 *changed = !skl_pipe_wm_equals(crtc, old_pipe_wm, pipe_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005213
Matt Roper55994c22016-05-12 07:06:08 -07005214 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005215}
5216
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005217static u32
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005218pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005219{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005220 struct intel_crtc *crtc;
5221 struct intel_crtc_state *cstate;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005222 u32 i, ret = 0;
Matt Roper9b613022016-06-27 16:42:44 -07005223
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005224 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5225 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005226
5227 return ret;
5228}
5229
Jani Nikulabb7791b2016-10-04 12:29:17 +03005230static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005231skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5232 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005233{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005234 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5235 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5236 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5237 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005238
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005239 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5240 struct intel_plane_state *plane_state;
5241 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005242
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005243 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5244 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5245 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5246 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005247 continue;
5248
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005249 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005250 if (IS_ERR(plane_state))
5251 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005252
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005253 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005254 }
5255
5256 return 0;
5257}
5258
5259static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005260skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005261{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005262 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5263 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005264 struct intel_crtc_state *old_crtc_state;
5265 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305266 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305267 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005268
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005269 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5270
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005271 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005272 new_crtc_state, i) {
5273 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005274 if (ret)
5275 return ret;
5276
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005277 ret = skl_ddb_add_affected_planes(old_crtc_state,
5278 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005279 if (ret)
5280 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005281 }
5282
5283 return 0;
5284}
5285
Ville Syrjäläab98e942019-02-08 22:05:27 +02005286static char enast(bool enable)
5287{
5288 return enable ? '*' : ' ';
5289}
5290
Matt Roper2722efb2016-08-17 15:55:55 -04005291static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005292skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005293{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005294 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5295 const struct intel_crtc_state *old_crtc_state;
5296 const struct intel_crtc_state *new_crtc_state;
5297 struct intel_plane *plane;
5298 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005299 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005300
Ville Syrjäläab98e942019-02-08 22:05:27 +02005301 if ((drm_debug & DRM_UT_KMS) == 0)
5302 return;
5303
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005304 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5305 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005306 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5307
5308 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5309 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5310
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005311 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5312 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005313 const struct skl_ddb_entry *old, *new;
5314
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005315 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5316 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005317
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005318 if (skl_ddb_entry_equal(old, new))
5319 continue;
5320
Ville Syrjäläab98e942019-02-08 22:05:27 +02005321 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005322 plane->base.base.id, plane->base.name,
Ville Syrjäläab98e942019-02-08 22:05:27 +02005323 old->start, old->end, new->start, new->end,
5324 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
5325 }
5326
5327 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5328 enum plane_id plane_id = plane->id;
5329 const struct skl_plane_wm *old_wm, *new_wm;
5330
5331 old_wm = &old_pipe_wm->planes[plane_id];
5332 new_wm = &new_pipe_wm->planes[plane_id];
5333
5334 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5335 continue;
5336
5337 DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5338 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5339 plane->base.base.id, plane->base.name,
5340 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5341 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5342 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5343 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5344 enast(old_wm->trans_wm.plane_en),
5345 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5346 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5347 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5348 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5349 enast(new_wm->trans_wm.plane_en));
5350
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005351 DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5352 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Ville Syrjäläab98e942019-02-08 22:05:27 +02005353 plane->base.base.id, plane->base.name,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005354 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5355 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5356 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5357 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5358 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5359 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5360 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5361 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5362 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
5363
5364 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5365 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5366 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5367 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5368 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5369 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5370 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5371 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5372 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005373
5374 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5375 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5376 plane->base.base.id, plane->base.name,
5377 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5378 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5379 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5380 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5381 old_wm->trans_wm.plane_res_b,
5382 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5383 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5384 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5385 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5386 new_wm->trans_wm.plane_res_b);
5387
5388 DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5389 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5390 plane->base.base.id, plane->base.name,
5391 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5392 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5393 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5394 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5395 old_wm->trans_wm.min_ddb_alloc,
5396 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5397 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5398 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5399 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5400 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005401 }
5402 }
5403}
5404
Matt Roper98d39492016-05-12 07:06:03 -07005405static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005406skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005407{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005408 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305409 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005410 struct intel_crtc *crtc;
5411 struct intel_crtc_state *crtc_state;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005412 u32 realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005413 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005414
5415 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005416 * When we distrust bios wm we always need to recompute to set the
5417 * expected DDB allocations for each CRTC.
5418 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305419 if (dev_priv->wm.distrust_bios_wm)
5420 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005421
5422 /*
Matt Roper98d39492016-05-12 07:06:03 -07005423 * If this transaction isn't actually touching any CRTC's, don't
5424 * bother with watermark calculation. Note that if we pass this
5425 * test, we're guaranteed to hold at least one CRTC state mutex,
5426 * which means we can safely use values like dev_priv->active_crtcs
5427 * since any racing commits that want to update them would need to
5428 * hold _all_ CRTC state mutexes.
5429 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005430 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305431 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005432
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305433 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005434 return 0;
5435
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305436 /*
5437 * If this is our first atomic update following hardware readout,
5438 * we can't trust the DDB that the BIOS programmed for us. Let's
5439 * pretend that all pipes switched active status so that we'll
5440 * ensure a full DDB recompute.
5441 */
5442 if (dev_priv->wm.distrust_bios_wm) {
5443 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005444 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305445 if (ret)
5446 return ret;
5447
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005448 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305449
5450 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005451 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305452 * we're doing a modeset; make sure this field is always
5453 * initialized during the sanitization process that happens
5454 * on the first commit too.
5455 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005456 if (!state->modeset)
5457 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305458 }
5459
5460 /*
5461 * If the modeset changes which CRTC's are active, we need to
5462 * recompute the DDB allocation for *all* active pipes, even
5463 * those that weren't otherwise being modified in any way by this
5464 * atomic commit. Due to the shrinking of the per-pipe allocations
5465 * when new active CRTC's are added, it's possible for a pipe that
5466 * we were already using and aren't changing at all here to suddenly
5467 * become invalid if its DDB needs exceeds its new allocation.
5468 *
5469 * Note that if we wind up doing a full DDB recompute, we can't let
5470 * any other display updates race with this transaction, so we need
5471 * to grab the lock on *all* CRTC's.
5472 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005473 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305474 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005475 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305476 }
5477
5478 /*
5479 * We're not recomputing for the pipes not included in the commit, so
5480 * make sure we start with the current state.
5481 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005482 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5483 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5484 if (IS_ERR(crtc_state))
5485 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305486 }
5487
5488 return 0;
5489}
5490
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005491/*
5492 * To make sure the cursor watermark registers are always consistent
5493 * with our computed state the following scenario needs special
5494 * treatment:
5495 *
5496 * 1. enable cursor
5497 * 2. move cursor entirely offscreen
5498 * 3. disable cursor
5499 *
5500 * Step 2. does call .disable_plane() but does not zero the watermarks
5501 * (since we consider an offscreen cursor still active for the purposes
5502 * of watermarks). Step 3. would not normally call .disable_plane()
5503 * because the actual plane visibility isn't changing, and we don't
5504 * deallocate the cursor ddb until the pipe gets disabled. So we must
5505 * force step 3. to call .disable_plane() to update the watermark
5506 * registers properly.
5507 *
5508 * Other planes do not suffer from this issues as their watermarks are
5509 * calculated based on the actual plane visibility. The only time this
5510 * can trigger for the other planes is during the initial readout as the
5511 * default value of the watermarks registers is not zero.
5512 */
5513static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5514 struct intel_crtc *crtc)
5515{
5516 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5517 const struct intel_crtc_state *old_crtc_state =
5518 intel_atomic_get_old_crtc_state(state, crtc);
5519 struct intel_crtc_state *new_crtc_state =
5520 intel_atomic_get_new_crtc_state(state, crtc);
5521 struct intel_plane *plane;
5522
5523 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5524 struct intel_plane_state *plane_state;
5525 enum plane_id plane_id = plane->id;
5526
5527 /*
5528 * Force a full wm update for every plane on modeset.
5529 * Required because the reset value of the wm registers
5530 * is non-zero, whereas we want all disabled planes to
5531 * have zero watermarks. So if we turn off the relevant
5532 * power well the hardware state will go out of sync
5533 * with the software state.
5534 */
5535 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5536 skl_plane_wm_equals(dev_priv,
5537 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5538 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5539 continue;
5540
5541 plane_state = intel_atomic_get_plane_state(state, plane);
5542 if (IS_ERR(plane_state))
5543 return PTR_ERR(plane_state);
5544
5545 new_crtc_state->update_planes |= BIT(plane_id);
5546 }
5547
5548 return 0;
5549}
5550
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305551static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005552skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305553{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005554 struct intel_crtc *crtc;
5555 struct intel_crtc_state *cstate;
5556 struct intel_crtc_state *old_crtc_state;
5557 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305558 struct skl_pipe_wm *pipe_wm;
5559 bool changed = false;
5560 int ret, i;
5561
Matt Roper734fa012016-05-12 15:11:40 -07005562 /* Clear all dirty flags */
5563 results->dirty_pipes = 0;
5564
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305565 ret = skl_ddb_add_affected_pipes(state, &changed);
5566 if (ret || !changed)
5567 return ret;
5568
Matt Roper734fa012016-05-12 15:11:40 -07005569 /*
5570 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005571 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005572 * weren't otherwise being modified (and set bits in dirty_pipes) if
5573 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005574 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005575 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5576 cstate, i) {
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005577 const struct skl_pipe_wm *old_pipe_wm =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005578 &old_crtc_state->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005579
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005580 pipe_wm = &cstate->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005581 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm, &changed);
5582 if (ret)
5583 return ret;
5584
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005585 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005586 if (ret)
5587 return ret;
5588
5589 if (changed)
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005590 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005591 }
5592
Matt Roperd8e87492018-12-11 09:31:07 -08005593 ret = skl_compute_ddb(state);
5594 if (ret)
5595 return ret;
5596
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005597 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005598
Matt Roper98d39492016-05-12 07:06:03 -07005599 return 0;
5600}
5601
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005602static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5603 struct intel_crtc_state *cstate)
5604{
5605 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5606 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5607 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5608 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005609
5610 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5611 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005612
5613 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5614}
5615
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005616static void skl_initial_wm(struct intel_atomic_state *state,
5617 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005618{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005619 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005620 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005621 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305622 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005623
Ville Syrjälä432081b2016-10-31 22:37:03 +02005624 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005625 return;
5626
Matt Roper734fa012016-05-12 15:11:40 -07005627 mutex_lock(&dev_priv->wm.wm_mutex);
5628
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005629 if (cstate->base.active_changed)
5630 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005631
Matt Roper734fa012016-05-12 15:11:40 -07005632 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005633}
5634
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005635static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005636 struct intel_wm_config *config)
5637{
5638 struct intel_crtc *crtc;
5639
5640 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005641 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005642 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5643
5644 if (!wm->pipe_enabled)
5645 continue;
5646
5647 config->sprites_enabled |= wm->sprites_enabled;
5648 config->sprites_scaled |= wm->sprites_scaled;
5649 config->num_pipes_active++;
5650 }
5651}
5652
Matt Ropered4a6a72016-02-23 17:20:13 -08005653static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005654{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005655 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005656 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005657 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005658 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005659 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005660
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005661 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005662
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005663 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5664 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005665
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005666 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005667 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005668 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005669 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5670 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005671
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005672 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005673 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005674 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005675 }
5676
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005677 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005678 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005679
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005680 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005681
Imre Deak820c1982013-12-17 14:46:36 +02005682 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005683}
5684
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005685static void ilk_initial_watermarks(struct intel_atomic_state *state,
5686 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005687{
Matt Ropered4a6a72016-02-23 17:20:13 -08005688 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5689 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005690
Matt Ropered4a6a72016-02-23 17:20:13 -08005691 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005692 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005693 ilk_program_watermarks(dev_priv);
5694 mutex_unlock(&dev_priv->wm.wm_mutex);
5695}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005696
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005697static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5698 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005699{
5700 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5701 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5702
5703 mutex_lock(&dev_priv->wm.wm_mutex);
5704 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005705 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005706 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005707 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005708 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005709}
5710
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005711static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005712 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005713{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005714 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005715 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005716 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5717 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5718 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005719}
5720
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005721void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005722 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005723{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5725 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005726 int level, max_level;
5727 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005728 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005729
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005730 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005731
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005732 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005733 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005734
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005735 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005736 if (plane_id != PLANE_CURSOR)
5737 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005738 else
5739 val = I915_READ(CUR_WM(pipe, level));
5740
5741 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5742 }
5743
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005744 if (plane_id != PLANE_CURSOR)
5745 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005746 else
5747 val = I915_READ(CUR_WM_TRANS(pipe));
5748
5749 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5750 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005751
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005752 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005753 return;
5754
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005755 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005756}
5757
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005758void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005759{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305760 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005761 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005762 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005763 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005764
Damien Lespiaua269c582014-11-04 17:06:49 +00005765 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005766 for_each_intel_crtc(&dev_priv->drm, crtc) {
5767 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005768
5769 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5770
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005771 if (crtc->active)
5772 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005773 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005774
Matt Roper279e99d2016-05-12 07:06:02 -07005775 if (dev_priv->active_crtcs) {
5776 /* Fully recompute DDB on first atomic commit */
5777 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005778 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005779}
5780
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005781static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005782{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005783 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005784 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005785 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005786 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005787 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005788 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005789 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005790 [PIPE_A] = WM0_PIPEA_ILK,
5791 [PIPE_B] = WM0_PIPEB_ILK,
5792 [PIPE_C] = WM0_PIPEC_IVB,
5793 };
5794
5795 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005796 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005797 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005798
Ville Syrjälä15606532016-05-13 17:55:17 +03005799 memset(active, 0, sizeof(*active));
5800
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005801 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005802
5803 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005804 u32 tmp = hw->wm_pipe[pipe];
5805
5806 /*
5807 * For active pipes LP0 watermark is marked as
5808 * enabled, and LP1+ watermaks as disabled since
5809 * we can't really reverse compute them in case
5810 * multiple pipes are active.
5811 */
5812 active->wm[0].enable = true;
5813 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5814 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5815 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5816 active->linetime = hw->wm_linetime[pipe];
5817 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005818 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005819
5820 /*
5821 * For inactive pipes, all watermark levels
5822 * should be marked as enabled but zeroed,
5823 * which is what we'd compute them to.
5824 */
5825 for (level = 0; level <= max_level; level++)
5826 active->wm[level].enable = true;
5827 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005828
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005829 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005830}
5831
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005832#define _FW_WM(value, plane) \
5833 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5834#define _FW_WM_VLV(value, plane) \
5835 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5836
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005837static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5838 struct g4x_wm_values *wm)
5839{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005840 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005841
5842 tmp = I915_READ(DSPFW1);
5843 wm->sr.plane = _FW_WM(tmp, SR);
5844 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5845 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5846 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5847
5848 tmp = I915_READ(DSPFW2);
5849 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5850 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5851 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5852 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5853 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5854 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5855
5856 tmp = I915_READ(DSPFW3);
5857 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5858 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5859 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5860 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5861}
5862
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005863static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5864 struct vlv_wm_values *wm)
5865{
5866 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005867 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005868
5869 for_each_pipe(dev_priv, pipe) {
5870 tmp = I915_READ(VLV_DDL(pipe));
5871
Ville Syrjälä1b313892016-11-28 19:37:08 +02005872 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005873 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005874 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005875 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005876 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005877 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005878 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005879 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5880 }
5881
5882 tmp = I915_READ(DSPFW1);
5883 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005884 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5885 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5886 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005887
5888 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005889 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5890 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5891 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005892
5893 tmp = I915_READ(DSPFW3);
5894 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5895
5896 if (IS_CHERRYVIEW(dev_priv)) {
5897 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005898 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5899 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005900
5901 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005902 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5903 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005904
5905 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005906 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5907 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005908
5909 tmp = I915_READ(DSPHOWM);
5910 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005911 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5912 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5913 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5914 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5915 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5916 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5917 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5918 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5919 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005920 } else {
5921 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005922 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5923 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005924
5925 tmp = I915_READ(DSPHOWM);
5926 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005927 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5928 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5929 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5930 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5931 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5932 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005933 }
5934}
5935
5936#undef _FW_WM
5937#undef _FW_WM_VLV
5938
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005939void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005940{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005941 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5942 struct intel_crtc *crtc;
5943
5944 g4x_read_wm_values(dev_priv, wm);
5945
5946 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5947
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005948 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005949 struct intel_crtc_state *crtc_state =
5950 to_intel_crtc_state(crtc->base.state);
5951 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5952 struct g4x_pipe_wm *raw;
5953 enum pipe pipe = crtc->pipe;
5954 enum plane_id plane_id;
5955 int level, max_level;
5956
5957 active->cxsr = wm->cxsr;
5958 active->hpll_en = wm->hpll_en;
5959 active->fbc_en = wm->fbc_en;
5960
5961 active->sr = wm->sr;
5962 active->hpll = wm->hpll;
5963
5964 for_each_plane_id_on_crtc(crtc, plane_id) {
5965 active->wm.plane[plane_id] =
5966 wm->pipe[pipe].plane[plane_id];
5967 }
5968
5969 if (wm->cxsr && wm->hpll_en)
5970 max_level = G4X_WM_LEVEL_HPLL;
5971 else if (wm->cxsr)
5972 max_level = G4X_WM_LEVEL_SR;
5973 else
5974 max_level = G4X_WM_LEVEL_NORMAL;
5975
5976 level = G4X_WM_LEVEL_NORMAL;
5977 raw = &crtc_state->wm.g4x.raw[level];
5978 for_each_plane_id_on_crtc(crtc, plane_id)
5979 raw->plane[plane_id] = active->wm.plane[plane_id];
5980
5981 if (++level > max_level)
5982 goto out;
5983
5984 raw = &crtc_state->wm.g4x.raw[level];
5985 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5986 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5987 raw->plane[PLANE_SPRITE0] = 0;
5988 raw->fbc = active->sr.fbc;
5989
5990 if (++level > max_level)
5991 goto out;
5992
5993 raw = &crtc_state->wm.g4x.raw[level];
5994 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5995 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5996 raw->plane[PLANE_SPRITE0] = 0;
5997 raw->fbc = active->hpll.fbc;
5998
5999 out:
6000 for_each_plane_id_on_crtc(crtc, plane_id)
6001 g4x_raw_plane_wm_set(crtc_state, level,
6002 plane_id, USHRT_MAX);
6003 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6004
6005 crtc_state->wm.g4x.optimal = *active;
6006 crtc_state->wm.g4x.intermediate = *active;
6007
6008 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6009 pipe_name(pipe),
6010 wm->pipe[pipe].plane[PLANE_PRIMARY],
6011 wm->pipe[pipe].plane[PLANE_CURSOR],
6012 wm->pipe[pipe].plane[PLANE_SPRITE0]);
6013 }
6014
6015 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6016 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6017 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6018 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6019 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
6020 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
6021}
6022
6023void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6024{
6025 struct intel_plane *plane;
6026 struct intel_crtc *crtc;
6027
6028 mutex_lock(&dev_priv->wm.wm_mutex);
6029
6030 for_each_intel_plane(&dev_priv->drm, plane) {
6031 struct intel_crtc *crtc =
6032 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6033 struct intel_crtc_state *crtc_state =
6034 to_intel_crtc_state(crtc->base.state);
6035 struct intel_plane_state *plane_state =
6036 to_intel_plane_state(plane->base.state);
6037 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6038 enum plane_id plane_id = plane->id;
6039 int level;
6040
6041 if (plane_state->base.visible)
6042 continue;
6043
6044 for (level = 0; level < 3; level++) {
6045 struct g4x_pipe_wm *raw =
6046 &crtc_state->wm.g4x.raw[level];
6047
6048 raw->plane[plane_id] = 0;
6049 wm_state->wm.plane[plane_id] = 0;
6050 }
6051
6052 if (plane_id == PLANE_PRIMARY) {
6053 for (level = 0; level < 3; level++) {
6054 struct g4x_pipe_wm *raw =
6055 &crtc_state->wm.g4x.raw[level];
6056 raw->fbc = 0;
6057 }
6058
6059 wm_state->sr.fbc = 0;
6060 wm_state->hpll.fbc = 0;
6061 wm_state->fbc_en = false;
6062 }
6063 }
6064
6065 for_each_intel_crtc(&dev_priv->drm, crtc) {
6066 struct intel_crtc_state *crtc_state =
6067 to_intel_crtc_state(crtc->base.state);
6068
6069 crtc_state->wm.g4x.intermediate =
6070 crtc_state->wm.g4x.optimal;
6071 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6072 }
6073
6074 g4x_program_watermarks(dev_priv);
6075
6076 mutex_unlock(&dev_priv->wm.wm_mutex);
6077}
6078
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006079void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006080{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006081 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006082 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006083 u32 val;
6084
6085 vlv_read_wm_values(dev_priv, wm);
6086
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006087 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6088 wm->level = VLV_WM_LEVEL_PM2;
6089
6090 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006091 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006092
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006093 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006094 if (val & DSP_MAXFIFO_PM5_ENABLE)
6095 wm->level = VLV_WM_LEVEL_PM5;
6096
Ville Syrjälä58590c12015-09-08 21:05:12 +03006097 /*
6098 * If DDR DVFS is disabled in the BIOS, Punit
6099 * will never ack the request. So if that happens
6100 * assume we don't have to enable/disable DDR DVFS
6101 * dynamically. To test that just set the REQ_ACK
6102 * bit to poke the Punit, but don't change the
6103 * HIGH/LOW bits so that we don't actually change
6104 * the current state.
6105 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006106 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006107 val |= FORCE_DDR_FREQ_REQ_ACK;
6108 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6109
6110 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6111 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6112 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6113 "assuming DDR DVFS is disabled\n");
6114 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6115 } else {
6116 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6117 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6118 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6119 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006120
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006121 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006122 }
6123
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006124 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006125 struct intel_crtc_state *crtc_state =
6126 to_intel_crtc_state(crtc->base.state);
6127 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6128 const struct vlv_fifo_state *fifo_state =
6129 &crtc_state->wm.vlv.fifo_state;
6130 enum pipe pipe = crtc->pipe;
6131 enum plane_id plane_id;
6132 int level;
6133
6134 vlv_get_fifo_size(crtc_state);
6135
6136 active->num_levels = wm->level + 1;
6137 active->cxsr = wm->cxsr;
6138
Ville Syrjäläff32c542017-03-02 19:14:57 +02006139 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006140 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006141 &crtc_state->wm.vlv.raw[level];
6142
6143 active->sr[level].plane = wm->sr.plane;
6144 active->sr[level].cursor = wm->sr.cursor;
6145
6146 for_each_plane_id_on_crtc(crtc, plane_id) {
6147 active->wm[level].plane[plane_id] =
6148 wm->pipe[pipe].plane[plane_id];
6149
6150 raw->plane[plane_id] =
6151 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6152 fifo_state->plane[plane_id]);
6153 }
6154 }
6155
6156 for_each_plane_id_on_crtc(crtc, plane_id)
6157 vlv_raw_plane_wm_set(crtc_state, level,
6158 plane_id, USHRT_MAX);
6159 vlv_invalidate_wms(crtc, active, level);
6160
6161 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006162 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006163
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006164 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006165 pipe_name(pipe),
6166 wm->pipe[pipe].plane[PLANE_PRIMARY],
6167 wm->pipe[pipe].plane[PLANE_CURSOR],
6168 wm->pipe[pipe].plane[PLANE_SPRITE0],
6169 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006170 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006171
6172 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6173 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6174}
6175
Ville Syrjälä602ae832017-03-02 19:15:02 +02006176void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6177{
6178 struct intel_plane *plane;
6179 struct intel_crtc *crtc;
6180
6181 mutex_lock(&dev_priv->wm.wm_mutex);
6182
6183 for_each_intel_plane(&dev_priv->drm, plane) {
6184 struct intel_crtc *crtc =
6185 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6186 struct intel_crtc_state *crtc_state =
6187 to_intel_crtc_state(crtc->base.state);
6188 struct intel_plane_state *plane_state =
6189 to_intel_plane_state(plane->base.state);
6190 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6191 const struct vlv_fifo_state *fifo_state =
6192 &crtc_state->wm.vlv.fifo_state;
6193 enum plane_id plane_id = plane->id;
6194 int level;
6195
6196 if (plane_state->base.visible)
6197 continue;
6198
6199 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006200 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006201 &crtc_state->wm.vlv.raw[level];
6202
6203 raw->plane[plane_id] = 0;
6204
6205 wm_state->wm[level].plane[plane_id] =
6206 vlv_invert_wm_value(raw->plane[plane_id],
6207 fifo_state->plane[plane_id]);
6208 }
6209 }
6210
6211 for_each_intel_crtc(&dev_priv->drm, crtc) {
6212 struct intel_crtc_state *crtc_state =
6213 to_intel_crtc_state(crtc->base.state);
6214
6215 crtc_state->wm.vlv.intermediate =
6216 crtc_state->wm.vlv.optimal;
6217 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6218 }
6219
6220 vlv_program_watermarks(dev_priv);
6221
6222 mutex_unlock(&dev_priv->wm.wm_mutex);
6223}
6224
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006225/*
6226 * FIXME should probably kill this and improve
6227 * the real watermark readout/sanitation instead
6228 */
6229static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6230{
6231 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6232 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6233 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6234
6235 /*
6236 * Don't touch WM1S_LP_EN here.
6237 * Doing so could cause underruns.
6238 */
6239}
6240
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006241void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006242{
Imre Deak820c1982013-12-17 14:46:36 +02006243 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006244 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006245
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006246 ilk_init_lp_watermarks(dev_priv);
6247
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006248 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006249 ilk_pipe_wm_get_hw_state(crtc);
6250
6251 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6252 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6253 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6254
6255 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006256 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006257 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6258 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6259 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006260
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006261 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006262 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6263 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006264 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006265 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6266 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006267
6268 hw->enable_fbc_wm =
6269 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6270}
6271
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006272/**
6273 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006274 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006275 *
6276 * Calculate watermark values for the various WM regs based on current mode
6277 * and plane configuration.
6278 *
6279 * There are several cases to deal with here:
6280 * - normal (i.e. non-self-refresh)
6281 * - self-refresh (SR) mode
6282 * - lines are large relative to FIFO size (buffer can hold up to 2)
6283 * - lines are small relative to FIFO size (buffer can hold more than 2
6284 * lines), so need to account for TLB latency
6285 *
6286 * The normal calculation is:
6287 * watermark = dotclock * bytes per pixel * latency
6288 * where latency is platform & configuration dependent (we assume pessimal
6289 * values here).
6290 *
6291 * The SR calculation is:
6292 * watermark = (trunc(latency/line time)+1) * surface width *
6293 * bytes per pixel
6294 * where
6295 * line time = htotal / dotclock
6296 * surface width = hdisplay for normal plane and 64 for cursor
6297 * and latency is assumed to be high, as above.
6298 *
6299 * The final value programmed to the register should always be rounded up,
6300 * and include an extra 2 entries to account for clock crossings.
6301 *
6302 * We don't use the sprite, so we can ignore that. And on Crestline we have
6303 * to set the non-SR watermarks to 8.
6304 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006305void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006306{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006307 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006308
6309 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006310 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006311}
6312
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306313void intel_enable_ipc(struct drm_i915_private *dev_priv)
6314{
6315 u32 val;
6316
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006317 if (!HAS_IPC(dev_priv))
6318 return;
6319
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306320 val = I915_READ(DISP_ARB_CTL2);
6321
6322 if (dev_priv->ipc_enabled)
6323 val |= DISP_IPC_ENABLE;
6324 else
6325 val &= ~DISP_IPC_ENABLE;
6326
6327 I915_WRITE(DISP_ARB_CTL2, val);
6328}
6329
6330void intel_init_ipc(struct drm_i915_private *dev_priv)
6331{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306332 if (!HAS_IPC(dev_priv))
6333 return;
6334
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006335 /* Display WA #1141: SKL:all KBL:all CFL */
6336 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6337 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6338 else
6339 dev_priv->ipc_enabled = true;
6340
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306341 intel_enable_ipc(dev_priv);
6342}
6343
Jani Nikulae2828912016-01-18 09:19:47 +02006344/*
Daniel Vetter92703882012-08-09 16:46:01 +02006345 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006346 */
6347DEFINE_SPINLOCK(mchdev_lock);
6348
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006349bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006350{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006351 u16 rgvswctl;
6352
Chris Wilson67520412017-03-02 13:28:01 +00006353 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006354
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006355 rgvswctl = I915_READ16(MEMSWCTL);
6356 if (rgvswctl & MEMCTL_CMD_STS) {
6357 DRM_DEBUG("gpu busy, RCS change rejected\n");
6358 return false; /* still busy with another command */
6359 }
6360
6361 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6362 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6363 I915_WRITE16(MEMSWCTL, rgvswctl);
6364 POSTING_READ16(MEMSWCTL);
6365
6366 rgvswctl |= MEMCTL_CMD_STS;
6367 I915_WRITE16(MEMSWCTL, rgvswctl);
6368
6369 return true;
6370}
6371
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006372static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006373{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006374 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006375 u8 fmax, fmin, fstart, vstart;
6376
Daniel Vetter92703882012-08-09 16:46:01 +02006377 spin_lock_irq(&mchdev_lock);
6378
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006379 rgvmodectl = I915_READ(MEMMODECTL);
6380
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006381 /* Enable temp reporting */
6382 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6383 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6384
6385 /* 100ms RC evaluation intervals */
6386 I915_WRITE(RCUPEI, 100000);
6387 I915_WRITE(RCDNEI, 100000);
6388
6389 /* Set max/min thresholds to 90ms and 80ms respectively */
6390 I915_WRITE(RCBMAXAVG, 90000);
6391 I915_WRITE(RCBMINAVG, 80000);
6392
6393 I915_WRITE(MEMIHYST, 1);
6394
6395 /* Set up min, max, and cur for interrupt handling */
6396 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6397 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6398 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6399 MEMMODE_FSTART_SHIFT;
6400
Ville Syrjälä616847e2015-09-18 20:03:19 +03006401 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006402 PXVFREQ_PX_SHIFT;
6403
Daniel Vetter20e4d402012-08-08 23:35:39 +02006404 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6405 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006406
Daniel Vetter20e4d402012-08-08 23:35:39 +02006407 dev_priv->ips.max_delay = fstart;
6408 dev_priv->ips.min_delay = fmin;
6409 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006410
6411 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6412 fmax, fmin, fstart);
6413
6414 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6415
6416 /*
6417 * Interrupts will be enabled in ironlake_irq_postinstall
6418 */
6419
6420 I915_WRITE(VIDSTART, vstart);
6421 POSTING_READ(VIDSTART);
6422
6423 rgvmodectl |= MEMMODE_SWMODE_EN;
6424 I915_WRITE(MEMMODECTL, rgvmodectl);
6425
Daniel Vetter92703882012-08-09 16:46:01 +02006426 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006427 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006428 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006429
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006430 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006431
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006432 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6433 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006434 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006435 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006436 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006437
6438 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006439}
6440
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006441static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006442{
Daniel Vetter92703882012-08-09 16:46:01 +02006443 u16 rgvswctl;
6444
6445 spin_lock_irq(&mchdev_lock);
6446
6447 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006448
6449 /* Ack interrupts, disable EFC interrupt */
6450 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6451 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6452 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6453 I915_WRITE(DEIIR, DE_PCU_EVENT);
6454 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6455
6456 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006457 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006458 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006459 rgvswctl |= MEMCTL_CMD_STS;
6460 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006461 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006462
Daniel Vetter92703882012-08-09 16:46:01 +02006463 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006464}
6465
Daniel Vetteracbe9472012-07-26 11:50:05 +02006466/* There's a funny hw issue where the hw returns all 0 when reading from
6467 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6468 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6469 * all limits and the gpu stuck at whatever frequency it is at atm).
6470 */
Akash Goel74ef1172015-03-06 11:07:19 +05306471static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006472{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006473 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006474 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006475
Daniel Vetter20b46e52012-07-26 11:16:14 +02006476 /* Only set the down limit when we've reached the lowest level to avoid
6477 * getting more interrupts, otherwise leave this clear. This prevents a
6478 * race in the hw when coming out of rc6: There's a tiny window where
6479 * the hw runs at the minimal clock before selecting the desired
6480 * frequency, if the down threshold expires in that window we will not
6481 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006482 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006483 limits = (rps->max_freq_softlimit) << 23;
6484 if (val <= rps->min_freq_softlimit)
6485 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306486 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006487 limits = rps->max_freq_softlimit << 24;
6488 if (val <= rps->min_freq_softlimit)
6489 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306490 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006491
6492 return limits;
6493}
6494
Chris Wilson60548c52018-07-31 14:26:29 +01006495static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006496{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006497 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306498 u32 threshold_up = 0, threshold_down = 0; /* in % */
6499 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006500
Chris Wilson60548c52018-07-31 14:26:29 +01006501 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006502
Chris Wilson60548c52018-07-31 14:26:29 +01006503 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006504 return;
6505
6506 /* Note the units here are not exactly 1us, but 1280ns. */
6507 switch (new_power) {
6508 case LOW_POWER:
6509 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306510 ei_up = 16000;
6511 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006512
6513 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306514 ei_down = 32000;
6515 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006516 break;
6517
6518 case BETWEEN:
6519 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306520 ei_up = 13000;
6521 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006522
6523 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306524 ei_down = 32000;
6525 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006526 break;
6527
6528 case HIGH_POWER:
6529 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306530 ei_up = 10000;
6531 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006532
6533 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306534 ei_down = 32000;
6535 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006536 break;
6537 }
6538
Mika Kuoppala6067a272017-02-15 15:52:59 +02006539 /* When byt can survive without system hang with dynamic
6540 * sw freq adjustments, this restriction can be lifted.
6541 */
6542 if (IS_VALLEYVIEW(dev_priv))
6543 goto skip_hw_write;
6544
Akash Goel8a586432015-03-06 11:07:18 +05306545 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006546 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306547 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006548 GT_INTERVAL_FROM_US(dev_priv,
6549 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306550
6551 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006552 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306553 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006554 GT_INTERVAL_FROM_US(dev_priv,
6555 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306556
Chris Wilsona72b5622016-07-02 15:35:59 +01006557 I915_WRITE(GEN6_RP_CONTROL,
6558 GEN6_RP_MEDIA_TURBO |
6559 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6560 GEN6_RP_MEDIA_IS_GFX |
6561 GEN6_RP_ENABLE |
6562 GEN6_RP_UP_BUSY_AVG |
6563 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306564
Mika Kuoppala6067a272017-02-15 15:52:59 +02006565skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006566 rps->power.mode = new_power;
6567 rps->power.up_threshold = threshold_up;
6568 rps->power.down_threshold = threshold_down;
6569}
6570
6571static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6572{
6573 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6574 int new_power;
6575
6576 new_power = rps->power.mode;
6577 switch (rps->power.mode) {
6578 case LOW_POWER:
6579 if (val > rps->efficient_freq + 1 &&
6580 val > rps->cur_freq)
6581 new_power = BETWEEN;
6582 break;
6583
6584 case BETWEEN:
6585 if (val <= rps->efficient_freq &&
6586 val < rps->cur_freq)
6587 new_power = LOW_POWER;
6588 else if (val >= rps->rp0_freq &&
6589 val > rps->cur_freq)
6590 new_power = HIGH_POWER;
6591 break;
6592
6593 case HIGH_POWER:
6594 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6595 val < rps->cur_freq)
6596 new_power = BETWEEN;
6597 break;
6598 }
6599 /* Max/min bins are special */
6600 if (val <= rps->min_freq_softlimit)
6601 new_power = LOW_POWER;
6602 if (val >= rps->max_freq_softlimit)
6603 new_power = HIGH_POWER;
6604
6605 mutex_lock(&rps->power.mutex);
6606 if (rps->power.interactive)
6607 new_power = HIGH_POWER;
6608 rps_set_power(dev_priv, new_power);
6609 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006610}
6611
Chris Wilson60548c52018-07-31 14:26:29 +01006612void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6613{
6614 struct intel_rps *rps = &i915->gt_pm.rps;
6615
6616 if (INTEL_GEN(i915) < 6)
6617 return;
6618
6619 mutex_lock(&rps->power.mutex);
6620 if (interactive) {
6621 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6622 rps_set_power(i915, HIGH_POWER);
6623 } else {
6624 GEM_BUG_ON(!rps->power.interactive);
6625 rps->power.interactive--;
6626 }
6627 mutex_unlock(&rps->power.mutex);
6628}
6629
Chris Wilson2876ce72014-03-28 08:03:34 +00006630static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6631{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006632 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006633 u32 mask = 0;
6634
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006635 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006636 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006637 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006638 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006639 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006640
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006641 mask &= dev_priv->pm_rps_events;
6642
Imre Deak59d02a12014-12-19 19:33:26 +02006643 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006644}
6645
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006646/* gen6_set_rps is called to update the frequency request, but should also be
6647 * called when the range (min_delay and max_delay) is modified so that we can
6648 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006649static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006650{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006651 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6652
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006653 /* min/max delay may still have been modified so be sure to
6654 * write the limits value.
6655 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006656 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006657 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006658
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006659 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306660 I915_WRITE(GEN6_RPNSWREQ,
6661 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006662 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006663 I915_WRITE(GEN6_RPNSWREQ,
6664 HSW_FREQUENCY(val));
6665 else
6666 I915_WRITE(GEN6_RPNSWREQ,
6667 GEN6_FREQUENCY(val) |
6668 GEN6_OFFSET(0) |
6669 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006670 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006671
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006672 /* Make sure we continue to get interrupts
6673 * until we hit the minimum or maximum frequencies.
6674 */
Akash Goel74ef1172015-03-06 11:07:19 +05306675 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006676 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006677
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006678 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006679 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006680
6681 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006682}
6683
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006684static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006685{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006686 int err;
6687
Chris Wilsondc979972016-05-10 14:10:04 +01006688 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006689 "Odd GPU freq value\n"))
6690 val &= ~1;
6691
Deepak Scd25dd52015-07-10 18:31:40 +05306692 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6693
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006694 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006695 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6696 if (err)
6697 return err;
6698
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006699 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006700 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006701
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006702 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006703 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006704
6705 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006706}
6707
Deepak Sa7f6e232015-05-09 18:04:44 +05306708/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306709 *
6710 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306711 * 1. Forcewake Media well.
6712 * 2. Request idle freq.
6713 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306714*/
6715static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6716{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006717 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6718 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006719 int err;
Deepak S5549d252014-06-28 11:26:11 +05306720
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006721 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306722 return;
6723
Chris Wilsonc9efef72017-01-02 15:28:45 +00006724 /* The punit delays the write of the frequency and voltage until it
6725 * determines the GPU is awake. During normal usage we don't want to
6726 * waste power changing the frequency if the GPU is sleeping (rc6).
6727 * However, the GPU and driver is now idle and we do not want to delay
6728 * switching to minimum voltage (reducing power whilst idle) as we do
6729 * not expect to be woken in the near future and so must flush the
6730 * change by waking the device.
6731 *
6732 * We choose to take the media powerwell (either would do to trick the
6733 * punit into committing the voltage change) as that takes a lot less
6734 * power than the render powerwell.
6735 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306736 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006737 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306738 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006739
6740 if (err)
6741 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306742}
6743
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006744void gen6_rps_busy(struct drm_i915_private *dev_priv)
6745{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006746 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6747
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006748 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006749 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006750 u8 freq;
6751
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006752 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006753 gen6_rps_reset_ei(dev_priv);
6754 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006755 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006756
Chris Wilsonc33d2472016-07-04 08:08:36 +01006757 gen6_enable_rps_interrupts(dev_priv);
6758
Chris Wilsonbd648182017-02-10 15:03:48 +00006759 /* Use the user's desired frequency as a guide, but for better
6760 * performance, jump directly to RPe as our starting frequency.
6761 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006762 freq = max(rps->cur_freq,
6763 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006764
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006765 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006766 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006767 rps->min_freq_softlimit,
6768 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006769 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006770 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006771 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006772}
6773
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006774void gen6_rps_idle(struct drm_i915_private *dev_priv)
6775{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006776 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6777
Chris Wilsonc33d2472016-07-04 08:08:36 +01006778 /* Flush our bottom-half so that it does not race with us
6779 * setting the idle frequency and so that it is bounded by
6780 * our rpm wakeref. And then disable the interrupts to stop any
6781 * futher RPS reclocking whilst we are asleep.
6782 */
6783 gen6_disable_rps_interrupts(dev_priv);
6784
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006785 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006786 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006787 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306788 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006789 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006790 gen6_set_rps(dev_priv, rps->idle_freq);
6791 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006792 I915_WRITE(GEN6_PMINTRMSK,
6793 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006794 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006795 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006796}
6797
Chris Wilson62eb3c22019-02-13 09:25:04 +00006798void gen6_rps_boost(struct i915_request *rq)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006799{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006800 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006801 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006802 bool boost;
6803
Chris Wilson8d3afd72015-05-21 21:01:47 +01006804 /* This is intentionally racy! We peek at the state here, then
6805 * validate inside the RPS worker.
6806 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006807 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006808 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006809
Chris Wilson0e218342019-01-21 22:21:02 +00006810 if (i915_request_signaled(rq))
Chris Wilson253a2812018-02-06 14:31:37 +00006811 return;
6812
Chris Wilsone61e0f52018-02-21 09:56:36 +00006813 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006814 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006815 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006816 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6817 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006818 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006819 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006820 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006821 if (!boost)
6822 return;
6823
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006824 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6825 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006826
Chris Wilson62eb3c22019-02-13 09:25:04 +00006827 atomic_inc(&rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006828}
6829
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006830int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006831{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006832 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006833 int err;
6834
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006835 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006836 GEM_BUG_ON(val > rps->max_freq);
6837 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006838
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006839 if (!rps->enabled) {
6840 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006841 return 0;
6842 }
6843
Chris Wilsondc979972016-05-10 14:10:04 +01006844 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006845 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006846 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006847 err = gen6_set_rps(dev_priv, val);
6848
6849 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006850}
6851
Chris Wilsondc979972016-05-10 14:10:04 +01006852static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006853{
Zhe Wang20e49362014-11-04 17:07:05 +00006854 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006855 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006856}
6857
Chris Wilsondc979972016-05-10 14:10:04 +01006858static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306859{
Akash Goel2030d682016-04-23 00:05:45 +05306860 I915_WRITE(GEN6_RP_CONTROL, 0);
6861}
6862
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006863static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006864{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006865 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006866}
6867
6868static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6869{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006870 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306871 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006872}
6873
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006874static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306875{
Deepak S38807742014-05-23 21:00:15 +05306876 I915_WRITE(GEN6_RC_CONTROL, 0);
6877}
6878
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006879static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6880{
6881 I915_WRITE(GEN6_RP_CONTROL, 0);
6882}
6883
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006884static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006885{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006886 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006887 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006888 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006889
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006890 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006891
Mika Kuoppala59bad942015-01-16 11:34:40 +02006892 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006893}
6894
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006895static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6896{
6897 I915_WRITE(GEN6_RP_CONTROL, 0);
6898}
6899
Chris Wilsondc979972016-05-10 14:10:04 +01006900static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306901{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306902 bool enable_rc6 = true;
6903 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006904 u32 rc_ctl;
6905 int rc_sw_target;
6906
6907 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6908 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6909 RC_SW_TARGET_STATE_SHIFT;
6910 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6911 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6912 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6913 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6914 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306915
6916 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006917 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306918 enable_rc6 = false;
6919 }
6920
6921 /*
6922 * The exact context size is not known for BXT, so assume a page size
6923 * for this check.
6924 */
6925 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006926 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6927 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006928 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306929 enable_rc6 = false;
6930 }
6931
6932 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6933 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6934 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6935 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006936 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306937 enable_rc6 = false;
6938 }
6939
Imre Deakfc619842016-06-29 19:13:55 +03006940 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6941 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6942 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6943 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6944 enable_rc6 = false;
6945 }
6946
6947 if (!I915_READ(GEN6_GFXPAUSE)) {
6948 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6949 enable_rc6 = false;
6950 }
6951
6952 if (!I915_READ(GEN8_MISC_CTRL0)) {
6953 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306954 enable_rc6 = false;
6955 }
6956
6957 return enable_rc6;
6958}
6959
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006960static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006961{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006962 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006963
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006964 /* Powersaving is controlled by the host when inside a VM */
6965 if (intel_vgpu_active(i915))
6966 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306967
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006968 if (info->has_rc6 &&
6969 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306970 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006971 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306972 }
6973
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006974 /*
6975 * We assume that we do not have any deep rc6 levels if we don't have
6976 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6977 * as the initial coarse check for rc6 in general, moving on to
6978 * progressively finer/deeper levels.
6979 */
6980 if (!info->has_rc6 && info->has_rc6p)
6981 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006982
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006983 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006984}
6985
Chris Wilsondc979972016-05-10 14:10:04 +01006986static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006987{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006988 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6989
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006990 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006991
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006992 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006993 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006994 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006995 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6996 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6997 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006998 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006999 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007000 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
7001 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7002 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007003 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007004 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007005 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007006
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007007 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01007008 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007009 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007010 u32 ddcc_status = 0;
7011
7012 if (sandybridge_pcode_read(dev_priv,
7013 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
7014 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007015 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08007016 clamp_t(u8,
7017 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007018 rps->min_freq,
7019 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007020 }
7021
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007022 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05307023 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01007024 * the natural hardware unit for SKL
7025 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007026 rps->rp0_freq *= GEN9_FREQ_SCALER;
7027 rps->rp1_freq *= GEN9_FREQ_SCALER;
7028 rps->min_freq *= GEN9_FREQ_SCALER;
7029 rps->max_freq *= GEN9_FREQ_SCALER;
7030 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05307031 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007032}
7033
Chris Wilson3a45b052016-07-13 09:10:32 +01007034static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007035 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01007036{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007037 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7038 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01007039
7040 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01007041 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007042 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01007043
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007044 if (set(dev_priv, freq))
7045 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01007046}
7047
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007048/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01007049static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00007050{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007051 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7052
David Weinehall36fe7782017-11-17 10:01:46 +02007053 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007054 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02007055 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7056 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007057
Akash Goel0beb0592015-03-06 11:07:20 +05307058 /* 1 second timeout*/
7059 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7060 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7061
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007062 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007063
Akash Goel0beb0592015-03-06 11:07:20 +05307064 /* Leaning on the below call to gen6_set_rps to program/setup the
7065 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7066 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007067 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007068
7069 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7070}
7071
Chris Wilsondc979972016-05-10 14:10:04 +01007072static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007073{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007074 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307075 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007076 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007077
7078 /* 1a: Software RC state - RC0 */
7079 I915_WRITE(GEN6_RC_STATE, 0);
7080
7081 /* 1b: Get forcewake during program sequence. Although the driver
7082 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007083 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007084
7085 /* 2a: Disable RC states. */
7086 I915_WRITE(GEN6_RC_CONTROL, 0);
7087
7088 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007089 if (INTEL_GEN(dev_priv) >= 10) {
7090 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7091 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7092 } else if (IS_SKYLAKE(dev_priv)) {
7093 /*
7094 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7095 * when CPG is enabled
7096 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307097 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007098 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307099 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007100 }
7101
Zhe Wang20e49362014-11-04 17:07:05 +00007102 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7103 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307104 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007105 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307106
Dave Gordon1a3d1892016-05-13 15:36:30 +01007107 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307108 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7109
Zhe Wang20e49362014-11-04 17:07:05 +00007110 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007111
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007112 /*
7113 * 2c: Program Coarse Power Gating Policies.
7114 *
7115 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7116 * use instead is a more conservative estimate for the maximum time
7117 * it takes us to service a CS interrupt and submit a new ELSP - that
7118 * is the time which the GPU is idle waiting for the CPU to select the
7119 * next request to execute. If the idle hysteresis is less than that
7120 * interrupt service latency, the hardware will automatically gate
7121 * the power well and we will then incur the wake up cost on top of
7122 * the service latency. A similar guide from intel_pstate is that we
7123 * do not want the enable hysteresis to less than the wakeup latency.
7124 *
7125 * igt/gem_exec_nop/sequential provides a rough estimate for the
7126 * service latency, and puts it around 10us for Broadwell (and other
7127 * big core) and around 40us for Broxton (and other low power cores).
7128 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7129 * However, the wakeup latency on Broxton is closer to 100us. To be
7130 * conservative, we have to factor in a context switch on top (due
7131 * to ksoftirqd).
7132 */
7133 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7134 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007135
Zhe Wang20e49362014-11-04 17:07:05 +00007136 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007137 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007138
7139 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7140 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7141 rc6_mode = GEN7_RC_CTL_TO_MODE;
7142 else
7143 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7144
Chris Wilson1c044f92017-01-25 17:26:01 +00007145 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007146 GEN6_RC_CTL_HW_ENABLE |
7147 GEN6_RC_CTL_RC6_ENABLE |
7148 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007149
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307150 /*
7151 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007152 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307153 */
Chris Wilsondc979972016-05-10 14:10:04 +01007154 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307155 I915_WRITE(GEN9_PG_ENABLE, 0);
7156 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007157 I915_WRITE(GEN9_PG_ENABLE,
7158 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007159
Mika Kuoppala59bad942015-01-16 11:34:40 +02007160 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007161}
7162
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007163static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007164{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007165 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307166 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007167
7168 /* 1a: Software RC state - RC0 */
7169 I915_WRITE(GEN6_RC_STATE, 0);
7170
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007171 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007172 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007173 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007174
7175 /* 2a: Disable RC states. */
7176 I915_WRITE(GEN6_RC_CONTROL, 0);
7177
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007178 /* 2b: Program RC6 thresholds.*/
7179 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7180 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7181 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307182 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007183 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007184 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007185 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007186
7187 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007188
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007189 I915_WRITE(GEN6_RC_CONTROL,
7190 GEN6_RC_CTL_HW_ENABLE |
7191 GEN7_RC_CTL_TO_MODE |
7192 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007193
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007194 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7195}
7196
7197static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7198{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007199 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7200
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007201 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7202
7203 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007204 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007205 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007206 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007207 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007208 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7209 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007210
Daniel Vetter7526ed72014-09-29 15:07:19 +02007211 /* Docs recommend 900MHz, and 300 MHz respectively */
7212 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007213 rps->max_freq_softlimit << 24 |
7214 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007215
Daniel Vetter7526ed72014-09-29 15:07:19 +02007216 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7217 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7218 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7219 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007220
Daniel Vetter7526ed72014-09-29 15:07:19 +02007221 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007222
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007223 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007224 I915_WRITE(GEN6_RP_CONTROL,
7225 GEN6_RP_MEDIA_TURBO |
7226 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7227 GEN6_RP_MEDIA_IS_GFX |
7228 GEN6_RP_ENABLE |
7229 GEN6_RP_UP_BUSY_AVG |
7230 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007231
Chris Wilson3a45b052016-07-13 09:10:32 +01007232 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007233
Mika Kuoppala59bad942015-01-16 11:34:40 +02007234 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007235}
7236
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007237static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007238{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007239 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307240 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007241 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007242 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007243 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007244
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007245 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007246
7247 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007248 gtfifodbg = I915_READ(GTFIFODBG);
7249 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007250 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7251 I915_WRITE(GTFIFODBG, gtfifodbg);
7252 }
7253
Mika Kuoppala59bad942015-01-16 11:34:40 +02007254 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007255
7256 /* disable the counters and set deterministic thresholds */
7257 I915_WRITE(GEN6_RC_CONTROL, 0);
7258
7259 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7260 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7261 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7262 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7263 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7264
Akash Goel3b3f1652016-10-13 22:44:48 +05307265 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007266 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007267
7268 I915_WRITE(GEN6_RC_SLEEP, 0);
7269 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007270 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007271 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7272 else
7273 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007274 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007275 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7276
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007277 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007278 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7279 if (HAS_RC6p(dev_priv))
7280 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7281 if (HAS_RC6pp(dev_priv))
7282 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007283 I915_WRITE(GEN6_RC_CONTROL,
7284 rc6_mask |
7285 GEN6_RC_CTL_EI_MODE(1) |
7286 GEN6_RC_CTL_HW_ENABLE);
7287
Ben Widawsky31643d52012-09-26 10:34:01 -07007288 rc6vids = 0;
7289 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007290 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007291 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007292 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007293 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7294 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7295 rc6vids &= 0xffff00;
7296 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7297 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7298 if (ret)
7299 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7300 }
7301
Mika Kuoppala59bad942015-01-16 11:34:40 +02007302 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007303}
7304
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007305static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7306{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007307 /* Here begins a magic sequence of register writes to enable
7308 * auto-downclocking.
7309 *
7310 * Perhaps there might be some value in exposing these to
7311 * userspace...
7312 */
7313 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7314
7315 /* Power down if completely idle for over 50ms */
7316 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7317 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7318
7319 reset_rps(dev_priv, gen6_set_rps);
7320
7321 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7322}
7323
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007324static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007325{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007326 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007327 const int min_freq = 15;
7328 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007329 unsigned int gpu_freq;
7330 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307331 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007332 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007333
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007334 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007335
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007336 if (rps->max_freq <= rps->min_freq)
7337 return;
7338
Ben Widawskyeda79642013-10-07 17:15:48 -03007339 policy = cpufreq_cpu_get(0);
7340 if (policy) {
7341 max_ia_freq = policy->cpuinfo.max_freq;
7342 cpufreq_cpu_put(policy);
7343 } else {
7344 /*
7345 * Default to measured freq if none found, PCU will ensure we
7346 * don't go over
7347 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007348 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007349 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007350
7351 /* Convert from kHz to MHz */
7352 max_ia_freq /= 1000;
7353
Ben Widawsky153b4b952013-10-22 22:05:09 -07007354 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007355 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7356 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007357
Chris Wilsond586b5f2018-03-08 14:26:48 +00007358 min_gpu_freq = rps->min_freq;
7359 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007360 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307361 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007362 min_gpu_freq /= GEN9_FREQ_SCALER;
7363 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307364 }
7365
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007366 /*
7367 * For each potential GPU frequency, load a ring frequency we'd like
7368 * to use for memory access. We do this by specifying the IA frequency
7369 * the PCU should use as a reference to determine the ring frequency.
7370 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307371 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007372 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007373 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007374
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007375 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307376 /*
7377 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7378 * No floor required for ring frequency on SKL.
7379 */
7380 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007381 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007382 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7383 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007384 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007385 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007386 ring_freq = max(min_ring_freq, ring_freq);
7387 /* leave ia_freq as the default, chosen by cpufreq */
7388 } else {
7389 /* On older processors, there is no separate ring
7390 * clock domain, so in order to boost the bandwidth
7391 * of the ring, we need to upclock the CPU (ia_freq).
7392 *
7393 * For GPU frequencies less than 750MHz,
7394 * just use the lowest ring freq.
7395 */
7396 if (gpu_freq < min_freq)
7397 ia_freq = 800;
7398 else
7399 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7400 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7401 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007402
Ben Widawsky42c05262012-09-26 10:34:00 -07007403 sandybridge_pcode_write(dev_priv,
7404 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007405 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7406 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7407 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007408 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007409}
7410
Ville Syrjälä03af2042014-06-28 02:03:53 +03007411static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307412{
7413 u32 val, rp0;
7414
Jani Nikula5b5929c2015-10-07 11:17:46 +03007415 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307416
Jani Nikula02584042018-12-31 16:56:41 +02007417 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007418 case 8:
7419 /* (2 * 4) config */
7420 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7421 break;
7422 case 12:
7423 /* (2 * 6) config */
7424 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7425 break;
7426 case 16:
7427 /* (2 * 8) config */
7428 default:
7429 /* Setting (2 * 8) Min RP0 for any other combination */
7430 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7431 break;
Deepak S095acd52015-01-17 11:05:59 +05307432 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007433
7434 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7435
Deepak S2b6b3a02014-05-27 15:59:30 +05307436 return rp0;
7437}
7438
7439static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7440{
7441 u32 val, rpe;
7442
7443 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7444 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7445
7446 return rpe;
7447}
7448
Deepak S7707df42014-07-12 18:46:14 +05307449static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7450{
7451 u32 val, rp1;
7452
Jani Nikula5b5929c2015-10-07 11:17:46 +03007453 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7454 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7455
Deepak S7707df42014-07-12 18:46:14 +05307456 return rp1;
7457}
7458
Deepak S96676fe2016-08-12 18:46:41 +05307459static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7460{
7461 u32 val, rpn;
7462
7463 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7464 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7465 FB_GFX_FREQ_FUSE_MASK);
7466
7467 return rpn;
7468}
7469
Deepak Sf8f2b002014-07-10 13:16:21 +05307470static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7471{
7472 u32 val, rp1;
7473
7474 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7475
7476 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7477
7478 return rp1;
7479}
7480
Ville Syrjälä03af2042014-06-28 02:03:53 +03007481static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007482{
7483 u32 val, rp0;
7484
Jani Nikula64936252013-05-22 15:36:20 +03007485 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007486
7487 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7488 /* Clamp to max */
7489 rp0 = min_t(u32, rp0, 0xea);
7490
7491 return rp0;
7492}
7493
7494static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7495{
7496 u32 val, rpe;
7497
Jani Nikula64936252013-05-22 15:36:20 +03007498 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007499 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007500 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007501 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7502
7503 return rpe;
7504}
7505
Ville Syrjälä03af2042014-06-28 02:03:53 +03007506static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007507{
Imre Deak36146032014-12-04 18:39:35 +02007508 u32 val;
7509
7510 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7511 /*
7512 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7513 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7514 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7515 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7516 * to make sure it matches what Punit accepts.
7517 */
7518 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007519}
7520
Imre Deakae484342014-03-31 15:10:44 +03007521/* Check that the pctx buffer wasn't move under us. */
7522static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7523{
7524 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7525
Matthew Auld77894222017-12-11 15:18:18 +00007526 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007527 dev_priv->vlv_pctx->stolen->start);
7528}
7529
Deepak S38807742014-05-23 21:00:15 +05307530
7531/* Check that the pcbr address is not empty. */
7532static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7533{
7534 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7535
7536 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7537}
7538
Chris Wilsondc979972016-05-10 14:10:04 +01007539static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307540{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007541 resource_size_t pctx_paddr, paddr;
7542 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307543 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307544
Deepak S38807742014-05-23 21:00:15 +05307545 pcbr = I915_READ(VLV_PCBR);
7546 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007547 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007548 paddr = dev_priv->dsm.end + 1 - pctx_size;
7549 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307550
7551 pctx_paddr = (paddr & (~4095));
7552 I915_WRITE(VLV_PCBR, pctx_paddr);
7553 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007554
7555 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307556}
7557
Chris Wilsondc979972016-05-10 14:10:04 +01007558static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007559{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007560 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007561 resource_size_t pctx_paddr;
7562 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007563 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007564
7565 pcbr = I915_READ(VLV_PCBR);
7566 if (pcbr) {
7567 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007568 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007569
Matthew Auld77894222017-12-11 15:18:18 +00007570 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007571 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007572 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007573 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007574 pctx_size);
7575 goto out;
7576 }
7577
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007578 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7579
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007580 /*
7581 * From the Gunit register HAS:
7582 * The Gfx driver is expected to program this register and ensure
7583 * proper allocation within Gfx stolen memory. For example, this
7584 * register should be programmed such than the PCBR range does not
7585 * overlap with other ranges, such as the frame buffer, protected
7586 * memory, or any other relevant ranges.
7587 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007588 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007589 if (!pctx) {
7590 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007591 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007592 }
7593
Matthew Auld77894222017-12-11 15:18:18 +00007594 GEM_BUG_ON(range_overflows_t(u64,
7595 dev_priv->dsm.start,
7596 pctx->stolen->start,
7597 U32_MAX));
7598 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007599 I915_WRITE(VLV_PCBR, pctx_paddr);
7600
7601out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007602 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007603 dev_priv->vlv_pctx = pctx;
7604}
7605
Chris Wilsondc979972016-05-10 14:10:04 +01007606static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007607{
Chris Wilson818fed42018-07-12 11:54:54 +01007608 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007609
Chris Wilson818fed42018-07-12 11:54:54 +01007610 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7611 if (pctx)
7612 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007613}
7614
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007615static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7616{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007617 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007618 vlv_get_cck_clock(dev_priv, "GPLL ref",
7619 CCK_GPLL_CLOCK_CONTROL,
7620 dev_priv->czclk_freq);
7621
7622 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007623 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007624}
7625
Chris Wilsondc979972016-05-10 14:10:04 +01007626static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007627{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007628 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007629 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007630
Chris Wilsondc979972016-05-10 14:10:04 +01007631 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007632
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007633 vlv_init_gpll_ref_freq(dev_priv);
7634
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007635 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7636 switch ((val >> 6) & 3) {
7637 case 0:
7638 case 1:
7639 dev_priv->mem_freq = 800;
7640 break;
7641 case 2:
7642 dev_priv->mem_freq = 1066;
7643 break;
7644 case 3:
7645 dev_priv->mem_freq = 1333;
7646 break;
7647 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007648 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007649
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007650 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7651 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007652 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007653 intel_gpu_freq(dev_priv, rps->max_freq),
7654 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007655
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007656 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007657 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007658 intel_gpu_freq(dev_priv, rps->efficient_freq),
7659 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007660
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007661 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307662 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007663 intel_gpu_freq(dev_priv, rps->rp1_freq),
7664 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307665
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007666 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007667 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007668 intel_gpu_freq(dev_priv, rps->min_freq),
7669 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007670}
7671
Chris Wilsondc979972016-05-10 14:10:04 +01007672static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307673{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007674 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007675 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307676
Chris Wilsondc979972016-05-10 14:10:04 +01007677 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307678
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007679 vlv_init_gpll_ref_freq(dev_priv);
7680
Ville Syrjäläa5805162015-05-26 20:42:30 +03007681 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007682 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007683 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007684
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007685 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007686 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007687 dev_priv->mem_freq = 2000;
7688 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007689 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007690 dev_priv->mem_freq = 1600;
7691 break;
7692 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007693 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007694
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007695 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7696 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307697 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007698 intel_gpu_freq(dev_priv, rps->max_freq),
7699 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307700
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007701 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307702 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007703 intel_gpu_freq(dev_priv, rps->efficient_freq),
7704 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307705
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007706 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307707 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007708 intel_gpu_freq(dev_priv, rps->rp1_freq),
7709 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307710
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007711 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307712 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007713 intel_gpu_freq(dev_priv, rps->min_freq),
7714 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307715
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007716 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7717 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007718 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307719}
7720
Chris Wilsondc979972016-05-10 14:10:04 +01007721static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007722{
Chris Wilsondc979972016-05-10 14:10:04 +01007723 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007724}
7725
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007726static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307727{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007728 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307729 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007730 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307731
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007732 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7733 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307734 if (gtfifodbg) {
7735 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7736 gtfifodbg);
7737 I915_WRITE(GTFIFODBG, gtfifodbg);
7738 }
7739
7740 cherryview_check_pctx(dev_priv);
7741
7742 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7743 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007744 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307745
Ville Syrjälä160614a2015-01-19 13:50:47 +02007746 /* Disable RC states. */
7747 I915_WRITE(GEN6_RC_CONTROL, 0);
7748
Deepak S38807742014-05-23 21:00:15 +05307749 /* 2a: Program RC6 thresholds.*/
7750 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7751 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7752 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7753
Akash Goel3b3f1652016-10-13 22:44:48 +05307754 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007755 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307756 I915_WRITE(GEN6_RC_SLEEP, 0);
7757
Deepak Sf4f71c72015-03-28 15:23:35 +05307758 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7759 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307760
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007761 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307762 I915_WRITE(VLV_COUNTER_CONTROL,
7763 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7764 VLV_MEDIA_RC6_COUNT_EN |
7765 VLV_RENDER_RC6_COUNT_EN));
7766
7767 /* For now we assume BIOS is allocating and populating the PCBR */
7768 pcbr = I915_READ(VLV_PCBR);
7769
Deepak S38807742014-05-23 21:00:15 +05307770 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007771 rc6_mode = 0;
7772 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007773 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307774 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7775
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007776 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7777}
7778
7779static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7780{
7781 u32 val;
7782
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007783 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7784
7785 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007786 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307787 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7788 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7789 I915_WRITE(GEN6_RP_UP_EI, 66000);
7790 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7791
7792 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7793
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007794 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307795 I915_WRITE(GEN6_RP_CONTROL,
7796 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007797 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307798 GEN6_RP_ENABLE |
7799 GEN6_RP_UP_BUSY_AVG |
7800 GEN6_RP_DOWN_IDLE_AVG);
7801
Deepak S3ef62342015-04-29 08:36:24 +05307802 /* Setting Fixed Bias */
7803 val = VLV_OVERRIDE_EN |
7804 VLV_SOC_TDP_EN |
7805 CHV_BIAS_CPU_50_SOC_50;
7806 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7807
Deepak S2b6b3a02014-05-27 15:59:30 +05307808 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7809
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007810 /* RPS code assumes GPLL is used */
7811 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7812
Jani Nikula742f4912015-09-03 11:16:09 +03007813 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307814 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7815
Chris Wilson3a45b052016-07-13 09:10:32 +01007816 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307817
Mika Kuoppala59bad942015-01-16 11:34:40 +02007818 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307819}
7820
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007821static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007822{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007823 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307824 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007825 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007826
Imre Deakae484342014-03-31 15:10:44 +03007827 valleyview_check_pctx(dev_priv);
7828
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007829 gtfifodbg = I915_READ(GTFIFODBG);
7830 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007831 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7832 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007833 I915_WRITE(GTFIFODBG, gtfifodbg);
7834 }
7835
Mika Kuoppala59bad942015-01-16 11:34:40 +02007836 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007837
Ville Syrjälä160614a2015-01-19 13:50:47 +02007838 /* Disable RC states. */
7839 I915_WRITE(GEN6_RC_CONTROL, 0);
7840
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007841 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7842 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7843 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7844
7845 for_each_engine(engine, dev_priv, id)
7846 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7847
7848 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7849
7850 /* Allows RC6 residency counter to work */
7851 I915_WRITE(VLV_COUNTER_CONTROL,
7852 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7853 VLV_MEDIA_RC0_COUNT_EN |
7854 VLV_RENDER_RC0_COUNT_EN |
7855 VLV_MEDIA_RC6_COUNT_EN |
7856 VLV_RENDER_RC6_COUNT_EN));
7857
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007858 I915_WRITE(GEN6_RC_CONTROL,
7859 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007860
7861 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7862}
7863
7864static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7865{
7866 u32 val;
7867
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007868 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7869
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007870 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007871 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7872 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7873 I915_WRITE(GEN6_RP_UP_EI, 66000);
7874 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7875
7876 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7877
7878 I915_WRITE(GEN6_RP_CONTROL,
7879 GEN6_RP_MEDIA_TURBO |
7880 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7881 GEN6_RP_MEDIA_IS_GFX |
7882 GEN6_RP_ENABLE |
7883 GEN6_RP_UP_BUSY_AVG |
7884 GEN6_RP_DOWN_IDLE_CONT);
7885
Deepak S3ef62342015-04-29 08:36:24 +05307886 /* Setting Fixed Bias */
7887 val = VLV_OVERRIDE_EN |
7888 VLV_SOC_TDP_EN |
7889 VLV_BIAS_CPU_125_SOC_875;
7890 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7891
Jani Nikula64936252013-05-22 15:36:20 +03007892 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007893
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007894 /* RPS code assumes GPLL is used */
7895 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7896
Jani Nikula742f4912015-09-03 11:16:09 +03007897 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007898 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7899
Chris Wilson3a45b052016-07-13 09:10:32 +01007900 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007901
Mika Kuoppala59bad942015-01-16 11:34:40 +02007902 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007903}
7904
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007905static unsigned long intel_pxfreq(u32 vidfreq)
7906{
7907 unsigned long freq;
7908 int div = (vidfreq & 0x3f0000) >> 16;
7909 int post = (vidfreq & 0x3000) >> 12;
7910 int pre = (vidfreq & 0x7);
7911
7912 if (!pre)
7913 return 0;
7914
7915 freq = ((div * 133333) / ((1<<post) * pre));
7916
7917 return freq;
7918}
7919
Daniel Vettereb48eb02012-04-26 23:28:12 +02007920static const struct cparams {
7921 u16 i;
7922 u16 t;
7923 u16 m;
7924 u16 c;
7925} cparams[] = {
7926 { 1, 1333, 301, 28664 },
7927 { 1, 1066, 294, 24460 },
7928 { 1, 800, 294, 25192 },
7929 { 0, 1333, 276, 27605 },
7930 { 0, 1066, 276, 27605 },
7931 { 0, 800, 231, 23784 },
7932};
7933
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007934static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007935{
7936 u64 total_count, diff, ret;
7937 u32 count1, count2, count3, m = 0, c = 0;
7938 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7939 int i;
7940
Chris Wilson67520412017-03-02 13:28:01 +00007941 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007942
Daniel Vetter20e4d402012-08-08 23:35:39 +02007943 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007944
7945 /* Prevent division-by-zero if we are asking too fast.
7946 * Also, we don't get interesting results if we are polling
7947 * faster than once in 10ms, so just return the saved value
7948 * in such cases.
7949 */
7950 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007951 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007952
7953 count1 = I915_READ(DMIEC);
7954 count2 = I915_READ(DDREC);
7955 count3 = I915_READ(CSIEC);
7956
7957 total_count = count1 + count2 + count3;
7958
7959 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007960 if (total_count < dev_priv->ips.last_count1) {
7961 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007962 diff += total_count;
7963 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007964 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007965 }
7966
7967 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007968 if (cparams[i].i == dev_priv->ips.c_m &&
7969 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007970 m = cparams[i].m;
7971 c = cparams[i].c;
7972 break;
7973 }
7974 }
7975
7976 diff = div_u64(diff, diff1);
7977 ret = ((m * diff) + c);
7978 ret = div_u64(ret, 10);
7979
Daniel Vetter20e4d402012-08-08 23:35:39 +02007980 dev_priv->ips.last_count1 = total_count;
7981 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007982
Daniel Vetter20e4d402012-08-08 23:35:39 +02007983 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007984
7985 return ret;
7986}
7987
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007988unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7989{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00007990 intel_wakeref_t wakeref;
7991 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007992
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007993 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007994 return 0;
7995
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00007996 with_intel_runtime_pm(dev_priv, wakeref) {
7997 spin_lock_irq(&mchdev_lock);
7998 val = __i915_chipset_val(dev_priv);
7999 spin_unlock_irq(&mchdev_lock);
8000 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008001
8002 return val;
8003}
8004
Daniel Vettereb48eb02012-04-26 23:28:12 +02008005unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
8006{
8007 unsigned long m, x, b;
8008 u32 tsfs;
8009
8010 tsfs = I915_READ(TSFS);
8011
8012 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
8013 x = I915_READ8(TR1);
8014
8015 b = tsfs & TSFS_INTR_MASK;
8016
8017 return ((m * x) / 127) - b;
8018}
8019
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008020static int _pxvid_to_vd(u8 pxvid)
8021{
8022 if (pxvid == 0)
8023 return 0;
8024
8025 if (pxvid >= 8 && pxvid < 31)
8026 pxvid = 31;
8027
8028 return (pxvid + 2) * 125;
8029}
8030
8031static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008032{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008033 const int vd = _pxvid_to_vd(pxvid);
8034 const int vm = vd - 1125;
8035
Chris Wilsondc979972016-05-10 14:10:04 +01008036 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008037 return vm > 0 ? vm : 0;
8038
8039 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008040}
8041
Daniel Vetter02d71952012-08-09 16:44:54 +02008042static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008043{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008044 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008045 u32 count;
8046
Chris Wilson67520412017-03-02 13:28:01 +00008047 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008048
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008049 now = ktime_get_raw_ns();
8050 diffms = now - dev_priv->ips.last_time2;
8051 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008052
8053 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008054 if (!diffms)
8055 return;
8056
8057 count = I915_READ(GFXEC);
8058
Daniel Vetter20e4d402012-08-08 23:35:39 +02008059 if (count < dev_priv->ips.last_count2) {
8060 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008061 diff += count;
8062 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008063 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008064 }
8065
Daniel Vetter20e4d402012-08-08 23:35:39 +02008066 dev_priv->ips.last_count2 = count;
8067 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008068
8069 /* More magic constants... */
8070 diff = diff * 1181;
8071 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008072 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008073}
8074
Daniel Vetter02d71952012-08-09 16:44:54 +02008075void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8076{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008077 intel_wakeref_t wakeref;
8078
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008079 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02008080 return;
8081
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008082 with_intel_runtime_pm(dev_priv, wakeref) {
8083 spin_lock_irq(&mchdev_lock);
8084 __i915_update_gfx_val(dev_priv);
8085 spin_unlock_irq(&mchdev_lock);
8086 }
Daniel Vetter02d71952012-08-09 16:44:54 +02008087}
8088
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008089static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008090{
8091 unsigned long t, corr, state1, corr2, state2;
8092 u32 pxvid, ext_v;
8093
Chris Wilson67520412017-03-02 13:28:01 +00008094 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008095
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008096 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008097 pxvid = (pxvid >> 24) & 0x7f;
8098 ext_v = pvid_to_extvid(dev_priv, pxvid);
8099
8100 state1 = ext_v;
8101
8102 t = i915_mch_val(dev_priv);
8103
8104 /* Revel in the empirically derived constants */
8105
8106 /* Correction factor in 1/100000 units */
8107 if (t > 80)
8108 corr = ((t * 2349) + 135940);
8109 else if (t >= 50)
8110 corr = ((t * 964) + 29317);
8111 else /* < 50 */
8112 corr = ((t * 301) + 1004);
8113
8114 corr = corr * ((150142 * state1) / 10000 - 78642);
8115 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008116 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008117
8118 state2 = (corr2 * state1) / 10000;
8119 state2 /= 100; /* convert to mW */
8120
Daniel Vetter02d71952012-08-09 16:44:54 +02008121 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008122
Daniel Vetter20e4d402012-08-08 23:35:39 +02008123 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008124}
8125
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008126unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8127{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008128 intel_wakeref_t wakeref;
8129 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008130
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008131 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008132 return 0;
8133
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008134 with_intel_runtime_pm(dev_priv, wakeref) {
8135 spin_lock_irq(&mchdev_lock);
8136 val = __i915_gfx_val(dev_priv);
8137 spin_unlock_irq(&mchdev_lock);
8138 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008139
8140 return val;
8141}
8142
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008143static struct drm_i915_private *i915_mch_dev;
8144
8145static struct drm_i915_private *mchdev_get(void)
8146{
8147 struct drm_i915_private *i915;
8148
8149 rcu_read_lock();
8150 i915 = i915_mch_dev;
8151 if (!kref_get_unless_zero(&i915->drm.ref))
8152 i915 = NULL;
8153 rcu_read_unlock();
8154
8155 return i915;
8156}
8157
Daniel Vettereb48eb02012-04-26 23:28:12 +02008158/**
8159 * i915_read_mch_val - return value for IPS use
8160 *
8161 * Calculate and return a value for the IPS driver to use when deciding whether
8162 * we have thermal and power headroom to increase CPU or GPU power budget.
8163 */
8164unsigned long i915_read_mch_val(void)
8165{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008166 struct drm_i915_private *i915;
8167 unsigned long chipset_val = 0;
8168 unsigned long graphics_val = 0;
8169 intel_wakeref_t wakeref;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008170
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008171 i915 = mchdev_get();
8172 if (!i915)
8173 return 0;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008174
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008175 with_intel_runtime_pm(i915, wakeref) {
8176 spin_lock_irq(&mchdev_lock);
8177 chipset_val = __i915_chipset_val(i915);
8178 graphics_val = __i915_gfx_val(i915);
8179 spin_unlock_irq(&mchdev_lock);
8180 }
Daniel Vettereb48eb02012-04-26 23:28:12 +02008181
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008182 drm_dev_put(&i915->drm);
8183 return chipset_val + graphics_val;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008184}
8185EXPORT_SYMBOL_GPL(i915_read_mch_val);
8186
8187/**
8188 * i915_gpu_raise - raise GPU frequency limit
8189 *
8190 * Raise the limit; IPS indicates we have thermal headroom.
8191 */
8192bool i915_gpu_raise(void)
8193{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008194 struct drm_i915_private *i915;
8195
8196 i915 = mchdev_get();
8197 if (!i915)
8198 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008199
Daniel Vetter92703882012-08-09 16:46:01 +02008200 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008201 if (i915->ips.max_delay > i915->ips.fmax)
8202 i915->ips.max_delay--;
Daniel Vetter92703882012-08-09 16:46:01 +02008203 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008204
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008205 drm_dev_put(&i915->drm);
8206 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008207}
8208EXPORT_SYMBOL_GPL(i915_gpu_raise);
8209
8210/**
8211 * i915_gpu_lower - lower GPU frequency limit
8212 *
8213 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8214 * frequency maximum.
8215 */
8216bool i915_gpu_lower(void)
8217{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008218 struct drm_i915_private *i915;
8219
8220 i915 = mchdev_get();
8221 if (!i915)
8222 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008223
Daniel Vetter92703882012-08-09 16:46:01 +02008224 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008225 if (i915->ips.max_delay < i915->ips.min_delay)
8226 i915->ips.max_delay++;
Daniel Vetter92703882012-08-09 16:46:01 +02008227 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008228
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008229 drm_dev_put(&i915->drm);
8230 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008231}
8232EXPORT_SYMBOL_GPL(i915_gpu_lower);
8233
8234/**
8235 * i915_gpu_busy - indicate GPU business to IPS
8236 *
8237 * Tell the IPS driver whether or not the GPU is busy.
8238 */
8239bool i915_gpu_busy(void)
8240{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008241 struct drm_i915_private *i915;
8242 bool ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008243
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008244 i915 = mchdev_get();
8245 if (!i915)
8246 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008247
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008248 ret = i915->gt.awake;
8249
8250 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008251 return ret;
8252}
8253EXPORT_SYMBOL_GPL(i915_gpu_busy);
8254
8255/**
8256 * i915_gpu_turbo_disable - disable graphics turbo
8257 *
8258 * Disable graphics turbo by resetting the max frequency and setting the
8259 * current frequency to the default.
8260 */
8261bool i915_gpu_turbo_disable(void)
8262{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008263 struct drm_i915_private *i915;
8264 bool ret;
8265
8266 i915 = mchdev_get();
8267 if (!i915)
8268 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008269
Daniel Vetter92703882012-08-09 16:46:01 +02008270 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008271 i915->ips.max_delay = i915->ips.fstart;
8272 ret = ironlake_set_drps(i915, i915->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02008273 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008274
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008275 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008276 return ret;
8277}
8278EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8279
8280/**
8281 * Tells the intel_ips driver that the i915 driver is now loaded, if
8282 * IPS got loaded first.
8283 *
8284 * This awkward dance is so that neither module has to depend on the
8285 * other in order for IPS to do the appropriate communication of
8286 * GPU turbo limits to i915.
8287 */
8288static void
8289ips_ping_for_i915_load(void)
8290{
8291 void (*link)(void);
8292
8293 link = symbol_get(ips_link_to_i915_driver);
8294 if (link) {
8295 link();
8296 symbol_put(ips_link_to_i915_driver);
8297 }
8298}
8299
8300void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8301{
Daniel Vetter02d71952012-08-09 16:44:54 +02008302 /* We only register the i915 ips part with intel-ips once everything is
8303 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008304 rcu_assign_pointer(i915_mch_dev, dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008305
8306 ips_ping_for_i915_load();
8307}
8308
8309void intel_gpu_ips_teardown(void)
8310{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008311 rcu_assign_pointer(i915_mch_dev, NULL);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008312}
Deepak S76c3552f2014-01-30 23:08:16 +05308313
Chris Wilsondc979972016-05-10 14:10:04 +01008314static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008315{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008316 u32 lcfuse;
8317 u8 pxw[16];
8318 int i;
8319
8320 /* Disable to program */
8321 I915_WRITE(ECR, 0);
8322 POSTING_READ(ECR);
8323
8324 /* Program energy weights for various events */
8325 I915_WRITE(SDEW, 0x15040d00);
8326 I915_WRITE(CSIEW0, 0x007f0000);
8327 I915_WRITE(CSIEW1, 0x1e220004);
8328 I915_WRITE(CSIEW2, 0x04000004);
8329
8330 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008331 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008332 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008333 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008334
8335 /* Program P-state weights to account for frequency power adjustment */
8336 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008337 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008338 unsigned long freq = intel_pxfreq(pxvidfreq);
8339 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8340 PXVFREQ_PX_SHIFT;
8341 unsigned long val;
8342
8343 val = vid * vid;
8344 val *= (freq / 1000);
8345 val *= 255;
8346 val /= (127*127*900);
8347 if (val > 0xff)
8348 DRM_ERROR("bad pxval: %ld\n", val);
8349 pxw[i] = val;
8350 }
8351 /* Render standby states get 0 weight */
8352 pxw[14] = 0;
8353 pxw[15] = 0;
8354
8355 for (i = 0; i < 4; i++) {
8356 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8357 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008358 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008359 }
8360
8361 /* Adjust magic regs to magic values (more experimental results) */
8362 I915_WRITE(OGW0, 0);
8363 I915_WRITE(OGW1, 0);
8364 I915_WRITE(EG0, 0x00007f00);
8365 I915_WRITE(EG1, 0x0000000e);
8366 I915_WRITE(EG2, 0x000e0000);
8367 I915_WRITE(EG3, 0x68000300);
8368 I915_WRITE(EG4, 0x42000000);
8369 I915_WRITE(EG5, 0x00140031);
8370 I915_WRITE(EG6, 0);
8371 I915_WRITE(EG7, 0);
8372
8373 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008374 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008375
8376 /* Enable PMON + select events */
8377 I915_WRITE(ECR, 0x80000019);
8378
8379 lcfuse = I915_READ(LCFUSE02);
8380
Daniel Vetter20e4d402012-08-08 23:35:39 +02008381 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008382}
8383
Chris Wilsondc979972016-05-10 14:10:04 +01008384void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008385{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008386 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8387
Imre Deakb268c692015-12-15 20:10:31 +02008388 /*
8389 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8390 * requirement.
8391 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008392 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008393 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008394 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008395 }
Imre Deake6069ca2014-04-18 16:01:02 +03008396
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008397 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008398
8399 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008400 if (IS_CHERRYVIEW(dev_priv))
8401 cherryview_init_gt_powersave(dev_priv);
8402 else if (IS_VALLEYVIEW(dev_priv))
8403 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008404 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008405 gen6_init_rps_frequencies(dev_priv);
8406
8407 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008408 rps->idle_freq = rps->min_freq;
8409 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008410
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008411 rps->max_freq_softlimit = rps->max_freq;
8412 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008413
8414 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008415 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008416 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008417 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008418 intel_freq_opcode(dev_priv, 450));
8419
Chris Wilson99ac9612016-07-13 09:10:34 +01008420 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008421 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008422 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8423 u32 params = 0;
8424
8425 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8426 if (params & BIT(31)) { /* OC supported */
8427 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008428 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008429 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008430 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008431 }
8432 }
8433
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008434 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008435 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008436
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008437 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008438}
8439
Chris Wilsondc979972016-05-10 14:10:04 +01008440void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008441{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008442 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008443 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008444
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008445 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008446 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008447}
8448
Chris Wilson54b4f682016-07-21 21:16:19 +01008449/**
8450 * intel_suspend_gt_powersave - suspend PM work and helper threads
8451 * @dev_priv: i915 device
8452 *
8453 * We don't want to disable RC6 or other features here, we just want
8454 * to make sure any work we've queued has finished and won't bother
8455 * us while we're suspended.
8456 */
8457void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8458{
8459 if (INTEL_GEN(dev_priv) < 6)
8460 return;
8461
Chris Wilson54b4f682016-07-21 21:16:19 +01008462 /* gen6_rps_idle() will be called later to disable interrupts */
8463}
8464
Chris Wilsonb7137e02016-07-13 09:10:37 +01008465void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8466{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008467 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8468 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008469 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008470
Oscar Mateod02b98b2018-04-05 17:00:50 +03008471 if (INTEL_GEN(dev_priv) >= 11)
8472 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008473 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008474 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008475}
8476
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008477static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8478{
8479 lockdep_assert_held(&i915->pcu_lock);
8480
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008481 if (!i915->gt_pm.llc_pstate.enabled)
8482 return;
8483
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008484 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008485
8486 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008487}
8488
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008489static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8490{
8491 lockdep_assert_held(&dev_priv->pcu_lock);
8492
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008493 if (!dev_priv->gt_pm.rc6.enabled)
8494 return;
8495
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008496 if (INTEL_GEN(dev_priv) >= 9)
8497 gen9_disable_rc6(dev_priv);
8498 else if (IS_CHERRYVIEW(dev_priv))
8499 cherryview_disable_rc6(dev_priv);
8500 else if (IS_VALLEYVIEW(dev_priv))
8501 valleyview_disable_rc6(dev_priv);
8502 else if (INTEL_GEN(dev_priv) >= 6)
8503 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008504
8505 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008506}
8507
8508static void intel_disable_rps(struct drm_i915_private *dev_priv)
8509{
8510 lockdep_assert_held(&dev_priv->pcu_lock);
8511
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008512 if (!dev_priv->gt_pm.rps.enabled)
8513 return;
8514
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008515 if (INTEL_GEN(dev_priv) >= 9)
8516 gen9_disable_rps(dev_priv);
8517 else if (IS_CHERRYVIEW(dev_priv))
8518 cherryview_disable_rps(dev_priv);
8519 else if (IS_VALLEYVIEW(dev_priv))
8520 valleyview_disable_rps(dev_priv);
8521 else if (INTEL_GEN(dev_priv) >= 6)
8522 gen6_disable_rps(dev_priv);
8523 else if (IS_IRONLAKE_M(dev_priv))
8524 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008525
8526 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008527}
8528
Chris Wilsondc979972016-05-10 14:10:04 +01008529void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008530{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008531 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008532
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008533 intel_disable_rc6(dev_priv);
8534 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008535 if (HAS_LLC(dev_priv))
8536 intel_disable_llc_pstate(dev_priv);
8537
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008538 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008539}
8540
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008541static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8542{
8543 lockdep_assert_held(&i915->pcu_lock);
8544
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008545 if (i915->gt_pm.llc_pstate.enabled)
8546 return;
8547
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008548 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008549
8550 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008551}
8552
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008553static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8554{
8555 lockdep_assert_held(&dev_priv->pcu_lock);
8556
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008557 if (dev_priv->gt_pm.rc6.enabled)
8558 return;
8559
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008560 if (IS_CHERRYVIEW(dev_priv))
8561 cherryview_enable_rc6(dev_priv);
8562 else if (IS_VALLEYVIEW(dev_priv))
8563 valleyview_enable_rc6(dev_priv);
8564 else if (INTEL_GEN(dev_priv) >= 9)
8565 gen9_enable_rc6(dev_priv);
8566 else if (IS_BROADWELL(dev_priv))
8567 gen8_enable_rc6(dev_priv);
8568 else if (INTEL_GEN(dev_priv) >= 6)
8569 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008570
8571 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008572}
8573
8574static void intel_enable_rps(struct drm_i915_private *dev_priv)
8575{
8576 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8577
8578 lockdep_assert_held(&dev_priv->pcu_lock);
8579
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008580 if (rps->enabled)
8581 return;
8582
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008583 if (IS_CHERRYVIEW(dev_priv)) {
8584 cherryview_enable_rps(dev_priv);
8585 } else if (IS_VALLEYVIEW(dev_priv)) {
8586 valleyview_enable_rps(dev_priv);
8587 } else if (INTEL_GEN(dev_priv) >= 9) {
8588 gen9_enable_rps(dev_priv);
8589 } else if (IS_BROADWELL(dev_priv)) {
8590 gen8_enable_rps(dev_priv);
8591 } else if (INTEL_GEN(dev_priv) >= 6) {
8592 gen6_enable_rps(dev_priv);
8593 } else if (IS_IRONLAKE_M(dev_priv)) {
8594 ironlake_enable_drps(dev_priv);
8595 intel_init_emon(dev_priv);
8596 }
8597
8598 WARN_ON(rps->max_freq < rps->min_freq);
8599 WARN_ON(rps->idle_freq > rps->max_freq);
8600
8601 WARN_ON(rps->efficient_freq < rps->min_freq);
8602 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008603
8604 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008605}
8606
Chris Wilsonb7137e02016-07-13 09:10:37 +01008607void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8608{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008609 /* Powersaving is controlled by the host when inside a VM */
8610 if (intel_vgpu_active(dev_priv))
8611 return;
8612
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008613 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008614
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008615 if (HAS_RC6(dev_priv))
8616 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008617 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008618 if (HAS_LLC(dev_priv))
8619 intel_enable_llc_pstate(dev_priv);
8620
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008621 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008622}
Imre Deakc6df39b2014-04-14 20:24:29 +03008623
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008624static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008625{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008626 /*
8627 * On Ibex Peak and Cougar Point, we need to disable clock
8628 * gating for the panel power sequencer or it will fail to
8629 * start up when no ports are active.
8630 */
8631 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8632}
8633
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008634static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008635{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008636 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008637
Damien Lespiau055e3932014-08-18 13:49:10 +01008638 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008639 I915_WRITE(DSPCNTR(pipe),
8640 I915_READ(DSPCNTR(pipe)) |
8641 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008642
8643 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8644 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008645 }
8646}
8647
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008648static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008649{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008650 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008651
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008652 /*
8653 * Required for FBC
8654 * WaFbcDisableDpfcClockGating:ilk
8655 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008656 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8657 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8658 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008659
8660 I915_WRITE(PCH_3DCGDIS0,
8661 MARIUNIT_CLOCK_GATE_DISABLE |
8662 SVSMUNIT_CLOCK_GATE_DISABLE);
8663 I915_WRITE(PCH_3DCGDIS1,
8664 VFMUNIT_CLOCK_GATE_DISABLE);
8665
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008666 /*
8667 * According to the spec the following bits should be set in
8668 * order to enable memory self-refresh
8669 * The bit 22/21 of 0x42004
8670 * The bit 5 of 0x42020
8671 * The bit 15 of 0x45000
8672 */
8673 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8674 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8675 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008676 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008677 I915_WRITE(DISP_ARB_CTL,
8678 (I915_READ(DISP_ARB_CTL) |
8679 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008680
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008681 /*
8682 * Based on the document from hardware guys the following bits
8683 * should be set unconditionally in order to enable FBC.
8684 * The bit 22 of 0x42000
8685 * The bit 22 of 0x42004
8686 * The bit 7,8,9 of 0x42020.
8687 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008688 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008689 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008690 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8691 I915_READ(ILK_DISPLAY_CHICKEN1) |
8692 ILK_FBCQ_DIS);
8693 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8694 I915_READ(ILK_DISPLAY_CHICKEN2) |
8695 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008696 }
8697
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008698 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8699
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008700 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8701 I915_READ(ILK_DISPLAY_CHICKEN2) |
8702 ILK_ELPIN_409_SELECT);
8703 I915_WRITE(_3D_CHICKEN2,
8704 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8705 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008706
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008707 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008708 I915_WRITE(CACHE_MODE_0,
8709 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008710
Akash Goel4e046322014-04-04 17:14:38 +05308711 /* WaDisable_RenderCache_OperationalFlush:ilk */
8712 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8713
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008714 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008715
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008716 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008717}
8718
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008719static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008720{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008721 int pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008722 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008723
8724 /*
8725 * On Ibex Peak and Cougar Point, we need to disable clock
8726 * gating for the panel power sequencer or it will fail to
8727 * start up when no ports are active.
8728 */
Jesse Barnescd664072013-10-02 10:34:19 -07008729 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8730 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8731 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008732 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8733 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008734 /* The below fixes the weird display corruption, a few pixels shifted
8735 * downward, on (only) LVDS of some HP laptops with IVY.
8736 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008737 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008738 val = I915_READ(TRANS_CHICKEN2(pipe));
8739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8740 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008741 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008742 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008743 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8744 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8745 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008746 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8747 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008748 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008749 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008750 I915_WRITE(TRANS_CHICKEN1(pipe),
8751 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8752 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008753}
8754
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008755static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008756{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008757 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008758
8759 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008760 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8761 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8762 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008763}
8764
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008765static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008766{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008767 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008768
Damien Lespiau231e54f2012-10-19 17:55:41 +01008769 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008770
8771 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8772 I915_READ(ILK_DISPLAY_CHICKEN2) |
8773 ILK_ELPIN_409_SELECT);
8774
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008775 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008776 I915_WRITE(_3D_CHICKEN,
8777 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8778
Akash Goel4e046322014-04-04 17:14:38 +05308779 /* WaDisable_RenderCache_OperationalFlush:snb */
8780 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8781
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008782 /*
8783 * BSpec recoomends 8x4 when MSAA is used,
8784 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008785 *
8786 * Note that PS/WM thread counts depend on the WIZ hashing
8787 * disable bit, which we don't touch here, but it's good
8788 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008789 */
8790 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008791 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008792
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008793 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008794 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008795
8796 I915_WRITE(GEN6_UCGCTL1,
8797 I915_READ(GEN6_UCGCTL1) |
8798 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8799 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8800
8801 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8802 * gating disable must be set. Failure to set it results in
8803 * flickering pixels due to Z write ordering failures after
8804 * some amount of runtime in the Mesa "fire" demo, and Unigine
8805 * Sanctuary and Tropics, and apparently anything else with
8806 * alpha test or pixel discard.
8807 *
8808 * According to the spec, bit 11 (RCCUNIT) must also be set,
8809 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008810 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008811 * WaDisableRCCUnitClockGating:snb
8812 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008813 */
8814 I915_WRITE(GEN6_UCGCTL2,
8815 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8816 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8817
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008818 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008819 I915_WRITE(_3D_CHICKEN3,
8820 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008821
8822 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008823 * Bspec says:
8824 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8825 * 3DSTATE_SF number of SF output attributes is more than 16."
8826 */
8827 I915_WRITE(_3D_CHICKEN3,
8828 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8829
8830 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008831 * According to the spec the following bits should be
8832 * set in order to enable memory self-refresh and fbc:
8833 * The bit21 and bit22 of 0x42000
8834 * The bit21 and bit22 of 0x42004
8835 * The bit5 and bit7 of 0x42020
8836 * The bit14 of 0x70180
8837 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008838 *
8839 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008840 */
8841 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8842 I915_READ(ILK_DISPLAY_CHICKEN1) |
8843 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8844 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8845 I915_READ(ILK_DISPLAY_CHICKEN2) |
8846 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008847 I915_WRITE(ILK_DSPCLK_GATE_D,
8848 I915_READ(ILK_DSPCLK_GATE_D) |
8849 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8850 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008851
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008852 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008853
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008854 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008855
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008856 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008857}
8858
8859static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8860{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008861 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008862
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008863 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008864 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008865 *
8866 * This actually overrides the dispatch
8867 * mode for all thread types.
8868 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008869 reg &= ~GEN7_FF_SCHED_MASK;
8870 reg |= GEN7_FF_TS_SCHED_HW;
8871 reg |= GEN7_FF_VS_SCHED_HW;
8872 reg |= GEN7_FF_DS_SCHED_HW;
8873
8874 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8875}
8876
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008877static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008878{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008879 /*
8880 * TODO: this bit should only be enabled when really needed, then
8881 * disabled when not needed anymore in order to save power.
8882 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008883 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008884 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8885 I915_READ(SOUTH_DSPCLK_GATE_D) |
8886 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008887
8888 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008889 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8890 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008891 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008892}
8893
Ville Syrjälä712bf362016-10-31 22:37:23 +02008894static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008895{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008896 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008897 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03008898
8899 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8900 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8901 }
8902}
8903
Imre Deak450174f2016-05-03 15:54:21 +03008904static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8905 int general_prio_credits,
8906 int high_prio_credits)
8907{
8908 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008909 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008910
8911 /* WaTempDisableDOPClkGating:bdw */
8912 misccpctl = I915_READ(GEN7_MISCCPCTL);
8913 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8914
Oscar Mateo930a7842017-10-17 13:25:45 -07008915 val = I915_READ(GEN8_L3SQCREG1);
8916 val &= ~L3_PRIO_CREDITS_MASK;
8917 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8918 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8919 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008920
8921 /*
8922 * Wait at least 100 clocks before re-enabling clock gating.
8923 * See the definition of L3SQCREG1 in BSpec.
8924 */
8925 POSTING_READ(GEN8_L3SQCREG1);
8926 udelay(1);
8927 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8928}
8929
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008930static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8931{
8932 /* This is not an Wa. Enable to reduce Sampler power */
8933 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8934 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07008935
8936 /* WaEnable32PlaneMode:icl */
8937 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
8938 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008939}
8940
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008941static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8942{
8943 if (!HAS_PCH_CNP(dev_priv))
8944 return;
8945
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008946 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008947 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8948 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008949}
8950
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008951static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008952{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008953 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008954 cnp_init_clock_gating(dev_priv);
8955
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008956 /* This is not an Wa. Enable for better image quality */
8957 I915_WRITE(_3D_CHICKEN3,
8958 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8959
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008960 /* WaEnableChickenDCPR:cnl */
8961 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8962 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8963
8964 /* WaFbcWakeMemOn:cnl */
8965 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8966 DISP_FBC_MEMORY_WAKE);
8967
Chris Wilson34991bd2017-11-11 10:03:36 +00008968 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8969 /* ReadHitWriteOnlyDisable:cnl */
8970 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008971 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8972 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008973 val |= SARBUNIT_CLKGATE_DIS;
8974 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008975
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008976 /* Wa_2201832410:cnl */
8977 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8978 val |= GWUNIT_CLKGATE_DIS;
8979 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8980
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008981 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008982 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008983 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8984 val |= VFUNIT_CLKGATE_DIS;
8985 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008986}
8987
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008988static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8989{
8990 cnp_init_clock_gating(dev_priv);
8991 gen9_init_clock_gating(dev_priv);
8992
8993 /* WaFbcNukeOnHostModify:cfl */
8994 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8995 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8996}
8997
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008998static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008999{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009000 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009001
9002 /* WaDisableSDEUnitClockGating:kbl */
9003 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9004 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9005 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03009006
9007 /* WaDisableGamClockGating:kbl */
9008 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9009 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9010 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009011
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009012 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009013 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9014 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009015}
9016
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009017static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009018{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009019 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03009020
9021 /* WAC6entrylatency:skl */
9022 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
9023 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009024
9025 /* WaFbcNukeOnHostModify:skl */
9026 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9027 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009028}
9029
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009030static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009031{
Matthew Auld8cb09832017-10-06 23:18:23 +01009032 /* The GTT cache must be disabled if the system is using 2M pages. */
9033 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
9034 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00009035 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009036
Ben Widawskyab57fff2013-12-12 15:28:04 -08009037 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07009038 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009039
Ben Widawskyab57fff2013-12-12 15:28:04 -08009040 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009041 I915_WRITE(CHICKEN_PAR1_1,
9042 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
9043
Ben Widawskyab57fff2013-12-12 15:28:04 -08009044 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01009045 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00009046 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02009047 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02009048 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009049 }
Ben Widawsky63801f22013-12-12 17:26:03 -08009050
Ben Widawskyab57fff2013-12-12 15:28:04 -08009051 /* WaVSRefCountFullforceMissDisable:bdw */
9052 /* WaDSRefCountFullforceMissDisable:bdw */
9053 I915_WRITE(GEN7_FF_THREAD_MODE,
9054 I915_READ(GEN7_FF_THREAD_MODE) &
9055 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02009056
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02009057 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9058 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009059
9060 /* WaDisableSDEUnitClockGating:bdw */
9061 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9062 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009063
Imre Deak450174f2016-05-03 15:54:21 +03009064 /* WaProgramL3SqcReg1Default:bdw */
9065 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009066
Matthew Auld8cb09832017-10-06 23:18:23 +01009067 /* WaGttCachingOffByDefault:bdw */
9068 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009069
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009070 /* WaKVMNotificationOnConfigChange:bdw */
9071 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9072 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9073
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009074 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009075
9076 /* WaDisableDopClockGating:bdw
9077 *
9078 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9079 * clock gating.
9080 */
9081 I915_WRITE(GEN6_UCGCTL1,
9082 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009083}
9084
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009085static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009086{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009087 /* L3 caching of data atomics doesn't work -- disable it. */
9088 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9089 I915_WRITE(HSW_ROW_CHICKEN3,
9090 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9091
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009092 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009093 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9094 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9095 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9096
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009097 /* WaVSRefCountFullforceMissDisable:hsw */
9098 I915_WRITE(GEN7_FF_THREAD_MODE,
9099 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009100
Akash Goel4e046322014-04-04 17:14:38 +05309101 /* WaDisable_RenderCache_OperationalFlush:hsw */
9102 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9103
Chia-I Wufe27c602014-01-28 13:29:33 +08009104 /* enable HiZ Raw Stall Optimization */
9105 I915_WRITE(CACHE_MODE_0_GEN7,
9106 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9107
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009108 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009109 I915_WRITE(CACHE_MODE_1,
9110 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009111
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009112 /*
9113 * BSpec recommends 8x4 when MSAA is used,
9114 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009115 *
9116 * Note that PS/WM thread counts depend on the WIZ hashing
9117 * disable bit, which we don't touch here, but it's good
9118 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009119 */
9120 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009121 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009122
Kenneth Graunke94411592014-12-31 16:23:00 -08009123 /* WaSampleCChickenBitEnable:hsw */
9124 I915_WRITE(HALF_SLICE_CHICKEN3,
9125 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9126
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009127 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009128 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9129
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009130 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009131}
9132
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009133static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009134{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009135 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009136
Damien Lespiau231e54f2012-10-19 17:55:41 +01009137 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009138
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009139 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009140 I915_WRITE(_3D_CHICKEN3,
9141 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9142
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009143 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009144 I915_WRITE(IVB_CHICKEN3,
9145 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9146 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9147
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009148 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009149 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009150 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9151 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009152
Akash Goel4e046322014-04-04 17:14:38 +05309153 /* WaDisable_RenderCache_OperationalFlush:ivb */
9154 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9155
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009156 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009157 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9158 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9159
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009160 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009161 I915_WRITE(GEN7_L3CNTLREG1,
9162 GEN7_WA_FOR_GEN7_L3_CONTROL);
9163 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009164 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009165 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009166 I915_WRITE(GEN7_ROW_CHICKEN2,
9167 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009168 else {
9169 /* must write both registers */
9170 I915_WRITE(GEN7_ROW_CHICKEN2,
9171 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009172 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9173 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009174 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009175
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009176 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009177 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9178 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9179
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009180 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009181 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009182 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009183 */
9184 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009185 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009186
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009187 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009188 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9189 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9190 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9191
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009192 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009193
9194 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009195
Chris Wilson22721342014-03-04 09:41:43 +00009196 if (0) { /* causes HiZ corruption on ivb:gt1 */
9197 /* enable HiZ Raw Stall Optimization */
9198 I915_WRITE(CACHE_MODE_0_GEN7,
9199 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9200 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009201
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009202 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009203 I915_WRITE(CACHE_MODE_1,
9204 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009205
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009206 /*
9207 * BSpec recommends 8x4 when MSAA is used,
9208 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009209 *
9210 * Note that PS/WM thread counts depend on the WIZ hashing
9211 * disable bit, which we don't touch here, but it's good
9212 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009213 */
9214 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009215 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009216
Ben Widawsky20848222012-05-04 18:58:59 -07009217 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9218 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9219 snpcr |= GEN6_MBC_SNPCR_MED;
9220 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009221
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009222 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009223 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009224
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009225 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009226}
9227
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009228static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009229{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009230 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009231 I915_WRITE(_3D_CHICKEN3,
9232 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9233
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009234 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009235 I915_WRITE(IVB_CHICKEN3,
9236 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9237 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9238
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009239 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009240 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009241 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009242 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9243 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009244
Akash Goel4e046322014-04-04 17:14:38 +05309245 /* WaDisable_RenderCache_OperationalFlush:vlv */
9246 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9247
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009248 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009249 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9250 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9251
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009252 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009253 I915_WRITE(GEN7_ROW_CHICKEN2,
9254 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9255
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009256 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009257 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9258 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9259 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9260
Ville Syrjälä46680e02014-01-22 21:33:01 +02009261 gen7_setup_fixed_func_scheduler(dev_priv);
9262
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009263 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009264 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009265 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009266 */
9267 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009268 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009269
Akash Goelc98f5062014-03-24 23:00:07 +05309270 /* WaDisableL3Bank2xClockGate:vlv
9271 * Disabling L3 clock gating- MMIO 940c[25] = 1
9272 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9273 I915_WRITE(GEN7_UCGCTL4,
9274 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009275
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009276 /*
9277 * BSpec says this must be set, even though
9278 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9279 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009280 I915_WRITE(CACHE_MODE_1,
9281 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009282
9283 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009284 * BSpec recommends 8x4 when MSAA is used,
9285 * however in practice 16x4 seems fastest.
9286 *
9287 * Note that PS/WM thread counts depend on the WIZ hashing
9288 * disable bit, which we don't touch here, but it's good
9289 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9290 */
9291 I915_WRITE(GEN7_GT_MODE,
9292 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9293
9294 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009295 * WaIncreaseL3CreditsForVLVB0:vlv
9296 * This is the hardware default actually.
9297 */
9298 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9299
9300 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009301 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009302 * Disable clock gating on th GCFG unit to prevent a delay
9303 * in the reporting of vblank events.
9304 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009305 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009306}
9307
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009308static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009309{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009310 /* WaVSRefCountFullforceMissDisable:chv */
9311 /* WaDSRefCountFullforceMissDisable:chv */
9312 I915_WRITE(GEN7_FF_THREAD_MODE,
9313 I915_READ(GEN7_FF_THREAD_MODE) &
9314 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009315
9316 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9317 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9318 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009319
9320 /* WaDisableCSUnitClockGating:chv */
9321 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9322 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009323
9324 /* WaDisableSDEUnitClockGating:chv */
9325 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9326 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009327
9328 /*
Imre Deak450174f2016-05-03 15:54:21 +03009329 * WaProgramL3SqcReg1Default:chv
9330 * See gfxspecs/Related Documents/Performance Guide/
9331 * LSQC Setting Recommendations.
9332 */
9333 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9334
9335 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009336 * GTT cache may not work with big pages, so if those
9337 * are ever enabled GTT cache may need to be disabled.
9338 */
9339 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009340}
9341
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009342static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009343{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009344 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009345
9346 I915_WRITE(RENCLK_GATE_D1, 0);
9347 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9348 GS_UNIT_CLOCK_GATE_DISABLE |
9349 CL_UNIT_CLOCK_GATE_DISABLE);
9350 I915_WRITE(RAMCLK_GATE_D, 0);
9351 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9352 OVRUNIT_CLOCK_GATE_DISABLE |
9353 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009354 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009355 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9356 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009357
9358 /* WaDisableRenderCachePipelinedFlush */
9359 I915_WRITE(CACHE_MODE_0,
9360 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009361
Akash Goel4e046322014-04-04 17:14:38 +05309362 /* WaDisable_RenderCache_OperationalFlush:g4x */
9363 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9364
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009365 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009366}
9367
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009368static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009369{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009370 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9371 I915_WRITE(RENCLK_GATE_D2, 0);
9372 I915_WRITE(DSPCLK_GATE_D, 0);
9373 I915_WRITE(RAMCLK_GATE_D, 0);
9374 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009375 I915_WRITE(MI_ARB_STATE,
9376 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309377
9378 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9379 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009380}
9381
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009382static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009383{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009384 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9385 I965_RCC_CLOCK_GATE_DISABLE |
9386 I965_RCPB_CLOCK_GATE_DISABLE |
9387 I965_ISC_CLOCK_GATE_DISABLE |
9388 I965_FBC_CLOCK_GATE_DISABLE);
9389 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009390 I915_WRITE(MI_ARB_STATE,
9391 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309392
9393 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9394 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009395}
9396
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009397static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009398{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009399 u32 dstate = I915_READ(D_STATE);
9400
9401 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9402 DSTATE_DOT_CLOCK_GATING;
9403 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009404
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009405 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009406 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009407
9408 /* IIR "flip pending" means done if this bit is set */
9409 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009410
9411 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009412 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009413
9414 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9415 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009416
9417 I915_WRITE(MI_ARB_STATE,
9418 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009419}
9420
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009421static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009422{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009423 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009424
9425 /* interrupts should cause a wake up from C3 */
9426 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9427 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009428
9429 I915_WRITE(MEM_MODE,
9430 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009431}
9432
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009433static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009434{
Ville Syrjälä10383922014-08-15 01:21:54 +03009435 I915_WRITE(MEM_MODE,
9436 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9437 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009438}
9439
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009440void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009441{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009442 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009443}
9444
Ville Syrjälä712bf362016-10-31 22:37:23 +02009445void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009446{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009447 if (HAS_PCH_LPT(dev_priv))
9448 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009449}
9450
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009451static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009452{
9453 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9454}
9455
9456/**
9457 * intel_init_clock_gating_hooks - setup the clock gating hooks
9458 * @dev_priv: device private
9459 *
9460 * Setup the hooks that configure which clocks of a given platform can be
9461 * gated and also apply various GT and display specific workarounds for these
9462 * platforms. Note that some GT specific workarounds are applied separately
9463 * when GPU contexts or batchbuffers start their execution.
9464 */
9465void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9466{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009467 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009468 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009469 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009470 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009471 else if (IS_COFFEELAKE(dev_priv))
9472 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009473 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009474 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009475 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009476 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009477 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009478 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009479 else if (IS_GEMINILAKE(dev_priv))
9480 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009481 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009482 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009483 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009484 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009485 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009486 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009487 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009488 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009489 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009490 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009491 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009492 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009493 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009494 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009495 else if (IS_G4X(dev_priv))
9496 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009497 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009498 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009499 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009500 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009501 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009502 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9503 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9504 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009505 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009506 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9507 else {
9508 MISSING_CASE(INTEL_DEVID(dev_priv));
9509 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9510 }
9511}
9512
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009513/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009514void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009515{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009516 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009517 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009518 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009519 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009520 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009521
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009522 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009523 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009524 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009525 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009526 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009527 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009528 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009529 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009530
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009531 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009532 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009533 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009534 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009535 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009536 dev_priv->display.compute_intermediate_wm =
9537 ilk_compute_intermediate_wm;
9538 dev_priv->display.initial_watermarks =
9539 ilk_initial_watermarks;
9540 dev_priv->display.optimize_watermarks =
9541 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009542 } else {
9543 DRM_DEBUG_KMS("Failed to read display plane latency. "
9544 "Disable CxSR\n");
9545 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009546 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009547 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009548 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009549 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009550 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009551 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009552 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009553 } else if (IS_G4X(dev_priv)) {
9554 g4x_setup_wm_latency(dev_priv);
9555 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9556 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9557 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9558 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009559 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009560 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009561 dev_priv->is_ddr3,
9562 dev_priv->fsb_freq,
9563 dev_priv->mem_freq)) {
9564 DRM_INFO("failed to find known CxSR latency "
9565 "(found ddr%s fsb freq %d, mem freq %d), "
9566 "disabling CxSR\n",
9567 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9568 dev_priv->fsb_freq, dev_priv->mem_freq);
9569 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009570 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009571 dev_priv->display.update_wm = NULL;
9572 } else
9573 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009574 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009575 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009576 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009577 dev_priv->display.update_wm = i9xx_update_wm;
9578 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009579 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009580 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009581 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009582 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009583 } else {
9584 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009585 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009586 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009587 } else {
9588 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009589 }
9590}
9591
Lyude87660502016-08-17 15:55:53 -04009592static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9593{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009594 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009595 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9596
9597 switch (flags) {
9598 case GEN6_PCODE_SUCCESS:
9599 return 0;
9600 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009601 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009602 case GEN6_PCODE_ILLEGAL_CMD:
9603 return -ENXIO;
9604 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009605 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009606 return -EOVERFLOW;
9607 case GEN6_PCODE_TIMEOUT:
9608 return -ETIMEDOUT;
9609 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009610 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009611 return 0;
9612 }
9613}
9614
9615static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9616{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009617 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009618 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9619
9620 switch (flags) {
9621 case GEN6_PCODE_SUCCESS:
9622 return 0;
9623 case GEN6_PCODE_ILLEGAL_CMD:
9624 return -ENXIO;
9625 case GEN7_PCODE_TIMEOUT:
9626 return -ETIMEDOUT;
9627 case GEN7_PCODE_ILLEGAL_DATA:
9628 return -EINVAL;
9629 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9630 return -EOVERFLOW;
9631 default:
9632 MISSING_CASE(flags);
9633 return 0;
9634 }
9635}
9636
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009637int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009638{
Lyude87660502016-08-17 15:55:53 -04009639 int status;
9640
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009641 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009642
Chris Wilson3f5582d2016-06-30 15:32:45 +01009643 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9644 * use te fw I915_READ variants to reduce the amount of work
9645 * required when reading/writing.
9646 */
9647
9648 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009649 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9650 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009651 return -EAGAIN;
9652 }
9653
Chris Wilson3f5582d2016-06-30 15:32:45 +01009654 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9655 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9656 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009657
Chris Wilsone09a3032017-04-11 11:13:39 +01009658 if (__intel_wait_for_register_fw(dev_priv,
9659 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9660 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009661 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9662 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009663 return -ETIMEDOUT;
9664 }
9665
Chris Wilson3f5582d2016-06-30 15:32:45 +01009666 *val = I915_READ_FW(GEN6_PCODE_DATA);
9667 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009668
Lyude87660502016-08-17 15:55:53 -04009669 if (INTEL_GEN(dev_priv) > 6)
9670 status = gen7_check_mailbox_status(dev_priv);
9671 else
9672 status = gen6_check_mailbox_status(dev_priv);
9673
9674 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009675 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9676 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009677 return status;
9678 }
9679
Ben Widawsky42c05262012-09-26 10:34:00 -07009680 return 0;
9681}
9682
Imre Deake76019a2018-01-30 16:29:38 +02009683int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009684 u32 mbox, u32 val,
9685 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009686{
Lyude87660502016-08-17 15:55:53 -04009687 int status;
9688
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009689 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009690
Chris Wilson3f5582d2016-06-30 15:32:45 +01009691 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9692 * use te fw I915_READ variants to reduce the amount of work
9693 * required when reading/writing.
9694 */
9695
9696 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009697 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9698 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009699 return -EAGAIN;
9700 }
9701
Chris Wilson3f5582d2016-06-30 15:32:45 +01009702 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009703 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009704 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009705
Chris Wilsone09a3032017-04-11 11:13:39 +01009706 if (__intel_wait_for_register_fw(dev_priv,
9707 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009708 fast_timeout_us, slow_timeout_ms,
9709 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009710 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9711 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009712 return -ETIMEDOUT;
9713 }
9714
Chris Wilson3f5582d2016-06-30 15:32:45 +01009715 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009716
Lyude87660502016-08-17 15:55:53 -04009717 if (INTEL_GEN(dev_priv) > 6)
9718 status = gen7_check_mailbox_status(dev_priv);
9719 else
9720 status = gen6_check_mailbox_status(dev_priv);
9721
9722 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009723 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9724 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009725 return status;
9726 }
9727
Ben Widawsky42c05262012-09-26 10:34:00 -07009728 return 0;
9729}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009730
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009731static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9732 u32 request, u32 reply_mask, u32 reply,
9733 u32 *status)
9734{
9735 u32 val = request;
9736
9737 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9738
9739 return *status || ((val & reply_mask) == reply);
9740}
9741
9742/**
9743 * skl_pcode_request - send PCODE request until acknowledgment
9744 * @dev_priv: device private
9745 * @mbox: PCODE mailbox ID the request is targeted for
9746 * @request: request ID
9747 * @reply_mask: mask used to check for request acknowledgment
9748 * @reply: value used to check for request acknowledgment
9749 * @timeout_base_ms: timeout for polling with preemption enabled
9750 *
9751 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009752 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009753 * The request is acknowledged once the PCODE reply dword equals @reply after
9754 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009755 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009756 * preemption disabled.
9757 *
9758 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9759 * other error as reported by PCODE.
9760 */
9761int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9762 u32 reply_mask, u32 reply, int timeout_base_ms)
9763{
9764 u32 status;
9765 int ret;
9766
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009767 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009768
9769#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9770 &status)
9771
9772 /*
9773 * Prime the PCODE by doing a request first. Normally it guarantees
9774 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9775 * _wait_for() doesn't guarantee when its passed condition is evaluated
9776 * first, so send the first request explicitly.
9777 */
9778 if (COND) {
9779 ret = 0;
9780 goto out;
9781 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009782 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009783 if (!ret)
9784 goto out;
9785
9786 /*
9787 * The above can time out if the number of requests was low (2 in the
9788 * worst case) _and_ PCODE was busy for some reason even after a
9789 * (queued) request and @timeout_base_ms delay. As a workaround retry
9790 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009791 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009792 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009793 * requests, and for any quirks of the PCODE firmware that delays
9794 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009795 */
9796 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9797 WARN_ON_ONCE(timeout_base_ms > 3);
9798 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009799 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009800 preempt_enable();
9801
9802out:
9803 return ret ? ret : status;
9804#undef COND
9805}
9806
Ville Syrjälädd06f882014-11-10 22:55:12 +02009807static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9808{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009809 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9810
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009811 /*
9812 * N = val - 0xb7
9813 * Slow = Fast = GPLL ref * N
9814 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009815 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009816}
9817
Fengguang Wub55dd642014-07-12 11:21:39 +02009818static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009819{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009820 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9821
9822 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009823}
9824
Fengguang Wub55dd642014-07-12 11:21:39 +02009825static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309826{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009827 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9828
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009829 /*
9830 * N = val / 2
9831 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9832 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009833 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309834}
9835
Fengguang Wub55dd642014-07-12 11:21:39 +02009836static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309837{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009838 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9839
Ville Syrjälä1c147622014-08-18 14:42:43 +03009840 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009841 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309842}
9843
Ville Syrjälä616bc822015-01-23 21:04:25 +02009844int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9845{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009846 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009847 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9848 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009849 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009850 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009851 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009852 return byt_gpu_freq(dev_priv, val);
9853 else
9854 return val * GT_FREQUENCY_MULTIPLIER;
9855}
9856
Ville Syrjälä616bc822015-01-23 21:04:25 +02009857int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9858{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009859 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009860 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9861 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009862 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009863 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009864 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009865 return byt_freq_opcode(dev_priv, val);
9866 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009867 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309868}
9869
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009870void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009871{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009872 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009873 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009874
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009875 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009876
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009877 dev_priv->runtime_pm.suspended = false;
9878 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009879}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009880
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009881static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9882 const i915_reg_t reg)
9883{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009884 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009885 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009886
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009887 /*
9888 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009889 * uncore lock to prevent concurrent access to range reg.
9890 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009891 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009892
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009893 /*
9894 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009895 * With a control bit, we can choose between upper or lower
9896 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009897 *
9898 * Although we always use the counter in high-range mode elsewhere,
9899 * userspace may attempt to read the value before rc6 is initialised,
9900 * before we have set the default VLV_COUNTER_CONTROL value. So always
9901 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009902 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009903 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9904 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009905 upper = I915_READ_FW(reg);
9906 do {
9907 tmp = upper;
9908
9909 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9910 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9911 lower = I915_READ_FW(reg);
9912
9913 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9914 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9915 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009916 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009917
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009918 /*
9919 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009920 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9921 * now.
9922 */
9923
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009924 return lower | (u64)upper << 8;
9925}
9926
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009927u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009928 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009929{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009930 u64 time_hw, prev_hw, overflow_hw;
9931 unsigned int fw_domains;
9932 unsigned long flags;
9933 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009934 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009935
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009936 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009937 return 0;
9938
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009939 /*
9940 * Store previous hw counter values for counter wrap-around handling.
9941 *
9942 * There are only four interesting registers and they live next to each
9943 * other so we can use the relative address, compared to the smallest
9944 * one as the index into driver storage.
9945 */
9946 i = (i915_mmio_reg_offset(reg) -
9947 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9948 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9949 return 0;
9950
9951 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9952
9953 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9954 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9955
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009956 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9957 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009958 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009959 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009960 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009961 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009962 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009963 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9964 if (IS_GEN9_LP(dev_priv)) {
9965 mul = 10000;
9966 div = 12;
9967 } else {
9968 mul = 1280;
9969 div = 1;
9970 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009971
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009972 overflow_hw = BIT_ULL(32);
9973 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009974 }
9975
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009976 /*
9977 * Counter wrap handling.
9978 *
9979 * But relying on a sufficient frequency of queries otherwise counters
9980 * can still wrap.
9981 */
9982 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9983 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9984
9985 /* RC6 delta from last sample. */
9986 if (time_hw >= prev_hw)
9987 time_hw -= prev_hw;
9988 else
9989 time_hw += overflow_hw - prev_hw;
9990
9991 /* Add delta to RC6 extended raw driver copy. */
9992 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9993 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9994
9995 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9996 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9997
9998 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009999}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +000010000
10001u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
10002{
10003 u32 cagf;
10004
10005 if (INTEL_GEN(dev_priv) >= 9)
10006 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
10007 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
10008 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
10009 else
10010 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
10011
10012 return cagf;
10013}