blob: 9485645a41b05fdd3d8e3d6f13a8f8d392898f93 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070030#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030031#include "i915_drv.h"
32#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020033#include "../../../platform/x86/intel_ips.h"
34#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020035#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
Jani Nikula18afd442016-01-18 09:19:48 +020038 * DOC: RC6
39 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070040 * RC6 is a special power stage which allows the GPU to enter an very
41 * low-voltage mode when idle, using down to 0V while at this stage. This
42 * stage is entered automatically when the GPU is idle when RC6 support is
43 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
44 *
45 * There are different RC6 modes available in Intel GPU, which differentiate
46 * among each other with the latency required to enter and leave RC6 and
47 * voltage consumed by the GPU in different states.
48 *
49 * The combination of the following flags define which states GPU is allowed
50 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
51 * RC6pp is deepest RC6. Their support by hardware varies according to the
52 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
53 * which brings the most power savings; deeper states save more power, but
54 * require higher latency to switch to and wake up.
55 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070056
Ville Syrjälä46f16e62016-10-31 22:37:22 +020057static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058{
Ville Syrjälä93564042017-08-24 22:10:51 +030059 if (HAS_LLC(dev_priv)) {
60 /*
61 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080062 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030063 *
64 * Must match Sampler, Pixel Back End, and Media. See
65 * WaCompressedResourceSamplerPbeMediaNewHashMode.
66 */
67 I915_WRITE(CHICKEN_PAR1_1,
68 I915_READ(CHICKEN_PAR1_1) |
69 SKL_DE_COMPRESSED_HASH_MODE);
70 }
71
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030073 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
75
Rodrigo Vivi82525c12017-06-08 08:50:00 -070076 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030077 I915_WRITE(GEN8_CHICKEN_DCPR_1,
78 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030079
Rodrigo Vivi82525c12017-06-08 08:50:00 -070080 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
81 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030082 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
83 DISP_FBC_WM_DIS |
84 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030087 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
88 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053089
90 if (IS_SKYLAKE(dev_priv)) {
91 /* WaDisableDopClockGating */
92 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
93 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
94 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095}
96
Ville Syrjälä46f16e62016-10-31 22:37:22 +020097static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020098{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020099 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200100
Nick Hoatha7546152015-06-29 14:07:32 +0100101 /* WaDisableSDEUnitClockGating:bxt */
102 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
103 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
104
Imre Deak32608ca2015-03-11 11:10:27 +0200105 /*
106 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200107 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200108 */
Imre Deak32608ca2015-03-11 11:10:27 +0200109 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200111
112 /*
113 * Wa: Backlight PWM may stop in the asserted state, causing backlight
114 * to stay fully on.
115 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200116 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
117 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200143static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200181static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
185 ddrpll = I915_READ16(DDRMPLL1);
186 csipll = I915_READ16(CSIPLL0);
187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209
210 switch (csipll & 0x3ff) {
211 case 0x00c:
212 dev_priv->fsb_freq = 3200;
213 break;
214 case 0x00e:
215 dev_priv->fsb_freq = 3733;
216 break;
217 case 0x010:
218 dev_priv->fsb_freq = 4266;
219 break;
220 case 0x012:
221 dev_priv->fsb_freq = 4800;
222 break;
223 case 0x014:
224 dev_priv->fsb_freq = 5333;
225 break;
226 case 0x016:
227 dev_priv->fsb_freq = 5866;
228 break;
229 case 0x018:
230 dev_priv->fsb_freq = 6400;
231 break;
232 default:
233 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
234 csipll & 0x3ff);
235 dev_priv->fsb_freq = 0;
236 break;
237 }
238
239 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200240 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200241 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200242 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200243 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200244 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 }
246}
247
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300248static const struct cxsr_latency cxsr_latency_table[] = {
249 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
250 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
251 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
252 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
253 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
254
255 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
256 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
257 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
258 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
259 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
260
261 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
262 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
263 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
264 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
265 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
266
267 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
268 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
269 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
270 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
271 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
272
273 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
274 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
275 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
276 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
277 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
278
279 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
280 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
281 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
282 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
283 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
284};
285
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100286static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
287 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300288 int fsb,
289 int mem)
290{
291 const struct cxsr_latency *latency;
292 int i;
293
294 if (fsb == 0 || mem == 0)
295 return NULL;
296
297 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
298 latency = &cxsr_latency_table[i];
299 if (is_desktop == latency->is_desktop &&
300 is_ddr3 == latency->is_ddr3 &&
301 fsb == latency->fsb_freq && mem == latency->mem_freq)
302 return latency;
303 }
304
305 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
306
307 return NULL;
308}
309
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200310static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
311{
312 u32 val;
313
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100314 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200315
316 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
317 if (enable)
318 val &= ~FORCE_DDR_HIGH_FREQ;
319 else
320 val |= FORCE_DDR_HIGH_FREQ;
321 val &= ~FORCE_DDR_LOW_FREQ;
322 val |= FORCE_DDR_FREQ_REQ_ACK;
323 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
324
325 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
326 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
327 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
328
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100329 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200330}
331
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200332static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
333{
334 u32 val;
335
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100336 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200337
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200338 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200339 if (enable)
340 val |= DSP_MAXFIFO_PM5_ENABLE;
341 else
342 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200343 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200344
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100345 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346}
347
Ville Syrjäläf4998962015-03-10 17:02:21 +0200348#define FW_WM(value, plane) \
349 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
350
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200353 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100356 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300358 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200360 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200361 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300362 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300363 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200364 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365 val = I915_READ(DSPFW3);
366 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
367 if (enable)
368 val |= PINEVIEW_SELF_REFRESH_EN;
369 else
370 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100373 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300375 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
376 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
377 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300380 /*
381 * FIXME can't find a bit like this for 915G, and
382 * and yet it does have the related watermark in
383 * FW_BLC_SELF. What's going on?
384 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200385 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300386 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
387 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
388 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300389 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300390 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 }
393
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200394 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
395
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200396 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
397 enableddisabled(enable),
398 enableddisabled(was_enabled));
399
400 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401}
402
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300403/**
404 * intel_set_memory_cxsr - Configure CxSR state
405 * @dev_priv: i915 device
406 * @enable: Allow vs. disallow CxSR
407 *
408 * Allow or disallow the system to enter a special CxSR
409 * (C-state self refresh) state. What typically happens in CxSR mode
410 * is that several display FIFOs may get combined into a single larger
411 * FIFO for a particular plane (so called max FIFO mode) to allow the
412 * system to defer memory fetches longer, and the memory will enter
413 * self refresh.
414 *
415 * Note that enabling CxSR does not guarantee that the system enter
416 * this special mode, nor does it guarantee that the system stays
417 * in that mode once entered. So this just allows/disallows the system
418 * to autonomously utilize the CxSR mode. Other factors such as core
419 * C-states will affect when/if the system actually enters/exits the
420 * CxSR mode.
421 *
422 * Note that on VLV/CHV this actually only controls the max FIFO mode,
423 * and the system is free to enter/exit memory self refresh at any time
424 * even when the use of CxSR has been disallowed.
425 *
426 * While the system is actually in the CxSR/max FIFO mode, some plane
427 * control registers will not get latched on vblank. Thus in order to
428 * guarantee the system will respond to changes in the plane registers
429 * we must always disallow CxSR prior to making changes to those registers.
430 * Unfortunately the system will re-evaluate the CxSR conditions at
431 * frame start which happens after vblank start (which is when the plane
432 * registers would get latched), so we can't proceed with the plane update
433 * during the same frame where we disallowed CxSR.
434 *
435 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
436 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
437 * the hardware w.r.t. HPLL SR when writing to plane registers.
438 * Disallowing just CxSR is sufficient.
439 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200440bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200441{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200442 bool ret;
443
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300446 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
447 dev_priv->wm.vlv.cxsr = enable;
448 else if (IS_G4X(dev_priv))
449 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451
452 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200454
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300455/*
456 * Latency for FIFO fetches is dependent on several factors:
457 * - memory configuration (speed, channels)
458 * - chipset
459 * - current MCH state
460 * It can be fairly high in some situations, so here we assume a fairly
461 * pessimal value. It's a tradeoff between extra memory fetches (if we
462 * set this value too high, the FIFO will fetch frequently to stay full)
463 * and power consumption (set it too low to save power and we might see
464 * FIFO underruns and display "flicker").
465 *
466 * A value of 5us seems to be a good balance; safe for very low end
467 * platforms but not overly aggressive on lower latency configs.
468 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100469static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470
Ville Syrjäläb5004722015-03-05 21:19:47 +0200471#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
472 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
473
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200474static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200475{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200476 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200477 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200478 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200479 enum pipe pipe = crtc->pipe;
480 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200483 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200484 case PIPE_A:
485 dsparb = I915_READ(DSPARB);
486 dsparb2 = I915_READ(DSPARB2);
487 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
488 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
489 break;
490 case PIPE_B:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
495 break;
496 case PIPE_C:
497 dsparb2 = I915_READ(DSPARB2);
498 dsparb3 = I915_READ(DSPARB3);
499 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
500 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
501 break;
502 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200503 MISSING_CASE(pipe);
504 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200505 }
506
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200507 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
508 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
509 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
510 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511}
512
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200513static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
514 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200516 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300517 int size;
518
519 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200520 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
522
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
524 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525
526 return size;
527}
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
530 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200532 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533 int size;
534
535 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200536 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
538 size >>= 1; /* Convert to cachelines */
539
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
541 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542
543 return size;
544}
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
547 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200549 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300550 int size;
551
552 size = dsparb & 0x7f;
553 size >>= 2; /* Convert to cachelines */
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
556 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557
558 return size;
559}
560
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561/* Pineview has different values for various configs */
562static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = PINEVIEW_DISPLAY_FIFO,
564 .max_wm = PINEVIEW_MAX_WM,
565 .default_wm = PINEVIEW_DFT_WM,
566 .guard_size = PINEVIEW_GUARD_WM,
567 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
569static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = PINEVIEW_DISPLAY_FIFO,
571 .max_wm = PINEVIEW_MAX_WM,
572 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
573 .guard_size = PINEVIEW_GUARD_WM,
574 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
576static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_CURSOR_FIFO,
578 .max_wm = PINEVIEW_CURSOR_MAX_WM,
579 .default_wm = PINEVIEW_CURSOR_DFT_WM,
580 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
583static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300584 .fifo_size = PINEVIEW_CURSOR_FIFO,
585 .max_wm = PINEVIEW_CURSOR_MAX_WM,
586 .default_wm = PINEVIEW_CURSOR_DFT_WM,
587 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
588 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = I965_CURSOR_FIFO,
592 .max_wm = I965_CURSOR_MAX_WM,
593 .default_wm = I965_CURSOR_DFT_WM,
594 .guard_size = 2,
595 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
597static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300598 .fifo_size = I945_FIFO_SIZE,
599 .max_wm = I915_MAX_WM,
600 .default_wm = 1,
601 .guard_size = 2,
602 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603};
604static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300605 .fifo_size = I915_FIFO_SIZE,
606 .max_wm = I915_MAX_WM,
607 .default_wm = 1,
608 .guard_size = 2,
609 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300610};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300611static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300612 .fifo_size = I855GM_FIFO_SIZE,
613 .max_wm = I915_MAX_WM,
614 .default_wm = 1,
615 .guard_size = 2,
616 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300618static const struct intel_watermark_params i830_bc_wm_info = {
619 .fifo_size = I855GM_FIFO_SIZE,
620 .max_wm = I915_MAX_WM/2,
621 .default_wm = 1,
622 .guard_size = 2,
623 .cacheline_size = I830_FIFO_LINE_SIZE,
624};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200625static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300626 .fifo_size = I830_FIFO_SIZE,
627 .max_wm = I915_MAX_WM,
628 .default_wm = 1,
629 .guard_size = 2,
630 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631};
632
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300634 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
635 * @pixel_rate: Pipe pixel rate in kHz
636 * @cpp: Plane bytes per pixel
637 * @latency: Memory wakeup latency in 0.1us units
638 *
639 * Compute the watermark using the method 1 or "small buffer"
640 * formula. The caller may additonally add extra cachelines
641 * to account for TLB misses and clock crossings.
642 *
643 * This method is concerned with the short term drain rate
644 * of the FIFO, ie. it does not account for blanking periods
645 * which would effectively reduce the average drain rate across
646 * a longer period. The name "small" refers to the fact the
647 * FIFO is relatively small compared to the amount of data
648 * fetched.
649 *
650 * The FIFO level vs. time graph might look something like:
651 *
652 * |\ |\
653 * | \ | \
654 * __---__---__ (- plane active, _ blanking)
655 * -> time
656 *
657 * or perhaps like this:
658 *
659 * |\|\ |\|\
660 * __----__----__ (- plane active, _ blanking)
661 * -> time
662 *
663 * Returns:
664 * The watermark in bytes
665 */
666static unsigned int intel_wm_method1(unsigned int pixel_rate,
667 unsigned int cpp,
668 unsigned int latency)
669{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200670 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300671
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200672 ret = (u64)pixel_rate * cpp * latency;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300673 ret = DIV_ROUND_UP_ULL(ret, 10000);
674
675 return ret;
676}
677
678/**
679 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
680 * @pixel_rate: Pipe pixel rate in kHz
681 * @htotal: Pipe horizontal total
682 * @width: Plane width in pixels
683 * @cpp: Plane bytes per pixel
684 * @latency: Memory wakeup latency in 0.1us units
685 *
686 * Compute the watermark using the method 2 or "large buffer"
687 * formula. The caller may additonally add extra cachelines
688 * to account for TLB misses and clock crossings.
689 *
690 * This method is concerned with the long term drain rate
691 * of the FIFO, ie. it does account for blanking periods
692 * which effectively reduce the average drain rate across
693 * a longer period. The name "large" refers to the fact the
694 * FIFO is relatively large compared to the amount of data
695 * fetched.
696 *
697 * The FIFO level vs. time graph might look something like:
698 *
699 * |\___ |\___
700 * | \___ | \___
701 * | \ | \
702 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
703 * -> time
704 *
705 * Returns:
706 * The watermark in bytes
707 */
708static unsigned int intel_wm_method2(unsigned int pixel_rate,
709 unsigned int htotal,
710 unsigned int width,
711 unsigned int cpp,
712 unsigned int latency)
713{
714 unsigned int ret;
715
716 /*
717 * FIXME remove once all users are computing
718 * watermarks in the correct place.
719 */
720 if (WARN_ON_ONCE(htotal == 0))
721 htotal = 1;
722
723 ret = (latency * pixel_rate) / (htotal * 10000);
724 ret = (ret + 1) * width * cpp;
725
726 return ret;
727}
728
729/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000733 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @latency_ns: memory latency for the platform
736 *
737 * Calculate the watermark level (the level at which the display plane will
738 * start fetching from memory again). Each chip has a different display
739 * FIFO size and allocation, so the caller needs to figure that out and pass
740 * in the correct intel_watermark_params structure.
741 *
742 * As the pixel clock runs, the FIFO will be drained at a rate that depends
743 * on the pixel size. When it reaches the watermark level, it'll start
744 * fetching FIFO line sized based chunks from memory until the FIFO fills
745 * past the watermark point. If the FIFO drains completely, a FIFO underrun
746 * will occur, and a display engine hang could result.
747 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300748static unsigned int intel_calculate_wm(int pixel_rate,
749 const struct intel_watermark_params *wm,
750 int fifo_size, int cpp,
751 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300753 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /*
756 * Note: we need to make sure we don't overflow for various clock &
757 * latency values.
758 * clocks go from a few thousand to several hundred thousand.
759 * latency is usually a few thousand
760 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 entries = intel_wm_method1(pixel_rate, cpp,
762 latency_ns / 100);
763 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
764 wm->guard_size;
765 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 wm_size = fifo_size - entries;
768 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 wm_size = wm->max_wm;
773 if (wm_size <= 0)
774 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300775
776 /*
777 * Bspec seems to indicate that the value shouldn't be lower than
778 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
779 * Lets go for 8 which is the burst size since certain platforms
780 * already use a hardcoded 8 (which is what the spec says should be
781 * done).
782 */
783 if (wm_size <= 8)
784 wm_size = 8;
785
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 return wm_size;
787}
788
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300789static bool is_disabling(int old, int new, int threshold)
790{
791 return old >= threshold && new < threshold;
792}
793
794static bool is_enabling(int old, int new, int threshold)
795{
796 return old < threshold && new >= threshold;
797}
798
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300799static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
800{
801 return dev_priv->wm.max_level + 1;
802}
803
Ville Syrjälä24304d812017-03-14 17:10:49 +0200804static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
805 const struct intel_plane_state *plane_state)
806{
807 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
808
809 /* FIXME check the 'enable' instead */
810 if (!crtc_state->base.active)
811 return false;
812
813 /*
814 * Treat cursor with fb as always visible since cursor updates
815 * can happen faster than the vrefresh rate, and the current
816 * watermark code doesn't handle that correctly. Cursor updates
817 * which set/clear the fb or change the cursor size are going
818 * to get throttled by intel_legacy_cursor_update() to work
819 * around this problem with the watermark code.
820 */
821 if (plane->id == PLANE_CURSOR)
822 return plane_state->base.fb != NULL;
823 else
824 return plane_state->base.visible;
825}
826
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200829 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200831 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 if (enabled)
834 return NULL;
835 enabled = crtc;
836 }
837 }
838
839 return enabled;
840}
841
Ville Syrjälä432081b2016-10-31 22:37:03 +0200842static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200844 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846 const struct cxsr_latency *latency;
847 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300848 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100850 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
851 dev_priv->is_ddr3,
852 dev_priv->fsb_freq,
853 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 if (!latency) {
855 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300856 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 return;
858 }
859
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200860 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200862 const struct drm_display_mode *adjusted_mode =
863 &crtc->config->base.adjusted_mode;
864 const struct drm_framebuffer *fb =
865 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200866 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300867 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868
869 /* Display SR */
870 wm = intel_calculate_wm(clock, &pineview_display_wm,
871 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200872 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 reg = I915_READ(DSPFW1);
874 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200875 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 I915_WRITE(DSPFW1, reg);
877 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
878
879 /* cursor SR */
880 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
881 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300882 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883 reg = I915_READ(DSPFW3);
884 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200885 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 I915_WRITE(DSPFW3, reg);
887
888 /* Display HPLL off SR */
889 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
890 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200891 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* cursor HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300900 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
906
Imre Deak5209b1f2014-07-01 12:36:17 +0300907 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300909 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 }
911}
912
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300913/*
914 * Documentation says:
915 * "If the line size is small, the TLB fetches can get in the way of the
916 * data fetches, causing some lag in the pixel data return which is not
917 * accounted for in the above formulas. The following adjustment only
918 * needs to be applied if eight whole lines fit in the buffer at once.
919 * The WM is adjusted upwards by the difference between the FIFO size
920 * and the size of 8 whole lines. This adjustment is always performed
921 * in the actual pixel depth regardless of whether FBC is enabled or not."
922 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000923static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300924{
925 int tlb_miss = fifo_size * 64 - width * cpp * 8;
926
927 return max(0, tlb_miss);
928}
929
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300930static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
931 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300932{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300933 enum pipe pipe;
934
935 for_each_pipe(dev_priv, pipe)
936 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
937
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300938 I915_WRITE(DSPFW1,
939 FW_WM(wm->sr.plane, SR) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
941 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
942 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
943 I915_WRITE(DSPFW2,
944 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
945 FW_WM(wm->sr.fbc, FBC_SR) |
946 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
949 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
950 I915_WRITE(DSPFW3,
951 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
952 FW_WM(wm->sr.cursor, CURSOR_SR) |
953 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
954 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300955
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300956 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300957}
958
Ville Syrjälä15665972015-03-10 16:16:28 +0200959#define FW_WM_VLV(value, plane) \
960 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
961
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200962static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200963 const struct vlv_wm_values *wm)
964{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200967 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200968 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 I915_WRITE(VLV_DDL(pipe),
971 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
973 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
974 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
975 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200976
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200977 /*
978 * Zero the (unused) WM1 watermarks, and also clear all the
979 * high order bits so that there are no out of bounds values
980 * present in the registers during the reprogramming.
981 */
982 I915_WRITE(DSPHOWM, 0);
983 I915_WRITE(DSPHOWM1, 0);
984 I915_WRITE(DSPFW4, 0);
985 I915_WRITE(DSPFW5, 0);
986 I915_WRITE(DSPFW6, 0);
987
Ville Syrjäläae801522015-03-05 21:19:49 +0200988 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200989 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
991 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
992 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200994 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
995 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
996 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999
1000 if (IS_CHERRYVIEW(dev_priv)) {
1001 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1003 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1006 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1009 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001011 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1014 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1017 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1020 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001021 } else {
1022 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1024 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001025 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001026 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1029 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1032 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001033 }
1034
1035 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001036}
1037
Ville Syrjälä15665972015-03-10 16:16:28 +02001038#undef FW_WM_VLV
1039
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001040static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1041{
1042 /* all latencies in usec */
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001045 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046
Ville Syrjälä79d94302017-04-21 21:14:30 +03001047 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048}
1049
1050static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1051{
1052 /*
1053 * DSPCNTR[13] supposedly controls whether the
1054 * primary plane can use the FIFO space otherwise
1055 * reserved for the sprite plane. It's not 100% clear
1056 * what the actual FIFO size is, but it looks like we
1057 * can happily set both primary and sprite watermarks
1058 * up to 127 cachelines. So that would seem to mean
1059 * that either DSPCNTR[13] doesn't do anything, or that
1060 * the total FIFO is >= 256 cachelines in size. Either
1061 * way, we don't seem to have to worry about this
1062 * repartitioning as the maximum watermark value the
1063 * register can hold for each plane is lower than the
1064 * minimum FIFO size.
1065 */
1066 switch (plane_id) {
1067 case PLANE_CURSOR:
1068 return 63;
1069 case PLANE_PRIMARY:
1070 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1071 case PLANE_SPRITE0:
1072 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1073 default:
1074 MISSING_CASE(plane_id);
1075 return 0;
1076 }
1077}
1078
1079static int g4x_fbc_fifo_size(int level)
1080{
1081 switch (level) {
1082 case G4X_WM_LEVEL_SR:
1083 return 7;
1084 case G4X_WM_LEVEL_HPLL:
1085 return 15;
1086 default:
1087 MISSING_CASE(level);
1088 return 0;
1089 }
1090}
1091
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001092static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1093 const struct intel_plane_state *plane_state,
1094 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001095{
1096 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1097 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1098 const struct drm_display_mode *adjusted_mode =
1099 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001100 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1101 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001102
1103 if (latency == 0)
1104 return USHRT_MAX;
1105
1106 if (!intel_wm_plane_visible(crtc_state, plane_state))
1107 return 0;
1108
1109 /*
1110 * Not 100% sure which way ELK should go here as the
1111 * spec only says CL/CTG should assume 32bpp and BW
1112 * doesn't need to. But as these things followed the
1113 * mobile vs. desktop lines on gen3 as well, let's
1114 * assume ELK doesn't need this.
1115 *
1116 * The spec also fails to list such a restriction for
1117 * the HPLL watermark, which seems a little strange.
1118 * Let's use 32bpp for the HPLL watermark as well.
1119 */
1120 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1121 level != G4X_WM_LEVEL_NORMAL)
1122 cpp = 4;
1123 else
1124 cpp = plane_state->base.fb->format->cpp[0];
1125
1126 clock = adjusted_mode->crtc_clock;
1127 htotal = adjusted_mode->crtc_htotal;
1128
1129 if (plane->id == PLANE_CURSOR)
1130 width = plane_state->base.crtc_w;
1131 else
1132 width = drm_rect_width(&plane_state->base.dst);
1133
1134 if (plane->id == PLANE_CURSOR) {
1135 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1136 } else if (plane->id == PLANE_PRIMARY &&
1137 level == G4X_WM_LEVEL_NORMAL) {
1138 wm = intel_wm_method1(clock, cpp, latency);
1139 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001140 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001141
1142 small = intel_wm_method1(clock, cpp, latency);
1143 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1144
1145 wm = min(small, large);
1146 }
1147
1148 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1149 width, cpp);
1150
1151 wm = DIV_ROUND_UP(wm, 64) + 2;
1152
Chris Wilson1a1f1282017-11-07 14:03:38 +00001153 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154}
1155
1156static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1157 int level, enum plane_id plane_id, u16 value)
1158{
1159 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1160 bool dirty = false;
1161
1162 for (; level < intel_wm_num_levels(dev_priv); level++) {
1163 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1164
1165 dirty |= raw->plane[plane_id] != value;
1166 raw->plane[plane_id] = value;
1167 }
1168
1169 return dirty;
1170}
1171
1172static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1173 int level, u16 value)
1174{
1175 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1176 bool dirty = false;
1177
1178 /* NORMAL level doesn't have an FBC watermark */
1179 level = max(level, G4X_WM_LEVEL_SR);
1180
1181 for (; level < intel_wm_num_levels(dev_priv); level++) {
1182 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1183
1184 dirty |= raw->fbc != value;
1185 raw->fbc = value;
1186 }
1187
1188 return dirty;
1189}
1190
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001191static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1192 const struct intel_plane_state *pstate,
1193 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001194
1195static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1196 const struct intel_plane_state *plane_state)
1197{
1198 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1199 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1200 enum plane_id plane_id = plane->id;
1201 bool dirty = false;
1202 int level;
1203
1204 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1205 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1206 if (plane_id == PLANE_PRIMARY)
1207 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1208 goto out;
1209 }
1210
1211 for (level = 0; level < num_levels; level++) {
1212 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1213 int wm, max_wm;
1214
1215 wm = g4x_compute_wm(crtc_state, plane_state, level);
1216 max_wm = g4x_plane_fifo_size(plane_id, level);
1217
1218 if (wm > max_wm)
1219 break;
1220
1221 dirty |= raw->plane[plane_id] != wm;
1222 raw->plane[plane_id] = wm;
1223
1224 if (plane_id != PLANE_PRIMARY ||
1225 level == G4X_WM_LEVEL_NORMAL)
1226 continue;
1227
1228 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1229 raw->plane[plane_id]);
1230 max_wm = g4x_fbc_fifo_size(level);
1231
1232 /*
1233 * FBC wm is not mandatory as we
1234 * can always just disable its use.
1235 */
1236 if (wm > max_wm)
1237 wm = USHRT_MAX;
1238
1239 dirty |= raw->fbc != wm;
1240 raw->fbc = wm;
1241 }
1242
1243 /* mark watermarks as invalid */
1244 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1245
1246 if (plane_id == PLANE_PRIMARY)
1247 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1248
1249 out:
1250 if (dirty) {
1251 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1252 plane->base.name,
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1255 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1256
1257 if (plane_id == PLANE_PRIMARY)
1258 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1261 }
1262
1263 return dirty;
1264}
1265
1266static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1267 enum plane_id plane_id, int level)
1268{
1269 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1270
1271 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1272}
1273
1274static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1275 int level)
1276{
1277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1278
1279 if (level > dev_priv->wm.max_level)
1280 return false;
1281
1282 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1284 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1285}
1286
1287/* mark all levels starting from 'level' as invalid */
1288static void g4x_invalidate_wms(struct intel_crtc *crtc,
1289 struct g4x_wm_state *wm_state, int level)
1290{
1291 if (level <= G4X_WM_LEVEL_NORMAL) {
1292 enum plane_id plane_id;
1293
1294 for_each_plane_id_on_crtc(crtc, plane_id)
1295 wm_state->wm.plane[plane_id] = USHRT_MAX;
1296 }
1297
1298 if (level <= G4X_WM_LEVEL_SR) {
1299 wm_state->cxsr = false;
1300 wm_state->sr.cursor = USHRT_MAX;
1301 wm_state->sr.plane = USHRT_MAX;
1302 wm_state->sr.fbc = USHRT_MAX;
1303 }
1304
1305 if (level <= G4X_WM_LEVEL_HPLL) {
1306 wm_state->hpll_en = false;
1307 wm_state->hpll.cursor = USHRT_MAX;
1308 wm_state->hpll.plane = USHRT_MAX;
1309 wm_state->hpll.fbc = USHRT_MAX;
1310 }
1311}
1312
1313static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1314{
1315 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1316 struct intel_atomic_state *state =
1317 to_intel_atomic_state(crtc_state->base.state);
1318 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1319 int num_active_planes = hweight32(crtc_state->active_planes &
1320 ~BIT(PLANE_CURSOR));
1321 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001322 const struct intel_plane_state *old_plane_state;
1323 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001324 struct intel_plane *plane;
1325 enum plane_id plane_id;
1326 int i, level;
1327 unsigned int dirty = 0;
1328
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001329 for_each_oldnew_intel_plane_in_state(state, plane,
1330 old_plane_state,
1331 new_plane_state, i) {
1332 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 old_plane_state->base.crtc != &crtc->base)
1334 continue;
1335
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001336 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001337 dirty |= BIT(plane->id);
1338 }
1339
1340 if (!dirty)
1341 return 0;
1342
1343 level = G4X_WM_LEVEL_NORMAL;
1344 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1345 goto out;
1346
1347 raw = &crtc_state->wm.g4x.raw[level];
1348 for_each_plane_id_on_crtc(crtc, plane_id)
1349 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1350
1351 level = G4X_WM_LEVEL_SR;
1352
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1358 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1359 wm_state->sr.fbc = raw->fbc;
1360
1361 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1362
1363 level = G4X_WM_LEVEL_HPLL;
1364
1365 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1366 goto out;
1367
1368 raw = &crtc_state->wm.g4x.raw[level];
1369 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1370 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1371 wm_state->hpll.fbc = raw->fbc;
1372
1373 wm_state->hpll_en = wm_state->cxsr;
1374
1375 level++;
1376
1377 out:
1378 if (level == G4X_WM_LEVEL_NORMAL)
1379 return -EINVAL;
1380
1381 /* invalidate the higher levels */
1382 g4x_invalidate_wms(crtc, wm_state, level);
1383
1384 /*
1385 * Determine if the FBC watermark(s) can be used. IF
1386 * this isn't the case we prefer to disable the FBC
1387 ( watermark(s) rather than disable the SR/HPLL
1388 * level(s) entirely.
1389 */
1390 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1391
1392 if (level >= G4X_WM_LEVEL_SR &&
1393 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1394 wm_state->fbc_en = false;
1395 else if (level >= G4X_WM_LEVEL_HPLL &&
1396 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1397 wm_state->fbc_en = false;
1398
1399 return 0;
1400}
1401
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001402static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001403{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001404 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001405 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1406 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1407 struct intel_atomic_state *intel_state =
1408 to_intel_atomic_state(new_crtc_state->base.state);
1409 const struct intel_crtc_state *old_crtc_state =
1410 intel_atomic_get_old_crtc_state(intel_state, crtc);
1411 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 enum plane_id plane_id;
1413
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1415 *intermediate = *optimal;
1416
1417 intermediate->cxsr = false;
1418 intermediate->hpll_en = false;
1419 goto out;
1420 }
1421
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001422 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001424 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001426 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1427
1428 for_each_plane_id_on_crtc(crtc, plane_id) {
1429 intermediate->wm.plane[plane_id] =
1430 max(optimal->wm.plane[plane_id],
1431 active->wm.plane[plane_id]);
1432
1433 WARN_ON(intermediate->wm.plane[plane_id] >
1434 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1435 }
1436
1437 intermediate->sr.plane = max(optimal->sr.plane,
1438 active->sr.plane);
1439 intermediate->sr.cursor = max(optimal->sr.cursor,
1440 active->sr.cursor);
1441 intermediate->sr.fbc = max(optimal->sr.fbc,
1442 active->sr.fbc);
1443
1444 intermediate->hpll.plane = max(optimal->hpll.plane,
1445 active->hpll.plane);
1446 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1447 active->hpll.cursor);
1448 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1449 active->hpll.fbc);
1450
1451 WARN_ON((intermediate->sr.plane >
1452 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1453 intermediate->sr.cursor >
1454 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1455 intermediate->cxsr);
1456 WARN_ON((intermediate->sr.plane >
1457 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1458 intermediate->sr.cursor >
1459 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1460 intermediate->hpll_en);
1461
1462 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1463 intermediate->fbc_en && intermediate->cxsr);
1464 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1465 intermediate->fbc_en && intermediate->hpll_en);
1466
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001467out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001468 /*
1469 * If our intermediate WM are identical to the final WM, then we can
1470 * omit the post-vblank programming; only update if it's different.
1471 */
1472 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474
1475 return 0;
1476}
1477
1478static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1479 struct g4x_wm_values *wm)
1480{
1481 struct intel_crtc *crtc;
1482 int num_active_crtcs = 0;
1483
1484 wm->cxsr = true;
1485 wm->hpll_en = true;
1486 wm->fbc_en = true;
1487
1488 for_each_intel_crtc(&dev_priv->drm, crtc) {
1489 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1490
1491 if (!crtc->active)
1492 continue;
1493
1494 if (!wm_state->cxsr)
1495 wm->cxsr = false;
1496 if (!wm_state->hpll_en)
1497 wm->hpll_en = false;
1498 if (!wm_state->fbc_en)
1499 wm->fbc_en = false;
1500
1501 num_active_crtcs++;
1502 }
1503
1504 if (num_active_crtcs != 1) {
1505 wm->cxsr = false;
1506 wm->hpll_en = false;
1507 wm->fbc_en = false;
1508 }
1509
1510 for_each_intel_crtc(&dev_priv->drm, crtc) {
1511 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1512 enum pipe pipe = crtc->pipe;
1513
1514 wm->pipe[pipe] = wm_state->wm;
1515 if (crtc->active && wm->cxsr)
1516 wm->sr = wm_state->sr;
1517 if (crtc->active && wm->hpll_en)
1518 wm->hpll = wm_state->hpll;
1519 }
1520}
1521
1522static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1523{
1524 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1525 struct g4x_wm_values new_wm = {};
1526
1527 g4x_merge_wm(dev_priv, &new_wm);
1528
1529 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1530 return;
1531
1532 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1533 _intel_set_memory_cxsr(dev_priv, false);
1534
1535 g4x_write_wm_values(dev_priv, &new_wm);
1536
1537 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1538 _intel_set_memory_cxsr(dev_priv, true);
1539
1540 *old_wm = new_wm;
1541}
1542
1543static void g4x_initial_watermarks(struct intel_atomic_state *state,
1544 struct intel_crtc_state *crtc_state)
1545{
1546 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1548
1549 mutex_lock(&dev_priv->wm.wm_mutex);
1550 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1551 g4x_program_watermarks(dev_priv);
1552 mutex_unlock(&dev_priv->wm.wm_mutex);
1553}
1554
1555static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1556 struct intel_crtc_state *crtc_state)
1557{
1558 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1560
1561 if (!crtc_state->wm.need_postvbl_update)
1562 return;
1563
1564 mutex_lock(&dev_priv->wm.wm_mutex);
1565 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1566 g4x_program_watermarks(dev_priv);
1567 mutex_unlock(&dev_priv->wm.wm_mutex);
1568}
1569
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570/* latency must be in 0.1us units. */
1571static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001572 unsigned int htotal,
1573 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 unsigned int latency)
1576{
1577 unsigned int ret;
1578
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001579 ret = intel_wm_method2(pixel_rate, htotal,
1580 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 ret = DIV_ROUND_UP(ret, 64);
1582
1583 return ret;
1584}
1585
Ville Syrjäläbb726512016-10-31 22:37:24 +02001586static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 /* all latencies in usec */
1589 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1590
Ville Syrjälä58590c12015-09-08 21:05:12 +03001591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1592
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593 if (IS_CHERRYVIEW(dev_priv)) {
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001596
1597 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001598 }
1599}
1600
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001601static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1602 const struct intel_plane_state *plane_state,
1603 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001605 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 const struct drm_display_mode *adjusted_mode =
1608 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001609 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
1611 if (dev_priv->wm.pri_latency[level] == 0)
1612 return USHRT_MAX;
1613
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001614 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 return 0;
1616
Daniel Vetteref426c12017-01-04 11:41:10 +01001617 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001618 clock = adjusted_mode->crtc_clock;
1619 htotal = adjusted_mode->crtc_htotal;
1620 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001622 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001623 /*
1624 * FIXME the formula gives values that are
1625 * too big for the cursor FIFO, and hence we
1626 * would never be able to use cursors. For
1627 * now just hardcode the watermark.
1628 */
1629 wm = 63;
1630 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 dev_priv->wm.pri_latency[level] * 10);
1633 }
1634
Chris Wilson1a1f1282017-11-07 14:03:38 +00001635 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636}
1637
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001638static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1639{
1640 return (active_planes & (BIT(PLANE_SPRITE0) |
1641 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1642}
1643
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001645{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001647 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001649 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1651 int num_active_planes = hweight32(active_planes);
1652 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001655 unsigned int total_rate;
1656 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001657
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001658 /*
1659 * When enabling sprite0 after sprite1 has already been enabled
1660 * we tend to get an underrun unless sprite0 already has some
1661 * FIFO space allcoated. Hence we always allocate at least one
1662 * cacheline for sprite0 whenever sprite1 is enabled.
1663 *
1664 * All other plane enable sequences appear immune to this problem.
1665 */
1666 if (vlv_need_sprite0_fifo_workaround(active_planes))
1667 sprite0_fifo_extra = 1;
1668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 total_rate = raw->plane[PLANE_PRIMARY] +
1670 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001671 raw->plane[PLANE_SPRITE1] +
1672 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 if (total_rate > fifo_size)
1675 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate == 0)
1678 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 unsigned int rate;
1682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if ((active_planes & BIT(plane_id)) == 0) {
1684 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685 continue;
1686 }
1687
Ville Syrjälä5012e602017-03-02 19:14:56 +02001688 rate = raw->plane[plane_id];
1689 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1690 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 }
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1694 fifo_left -= sprite0_fifo_extra;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 fifo_state->plane[PLANE_CURSOR] = 63;
1697
1698 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001699
1700 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001701 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702 int plane_extra;
1703
1704 if (fifo_left == 0)
1705 break;
1706
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 continue;
1709
1710 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001712 fifo_left -= plane_extra;
1713 }
1714
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 WARN_ON(active_planes != 0 && fifo_left != 0);
1716
1717 /* give it all to the first plane if none are active */
1718 if (active_planes == 0) {
1719 WARN_ON(fifo_left != fifo_size);
1720 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1721 }
1722
1723 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724}
1725
Ville Syrjäläff32c542017-03-02 19:14:57 +02001726/* mark all levels starting from 'level' as invalid */
1727static void vlv_invalidate_wms(struct intel_crtc *crtc,
1728 struct vlv_wm_state *wm_state, int level)
1729{
1730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1731
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001732 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 enum plane_id plane_id;
1734
1735 for_each_plane_id_on_crtc(crtc, plane_id)
1736 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1737
1738 wm_state->sr[level].cursor = USHRT_MAX;
1739 wm_state->sr[level].plane = USHRT_MAX;
1740 }
1741}
1742
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001743static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1744{
1745 if (wm > fifo_size)
1746 return USHRT_MAX;
1747 else
1748 return fifo_size - wm;
1749}
1750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751/*
1752 * Starting from 'level' set all higher
1753 * levels to 'value' in the "raw" watermarks.
1754 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001755static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001756 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001759 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001760 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001763 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768
1769 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770}
1771
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001772static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1773 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774{
1775 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1776 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001777 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001779 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001781 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1783 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 }
1785
1786 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001787 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1789 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1790
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 if (wm > max_wm)
1792 break;
1793
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001794 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795 raw->plane[plane_id] = wm;
1796 }
1797
1798 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001799 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001801out:
1802 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001803 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804 plane->base.name,
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1808
1809 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1813 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 &crtc_state->wm.vlv.raw[level];
1817 const struct vlv_fifo_state *fifo_state =
1818 &crtc_state->wm.vlv.fifo_state;
1819
1820 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1821}
1822
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001823static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001825 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829}
1830
1831static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001832{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 struct intel_atomic_state *state =
1836 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001837 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 const struct vlv_fifo_state *fifo_state =
1839 &crtc_state->wm.vlv.fifo_state;
1840 int num_active_planes = hweight32(crtc_state->active_planes &
1841 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001842 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001843 const struct intel_plane_state *old_plane_state;
1844 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id;
1847 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001849
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001850 for_each_oldnew_intel_plane_in_state(state, plane,
1851 old_plane_state,
1852 new_plane_state, i) {
1853 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855 continue;
1856
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001857 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858 dirty |= BIT(plane->id);
1859 }
1860
1861 /*
1862 * DSPARB registers may have been reset due to the
1863 * power well being turned off. Make sure we restore
1864 * them to a consistent state even if no primary/sprite
1865 * planes are initially active.
1866 */
1867 if (needs_modeset)
1868 crtc_state->fifo_changed = true;
1869
1870 if (!dirty)
1871 return 0;
1872
1873 /* cursor changes don't warrant a FIFO recompute */
1874 if (dirty & ~BIT(PLANE_CURSOR)) {
1875 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001876 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001877 const struct vlv_fifo_state *old_fifo_state =
1878 &old_crtc_state->wm.vlv.fifo_state;
1879
1880 ret = vlv_compute_fifo(crtc_state);
1881 if (ret)
1882 return ret;
1883
1884 if (needs_modeset ||
1885 memcmp(old_fifo_state, fifo_state,
1886 sizeof(*fifo_state)) != 0)
1887 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001889
Ville Syrjäläff32c542017-03-02 19:14:57 +02001890 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001891 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 /*
1893 * Note that enabling cxsr with no primary/sprite planes
1894 * enabled can wedge the pipe. Hence we only allow cxsr
1895 * with exactly one enabled primary/sprite plane.
1896 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001897 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898
Ville Syrjälä5012e602017-03-02 19:14:56 +02001899 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001900 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001903 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjäläff32c542017-03-02 19:14:57 +02001906 for_each_plane_id_on_crtc(crtc, plane_id) {
1907 wm_state->wm[level].plane[plane_id] =
1908 vlv_invert_wm_value(raw->plane[plane_id],
1909 fifo_state->plane[plane_id]);
1910 }
1911
1912 wm_state->sr[level].plane =
1913 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 raw->plane[PLANE_SPRITE1]),
1916 sr_fifo_size);
1917
1918 wm_state->sr[level].cursor =
1919 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1920 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921 }
1922
Ville Syrjäläff32c542017-03-02 19:14:57 +02001923 if (level == 0)
1924 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 /* limit to only levels we can actually handle */
1927 wm_state->num_levels = level;
1928
1929 /* invalidate the higher levels */
1930 vlv_invalidate_wms(crtc, wm_state, level);
1931
1932 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001933}
1934
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001935#define VLV_FIFO(plane, value) \
1936 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1937
Ville Syrjäläff32c542017-03-02 19:14:57 +02001938static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1939 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001940{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001941 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001943 const struct vlv_fifo_state *fifo_state =
1944 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001947 if (!crtc_state->fifo_changed)
1948 return;
1949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1951 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1952 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001953
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1955 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläc137d662017-03-02 19:15:06 +02001957 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1958
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001959 /*
1960 * uncore.lock serves a double purpose here. It allows us to
1961 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1962 * it protects the DSPARB registers from getting clobbered by
1963 * parallel updates from multiple pipes.
1964 *
1965 * intel_pipe_update_start() has already disabled interrupts
1966 * for us, so a plain spin_lock() is sufficient here.
1967 */
1968 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001969
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001970 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001971 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001972 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001973 dsparb = I915_READ_FW(DSPARB);
1974 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975
1976 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1977 VLV_FIFO(SPRITEB, 0xff));
1978 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1979 VLV_FIFO(SPRITEB, sprite1_start));
1980
1981 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1982 VLV_FIFO(SPRITEB_HI, 0x1));
1983 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1984 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1985
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 I915_WRITE_FW(DSPARB, dsparb);
1987 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988 break;
1989 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001990 dsparb = I915_READ_FW(DSPARB);
1991 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001992
1993 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1994 VLV_FIFO(SPRITED, 0xff));
1995 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1996 VLV_FIFO(SPRITED, sprite1_start));
1997
1998 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1999 VLV_FIFO(SPRITED_HI, 0xff));
2000 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2001 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2002
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 I915_WRITE_FW(DSPARB, dsparb);
2004 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005 break;
2006 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002007 dsparb3 = I915_READ_FW(DSPARB3);
2008 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002009
2010 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2011 VLV_FIFO(SPRITEF, 0xff));
2012 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2013 VLV_FIFO(SPRITEF, sprite1_start));
2014
2015 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2016 VLV_FIFO(SPRITEF_HI, 0xff));
2017 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2018 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 I915_WRITE_FW(DSPARB3, dsparb3);
2021 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002022 break;
2023 default:
2024 break;
2025 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002027 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030}
2031
2032#undef VLV_FIFO
2033
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002034static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002035{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002036 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002037 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2038 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2039 struct intel_atomic_state *intel_state =
2040 to_intel_atomic_state(new_crtc_state->base.state);
2041 const struct intel_crtc_state *old_crtc_state =
2042 intel_atomic_get_old_crtc_state(intel_state, crtc);
2043 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002044 int level;
2045
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002046 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2047 *intermediate = *optimal;
2048
2049 intermediate->cxsr = false;
2050 goto out;
2051 }
2052
Ville Syrjälä4841da52017-03-02 19:14:59 +02002053 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002054 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002055 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002056
2057 for (level = 0; level < intermediate->num_levels; level++) {
2058 enum plane_id plane_id;
2059
2060 for_each_plane_id_on_crtc(crtc, plane_id) {
2061 intermediate->wm[level].plane[plane_id] =
2062 min(optimal->wm[level].plane[plane_id],
2063 active->wm[level].plane[plane_id]);
2064 }
2065
2066 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2067 active->sr[level].plane);
2068 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2069 active->sr[level].cursor);
2070 }
2071
2072 vlv_invalidate_wms(crtc, intermediate, level);
2073
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002074out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002075 /*
2076 * If our intermediate WM are identical to the final WM, then we can
2077 * omit the post-vblank programming; only update if it's different.
2078 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002079 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002080 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002081
2082 return 0;
2083}
2084
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002085static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002086 struct vlv_wm_values *wm)
2087{
2088 struct intel_crtc *crtc;
2089 int num_active_crtcs = 0;
2090
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002091 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002092 wm->cxsr = true;
2093
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002094 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002095 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002096
2097 if (!crtc->active)
2098 continue;
2099
2100 if (!wm_state->cxsr)
2101 wm->cxsr = false;
2102
2103 num_active_crtcs++;
2104 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2105 }
2106
2107 if (num_active_crtcs != 1)
2108 wm->cxsr = false;
2109
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002110 if (num_active_crtcs > 1)
2111 wm->level = VLV_WM_LEVEL_PM2;
2112
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002113 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002114 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002115 enum pipe pipe = crtc->pipe;
2116
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002118 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119 wm->sr = wm_state->sr[wm->level];
2120
Ville Syrjälä1b313892016-11-28 19:37:08 +02002121 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2122 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002125 }
2126}
2127
Ville Syrjäläff32c542017-03-02 19:14:57 +02002128static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002129{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002130 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2131 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002132
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002133 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134
Ville Syrjäläff32c542017-03-02 19:14:57 +02002135 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136 return;
2137
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002138 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002139 chv_set_memory_dvfs(dev_priv, false);
2140
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002141 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 chv_set_memory_pm5(dev_priv, false);
2143
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002144 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002145 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002150 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002152 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153 chv_set_memory_pm5(dev_priv, true);
2154
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002155 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002156 chv_set_memory_dvfs(dev_priv, true);
2157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002159}
2160
Ville Syrjäläff32c542017-03-02 19:14:57 +02002161static void vlv_initial_watermarks(struct intel_atomic_state *state,
2162 struct intel_crtc_state *crtc_state)
2163{
2164 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2165 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2166
2167 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002168 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2169 vlv_program_watermarks(dev_priv);
2170 mutex_unlock(&dev_priv->wm.wm_mutex);
2171}
2172
2173static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2174 struct intel_crtc_state *crtc_state)
2175{
2176 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2178
2179 if (!crtc_state->wm.need_postvbl_update)
2180 return;
2181
2182 mutex_lock(&dev_priv->wm.wm_mutex);
2183 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002184 vlv_program_watermarks(dev_priv);
2185 mutex_unlock(&dev_priv->wm.wm_mutex);
2186}
2187
Ville Syrjälä432081b2016-10-31 22:37:03 +02002188static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002189{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002190 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002191 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002192 int srwm = 1;
2193 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002194 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002195
2196 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002197 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 if (crtc) {
2199 /* self-refresh has much higher latency */
2200 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002201 const struct drm_display_mode *adjusted_mode =
2202 &crtc->config->base.adjusted_mode;
2203 const struct drm_framebuffer *fb =
2204 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002205 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002206 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002207 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002208 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002209 int entries;
2210
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002211 entries = intel_wm_method2(clock, htotal,
2212 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002213 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2214 srwm = I965_FIFO_SIZE - entries;
2215 if (srwm < 0)
2216 srwm = 1;
2217 srwm &= 0x1ff;
2218 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2219 entries, srwm);
2220
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002221 entries = intel_wm_method2(clock, htotal,
2222 crtc->base.cursor->state->crtc_w, 4,
2223 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002224 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002225 i965_cursor_wm_info.cacheline_size) +
2226 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002227
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002228 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229 if (cursor_sr > i965_cursor_wm_info.max_wm)
2230 cursor_sr = i965_cursor_wm_info.max_wm;
2231
2232 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2233 "cursor %d\n", srwm, cursor_sr);
2234
Imre Deak98584252014-06-13 14:54:20 +03002235 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002236 } else {
Imre Deak98584252014-06-13 14:54:20 +03002237 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002239 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002240 }
2241
2242 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2243 srwm);
2244
2245 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002246 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2247 FW_WM(8, CURSORB) |
2248 FW_WM(8, PLANEB) |
2249 FW_WM(8, PLANEA));
2250 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2251 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002252 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002253 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002254
2255 if (cxsr_enabled)
2256 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002257}
2258
Ville Syrjäläf4998962015-03-10 17:02:21 +02002259#undef FW_WM
2260
Ville Syrjälä432081b2016-10-31 22:37:03 +02002261static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002262{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002263 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002265 u32 fwater_lo;
2266 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002267 int cwm, srwm = 1;
2268 int fifo_size;
2269 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002270 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002271
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002272 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002274 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 wm_info = &i915_wm_info;
2276 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002277 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002278
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002279 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2280 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002281 if (intel_crtc_active(crtc)) {
2282 const struct drm_display_mode *adjusted_mode =
2283 &crtc->config->base.adjusted_mode;
2284 const struct drm_framebuffer *fb =
2285 crtc->base.primary->state->fb;
2286 int cpp;
2287
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002288 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002289 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002290 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002291 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002292
Damien Lespiau241bfc32013-09-25 16:45:37 +01002293 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002294 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002295 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002296 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002297 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002299 if (planea_wm > (long)wm_info->max_wm)
2300 planea_wm = wm_info->max_wm;
2301 }
2302
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002303 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002304 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002306 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2307 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002308 if (intel_crtc_active(crtc)) {
2309 const struct drm_display_mode *adjusted_mode =
2310 &crtc->config->base.adjusted_mode;
2311 const struct drm_framebuffer *fb =
2312 crtc->base.primary->state->fb;
2313 int cpp;
2314
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002315 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002316 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002317 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002318 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002319
Damien Lespiau241bfc32013-09-25 16:45:37 +01002320 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002321 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002322 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002323 if (enabled == NULL)
2324 enabled = crtc;
2325 else
2326 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002327 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002328 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002329 if (planeb_wm > (long)wm_info->max_wm)
2330 planeb_wm = wm_info->max_wm;
2331 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002332
2333 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2334
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002335 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002336 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002337
Ville Syrjäläefc26112016-10-31 22:37:04 +02002338 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002339
2340 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002341 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002342 enabled = NULL;
2343 }
2344
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002345 /*
2346 * Overlay gets an aggressive default since video jitter is bad.
2347 */
2348 cwm = 2;
2349
2350 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002351 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002352
2353 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002354 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002355 /* self-refresh has much higher latency */
2356 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002357 const struct drm_display_mode *adjusted_mode =
2358 &enabled->config->base.adjusted_mode;
2359 const struct drm_framebuffer *fb =
2360 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002361 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002362 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002363 int hdisplay = enabled->config->pipe_src_w;
2364 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365 int entries;
2366
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002367 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002368 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002369 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002370 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002371
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002372 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2373 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002374 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2375 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2376 srwm = wm_info->fifo_size - entries;
2377 if (srwm < 0)
2378 srwm = 1;
2379
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002380 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002381 I915_WRITE(FW_BLC_SELF,
2382 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002383 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2385 }
2386
2387 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2388 planea_wm, planeb_wm, cwm, srwm);
2389
2390 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2391 fwater_hi = (cwm & 0x1f);
2392
2393 /* Set request length to 8 cachelines per fetch */
2394 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2395 fwater_hi = fwater_hi | (1 << 8);
2396
2397 I915_WRITE(FW_BLC, fwater_lo);
2398 I915_WRITE(FW_BLC2, fwater_hi);
2399
Imre Deak5209b1f2014-07-01 12:36:17 +03002400 if (enabled)
2401 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002402}
2403
Ville Syrjälä432081b2016-10-31 22:37:03 +02002404static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002405{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002406 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002407 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002408 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002409 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002410 int planea_wm;
2411
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002412 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002413 if (crtc == NULL)
2414 return;
2415
Ville Syrjäläefc26112016-10-31 22:37:04 +02002416 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002417 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002418 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002419 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002420 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002421 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2422 fwater_lo |= (3<<8) | planea_wm;
2423
2424 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2425
2426 I915_WRITE(FW_BLC, fwater_lo);
2427}
2428
Ville Syrjälä37126462013-08-01 16:18:55 +03002429/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002430static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2431 unsigned int cpp,
2432 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002433{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002434 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 ret = intel_wm_method1(pixel_rate, cpp, latency);
2437 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002438
2439 return ret;
2440}
2441
Ville Syrjälä37126462013-08-01 16:18:55 +03002442/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002443static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2444 unsigned int htotal,
2445 unsigned int width,
2446 unsigned int cpp,
2447 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002448{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002449 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002451 ret = intel_wm_method2(pixel_rate, htotal,
2452 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002453 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002454
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 return ret;
2456}
2457
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002458static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002459{
Matt Roper15126882015-12-03 11:37:40 -08002460 /*
2461 * Neither of these should be possible since this function shouldn't be
2462 * called if the CRTC is off or the plane is invisible. But let's be
2463 * extra paranoid to avoid a potential divide-by-zero if we screw up
2464 * elsewhere in the driver.
2465 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002466 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002467 return 0;
2468 if (WARN_ON(!horiz_pixels))
2469 return 0;
2470
Ville Syrjäläac484962016-01-20 21:05:26 +02002471 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002472}
2473
Imre Deak820c1982013-12-17 14:46:36 +02002474struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002475 u16 pri;
2476 u16 spr;
2477 u16 cur;
2478 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002479};
2480
Ville Syrjälä37126462013-08-01 16:18:55 +03002481/*
2482 * For both WM_PIPE and WM_LP.
2483 * mem_value must be in 0.1us units.
2484 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002485static u32 ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
2486 const struct intel_plane_state *pstate,
2487 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002488{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002489 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002490 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002491
Ville Syrjälä03981c62018-11-14 19:34:40 +02002492 if (mem_value == 0)
2493 return U32_MAX;
2494
Ville Syrjälä24304d812017-03-14 17:10:49 +02002495 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496 return 0;
2497
Ville Syrjälä353c8592016-12-14 23:30:57 +02002498 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002499
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002500 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002501
2502 if (!is_lp)
2503 return method1;
2504
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002505 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002506 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002507 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002508 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002509
2510 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511}
2512
Ville Syrjälä37126462013-08-01 16:18:55 +03002513/*
2514 * For both WM_PIPE and WM_LP.
2515 * mem_value must be in 0.1us units.
2516 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002517static u32 ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
2518 const struct intel_plane_state *pstate,
2519 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002521 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002522 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523
Ville Syrjälä03981c62018-11-14 19:34:40 +02002524 if (mem_value == 0)
2525 return U32_MAX;
2526
Ville Syrjälä24304d812017-03-14 17:10:49 +02002527 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002528 return 0;
2529
Ville Syrjälä353c8592016-12-14 23:30:57 +02002530 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002531
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002532 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2533 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002534 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002535 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002536 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002537 return min(method1, method2);
2538}
2539
Ville Syrjälä37126462013-08-01 16:18:55 +03002540/*
2541 * For both WM_PIPE and WM_LP.
2542 * mem_value must be in 0.1us units.
2543 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002544static u32 ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
2545 const struct intel_plane_state *pstate,
2546 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002547{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002548 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002549
Ville Syrjälä03981c62018-11-14 19:34:40 +02002550 if (mem_value == 0)
2551 return U32_MAX;
2552
Ville Syrjälä24304d812017-03-14 17:10:49 +02002553 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002554 return 0;
2555
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002556 cpp = pstate->base.fb->format->cpp[0];
2557
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002558 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002559 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002560 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002561}
2562
Paulo Zanonicca32e92013-05-31 11:45:06 -03002563/* Only for WM_LP. */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002564static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
2565 const struct intel_plane_state *pstate,
2566 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002567{
Ville Syrjälä83054942016-11-18 21:53:00 +02002568 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002569
Ville Syrjälä24304d812017-03-14 17:10:49 +02002570 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002571 return 0;
2572
Ville Syrjälä353c8592016-12-14 23:30:57 +02002573 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002574
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002575 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002576}
2577
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002578static unsigned int
2579ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002580{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002581 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002582 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002584 return 768;
2585 else
2586 return 512;
2587}
2588
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002589static unsigned int
2590ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2591 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002592{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002593 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002594 /* BDW primary/sprite plane watermarks */
2595 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002596 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002597 /* IVB/HSW primary/sprite plane watermarks */
2598 return level == 0 ? 127 : 1023;
2599 else if (!is_sprite)
2600 /* ILK/SNB primary plane watermarks */
2601 return level == 0 ? 127 : 511;
2602 else
2603 /* ILK/SNB sprite plane watermarks */
2604 return level == 0 ? 63 : 255;
2605}
2606
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002607static unsigned int
2608ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002609{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002611 return level == 0 ? 63 : 255;
2612 else
2613 return level == 0 ? 31 : 63;
2614}
2615
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002616static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002617{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002618 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002619 return 31;
2620 else
2621 return 15;
2622}
2623
Ville Syrjälä158ae642013-08-07 13:28:19 +03002624/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002625static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002626 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002627 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002628 enum intel_ddb_partitioning ddb_partitioning,
2629 bool is_sprite)
2630{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002631 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002632
2633 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002634 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635 return 0;
2636
2637 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002638 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002639 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002640
2641 /*
2642 * For some reason the non self refresh
2643 * FIFO size is only half of the self
2644 * refresh FIFO size on ILK/SNB.
2645 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002646 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002647 fifo_size /= 2;
2648 }
2649
Ville Syrjälä240264f2013-08-07 13:29:12 +03002650 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002651 /* level 0 is always calculated with 1:1 split */
2652 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2653 if (is_sprite)
2654 fifo_size *= 5;
2655 fifo_size /= 6;
2656 } else {
2657 fifo_size /= 2;
2658 }
2659 }
2660
2661 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002662 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002663}
2664
2665/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002666static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002667 int level,
2668 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002669{
2670 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002671 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672 return 64;
2673
2674 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002675 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002676}
2677
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002678static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002679 int level,
2680 const struct intel_wm_config *config,
2681 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002682 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002683{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002684 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2685 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2686 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2687 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002688}
2689
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002690static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002691 int level,
2692 struct ilk_wm_maximums *max)
2693{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002694 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2695 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2696 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2697 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002698}
2699
Ville Syrjäläd9395652013-10-09 19:18:10 +03002700static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002701 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002702 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002703{
2704 bool ret;
2705
2706 /* already determined to be invalid? */
2707 if (!result->enable)
2708 return false;
2709
2710 result->enable = result->pri_val <= max->pri &&
2711 result->spr_val <= max->spr &&
2712 result->cur_val <= max->cur;
2713
2714 ret = result->enable;
2715
2716 /*
2717 * HACK until we can pre-compute everything,
2718 * and thus fail gracefully if LP0 watermarks
2719 * are exceeded...
2720 */
2721 if (level == 0 && !result->enable) {
2722 if (result->pri_val > max->pri)
2723 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2724 level, result->pri_val, max->pri);
2725 if (result->spr_val > max->spr)
2726 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2727 level, result->spr_val, max->spr);
2728 if (result->cur_val > max->cur)
2729 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2730 level, result->cur_val, max->cur);
2731
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002732 result->pri_val = min_t(u32, result->pri_val, max->pri);
2733 result->spr_val = min_t(u32, result->spr_val, max->spr);
2734 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002735 result->enable = true;
2736 }
2737
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002738 return ret;
2739}
2740
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002741static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002742 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002743 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002744 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002745 const struct intel_plane_state *pristate,
2746 const struct intel_plane_state *sprstate,
2747 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002748 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002749{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002750 u16 pri_latency = dev_priv->wm.pri_latency[level];
2751 u16 spr_latency = dev_priv->wm.spr_latency[level];
2752 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002753
2754 /* WM1+ latency values stored in 0.5us units */
2755 if (level > 0) {
2756 pri_latency *= 5;
2757 spr_latency *= 5;
2758 cur_latency *= 5;
2759 }
2760
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002761 if (pristate) {
2762 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2763 pri_latency, level);
2764 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2765 }
2766
2767 if (sprstate)
2768 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2769
2770 if (curstate)
2771 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2772
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002773 result->enable = true;
2774}
2775
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002776static u32
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002777hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002778{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002779 const struct intel_atomic_state *intel_state =
2780 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002781 const struct drm_display_mode *adjusted_mode =
2782 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002783 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002784
Matt Roperee91a152015-12-03 11:37:39 -08002785 if (!cstate->base.active)
2786 return 0;
2787 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2788 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002789 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002791
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002792 /* The WM are computed with base on how long it takes to fill a single
2793 * row at the given clock rate, multiplied by 8.
2794 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002795 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2796 adjusted_mode->crtc_clock);
2797 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002798 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002799
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2801 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002802}
2803
Ville Syrjäläbb726512016-10-31 22:37:24 +02002804static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002805 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002806{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002807 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002808 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002809 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002810 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002811
2812 /* read the first set of memory latencies[0:3] */
2813 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002814 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002815 ret = sandybridge_pcode_read(dev_priv,
2816 GEN9_PCODE_READ_MEM_LATENCY,
2817 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002818 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002819
2820 if (ret) {
2821 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2822 return;
2823 }
2824
2825 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2826 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2827 GEN9_MEM_LATENCY_LEVEL_MASK;
2828 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2829 GEN9_MEM_LATENCY_LEVEL_MASK;
2830 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2831 GEN9_MEM_LATENCY_LEVEL_MASK;
2832
2833 /* read the second set of memory latencies[4:7] */
2834 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002835 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002836 ret = sandybridge_pcode_read(dev_priv,
2837 GEN9_PCODE_READ_MEM_LATENCY,
2838 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002839 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002840 if (ret) {
2841 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2842 return;
2843 }
2844
2845 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2846 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2847 GEN9_MEM_LATENCY_LEVEL_MASK;
2848 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2849 GEN9_MEM_LATENCY_LEVEL_MASK;
2850 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2851 GEN9_MEM_LATENCY_LEVEL_MASK;
2852
Vandana Kannan367294b2014-11-04 17:06:46 +00002853 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002854 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2855 * need to be disabled. We make sure to sanitize the values out
2856 * of the punit to satisfy this requirement.
2857 */
2858 for (level = 1; level <= max_level; level++) {
2859 if (wm[level] == 0) {
2860 for (i = level + 1; i <= max_level; i++)
2861 wm[i] = 0;
2862 break;
2863 }
2864 }
2865
2866 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002867 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002868 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002869 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002870 * to add 2us to the various latency levels we retrieve from the
2871 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002872 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002873 if (wm[0] == 0) {
2874 wm[0] += 2;
2875 for (level = 1; level <= max_level; level++) {
2876 if (wm[level] == 0)
2877 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002878 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002879 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002880 }
2881
Mahesh Kumar86b59282018-08-31 16:39:42 +05302882 /*
2883 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2884 * If we could not get dimm info enable this WA to prevent from
2885 * any underrun. If not able to get Dimm info assume 16GB dimm
2886 * to avoid any underrun.
2887 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002888 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302889 wm[0] += 1;
2890
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002891 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002892 u64 sskpd = I915_READ64(MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002893
2894 wm[0] = (sskpd >> 56) & 0xFF;
2895 if (wm[0] == 0)
2896 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002897 wm[1] = (sskpd >> 4) & 0xFF;
2898 wm[2] = (sskpd >> 12) & 0xFF;
2899 wm[3] = (sskpd >> 20) & 0x1FF;
2900 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002901 } else if (INTEL_GEN(dev_priv) >= 6) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002902 u32 sskpd = I915_READ(MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002903
2904 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2905 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2906 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2907 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002908 } else if (INTEL_GEN(dev_priv) >= 5) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002909 u32 mltr = I915_READ(MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002910
2911 /* ILK primary LP0 latency is 700 ns */
2912 wm[0] = 7;
2913 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2914 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002915 } else {
2916 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002917 }
2918}
2919
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002920static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002921 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002922{
2923 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002924 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002925 wm[0] = 13;
2926}
2927
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002928static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002929 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002930{
2931 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002932 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002933 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002934}
2935
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002936int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002937{
2938 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002939 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002940 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002941 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002942 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002943 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002944 return 3;
2945 else
2946 return 2;
2947}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002948
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002949static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002950 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002951 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002952{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002953 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002954
2955 for (level = 0; level <= max_level; level++) {
2956 unsigned int latency = wm[level];
2957
2958 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002959 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2960 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002961 continue;
2962 }
2963
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002964 /*
2965 * - latencies are in us on gen9.
2966 * - before then, WM1+ latency values are in 0.5us units
2967 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002968 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002969 latency *= 10;
2970 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002971 latency *= 5;
2972
2973 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2974 name, level, wm[level],
2975 latency / 10, latency % 10);
2976 }
2977}
2978
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002979static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002980 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002981{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002982 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002983
2984 if (wm[0] >= min)
2985 return false;
2986
2987 wm[0] = max(wm[0], min);
2988 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002989 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002990
2991 return true;
2992}
2993
Ville Syrjäläbb726512016-10-31 22:37:24 +02002994static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002995{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002996 bool changed;
2997
2998 /*
2999 * The BIOS provided WM memory latency values are often
3000 * inadequate for high resolution displays. Adjust them.
3001 */
3002 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3003 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3004 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3005
3006 if (!changed)
3007 return;
3008
3009 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003010 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3011 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3012 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003013}
3014
Ville Syrjälä03981c62018-11-14 19:34:40 +02003015static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3016{
3017 /*
3018 * On some SNB machines (Thinkpad X220 Tablet at least)
3019 * LP3 usage can cause vblank interrupts to be lost.
3020 * The DEIIR bit will go high but it looks like the CPU
3021 * never gets interrupted.
3022 *
3023 * It's not clear whether other interrupt source could
3024 * be affected or if this is somehow limited to vblank
3025 * interrupts only. To play it safe we disable LP3
3026 * watermarks entirely.
3027 */
3028 if (dev_priv->wm.pri_latency[3] == 0 &&
3029 dev_priv->wm.spr_latency[3] == 0 &&
3030 dev_priv->wm.cur_latency[3] == 0)
3031 return;
3032
3033 dev_priv->wm.pri_latency[3] = 0;
3034 dev_priv->wm.spr_latency[3] = 0;
3035 dev_priv->wm.cur_latency[3] = 0;
3036
3037 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3038 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3039 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3040 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3041}
3042
Ville Syrjäläbb726512016-10-31 22:37:24 +02003043static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003044{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003045 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003046
3047 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3048 sizeof(dev_priv->wm.pri_latency));
3049 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3050 sizeof(dev_priv->wm.pri_latency));
3051
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003052 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003053 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003054
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003055 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3056 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3057 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003058
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003059 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003060 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003061 snb_wm_lp3_irq_quirk(dev_priv);
3062 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003063}
3064
Ville Syrjäläbb726512016-10-31 22:37:24 +02003065static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003066{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003067 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003068 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003069}
3070
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003071static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003072 struct intel_pipe_wm *pipe_wm)
3073{
3074 /* LP0 watermark maximums depend on this pipe alone */
3075 const struct intel_wm_config config = {
3076 .num_pipes_active = 1,
3077 .sprites_enabled = pipe_wm->sprites_enabled,
3078 .sprites_scaled = pipe_wm->sprites_scaled,
3079 };
3080 struct ilk_wm_maximums max;
3081
3082 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003083 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003084
3085 /* At least LP0 must be valid */
3086 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3087 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3088 return false;
3089 }
3090
3091 return true;
3092}
3093
Matt Roper261a27d2015-10-08 15:28:25 -07003094/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003095static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003096{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003097 struct drm_atomic_state *state = cstate->base.state;
3098 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003099 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003100 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003101 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003102 struct drm_plane *plane;
3103 const struct drm_plane_state *plane_state;
3104 const struct intel_plane_state *pristate = NULL;
3105 const struct intel_plane_state *sprstate = NULL;
3106 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003107 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003108 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003109
Matt Ropere8f1f022016-05-12 07:05:55 -07003110 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003111
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003112 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3113 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003114
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003115 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003116 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003117 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003118 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003119 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003120 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003121 }
3122
Matt Ropered4a6a72016-02-23 17:20:13 -08003123 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003124 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003125 pipe_wm->sprites_enabled = sprstate->base.visible;
3126 pipe_wm->sprites_scaled = sprstate->base.visible &&
3127 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3128 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003129 }
3130
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003131 usable_level = max_level;
3132
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003133 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003134 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003135 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003136
3137 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003138 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003139 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003140
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003141 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003142 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3143 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003144
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003145 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003146 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003147
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003148 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003149 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003150
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003151 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003152
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003153 for (level = 1; level <= usable_level; level++) {
3154 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003155
Matt Roper86c8bbb2015-09-24 15:53:16 -07003156 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003157 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003158
3159 /*
3160 * Disable any watermark level that exceeds the
3161 * register maximums since such watermarks are
3162 * always invalid.
3163 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003164 if (!ilk_validate_wm_level(level, &max, wm)) {
3165 memset(wm, 0, sizeof(*wm));
3166 break;
3167 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003168 }
3169
Matt Roper86c8bbb2015-09-24 15:53:16 -07003170 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003171}
3172
3173/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003174 * Build a set of 'intermediate' watermark values that satisfy both the old
3175 * state and the new state. These can be programmed to the hardware
3176 * immediately.
3177 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003178static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003179{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003180 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3181 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003182 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003183 struct intel_atomic_state *intel_state =
3184 to_intel_atomic_state(newstate->base.state);
3185 const struct intel_crtc_state *oldstate =
3186 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3187 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003188 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003189
3190 /*
3191 * Start with the final, target watermarks, then combine with the
3192 * currently active watermarks to get values that are safe both before
3193 * and after the vblank.
3194 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003195 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003196 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3197 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003198 return 0;
3199
Matt Ropered4a6a72016-02-23 17:20:13 -08003200 a->pipe_enabled |= b->pipe_enabled;
3201 a->sprites_enabled |= b->sprites_enabled;
3202 a->sprites_scaled |= b->sprites_scaled;
3203
3204 for (level = 0; level <= max_level; level++) {
3205 struct intel_wm_level *a_wm = &a->wm[level];
3206 const struct intel_wm_level *b_wm = &b->wm[level];
3207
3208 a_wm->enable &= b_wm->enable;
3209 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3210 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3211 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3212 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3213 }
3214
3215 /*
3216 * We need to make sure that these merged watermark values are
3217 * actually a valid configuration themselves. If they're not,
3218 * there's no safe way to transition from the old state to
3219 * the new state, so we need to fail the atomic transaction.
3220 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003221 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003222 return -EINVAL;
3223
3224 /*
3225 * If our intermediate WM are identical to the final WM, then we can
3226 * omit the post-vblank programming; only update if it's different.
3227 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003228 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3229 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003230
3231 return 0;
3232}
3233
3234/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003235 * Merge the watermarks from all active pipes for a specific level.
3236 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003237static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003238 int level,
3239 struct intel_wm_level *ret_wm)
3240{
3241 const struct intel_crtc *intel_crtc;
3242
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003243 ret_wm->enable = true;
3244
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003245 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003246 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003247 const struct intel_wm_level *wm = &active->wm[level];
3248
3249 if (!active->pipe_enabled)
3250 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003251
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003252 /*
3253 * The watermark values may have been used in the past,
3254 * so we must maintain them in the registers for some
3255 * time even if the level is now disabled.
3256 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003257 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003258 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003259
3260 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3261 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3262 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3263 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3264 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003265}
3266
3267/*
3268 * Merge all low power watermarks for all active pipes.
3269 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003270static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003271 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003272 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003273 struct intel_pipe_wm *merged)
3274{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003275 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003276 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003277
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003278 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003279 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003280 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003281 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003282
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003283 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003284 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003285
3286 /* merge each WM1+ level */
3287 for (level = 1; level <= max_level; level++) {
3288 struct intel_wm_level *wm = &merged->wm[level];
3289
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003290 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003291
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003292 if (level > last_enabled_level)
3293 wm->enable = false;
3294 else if (!ilk_validate_wm_level(level, max, wm))
3295 /* make sure all following levels get disabled */
3296 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003297
3298 /*
3299 * The spec says it is preferred to disable
3300 * FBC WMs instead of disabling a WM level.
3301 */
3302 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003303 if (wm->enable)
3304 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003305 wm->fbc_val = 0;
3306 }
3307 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003308
3309 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3310 /*
3311 * FIXME this is racy. FBC might get enabled later.
3312 * What we should check here is whether FBC can be
3313 * enabled sometime later.
3314 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003315 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003316 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003317 for (level = 2; level <= max_level; level++) {
3318 struct intel_wm_level *wm = &merged->wm[level];
3319
3320 wm->enable = false;
3321 }
3322 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003323}
3324
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003325static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3326{
3327 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3328 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3329}
3330
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003331/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003332static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3333 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003334{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003335 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003336 return 2 * level;
3337 else
3338 return dev_priv->wm.pri_latency[level];
3339}
3340
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003341static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003342 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003343 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003344 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003345{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003346 struct intel_crtc *intel_crtc;
3347 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003348
Ville Syrjälä0362c782013-10-09 19:17:57 +03003349 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003350 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003351
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003352 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003353 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003354 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003355
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003356 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003357
Ville Syrjälä0362c782013-10-09 19:17:57 +03003358 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003359
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003360 /*
3361 * Maintain the watermark values even if the level is
3362 * disabled. Doing otherwise could cause underruns.
3363 */
3364 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003365 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003366 (r->pri_val << WM1_LP_SR_SHIFT) |
3367 r->cur_val;
3368
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003369 if (r->enable)
3370 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3371
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003372 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003373 results->wm_lp[wm_lp - 1] |=
3374 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3375 else
3376 results->wm_lp[wm_lp - 1] |=
3377 r->fbc_val << WM1_LP_FBC_SHIFT;
3378
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003379 /*
3380 * Always set WM1S_LP_EN when spr_val != 0, even if the
3381 * level is disabled. Doing otherwise could cause underruns.
3382 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003383 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003384 WARN_ON(wm_lp != 1);
3385 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3386 } else
3387 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003388 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003389
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003390 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003391 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003392 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003393 const struct intel_wm_level *r =
3394 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003395
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003396 if (WARN_ON(!r->enable))
3397 continue;
3398
Matt Ropered4a6a72016-02-23 17:20:13 -08003399 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003400
3401 results->wm_pipe[pipe] =
3402 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3403 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3404 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003405 }
3406}
3407
Paulo Zanoni861f3382013-05-31 10:19:21 -03003408/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3409 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003410static struct intel_pipe_wm *
3411ilk_find_best_result(struct drm_i915_private *dev_priv,
3412 struct intel_pipe_wm *r1,
3413 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003414{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003415 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003416 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003417
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003418 for (level = 1; level <= max_level; level++) {
3419 if (r1->wm[level].enable)
3420 level1 = level;
3421 if (r2->wm[level].enable)
3422 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003423 }
3424
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003425 if (level1 == level2) {
3426 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003427 return r2;
3428 else
3429 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003430 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003431 return r1;
3432 } else {
3433 return r2;
3434 }
3435}
3436
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003437/* dirty bits used to track which watermarks need changes */
3438#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3439#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3440#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3441#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3442#define WM_DIRTY_FBC (1 << 24)
3443#define WM_DIRTY_DDB (1 << 25)
3444
Damien Lespiau055e3932014-08-18 13:49:10 +01003445static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003446 const struct ilk_wm_values *old,
3447 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003448{
3449 unsigned int dirty = 0;
3450 enum pipe pipe;
3451 int wm_lp;
3452
Damien Lespiau055e3932014-08-18 13:49:10 +01003453 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003454 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3455 dirty |= WM_DIRTY_LINETIME(pipe);
3456 /* Must disable LP1+ watermarks too */
3457 dirty |= WM_DIRTY_LP_ALL;
3458 }
3459
3460 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3461 dirty |= WM_DIRTY_PIPE(pipe);
3462 /* Must disable LP1+ watermarks too */
3463 dirty |= WM_DIRTY_LP_ALL;
3464 }
3465 }
3466
3467 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3468 dirty |= WM_DIRTY_FBC;
3469 /* Must disable LP1+ watermarks too */
3470 dirty |= WM_DIRTY_LP_ALL;
3471 }
3472
3473 if (old->partitioning != new->partitioning) {
3474 dirty |= WM_DIRTY_DDB;
3475 /* Must disable LP1+ watermarks too */
3476 dirty |= WM_DIRTY_LP_ALL;
3477 }
3478
3479 /* LP1+ watermarks already deemed dirty, no need to continue */
3480 if (dirty & WM_DIRTY_LP_ALL)
3481 return dirty;
3482
3483 /* Find the lowest numbered LP1+ watermark in need of an update... */
3484 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3485 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3486 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3487 break;
3488 }
3489
3490 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3491 for (; wm_lp <= 3; wm_lp++)
3492 dirty |= WM_DIRTY_LP(wm_lp);
3493
3494 return dirty;
3495}
3496
Ville Syrjälä8553c182013-12-05 15:51:39 +02003497static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3498 unsigned int dirty)
3499{
Imre Deak820c1982013-12-17 14:46:36 +02003500 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003501 bool changed = false;
3502
3503 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3504 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3505 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3506 changed = true;
3507 }
3508 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3509 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3510 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3511 changed = true;
3512 }
3513 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3514 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3515 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3516 changed = true;
3517 }
3518
3519 /*
3520 * Don't touch WM1S_LP_EN here.
3521 * Doing so could cause underruns.
3522 */
3523
3524 return changed;
3525}
3526
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003527/*
3528 * The spec says we shouldn't write when we don't need, because every write
3529 * causes WMs to be re-evaluated, expending some power.
3530 */
Imre Deak820c1982013-12-17 14:46:36 +02003531static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3532 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003533{
Imre Deak820c1982013-12-17 14:46:36 +02003534 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003535 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003536 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003537
Damien Lespiau055e3932014-08-18 13:49:10 +01003538 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003539 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003540 return;
3541
Ville Syrjälä8553c182013-12-05 15:51:39 +02003542 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003543
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003544 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003545 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003546 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003547 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003548 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003549 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3550
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003551 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003553 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003555 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3557
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003558 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003559 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003560 val = I915_READ(WM_MISC);
3561 if (results->partitioning == INTEL_DDB_PART_1_2)
3562 val &= ~WM_MISC_DATA_PARTITION_5_6;
3563 else
3564 val |= WM_MISC_DATA_PARTITION_5_6;
3565 I915_WRITE(WM_MISC, val);
3566 } else {
3567 val = I915_READ(DISP_ARB_CTL2);
3568 if (results->partitioning == INTEL_DDB_PART_1_2)
3569 val &= ~DISP_DATA_PARTITION_5_6;
3570 else
3571 val |= DISP_DATA_PARTITION_5_6;
3572 I915_WRITE(DISP_ARB_CTL2, val);
3573 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003574 }
3575
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003576 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003577 val = I915_READ(DISP_ARB_CTL);
3578 if (results->enable_fbc_wm)
3579 val &= ~DISP_FBC_WM_DIS;
3580 else
3581 val |= DISP_FBC_WM_DIS;
3582 I915_WRITE(DISP_ARB_CTL, val);
3583 }
3584
Imre Deak954911e2013-12-17 14:46:34 +02003585 if (dirty & WM_DIRTY_LP(1) &&
3586 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3587 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3588
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003589 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003590 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3591 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3592 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3593 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3594 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003595
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003596 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003597 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003598 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003599 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003600 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003601 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003602
3603 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003604}
3605
Matt Ropered4a6a72016-02-23 17:20:13 -08003606bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003608 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003609
3610 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3611}
3612
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303613static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3614{
3615 u8 enabled_slices;
3616
3617 /* Slice 1 will always be enabled */
3618 enabled_slices = 1;
3619
3620 /* Gen prior to GEN11 have only one DBuf slice */
3621 if (INTEL_GEN(dev_priv) < 11)
3622 return enabled_slices;
3623
3624 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3625 enabled_slices++;
3626
3627 return enabled_slices;
3628}
3629
Matt Roper024c9042015-09-24 15:53:11 -07003630/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003631 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3632 * so assume we'll always need it in order to avoid underruns.
3633 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003634static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003635{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003636 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003637}
3638
Paulo Zanoni56feca92016-09-22 18:00:28 -03003639static bool
3640intel_has_sagv(struct drm_i915_private *dev_priv)
3641{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003642 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3643 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003644}
3645
Lyude656d1b82016-08-17 15:55:54 -04003646/*
3647 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3648 * depending on power and performance requirements. The display engine access
3649 * to system memory is blocked during the adjustment time. Because of the
3650 * blocking time, having this enabled can cause full system hangs and/or pipe
3651 * underruns if we don't meet all of the following requirements:
3652 *
3653 * - <= 1 pipe enabled
3654 * - All planes can enable watermarks for latencies >= SAGV engine block time
3655 * - We're not using an interlaced display configuration
3656 */
3657int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003658intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003659{
3660 int ret;
3661
Paulo Zanoni56feca92016-09-22 18:00:28 -03003662 if (!intel_has_sagv(dev_priv))
3663 return 0;
3664
3665 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003666 return 0;
3667
Ville Syrjäläff61a972018-12-21 19:14:34 +02003668 DRM_DEBUG_KMS("Enabling SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003669 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003670
3671 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3672 GEN9_SAGV_ENABLE);
3673
Ville Syrjäläff61a972018-12-21 19:14:34 +02003674 /* We don't need to wait for SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003675 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003676
3677 /*
3678 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003679 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003680 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003681 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003682 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003683 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003684 return 0;
3685 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003686 DRM_ERROR("Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003687 return ret;
3688 }
3689
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003690 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003691 return 0;
3692}
3693
Lyude656d1b82016-08-17 15:55:54 -04003694int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003695intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003696{
Imre Deakb3b8e992016-12-05 18:27:38 +02003697 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003698
Paulo Zanoni56feca92016-09-22 18:00:28 -03003699 if (!intel_has_sagv(dev_priv))
3700 return 0;
3701
3702 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003703 return 0;
3704
Ville Syrjäläff61a972018-12-21 19:14:34 +02003705 DRM_DEBUG_KMS("Disabling SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003706 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003707
3708 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003709 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3710 GEN9_SAGV_DISABLE,
3711 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3712 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003713 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003714
Lyude656d1b82016-08-17 15:55:54 -04003715 /*
3716 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003717 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003718 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003719 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003720 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003721 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003722 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003723 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003724 DRM_ERROR("Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003725 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003726 }
3727
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003728 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003729 return 0;
3730}
3731
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003732bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003733{
3734 struct drm_device *dev = state->dev;
3735 struct drm_i915_private *dev_priv = to_i915(dev);
3736 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003737 struct intel_crtc *crtc;
3738 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003739 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003740 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003741 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003742 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003743
Paulo Zanoni56feca92016-09-22 18:00:28 -03003744 if (!intel_has_sagv(dev_priv))
3745 return false;
3746
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003747 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003748 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003749 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003750 sagv_block_time_us = 20;
3751 else
3752 sagv_block_time_us = 10;
3753
Lyude656d1b82016-08-17 15:55:54 -04003754 /*
Ville Syrjäläff61a972018-12-21 19:14:34 +02003755 * SKL+ workaround: bspec recommends we disable SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003756 * more then one pipe enabled
3757 *
3758 * If there are no active CRTCs, no additional checks need be performed
3759 */
3760 if (hweight32(intel_state->active_crtcs) == 0)
3761 return true;
3762 else if (hweight32(intel_state->active_crtcs) > 1)
3763 return false;
3764
3765 /* Since we're now guaranteed to only have one active CRTC... */
3766 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003767 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003768 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003769
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003770 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003771 return false;
3772
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003773 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003774 struct skl_plane_wm *wm =
3775 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003776
Lyude656d1b82016-08-17 15:55:54 -04003777 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003778 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003779 continue;
3780
3781 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003782 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003783 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003784 { }
3785
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003786 latency = dev_priv->wm.skl_latency[level];
3787
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003788 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003789 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003790 I915_FORMAT_MOD_X_TILED)
3791 latency += 15;
3792
Lyude656d1b82016-08-17 15:55:54 -04003793 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003794 * If any of the planes on this pipe don't enable wm levels that
3795 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003796 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003797 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003798 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003799 return false;
3800 }
3801
3802 return true;
3803}
3804
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303805static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3806 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003807 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303808 const int num_active,
3809 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303810{
3811 const struct drm_display_mode *adjusted_mode;
3812 u64 total_data_bw;
3813 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3814
3815 WARN_ON(ddb_size == 0);
3816
3817 if (INTEL_GEN(dev_priv) < 11)
3818 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3819
3820 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003821 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303822
3823 /*
3824 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003825 *
3826 * FIXME dbuf slice code is broken:
3827 * - must wait for planes to stop using the slice before powering it off
3828 * - plane straddling both slices is illegal in multi-pipe scenarios
3829 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303830 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003831 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303832 ddb->enabled_slices = 2;
3833 } else {
3834 ddb->enabled_slices = 1;
3835 ddb_size /= 2;
3836 }
3837
3838 return ddb_size;
3839}
3840
Damien Lespiaub9cec072014-11-04 17:06:43 +00003841static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003842skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003843 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003844 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303845 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003846 struct skl_ddb_entry *alloc, /* out */
3847 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003848{
Matt Roperc107acf2016-05-12 07:06:01 -07003849 struct drm_atomic_state *state = cstate->base.state;
3850 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003851 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303852 const struct drm_crtc_state *crtc_state;
3853 const struct drm_crtc *crtc;
3854 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3855 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3856 u16 ddb_size;
3857 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003858
Matt Ropera6d3460e2016-05-12 07:06:04 -07003859 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003860 alloc->start = 0;
3861 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003862 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003863 return;
3864 }
3865
Matt Ropera6d3460e2016-05-12 07:06:04 -07003866 if (intel_state->active_pipe_changes)
3867 *num_active = hweight32(intel_state->active_crtcs);
3868 else
3869 *num_active = hweight32(dev_priv->active_crtcs);
3870
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303871 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3872 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003873
Matt Roperc107acf2016-05-12 07:06:01 -07003874 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303875 * If the state doesn't change the active CRTC's or there is no
3876 * modeset request, then there's no need to recalculate;
3877 * the existing pipe allocation limits should remain unchanged.
3878 * Note that we're safe from racing commits since any racing commit
3879 * that changes the active CRTC list or do modeset would need to
3880 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003881 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303882 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003883 /*
3884 * alloc may be cleared by clear_intel_crtc_state,
3885 * copy from old state to be sure
3886 */
3887 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003888 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003889 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003890
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303891 /*
3892 * Watermark/ddb requirement highly depends upon width of the
3893 * framebuffer, So instead of allocating DDB equally among pipes
3894 * distribute DDB based on resolution/width of the display.
3895 */
3896 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3897 const struct drm_display_mode *adjusted_mode;
3898 int hdisplay, vdisplay;
3899 enum pipe pipe;
3900
3901 if (!crtc_state->enable)
3902 continue;
3903
3904 pipe = to_intel_crtc(crtc)->pipe;
3905 adjusted_mode = &crtc_state->adjusted_mode;
3906 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3907 total_width += hdisplay;
3908
3909 if (pipe < for_pipe)
3910 width_before_pipe += hdisplay;
3911 else if (pipe == for_pipe)
3912 pipe_width = hdisplay;
3913 }
3914
3915 alloc->start = ddb_size * width_before_pipe / total_width;
3916 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003917}
3918
Matt Roperc107acf2016-05-12 07:06:01 -07003919static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003920{
Matt Roperc107acf2016-05-12 07:06:01 -07003921 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003922 return 32;
3923
3924 return 8;
3925}
3926
Mahesh Kumar37cde112018-04-26 19:55:17 +05303927static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3928 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003929{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303930
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02003931 entry->start = reg & DDB_ENTRY_MASK;
3932 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05303933
Damien Lespiau16160e32014-11-04 17:06:53 +00003934 if (entry->end)
3935 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003936}
3937
Mahesh Kumarddf34312018-04-09 09:11:03 +05303938static void
3939skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3940 const enum pipe pipe,
3941 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003942 struct skl_ddb_entry *ddb_y,
3943 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303944{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003945 u32 val, val2;
3946 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303947
3948 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3949 if (plane_id == PLANE_CURSOR) {
3950 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003951 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303952 return;
3953 }
3954
3955 val = I915_READ(PLANE_CTL(pipe, plane_id));
3956
3957 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003958 if (val & PLANE_CTL_ENABLE)
3959 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
3960 val & PLANE_CTL_ORDER_RGBX,
3961 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303962
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003963 if (INTEL_GEN(dev_priv) >= 11) {
3964 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3965 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3966 } else {
3967 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003968 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303969
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003970 if (fourcc == DRM_FORMAT_NV12)
3971 swap(val, val2);
3972
3973 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3974 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303975 }
3976}
3977
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003978void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
3979 struct skl_ddb_entry *ddb_y,
3980 struct skl_ddb_entry *ddb_uv)
3981{
3982 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3983 enum intel_display_power_domain power_domain;
3984 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003985 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003986 enum plane_id plane_id;
3987
3988 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003989 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
3990 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003991 return;
3992
3993 for_each_plane_id_on_crtc(crtc, plane_id)
3994 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3995 plane_id,
3996 &ddb_y[plane_id],
3997 &ddb_uv[plane_id]);
3998
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003999 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004000}
4001
Damien Lespiau08db6652014-11-04 17:06:52 +00004002void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4003 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004004{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304005 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004006}
4007
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004008/*
4009 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4010 * The bspec defines downscale amount as:
4011 *
4012 * """
4013 * Horizontal down scale amount = maximum[1, Horizontal source size /
4014 * Horizontal destination size]
4015 * Vertical down scale amount = maximum[1, Vertical source size /
4016 * Vertical destination size]
4017 * Total down scale amount = Horizontal down scale amount *
4018 * Vertical down scale amount
4019 * """
4020 *
4021 * Return value is provided in 16.16 fixed point form to retain fractional part.
4022 * Caller should take care of dividing & rounding off the value.
4023 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304024static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004025skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4026 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004027{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004028 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004029 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304030 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4031 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004032
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004033 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304034 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004035
4036 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004037 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004038 /*
4039 * Cursors only support 0/180 degree rotation,
4040 * hence no need to account for rotation here.
4041 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304042 src_w = pstate->base.src_w >> 16;
4043 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004044 dst_w = pstate->base.crtc_w;
4045 dst_h = pstate->base.crtc_h;
4046 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004047 /*
4048 * Src coordinates are already rotated by 270 degrees for
4049 * the 90/270 degree plane rotation cases (to match the
4050 * GTT mapping), hence no need to account for rotation here.
4051 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304052 src_w = drm_rect_width(&pstate->base.src) >> 16;
4053 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004054 dst_w = drm_rect_width(&pstate->base.dst);
4055 dst_h = drm_rect_height(&pstate->base.dst);
4056 }
4057
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304058 fp_w_ratio = div_fixed16(src_w, dst_w);
4059 fp_h_ratio = div_fixed16(src_h, dst_h);
4060 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4061 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004062
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304063 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004064}
4065
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304066static uint_fixed_16_16_t
4067skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4068{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304069 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304070
4071 if (!crtc_state->base.enable)
4072 return pipe_downscale;
4073
4074 if (crtc_state->pch_pfit.enabled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004075 u32 src_w, src_h, dst_w, dst_h;
4076 u32 pfit_size = crtc_state->pch_pfit.size;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304077 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4078 uint_fixed_16_16_t downscale_h, downscale_w;
4079
4080 src_w = crtc_state->pipe_src_w;
4081 src_h = crtc_state->pipe_src_h;
4082 dst_w = pfit_size >> 16;
4083 dst_h = pfit_size & 0xffff;
4084
4085 if (!dst_w || !dst_h)
4086 return pipe_downscale;
4087
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304088 fp_w_ratio = div_fixed16(src_w, dst_w);
4089 fp_h_ratio = div_fixed16(src_h, dst_h);
4090 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4091 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304092
4093 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4094 }
4095
4096 return pipe_downscale;
4097}
4098
4099int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4100 struct intel_crtc_state *cstate)
4101{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004102 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304103 struct drm_crtc_state *crtc_state = &cstate->base;
4104 struct drm_atomic_state *state = crtc_state->state;
4105 struct drm_plane *plane;
4106 const struct drm_plane_state *pstate;
4107 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004108 int crtc_clock, dotclk;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004109 u32 pipe_max_pixel_rate;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304110 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304111 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304112
4113 if (!cstate->base.enable)
4114 return 0;
4115
4116 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4117 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304118 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304119 int bpp;
4120
4121 if (!intel_wm_plane_visible(cstate,
4122 to_intel_plane_state(pstate)))
4123 continue;
4124
4125 if (WARN_ON(!pstate->fb))
4126 return -EINVAL;
4127
4128 intel_pstate = to_intel_plane_state(pstate);
4129 plane_downscale = skl_plane_downscale_amount(cstate,
4130 intel_pstate);
4131 bpp = pstate->fb->format->cpp[0] * 8;
4132 if (bpp == 64)
4133 plane_downscale = mul_fixed16(plane_downscale,
4134 fp_9_div_8);
4135
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304136 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304137 }
4138 pipe_downscale = skl_pipe_downscale_amount(cstate);
4139
4140 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4141
4142 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004143 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4144
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004145 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004146 dotclk *= 2;
4147
4148 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304149
4150 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004151 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304152 return -EINVAL;
4153 }
4154
4155 return 0;
4156}
4157
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004158static u64
Matt Roper024c9042015-09-24 15:53:11 -07004159skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004160 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304161 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004162{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004163 struct intel_plane *intel_plane =
4164 to_intel_plane(intel_pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004165 u32 data_rate;
4166 u32 width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004167 struct drm_framebuffer *fb;
4168 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304169 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004170 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004171
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004172 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004173 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004174
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004175 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004176 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004177
Mahesh Kumarb879d582018-04-09 09:11:01 +05304178 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004179 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304180 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004181 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004182
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004183 /*
4184 * Src coordinates are already rotated by 270 degrees for
4185 * the 90/270 degree plane rotation cases (to match the
4186 * GTT mapping), hence no need to account for rotation here.
4187 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004188 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4189 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004190
Mahesh Kumarb879d582018-04-09 09:11:01 +05304191 /* UV plane does 1/2 pixel sub-sampling */
4192 if (plane == 1 && format == DRM_FORMAT_NV12) {
4193 width /= 2;
4194 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004195 }
4196
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004197 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304198
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004199 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004200
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004201 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4202
4203 rate *= fb->format->cpp[plane];
4204 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004205}
4206
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004207static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004208skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004209 u64 *plane_data_rate,
4210 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004211{
Matt Roper9c74d822016-05-12 07:05:58 -07004212 struct drm_crtc_state *cstate = &intel_cstate->base;
4213 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004214 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004215 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004216 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004217
4218 if (WARN_ON(!state))
4219 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004220
Matt Ropera1de91e2016-05-12 07:05:57 -07004221 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004222 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004223 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004224 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004225 const struct intel_plane_state *intel_pstate =
4226 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004227
Mahesh Kumarb879d582018-04-09 09:11:01 +05304228 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004229 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004230 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004231 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004232 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004233
Mahesh Kumarb879d582018-04-09 09:11:01 +05304234 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004235 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004236 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304237 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004238 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004239 }
4240
4241 return total_data_rate;
4242}
4243
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004244static u64
4245icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4246 u64 *plane_data_rate)
4247{
4248 struct drm_crtc_state *cstate = &intel_cstate->base;
4249 struct drm_atomic_state *state = cstate->state;
4250 struct drm_plane *plane;
4251 const struct drm_plane_state *pstate;
4252 u64 total_data_rate = 0;
4253
4254 if (WARN_ON(!state))
4255 return 0;
4256
4257 /* Calculate and cache data rate for each plane */
4258 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4259 const struct intel_plane_state *intel_pstate =
4260 to_intel_plane_state(pstate);
4261 enum plane_id plane_id = to_intel_plane(plane)->id;
4262 u64 rate;
4263
4264 if (!intel_pstate->linked_plane) {
4265 rate = skl_plane_relative_data_rate(intel_cstate,
4266 intel_pstate, 0);
4267 plane_data_rate[plane_id] = rate;
4268 total_data_rate += rate;
4269 } else {
4270 enum plane_id y_plane_id;
4271
4272 /*
4273 * The slave plane might not iterate in
4274 * drm_atomic_crtc_state_for_each_plane_state(),
4275 * and needs the master plane state which may be
4276 * NULL if we try get_new_plane_state(), so we
4277 * always calculate from the master.
4278 */
4279 if (intel_pstate->slave)
4280 continue;
4281
4282 /* Y plane rate is calculated on the slave */
4283 rate = skl_plane_relative_data_rate(intel_cstate,
4284 intel_pstate, 0);
4285 y_plane_id = intel_pstate->linked_plane->id;
4286 plane_data_rate[y_plane_id] = rate;
4287 total_data_rate += rate;
4288
4289 rate = skl_plane_relative_data_rate(intel_cstate,
4290 intel_pstate, 1);
4291 plane_data_rate[plane_id] = rate;
4292 total_data_rate += rate;
4293 }
4294 }
4295
4296 return total_data_rate;
4297}
4298
Matt Roperc107acf2016-05-12 07:06:01 -07004299static int
Matt Roper024c9042015-09-24 15:53:11 -07004300skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004301 struct skl_ddb_allocation *ddb /* out */)
4302{
Matt Roperc107acf2016-05-12 07:06:01 -07004303 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004304 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004305 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004307 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Matt Roperd8e87492018-12-11 09:31:07 -08004308 struct skl_plane_wm *wm;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004309 u16 alloc_size, start = 0;
4310 u16 total[I915_MAX_PLANES] = {};
4311 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004312 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004313 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004314 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004315 u64 plane_data_rate[I915_MAX_PLANES] = {};
4316 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004317 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004318 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004319
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004320 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004321 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4322 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004323
Matt Ropera6d3460e2016-05-12 07:06:04 -07004324 if (WARN_ON(!state))
4325 return 0;
4326
Matt Roperc107acf2016-05-12 07:06:01 -07004327 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004328 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004329 return 0;
4330 }
4331
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004332 if (INTEL_GEN(dev_priv) < 11)
4333 total_data_rate =
4334 skl_get_total_relative_data_rate(cstate,
4335 plane_data_rate,
4336 uv_plane_data_rate);
4337 else
4338 total_data_rate =
4339 icl_get_total_relative_data_rate(cstate,
4340 plane_data_rate);
4341
4342 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4343 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004344 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304345 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004346 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004347
Matt Roperd8e87492018-12-11 09:31:07 -08004348 /* Allocate fixed number of blocks for cursor. */
4349 total[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4350 alloc_size -= total[PLANE_CURSOR];
4351 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4352 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004353 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004354
Matt Ropera1de91e2016-05-12 07:05:57 -07004355 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004356 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004357
Matt Roperd8e87492018-12-11 09:31:07 -08004358 /*
4359 * Find the highest watermark level for which we can satisfy the block
4360 * requirement of active planes.
4361 */
4362 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004363 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004364 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4365 if (plane_id == PLANE_CURSOR)
4366 continue;
4367
4368 wm = &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004369 blocks += wm->wm[level].min_ddb_alloc;
4370 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004371 }
4372
4373 if (blocks < alloc_size) {
4374 alloc_size -= blocks;
4375 break;
4376 }
4377 }
4378
4379 if (level < 0) {
4380 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4381 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4382 alloc_size);
4383 return -EINVAL;
4384 }
4385
4386 /*
4387 * Grant each plane the blocks it requires at the highest achievable
4388 * watermark level, plus an extra share of the leftover blocks
4389 * proportional to its relative data rate.
4390 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004391 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Matt Roperd8e87492018-12-11 09:31:07 -08004392 u64 rate;
4393 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004394
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004395 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004396 continue;
4397
Damien Lespiaub9cec072014-11-04 17:06:43 +00004398 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004399 * We've accounted for all active planes; remaining planes are
4400 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004401 */
Matt Roperd8e87492018-12-11 09:31:07 -08004402 if (total_data_rate == 0)
4403 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004404
Matt Roperd8e87492018-12-11 09:31:07 -08004405 wm = &cstate->wm.skl.optimal.planes[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004406
Matt Roperd8e87492018-12-11 09:31:07 -08004407 rate = plane_data_rate[plane_id];
4408 extra = min_t(u16, alloc_size,
4409 DIV64_U64_ROUND_UP(alloc_size * rate,
4410 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004411 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004412 alloc_size -= extra;
4413 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004414
Matt Roperd8e87492018-12-11 09:31:07 -08004415 if (total_data_rate == 0)
4416 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004417
Matt Roperd8e87492018-12-11 09:31:07 -08004418 rate = uv_plane_data_rate[plane_id];
4419 extra = min_t(u16, alloc_size,
4420 DIV64_U64_ROUND_UP(alloc_size * rate,
4421 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004422 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004423 alloc_size -= extra;
4424 total_data_rate -= rate;
4425 }
4426 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4427
4428 /* Set the actual DDB start/end points for each plane */
4429 start = alloc->start;
4430 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4431 struct skl_ddb_entry *plane_alloc, *uv_plane_alloc;
4432
4433 if (plane_id == PLANE_CURSOR)
4434 continue;
4435
4436 plane_alloc = &cstate->wm.skl.plane_ddb_y[plane_id];
4437 uv_plane_alloc = &cstate->wm.skl.plane_ddb_uv[plane_id];
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004438
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004439 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004440 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004441
Matt Roperd8e87492018-12-11 09:31:07 -08004442 /* Leave disabled planes at (0,0) */
4443 if (total[plane_id]) {
4444 plane_alloc->start = start;
4445 start += total[plane_id];
4446 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004447 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004448
Matt Roperd8e87492018-12-11 09:31:07 -08004449 if (uv_total[plane_id]) {
4450 uv_plane_alloc->start = start;
4451 start += uv_total[plane_id];
4452 uv_plane_alloc->end = start;
4453 }
4454 }
4455
4456 /*
4457 * When we calculated watermark values we didn't know how high
4458 * of a level we'd actually be able to hit, so we just marked
4459 * all levels as "enabled." Go back now and disable the ones
4460 * that aren't actually possible.
4461 */
4462 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4463 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4464 wm = &cstate->wm.skl.optimal.planes[plane_id];
4465 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
4466 }
4467 }
4468
4469 /*
4470 * Go back and disable the transition watermark if it turns out we
4471 * don't have enough DDB blocks for it.
4472 */
4473 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4474 wm = &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004475 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004476 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004477 }
4478
Matt Roperc107acf2016-05-12 07:06:01 -07004479 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004480}
4481
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004482/*
4483 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004484 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004485 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4486 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4487*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004488static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004489skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4490 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004491{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004492 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304493 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004494
4495 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304496 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004497
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304498 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004499 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004500
4501 if (INTEL_GEN(dev_priv) >= 10)
4502 ret = add_fixed16_u32(ret, 1);
4503
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004504 return ret;
4505}
4506
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004507static uint_fixed_16_16_t
4508skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4509 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004510{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004511 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304512 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004513
4514 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304515 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004516
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004517 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304518 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4519 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304520 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004521 return ret;
4522}
4523
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304524static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004525intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304526{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004527 u32 pixel_rate;
4528 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304529 uint_fixed_16_16_t linetime_us;
4530
4531 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304532 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304533
4534 pixel_rate = cstate->pixel_rate;
4535
4536 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304537 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304538
4539 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304540 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304541
4542 return linetime_us;
4543}
4544
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004545static u32
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304546skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4547 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004548{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004549 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304550 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004551
4552 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004553 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004554 return 0;
4555
4556 /*
4557 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4558 * with additional adjustments for plane-specific scaling.
4559 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004560 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004561 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004562
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304563 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4564 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004565}
4566
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304567static int
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004568skl_compute_plane_wm_params(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304569 const struct intel_plane_state *intel_pstate,
Ville Syrjälä45bee432018-11-14 23:07:28 +02004570 struct skl_wm_params *wp, int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304571{
4572 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004573 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304574 const struct drm_plane_state *pstate = &intel_pstate->base;
4575 const struct drm_framebuffer *fb = pstate->fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004576 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304577
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304578 /* only NV12 format has two planes */
Ville Syrjälä45bee432018-11-14 23:07:28 +02004579 if (color_plane == 1 && fb->format->format != DRM_FORMAT_NV12) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304580 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4581 return -EINVAL;
4582 }
4583
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304584 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4585 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4586 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4587 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4588 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4589 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4590 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304591 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304592
4593 if (plane->id == PLANE_CURSOR) {
4594 wp->width = intel_pstate->base.crtc_w;
4595 } else {
4596 /*
4597 * Src coordinates are already rotated by 270 degrees for
4598 * the 90/270 degree plane rotation cases (to match the
4599 * GTT mapping), hence no need to account for rotation here.
4600 */
4601 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4602 }
4603
Ville Syrjälä45bee432018-11-14 23:07:28 +02004604 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304605 wp->width /= 2;
4606
Ville Syrjälä45bee432018-11-14 23:07:28 +02004607 wp->cpp = fb->format->cpp[color_plane];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304608 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4609 intel_pstate);
4610
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004611 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjälä17b16052018-12-21 19:14:30 +02004612 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004613 wp->dbuf_block_size = 256;
4614 else
4615 wp->dbuf_block_size = 512;
4616
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304617 if (drm_rotation_90_or_270(pstate->rotation)) {
4618
4619 switch (wp->cpp) {
4620 case 1:
4621 wp->y_min_scanlines = 16;
4622 break;
4623 case 2:
4624 wp->y_min_scanlines = 8;
4625 break;
4626 case 4:
4627 wp->y_min_scanlines = 4;
4628 break;
4629 default:
4630 MISSING_CASE(wp->cpp);
4631 return -EINVAL;
4632 }
4633 } else {
4634 wp->y_min_scanlines = 4;
4635 }
4636
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004637 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304638 wp->y_min_scanlines *= 2;
4639
4640 wp->plane_bytes_per_line = wp->width * wp->cpp;
4641 if (wp->y_tiled) {
4642 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004643 wp->y_min_scanlines,
4644 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304645
4646 if (INTEL_GEN(dev_priv) >= 10)
4647 interm_pbpl++;
4648
4649 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4650 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004651 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004652 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4653 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304654 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4655 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004656 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4657 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304658 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4659 }
4660
4661 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4662 wp->plane_blocks_per_line);
4663 wp->linetime_us = fixed16_to_u32_round_up(
4664 intel_get_linetime_us(cstate));
4665
4666 return 0;
4667}
4668
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004669static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4670{
4671 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4672 return true;
4673
4674 /* The number of lines are ignored for the level 0 watermark. */
4675 return level > 0;
4676}
4677
Matt Roperd8e87492018-12-11 09:31:07 -08004678static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
4679 const struct intel_plane_state *intel_pstate,
4680 int level,
4681 const struct skl_wm_params *wp,
4682 const struct skl_wm_level *result_prev,
4683 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004684{
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004685 struct drm_i915_private *dev_priv =
4686 to_i915(intel_pstate->base.plane->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004687 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304688 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304689 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004690 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004691
Ville Syrjälä0aded172019-02-05 17:50:53 +02004692 if (latency == 0) {
4693 /* reject it */
4694 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004695 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004696 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004697
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004698 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304699 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4700 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004701 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304702 latency += 4;
4703
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004704 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004705 latency += 15;
4706
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304707 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004708 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304709 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004710 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004711 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304712 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004713
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304714 if (wp->y_tiled) {
4715 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004716 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304717 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004718 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004719 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004720 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004721 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004722 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004723 !IS_GEMINILAKE(dev_priv))
4724 selected_result = min_fixed16(method1, method2);
4725 else
4726 selected_result = method2;
4727 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004728 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004729 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004730 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004731
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304732 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304733 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304734 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004735
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004736 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4737 /* Display WA #1125: skl,bxt,kbl */
4738 if (level == 0 && wp->rc_surface)
4739 res_blocks +=
4740 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004741
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004742 /* Display WA #1126: skl,bxt,kbl */
4743 if (level >= 1 && level <= 7) {
4744 if (wp->y_tiled) {
4745 res_blocks +=
4746 fixed16_to_u32_round_up(wp->y_tile_minimum);
4747 res_lines += wp->y_min_scanlines;
4748 } else {
4749 res_blocks++;
4750 }
4751
4752 /*
4753 * Make sure result blocks for higher latency levels are
4754 * atleast as high as level below the current level.
4755 * Assumption in DDB algorithm optimization for special
4756 * cases. Also covers Display WA #1125 for RC.
4757 */
4758 if (result_prev->plane_res_b > res_blocks)
4759 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004760 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004761 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004762
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004763 if (INTEL_GEN(dev_priv) >= 11) {
4764 if (wp->y_tiled) {
4765 int extra_lines;
4766
4767 if (res_lines % wp->y_min_scanlines == 0)
4768 extra_lines = wp->y_min_scanlines;
4769 else
4770 extra_lines = wp->y_min_scanlines * 2 -
4771 res_lines % wp->y_min_scanlines;
4772
4773 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4774 wp->plane_blocks_per_line);
4775 } else {
4776 min_ddb_alloc = res_blocks +
4777 DIV_ROUND_UP(res_blocks, 10);
4778 }
4779 }
4780
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004781 if (!skl_wm_has_lines(dev_priv, level))
4782 res_lines = 0;
4783
Ville Syrjälä0aded172019-02-05 17:50:53 +02004784 if (res_lines > 31) {
4785 /* reject it */
4786 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004787 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004788 }
Matt Roperd8e87492018-12-11 09:31:07 -08004789
4790 /*
4791 * If res_lines is valid, assume we can use this watermark level
4792 * for now. We'll come back and disable it after we calculate the
4793 * DDB allocation if it turns out we don't actually have enough
4794 * blocks to satisfy it.
4795 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304796 result->plane_res_b = res_blocks;
4797 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004798 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4799 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304800 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004801}
4802
Matt Roperd8e87492018-12-11 09:31:07 -08004803static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004804skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304805 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304806 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004807 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004808{
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004809 struct drm_i915_private *dev_priv =
4810 to_i915(intel_pstate->base.plane->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304811 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004812 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004813
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304814 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004815 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304816
Matt Roperd8e87492018-12-11 09:31:07 -08004817 skl_compute_plane_wm(cstate, intel_pstate, level, wm_params,
4818 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004819
4820 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304821 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004822}
4823
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004824static u32
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004825skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004826{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304827 struct drm_atomic_state *state = cstate->base.state;
4828 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304829 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004830 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004831
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304832 linetime_us = intel_get_linetime_us(cstate);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304833 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304834
Ville Syrjälä717671c2018-12-21 19:14:36 +02004835 /* Display WA #1135: BXT:ALL GLK:ALL */
4836 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304837 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304838
4839 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004840}
4841
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004842static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004843 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004844 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004845{
Kumar, Maheshca476672017-08-17 19:15:24 +05304846 struct drm_device *dev = cstate->base.crtc->dev;
4847 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004848 u16 trans_min, trans_y_tile_min;
4849 const u16 trans_amount = 10; /* This is configurable amount */
4850 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004851
Kumar, Maheshca476672017-08-17 19:15:24 +05304852 /* Transition WM are not recommended by HW team for GEN9 */
4853 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004854 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304855
4856 /* Transition WM don't make any sense if ipc is disabled */
4857 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004858 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304859
Paulo Zanoni91961a82018-10-04 16:15:56 -07004860 trans_min = 14;
4861 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304862 trans_min = 4;
4863
4864 trans_offset_b = trans_min + trans_amount;
4865
Paulo Zanonicbacc792018-10-04 16:15:58 -07004866 /*
4867 * The spec asks for Selected Result Blocks for wm0 (the real value),
4868 * not Result Blocks (the integer value). Pay attention to the capital
4869 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4870 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4871 * and since we later will have to get the ceiling of the sum in the
4872 * transition watermarks calculation, we can just pretend Selected
4873 * Result Blocks is Result Blocks minus 1 and it should work for the
4874 * current platforms.
4875 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004876 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004877
Kumar, Maheshca476672017-08-17 19:15:24 +05304878 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004879 trans_y_tile_min =
4880 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004881 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304882 trans_offset_b;
4883 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004884 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304885
4886 /* WA BUG:1938466 add one block for non y-tile planes */
4887 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4888 res_blocks += 1;
4889
4890 }
4891
Matt Roperd8e87492018-12-11 09:31:07 -08004892 /*
4893 * Just assume we can enable the transition watermark. After
4894 * computing the DDB we'll come back and disable it if that
4895 * assumption turns out to be false.
4896 */
4897 wm->trans_wm.plane_res_b = res_blocks + 1;
4898 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004899}
4900
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004901static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004902 const struct intel_plane_state *plane_state,
4903 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004904{
Ville Syrjälä83158472018-11-27 18:57:26 +02004905 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004906 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004907 int ret;
4908
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004909 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004910 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004911 if (ret)
4912 return ret;
4913
Matt Roperd8e87492018-12-11 09:31:07 -08004914 skl_compute_wm_levels(crtc_state, plane_state, &wm_params, wm->wm);
4915 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004916
4917 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004918}
4919
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004920static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004921 const struct intel_plane_state *plane_state,
4922 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004923{
Ville Syrjälä83158472018-11-27 18:57:26 +02004924 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
4925 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004926 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004927
Ville Syrjälä83158472018-11-27 18:57:26 +02004928 wm->is_planar = true;
4929
4930 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004931 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004932 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004933 if (ret)
4934 return ret;
4935
Matt Roperd8e87492018-12-11 09:31:07 -08004936 skl_compute_wm_levels(crtc_state, plane_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004937
4938 return 0;
4939}
4940
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004941static int skl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004942 struct intel_crtc_state *crtc_state,
4943 const struct intel_plane_state *plane_state)
4944{
4945 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4946 const struct drm_framebuffer *fb = plane_state->base.fb;
4947 enum plane_id plane_id = plane->id;
4948 int ret;
4949
4950 if (!intel_wm_plane_visible(crtc_state, plane_state))
4951 return 0;
4952
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004953 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004954 plane_id, 0);
4955 if (ret)
4956 return ret;
4957
4958 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004959 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004960 plane_id);
4961 if (ret)
4962 return ret;
4963 }
4964
4965 return 0;
4966}
4967
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004968static int icl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004969 struct intel_crtc_state *crtc_state,
4970 const struct intel_plane_state *plane_state)
4971{
4972 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
4973 int ret;
4974
4975 /* Watermarks calculated in master */
4976 if (plane_state->slave)
4977 return 0;
4978
4979 if (plane_state->linked_plane) {
4980 const struct drm_framebuffer *fb = plane_state->base.fb;
4981 enum plane_id y_plane_id = plane_state->linked_plane->id;
4982
4983 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
4984 WARN_ON(!fb->format->is_yuv ||
4985 fb->format->num_planes == 1);
4986
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004987 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004988 y_plane_id, 0);
4989 if (ret)
4990 return ret;
4991
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004992 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004993 plane_id, 1);
4994 if (ret)
4995 return ret;
4996 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004997 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004998 plane_id, 0);
4999 if (ret)
5000 return ret;
5001 }
5002
5003 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005004}
5005
Matt Roper55994c22016-05-12 07:06:08 -07005006static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
Matt Roper55994c22016-05-12 07:06:08 -07005007 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005008{
Ville Syrjälä83158472018-11-27 18:57:26 +02005009 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305010 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305011 struct drm_plane *plane;
5012 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005013 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005014
Lyudea62163e2016-10-04 14:28:20 -04005015 /*
5016 * We'll only calculate watermarks for planes that are actually
5017 * enabled, so make sure all other planes are set as disabled.
5018 */
5019 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5020
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305021 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5022 const struct intel_plane_state *intel_pstate =
5023 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305024
Ville Syrjälä83158472018-11-27 18:57:26 +02005025 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005026 ret = icl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005027 cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005028 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005029 ret = skl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005030 cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305031 if (ret)
5032 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005033 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305034
Matt Roper024c9042015-09-24 15:53:11 -07005035 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005036
Matt Roper55994c22016-05-12 07:06:08 -07005037 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005038}
5039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005040static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5041 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005042 const struct skl_ddb_entry *entry)
5043{
5044 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005045 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005046 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005047 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005048}
5049
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005050static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5051 i915_reg_t reg,
5052 const struct skl_wm_level *level)
5053{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005054 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005055
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005056 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005057 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005058 if (level->ignore_lines)
5059 val |= PLANE_WM_IGNORE_LINES;
5060 val |= level->plane_res_b;
5061 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005062
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005063 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005064}
5065
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005066void skl_write_plane_wm(struct intel_plane *plane,
5067 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005068{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005069 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005070 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005071 enum plane_id plane_id = plane->id;
5072 enum pipe pipe = plane->pipe;
5073 const struct skl_plane_wm *wm =
5074 &crtc_state->wm.skl.optimal.planes[plane_id];
5075 const struct skl_ddb_entry *ddb_y =
5076 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5077 const struct skl_ddb_entry *ddb_uv =
5078 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005079
5080 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005081 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005082 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005083 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005084 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005085 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005086
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005087 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005088 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005089 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5090 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305091 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005092
5093 if (wm->is_planar)
5094 swap(ddb_y, ddb_uv);
5095
5096 skl_ddb_entry_write(dev_priv,
5097 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5098 skl_ddb_entry_write(dev_priv,
5099 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005100}
5101
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005102void skl_write_cursor_wm(struct intel_plane *plane,
5103 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005104{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005105 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005106 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005107 enum plane_id plane_id = plane->id;
5108 enum pipe pipe = plane->pipe;
5109 const struct skl_plane_wm *wm =
5110 &crtc_state->wm.skl.optimal.planes[plane_id];
5111 const struct skl_ddb_entry *ddb =
5112 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005113
5114 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005115 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5116 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005117 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005118 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005119
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005120 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005121}
5122
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005123bool skl_wm_level_equals(const struct skl_wm_level *l1,
5124 const struct skl_wm_level *l2)
5125{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005126 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005127 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005128 l1->plane_res_l == l2->plane_res_l &&
5129 l1->plane_res_b == l2->plane_res_b;
5130}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005131
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005132static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5133 const struct skl_plane_wm *wm1,
5134 const struct skl_plane_wm *wm2)
5135{
5136 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005137
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005138 for (level = 0; level <= max_level; level++) {
5139 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5140 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5141 return false;
5142 }
5143
5144 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005145}
5146
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005147static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5148 const struct skl_pipe_wm *wm1,
5149 const struct skl_pipe_wm *wm2)
5150{
5151 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5152 enum plane_id plane_id;
5153
5154 for_each_plane_id_on_crtc(crtc, plane_id) {
5155 if (!skl_plane_wm_equals(dev_priv,
5156 &wm1->planes[plane_id],
5157 &wm2->planes[plane_id]))
5158 return false;
5159 }
5160
5161 return wm1->linetime == wm2->linetime;
5162}
5163
Lyude27082492016-08-24 07:48:10 +02005164static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5165 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005166{
Lyude27082492016-08-24 07:48:10 +02005167 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005168}
5169
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005170bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
5171 const struct skl_ddb_entry entries[],
5172 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005173{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005174 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005175
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005176 for (i = 0; i < num_entries; i++) {
5177 if (i != ignore_idx &&
5178 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005179 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005180 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005181
Lyude27082492016-08-24 07:48:10 +02005182 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005183}
5184
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005185static int skl_update_pipe_wm(struct intel_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005186 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005187 struct skl_pipe_wm *pipe_wm, /* out */
5188 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005189{
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005190 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper55994c22016-05-12 07:06:08 -07005191 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005192
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005193 ret = skl_build_pipe_wm(cstate, pipe_wm);
Matt Roper55994c22016-05-12 07:06:08 -07005194 if (ret)
5195 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005196
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005197 *changed = !skl_pipe_wm_equals(crtc, old_pipe_wm, pipe_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005198
Matt Roper55994c22016-05-12 07:06:08 -07005199 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005200}
5201
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005202static u32
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005203pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005204{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005205 struct intel_crtc *crtc;
5206 struct intel_crtc_state *cstate;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005207 u32 i, ret = 0;
Matt Roper9b613022016-06-27 16:42:44 -07005208
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005209 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5210 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005211
5212 return ret;
5213}
5214
Jani Nikulabb7791b2016-10-04 12:29:17 +03005215static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005216skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5217 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005218{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005219 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5220 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5221 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5222 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005223
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005224 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5225 struct intel_plane_state *plane_state;
5226 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005227
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005228 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5229 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5230 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5231 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005232 continue;
5233
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005234 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005235 if (IS_ERR(plane_state))
5236 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005237
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005238 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005239 }
5240
5241 return 0;
5242}
5243
5244static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005245skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005246{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005247 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5248 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005249 struct intel_crtc_state *old_crtc_state;
5250 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305251 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305252 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005253
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005254 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5255
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005256 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005257 new_crtc_state, i) {
5258 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005259 if (ret)
5260 return ret;
5261
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005262 ret = skl_ddb_add_affected_planes(old_crtc_state,
5263 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005264 if (ret)
5265 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005266 }
5267
5268 return 0;
5269}
5270
Ville Syrjäläab98e942019-02-08 22:05:27 +02005271static char enast(bool enable)
5272{
5273 return enable ? '*' : ' ';
5274}
5275
Matt Roper2722efb2016-08-17 15:55:55 -04005276static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005277skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005278{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005279 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5280 const struct intel_crtc_state *old_crtc_state;
5281 const struct intel_crtc_state *new_crtc_state;
5282 struct intel_plane *plane;
5283 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005284 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005285
Ville Syrjäläab98e942019-02-08 22:05:27 +02005286 if ((drm_debug & DRM_UT_KMS) == 0)
5287 return;
5288
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005289 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5290 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005291 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5292
5293 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5294 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5295
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005296 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5297 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005298 const struct skl_ddb_entry *old, *new;
5299
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005300 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5301 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005302
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005303 if (skl_ddb_entry_equal(old, new))
5304 continue;
5305
Ville Syrjäläab98e942019-02-08 22:05:27 +02005306 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005307 plane->base.base.id, plane->base.name,
Ville Syrjäläab98e942019-02-08 22:05:27 +02005308 old->start, old->end, new->start, new->end,
5309 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
5310 }
5311
5312 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5313 enum plane_id plane_id = plane->id;
5314 const struct skl_plane_wm *old_wm, *new_wm;
5315
5316 old_wm = &old_pipe_wm->planes[plane_id];
5317 new_wm = &new_pipe_wm->planes[plane_id];
5318
5319 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5320 continue;
5321
5322 DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5323 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5324 plane->base.base.id, plane->base.name,
5325 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5326 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5327 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5328 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5329 enast(old_wm->trans_wm.plane_en),
5330 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5331 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5332 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5333 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5334 enast(new_wm->trans_wm.plane_en));
5335
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005336 DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5337 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Ville Syrjäläab98e942019-02-08 22:05:27 +02005338 plane->base.base.id, plane->base.name,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005339 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5340 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5341 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5342 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5343 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5344 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5345 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5346 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5347 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
5348
5349 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5350 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5351 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5352 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5353 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5354 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5355 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5356 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5357 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005358
5359 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5360 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5361 plane->base.base.id, plane->base.name,
5362 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5363 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5364 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5365 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5366 old_wm->trans_wm.plane_res_b,
5367 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5368 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5369 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5370 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5371 new_wm->trans_wm.plane_res_b);
5372
5373 DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5374 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5375 plane->base.base.id, plane->base.name,
5376 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5377 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5378 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5379 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5380 old_wm->trans_wm.min_ddb_alloc,
5381 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5382 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5383 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5384 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5385 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005386 }
5387 }
5388}
5389
Matt Roper98d39492016-05-12 07:06:03 -07005390static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005391skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005392{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005393 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305394 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005395 struct intel_crtc *crtc;
5396 struct intel_crtc_state *crtc_state;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005397 u32 realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005398 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005399
5400 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005401 * When we distrust bios wm we always need to recompute to set the
5402 * expected DDB allocations for each CRTC.
5403 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305404 if (dev_priv->wm.distrust_bios_wm)
5405 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005406
5407 /*
Matt Roper98d39492016-05-12 07:06:03 -07005408 * If this transaction isn't actually touching any CRTC's, don't
5409 * bother with watermark calculation. Note that if we pass this
5410 * test, we're guaranteed to hold at least one CRTC state mutex,
5411 * which means we can safely use values like dev_priv->active_crtcs
5412 * since any racing commits that want to update them would need to
5413 * hold _all_ CRTC state mutexes.
5414 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005415 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305416 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005417
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305418 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005419 return 0;
5420
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305421 /*
5422 * If this is our first atomic update following hardware readout,
5423 * we can't trust the DDB that the BIOS programmed for us. Let's
5424 * pretend that all pipes switched active status so that we'll
5425 * ensure a full DDB recompute.
5426 */
5427 if (dev_priv->wm.distrust_bios_wm) {
5428 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005429 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305430 if (ret)
5431 return ret;
5432
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005433 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305434
5435 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005436 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305437 * we're doing a modeset; make sure this field is always
5438 * initialized during the sanitization process that happens
5439 * on the first commit too.
5440 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005441 if (!state->modeset)
5442 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305443 }
5444
5445 /*
5446 * If the modeset changes which CRTC's are active, we need to
5447 * recompute the DDB allocation for *all* active pipes, even
5448 * those that weren't otherwise being modified in any way by this
5449 * atomic commit. Due to the shrinking of the per-pipe allocations
5450 * when new active CRTC's are added, it's possible for a pipe that
5451 * we were already using and aren't changing at all here to suddenly
5452 * become invalid if its DDB needs exceeds its new allocation.
5453 *
5454 * Note that if we wind up doing a full DDB recompute, we can't let
5455 * any other display updates race with this transaction, so we need
5456 * to grab the lock on *all* CRTC's.
5457 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005458 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305459 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005460 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305461 }
5462
5463 /*
5464 * We're not recomputing for the pipes not included in the commit, so
5465 * make sure we start with the current state.
5466 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005467 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5468 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5469 if (IS_ERR(crtc_state))
5470 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305471 }
5472
5473 return 0;
5474}
5475
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005476/*
5477 * To make sure the cursor watermark registers are always consistent
5478 * with our computed state the following scenario needs special
5479 * treatment:
5480 *
5481 * 1. enable cursor
5482 * 2. move cursor entirely offscreen
5483 * 3. disable cursor
5484 *
5485 * Step 2. does call .disable_plane() but does not zero the watermarks
5486 * (since we consider an offscreen cursor still active for the purposes
5487 * of watermarks). Step 3. would not normally call .disable_plane()
5488 * because the actual plane visibility isn't changing, and we don't
5489 * deallocate the cursor ddb until the pipe gets disabled. So we must
5490 * force step 3. to call .disable_plane() to update the watermark
5491 * registers properly.
5492 *
5493 * Other planes do not suffer from this issues as their watermarks are
5494 * calculated based on the actual plane visibility. The only time this
5495 * can trigger for the other planes is during the initial readout as the
5496 * default value of the watermarks registers is not zero.
5497 */
5498static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5499 struct intel_crtc *crtc)
5500{
5501 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5502 const struct intel_crtc_state *old_crtc_state =
5503 intel_atomic_get_old_crtc_state(state, crtc);
5504 struct intel_crtc_state *new_crtc_state =
5505 intel_atomic_get_new_crtc_state(state, crtc);
5506 struct intel_plane *plane;
5507
5508 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5509 struct intel_plane_state *plane_state;
5510 enum plane_id plane_id = plane->id;
5511
5512 /*
5513 * Force a full wm update for every plane on modeset.
5514 * Required because the reset value of the wm registers
5515 * is non-zero, whereas we want all disabled planes to
5516 * have zero watermarks. So if we turn off the relevant
5517 * power well the hardware state will go out of sync
5518 * with the software state.
5519 */
5520 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5521 skl_plane_wm_equals(dev_priv,
5522 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5523 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5524 continue;
5525
5526 plane_state = intel_atomic_get_plane_state(state, plane);
5527 if (IS_ERR(plane_state))
5528 return PTR_ERR(plane_state);
5529
5530 new_crtc_state->update_planes |= BIT(plane_id);
5531 }
5532
5533 return 0;
5534}
5535
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305536static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005537skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305538{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005539 struct intel_crtc *crtc;
5540 struct intel_crtc_state *cstate;
5541 struct intel_crtc_state *old_crtc_state;
5542 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305543 struct skl_pipe_wm *pipe_wm;
5544 bool changed = false;
5545 int ret, i;
5546
Matt Roper734fa012016-05-12 15:11:40 -07005547 /* Clear all dirty flags */
5548 results->dirty_pipes = 0;
5549
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305550 ret = skl_ddb_add_affected_pipes(state, &changed);
5551 if (ret || !changed)
5552 return ret;
5553
Matt Roper734fa012016-05-12 15:11:40 -07005554 /*
5555 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005556 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005557 * weren't otherwise being modified (and set bits in dirty_pipes) if
5558 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005559 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005560 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5561 cstate, i) {
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005562 const struct skl_pipe_wm *old_pipe_wm =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005563 &old_crtc_state->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005564
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005565 pipe_wm = &cstate->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005566 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm, &changed);
5567 if (ret)
5568 return ret;
5569
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005570 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005571 if (ret)
5572 return ret;
5573
5574 if (changed)
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005575 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005576 }
5577
Matt Roperd8e87492018-12-11 09:31:07 -08005578 ret = skl_compute_ddb(state);
5579 if (ret)
5580 return ret;
5581
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005582 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005583
Matt Roper98d39492016-05-12 07:06:03 -07005584 return 0;
5585}
5586
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005587static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5588 struct intel_crtc_state *cstate)
5589{
5590 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5591 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5592 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5593 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005594
5595 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5596 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005597
5598 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5599}
5600
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005601static void skl_initial_wm(struct intel_atomic_state *state,
5602 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005603{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005604 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005605 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005606 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305607 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005608
Ville Syrjälä432081b2016-10-31 22:37:03 +02005609 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005610 return;
5611
Matt Roper734fa012016-05-12 15:11:40 -07005612 mutex_lock(&dev_priv->wm.wm_mutex);
5613
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005614 if (cstate->base.active_changed)
5615 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005616
Matt Roper734fa012016-05-12 15:11:40 -07005617 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005618}
5619
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005620static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005621 struct intel_wm_config *config)
5622{
5623 struct intel_crtc *crtc;
5624
5625 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005626 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005627 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5628
5629 if (!wm->pipe_enabled)
5630 continue;
5631
5632 config->sprites_enabled |= wm->sprites_enabled;
5633 config->sprites_scaled |= wm->sprites_scaled;
5634 config->num_pipes_active++;
5635 }
5636}
5637
Matt Ropered4a6a72016-02-23 17:20:13 -08005638static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005639{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005640 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005641 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005642 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005643 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005644 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005645
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005646 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005647
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005648 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5649 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005650
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005651 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005652 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005653 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005654 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5655 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005656
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005657 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005658 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005659 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005660 }
5661
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005662 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005663 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005664
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005665 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005666
Imre Deak820c1982013-12-17 14:46:36 +02005667 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005668}
5669
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005670static void ilk_initial_watermarks(struct intel_atomic_state *state,
5671 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005672{
Matt Ropered4a6a72016-02-23 17:20:13 -08005673 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5674 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005675
Matt Ropered4a6a72016-02-23 17:20:13 -08005676 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005677 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005678 ilk_program_watermarks(dev_priv);
5679 mutex_unlock(&dev_priv->wm.wm_mutex);
5680}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005681
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005682static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5683 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005684{
5685 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5686 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5687
5688 mutex_lock(&dev_priv->wm.wm_mutex);
5689 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005690 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005691 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005692 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005693 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005694}
5695
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005696static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005697 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005698{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005699 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005700 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005701 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5702 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5703 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005704}
5705
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005706void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005707 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005708{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005709 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5710 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005711 int level, max_level;
5712 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005713 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005714
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005715 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005716
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005717 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005718 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005719
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005720 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005721 if (plane_id != PLANE_CURSOR)
5722 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005723 else
5724 val = I915_READ(CUR_WM(pipe, level));
5725
5726 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5727 }
5728
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005729 if (plane_id != PLANE_CURSOR)
5730 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005731 else
5732 val = I915_READ(CUR_WM_TRANS(pipe));
5733
5734 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5735 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005736
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005737 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005738 return;
5739
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005740 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005741}
5742
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005743void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005744{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305745 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005746 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005747 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005748 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005749
Damien Lespiaua269c582014-11-04 17:06:49 +00005750 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005751 for_each_intel_crtc(&dev_priv->drm, crtc) {
5752 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005753
5754 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5755
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005756 if (crtc->active)
5757 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005758 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005759
Matt Roper279e99d2016-05-12 07:06:02 -07005760 if (dev_priv->active_crtcs) {
5761 /* Fully recompute DDB on first atomic commit */
5762 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005763 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005764}
5765
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005766static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005767{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005768 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005769 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005770 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005771 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005772 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005773 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005774 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005775 [PIPE_A] = WM0_PIPEA_ILK,
5776 [PIPE_B] = WM0_PIPEB_ILK,
5777 [PIPE_C] = WM0_PIPEC_IVB,
5778 };
5779
5780 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005781 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005782 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005783
Ville Syrjälä15606532016-05-13 17:55:17 +03005784 memset(active, 0, sizeof(*active));
5785
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005786 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005787
5788 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005789 u32 tmp = hw->wm_pipe[pipe];
5790
5791 /*
5792 * For active pipes LP0 watermark is marked as
5793 * enabled, and LP1+ watermaks as disabled since
5794 * we can't really reverse compute them in case
5795 * multiple pipes are active.
5796 */
5797 active->wm[0].enable = true;
5798 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5799 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5800 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5801 active->linetime = hw->wm_linetime[pipe];
5802 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005803 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005804
5805 /*
5806 * For inactive pipes, all watermark levels
5807 * should be marked as enabled but zeroed,
5808 * which is what we'd compute them to.
5809 */
5810 for (level = 0; level <= max_level; level++)
5811 active->wm[level].enable = true;
5812 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005813
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005814 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005815}
5816
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005817#define _FW_WM(value, plane) \
5818 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5819#define _FW_WM_VLV(value, plane) \
5820 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5821
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005822static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5823 struct g4x_wm_values *wm)
5824{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005825 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005826
5827 tmp = I915_READ(DSPFW1);
5828 wm->sr.plane = _FW_WM(tmp, SR);
5829 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5830 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5831 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5832
5833 tmp = I915_READ(DSPFW2);
5834 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5835 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5836 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5837 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5838 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5839 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5840
5841 tmp = I915_READ(DSPFW3);
5842 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5843 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5844 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5845 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5846}
5847
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005848static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5849 struct vlv_wm_values *wm)
5850{
5851 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005852 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005853
5854 for_each_pipe(dev_priv, pipe) {
5855 tmp = I915_READ(VLV_DDL(pipe));
5856
Ville Syrjälä1b313892016-11-28 19:37:08 +02005857 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005858 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005859 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005860 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005861 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005862 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005863 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005864 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5865 }
5866
5867 tmp = I915_READ(DSPFW1);
5868 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005869 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5870 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5871 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005872
5873 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005874 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5875 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5876 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005877
5878 tmp = I915_READ(DSPFW3);
5879 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5880
5881 if (IS_CHERRYVIEW(dev_priv)) {
5882 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005883 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5884 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005885
5886 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005887 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5888 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005889
5890 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005891 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5892 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005893
5894 tmp = I915_READ(DSPHOWM);
5895 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005896 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5897 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5898 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5899 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5900 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5901 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5902 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5903 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5904 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005905 } else {
5906 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005907 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5908 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005909
5910 tmp = I915_READ(DSPHOWM);
5911 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005912 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5913 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5914 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5915 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5916 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5917 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005918 }
5919}
5920
5921#undef _FW_WM
5922#undef _FW_WM_VLV
5923
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005924void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005925{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005926 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5927 struct intel_crtc *crtc;
5928
5929 g4x_read_wm_values(dev_priv, wm);
5930
5931 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5932
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005933 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005934 struct intel_crtc_state *crtc_state =
5935 to_intel_crtc_state(crtc->base.state);
5936 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5937 struct g4x_pipe_wm *raw;
5938 enum pipe pipe = crtc->pipe;
5939 enum plane_id plane_id;
5940 int level, max_level;
5941
5942 active->cxsr = wm->cxsr;
5943 active->hpll_en = wm->hpll_en;
5944 active->fbc_en = wm->fbc_en;
5945
5946 active->sr = wm->sr;
5947 active->hpll = wm->hpll;
5948
5949 for_each_plane_id_on_crtc(crtc, plane_id) {
5950 active->wm.plane[plane_id] =
5951 wm->pipe[pipe].plane[plane_id];
5952 }
5953
5954 if (wm->cxsr && wm->hpll_en)
5955 max_level = G4X_WM_LEVEL_HPLL;
5956 else if (wm->cxsr)
5957 max_level = G4X_WM_LEVEL_SR;
5958 else
5959 max_level = G4X_WM_LEVEL_NORMAL;
5960
5961 level = G4X_WM_LEVEL_NORMAL;
5962 raw = &crtc_state->wm.g4x.raw[level];
5963 for_each_plane_id_on_crtc(crtc, plane_id)
5964 raw->plane[plane_id] = active->wm.plane[plane_id];
5965
5966 if (++level > max_level)
5967 goto out;
5968
5969 raw = &crtc_state->wm.g4x.raw[level];
5970 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5971 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5972 raw->plane[PLANE_SPRITE0] = 0;
5973 raw->fbc = active->sr.fbc;
5974
5975 if (++level > max_level)
5976 goto out;
5977
5978 raw = &crtc_state->wm.g4x.raw[level];
5979 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5980 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5981 raw->plane[PLANE_SPRITE0] = 0;
5982 raw->fbc = active->hpll.fbc;
5983
5984 out:
5985 for_each_plane_id_on_crtc(crtc, plane_id)
5986 g4x_raw_plane_wm_set(crtc_state, level,
5987 plane_id, USHRT_MAX);
5988 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5989
5990 crtc_state->wm.g4x.optimal = *active;
5991 crtc_state->wm.g4x.intermediate = *active;
5992
5993 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5994 pipe_name(pipe),
5995 wm->pipe[pipe].plane[PLANE_PRIMARY],
5996 wm->pipe[pipe].plane[PLANE_CURSOR],
5997 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5998 }
5999
6000 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6001 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6002 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6003 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6004 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
6005 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
6006}
6007
6008void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6009{
6010 struct intel_plane *plane;
6011 struct intel_crtc *crtc;
6012
6013 mutex_lock(&dev_priv->wm.wm_mutex);
6014
6015 for_each_intel_plane(&dev_priv->drm, plane) {
6016 struct intel_crtc *crtc =
6017 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6018 struct intel_crtc_state *crtc_state =
6019 to_intel_crtc_state(crtc->base.state);
6020 struct intel_plane_state *plane_state =
6021 to_intel_plane_state(plane->base.state);
6022 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6023 enum plane_id plane_id = plane->id;
6024 int level;
6025
6026 if (plane_state->base.visible)
6027 continue;
6028
6029 for (level = 0; level < 3; level++) {
6030 struct g4x_pipe_wm *raw =
6031 &crtc_state->wm.g4x.raw[level];
6032
6033 raw->plane[plane_id] = 0;
6034 wm_state->wm.plane[plane_id] = 0;
6035 }
6036
6037 if (plane_id == PLANE_PRIMARY) {
6038 for (level = 0; level < 3; level++) {
6039 struct g4x_pipe_wm *raw =
6040 &crtc_state->wm.g4x.raw[level];
6041 raw->fbc = 0;
6042 }
6043
6044 wm_state->sr.fbc = 0;
6045 wm_state->hpll.fbc = 0;
6046 wm_state->fbc_en = false;
6047 }
6048 }
6049
6050 for_each_intel_crtc(&dev_priv->drm, crtc) {
6051 struct intel_crtc_state *crtc_state =
6052 to_intel_crtc_state(crtc->base.state);
6053
6054 crtc_state->wm.g4x.intermediate =
6055 crtc_state->wm.g4x.optimal;
6056 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6057 }
6058
6059 g4x_program_watermarks(dev_priv);
6060
6061 mutex_unlock(&dev_priv->wm.wm_mutex);
6062}
6063
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006064void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006065{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006066 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006067 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006068 u32 val;
6069
6070 vlv_read_wm_values(dev_priv, wm);
6071
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006072 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6073 wm->level = VLV_WM_LEVEL_PM2;
6074
6075 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006076 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006077
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006078 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006079 if (val & DSP_MAXFIFO_PM5_ENABLE)
6080 wm->level = VLV_WM_LEVEL_PM5;
6081
Ville Syrjälä58590c12015-09-08 21:05:12 +03006082 /*
6083 * If DDR DVFS is disabled in the BIOS, Punit
6084 * will never ack the request. So if that happens
6085 * assume we don't have to enable/disable DDR DVFS
6086 * dynamically. To test that just set the REQ_ACK
6087 * bit to poke the Punit, but don't change the
6088 * HIGH/LOW bits so that we don't actually change
6089 * the current state.
6090 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006091 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006092 val |= FORCE_DDR_FREQ_REQ_ACK;
6093 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6094
6095 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6096 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6097 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6098 "assuming DDR DVFS is disabled\n");
6099 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6100 } else {
6101 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6102 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6103 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6104 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006105
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006106 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006107 }
6108
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006109 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006110 struct intel_crtc_state *crtc_state =
6111 to_intel_crtc_state(crtc->base.state);
6112 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6113 const struct vlv_fifo_state *fifo_state =
6114 &crtc_state->wm.vlv.fifo_state;
6115 enum pipe pipe = crtc->pipe;
6116 enum plane_id plane_id;
6117 int level;
6118
6119 vlv_get_fifo_size(crtc_state);
6120
6121 active->num_levels = wm->level + 1;
6122 active->cxsr = wm->cxsr;
6123
Ville Syrjäläff32c542017-03-02 19:14:57 +02006124 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006125 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006126 &crtc_state->wm.vlv.raw[level];
6127
6128 active->sr[level].plane = wm->sr.plane;
6129 active->sr[level].cursor = wm->sr.cursor;
6130
6131 for_each_plane_id_on_crtc(crtc, plane_id) {
6132 active->wm[level].plane[plane_id] =
6133 wm->pipe[pipe].plane[plane_id];
6134
6135 raw->plane[plane_id] =
6136 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6137 fifo_state->plane[plane_id]);
6138 }
6139 }
6140
6141 for_each_plane_id_on_crtc(crtc, plane_id)
6142 vlv_raw_plane_wm_set(crtc_state, level,
6143 plane_id, USHRT_MAX);
6144 vlv_invalidate_wms(crtc, active, level);
6145
6146 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006147 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006148
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006149 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006150 pipe_name(pipe),
6151 wm->pipe[pipe].plane[PLANE_PRIMARY],
6152 wm->pipe[pipe].plane[PLANE_CURSOR],
6153 wm->pipe[pipe].plane[PLANE_SPRITE0],
6154 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006155 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006156
6157 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6158 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6159}
6160
Ville Syrjälä602ae832017-03-02 19:15:02 +02006161void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6162{
6163 struct intel_plane *plane;
6164 struct intel_crtc *crtc;
6165
6166 mutex_lock(&dev_priv->wm.wm_mutex);
6167
6168 for_each_intel_plane(&dev_priv->drm, plane) {
6169 struct intel_crtc *crtc =
6170 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6171 struct intel_crtc_state *crtc_state =
6172 to_intel_crtc_state(crtc->base.state);
6173 struct intel_plane_state *plane_state =
6174 to_intel_plane_state(plane->base.state);
6175 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6176 const struct vlv_fifo_state *fifo_state =
6177 &crtc_state->wm.vlv.fifo_state;
6178 enum plane_id plane_id = plane->id;
6179 int level;
6180
6181 if (plane_state->base.visible)
6182 continue;
6183
6184 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006185 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006186 &crtc_state->wm.vlv.raw[level];
6187
6188 raw->plane[plane_id] = 0;
6189
6190 wm_state->wm[level].plane[plane_id] =
6191 vlv_invert_wm_value(raw->plane[plane_id],
6192 fifo_state->plane[plane_id]);
6193 }
6194 }
6195
6196 for_each_intel_crtc(&dev_priv->drm, crtc) {
6197 struct intel_crtc_state *crtc_state =
6198 to_intel_crtc_state(crtc->base.state);
6199
6200 crtc_state->wm.vlv.intermediate =
6201 crtc_state->wm.vlv.optimal;
6202 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6203 }
6204
6205 vlv_program_watermarks(dev_priv);
6206
6207 mutex_unlock(&dev_priv->wm.wm_mutex);
6208}
6209
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006210/*
6211 * FIXME should probably kill this and improve
6212 * the real watermark readout/sanitation instead
6213 */
6214static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6215{
6216 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6217 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6218 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6219
6220 /*
6221 * Don't touch WM1S_LP_EN here.
6222 * Doing so could cause underruns.
6223 */
6224}
6225
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006226void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006227{
Imre Deak820c1982013-12-17 14:46:36 +02006228 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006229 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006230
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006231 ilk_init_lp_watermarks(dev_priv);
6232
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006233 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006234 ilk_pipe_wm_get_hw_state(crtc);
6235
6236 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6237 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6238 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6239
6240 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006241 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006242 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6243 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6244 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006245
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006246 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006247 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6248 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006249 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006250 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6251 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006252
6253 hw->enable_fbc_wm =
6254 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6255}
6256
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006257/**
6258 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006259 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006260 *
6261 * Calculate watermark values for the various WM regs based on current mode
6262 * and plane configuration.
6263 *
6264 * There are several cases to deal with here:
6265 * - normal (i.e. non-self-refresh)
6266 * - self-refresh (SR) mode
6267 * - lines are large relative to FIFO size (buffer can hold up to 2)
6268 * - lines are small relative to FIFO size (buffer can hold more than 2
6269 * lines), so need to account for TLB latency
6270 *
6271 * The normal calculation is:
6272 * watermark = dotclock * bytes per pixel * latency
6273 * where latency is platform & configuration dependent (we assume pessimal
6274 * values here).
6275 *
6276 * The SR calculation is:
6277 * watermark = (trunc(latency/line time)+1) * surface width *
6278 * bytes per pixel
6279 * where
6280 * line time = htotal / dotclock
6281 * surface width = hdisplay for normal plane and 64 for cursor
6282 * and latency is assumed to be high, as above.
6283 *
6284 * The final value programmed to the register should always be rounded up,
6285 * and include an extra 2 entries to account for clock crossings.
6286 *
6287 * We don't use the sprite, so we can ignore that. And on Crestline we have
6288 * to set the non-SR watermarks to 8.
6289 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006290void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006291{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006292 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006293
6294 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006295 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006296}
6297
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306298void intel_enable_ipc(struct drm_i915_private *dev_priv)
6299{
6300 u32 val;
6301
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006302 if (!HAS_IPC(dev_priv))
6303 return;
6304
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306305 val = I915_READ(DISP_ARB_CTL2);
6306
6307 if (dev_priv->ipc_enabled)
6308 val |= DISP_IPC_ENABLE;
6309 else
6310 val &= ~DISP_IPC_ENABLE;
6311
6312 I915_WRITE(DISP_ARB_CTL2, val);
6313}
6314
6315void intel_init_ipc(struct drm_i915_private *dev_priv)
6316{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306317 if (!HAS_IPC(dev_priv))
6318 return;
6319
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006320 /* Display WA #1141: SKL:all KBL:all CFL */
6321 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6322 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6323 else
6324 dev_priv->ipc_enabled = true;
6325
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306326 intel_enable_ipc(dev_priv);
6327}
6328
Jani Nikulae2828912016-01-18 09:19:47 +02006329/*
Daniel Vetter92703882012-08-09 16:46:01 +02006330 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006331 */
6332DEFINE_SPINLOCK(mchdev_lock);
6333
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006334bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006335{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006336 u16 rgvswctl;
6337
Chris Wilson67520412017-03-02 13:28:01 +00006338 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006339
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006340 rgvswctl = I915_READ16(MEMSWCTL);
6341 if (rgvswctl & MEMCTL_CMD_STS) {
6342 DRM_DEBUG("gpu busy, RCS change rejected\n");
6343 return false; /* still busy with another command */
6344 }
6345
6346 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6347 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6348 I915_WRITE16(MEMSWCTL, rgvswctl);
6349 POSTING_READ16(MEMSWCTL);
6350
6351 rgvswctl |= MEMCTL_CMD_STS;
6352 I915_WRITE16(MEMSWCTL, rgvswctl);
6353
6354 return true;
6355}
6356
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006357static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006358{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006359 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006360 u8 fmax, fmin, fstart, vstart;
6361
Daniel Vetter92703882012-08-09 16:46:01 +02006362 spin_lock_irq(&mchdev_lock);
6363
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006364 rgvmodectl = I915_READ(MEMMODECTL);
6365
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006366 /* Enable temp reporting */
6367 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6368 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6369
6370 /* 100ms RC evaluation intervals */
6371 I915_WRITE(RCUPEI, 100000);
6372 I915_WRITE(RCDNEI, 100000);
6373
6374 /* Set max/min thresholds to 90ms and 80ms respectively */
6375 I915_WRITE(RCBMAXAVG, 90000);
6376 I915_WRITE(RCBMINAVG, 80000);
6377
6378 I915_WRITE(MEMIHYST, 1);
6379
6380 /* Set up min, max, and cur for interrupt handling */
6381 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6382 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6383 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6384 MEMMODE_FSTART_SHIFT;
6385
Ville Syrjälä616847e2015-09-18 20:03:19 +03006386 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006387 PXVFREQ_PX_SHIFT;
6388
Daniel Vetter20e4d402012-08-08 23:35:39 +02006389 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6390 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006391
Daniel Vetter20e4d402012-08-08 23:35:39 +02006392 dev_priv->ips.max_delay = fstart;
6393 dev_priv->ips.min_delay = fmin;
6394 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006395
6396 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6397 fmax, fmin, fstart);
6398
6399 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6400
6401 /*
6402 * Interrupts will be enabled in ironlake_irq_postinstall
6403 */
6404
6405 I915_WRITE(VIDSTART, vstart);
6406 POSTING_READ(VIDSTART);
6407
6408 rgvmodectl |= MEMMODE_SWMODE_EN;
6409 I915_WRITE(MEMMODECTL, rgvmodectl);
6410
Daniel Vetter92703882012-08-09 16:46:01 +02006411 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006412 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006413 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006414
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006415 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006416
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006417 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6418 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006419 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006420 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006421 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006422
6423 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006424}
6425
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006426static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006427{
Daniel Vetter92703882012-08-09 16:46:01 +02006428 u16 rgvswctl;
6429
6430 spin_lock_irq(&mchdev_lock);
6431
6432 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006433
6434 /* Ack interrupts, disable EFC interrupt */
6435 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6436 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6437 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6438 I915_WRITE(DEIIR, DE_PCU_EVENT);
6439 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6440
6441 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006442 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006443 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006444 rgvswctl |= MEMCTL_CMD_STS;
6445 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006446 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006447
Daniel Vetter92703882012-08-09 16:46:01 +02006448 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006449}
6450
Daniel Vetteracbe9472012-07-26 11:50:05 +02006451/* There's a funny hw issue where the hw returns all 0 when reading from
6452 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6453 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6454 * all limits and the gpu stuck at whatever frequency it is at atm).
6455 */
Akash Goel74ef1172015-03-06 11:07:19 +05306456static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006457{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006458 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006459 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006460
Daniel Vetter20b46e52012-07-26 11:16:14 +02006461 /* Only set the down limit when we've reached the lowest level to avoid
6462 * getting more interrupts, otherwise leave this clear. This prevents a
6463 * race in the hw when coming out of rc6: There's a tiny window where
6464 * the hw runs at the minimal clock before selecting the desired
6465 * frequency, if the down threshold expires in that window we will not
6466 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006467 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006468 limits = (rps->max_freq_softlimit) << 23;
6469 if (val <= rps->min_freq_softlimit)
6470 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306471 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006472 limits = rps->max_freq_softlimit << 24;
6473 if (val <= rps->min_freq_softlimit)
6474 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306475 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006476
6477 return limits;
6478}
6479
Chris Wilson60548c52018-07-31 14:26:29 +01006480static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006481{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006482 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306483 u32 threshold_up = 0, threshold_down = 0; /* in % */
6484 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006485
Chris Wilson60548c52018-07-31 14:26:29 +01006486 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006487
Chris Wilson60548c52018-07-31 14:26:29 +01006488 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006489 return;
6490
6491 /* Note the units here are not exactly 1us, but 1280ns. */
6492 switch (new_power) {
6493 case LOW_POWER:
6494 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306495 ei_up = 16000;
6496 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006497
6498 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306499 ei_down = 32000;
6500 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006501 break;
6502
6503 case BETWEEN:
6504 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306505 ei_up = 13000;
6506 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006507
6508 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306509 ei_down = 32000;
6510 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006511 break;
6512
6513 case HIGH_POWER:
6514 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306515 ei_up = 10000;
6516 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006517
6518 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306519 ei_down = 32000;
6520 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006521 break;
6522 }
6523
Mika Kuoppala6067a272017-02-15 15:52:59 +02006524 /* When byt can survive without system hang with dynamic
6525 * sw freq adjustments, this restriction can be lifted.
6526 */
6527 if (IS_VALLEYVIEW(dev_priv))
6528 goto skip_hw_write;
6529
Akash Goel8a586432015-03-06 11:07:18 +05306530 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006531 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306532 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006533 GT_INTERVAL_FROM_US(dev_priv,
6534 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306535
6536 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006537 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306538 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006539 GT_INTERVAL_FROM_US(dev_priv,
6540 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306541
Chris Wilsona72b5622016-07-02 15:35:59 +01006542 I915_WRITE(GEN6_RP_CONTROL,
6543 GEN6_RP_MEDIA_TURBO |
6544 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6545 GEN6_RP_MEDIA_IS_GFX |
6546 GEN6_RP_ENABLE |
6547 GEN6_RP_UP_BUSY_AVG |
6548 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306549
Mika Kuoppala6067a272017-02-15 15:52:59 +02006550skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006551 rps->power.mode = new_power;
6552 rps->power.up_threshold = threshold_up;
6553 rps->power.down_threshold = threshold_down;
6554}
6555
6556static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6557{
6558 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6559 int new_power;
6560
6561 new_power = rps->power.mode;
6562 switch (rps->power.mode) {
6563 case LOW_POWER:
6564 if (val > rps->efficient_freq + 1 &&
6565 val > rps->cur_freq)
6566 new_power = BETWEEN;
6567 break;
6568
6569 case BETWEEN:
6570 if (val <= rps->efficient_freq &&
6571 val < rps->cur_freq)
6572 new_power = LOW_POWER;
6573 else if (val >= rps->rp0_freq &&
6574 val > rps->cur_freq)
6575 new_power = HIGH_POWER;
6576 break;
6577
6578 case HIGH_POWER:
6579 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6580 val < rps->cur_freq)
6581 new_power = BETWEEN;
6582 break;
6583 }
6584 /* Max/min bins are special */
6585 if (val <= rps->min_freq_softlimit)
6586 new_power = LOW_POWER;
6587 if (val >= rps->max_freq_softlimit)
6588 new_power = HIGH_POWER;
6589
6590 mutex_lock(&rps->power.mutex);
6591 if (rps->power.interactive)
6592 new_power = HIGH_POWER;
6593 rps_set_power(dev_priv, new_power);
6594 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006595}
6596
Chris Wilson60548c52018-07-31 14:26:29 +01006597void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6598{
6599 struct intel_rps *rps = &i915->gt_pm.rps;
6600
6601 if (INTEL_GEN(i915) < 6)
6602 return;
6603
6604 mutex_lock(&rps->power.mutex);
6605 if (interactive) {
6606 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6607 rps_set_power(i915, HIGH_POWER);
6608 } else {
6609 GEM_BUG_ON(!rps->power.interactive);
6610 rps->power.interactive--;
6611 }
6612 mutex_unlock(&rps->power.mutex);
6613}
6614
Chris Wilson2876ce72014-03-28 08:03:34 +00006615static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6616{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006617 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006618 u32 mask = 0;
6619
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006620 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006621 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006622 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006623 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006624 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006625
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006626 mask &= dev_priv->pm_rps_events;
6627
Imre Deak59d02a12014-12-19 19:33:26 +02006628 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006629}
6630
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006631/* gen6_set_rps is called to update the frequency request, but should also be
6632 * called when the range (min_delay and max_delay) is modified so that we can
6633 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006634static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006635{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006636 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6637
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006638 /* min/max delay may still have been modified so be sure to
6639 * write the limits value.
6640 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006641 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006642 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006643
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006644 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306645 I915_WRITE(GEN6_RPNSWREQ,
6646 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006647 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006648 I915_WRITE(GEN6_RPNSWREQ,
6649 HSW_FREQUENCY(val));
6650 else
6651 I915_WRITE(GEN6_RPNSWREQ,
6652 GEN6_FREQUENCY(val) |
6653 GEN6_OFFSET(0) |
6654 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006655 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006656
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006657 /* Make sure we continue to get interrupts
6658 * until we hit the minimum or maximum frequencies.
6659 */
Akash Goel74ef1172015-03-06 11:07:19 +05306660 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006661 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006662
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006663 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006664 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006665
6666 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006667}
6668
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006669static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006670{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006671 int err;
6672
Chris Wilsondc979972016-05-10 14:10:04 +01006673 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006674 "Odd GPU freq value\n"))
6675 val &= ~1;
6676
Deepak Scd25dd52015-07-10 18:31:40 +05306677 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6678
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006679 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006680 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6681 if (err)
6682 return err;
6683
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006684 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006685 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006686
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006687 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006688 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006689
6690 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006691}
6692
Deepak Sa7f6e232015-05-09 18:04:44 +05306693/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306694 *
6695 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306696 * 1. Forcewake Media well.
6697 * 2. Request idle freq.
6698 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306699*/
6700static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6701{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006702 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6703 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006704 int err;
Deepak S5549d252014-06-28 11:26:11 +05306705
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006706 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306707 return;
6708
Chris Wilsonc9efef72017-01-02 15:28:45 +00006709 /* The punit delays the write of the frequency and voltage until it
6710 * determines the GPU is awake. During normal usage we don't want to
6711 * waste power changing the frequency if the GPU is sleeping (rc6).
6712 * However, the GPU and driver is now idle and we do not want to delay
6713 * switching to minimum voltage (reducing power whilst idle) as we do
6714 * not expect to be woken in the near future and so must flush the
6715 * change by waking the device.
6716 *
6717 * We choose to take the media powerwell (either would do to trick the
6718 * punit into committing the voltage change) as that takes a lot less
6719 * power than the render powerwell.
6720 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306721 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006722 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306723 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006724
6725 if (err)
6726 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306727}
6728
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006729void gen6_rps_busy(struct drm_i915_private *dev_priv)
6730{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006731 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6732
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006733 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006734 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006735 u8 freq;
6736
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006737 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006738 gen6_rps_reset_ei(dev_priv);
6739 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006740 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006741
Chris Wilsonc33d2472016-07-04 08:08:36 +01006742 gen6_enable_rps_interrupts(dev_priv);
6743
Chris Wilsonbd648182017-02-10 15:03:48 +00006744 /* Use the user's desired frequency as a guide, but for better
6745 * performance, jump directly to RPe as our starting frequency.
6746 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006747 freq = max(rps->cur_freq,
6748 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006749
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006750 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006751 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006752 rps->min_freq_softlimit,
6753 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006754 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006755 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006756 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006757}
6758
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006759void gen6_rps_idle(struct drm_i915_private *dev_priv)
6760{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006761 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6762
Chris Wilsonc33d2472016-07-04 08:08:36 +01006763 /* Flush our bottom-half so that it does not race with us
6764 * setting the idle frequency and so that it is bounded by
6765 * our rpm wakeref. And then disable the interrupts to stop any
6766 * futher RPS reclocking whilst we are asleep.
6767 */
6768 gen6_disable_rps_interrupts(dev_priv);
6769
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006770 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006771 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006772 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306773 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006774 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006775 gen6_set_rps(dev_priv, rps->idle_freq);
6776 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006777 I915_WRITE(GEN6_PMINTRMSK,
6778 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006779 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006780 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006781}
6782
Chris Wilson62eb3c22019-02-13 09:25:04 +00006783void gen6_rps_boost(struct i915_request *rq)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006784{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006785 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006786 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006787 bool boost;
6788
Chris Wilson8d3afd72015-05-21 21:01:47 +01006789 /* This is intentionally racy! We peek at the state here, then
6790 * validate inside the RPS worker.
6791 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006792 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006793 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006794
Chris Wilson0e218342019-01-21 22:21:02 +00006795 if (i915_request_signaled(rq))
Chris Wilson253a2812018-02-06 14:31:37 +00006796 return;
6797
Chris Wilsone61e0f52018-02-21 09:56:36 +00006798 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006799 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006800 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006801 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6802 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006803 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006804 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006805 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006806 if (!boost)
6807 return;
6808
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006809 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6810 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006811
Chris Wilson62eb3c22019-02-13 09:25:04 +00006812 atomic_inc(&rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006813}
6814
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006815int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006816{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006817 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006818 int err;
6819
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006820 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006821 GEM_BUG_ON(val > rps->max_freq);
6822 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006823
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006824 if (!rps->enabled) {
6825 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006826 return 0;
6827 }
6828
Chris Wilsondc979972016-05-10 14:10:04 +01006829 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006830 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006831 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006832 err = gen6_set_rps(dev_priv, val);
6833
6834 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006835}
6836
Chris Wilsondc979972016-05-10 14:10:04 +01006837static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006838{
Zhe Wang20e49362014-11-04 17:07:05 +00006839 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006840 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006841}
6842
Chris Wilsondc979972016-05-10 14:10:04 +01006843static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306844{
Akash Goel2030d682016-04-23 00:05:45 +05306845 I915_WRITE(GEN6_RP_CONTROL, 0);
6846}
6847
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006848static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006849{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006850 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006851}
6852
6853static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6854{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006855 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306856 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006857}
6858
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006859static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306860{
Deepak S38807742014-05-23 21:00:15 +05306861 I915_WRITE(GEN6_RC_CONTROL, 0);
6862}
6863
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006864static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6865{
6866 I915_WRITE(GEN6_RP_CONTROL, 0);
6867}
6868
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006869static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006870{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006871 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006872 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006873 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006874
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006875 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006876
Mika Kuoppala59bad942015-01-16 11:34:40 +02006877 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006878}
6879
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006880static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6881{
6882 I915_WRITE(GEN6_RP_CONTROL, 0);
6883}
6884
Chris Wilsondc979972016-05-10 14:10:04 +01006885static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306886{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306887 bool enable_rc6 = true;
6888 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006889 u32 rc_ctl;
6890 int rc_sw_target;
6891
6892 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6893 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6894 RC_SW_TARGET_STATE_SHIFT;
6895 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6896 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6897 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6898 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6899 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306900
6901 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006902 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306903 enable_rc6 = false;
6904 }
6905
6906 /*
6907 * The exact context size is not known for BXT, so assume a page size
6908 * for this check.
6909 */
6910 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006911 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6912 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006913 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306914 enable_rc6 = false;
6915 }
6916
6917 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6918 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6919 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6920 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006921 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306922 enable_rc6 = false;
6923 }
6924
Imre Deakfc619842016-06-29 19:13:55 +03006925 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6926 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6927 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6928 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6929 enable_rc6 = false;
6930 }
6931
6932 if (!I915_READ(GEN6_GFXPAUSE)) {
6933 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6934 enable_rc6 = false;
6935 }
6936
6937 if (!I915_READ(GEN8_MISC_CTRL0)) {
6938 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306939 enable_rc6 = false;
6940 }
6941
6942 return enable_rc6;
6943}
6944
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006945static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006946{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006947 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006948
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006949 /* Powersaving is controlled by the host when inside a VM */
6950 if (intel_vgpu_active(i915))
6951 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306952
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006953 if (info->has_rc6 &&
6954 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306955 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006956 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306957 }
6958
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006959 /*
6960 * We assume that we do not have any deep rc6 levels if we don't have
6961 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6962 * as the initial coarse check for rc6 in general, moving on to
6963 * progressively finer/deeper levels.
6964 */
6965 if (!info->has_rc6 && info->has_rc6p)
6966 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006967
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006968 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006969}
6970
Chris Wilsondc979972016-05-10 14:10:04 +01006971static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006972{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006973 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6974
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006975 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006976
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006977 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006978 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006979 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006980 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6981 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6982 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006983 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006984 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006985 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6986 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6987 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006988 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006989 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006990 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006991
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006992 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006993 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006994 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006995 u32 ddcc_status = 0;
6996
6997 if (sandybridge_pcode_read(dev_priv,
6998 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6999 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007000 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08007001 clamp_t(u8,
7002 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007003 rps->min_freq,
7004 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007005 }
7006
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007007 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05307008 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01007009 * the natural hardware unit for SKL
7010 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007011 rps->rp0_freq *= GEN9_FREQ_SCALER;
7012 rps->rp1_freq *= GEN9_FREQ_SCALER;
7013 rps->min_freq *= GEN9_FREQ_SCALER;
7014 rps->max_freq *= GEN9_FREQ_SCALER;
7015 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05307016 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007017}
7018
Chris Wilson3a45b052016-07-13 09:10:32 +01007019static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007020 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01007021{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007022 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7023 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01007024
7025 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01007026 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007027 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01007028
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007029 if (set(dev_priv, freq))
7030 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01007031}
7032
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007033/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01007034static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00007035{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007036 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7037
David Weinehall36fe7782017-11-17 10:01:46 +02007038 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007039 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02007040 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7041 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007042
Akash Goel0beb0592015-03-06 11:07:20 +05307043 /* 1 second timeout*/
7044 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7045 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7046
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007047 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007048
Akash Goel0beb0592015-03-06 11:07:20 +05307049 /* Leaning on the below call to gen6_set_rps to program/setup the
7050 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7051 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007052 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007053
7054 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7055}
7056
Chris Wilsondc979972016-05-10 14:10:04 +01007057static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007058{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007059 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307060 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007061 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007062
7063 /* 1a: Software RC state - RC0 */
7064 I915_WRITE(GEN6_RC_STATE, 0);
7065
7066 /* 1b: Get forcewake during program sequence. Although the driver
7067 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007068 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007069
7070 /* 2a: Disable RC states. */
7071 I915_WRITE(GEN6_RC_CONTROL, 0);
7072
7073 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007074 if (INTEL_GEN(dev_priv) >= 10) {
7075 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7076 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7077 } else if (IS_SKYLAKE(dev_priv)) {
7078 /*
7079 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7080 * when CPG is enabled
7081 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307082 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007083 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307084 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007085 }
7086
Zhe Wang20e49362014-11-04 17:07:05 +00007087 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7088 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307089 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007090 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307091
Dave Gordon1a3d1892016-05-13 15:36:30 +01007092 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307093 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7094
Zhe Wang20e49362014-11-04 17:07:05 +00007095 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007096
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007097 /*
7098 * 2c: Program Coarse Power Gating Policies.
7099 *
7100 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7101 * use instead is a more conservative estimate for the maximum time
7102 * it takes us to service a CS interrupt and submit a new ELSP - that
7103 * is the time which the GPU is idle waiting for the CPU to select the
7104 * next request to execute. If the idle hysteresis is less than that
7105 * interrupt service latency, the hardware will automatically gate
7106 * the power well and we will then incur the wake up cost on top of
7107 * the service latency. A similar guide from intel_pstate is that we
7108 * do not want the enable hysteresis to less than the wakeup latency.
7109 *
7110 * igt/gem_exec_nop/sequential provides a rough estimate for the
7111 * service latency, and puts it around 10us for Broadwell (and other
7112 * big core) and around 40us for Broxton (and other low power cores).
7113 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7114 * However, the wakeup latency on Broxton is closer to 100us. To be
7115 * conservative, we have to factor in a context switch on top (due
7116 * to ksoftirqd).
7117 */
7118 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7119 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007120
Zhe Wang20e49362014-11-04 17:07:05 +00007121 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007122 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007123
7124 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7125 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7126 rc6_mode = GEN7_RC_CTL_TO_MODE;
7127 else
7128 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7129
Chris Wilson1c044f92017-01-25 17:26:01 +00007130 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007131 GEN6_RC_CTL_HW_ENABLE |
7132 GEN6_RC_CTL_RC6_ENABLE |
7133 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007134
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307135 /*
7136 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007137 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307138 */
Chris Wilsondc979972016-05-10 14:10:04 +01007139 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307140 I915_WRITE(GEN9_PG_ENABLE, 0);
7141 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007142 I915_WRITE(GEN9_PG_ENABLE,
7143 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007144
Mika Kuoppala59bad942015-01-16 11:34:40 +02007145 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007146}
7147
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007148static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007149{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007150 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307151 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007152
7153 /* 1a: Software RC state - RC0 */
7154 I915_WRITE(GEN6_RC_STATE, 0);
7155
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007156 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007157 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007158 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007159
7160 /* 2a: Disable RC states. */
7161 I915_WRITE(GEN6_RC_CONTROL, 0);
7162
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007163 /* 2b: Program RC6 thresholds.*/
7164 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7165 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7166 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307167 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007168 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007169 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007170 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007171
7172 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007173
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007174 I915_WRITE(GEN6_RC_CONTROL,
7175 GEN6_RC_CTL_HW_ENABLE |
7176 GEN7_RC_CTL_TO_MODE |
7177 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007178
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007179 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7180}
7181
7182static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7183{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007184 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7185
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007186 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7187
7188 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007189 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007190 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007191 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007192 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007193 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7194 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007195
Daniel Vetter7526ed72014-09-29 15:07:19 +02007196 /* Docs recommend 900MHz, and 300 MHz respectively */
7197 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007198 rps->max_freq_softlimit << 24 |
7199 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007200
Daniel Vetter7526ed72014-09-29 15:07:19 +02007201 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7202 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7203 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7204 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007205
Daniel Vetter7526ed72014-09-29 15:07:19 +02007206 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007207
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007208 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007209 I915_WRITE(GEN6_RP_CONTROL,
7210 GEN6_RP_MEDIA_TURBO |
7211 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7212 GEN6_RP_MEDIA_IS_GFX |
7213 GEN6_RP_ENABLE |
7214 GEN6_RP_UP_BUSY_AVG |
7215 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007216
Chris Wilson3a45b052016-07-13 09:10:32 +01007217 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007218
Mika Kuoppala59bad942015-01-16 11:34:40 +02007219 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007220}
7221
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007222static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007223{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007224 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307225 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007226 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007227 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007228 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007229
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007230 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007231
7232 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007233 gtfifodbg = I915_READ(GTFIFODBG);
7234 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007235 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7236 I915_WRITE(GTFIFODBG, gtfifodbg);
7237 }
7238
Mika Kuoppala59bad942015-01-16 11:34:40 +02007239 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007240
7241 /* disable the counters and set deterministic thresholds */
7242 I915_WRITE(GEN6_RC_CONTROL, 0);
7243
7244 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7245 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7246 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7247 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7248 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7249
Akash Goel3b3f1652016-10-13 22:44:48 +05307250 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007251 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007252
7253 I915_WRITE(GEN6_RC_SLEEP, 0);
7254 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007255 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007256 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7257 else
7258 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007259 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007260 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7261
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007262 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007263 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7264 if (HAS_RC6p(dev_priv))
7265 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7266 if (HAS_RC6pp(dev_priv))
7267 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007268 I915_WRITE(GEN6_RC_CONTROL,
7269 rc6_mask |
7270 GEN6_RC_CTL_EI_MODE(1) |
7271 GEN6_RC_CTL_HW_ENABLE);
7272
Ben Widawsky31643d52012-09-26 10:34:01 -07007273 rc6vids = 0;
7274 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007275 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007276 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007277 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007278 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7279 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7280 rc6vids &= 0xffff00;
7281 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7282 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7283 if (ret)
7284 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7285 }
7286
Mika Kuoppala59bad942015-01-16 11:34:40 +02007287 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007288}
7289
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007290static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7291{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007292 /* Here begins a magic sequence of register writes to enable
7293 * auto-downclocking.
7294 *
7295 * Perhaps there might be some value in exposing these to
7296 * userspace...
7297 */
7298 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7299
7300 /* Power down if completely idle for over 50ms */
7301 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7302 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7303
7304 reset_rps(dev_priv, gen6_set_rps);
7305
7306 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7307}
7308
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007309static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007310{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007311 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007312 const int min_freq = 15;
7313 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007314 unsigned int gpu_freq;
7315 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307316 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007317 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007318
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007319 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007320
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007321 if (rps->max_freq <= rps->min_freq)
7322 return;
7323
Ben Widawskyeda79642013-10-07 17:15:48 -03007324 policy = cpufreq_cpu_get(0);
7325 if (policy) {
7326 max_ia_freq = policy->cpuinfo.max_freq;
7327 cpufreq_cpu_put(policy);
7328 } else {
7329 /*
7330 * Default to measured freq if none found, PCU will ensure we
7331 * don't go over
7332 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007333 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007334 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007335
7336 /* Convert from kHz to MHz */
7337 max_ia_freq /= 1000;
7338
Ben Widawsky153b4b952013-10-22 22:05:09 -07007339 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007340 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7341 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007342
Chris Wilsond586b5f2018-03-08 14:26:48 +00007343 min_gpu_freq = rps->min_freq;
7344 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007345 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307346 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007347 min_gpu_freq /= GEN9_FREQ_SCALER;
7348 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307349 }
7350
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007351 /*
7352 * For each potential GPU frequency, load a ring frequency we'd like
7353 * to use for memory access. We do this by specifying the IA frequency
7354 * the PCU should use as a reference to determine the ring frequency.
7355 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307356 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007357 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007358 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007359
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007360 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307361 /*
7362 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7363 * No floor required for ring frequency on SKL.
7364 */
7365 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007366 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007367 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7368 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007369 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007370 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007371 ring_freq = max(min_ring_freq, ring_freq);
7372 /* leave ia_freq as the default, chosen by cpufreq */
7373 } else {
7374 /* On older processors, there is no separate ring
7375 * clock domain, so in order to boost the bandwidth
7376 * of the ring, we need to upclock the CPU (ia_freq).
7377 *
7378 * For GPU frequencies less than 750MHz,
7379 * just use the lowest ring freq.
7380 */
7381 if (gpu_freq < min_freq)
7382 ia_freq = 800;
7383 else
7384 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7385 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7386 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007387
Ben Widawsky42c05262012-09-26 10:34:00 -07007388 sandybridge_pcode_write(dev_priv,
7389 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007390 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7391 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7392 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007393 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007394}
7395
Ville Syrjälä03af2042014-06-28 02:03:53 +03007396static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307397{
7398 u32 val, rp0;
7399
Jani Nikula5b5929c2015-10-07 11:17:46 +03007400 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307401
Jani Nikula02584042018-12-31 16:56:41 +02007402 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007403 case 8:
7404 /* (2 * 4) config */
7405 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7406 break;
7407 case 12:
7408 /* (2 * 6) config */
7409 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7410 break;
7411 case 16:
7412 /* (2 * 8) config */
7413 default:
7414 /* Setting (2 * 8) Min RP0 for any other combination */
7415 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7416 break;
Deepak S095acd52015-01-17 11:05:59 +05307417 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007418
7419 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7420
Deepak S2b6b3a02014-05-27 15:59:30 +05307421 return rp0;
7422}
7423
7424static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7425{
7426 u32 val, rpe;
7427
7428 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7429 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7430
7431 return rpe;
7432}
7433
Deepak S7707df42014-07-12 18:46:14 +05307434static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7435{
7436 u32 val, rp1;
7437
Jani Nikula5b5929c2015-10-07 11:17:46 +03007438 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7439 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7440
Deepak S7707df42014-07-12 18:46:14 +05307441 return rp1;
7442}
7443
Deepak S96676fe2016-08-12 18:46:41 +05307444static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7445{
7446 u32 val, rpn;
7447
7448 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7449 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7450 FB_GFX_FREQ_FUSE_MASK);
7451
7452 return rpn;
7453}
7454
Deepak Sf8f2b002014-07-10 13:16:21 +05307455static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7456{
7457 u32 val, rp1;
7458
7459 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7460
7461 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7462
7463 return rp1;
7464}
7465
Ville Syrjälä03af2042014-06-28 02:03:53 +03007466static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007467{
7468 u32 val, rp0;
7469
Jani Nikula64936252013-05-22 15:36:20 +03007470 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007471
7472 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7473 /* Clamp to max */
7474 rp0 = min_t(u32, rp0, 0xea);
7475
7476 return rp0;
7477}
7478
7479static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7480{
7481 u32 val, rpe;
7482
Jani Nikula64936252013-05-22 15:36:20 +03007483 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007484 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007485 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007486 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7487
7488 return rpe;
7489}
7490
Ville Syrjälä03af2042014-06-28 02:03:53 +03007491static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007492{
Imre Deak36146032014-12-04 18:39:35 +02007493 u32 val;
7494
7495 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7496 /*
7497 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7498 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7499 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7500 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7501 * to make sure it matches what Punit accepts.
7502 */
7503 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007504}
7505
Imre Deakae484342014-03-31 15:10:44 +03007506/* Check that the pctx buffer wasn't move under us. */
7507static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7508{
7509 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7510
Matthew Auld77894222017-12-11 15:18:18 +00007511 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007512 dev_priv->vlv_pctx->stolen->start);
7513}
7514
Deepak S38807742014-05-23 21:00:15 +05307515
7516/* Check that the pcbr address is not empty. */
7517static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7518{
7519 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7520
7521 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7522}
7523
Chris Wilsondc979972016-05-10 14:10:04 +01007524static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307525{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007526 resource_size_t pctx_paddr, paddr;
7527 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307528 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307529
Deepak S38807742014-05-23 21:00:15 +05307530 pcbr = I915_READ(VLV_PCBR);
7531 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007532 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007533 paddr = dev_priv->dsm.end + 1 - pctx_size;
7534 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307535
7536 pctx_paddr = (paddr & (~4095));
7537 I915_WRITE(VLV_PCBR, pctx_paddr);
7538 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007539
7540 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307541}
7542
Chris Wilsondc979972016-05-10 14:10:04 +01007543static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007544{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007545 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007546 resource_size_t pctx_paddr;
7547 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007548 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007549
7550 pcbr = I915_READ(VLV_PCBR);
7551 if (pcbr) {
7552 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007553 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007554
Matthew Auld77894222017-12-11 15:18:18 +00007555 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007556 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007557 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007558 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007559 pctx_size);
7560 goto out;
7561 }
7562
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007563 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7564
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007565 /*
7566 * From the Gunit register HAS:
7567 * The Gfx driver is expected to program this register and ensure
7568 * proper allocation within Gfx stolen memory. For example, this
7569 * register should be programmed such than the PCBR range does not
7570 * overlap with other ranges, such as the frame buffer, protected
7571 * memory, or any other relevant ranges.
7572 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007573 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007574 if (!pctx) {
7575 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007576 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007577 }
7578
Matthew Auld77894222017-12-11 15:18:18 +00007579 GEM_BUG_ON(range_overflows_t(u64,
7580 dev_priv->dsm.start,
7581 pctx->stolen->start,
7582 U32_MAX));
7583 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007584 I915_WRITE(VLV_PCBR, pctx_paddr);
7585
7586out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007587 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007588 dev_priv->vlv_pctx = pctx;
7589}
7590
Chris Wilsondc979972016-05-10 14:10:04 +01007591static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007592{
Chris Wilson818fed42018-07-12 11:54:54 +01007593 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007594
Chris Wilson818fed42018-07-12 11:54:54 +01007595 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7596 if (pctx)
7597 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007598}
7599
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007600static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7601{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007602 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007603 vlv_get_cck_clock(dev_priv, "GPLL ref",
7604 CCK_GPLL_CLOCK_CONTROL,
7605 dev_priv->czclk_freq);
7606
7607 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007608 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007609}
7610
Chris Wilsondc979972016-05-10 14:10:04 +01007611static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007612{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007613 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007614 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007615
Chris Wilsondc979972016-05-10 14:10:04 +01007616 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007617
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007618 vlv_init_gpll_ref_freq(dev_priv);
7619
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007620 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7621 switch ((val >> 6) & 3) {
7622 case 0:
7623 case 1:
7624 dev_priv->mem_freq = 800;
7625 break;
7626 case 2:
7627 dev_priv->mem_freq = 1066;
7628 break;
7629 case 3:
7630 dev_priv->mem_freq = 1333;
7631 break;
7632 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007633 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007634
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007635 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7636 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007637 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007638 intel_gpu_freq(dev_priv, rps->max_freq),
7639 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007640
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007641 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007642 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007643 intel_gpu_freq(dev_priv, rps->efficient_freq),
7644 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007645
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007646 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307647 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007648 intel_gpu_freq(dev_priv, rps->rp1_freq),
7649 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307650
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007651 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007652 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007653 intel_gpu_freq(dev_priv, rps->min_freq),
7654 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007655}
7656
Chris Wilsondc979972016-05-10 14:10:04 +01007657static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307658{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007659 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007660 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307661
Chris Wilsondc979972016-05-10 14:10:04 +01007662 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307663
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007664 vlv_init_gpll_ref_freq(dev_priv);
7665
Ville Syrjäläa5805162015-05-26 20:42:30 +03007666 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007667 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007668 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007669
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007670 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007671 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007672 dev_priv->mem_freq = 2000;
7673 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007674 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007675 dev_priv->mem_freq = 1600;
7676 break;
7677 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007678 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007679
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007680 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7681 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307682 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007683 intel_gpu_freq(dev_priv, rps->max_freq),
7684 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307685
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007686 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307687 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007688 intel_gpu_freq(dev_priv, rps->efficient_freq),
7689 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307690
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007691 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307692 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007693 intel_gpu_freq(dev_priv, rps->rp1_freq),
7694 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307695
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007696 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307697 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007698 intel_gpu_freq(dev_priv, rps->min_freq),
7699 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307700
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007701 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7702 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007703 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307704}
7705
Chris Wilsondc979972016-05-10 14:10:04 +01007706static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007707{
Chris Wilsondc979972016-05-10 14:10:04 +01007708 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007709}
7710
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007711static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307712{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007713 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307714 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007715 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307716
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007717 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7718 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307719 if (gtfifodbg) {
7720 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7721 gtfifodbg);
7722 I915_WRITE(GTFIFODBG, gtfifodbg);
7723 }
7724
7725 cherryview_check_pctx(dev_priv);
7726
7727 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7728 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007729 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307730
Ville Syrjälä160614a2015-01-19 13:50:47 +02007731 /* Disable RC states. */
7732 I915_WRITE(GEN6_RC_CONTROL, 0);
7733
Deepak S38807742014-05-23 21:00:15 +05307734 /* 2a: Program RC6 thresholds.*/
7735 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7736 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7737 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7738
Akash Goel3b3f1652016-10-13 22:44:48 +05307739 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007740 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307741 I915_WRITE(GEN6_RC_SLEEP, 0);
7742
Deepak Sf4f71c72015-03-28 15:23:35 +05307743 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7744 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307745
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007746 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307747 I915_WRITE(VLV_COUNTER_CONTROL,
7748 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7749 VLV_MEDIA_RC6_COUNT_EN |
7750 VLV_RENDER_RC6_COUNT_EN));
7751
7752 /* For now we assume BIOS is allocating and populating the PCBR */
7753 pcbr = I915_READ(VLV_PCBR);
7754
Deepak S38807742014-05-23 21:00:15 +05307755 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007756 rc6_mode = 0;
7757 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007758 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307759 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7760
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007761 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7762}
7763
7764static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7765{
7766 u32 val;
7767
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007768 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7769
7770 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007771 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307772 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7773 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7774 I915_WRITE(GEN6_RP_UP_EI, 66000);
7775 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7776
7777 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7778
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007779 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307780 I915_WRITE(GEN6_RP_CONTROL,
7781 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007782 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307783 GEN6_RP_ENABLE |
7784 GEN6_RP_UP_BUSY_AVG |
7785 GEN6_RP_DOWN_IDLE_AVG);
7786
Deepak S3ef62342015-04-29 08:36:24 +05307787 /* Setting Fixed Bias */
7788 val = VLV_OVERRIDE_EN |
7789 VLV_SOC_TDP_EN |
7790 CHV_BIAS_CPU_50_SOC_50;
7791 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7792
Deepak S2b6b3a02014-05-27 15:59:30 +05307793 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7794
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007795 /* RPS code assumes GPLL is used */
7796 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7797
Jani Nikula742f4912015-09-03 11:16:09 +03007798 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307799 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7800
Chris Wilson3a45b052016-07-13 09:10:32 +01007801 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307802
Mika Kuoppala59bad942015-01-16 11:34:40 +02007803 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307804}
7805
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007806static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007807{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007808 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307809 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007810 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007811
Imre Deakae484342014-03-31 15:10:44 +03007812 valleyview_check_pctx(dev_priv);
7813
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007814 gtfifodbg = I915_READ(GTFIFODBG);
7815 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007816 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7817 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007818 I915_WRITE(GTFIFODBG, gtfifodbg);
7819 }
7820
Mika Kuoppala59bad942015-01-16 11:34:40 +02007821 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007822
Ville Syrjälä160614a2015-01-19 13:50:47 +02007823 /* Disable RC states. */
7824 I915_WRITE(GEN6_RC_CONTROL, 0);
7825
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007826 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7827 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7828 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7829
7830 for_each_engine(engine, dev_priv, id)
7831 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7832
7833 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7834
7835 /* Allows RC6 residency counter to work */
7836 I915_WRITE(VLV_COUNTER_CONTROL,
7837 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7838 VLV_MEDIA_RC0_COUNT_EN |
7839 VLV_RENDER_RC0_COUNT_EN |
7840 VLV_MEDIA_RC6_COUNT_EN |
7841 VLV_RENDER_RC6_COUNT_EN));
7842
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007843 I915_WRITE(GEN6_RC_CONTROL,
7844 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007845
7846 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7847}
7848
7849static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7850{
7851 u32 val;
7852
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007853 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7854
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007855 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007856 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7857 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7858 I915_WRITE(GEN6_RP_UP_EI, 66000);
7859 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7860
7861 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7862
7863 I915_WRITE(GEN6_RP_CONTROL,
7864 GEN6_RP_MEDIA_TURBO |
7865 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7866 GEN6_RP_MEDIA_IS_GFX |
7867 GEN6_RP_ENABLE |
7868 GEN6_RP_UP_BUSY_AVG |
7869 GEN6_RP_DOWN_IDLE_CONT);
7870
Deepak S3ef62342015-04-29 08:36:24 +05307871 /* Setting Fixed Bias */
7872 val = VLV_OVERRIDE_EN |
7873 VLV_SOC_TDP_EN |
7874 VLV_BIAS_CPU_125_SOC_875;
7875 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7876
Jani Nikula64936252013-05-22 15:36:20 +03007877 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007878
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007879 /* RPS code assumes GPLL is used */
7880 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7881
Jani Nikula742f4912015-09-03 11:16:09 +03007882 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007883 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7884
Chris Wilson3a45b052016-07-13 09:10:32 +01007885 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007886
Mika Kuoppala59bad942015-01-16 11:34:40 +02007887 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007888}
7889
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007890static unsigned long intel_pxfreq(u32 vidfreq)
7891{
7892 unsigned long freq;
7893 int div = (vidfreq & 0x3f0000) >> 16;
7894 int post = (vidfreq & 0x3000) >> 12;
7895 int pre = (vidfreq & 0x7);
7896
7897 if (!pre)
7898 return 0;
7899
7900 freq = ((div * 133333) / ((1<<post) * pre));
7901
7902 return freq;
7903}
7904
Daniel Vettereb48eb02012-04-26 23:28:12 +02007905static const struct cparams {
7906 u16 i;
7907 u16 t;
7908 u16 m;
7909 u16 c;
7910} cparams[] = {
7911 { 1, 1333, 301, 28664 },
7912 { 1, 1066, 294, 24460 },
7913 { 1, 800, 294, 25192 },
7914 { 0, 1333, 276, 27605 },
7915 { 0, 1066, 276, 27605 },
7916 { 0, 800, 231, 23784 },
7917};
7918
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007919static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007920{
7921 u64 total_count, diff, ret;
7922 u32 count1, count2, count3, m = 0, c = 0;
7923 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7924 int i;
7925
Chris Wilson67520412017-03-02 13:28:01 +00007926 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007927
Daniel Vetter20e4d402012-08-08 23:35:39 +02007928 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007929
7930 /* Prevent division-by-zero if we are asking too fast.
7931 * Also, we don't get interesting results if we are polling
7932 * faster than once in 10ms, so just return the saved value
7933 * in such cases.
7934 */
7935 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007936 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007937
7938 count1 = I915_READ(DMIEC);
7939 count2 = I915_READ(DDREC);
7940 count3 = I915_READ(CSIEC);
7941
7942 total_count = count1 + count2 + count3;
7943
7944 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007945 if (total_count < dev_priv->ips.last_count1) {
7946 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007947 diff += total_count;
7948 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007949 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007950 }
7951
7952 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007953 if (cparams[i].i == dev_priv->ips.c_m &&
7954 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007955 m = cparams[i].m;
7956 c = cparams[i].c;
7957 break;
7958 }
7959 }
7960
7961 diff = div_u64(diff, diff1);
7962 ret = ((m * diff) + c);
7963 ret = div_u64(ret, 10);
7964
Daniel Vetter20e4d402012-08-08 23:35:39 +02007965 dev_priv->ips.last_count1 = total_count;
7966 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007967
Daniel Vetter20e4d402012-08-08 23:35:39 +02007968 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007969
7970 return ret;
7971}
7972
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007973unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7974{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00007975 intel_wakeref_t wakeref;
7976 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007977
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007978 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007979 return 0;
7980
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00007981 with_intel_runtime_pm(dev_priv, wakeref) {
7982 spin_lock_irq(&mchdev_lock);
7983 val = __i915_chipset_val(dev_priv);
7984 spin_unlock_irq(&mchdev_lock);
7985 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007986
7987 return val;
7988}
7989
Daniel Vettereb48eb02012-04-26 23:28:12 +02007990unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7991{
7992 unsigned long m, x, b;
7993 u32 tsfs;
7994
7995 tsfs = I915_READ(TSFS);
7996
7997 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7998 x = I915_READ8(TR1);
7999
8000 b = tsfs & TSFS_INTR_MASK;
8001
8002 return ((m * x) / 127) - b;
8003}
8004
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008005static int _pxvid_to_vd(u8 pxvid)
8006{
8007 if (pxvid == 0)
8008 return 0;
8009
8010 if (pxvid >= 8 && pxvid < 31)
8011 pxvid = 31;
8012
8013 return (pxvid + 2) * 125;
8014}
8015
8016static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008017{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008018 const int vd = _pxvid_to_vd(pxvid);
8019 const int vm = vd - 1125;
8020
Chris Wilsondc979972016-05-10 14:10:04 +01008021 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008022 return vm > 0 ? vm : 0;
8023
8024 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008025}
8026
Daniel Vetter02d71952012-08-09 16:44:54 +02008027static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008028{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008029 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008030 u32 count;
8031
Chris Wilson67520412017-03-02 13:28:01 +00008032 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008033
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008034 now = ktime_get_raw_ns();
8035 diffms = now - dev_priv->ips.last_time2;
8036 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008037
8038 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008039 if (!diffms)
8040 return;
8041
8042 count = I915_READ(GFXEC);
8043
Daniel Vetter20e4d402012-08-08 23:35:39 +02008044 if (count < dev_priv->ips.last_count2) {
8045 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008046 diff += count;
8047 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008048 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008049 }
8050
Daniel Vetter20e4d402012-08-08 23:35:39 +02008051 dev_priv->ips.last_count2 = count;
8052 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008053
8054 /* More magic constants... */
8055 diff = diff * 1181;
8056 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008057 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008058}
8059
Daniel Vetter02d71952012-08-09 16:44:54 +02008060void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8061{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008062 intel_wakeref_t wakeref;
8063
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008064 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02008065 return;
8066
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008067 with_intel_runtime_pm(dev_priv, wakeref) {
8068 spin_lock_irq(&mchdev_lock);
8069 __i915_update_gfx_val(dev_priv);
8070 spin_unlock_irq(&mchdev_lock);
8071 }
Daniel Vetter02d71952012-08-09 16:44:54 +02008072}
8073
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008074static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008075{
8076 unsigned long t, corr, state1, corr2, state2;
8077 u32 pxvid, ext_v;
8078
Chris Wilson67520412017-03-02 13:28:01 +00008079 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008080
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008081 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008082 pxvid = (pxvid >> 24) & 0x7f;
8083 ext_v = pvid_to_extvid(dev_priv, pxvid);
8084
8085 state1 = ext_v;
8086
8087 t = i915_mch_val(dev_priv);
8088
8089 /* Revel in the empirically derived constants */
8090
8091 /* Correction factor in 1/100000 units */
8092 if (t > 80)
8093 corr = ((t * 2349) + 135940);
8094 else if (t >= 50)
8095 corr = ((t * 964) + 29317);
8096 else /* < 50 */
8097 corr = ((t * 301) + 1004);
8098
8099 corr = corr * ((150142 * state1) / 10000 - 78642);
8100 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008101 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008102
8103 state2 = (corr2 * state1) / 10000;
8104 state2 /= 100; /* convert to mW */
8105
Daniel Vetter02d71952012-08-09 16:44:54 +02008106 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008107
Daniel Vetter20e4d402012-08-08 23:35:39 +02008108 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008109}
8110
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008111unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8112{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008113 intel_wakeref_t wakeref;
8114 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008115
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008116 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008117 return 0;
8118
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008119 with_intel_runtime_pm(dev_priv, wakeref) {
8120 spin_lock_irq(&mchdev_lock);
8121 val = __i915_gfx_val(dev_priv);
8122 spin_unlock_irq(&mchdev_lock);
8123 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008124
8125 return val;
8126}
8127
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008128static struct drm_i915_private *i915_mch_dev;
8129
8130static struct drm_i915_private *mchdev_get(void)
8131{
8132 struct drm_i915_private *i915;
8133
8134 rcu_read_lock();
8135 i915 = i915_mch_dev;
8136 if (!kref_get_unless_zero(&i915->drm.ref))
8137 i915 = NULL;
8138 rcu_read_unlock();
8139
8140 return i915;
8141}
8142
Daniel Vettereb48eb02012-04-26 23:28:12 +02008143/**
8144 * i915_read_mch_val - return value for IPS use
8145 *
8146 * Calculate and return a value for the IPS driver to use when deciding whether
8147 * we have thermal and power headroom to increase CPU or GPU power budget.
8148 */
8149unsigned long i915_read_mch_val(void)
8150{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008151 struct drm_i915_private *i915;
8152 unsigned long chipset_val = 0;
8153 unsigned long graphics_val = 0;
8154 intel_wakeref_t wakeref;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008155
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008156 i915 = mchdev_get();
8157 if (!i915)
8158 return 0;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008159
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008160 with_intel_runtime_pm(i915, wakeref) {
8161 spin_lock_irq(&mchdev_lock);
8162 chipset_val = __i915_chipset_val(i915);
8163 graphics_val = __i915_gfx_val(i915);
8164 spin_unlock_irq(&mchdev_lock);
8165 }
Daniel Vettereb48eb02012-04-26 23:28:12 +02008166
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008167 drm_dev_put(&i915->drm);
8168 return chipset_val + graphics_val;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008169}
8170EXPORT_SYMBOL_GPL(i915_read_mch_val);
8171
8172/**
8173 * i915_gpu_raise - raise GPU frequency limit
8174 *
8175 * Raise the limit; IPS indicates we have thermal headroom.
8176 */
8177bool i915_gpu_raise(void)
8178{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008179 struct drm_i915_private *i915;
8180
8181 i915 = mchdev_get();
8182 if (!i915)
8183 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008184
Daniel Vetter92703882012-08-09 16:46:01 +02008185 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008186 if (i915->ips.max_delay > i915->ips.fmax)
8187 i915->ips.max_delay--;
Daniel Vetter92703882012-08-09 16:46:01 +02008188 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008189
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008190 drm_dev_put(&i915->drm);
8191 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008192}
8193EXPORT_SYMBOL_GPL(i915_gpu_raise);
8194
8195/**
8196 * i915_gpu_lower - lower GPU frequency limit
8197 *
8198 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8199 * frequency maximum.
8200 */
8201bool i915_gpu_lower(void)
8202{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008203 struct drm_i915_private *i915;
8204
8205 i915 = mchdev_get();
8206 if (!i915)
8207 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008208
Daniel Vetter92703882012-08-09 16:46:01 +02008209 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008210 if (i915->ips.max_delay < i915->ips.min_delay)
8211 i915->ips.max_delay++;
Daniel Vetter92703882012-08-09 16:46:01 +02008212 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008213
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008214 drm_dev_put(&i915->drm);
8215 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008216}
8217EXPORT_SYMBOL_GPL(i915_gpu_lower);
8218
8219/**
8220 * i915_gpu_busy - indicate GPU business to IPS
8221 *
8222 * Tell the IPS driver whether or not the GPU is busy.
8223 */
8224bool i915_gpu_busy(void)
8225{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008226 struct drm_i915_private *i915;
8227 bool ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008228
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008229 i915 = mchdev_get();
8230 if (!i915)
8231 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008232
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008233 ret = i915->gt.awake;
8234
8235 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008236 return ret;
8237}
8238EXPORT_SYMBOL_GPL(i915_gpu_busy);
8239
8240/**
8241 * i915_gpu_turbo_disable - disable graphics turbo
8242 *
8243 * Disable graphics turbo by resetting the max frequency and setting the
8244 * current frequency to the default.
8245 */
8246bool i915_gpu_turbo_disable(void)
8247{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008248 struct drm_i915_private *i915;
8249 bool ret;
8250
8251 i915 = mchdev_get();
8252 if (!i915)
8253 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008254
Daniel Vetter92703882012-08-09 16:46:01 +02008255 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008256 i915->ips.max_delay = i915->ips.fstart;
8257 ret = ironlake_set_drps(i915, i915->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02008258 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008259
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008260 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008261 return ret;
8262}
8263EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8264
8265/**
8266 * Tells the intel_ips driver that the i915 driver is now loaded, if
8267 * IPS got loaded first.
8268 *
8269 * This awkward dance is so that neither module has to depend on the
8270 * other in order for IPS to do the appropriate communication of
8271 * GPU turbo limits to i915.
8272 */
8273static void
8274ips_ping_for_i915_load(void)
8275{
8276 void (*link)(void);
8277
8278 link = symbol_get(ips_link_to_i915_driver);
8279 if (link) {
8280 link();
8281 symbol_put(ips_link_to_i915_driver);
8282 }
8283}
8284
8285void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8286{
Daniel Vetter02d71952012-08-09 16:44:54 +02008287 /* We only register the i915 ips part with intel-ips once everything is
8288 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008289 rcu_assign_pointer(i915_mch_dev, dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008290
8291 ips_ping_for_i915_load();
8292}
8293
8294void intel_gpu_ips_teardown(void)
8295{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008296 rcu_assign_pointer(i915_mch_dev, NULL);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008297}
Deepak S76c3552f2014-01-30 23:08:16 +05308298
Chris Wilsondc979972016-05-10 14:10:04 +01008299static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008300{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008301 u32 lcfuse;
8302 u8 pxw[16];
8303 int i;
8304
8305 /* Disable to program */
8306 I915_WRITE(ECR, 0);
8307 POSTING_READ(ECR);
8308
8309 /* Program energy weights for various events */
8310 I915_WRITE(SDEW, 0x15040d00);
8311 I915_WRITE(CSIEW0, 0x007f0000);
8312 I915_WRITE(CSIEW1, 0x1e220004);
8313 I915_WRITE(CSIEW2, 0x04000004);
8314
8315 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008316 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008317 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008318 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008319
8320 /* Program P-state weights to account for frequency power adjustment */
8321 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008322 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008323 unsigned long freq = intel_pxfreq(pxvidfreq);
8324 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8325 PXVFREQ_PX_SHIFT;
8326 unsigned long val;
8327
8328 val = vid * vid;
8329 val *= (freq / 1000);
8330 val *= 255;
8331 val /= (127*127*900);
8332 if (val > 0xff)
8333 DRM_ERROR("bad pxval: %ld\n", val);
8334 pxw[i] = val;
8335 }
8336 /* Render standby states get 0 weight */
8337 pxw[14] = 0;
8338 pxw[15] = 0;
8339
8340 for (i = 0; i < 4; i++) {
8341 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8342 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008343 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008344 }
8345
8346 /* Adjust magic regs to magic values (more experimental results) */
8347 I915_WRITE(OGW0, 0);
8348 I915_WRITE(OGW1, 0);
8349 I915_WRITE(EG0, 0x00007f00);
8350 I915_WRITE(EG1, 0x0000000e);
8351 I915_WRITE(EG2, 0x000e0000);
8352 I915_WRITE(EG3, 0x68000300);
8353 I915_WRITE(EG4, 0x42000000);
8354 I915_WRITE(EG5, 0x00140031);
8355 I915_WRITE(EG6, 0);
8356 I915_WRITE(EG7, 0);
8357
8358 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008359 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008360
8361 /* Enable PMON + select events */
8362 I915_WRITE(ECR, 0x80000019);
8363
8364 lcfuse = I915_READ(LCFUSE02);
8365
Daniel Vetter20e4d402012-08-08 23:35:39 +02008366 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008367}
8368
Chris Wilsondc979972016-05-10 14:10:04 +01008369void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008370{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008371 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8372
Imre Deakb268c692015-12-15 20:10:31 +02008373 /*
8374 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8375 * requirement.
8376 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008377 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008378 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008379 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008380 }
Imre Deake6069ca2014-04-18 16:01:02 +03008381
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008382 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008383
8384 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008385 if (IS_CHERRYVIEW(dev_priv))
8386 cherryview_init_gt_powersave(dev_priv);
8387 else if (IS_VALLEYVIEW(dev_priv))
8388 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008389 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008390 gen6_init_rps_frequencies(dev_priv);
8391
8392 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008393 rps->idle_freq = rps->min_freq;
8394 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008395
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008396 rps->max_freq_softlimit = rps->max_freq;
8397 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008398
8399 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008400 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008401 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008402 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008403 intel_freq_opcode(dev_priv, 450));
8404
Chris Wilson99ac9612016-07-13 09:10:34 +01008405 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008406 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008407 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8408 u32 params = 0;
8409
8410 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8411 if (params & BIT(31)) { /* OC supported */
8412 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008413 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008414 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008415 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008416 }
8417 }
8418
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008419 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008420 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008421
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008422 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008423}
8424
Chris Wilsondc979972016-05-10 14:10:04 +01008425void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008426{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008427 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008428 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008429
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008430 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008431 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008432}
8433
Chris Wilson54b4f682016-07-21 21:16:19 +01008434/**
8435 * intel_suspend_gt_powersave - suspend PM work and helper threads
8436 * @dev_priv: i915 device
8437 *
8438 * We don't want to disable RC6 or other features here, we just want
8439 * to make sure any work we've queued has finished and won't bother
8440 * us while we're suspended.
8441 */
8442void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8443{
8444 if (INTEL_GEN(dev_priv) < 6)
8445 return;
8446
Chris Wilson54b4f682016-07-21 21:16:19 +01008447 /* gen6_rps_idle() will be called later to disable interrupts */
8448}
8449
Chris Wilsonb7137e02016-07-13 09:10:37 +01008450void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8451{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008452 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8453 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008454 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008455
Oscar Mateod02b98b2018-04-05 17:00:50 +03008456 if (INTEL_GEN(dev_priv) >= 11)
8457 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008458 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008459 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008460}
8461
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008462static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8463{
8464 lockdep_assert_held(&i915->pcu_lock);
8465
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008466 if (!i915->gt_pm.llc_pstate.enabled)
8467 return;
8468
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008469 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008470
8471 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008472}
8473
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008474static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8475{
8476 lockdep_assert_held(&dev_priv->pcu_lock);
8477
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008478 if (!dev_priv->gt_pm.rc6.enabled)
8479 return;
8480
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008481 if (INTEL_GEN(dev_priv) >= 9)
8482 gen9_disable_rc6(dev_priv);
8483 else if (IS_CHERRYVIEW(dev_priv))
8484 cherryview_disable_rc6(dev_priv);
8485 else if (IS_VALLEYVIEW(dev_priv))
8486 valleyview_disable_rc6(dev_priv);
8487 else if (INTEL_GEN(dev_priv) >= 6)
8488 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008489
8490 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008491}
8492
8493static void intel_disable_rps(struct drm_i915_private *dev_priv)
8494{
8495 lockdep_assert_held(&dev_priv->pcu_lock);
8496
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008497 if (!dev_priv->gt_pm.rps.enabled)
8498 return;
8499
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008500 if (INTEL_GEN(dev_priv) >= 9)
8501 gen9_disable_rps(dev_priv);
8502 else if (IS_CHERRYVIEW(dev_priv))
8503 cherryview_disable_rps(dev_priv);
8504 else if (IS_VALLEYVIEW(dev_priv))
8505 valleyview_disable_rps(dev_priv);
8506 else if (INTEL_GEN(dev_priv) >= 6)
8507 gen6_disable_rps(dev_priv);
8508 else if (IS_IRONLAKE_M(dev_priv))
8509 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008510
8511 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008512}
8513
Chris Wilsondc979972016-05-10 14:10:04 +01008514void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008515{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008516 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008517
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008518 intel_disable_rc6(dev_priv);
8519 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008520 if (HAS_LLC(dev_priv))
8521 intel_disable_llc_pstate(dev_priv);
8522
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008523 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008524}
8525
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008526static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8527{
8528 lockdep_assert_held(&i915->pcu_lock);
8529
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008530 if (i915->gt_pm.llc_pstate.enabled)
8531 return;
8532
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008533 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008534
8535 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008536}
8537
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008538static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8539{
8540 lockdep_assert_held(&dev_priv->pcu_lock);
8541
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008542 if (dev_priv->gt_pm.rc6.enabled)
8543 return;
8544
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008545 if (IS_CHERRYVIEW(dev_priv))
8546 cherryview_enable_rc6(dev_priv);
8547 else if (IS_VALLEYVIEW(dev_priv))
8548 valleyview_enable_rc6(dev_priv);
8549 else if (INTEL_GEN(dev_priv) >= 9)
8550 gen9_enable_rc6(dev_priv);
8551 else if (IS_BROADWELL(dev_priv))
8552 gen8_enable_rc6(dev_priv);
8553 else if (INTEL_GEN(dev_priv) >= 6)
8554 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008555
8556 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008557}
8558
8559static void intel_enable_rps(struct drm_i915_private *dev_priv)
8560{
8561 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8562
8563 lockdep_assert_held(&dev_priv->pcu_lock);
8564
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008565 if (rps->enabled)
8566 return;
8567
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008568 if (IS_CHERRYVIEW(dev_priv)) {
8569 cherryview_enable_rps(dev_priv);
8570 } else if (IS_VALLEYVIEW(dev_priv)) {
8571 valleyview_enable_rps(dev_priv);
8572 } else if (INTEL_GEN(dev_priv) >= 9) {
8573 gen9_enable_rps(dev_priv);
8574 } else if (IS_BROADWELL(dev_priv)) {
8575 gen8_enable_rps(dev_priv);
8576 } else if (INTEL_GEN(dev_priv) >= 6) {
8577 gen6_enable_rps(dev_priv);
8578 } else if (IS_IRONLAKE_M(dev_priv)) {
8579 ironlake_enable_drps(dev_priv);
8580 intel_init_emon(dev_priv);
8581 }
8582
8583 WARN_ON(rps->max_freq < rps->min_freq);
8584 WARN_ON(rps->idle_freq > rps->max_freq);
8585
8586 WARN_ON(rps->efficient_freq < rps->min_freq);
8587 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008588
8589 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008590}
8591
Chris Wilsonb7137e02016-07-13 09:10:37 +01008592void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8593{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008594 /* Powersaving is controlled by the host when inside a VM */
8595 if (intel_vgpu_active(dev_priv))
8596 return;
8597
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008598 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008599
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008600 if (HAS_RC6(dev_priv))
8601 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008602 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008603 if (HAS_LLC(dev_priv))
8604 intel_enable_llc_pstate(dev_priv);
8605
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008606 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008607}
Imre Deakc6df39b2014-04-14 20:24:29 +03008608
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008609static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008610{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008611 /*
8612 * On Ibex Peak and Cougar Point, we need to disable clock
8613 * gating for the panel power sequencer or it will fail to
8614 * start up when no ports are active.
8615 */
8616 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8617}
8618
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008619static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008620{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008621 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008622
Damien Lespiau055e3932014-08-18 13:49:10 +01008623 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008624 I915_WRITE(DSPCNTR(pipe),
8625 I915_READ(DSPCNTR(pipe)) |
8626 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008627
8628 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8629 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008630 }
8631}
8632
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008633static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008634{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008635 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008636
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008637 /*
8638 * Required for FBC
8639 * WaFbcDisableDpfcClockGating:ilk
8640 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008641 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8642 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8643 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008644
8645 I915_WRITE(PCH_3DCGDIS0,
8646 MARIUNIT_CLOCK_GATE_DISABLE |
8647 SVSMUNIT_CLOCK_GATE_DISABLE);
8648 I915_WRITE(PCH_3DCGDIS1,
8649 VFMUNIT_CLOCK_GATE_DISABLE);
8650
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008651 /*
8652 * According to the spec the following bits should be set in
8653 * order to enable memory self-refresh
8654 * The bit 22/21 of 0x42004
8655 * The bit 5 of 0x42020
8656 * The bit 15 of 0x45000
8657 */
8658 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8659 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8660 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008661 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008662 I915_WRITE(DISP_ARB_CTL,
8663 (I915_READ(DISP_ARB_CTL) |
8664 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008665
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008666 /*
8667 * Based on the document from hardware guys the following bits
8668 * should be set unconditionally in order to enable FBC.
8669 * The bit 22 of 0x42000
8670 * The bit 22 of 0x42004
8671 * The bit 7,8,9 of 0x42020.
8672 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008673 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008674 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008675 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8676 I915_READ(ILK_DISPLAY_CHICKEN1) |
8677 ILK_FBCQ_DIS);
8678 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8679 I915_READ(ILK_DISPLAY_CHICKEN2) |
8680 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008681 }
8682
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008683 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8684
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008685 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8686 I915_READ(ILK_DISPLAY_CHICKEN2) |
8687 ILK_ELPIN_409_SELECT);
8688 I915_WRITE(_3D_CHICKEN2,
8689 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8690 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008691
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008692 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008693 I915_WRITE(CACHE_MODE_0,
8694 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008695
Akash Goel4e046322014-04-04 17:14:38 +05308696 /* WaDisable_RenderCache_OperationalFlush:ilk */
8697 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8698
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008699 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008700
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008701 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008702}
8703
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008704static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008705{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008706 int pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008707 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008708
8709 /*
8710 * On Ibex Peak and Cougar Point, we need to disable clock
8711 * gating for the panel power sequencer or it will fail to
8712 * start up when no ports are active.
8713 */
Jesse Barnescd664072013-10-02 10:34:19 -07008714 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8715 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8716 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008717 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8718 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008719 /* The below fixes the weird display corruption, a few pixels shifted
8720 * downward, on (only) LVDS of some HP laptops with IVY.
8721 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008722 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008723 val = I915_READ(TRANS_CHICKEN2(pipe));
8724 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8725 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008726 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008727 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008728 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8729 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8730 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008731 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8732 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008733 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008734 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008735 I915_WRITE(TRANS_CHICKEN1(pipe),
8736 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8737 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008738}
8739
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008740static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008741{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008742 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008743
8744 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008745 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8746 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8747 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008748}
8749
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008750static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008751{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008752 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008753
Damien Lespiau231e54f2012-10-19 17:55:41 +01008754 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008755
8756 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8757 I915_READ(ILK_DISPLAY_CHICKEN2) |
8758 ILK_ELPIN_409_SELECT);
8759
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008760 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008761 I915_WRITE(_3D_CHICKEN,
8762 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8763
Akash Goel4e046322014-04-04 17:14:38 +05308764 /* WaDisable_RenderCache_OperationalFlush:snb */
8765 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8766
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008767 /*
8768 * BSpec recoomends 8x4 when MSAA is used,
8769 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008770 *
8771 * Note that PS/WM thread counts depend on the WIZ hashing
8772 * disable bit, which we don't touch here, but it's good
8773 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008774 */
8775 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008776 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008777
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008778 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008779 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008780
8781 I915_WRITE(GEN6_UCGCTL1,
8782 I915_READ(GEN6_UCGCTL1) |
8783 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8784 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8785
8786 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8787 * gating disable must be set. Failure to set it results in
8788 * flickering pixels due to Z write ordering failures after
8789 * some amount of runtime in the Mesa "fire" demo, and Unigine
8790 * Sanctuary and Tropics, and apparently anything else with
8791 * alpha test or pixel discard.
8792 *
8793 * According to the spec, bit 11 (RCCUNIT) must also be set,
8794 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008795 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008796 * WaDisableRCCUnitClockGating:snb
8797 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008798 */
8799 I915_WRITE(GEN6_UCGCTL2,
8800 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8801 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8802
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008803 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008804 I915_WRITE(_3D_CHICKEN3,
8805 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008806
8807 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008808 * Bspec says:
8809 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8810 * 3DSTATE_SF number of SF output attributes is more than 16."
8811 */
8812 I915_WRITE(_3D_CHICKEN3,
8813 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8814
8815 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008816 * According to the spec the following bits should be
8817 * set in order to enable memory self-refresh and fbc:
8818 * The bit21 and bit22 of 0x42000
8819 * The bit21 and bit22 of 0x42004
8820 * The bit5 and bit7 of 0x42020
8821 * The bit14 of 0x70180
8822 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008823 *
8824 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008825 */
8826 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8827 I915_READ(ILK_DISPLAY_CHICKEN1) |
8828 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8829 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8830 I915_READ(ILK_DISPLAY_CHICKEN2) |
8831 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008832 I915_WRITE(ILK_DSPCLK_GATE_D,
8833 I915_READ(ILK_DSPCLK_GATE_D) |
8834 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8835 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008836
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008837 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008838
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008839 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008840
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008841 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008842}
8843
8844static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8845{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008846 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008847
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008848 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008849 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008850 *
8851 * This actually overrides the dispatch
8852 * mode for all thread types.
8853 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008854 reg &= ~GEN7_FF_SCHED_MASK;
8855 reg |= GEN7_FF_TS_SCHED_HW;
8856 reg |= GEN7_FF_VS_SCHED_HW;
8857 reg |= GEN7_FF_DS_SCHED_HW;
8858
8859 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8860}
8861
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008862static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008863{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008864 /*
8865 * TODO: this bit should only be enabled when really needed, then
8866 * disabled when not needed anymore in order to save power.
8867 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008868 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008869 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8870 I915_READ(SOUTH_DSPCLK_GATE_D) |
8871 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008872
8873 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008874 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8875 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008876 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008877}
8878
Ville Syrjälä712bf362016-10-31 22:37:23 +02008879static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008880{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008881 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008882 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03008883
8884 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8885 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8886 }
8887}
8888
Imre Deak450174f2016-05-03 15:54:21 +03008889static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8890 int general_prio_credits,
8891 int high_prio_credits)
8892{
8893 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008894 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008895
8896 /* WaTempDisableDOPClkGating:bdw */
8897 misccpctl = I915_READ(GEN7_MISCCPCTL);
8898 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8899
Oscar Mateo930a7842017-10-17 13:25:45 -07008900 val = I915_READ(GEN8_L3SQCREG1);
8901 val &= ~L3_PRIO_CREDITS_MASK;
8902 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8903 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8904 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008905
8906 /*
8907 * Wait at least 100 clocks before re-enabling clock gating.
8908 * See the definition of L3SQCREG1 in BSpec.
8909 */
8910 POSTING_READ(GEN8_L3SQCREG1);
8911 udelay(1);
8912 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8913}
8914
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008915static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8916{
8917 /* This is not an Wa. Enable to reduce Sampler power */
8918 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8919 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07008920
8921 /* WaEnable32PlaneMode:icl */
8922 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
8923 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008924}
8925
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008926static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8927{
8928 if (!HAS_PCH_CNP(dev_priv))
8929 return;
8930
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008931 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008932 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8933 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008934}
8935
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008936static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008937{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008938 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008939 cnp_init_clock_gating(dev_priv);
8940
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008941 /* This is not an Wa. Enable for better image quality */
8942 I915_WRITE(_3D_CHICKEN3,
8943 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8944
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008945 /* WaEnableChickenDCPR:cnl */
8946 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8947 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8948
8949 /* WaFbcWakeMemOn:cnl */
8950 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8951 DISP_FBC_MEMORY_WAKE);
8952
Chris Wilson34991bd2017-11-11 10:03:36 +00008953 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8954 /* ReadHitWriteOnlyDisable:cnl */
8955 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008956 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8957 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008958 val |= SARBUNIT_CLKGATE_DIS;
8959 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008960
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008961 /* Wa_2201832410:cnl */
8962 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8963 val |= GWUNIT_CLKGATE_DIS;
8964 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8965
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008966 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008967 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008968 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8969 val |= VFUNIT_CLKGATE_DIS;
8970 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008971}
8972
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008973static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8974{
8975 cnp_init_clock_gating(dev_priv);
8976 gen9_init_clock_gating(dev_priv);
8977
8978 /* WaFbcNukeOnHostModify:cfl */
8979 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8980 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8981}
8982
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008983static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008984{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008985 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008986
8987 /* WaDisableSDEUnitClockGating:kbl */
8988 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8989 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8990 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008991
8992 /* WaDisableGamClockGating:kbl */
8993 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8994 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8995 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008996
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008997 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008998 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8999 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009000}
9001
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009002static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009003{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009004 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03009005
9006 /* WAC6entrylatency:skl */
9007 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
9008 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009009
9010 /* WaFbcNukeOnHostModify:skl */
9011 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9012 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009013}
9014
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009015static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009016{
Matthew Auld8cb09832017-10-06 23:18:23 +01009017 /* The GTT cache must be disabled if the system is using 2M pages. */
9018 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
9019 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00009020 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009021
Ben Widawskyab57fff2013-12-12 15:28:04 -08009022 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07009023 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009024
Ben Widawskyab57fff2013-12-12 15:28:04 -08009025 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009026 I915_WRITE(CHICKEN_PAR1_1,
9027 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
9028
Ben Widawskyab57fff2013-12-12 15:28:04 -08009029 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01009030 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00009031 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02009032 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02009033 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009034 }
Ben Widawsky63801f22013-12-12 17:26:03 -08009035
Ben Widawskyab57fff2013-12-12 15:28:04 -08009036 /* WaVSRefCountFullforceMissDisable:bdw */
9037 /* WaDSRefCountFullforceMissDisable:bdw */
9038 I915_WRITE(GEN7_FF_THREAD_MODE,
9039 I915_READ(GEN7_FF_THREAD_MODE) &
9040 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02009041
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02009042 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9043 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009044
9045 /* WaDisableSDEUnitClockGating:bdw */
9046 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9047 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009048
Imre Deak450174f2016-05-03 15:54:21 +03009049 /* WaProgramL3SqcReg1Default:bdw */
9050 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009051
Matthew Auld8cb09832017-10-06 23:18:23 +01009052 /* WaGttCachingOffByDefault:bdw */
9053 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009054
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009055 /* WaKVMNotificationOnConfigChange:bdw */
9056 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9057 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9058
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009059 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009060
9061 /* WaDisableDopClockGating:bdw
9062 *
9063 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9064 * clock gating.
9065 */
9066 I915_WRITE(GEN6_UCGCTL1,
9067 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009068}
9069
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009070static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009071{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009072 /* L3 caching of data atomics doesn't work -- disable it. */
9073 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9074 I915_WRITE(HSW_ROW_CHICKEN3,
9075 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9076
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009077 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009078 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9079 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9080 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9081
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009082 /* WaVSRefCountFullforceMissDisable:hsw */
9083 I915_WRITE(GEN7_FF_THREAD_MODE,
9084 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009085
Akash Goel4e046322014-04-04 17:14:38 +05309086 /* WaDisable_RenderCache_OperationalFlush:hsw */
9087 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9088
Chia-I Wufe27c602014-01-28 13:29:33 +08009089 /* enable HiZ Raw Stall Optimization */
9090 I915_WRITE(CACHE_MODE_0_GEN7,
9091 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9092
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009093 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009094 I915_WRITE(CACHE_MODE_1,
9095 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009096
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009097 /*
9098 * BSpec recommends 8x4 when MSAA is used,
9099 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009100 *
9101 * Note that PS/WM thread counts depend on the WIZ hashing
9102 * disable bit, which we don't touch here, but it's good
9103 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009104 */
9105 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009106 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009107
Kenneth Graunke94411592014-12-31 16:23:00 -08009108 /* WaSampleCChickenBitEnable:hsw */
9109 I915_WRITE(HALF_SLICE_CHICKEN3,
9110 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9111
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009112 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009113 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9114
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009115 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009116}
9117
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009118static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009119{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009120 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009121
Damien Lespiau231e54f2012-10-19 17:55:41 +01009122 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009123
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009124 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009125 I915_WRITE(_3D_CHICKEN3,
9126 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9127
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009128 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009129 I915_WRITE(IVB_CHICKEN3,
9130 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9131 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9132
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009133 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009134 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009135 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9136 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009137
Akash Goel4e046322014-04-04 17:14:38 +05309138 /* WaDisable_RenderCache_OperationalFlush:ivb */
9139 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9140
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009141 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009142 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9143 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9144
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009145 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009146 I915_WRITE(GEN7_L3CNTLREG1,
9147 GEN7_WA_FOR_GEN7_L3_CONTROL);
9148 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009149 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009150 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009151 I915_WRITE(GEN7_ROW_CHICKEN2,
9152 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009153 else {
9154 /* must write both registers */
9155 I915_WRITE(GEN7_ROW_CHICKEN2,
9156 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009157 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9158 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009159 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009160
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009161 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009162 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9163 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9164
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009165 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009166 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009167 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009168 */
9169 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009170 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009171
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009172 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009173 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9174 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9175 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9176
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009177 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009178
9179 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009180
Chris Wilson22721342014-03-04 09:41:43 +00009181 if (0) { /* causes HiZ corruption on ivb:gt1 */
9182 /* enable HiZ Raw Stall Optimization */
9183 I915_WRITE(CACHE_MODE_0_GEN7,
9184 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9185 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009186
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009187 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009188 I915_WRITE(CACHE_MODE_1,
9189 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009190
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009191 /*
9192 * BSpec recommends 8x4 when MSAA is used,
9193 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009194 *
9195 * Note that PS/WM thread counts depend on the WIZ hashing
9196 * disable bit, which we don't touch here, but it's good
9197 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009198 */
9199 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009200 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009201
Ben Widawsky20848222012-05-04 18:58:59 -07009202 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9203 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9204 snpcr |= GEN6_MBC_SNPCR_MED;
9205 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009206
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009207 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009208 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009209
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009210 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009211}
9212
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009213static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009214{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009215 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009216 I915_WRITE(_3D_CHICKEN3,
9217 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9218
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009219 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009220 I915_WRITE(IVB_CHICKEN3,
9221 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9222 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9223
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009224 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009225 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009226 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009227 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9228 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009229
Akash Goel4e046322014-04-04 17:14:38 +05309230 /* WaDisable_RenderCache_OperationalFlush:vlv */
9231 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9232
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009233 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009234 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9235 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9236
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009237 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009238 I915_WRITE(GEN7_ROW_CHICKEN2,
9239 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9240
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009241 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009242 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9243 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9244 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9245
Ville Syrjälä46680e02014-01-22 21:33:01 +02009246 gen7_setup_fixed_func_scheduler(dev_priv);
9247
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009248 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009249 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009250 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009251 */
9252 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009253 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009254
Akash Goelc98f5062014-03-24 23:00:07 +05309255 /* WaDisableL3Bank2xClockGate:vlv
9256 * Disabling L3 clock gating- MMIO 940c[25] = 1
9257 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9258 I915_WRITE(GEN7_UCGCTL4,
9259 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009260
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009261 /*
9262 * BSpec says this must be set, even though
9263 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9264 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009265 I915_WRITE(CACHE_MODE_1,
9266 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009267
9268 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009269 * BSpec recommends 8x4 when MSAA is used,
9270 * however in practice 16x4 seems fastest.
9271 *
9272 * Note that PS/WM thread counts depend on the WIZ hashing
9273 * disable bit, which we don't touch here, but it's good
9274 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9275 */
9276 I915_WRITE(GEN7_GT_MODE,
9277 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9278
9279 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009280 * WaIncreaseL3CreditsForVLVB0:vlv
9281 * This is the hardware default actually.
9282 */
9283 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9284
9285 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009286 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009287 * Disable clock gating on th GCFG unit to prevent a delay
9288 * in the reporting of vblank events.
9289 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009290 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009291}
9292
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009293static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009294{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009295 /* WaVSRefCountFullforceMissDisable:chv */
9296 /* WaDSRefCountFullforceMissDisable:chv */
9297 I915_WRITE(GEN7_FF_THREAD_MODE,
9298 I915_READ(GEN7_FF_THREAD_MODE) &
9299 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009300
9301 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9302 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9303 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009304
9305 /* WaDisableCSUnitClockGating:chv */
9306 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9307 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009308
9309 /* WaDisableSDEUnitClockGating:chv */
9310 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9311 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009312
9313 /*
Imre Deak450174f2016-05-03 15:54:21 +03009314 * WaProgramL3SqcReg1Default:chv
9315 * See gfxspecs/Related Documents/Performance Guide/
9316 * LSQC Setting Recommendations.
9317 */
9318 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9319
9320 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009321 * GTT cache may not work with big pages, so if those
9322 * are ever enabled GTT cache may need to be disabled.
9323 */
9324 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009325}
9326
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009327static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009328{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009329 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009330
9331 I915_WRITE(RENCLK_GATE_D1, 0);
9332 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9333 GS_UNIT_CLOCK_GATE_DISABLE |
9334 CL_UNIT_CLOCK_GATE_DISABLE);
9335 I915_WRITE(RAMCLK_GATE_D, 0);
9336 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9337 OVRUNIT_CLOCK_GATE_DISABLE |
9338 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009339 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009340 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9341 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009342
9343 /* WaDisableRenderCachePipelinedFlush */
9344 I915_WRITE(CACHE_MODE_0,
9345 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009346
Akash Goel4e046322014-04-04 17:14:38 +05309347 /* WaDisable_RenderCache_OperationalFlush:g4x */
9348 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9349
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009350 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009351}
9352
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009353static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009354{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009355 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9356 I915_WRITE(RENCLK_GATE_D2, 0);
9357 I915_WRITE(DSPCLK_GATE_D, 0);
9358 I915_WRITE(RAMCLK_GATE_D, 0);
9359 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009360 I915_WRITE(MI_ARB_STATE,
9361 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309362
9363 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9364 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009365}
9366
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009367static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009368{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009369 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9370 I965_RCC_CLOCK_GATE_DISABLE |
9371 I965_RCPB_CLOCK_GATE_DISABLE |
9372 I965_ISC_CLOCK_GATE_DISABLE |
9373 I965_FBC_CLOCK_GATE_DISABLE);
9374 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009375 I915_WRITE(MI_ARB_STATE,
9376 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309377
9378 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9379 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009380}
9381
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009382static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009383{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009384 u32 dstate = I915_READ(D_STATE);
9385
9386 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9387 DSTATE_DOT_CLOCK_GATING;
9388 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009389
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009390 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009391 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009392
9393 /* IIR "flip pending" means done if this bit is set */
9394 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009395
9396 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009397 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009398
9399 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9400 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009401
9402 I915_WRITE(MI_ARB_STATE,
9403 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009404}
9405
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009406static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009407{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009408 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009409
9410 /* interrupts should cause a wake up from C3 */
9411 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9412 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009413
9414 I915_WRITE(MEM_MODE,
9415 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009416}
9417
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009418static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009419{
Ville Syrjälä10383922014-08-15 01:21:54 +03009420 I915_WRITE(MEM_MODE,
9421 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9422 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009423}
9424
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009425void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009426{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009427 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009428}
9429
Ville Syrjälä712bf362016-10-31 22:37:23 +02009430void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009431{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009432 if (HAS_PCH_LPT(dev_priv))
9433 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009434}
9435
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009436static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009437{
9438 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9439}
9440
9441/**
9442 * intel_init_clock_gating_hooks - setup the clock gating hooks
9443 * @dev_priv: device private
9444 *
9445 * Setup the hooks that configure which clocks of a given platform can be
9446 * gated and also apply various GT and display specific workarounds for these
9447 * platforms. Note that some GT specific workarounds are applied separately
9448 * when GPU contexts or batchbuffers start their execution.
9449 */
9450void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9451{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009452 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009453 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009454 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009455 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009456 else if (IS_COFFEELAKE(dev_priv))
9457 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009458 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009459 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009460 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009461 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009462 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009463 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009464 else if (IS_GEMINILAKE(dev_priv))
9465 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009466 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009467 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009468 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009469 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009470 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009471 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009472 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009473 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009474 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009475 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009476 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009477 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009478 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009479 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009480 else if (IS_G4X(dev_priv))
9481 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009482 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009483 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009484 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009485 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009486 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009487 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9488 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9489 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009490 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009491 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9492 else {
9493 MISSING_CASE(INTEL_DEVID(dev_priv));
9494 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9495 }
9496}
9497
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009498/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009499void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009500{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009501 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009502 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009503 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009504 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009505 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009506
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009507 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009508 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009509 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009510 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009511 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009512 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009513 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009514 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009515
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009516 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009517 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009518 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009519 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009520 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009521 dev_priv->display.compute_intermediate_wm =
9522 ilk_compute_intermediate_wm;
9523 dev_priv->display.initial_watermarks =
9524 ilk_initial_watermarks;
9525 dev_priv->display.optimize_watermarks =
9526 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009527 } else {
9528 DRM_DEBUG_KMS("Failed to read display plane latency. "
9529 "Disable CxSR\n");
9530 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009531 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009532 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009533 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009534 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009535 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009536 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009537 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009538 } else if (IS_G4X(dev_priv)) {
9539 g4x_setup_wm_latency(dev_priv);
9540 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9541 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9542 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9543 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009544 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009545 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009546 dev_priv->is_ddr3,
9547 dev_priv->fsb_freq,
9548 dev_priv->mem_freq)) {
9549 DRM_INFO("failed to find known CxSR latency "
9550 "(found ddr%s fsb freq %d, mem freq %d), "
9551 "disabling CxSR\n",
9552 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9553 dev_priv->fsb_freq, dev_priv->mem_freq);
9554 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009555 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009556 dev_priv->display.update_wm = NULL;
9557 } else
9558 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009559 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009560 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009561 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009562 dev_priv->display.update_wm = i9xx_update_wm;
9563 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009564 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009565 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009566 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009567 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009568 } else {
9569 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009570 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009571 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009572 } else {
9573 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009574 }
9575}
9576
Lyude87660502016-08-17 15:55:53 -04009577static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9578{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009579 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009580 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9581
9582 switch (flags) {
9583 case GEN6_PCODE_SUCCESS:
9584 return 0;
9585 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009586 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009587 case GEN6_PCODE_ILLEGAL_CMD:
9588 return -ENXIO;
9589 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009590 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009591 return -EOVERFLOW;
9592 case GEN6_PCODE_TIMEOUT:
9593 return -ETIMEDOUT;
9594 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009595 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009596 return 0;
9597 }
9598}
9599
9600static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9601{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009602 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009603 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9604
9605 switch (flags) {
9606 case GEN6_PCODE_SUCCESS:
9607 return 0;
9608 case GEN6_PCODE_ILLEGAL_CMD:
9609 return -ENXIO;
9610 case GEN7_PCODE_TIMEOUT:
9611 return -ETIMEDOUT;
9612 case GEN7_PCODE_ILLEGAL_DATA:
9613 return -EINVAL;
9614 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9615 return -EOVERFLOW;
9616 default:
9617 MISSING_CASE(flags);
9618 return 0;
9619 }
9620}
9621
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009622int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009623{
Lyude87660502016-08-17 15:55:53 -04009624 int status;
9625
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009626 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009627
Chris Wilson3f5582d2016-06-30 15:32:45 +01009628 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9629 * use te fw I915_READ variants to reduce the amount of work
9630 * required when reading/writing.
9631 */
9632
9633 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009634 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9635 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009636 return -EAGAIN;
9637 }
9638
Chris Wilson3f5582d2016-06-30 15:32:45 +01009639 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9640 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9641 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009642
Chris Wilsone09a3032017-04-11 11:13:39 +01009643 if (__intel_wait_for_register_fw(dev_priv,
9644 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9645 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009646 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9647 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009648 return -ETIMEDOUT;
9649 }
9650
Chris Wilson3f5582d2016-06-30 15:32:45 +01009651 *val = I915_READ_FW(GEN6_PCODE_DATA);
9652 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009653
Lyude87660502016-08-17 15:55:53 -04009654 if (INTEL_GEN(dev_priv) > 6)
9655 status = gen7_check_mailbox_status(dev_priv);
9656 else
9657 status = gen6_check_mailbox_status(dev_priv);
9658
9659 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009660 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9661 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009662 return status;
9663 }
9664
Ben Widawsky42c05262012-09-26 10:34:00 -07009665 return 0;
9666}
9667
Imre Deake76019a2018-01-30 16:29:38 +02009668int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009669 u32 mbox, u32 val,
9670 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009671{
Lyude87660502016-08-17 15:55:53 -04009672 int status;
9673
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009674 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009675
Chris Wilson3f5582d2016-06-30 15:32:45 +01009676 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9677 * use te fw I915_READ variants to reduce the amount of work
9678 * required when reading/writing.
9679 */
9680
9681 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009682 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9683 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009684 return -EAGAIN;
9685 }
9686
Chris Wilson3f5582d2016-06-30 15:32:45 +01009687 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009688 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009689 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009690
Chris Wilsone09a3032017-04-11 11:13:39 +01009691 if (__intel_wait_for_register_fw(dev_priv,
9692 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009693 fast_timeout_us, slow_timeout_ms,
9694 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009695 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9696 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009697 return -ETIMEDOUT;
9698 }
9699
Chris Wilson3f5582d2016-06-30 15:32:45 +01009700 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009701
Lyude87660502016-08-17 15:55:53 -04009702 if (INTEL_GEN(dev_priv) > 6)
9703 status = gen7_check_mailbox_status(dev_priv);
9704 else
9705 status = gen6_check_mailbox_status(dev_priv);
9706
9707 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009708 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9709 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009710 return status;
9711 }
9712
Ben Widawsky42c05262012-09-26 10:34:00 -07009713 return 0;
9714}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009715
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009716static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9717 u32 request, u32 reply_mask, u32 reply,
9718 u32 *status)
9719{
9720 u32 val = request;
9721
9722 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9723
9724 return *status || ((val & reply_mask) == reply);
9725}
9726
9727/**
9728 * skl_pcode_request - send PCODE request until acknowledgment
9729 * @dev_priv: device private
9730 * @mbox: PCODE mailbox ID the request is targeted for
9731 * @request: request ID
9732 * @reply_mask: mask used to check for request acknowledgment
9733 * @reply: value used to check for request acknowledgment
9734 * @timeout_base_ms: timeout for polling with preemption enabled
9735 *
9736 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009737 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009738 * The request is acknowledged once the PCODE reply dword equals @reply after
9739 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009740 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009741 * preemption disabled.
9742 *
9743 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9744 * other error as reported by PCODE.
9745 */
9746int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9747 u32 reply_mask, u32 reply, int timeout_base_ms)
9748{
9749 u32 status;
9750 int ret;
9751
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009752 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009753
9754#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9755 &status)
9756
9757 /*
9758 * Prime the PCODE by doing a request first. Normally it guarantees
9759 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9760 * _wait_for() doesn't guarantee when its passed condition is evaluated
9761 * first, so send the first request explicitly.
9762 */
9763 if (COND) {
9764 ret = 0;
9765 goto out;
9766 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009767 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009768 if (!ret)
9769 goto out;
9770
9771 /*
9772 * The above can time out if the number of requests was low (2 in the
9773 * worst case) _and_ PCODE was busy for some reason even after a
9774 * (queued) request and @timeout_base_ms delay. As a workaround retry
9775 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009776 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009777 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009778 * requests, and for any quirks of the PCODE firmware that delays
9779 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009780 */
9781 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9782 WARN_ON_ONCE(timeout_base_ms > 3);
9783 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009784 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009785 preempt_enable();
9786
9787out:
9788 return ret ? ret : status;
9789#undef COND
9790}
9791
Ville Syrjälädd06f882014-11-10 22:55:12 +02009792static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9793{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009794 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9795
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009796 /*
9797 * N = val - 0xb7
9798 * Slow = Fast = GPLL ref * N
9799 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009800 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009801}
9802
Fengguang Wub55dd642014-07-12 11:21:39 +02009803static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009804{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009805 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9806
9807 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009808}
9809
Fengguang Wub55dd642014-07-12 11:21:39 +02009810static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309811{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009812 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9813
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009814 /*
9815 * N = val / 2
9816 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9817 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009818 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309819}
9820
Fengguang Wub55dd642014-07-12 11:21:39 +02009821static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309822{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009823 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9824
Ville Syrjälä1c147622014-08-18 14:42:43 +03009825 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009826 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309827}
9828
Ville Syrjälä616bc822015-01-23 21:04:25 +02009829int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9830{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009831 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009832 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9833 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009834 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009835 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009836 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009837 return byt_gpu_freq(dev_priv, val);
9838 else
9839 return val * GT_FREQUENCY_MULTIPLIER;
9840}
9841
Ville Syrjälä616bc822015-01-23 21:04:25 +02009842int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9843{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009844 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009845 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9846 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009847 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009848 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009849 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009850 return byt_freq_opcode(dev_priv, val);
9851 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009852 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309853}
9854
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009855void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009856{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009857 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009858 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009859
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009860 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009861
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009862 dev_priv->runtime_pm.suspended = false;
9863 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009864}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009865
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009866static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9867 const i915_reg_t reg)
9868{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009869 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009870 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009871
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009872 /*
9873 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009874 * uncore lock to prevent concurrent access to range reg.
9875 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009876 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009877
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009878 /*
9879 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009880 * With a control bit, we can choose between upper or lower
9881 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009882 *
9883 * Although we always use the counter in high-range mode elsewhere,
9884 * userspace may attempt to read the value before rc6 is initialised,
9885 * before we have set the default VLV_COUNTER_CONTROL value. So always
9886 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009887 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009888 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9889 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009890 upper = I915_READ_FW(reg);
9891 do {
9892 tmp = upper;
9893
9894 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9895 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9896 lower = I915_READ_FW(reg);
9897
9898 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9899 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9900 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009901 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009902
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009903 /*
9904 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009905 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9906 * now.
9907 */
9908
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009909 return lower | (u64)upper << 8;
9910}
9911
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009912u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009913 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009914{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009915 u64 time_hw, prev_hw, overflow_hw;
9916 unsigned int fw_domains;
9917 unsigned long flags;
9918 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009919 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009920
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009921 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009922 return 0;
9923
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009924 /*
9925 * Store previous hw counter values for counter wrap-around handling.
9926 *
9927 * There are only four interesting registers and they live next to each
9928 * other so we can use the relative address, compared to the smallest
9929 * one as the index into driver storage.
9930 */
9931 i = (i915_mmio_reg_offset(reg) -
9932 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9933 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9934 return 0;
9935
9936 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9937
9938 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9939 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9940
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009941 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9942 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009943 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009944 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009945 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009946 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009947 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009948 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9949 if (IS_GEN9_LP(dev_priv)) {
9950 mul = 10000;
9951 div = 12;
9952 } else {
9953 mul = 1280;
9954 div = 1;
9955 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009956
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009957 overflow_hw = BIT_ULL(32);
9958 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009959 }
9960
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009961 /*
9962 * Counter wrap handling.
9963 *
9964 * But relying on a sufficient frequency of queries otherwise counters
9965 * can still wrap.
9966 */
9967 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9968 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9969
9970 /* RC6 delta from last sample. */
9971 if (time_hw >= prev_hw)
9972 time_hw -= prev_hw;
9973 else
9974 time_hw += overflow_hw - prev_hw;
9975
9976 /* Add delta to RC6 extended raw driver copy. */
9977 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9978 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9979
9980 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9981 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9982
9983 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009984}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009985
9986u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9987{
9988 u32 cagf;
9989
9990 if (INTEL_GEN(dev_priv) >= 9)
9991 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9992 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9993 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9994 else
9995 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9996
9997 return cagf;
9998}