blob: a29e6d512771f1fd252802ecfc6d77dabec56798 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070055
Ville Syrjälä46f16e62016-10-31 22:37:22 +020056static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030057{
Ville Syrjälä93564042017-08-24 22:10:51 +030058 if (HAS_LLC(dev_priv)) {
59 /*
60 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080061 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030062 *
63 * Must match Sampler, Pixel Back End, and Media. See
64 * WaCompressedResourceSamplerPbeMediaNewHashMode.
65 */
66 I915_WRITE(CHICKEN_PAR1_1,
67 I915_READ(CHICKEN_PAR1_1) |
68 SKL_DE_COMPRESSED_HASH_MODE);
69 }
70
Rodrigo Vivi82525c12017-06-08 08:50:00 -070071 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030072 I915_WRITE(CHICKEN_PAR1_1,
73 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030076 I915_WRITE(GEN8_CHICKEN_DCPR_1,
77 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030078
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
80 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030081 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
82 DISP_FBC_WM_DIS |
83 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030084
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030086 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
87 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053088
89 if (IS_SKYLAKE(dev_priv)) {
90 /* WaDisableDopClockGating */
91 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
92 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
93 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030094}
95
Ville Syrjälä46f16e62016-10-31 22:37:22 +020096static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020097{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020098 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020099
Nick Hoatha7546152015-06-29 14:07:32 +0100100 /* WaDisableSDEUnitClockGating:bxt */
101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
102 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
103
Imre Deak32608ca2015-03-11 11:10:27 +0200104 /*
105 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200106 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200107 */
Imre Deak32608ca2015-03-11 11:10:27 +0200108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200109 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200110
111 /*
112 * Wa: Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200117}
118
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200119static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
120{
121 gen9_init_clock_gating(dev_priv);
122
123 /*
124 * WaDisablePWMClockGating:glk
125 * Backlight PWM may stop in the asserted state, causing backlight
126 * to stay fully on.
127 */
128 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
129 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200130
131 /* WaDDIIOTimeout:glk */
132 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
133 u32 val = I915_READ(CHICKEN_MISC_2);
134 val &= ~(GLK_CL0_PWR_DOWN |
135 GLK_CL1_PWR_DOWN |
136 GLK_CL2_PWR_DOWN);
137 I915_WRITE(CHICKEN_MISC_2, val);
138 }
139
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200140}
141
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200142static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200143{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144 u32 tmp;
145
146 tmp = I915_READ(CLKCFG);
147
148 switch (tmp & CLKCFG_FSB_MASK) {
149 case CLKCFG_FSB_533:
150 dev_priv->fsb_freq = 533; /* 133*4 */
151 break;
152 case CLKCFG_FSB_800:
153 dev_priv->fsb_freq = 800; /* 200*4 */
154 break;
155 case CLKCFG_FSB_667:
156 dev_priv->fsb_freq = 667; /* 167*4 */
157 break;
158 case CLKCFG_FSB_400:
159 dev_priv->fsb_freq = 400; /* 100*4 */
160 break;
161 }
162
163 switch (tmp & CLKCFG_MEM_MASK) {
164 case CLKCFG_MEM_533:
165 dev_priv->mem_freq = 533;
166 break;
167 case CLKCFG_MEM_667:
168 dev_priv->mem_freq = 667;
169 break;
170 case CLKCFG_MEM_800:
171 dev_priv->mem_freq = 800;
172 break;
173 }
174
175 /* detect pineview DDR3 setting */
176 tmp = I915_READ(CSHRDDR3CTL);
177 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
178}
179
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200180static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182 u16 ddrpll, csipll;
183
184 ddrpll = I915_READ16(DDRMPLL1);
185 csipll = I915_READ16(CSIPLL0);
186
187 switch (ddrpll & 0xff) {
188 case 0xc:
189 dev_priv->mem_freq = 800;
190 break;
191 case 0x10:
192 dev_priv->mem_freq = 1066;
193 break;
194 case 0x14:
195 dev_priv->mem_freq = 1333;
196 break;
197 case 0x18:
198 dev_priv->mem_freq = 1600;
199 break;
200 default:
201 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
202 ddrpll & 0xff);
203 dev_priv->mem_freq = 0;
204 break;
205 }
206
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208
209 switch (csipll & 0x3ff) {
210 case 0x00c:
211 dev_priv->fsb_freq = 3200;
212 break;
213 case 0x00e:
214 dev_priv->fsb_freq = 3733;
215 break;
216 case 0x010:
217 dev_priv->fsb_freq = 4266;
218 break;
219 case 0x012:
220 dev_priv->fsb_freq = 4800;
221 break;
222 case 0x014:
223 dev_priv->fsb_freq = 5333;
224 break;
225 case 0x016:
226 dev_priv->fsb_freq = 5866;
227 break;
228 case 0x018:
229 dev_priv->fsb_freq = 6400;
230 break;
231 default:
232 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
233 csipll & 0x3ff);
234 dev_priv->fsb_freq = 0;
235 break;
236 }
237
238 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200239 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200240 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200241 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200242 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 }
245}
246
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300247static const struct cxsr_latency cxsr_latency_table[] = {
248 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
249 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
250 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
251 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
252 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
253
254 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
255 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
256 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
257 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
258 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
259
260 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
261 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
262 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
263 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
264 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
265
266 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
267 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
268 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
269 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
270 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
271
272 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
273 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
274 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
275 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
276 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
277
278 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
279 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
280 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
281 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
282 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
283};
284
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100285static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
286 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300287 int fsb,
288 int mem)
289{
290 const struct cxsr_latency *latency;
291 int i;
292
293 if (fsb == 0 || mem == 0)
294 return NULL;
295
296 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
297 latency = &cxsr_latency_table[i];
298 if (is_desktop == latency->is_desktop &&
299 is_ddr3 == latency->is_ddr3 &&
300 fsb == latency->fsb_freq && mem == latency->mem_freq)
301 return latency;
302 }
303
304 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
305
306 return NULL;
307}
308
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200309static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
310{
311 u32 val;
312
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100313 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200314
315 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
316 if (enable)
317 val &= ~FORCE_DDR_HIGH_FREQ;
318 else
319 val |= FORCE_DDR_HIGH_FREQ;
320 val &= ~FORCE_DDR_LOW_FREQ;
321 val |= FORCE_DDR_FREQ_REQ_ACK;
322 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
323
324 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
325 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
326 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
327
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100328 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200329}
330
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200331static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
332{
333 u32 val;
334
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100335 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336
337 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
338 if (enable)
339 val |= DSP_MAXFIFO_PM5_ENABLE;
340 else
341 val &= ~DSP_MAXFIFO_PM5_ENABLE;
342 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
343
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100344 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345}
346
Ville Syrjäläf4998962015-03-10 17:02:21 +0200347#define FW_WM(value, plane) \
348 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
349
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200350static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200352 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200359 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200363 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 val = I915_READ(DSPFW3);
365 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
366 if (enable)
367 val |= PINEVIEW_SELF_REFRESH_EN;
368 else
369 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300370 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300371 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100372 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
375 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
376 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300377 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100378 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300379 /*
380 * FIXME can't find a bit like this for 915G, and
381 * and yet it does have the related watermark in
382 * FW_BLC_SELF. What's going on?
383 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200384 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300385 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
386 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
387 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300388 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200390 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300391 }
392
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200393 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
394
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
396 enableddisabled(enable),
397 enableddisabled(was_enabled));
398
399 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300400}
401
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300402/**
403 * intel_set_memory_cxsr - Configure CxSR state
404 * @dev_priv: i915 device
405 * @enable: Allow vs. disallow CxSR
406 *
407 * Allow or disallow the system to enter a special CxSR
408 * (C-state self refresh) state. What typically happens in CxSR mode
409 * is that several display FIFOs may get combined into a single larger
410 * FIFO for a particular plane (so called max FIFO mode) to allow the
411 * system to defer memory fetches longer, and the memory will enter
412 * self refresh.
413 *
414 * Note that enabling CxSR does not guarantee that the system enter
415 * this special mode, nor does it guarantee that the system stays
416 * in that mode once entered. So this just allows/disallows the system
417 * to autonomously utilize the CxSR mode. Other factors such as core
418 * C-states will affect when/if the system actually enters/exits the
419 * CxSR mode.
420 *
421 * Note that on VLV/CHV this actually only controls the max FIFO mode,
422 * and the system is free to enter/exit memory self refresh at any time
423 * even when the use of CxSR has been disallowed.
424 *
425 * While the system is actually in the CxSR/max FIFO mode, some plane
426 * control registers will not get latched on vblank. Thus in order to
427 * guarantee the system will respond to changes in the plane registers
428 * we must always disallow CxSR prior to making changes to those registers.
429 * Unfortunately the system will re-evaluate the CxSR conditions at
430 * frame start which happens after vblank start (which is when the plane
431 * registers would get latched), so we can't proceed with the plane update
432 * during the same frame where we disallowed CxSR.
433 *
434 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
435 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
436 * the hardware w.r.t. HPLL SR when writing to plane registers.
437 * Disallowing just CxSR is sufficient.
438 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200439bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200440{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200441 bool ret;
442
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200443 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200444 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300445 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
446 dev_priv->wm.vlv.cxsr = enable;
447 else if (IS_G4X(dev_priv))
448 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200449 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200450
451 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200452}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200453
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454/*
455 * Latency for FIFO fetches is dependent on several factors:
456 * - memory configuration (speed, channels)
457 * - chipset
458 * - current MCH state
459 * It can be fairly high in some situations, so here we assume a fairly
460 * pessimal value. It's a tradeoff between extra memory fetches (if we
461 * set this value too high, the FIFO will fetch frequently to stay full)
462 * and power consumption (set it too low to save power and we might see
463 * FIFO underruns and display "flicker").
464 *
465 * A value of 5us seems to be a good balance; safe for very low end
466 * platforms but not overly aggressive on lower latency configs.
467 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100468static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469
Ville Syrjäläb5004722015-03-05 21:19:47 +0200470#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
471 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
472
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200473static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200475 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200476 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200478 enum pipe pipe = crtc->pipe;
479 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200481 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200482 uint32_t dsparb, dsparb2, dsparb3;
483 case PIPE_A:
484 dsparb = I915_READ(DSPARB);
485 dsparb2 = I915_READ(DSPARB2);
486 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
487 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
488 break;
489 case PIPE_B:
490 dsparb = I915_READ(DSPARB);
491 dsparb2 = I915_READ(DSPARB2);
492 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
493 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
494 break;
495 case PIPE_C:
496 dsparb2 = I915_READ(DSPARB2);
497 dsparb3 = I915_READ(DSPARB3);
498 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
499 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
500 break;
501 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200502 MISSING_CASE(pipe);
503 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200504 }
505
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
507 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
508 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
509 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200510}
511
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200512static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
513 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515 uint32_t dsparb = I915_READ(DSPARB);
516 int size;
517
518 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
523 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524
525 return size;
526}
527
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200528static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
529 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 uint32_t dsparb = I915_READ(DSPARB);
532 int size;
533
534 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
537 size >>= 1; /* Convert to cachelines */
538
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
540 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541
542 return size;
543}
544
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
546 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548 uint32_t dsparb = I915_READ(DSPARB);
549 int size;
550
551 size = dsparb & 0x7f;
552 size >>= 2; /* Convert to cachelines */
553
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200554 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560/* Pineview has different values for various configs */
561static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = PINEVIEW_DISPLAY_FIFO,
563 .max_wm = PINEVIEW_MAX_WM,
564 .default_wm = PINEVIEW_DFT_WM,
565 .guard_size = PINEVIEW_GUARD_WM,
566 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
568static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_CURSOR_FIFO,
577 .max_wm = PINEVIEW_CURSOR_MAX_WM,
578 .default_wm = PINEVIEW_CURSOR_DFT_WM,
579 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = I965_CURSOR_FIFO,
591 .max_wm = I965_CURSOR_MAX_WM,
592 .default_wm = I965_CURSOR_DFT_WM,
593 .guard_size = 2,
594 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
596static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I945_FIFO_SIZE,
598 .max_wm = I915_MAX_WM,
599 .default_wm = 1,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I915_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300610static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I855GM_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_bc_wm_info = {
618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM/2,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
623};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200624static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I830_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
631
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300633 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
634 * @pixel_rate: Pipe pixel rate in kHz
635 * @cpp: Plane bytes per pixel
636 * @latency: Memory wakeup latency in 0.1us units
637 *
638 * Compute the watermark using the method 1 or "small buffer"
639 * formula. The caller may additonally add extra cachelines
640 * to account for TLB misses and clock crossings.
641 *
642 * This method is concerned with the short term drain rate
643 * of the FIFO, ie. it does not account for blanking periods
644 * which would effectively reduce the average drain rate across
645 * a longer period. The name "small" refers to the fact the
646 * FIFO is relatively small compared to the amount of data
647 * fetched.
648 *
649 * The FIFO level vs. time graph might look something like:
650 *
651 * |\ |\
652 * | \ | \
653 * __---__---__ (- plane active, _ blanking)
654 * -> time
655 *
656 * or perhaps like this:
657 *
658 * |\|\ |\|\
659 * __----__----__ (- plane active, _ blanking)
660 * -> time
661 *
662 * Returns:
663 * The watermark in bytes
664 */
665static unsigned int intel_wm_method1(unsigned int pixel_rate,
666 unsigned int cpp,
667 unsigned int latency)
668{
669 uint64_t ret;
670
671 ret = (uint64_t) pixel_rate * cpp * latency;
672 ret = DIV_ROUND_UP_ULL(ret, 10000);
673
674 return ret;
675}
676
677/**
678 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
679 * @pixel_rate: Pipe pixel rate in kHz
680 * @htotal: Pipe horizontal total
681 * @width: Plane width in pixels
682 * @cpp: Plane bytes per pixel
683 * @latency: Memory wakeup latency in 0.1us units
684 *
685 * Compute the watermark using the method 2 or "large buffer"
686 * formula. The caller may additonally add extra cachelines
687 * to account for TLB misses and clock crossings.
688 *
689 * This method is concerned with the long term drain rate
690 * of the FIFO, ie. it does account for blanking periods
691 * which effectively reduce the average drain rate across
692 * a longer period. The name "large" refers to the fact the
693 * FIFO is relatively large compared to the amount of data
694 * fetched.
695 *
696 * The FIFO level vs. time graph might look something like:
697 *
698 * |\___ |\___
699 * | \___ | \___
700 * | \ | \
701 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
702 * -> time
703 *
704 * Returns:
705 * The watermark in bytes
706 */
707static unsigned int intel_wm_method2(unsigned int pixel_rate,
708 unsigned int htotal,
709 unsigned int width,
710 unsigned int cpp,
711 unsigned int latency)
712{
713 unsigned int ret;
714
715 /*
716 * FIXME remove once all users are computing
717 * watermarks in the correct place.
718 */
719 if (WARN_ON_ONCE(htotal == 0))
720 htotal = 1;
721
722 ret = (latency * pixel_rate) / (htotal * 10000);
723 ret = (ret + 1) * width * cpp;
724
725 return ret;
726}
727
728/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300730 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000732 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200733 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 * @latency_ns: memory latency for the platform
735 *
736 * Calculate the watermark level (the level at which the display plane will
737 * start fetching from memory again). Each chip has a different display
738 * FIFO size and allocation, so the caller needs to figure that out and pass
739 * in the correct intel_watermark_params structure.
740 *
741 * As the pixel clock runs, the FIFO will be drained at a rate that depends
742 * on the pixel size. When it reaches the watermark level, it'll start
743 * fetching FIFO line sized based chunks from memory until the FIFO fills
744 * past the watermark point. If the FIFO drains completely, a FIFO underrun
745 * will occur, and a display engine hang could result.
746 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300747static unsigned int intel_calculate_wm(int pixel_rate,
748 const struct intel_watermark_params *wm,
749 int fifo_size, int cpp,
750 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300752 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753
754 /*
755 * Note: we need to make sure we don't overflow for various clock &
756 * latency values.
757 * clocks go from a few thousand to several hundred thousand.
758 * latency is usually a few thousand
759 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300760 entries = intel_wm_method1(pixel_rate, cpp,
761 latency_ns / 100);
762 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
763 wm->guard_size;
764 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300766 wm_size = fifo_size - entries;
767 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300768
769 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300771 wm_size = wm->max_wm;
772 if (wm_size <= 0)
773 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300774
775 /*
776 * Bspec seems to indicate that the value shouldn't be lower than
777 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
778 * Lets go for 8 which is the burst size since certain platforms
779 * already use a hardcoded 8 (which is what the spec says should be
780 * done).
781 */
782 if (wm_size <= 8)
783 wm_size = 8;
784
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300785 return wm_size;
786}
787
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300788static bool is_disabling(int old, int new, int threshold)
789{
790 return old >= threshold && new < threshold;
791}
792
793static bool is_enabling(int old, int new, int threshold)
794{
795 return old < threshold && new >= threshold;
796}
797
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300798static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
799{
800 return dev_priv->wm.max_level + 1;
801}
802
Ville Syrjälä24304d812017-03-14 17:10:49 +0200803static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
804 const struct intel_plane_state *plane_state)
805{
806 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
807
808 /* FIXME check the 'enable' instead */
809 if (!crtc_state->base.active)
810 return false;
811
812 /*
813 * Treat cursor with fb as always visible since cursor updates
814 * can happen faster than the vrefresh rate, and the current
815 * watermark code doesn't handle that correctly. Cursor updates
816 * which set/clear the fb or change the cursor size are going
817 * to get throttled by intel_legacy_cursor_update() to work
818 * around this problem with the watermark code.
819 */
820 if (plane->id == PLANE_CURSOR)
821 return plane_state->base.fb != NULL;
822 else
823 return plane_state->base.visible;
824}
825
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200826static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200830 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200831 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 if (enabled)
833 return NULL;
834 enabled = crtc;
835 }
836 }
837
838 return enabled;
839}
840
Ville Syrjälä432081b2016-10-31 22:37:03 +0200841static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200843 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200844 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 const struct cxsr_latency *latency;
846 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300847 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300848
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100849 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
850 dev_priv->is_ddr3,
851 dev_priv->fsb_freq,
852 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 if (!latency) {
854 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300855 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 return;
857 }
858
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200859 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200861 const struct drm_display_mode *adjusted_mode =
862 &crtc->config->base.adjusted_mode;
863 const struct drm_framebuffer *fb =
864 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200865 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300866 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867
868 /* Display SR */
869 wm = intel_calculate_wm(clock, &pineview_display_wm,
870 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200871 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872 reg = I915_READ(DSPFW1);
873 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200874 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 I915_WRITE(DSPFW1, reg);
876 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
877
878 /* cursor SR */
879 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
880 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300881 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW3);
883 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW3, reg);
886
887 /* Display HPLL off SR */
888 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
889 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200890 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 reg = I915_READ(DSPFW3);
892 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200893 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 I915_WRITE(DSPFW3, reg);
895
896 /* cursor HPLL off SR */
897 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
898 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300899 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 reg = I915_READ(DSPFW3);
901 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200902 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 I915_WRITE(DSPFW3, reg);
904 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
905
Imre Deak5209b1f2014-07-01 12:36:17 +0300906 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300908 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300909 }
910}
911
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300912/*
913 * Documentation says:
914 * "If the line size is small, the TLB fetches can get in the way of the
915 * data fetches, causing some lag in the pixel data return which is not
916 * accounted for in the above formulas. The following adjustment only
917 * needs to be applied if eight whole lines fit in the buffer at once.
918 * The WM is adjusted upwards by the difference between the FIFO size
919 * and the size of 8 whole lines. This adjustment is always performed
920 * in the actual pixel depth regardless of whether FBC is enabled or not."
921 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000922static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300923{
924 int tlb_miss = fifo_size * 64 - width * cpp * 8;
925
926 return max(0, tlb_miss);
927}
928
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300929static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
930 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300932 enum pipe pipe;
933
934 for_each_pipe(dev_priv, pipe)
935 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
936
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300937 I915_WRITE(DSPFW1,
938 FW_WM(wm->sr.plane, SR) |
939 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
942 I915_WRITE(DSPFW2,
943 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
944 FW_WM(wm->sr.fbc, FBC_SR) |
945 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
946 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
947 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
949 I915_WRITE(DSPFW3,
950 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
951 FW_WM(wm->sr.cursor, CURSOR_SR) |
952 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
953 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300955 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956}
957
Ville Syrjälä15665972015-03-10 16:16:28 +0200958#define FW_WM_VLV(value, plane) \
959 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
960
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200961static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200962 const struct vlv_wm_values *wm)
963{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200964 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200965
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200966 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200967 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
968
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200969 I915_WRITE(VLV_DDL(pipe),
970 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
971 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
973 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
974 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200975
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200976 /*
977 * Zero the (unused) WM1 watermarks, and also clear all the
978 * high order bits so that there are no out of bounds values
979 * present in the registers during the reprogramming.
980 */
981 I915_WRITE(DSPHOWM, 0);
982 I915_WRITE(DSPHOWM1, 0);
983 I915_WRITE(DSPFW4, 0);
984 I915_WRITE(DSPFW5, 0);
985 I915_WRITE(DSPFW6, 0);
986
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200988 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200989 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
990 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
991 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200992 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200993 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
994 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
995 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200997 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200998
999 if (IS_CHERRYVIEW(dev_priv)) {
1000 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001001 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001003 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001004 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001006 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001007 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1008 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001009 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001010 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1014 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1017 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001020 } else {
1021 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001022 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001025 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001032 }
1033
1034 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001035}
1036
Ville Syrjälä15665972015-03-10 16:16:28 +02001037#undef FW_WM_VLV
1038
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001039static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1040{
1041 /* all latencies in usec */
1042 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001045
Ville Syrjälä79d94302017-04-21 21:14:30 +03001046 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001047}
1048
1049static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1050{
1051 /*
1052 * DSPCNTR[13] supposedly controls whether the
1053 * primary plane can use the FIFO space otherwise
1054 * reserved for the sprite plane. It's not 100% clear
1055 * what the actual FIFO size is, but it looks like we
1056 * can happily set both primary and sprite watermarks
1057 * up to 127 cachelines. So that would seem to mean
1058 * that either DSPCNTR[13] doesn't do anything, or that
1059 * the total FIFO is >= 256 cachelines in size. Either
1060 * way, we don't seem to have to worry about this
1061 * repartitioning as the maximum watermark value the
1062 * register can hold for each plane is lower than the
1063 * minimum FIFO size.
1064 */
1065 switch (plane_id) {
1066 case PLANE_CURSOR:
1067 return 63;
1068 case PLANE_PRIMARY:
1069 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1070 case PLANE_SPRITE0:
1071 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1072 default:
1073 MISSING_CASE(plane_id);
1074 return 0;
1075 }
1076}
1077
1078static int g4x_fbc_fifo_size(int level)
1079{
1080 switch (level) {
1081 case G4X_WM_LEVEL_SR:
1082 return 7;
1083 case G4X_WM_LEVEL_HPLL:
1084 return 15;
1085 default:
1086 MISSING_CASE(level);
1087 return 0;
1088 }
1089}
1090
1091static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1092 const struct intel_plane_state *plane_state,
1093 int level)
1094{
1095 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1096 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1097 const struct drm_display_mode *adjusted_mode =
1098 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001099 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1100 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101
1102 if (latency == 0)
1103 return USHRT_MAX;
1104
1105 if (!intel_wm_plane_visible(crtc_state, plane_state))
1106 return 0;
1107
1108 /*
1109 * Not 100% sure which way ELK should go here as the
1110 * spec only says CL/CTG should assume 32bpp and BW
1111 * doesn't need to. But as these things followed the
1112 * mobile vs. desktop lines on gen3 as well, let's
1113 * assume ELK doesn't need this.
1114 *
1115 * The spec also fails to list such a restriction for
1116 * the HPLL watermark, which seems a little strange.
1117 * Let's use 32bpp for the HPLL watermark as well.
1118 */
1119 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1120 level != G4X_WM_LEVEL_NORMAL)
1121 cpp = 4;
1122 else
1123 cpp = plane_state->base.fb->format->cpp[0];
1124
1125 clock = adjusted_mode->crtc_clock;
1126 htotal = adjusted_mode->crtc_htotal;
1127
1128 if (plane->id == PLANE_CURSOR)
1129 width = plane_state->base.crtc_w;
1130 else
1131 width = drm_rect_width(&plane_state->base.dst);
1132
1133 if (plane->id == PLANE_CURSOR) {
1134 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1135 } else if (plane->id == PLANE_PRIMARY &&
1136 level == G4X_WM_LEVEL_NORMAL) {
1137 wm = intel_wm_method1(clock, cpp, latency);
1138 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001139 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140
1141 small = intel_wm_method1(clock, cpp, latency);
1142 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1143
1144 wm = min(small, large);
1145 }
1146
1147 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1148 width, cpp);
1149
1150 wm = DIV_ROUND_UP(wm, 64) + 2;
1151
Chris Wilson1a1f1282017-11-07 14:03:38 +00001152 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001153}
1154
1155static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, enum plane_id plane_id, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 for (; level < intel_wm_num_levels(dev_priv); level++) {
1162 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1163
1164 dirty |= raw->plane[plane_id] != value;
1165 raw->plane[plane_id] = value;
1166 }
1167
1168 return dirty;
1169}
1170
1171static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1172 int level, u16 value)
1173{
1174 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1175 bool dirty = false;
1176
1177 /* NORMAL level doesn't have an FBC watermark */
1178 level = max(level, G4X_WM_LEVEL_SR);
1179
1180 for (; level < intel_wm_num_levels(dev_priv); level++) {
1181 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1182
1183 dirty |= raw->fbc != value;
1184 raw->fbc = value;
1185 }
1186
1187 return dirty;
1188}
1189
1190static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1191 const struct intel_plane_state *pstate,
1192 uint32_t pri_val);
1193
1194static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1195 const struct intel_plane_state *plane_state)
1196{
1197 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1198 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1199 enum plane_id plane_id = plane->id;
1200 bool dirty = false;
1201 int level;
1202
1203 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1204 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1205 if (plane_id == PLANE_PRIMARY)
1206 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1207 goto out;
1208 }
1209
1210 for (level = 0; level < num_levels; level++) {
1211 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1212 int wm, max_wm;
1213
1214 wm = g4x_compute_wm(crtc_state, plane_state, level);
1215 max_wm = g4x_plane_fifo_size(plane_id, level);
1216
1217 if (wm > max_wm)
1218 break;
1219
1220 dirty |= raw->plane[plane_id] != wm;
1221 raw->plane[plane_id] = wm;
1222
1223 if (plane_id != PLANE_PRIMARY ||
1224 level == G4X_WM_LEVEL_NORMAL)
1225 continue;
1226
1227 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1228 raw->plane[plane_id]);
1229 max_wm = g4x_fbc_fifo_size(level);
1230
1231 /*
1232 * FBC wm is not mandatory as we
1233 * can always just disable its use.
1234 */
1235 if (wm > max_wm)
1236 wm = USHRT_MAX;
1237
1238 dirty |= raw->fbc != wm;
1239 raw->fbc = wm;
1240 }
1241
1242 /* mark watermarks as invalid */
1243 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1244
1245 if (plane_id == PLANE_PRIMARY)
1246 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1247
1248 out:
1249 if (dirty) {
1250 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1251 plane->base.name,
1252 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1255
1256 if (plane_id == PLANE_PRIMARY)
1257 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1260 }
1261
1262 return dirty;
1263}
1264
1265static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1266 enum plane_id plane_id, int level)
1267{
1268 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1269
1270 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1271}
1272
1273static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1274 int level)
1275{
1276 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1277
1278 if (level > dev_priv->wm.max_level)
1279 return false;
1280
1281 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1282 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1284}
1285
1286/* mark all levels starting from 'level' as invalid */
1287static void g4x_invalidate_wms(struct intel_crtc *crtc,
1288 struct g4x_wm_state *wm_state, int level)
1289{
1290 if (level <= G4X_WM_LEVEL_NORMAL) {
1291 enum plane_id plane_id;
1292
1293 for_each_plane_id_on_crtc(crtc, plane_id)
1294 wm_state->wm.plane[plane_id] = USHRT_MAX;
1295 }
1296
1297 if (level <= G4X_WM_LEVEL_SR) {
1298 wm_state->cxsr = false;
1299 wm_state->sr.cursor = USHRT_MAX;
1300 wm_state->sr.plane = USHRT_MAX;
1301 wm_state->sr.fbc = USHRT_MAX;
1302 }
1303
1304 if (level <= G4X_WM_LEVEL_HPLL) {
1305 wm_state->hpll_en = false;
1306 wm_state->hpll.cursor = USHRT_MAX;
1307 wm_state->hpll.plane = USHRT_MAX;
1308 wm_state->hpll.fbc = USHRT_MAX;
1309 }
1310}
1311
1312static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1313{
1314 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1315 struct intel_atomic_state *state =
1316 to_intel_atomic_state(crtc_state->base.state);
1317 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1318 int num_active_planes = hweight32(crtc_state->active_planes &
1319 ~BIT(PLANE_CURSOR));
1320 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001321 const struct intel_plane_state *old_plane_state;
1322 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001323 struct intel_plane *plane;
1324 enum plane_id plane_id;
1325 int i, level;
1326 unsigned int dirty = 0;
1327
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001328 for_each_oldnew_intel_plane_in_state(state, plane,
1329 old_plane_state,
1330 new_plane_state, i) {
1331 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001332 old_plane_state->base.crtc != &crtc->base)
1333 continue;
1334
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001335 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 dirty |= BIT(plane->id);
1337 }
1338
1339 if (!dirty)
1340 return 0;
1341
1342 level = G4X_WM_LEVEL_NORMAL;
1343 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1344 goto out;
1345
1346 raw = &crtc_state->wm.g4x.raw[level];
1347 for_each_plane_id_on_crtc(crtc, plane_id)
1348 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1349
1350 level = G4X_WM_LEVEL_SR;
1351
1352 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1353 goto out;
1354
1355 raw = &crtc_state->wm.g4x.raw[level];
1356 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1357 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1358 wm_state->sr.fbc = raw->fbc;
1359
1360 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1361
1362 level = G4X_WM_LEVEL_HPLL;
1363
1364 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1365 goto out;
1366
1367 raw = &crtc_state->wm.g4x.raw[level];
1368 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1369 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1370 wm_state->hpll.fbc = raw->fbc;
1371
1372 wm_state->hpll_en = wm_state->cxsr;
1373
1374 level++;
1375
1376 out:
1377 if (level == G4X_WM_LEVEL_NORMAL)
1378 return -EINVAL;
1379
1380 /* invalidate the higher levels */
1381 g4x_invalidate_wms(crtc, wm_state, level);
1382
1383 /*
1384 * Determine if the FBC watermark(s) can be used. IF
1385 * this isn't the case we prefer to disable the FBC
1386 ( watermark(s) rather than disable the SR/HPLL
1387 * level(s) entirely.
1388 */
1389 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1390
1391 if (level >= G4X_WM_LEVEL_SR &&
1392 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1393 wm_state->fbc_en = false;
1394 else if (level >= G4X_WM_LEVEL_HPLL &&
1395 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1396 wm_state->fbc_en = false;
1397
1398 return 0;
1399}
1400
1401static int g4x_compute_intermediate_wm(struct drm_device *dev,
1402 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001403 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001404{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001405 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1406 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1407 struct intel_atomic_state *intel_state =
1408 to_intel_atomic_state(new_crtc_state->base.state);
1409 const struct intel_crtc_state *old_crtc_state =
1410 intel_atomic_get_old_crtc_state(intel_state, crtc);
1411 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 enum plane_id plane_id;
1413
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1415 *intermediate = *optimal;
1416
1417 intermediate->cxsr = false;
1418 intermediate->hpll_en = false;
1419 goto out;
1420 }
1421
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001422 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001424 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001426 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1427
1428 for_each_plane_id_on_crtc(crtc, plane_id) {
1429 intermediate->wm.plane[plane_id] =
1430 max(optimal->wm.plane[plane_id],
1431 active->wm.plane[plane_id]);
1432
1433 WARN_ON(intermediate->wm.plane[plane_id] >
1434 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1435 }
1436
1437 intermediate->sr.plane = max(optimal->sr.plane,
1438 active->sr.plane);
1439 intermediate->sr.cursor = max(optimal->sr.cursor,
1440 active->sr.cursor);
1441 intermediate->sr.fbc = max(optimal->sr.fbc,
1442 active->sr.fbc);
1443
1444 intermediate->hpll.plane = max(optimal->hpll.plane,
1445 active->hpll.plane);
1446 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1447 active->hpll.cursor);
1448 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1449 active->hpll.fbc);
1450
1451 WARN_ON((intermediate->sr.plane >
1452 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1453 intermediate->sr.cursor >
1454 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1455 intermediate->cxsr);
1456 WARN_ON((intermediate->sr.plane >
1457 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1458 intermediate->sr.cursor >
1459 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1460 intermediate->hpll_en);
1461
1462 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1463 intermediate->fbc_en && intermediate->cxsr);
1464 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1465 intermediate->fbc_en && intermediate->hpll_en);
1466
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001467out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001468 /*
1469 * If our intermediate WM are identical to the final WM, then we can
1470 * omit the post-vblank programming; only update if it's different.
1471 */
1472 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474
1475 return 0;
1476}
1477
1478static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1479 struct g4x_wm_values *wm)
1480{
1481 struct intel_crtc *crtc;
1482 int num_active_crtcs = 0;
1483
1484 wm->cxsr = true;
1485 wm->hpll_en = true;
1486 wm->fbc_en = true;
1487
1488 for_each_intel_crtc(&dev_priv->drm, crtc) {
1489 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1490
1491 if (!crtc->active)
1492 continue;
1493
1494 if (!wm_state->cxsr)
1495 wm->cxsr = false;
1496 if (!wm_state->hpll_en)
1497 wm->hpll_en = false;
1498 if (!wm_state->fbc_en)
1499 wm->fbc_en = false;
1500
1501 num_active_crtcs++;
1502 }
1503
1504 if (num_active_crtcs != 1) {
1505 wm->cxsr = false;
1506 wm->hpll_en = false;
1507 wm->fbc_en = false;
1508 }
1509
1510 for_each_intel_crtc(&dev_priv->drm, crtc) {
1511 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1512 enum pipe pipe = crtc->pipe;
1513
1514 wm->pipe[pipe] = wm_state->wm;
1515 if (crtc->active && wm->cxsr)
1516 wm->sr = wm_state->sr;
1517 if (crtc->active && wm->hpll_en)
1518 wm->hpll = wm_state->hpll;
1519 }
1520}
1521
1522static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1523{
1524 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1525 struct g4x_wm_values new_wm = {};
1526
1527 g4x_merge_wm(dev_priv, &new_wm);
1528
1529 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1530 return;
1531
1532 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1533 _intel_set_memory_cxsr(dev_priv, false);
1534
1535 g4x_write_wm_values(dev_priv, &new_wm);
1536
1537 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1538 _intel_set_memory_cxsr(dev_priv, true);
1539
1540 *old_wm = new_wm;
1541}
1542
1543static void g4x_initial_watermarks(struct intel_atomic_state *state,
1544 struct intel_crtc_state *crtc_state)
1545{
1546 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1548
1549 mutex_lock(&dev_priv->wm.wm_mutex);
1550 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1551 g4x_program_watermarks(dev_priv);
1552 mutex_unlock(&dev_priv->wm.wm_mutex);
1553}
1554
1555static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1556 struct intel_crtc_state *crtc_state)
1557{
1558 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1560
1561 if (!crtc_state->wm.need_postvbl_update)
1562 return;
1563
1564 mutex_lock(&dev_priv->wm.wm_mutex);
1565 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1566 g4x_program_watermarks(dev_priv);
1567 mutex_unlock(&dev_priv->wm.wm_mutex);
1568}
1569
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570/* latency must be in 0.1us units. */
1571static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001572 unsigned int htotal,
1573 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 unsigned int latency)
1576{
1577 unsigned int ret;
1578
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001579 ret = intel_wm_method2(pixel_rate, htotal,
1580 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 ret = DIV_ROUND_UP(ret, 64);
1582
1583 return ret;
1584}
1585
Ville Syrjäläbb726512016-10-31 22:37:24 +02001586static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 /* all latencies in usec */
1589 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1590
Ville Syrjälä58590c12015-09-08 21:05:12 +03001591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1592
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593 if (IS_CHERRYVIEW(dev_priv)) {
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001596
1597 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001598 }
1599}
1600
Ville Syrjäläe339d672016-11-28 19:37:17 +02001601static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1602 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 int level)
1604{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001605 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 const struct drm_display_mode *adjusted_mode =
1608 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001609 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
1611 if (dev_priv->wm.pri_latency[level] == 0)
1612 return USHRT_MAX;
1613
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001614 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 return 0;
1616
Daniel Vetteref426c12017-01-04 11:41:10 +01001617 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001618 clock = adjusted_mode->crtc_clock;
1619 htotal = adjusted_mode->crtc_htotal;
1620 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001622 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001623 /*
1624 * FIXME the formula gives values that are
1625 * too big for the cursor FIFO, and hence we
1626 * would never be able to use cursors. For
1627 * now just hardcode the watermark.
1628 */
1629 wm = 63;
1630 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 dev_priv->wm.pri_latency[level] * 10);
1633 }
1634
Chris Wilson1a1f1282017-11-07 14:03:38 +00001635 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636}
1637
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001638static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1639{
1640 return (active_planes & (BIT(PLANE_SPRITE0) |
1641 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1642}
1643
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001645{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001647 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001649 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1651 int num_active_planes = hweight32(active_planes);
1652 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001655 unsigned int total_rate;
1656 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001657
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001658 /*
1659 * When enabling sprite0 after sprite1 has already been enabled
1660 * we tend to get an underrun unless sprite0 already has some
1661 * FIFO space allcoated. Hence we always allocate at least one
1662 * cacheline for sprite0 whenever sprite1 is enabled.
1663 *
1664 * All other plane enable sequences appear immune to this problem.
1665 */
1666 if (vlv_need_sprite0_fifo_workaround(active_planes))
1667 sprite0_fifo_extra = 1;
1668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 total_rate = raw->plane[PLANE_PRIMARY] +
1670 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001671 raw->plane[PLANE_SPRITE1] +
1672 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 if (total_rate > fifo_size)
1675 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate == 0)
1678 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 unsigned int rate;
1682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if ((active_planes & BIT(plane_id)) == 0) {
1684 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685 continue;
1686 }
1687
Ville Syrjälä5012e602017-03-02 19:14:56 +02001688 rate = raw->plane[plane_id];
1689 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1690 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 }
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1694 fifo_left -= sprite0_fifo_extra;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 fifo_state->plane[PLANE_CURSOR] = 63;
1697
1698 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001699
1700 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001701 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702 int plane_extra;
1703
1704 if (fifo_left == 0)
1705 break;
1706
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 continue;
1709
1710 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001712 fifo_left -= plane_extra;
1713 }
1714
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 WARN_ON(active_planes != 0 && fifo_left != 0);
1716
1717 /* give it all to the first plane if none are active */
1718 if (active_planes == 0) {
1719 WARN_ON(fifo_left != fifo_size);
1720 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1721 }
1722
1723 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724}
1725
Ville Syrjäläff32c542017-03-02 19:14:57 +02001726/* mark all levels starting from 'level' as invalid */
1727static void vlv_invalidate_wms(struct intel_crtc *crtc,
1728 struct vlv_wm_state *wm_state, int level)
1729{
1730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1731
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001732 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 enum plane_id plane_id;
1734
1735 for_each_plane_id_on_crtc(crtc, plane_id)
1736 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1737
1738 wm_state->sr[level].cursor = USHRT_MAX;
1739 wm_state->sr[level].plane = USHRT_MAX;
1740 }
1741}
1742
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001743static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1744{
1745 if (wm > fifo_size)
1746 return USHRT_MAX;
1747 else
1748 return fifo_size - wm;
1749}
1750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751/*
1752 * Starting from 'level' set all higher
1753 * levels to 'value' in the "raw" watermarks.
1754 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001755static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001756 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001759 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001760 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001763 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768
1769 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770}
1771
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001772static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1773 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774{
1775 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1776 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001777 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001779 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001781 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1783 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 }
1785
1786 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001787 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1789 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1790
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 if (wm > max_wm)
1792 break;
1793
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001794 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795 raw->plane[plane_id] = wm;
1796 }
1797
1798 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001799 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001801out:
1802 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001803 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804 plane->base.name,
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1808
1809 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1813 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 &crtc_state->wm.vlv.raw[level];
1817 const struct vlv_fifo_state *fifo_state =
1818 &crtc_state->wm.vlv.fifo_state;
1819
1820 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1821}
1822
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001823static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001825 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829}
1830
1831static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001832{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 struct intel_atomic_state *state =
1836 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001837 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 const struct vlv_fifo_state *fifo_state =
1839 &crtc_state->wm.vlv.fifo_state;
1840 int num_active_planes = hweight32(crtc_state->active_planes &
1841 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001842 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001843 const struct intel_plane_state *old_plane_state;
1844 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id;
1847 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001849
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001850 for_each_oldnew_intel_plane_in_state(state, plane,
1851 old_plane_state,
1852 new_plane_state, i) {
1853 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855 continue;
1856
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001857 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858 dirty |= BIT(plane->id);
1859 }
1860
1861 /*
1862 * DSPARB registers may have been reset due to the
1863 * power well being turned off. Make sure we restore
1864 * them to a consistent state even if no primary/sprite
1865 * planes are initially active.
1866 */
1867 if (needs_modeset)
1868 crtc_state->fifo_changed = true;
1869
1870 if (!dirty)
1871 return 0;
1872
1873 /* cursor changes don't warrant a FIFO recompute */
1874 if (dirty & ~BIT(PLANE_CURSOR)) {
1875 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001876 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001877 const struct vlv_fifo_state *old_fifo_state =
1878 &old_crtc_state->wm.vlv.fifo_state;
1879
1880 ret = vlv_compute_fifo(crtc_state);
1881 if (ret)
1882 return ret;
1883
1884 if (needs_modeset ||
1885 memcmp(old_fifo_state, fifo_state,
1886 sizeof(*fifo_state)) != 0)
1887 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001889
Ville Syrjäläff32c542017-03-02 19:14:57 +02001890 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001891 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 /*
1893 * Note that enabling cxsr with no primary/sprite planes
1894 * enabled can wedge the pipe. Hence we only allow cxsr
1895 * with exactly one enabled primary/sprite plane.
1896 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001897 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898
Ville Syrjälä5012e602017-03-02 19:14:56 +02001899 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001900 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001903 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjäläff32c542017-03-02 19:14:57 +02001906 for_each_plane_id_on_crtc(crtc, plane_id) {
1907 wm_state->wm[level].plane[plane_id] =
1908 vlv_invert_wm_value(raw->plane[plane_id],
1909 fifo_state->plane[plane_id]);
1910 }
1911
1912 wm_state->sr[level].plane =
1913 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 raw->plane[PLANE_SPRITE1]),
1916 sr_fifo_size);
1917
1918 wm_state->sr[level].cursor =
1919 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1920 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921 }
1922
Ville Syrjäläff32c542017-03-02 19:14:57 +02001923 if (level == 0)
1924 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 /* limit to only levels we can actually handle */
1927 wm_state->num_levels = level;
1928
1929 /* invalidate the higher levels */
1930 vlv_invalidate_wms(crtc, wm_state, level);
1931
1932 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001933}
1934
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001935#define VLV_FIFO(plane, value) \
1936 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1937
Ville Syrjäläff32c542017-03-02 19:14:57 +02001938static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1939 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001940{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001941 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001943 const struct vlv_fifo_state *fifo_state =
1944 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001947 if (!crtc_state->fifo_changed)
1948 return;
1949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1951 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1952 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001953
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1955 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläc137d662017-03-02 19:15:06 +02001957 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1958
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001959 /*
1960 * uncore.lock serves a double purpose here. It allows us to
1961 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1962 * it protects the DSPARB registers from getting clobbered by
1963 * parallel updates from multiple pipes.
1964 *
1965 * intel_pipe_update_start() has already disabled interrupts
1966 * for us, so a plain spin_lock() is sufficient here.
1967 */
1968 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001969
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001970 switch (crtc->pipe) {
1971 uint32_t dsparb, dsparb2, dsparb3;
1972 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001973 dsparb = I915_READ_FW(DSPARB);
1974 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975
1976 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1977 VLV_FIFO(SPRITEB, 0xff));
1978 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1979 VLV_FIFO(SPRITEB, sprite1_start));
1980
1981 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1982 VLV_FIFO(SPRITEB_HI, 0x1));
1983 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1984 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1985
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 I915_WRITE_FW(DSPARB, dsparb);
1987 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988 break;
1989 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001990 dsparb = I915_READ_FW(DSPARB);
1991 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001992
1993 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1994 VLV_FIFO(SPRITED, 0xff));
1995 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1996 VLV_FIFO(SPRITED, sprite1_start));
1997
1998 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1999 VLV_FIFO(SPRITED_HI, 0xff));
2000 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2001 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2002
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 I915_WRITE_FW(DSPARB, dsparb);
2004 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005 break;
2006 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002007 dsparb3 = I915_READ_FW(DSPARB3);
2008 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002009
2010 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2011 VLV_FIFO(SPRITEF, 0xff));
2012 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2013 VLV_FIFO(SPRITEF, sprite1_start));
2014
2015 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2016 VLV_FIFO(SPRITEF_HI, 0xff));
2017 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2018 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 I915_WRITE_FW(DSPARB3, dsparb3);
2021 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002022 break;
2023 default:
2024 break;
2025 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002027 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030}
2031
2032#undef VLV_FIFO
2033
Ville Syrjälä4841da52017-03-02 19:14:59 +02002034static int vlv_compute_intermediate_wm(struct drm_device *dev,
2035 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002036 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002037{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002038 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2039 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2040 struct intel_atomic_state *intel_state =
2041 to_intel_atomic_state(new_crtc_state->base.state);
2042 const struct intel_crtc_state *old_crtc_state =
2043 intel_atomic_get_old_crtc_state(intel_state, crtc);
2044 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002045 int level;
2046
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002047 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2048 *intermediate = *optimal;
2049
2050 intermediate->cxsr = false;
2051 goto out;
2052 }
2053
Ville Syrjälä4841da52017-03-02 19:14:59 +02002054 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002055 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002056 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002057
2058 for (level = 0; level < intermediate->num_levels; level++) {
2059 enum plane_id plane_id;
2060
2061 for_each_plane_id_on_crtc(crtc, plane_id) {
2062 intermediate->wm[level].plane[plane_id] =
2063 min(optimal->wm[level].plane[plane_id],
2064 active->wm[level].plane[plane_id]);
2065 }
2066
2067 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2068 active->sr[level].plane);
2069 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2070 active->sr[level].cursor);
2071 }
2072
2073 vlv_invalidate_wms(crtc, intermediate, level);
2074
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002075out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002076 /*
2077 * If our intermediate WM are identical to the final WM, then we can
2078 * omit the post-vblank programming; only update if it's different.
2079 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002080 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002081 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002082
2083 return 0;
2084}
2085
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002086static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002087 struct vlv_wm_values *wm)
2088{
2089 struct intel_crtc *crtc;
2090 int num_active_crtcs = 0;
2091
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002092 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002093 wm->cxsr = true;
2094
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002095 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002096 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002097
2098 if (!crtc->active)
2099 continue;
2100
2101 if (!wm_state->cxsr)
2102 wm->cxsr = false;
2103
2104 num_active_crtcs++;
2105 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2106 }
2107
2108 if (num_active_crtcs != 1)
2109 wm->cxsr = false;
2110
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002111 if (num_active_crtcs > 1)
2112 wm->level = VLV_WM_LEVEL_PM2;
2113
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002114 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002115 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 enum pipe pipe = crtc->pipe;
2117
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002119 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120 wm->sr = wm_state->sr[wm->level];
2121
Ville Syrjälä1b313892016-11-28 19:37:08 +02002122 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002126 }
2127}
2128
Ville Syrjäläff32c542017-03-02 19:14:57 +02002129static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002130{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002131 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2132 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002133
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002134 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135
Ville Syrjäläff32c542017-03-02 19:14:57 +02002136 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137 return;
2138
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002140 chv_set_memory_dvfs(dev_priv, false);
2141
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002142 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002143 chv_set_memory_pm5(dev_priv, false);
2144
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002145 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002146 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002148 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002151 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154 chv_set_memory_pm5(dev_priv, true);
2155
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002156 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157 chv_set_memory_dvfs(dev_priv, true);
2158
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002159 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002160}
2161
Ville Syrjäläff32c542017-03-02 19:14:57 +02002162static void vlv_initial_watermarks(struct intel_atomic_state *state,
2163 struct intel_crtc_state *crtc_state)
2164{
2165 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2166 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2167
2168 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002169 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2170 vlv_program_watermarks(dev_priv);
2171 mutex_unlock(&dev_priv->wm.wm_mutex);
2172}
2173
2174static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2175 struct intel_crtc_state *crtc_state)
2176{
2177 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2179
2180 if (!crtc_state->wm.need_postvbl_update)
2181 return;
2182
2183 mutex_lock(&dev_priv->wm.wm_mutex);
2184 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002185 vlv_program_watermarks(dev_priv);
2186 mutex_unlock(&dev_priv->wm.wm_mutex);
2187}
2188
Ville Syrjälä432081b2016-10-31 22:37:03 +02002189static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002190{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002191 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002192 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002193 int srwm = 1;
2194 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002195 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002196
2197 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002198 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002199 if (crtc) {
2200 /* self-refresh has much higher latency */
2201 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002202 const struct drm_display_mode *adjusted_mode =
2203 &crtc->config->base.adjusted_mode;
2204 const struct drm_framebuffer *fb =
2205 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002206 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002207 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002208 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002209 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002210 int entries;
2211
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002212 entries = intel_wm_method2(clock, htotal,
2213 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002214 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2215 srwm = I965_FIFO_SIZE - entries;
2216 if (srwm < 0)
2217 srwm = 1;
2218 srwm &= 0x1ff;
2219 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2220 entries, srwm);
2221
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002222 entries = intel_wm_method2(clock, htotal,
2223 crtc->base.cursor->state->crtc_w, 4,
2224 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002225 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002226 i965_cursor_wm_info.cacheline_size) +
2227 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002228
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002229 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230 if (cursor_sr > i965_cursor_wm_info.max_wm)
2231 cursor_sr = i965_cursor_wm_info.max_wm;
2232
2233 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2234 "cursor %d\n", srwm, cursor_sr);
2235
Imre Deak98584252014-06-13 14:54:20 +03002236 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237 } else {
Imre Deak98584252014-06-13 14:54:20 +03002238 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002240 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 }
2242
2243 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2244 srwm);
2245
2246 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002247 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2248 FW_WM(8, CURSORB) |
2249 FW_WM(8, PLANEB) |
2250 FW_WM(8, PLANEA));
2251 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2252 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002253 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002254 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002255
2256 if (cxsr_enabled)
2257 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258}
2259
Ville Syrjäläf4998962015-03-10 17:02:21 +02002260#undef FW_WM
2261
Ville Syrjälä432081b2016-10-31 22:37:03 +02002262static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002264 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265 const struct intel_watermark_params *wm_info;
2266 uint32_t fwater_lo;
2267 uint32_t fwater_hi;
2268 int cwm, srwm = 1;
2269 int fifo_size;
2270 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002271 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002273 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002275 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 wm_info = &i915_wm_info;
2277 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002278 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002280 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2281 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002282 if (intel_crtc_active(crtc)) {
2283 const struct drm_display_mode *adjusted_mode =
2284 &crtc->config->base.adjusted_mode;
2285 const struct drm_framebuffer *fb =
2286 crtc->base.primary->state->fb;
2287 int cpp;
2288
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002290 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002291 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002292 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002293
Damien Lespiau241bfc32013-09-25 16:45:37 +01002294 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002296 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002297 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002298 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002300 if (planea_wm > (long)wm_info->max_wm)
2301 planea_wm = wm_info->max_wm;
2302 }
2303
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002304 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002305 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002307 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2308 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002309 if (intel_crtc_active(crtc)) {
2310 const struct drm_display_mode *adjusted_mode =
2311 &crtc->config->base.adjusted_mode;
2312 const struct drm_framebuffer *fb =
2313 crtc->base.primary->state->fb;
2314 int cpp;
2315
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002316 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002317 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002318 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002319 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002320
Damien Lespiau241bfc32013-09-25 16:45:37 +01002321 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002323 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002324 if (enabled == NULL)
2325 enabled = crtc;
2326 else
2327 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002328 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 if (planeb_wm > (long)wm_info->max_wm)
2331 planeb_wm = wm_info->max_wm;
2332 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333
2334 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2335
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002336 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002337 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002338
Ville Syrjäläefc26112016-10-31 22:37:04 +02002339 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002340
2341 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002342 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002343 enabled = NULL;
2344 }
2345
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002346 /*
2347 * Overlay gets an aggressive default since video jitter is bad.
2348 */
2349 cwm = 2;
2350
2351 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002352 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002353
2354 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002355 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002356 /* self-refresh has much higher latency */
2357 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002358 const struct drm_display_mode *adjusted_mode =
2359 &enabled->config->base.adjusted_mode;
2360 const struct drm_framebuffer *fb =
2361 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002362 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002363 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002364 int hdisplay = enabled->config->pipe_src_w;
2365 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366 int entries;
2367
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002368 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002369 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002370 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002371 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002372
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002373 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2374 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002375 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2376 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2377 srwm = wm_info->fifo_size - entries;
2378 if (srwm < 0)
2379 srwm = 1;
2380
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002381 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002382 I915_WRITE(FW_BLC_SELF,
2383 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002384 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002385 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2386 }
2387
2388 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2389 planea_wm, planeb_wm, cwm, srwm);
2390
2391 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2392 fwater_hi = (cwm & 0x1f);
2393
2394 /* Set request length to 8 cachelines per fetch */
2395 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2396 fwater_hi = fwater_hi | (1 << 8);
2397
2398 I915_WRITE(FW_BLC, fwater_lo);
2399 I915_WRITE(FW_BLC2, fwater_hi);
2400
Imre Deak5209b1f2014-07-01 12:36:17 +03002401 if (enabled)
2402 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002403}
2404
Ville Syrjälä432081b2016-10-31 22:37:03 +02002405static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002407 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002408 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002409 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002410 uint32_t fwater_lo;
2411 int planea_wm;
2412
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002413 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414 if (crtc == NULL)
2415 return;
2416
Ville Syrjäläefc26112016-10-31 22:37:04 +02002417 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002418 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002419 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002420 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002421 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2423 fwater_lo |= (3<<8) | planea_wm;
2424
2425 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2426
2427 I915_WRITE(FW_BLC, fwater_lo);
2428}
2429
Ville Syrjälä37126462013-08-01 16:18:55 +03002430/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002431static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2432 unsigned int cpp,
2433 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002434{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002435 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002437 ret = intel_wm_method1(pixel_rate, cpp, latency);
2438 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002439
2440 return ret;
2441}
2442
Ville Syrjälä37126462013-08-01 16:18:55 +03002443/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002444static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2445 unsigned int htotal,
2446 unsigned int width,
2447 unsigned int cpp,
2448 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002449{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002450 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002451
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452 ret = intel_wm_method2(pixel_rate, htotal,
2453 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002455
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456 return ret;
2457}
2458
Ville Syrjälä23297042013-07-05 11:57:17 +03002459static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002460 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002461{
Matt Roper15126882015-12-03 11:37:40 -08002462 /*
2463 * Neither of these should be possible since this function shouldn't be
2464 * called if the CRTC is off or the plane is invisible. But let's be
2465 * extra paranoid to avoid a potential divide-by-zero if we screw up
2466 * elsewhere in the driver.
2467 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002468 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002469 return 0;
2470 if (WARN_ON(!horiz_pixels))
2471 return 0;
2472
Ville Syrjäläac484962016-01-20 21:05:26 +02002473 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002474}
2475
Imre Deak820c1982013-12-17 14:46:36 +02002476struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002477 uint16_t pri;
2478 uint16_t spr;
2479 uint16_t cur;
2480 uint16_t fbc;
2481};
2482
Ville Syrjälä37126462013-08-01 16:18:55 +03002483/*
2484 * For both WM_PIPE and WM_LP.
2485 * mem_value must be in 0.1us units.
2486 */
Matt Roper7221fc32015-09-24 15:53:08 -07002487static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002488 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002489 uint32_t mem_value,
2490 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002491{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002492 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002493 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
Ville Syrjälä24304d812017-03-14 17:10:49 +02002495 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496 return 0;
2497
Ville Syrjälä353c8592016-12-14 23:30:57 +02002498 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002499
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002500 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002501
2502 if (!is_lp)
2503 return method1;
2504
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002505 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002506 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002507 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002508 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002509
2510 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511}
2512
Ville Syrjälä37126462013-08-01 16:18:55 +03002513/*
2514 * For both WM_PIPE and WM_LP.
2515 * mem_value must be in 0.1us units.
2516 */
Matt Roper7221fc32015-09-24 15:53:08 -07002517static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002518 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519 uint32_t mem_value)
2520{
2521 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002522 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523
Ville Syrjälä24304d812017-03-14 17:10:49 +02002524 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002525 return 0;
2526
Ville Syrjälä353c8592016-12-14 23:30:57 +02002527 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002528
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002529 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2530 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002531 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002532 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002533 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 return min(method1, method2);
2535}
2536
Ville Syrjälä37126462013-08-01 16:18:55 +03002537/*
2538 * For both WM_PIPE and WM_LP.
2539 * mem_value must be in 0.1us units.
2540 */
Matt Roper7221fc32015-09-24 15:53:08 -07002541static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002542 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002543 uint32_t mem_value)
2544{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002545 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002546
Ville Syrjälä24304d812017-03-14 17:10:49 +02002547 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002548 return 0;
2549
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002550 cpp = pstate->base.fb->format->cpp[0];
2551
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002552 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002553 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002554 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002555}
2556
Paulo Zanonicca32e92013-05-31 11:45:06 -03002557/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002558static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002559 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002560 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561{
Ville Syrjälä83054942016-11-18 21:53:00 +02002562 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002563
Ville Syrjälä24304d812017-03-14 17:10:49 +02002564 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565 return 0;
2566
Ville Syrjälä353c8592016-12-14 23:30:57 +02002567 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002568
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002569 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570}
2571
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002572static unsigned int
2573ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002574{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002575 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002576 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002577 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002578 return 768;
2579 else
2580 return 512;
2581}
2582
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583static unsigned int
2584ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2585 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002586{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002588 /* BDW primary/sprite plane watermarks */
2589 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002590 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002591 /* IVB/HSW primary/sprite plane watermarks */
2592 return level == 0 ? 127 : 1023;
2593 else if (!is_sprite)
2594 /* ILK/SNB primary plane watermarks */
2595 return level == 0 ? 127 : 511;
2596 else
2597 /* ILK/SNB sprite plane watermarks */
2598 return level == 0 ? 63 : 255;
2599}
2600
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002601static unsigned int
2602ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002604 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002605 return level == 0 ? 63 : 255;
2606 else
2607 return level == 0 ? 31 : 63;
2608}
2609
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002611{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002612 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002613 return 31;
2614 else
2615 return 15;
2616}
2617
Ville Syrjälä158ae642013-08-07 13:28:19 +03002618/* Calculate the maximum primary/sprite plane watermark */
2619static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2620 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002621 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002622 enum intel_ddb_partitioning ddb_partitioning,
2623 bool is_sprite)
2624{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002625 struct drm_i915_private *dev_priv = to_i915(dev);
2626 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002627
2628 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 return 0;
2631
2632 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002634 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635
2636 /*
2637 * For some reason the non self refresh
2638 * FIFO size is only half of the self
2639 * refresh FIFO size on ILK/SNB.
2640 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642 fifo_size /= 2;
2643 }
2644
Ville Syrjälä240264f2013-08-07 13:29:12 +03002645 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646 /* level 0 is always calculated with 1:1 split */
2647 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2648 if (is_sprite)
2649 fifo_size *= 5;
2650 fifo_size /= 6;
2651 } else {
2652 fifo_size /= 2;
2653 }
2654 }
2655
2656 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002657 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002658}
2659
2660/* Calculate the maximum cursor plane watermark */
2661static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002662 int level,
2663 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002664{
2665 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002666 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667 return 64;
2668
2669 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002670 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671}
2672
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002673static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002674 int level,
2675 const struct intel_wm_config *config,
2676 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002677 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002679 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2680 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2681 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002682 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002683}
2684
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002686 int level,
2687 struct ilk_wm_maximums *max)
2688{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002689 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2690 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2691 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2692 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002693}
2694
Ville Syrjäläd9395652013-10-09 19:18:10 +03002695static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002696 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002697 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002698{
2699 bool ret;
2700
2701 /* already determined to be invalid? */
2702 if (!result->enable)
2703 return false;
2704
2705 result->enable = result->pri_val <= max->pri &&
2706 result->spr_val <= max->spr &&
2707 result->cur_val <= max->cur;
2708
2709 ret = result->enable;
2710
2711 /*
2712 * HACK until we can pre-compute everything,
2713 * and thus fail gracefully if LP0 watermarks
2714 * are exceeded...
2715 */
2716 if (level == 0 && !result->enable) {
2717 if (result->pri_val > max->pri)
2718 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2719 level, result->pri_val, max->pri);
2720 if (result->spr_val > max->spr)
2721 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2722 level, result->spr_val, max->spr);
2723 if (result->cur_val > max->cur)
2724 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2725 level, result->cur_val, max->cur);
2726
2727 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2728 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2729 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2730 result->enable = true;
2731 }
2732
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002733 return ret;
2734}
2735
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002736static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002737 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002738 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002739 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002740 const struct intel_plane_state *pristate,
2741 const struct intel_plane_state *sprstate,
2742 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002743 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002744{
2745 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2746 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2747 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2748
2749 /* WM1+ latency values stored in 0.5us units */
2750 if (level > 0) {
2751 pri_latency *= 5;
2752 spr_latency *= 5;
2753 cur_latency *= 5;
2754 }
2755
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002756 if (pristate) {
2757 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2758 pri_latency, level);
2759 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2760 }
2761
2762 if (sprstate)
2763 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2764
2765 if (curstate)
2766 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2767
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002768 result->enable = true;
2769}
2770
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002772hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002773{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002774 const struct intel_atomic_state *intel_state =
2775 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002776 const struct drm_display_mode *adjusted_mode =
2777 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002778 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002779
Matt Roperee91a152015-12-03 11:37:39 -08002780 if (!cstate->base.active)
2781 return 0;
2782 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2783 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002784 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002786
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787 /* The WM are computed with base on how long it takes to fill a single
2788 * row at the given clock rate, multiplied by 8.
2789 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002790 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2791 adjusted_mode->crtc_clock);
2792 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002793 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2796 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797}
2798
Ville Syrjäläbb726512016-10-31 22:37:24 +02002799static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2800 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002801{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002802 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002803 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002804 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002805 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002806
2807 /* read the first set of memory latencies[0:3] */
2808 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002809 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002810 ret = sandybridge_pcode_read(dev_priv,
2811 GEN9_PCODE_READ_MEM_LATENCY,
2812 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002813 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002814
2815 if (ret) {
2816 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2817 return;
2818 }
2819
2820 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2821 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2822 GEN9_MEM_LATENCY_LEVEL_MASK;
2823 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2824 GEN9_MEM_LATENCY_LEVEL_MASK;
2825 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2826 GEN9_MEM_LATENCY_LEVEL_MASK;
2827
2828 /* read the second set of memory latencies[4:7] */
2829 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002830 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002831 ret = sandybridge_pcode_read(dev_priv,
2832 GEN9_PCODE_READ_MEM_LATENCY,
2833 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002834 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002835 if (ret) {
2836 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2837 return;
2838 }
2839
2840 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2841 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2842 GEN9_MEM_LATENCY_LEVEL_MASK;
2843 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2844 GEN9_MEM_LATENCY_LEVEL_MASK;
2845 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2846 GEN9_MEM_LATENCY_LEVEL_MASK;
2847
Vandana Kannan367294b2014-11-04 17:06:46 +00002848 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002849 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2850 * need to be disabled. We make sure to sanitize the values out
2851 * of the punit to satisfy this requirement.
2852 */
2853 for (level = 1; level <= max_level; level++) {
2854 if (wm[level] == 0) {
2855 for (i = level + 1; i <= max_level; i++)
2856 wm[i] = 0;
2857 break;
2858 }
2859 }
2860
2861 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002862 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002863 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002864 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002865 * to add 2us to the various latency levels we retrieve from the
2866 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002867 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002868 if (wm[0] == 0) {
2869 wm[0] += 2;
2870 for (level = 1; level <= max_level; level++) {
2871 if (wm[level] == 0)
2872 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002873 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002874 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 }
2876
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002877 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002878 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2879
2880 wm[0] = (sskpd >> 56) & 0xFF;
2881 if (wm[0] == 0)
2882 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002883 wm[1] = (sskpd >> 4) & 0xFF;
2884 wm[2] = (sskpd >> 12) & 0xFF;
2885 wm[3] = (sskpd >> 20) & 0x1FF;
2886 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002887 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002888 uint32_t sskpd = I915_READ(MCH_SSKPD);
2889
2890 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2891 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2892 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2893 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002894 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002895 uint32_t mltr = I915_READ(MLTR_ILK);
2896
2897 /* ILK primary LP0 latency is 700 ns */
2898 wm[0] = 7;
2899 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2900 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002901 } else {
2902 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002903 }
2904}
2905
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002906static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2907 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002908{
2909 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002910 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002911 wm[0] = 13;
2912}
2913
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002914static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2915 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002916{
2917 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002918 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002919 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002920}
2921
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002922int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002923{
2924 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002925 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002926 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002927 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002928 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002929 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002930 return 3;
2931 else
2932 return 2;
2933}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002934
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002935static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002936 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002937 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002938{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002939 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002940
2941 for (level = 0; level <= max_level; level++) {
2942 unsigned int latency = wm[level];
2943
2944 if (latency == 0) {
2945 DRM_ERROR("%s WM%d latency not provided\n",
2946 name, level);
2947 continue;
2948 }
2949
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002950 /*
2951 * - latencies are in us on gen9.
2952 * - before then, WM1+ latency values are in 0.5us units
2953 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002954 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002955 latency *= 10;
2956 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957 latency *= 5;
2958
2959 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2960 name, level, wm[level],
2961 latency / 10, latency % 10);
2962 }
2963}
2964
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002965static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2966 uint16_t wm[5], uint16_t min)
2967{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002968 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002969
2970 if (wm[0] >= min)
2971 return false;
2972
2973 wm[0] = max(wm[0], min);
2974 for (level = 1; level <= max_level; level++)
2975 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2976
2977 return true;
2978}
2979
Ville Syrjäläbb726512016-10-31 22:37:24 +02002980static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002981{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002982 bool changed;
2983
2984 /*
2985 * The BIOS provided WM memory latency values are often
2986 * inadequate for high resolution displays. Adjust them.
2987 */
2988 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2989 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2990 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2991
2992 if (!changed)
2993 return;
2994
2995 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002996 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2997 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2998 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002999}
3000
Ville Syrjäläbb726512016-10-31 22:37:24 +02003001static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003002{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003003 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003004
3005 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3006 sizeof(dev_priv->wm.pri_latency));
3007 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3008 sizeof(dev_priv->wm.pri_latency));
3009
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003010 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003011 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003012
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003013 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3014 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3015 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003016
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003017 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003018 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003019}
3020
Ville Syrjäläbb726512016-10-31 22:37:24 +02003021static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003022{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003023 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003024 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003025}
3026
Matt Ropered4a6a72016-02-23 17:20:13 -08003027static bool ilk_validate_pipe_wm(struct drm_device *dev,
3028 struct intel_pipe_wm *pipe_wm)
3029{
3030 /* LP0 watermark maximums depend on this pipe alone */
3031 const struct intel_wm_config config = {
3032 .num_pipes_active = 1,
3033 .sprites_enabled = pipe_wm->sprites_enabled,
3034 .sprites_scaled = pipe_wm->sprites_scaled,
3035 };
3036 struct ilk_wm_maximums max;
3037
3038 /* LP0 watermarks always use 1/2 DDB partitioning */
3039 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3040
3041 /* At least LP0 must be valid */
3042 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3043 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3044 return false;
3045 }
3046
3047 return true;
3048}
3049
Matt Roper261a27d2015-10-08 15:28:25 -07003050/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003051static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003052{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003053 struct drm_atomic_state *state = cstate->base.state;
3054 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003055 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003056 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003057 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003058 struct drm_plane *plane;
3059 const struct drm_plane_state *plane_state;
3060 const struct intel_plane_state *pristate = NULL;
3061 const struct intel_plane_state *sprstate = NULL;
3062 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003063 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003064 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003065
Matt Ropere8f1f022016-05-12 07:05:55 -07003066 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003067
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003068 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3069 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003070
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003071 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003072 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003073 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003074 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003075 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003076 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003077 }
3078
Matt Ropered4a6a72016-02-23 17:20:13 -08003079 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003080 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003081 pipe_wm->sprites_enabled = sprstate->base.visible;
3082 pipe_wm->sprites_scaled = sprstate->base.visible &&
3083 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3084 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003085 }
3086
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003087 usable_level = max_level;
3088
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003089 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003090 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003091 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003092
3093 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003094 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003095 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003096
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003097 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003098 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3099 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003100
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003101 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003102 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003103
Matt Ropered4a6a72016-02-23 17:20:13 -08003104 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003105 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003106
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003107 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003108
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003109 for (level = 1; level <= usable_level; level++) {
3110 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003111
Matt Roper86c8bbb2015-09-24 15:53:16 -07003112 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003113 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003114
3115 /*
3116 * Disable any watermark level that exceeds the
3117 * register maximums since such watermarks are
3118 * always invalid.
3119 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 if (!ilk_validate_wm_level(level, &max, wm)) {
3121 memset(wm, 0, sizeof(*wm));
3122 break;
3123 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003124 }
3125
Matt Roper86c8bbb2015-09-24 15:53:16 -07003126 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003127}
3128
3129/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003130 * Build a set of 'intermediate' watermark values that satisfy both the old
3131 * state and the new state. These can be programmed to the hardware
3132 * immediately.
3133 */
3134static int ilk_compute_intermediate_wm(struct drm_device *dev,
3135 struct intel_crtc *intel_crtc,
3136 struct intel_crtc_state *newstate)
3137{
Matt Ropere8f1f022016-05-12 07:05:55 -07003138 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003139 struct intel_atomic_state *intel_state =
3140 to_intel_atomic_state(newstate->base.state);
3141 const struct intel_crtc_state *oldstate =
3142 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3143 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003144 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003145
3146 /*
3147 * Start with the final, target watermarks, then combine with the
3148 * currently active watermarks to get values that are safe both before
3149 * and after the vblank.
3150 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003151 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003152 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3153 return 0;
3154
Matt Ropered4a6a72016-02-23 17:20:13 -08003155 a->pipe_enabled |= b->pipe_enabled;
3156 a->sprites_enabled |= b->sprites_enabled;
3157 a->sprites_scaled |= b->sprites_scaled;
3158
3159 for (level = 0; level <= max_level; level++) {
3160 struct intel_wm_level *a_wm = &a->wm[level];
3161 const struct intel_wm_level *b_wm = &b->wm[level];
3162
3163 a_wm->enable &= b_wm->enable;
3164 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3165 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3166 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3167 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3168 }
3169
3170 /*
3171 * We need to make sure that these merged watermark values are
3172 * actually a valid configuration themselves. If they're not,
3173 * there's no safe way to transition from the old state to
3174 * the new state, so we need to fail the atomic transaction.
3175 */
3176 if (!ilk_validate_pipe_wm(dev, a))
3177 return -EINVAL;
3178
3179 /*
3180 * If our intermediate WM are identical to the final WM, then we can
3181 * omit the post-vblank programming; only update if it's different.
3182 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003183 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3184 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003185
3186 return 0;
3187}
3188
3189/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003190 * Merge the watermarks from all active pipes for a specific level.
3191 */
3192static void ilk_merge_wm_level(struct drm_device *dev,
3193 int level,
3194 struct intel_wm_level *ret_wm)
3195{
3196 const struct intel_crtc *intel_crtc;
3197
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003198 ret_wm->enable = true;
3199
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003200 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003201 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003202 const struct intel_wm_level *wm = &active->wm[level];
3203
3204 if (!active->pipe_enabled)
3205 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003206
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003207 /*
3208 * The watermark values may have been used in the past,
3209 * so we must maintain them in the registers for some
3210 * time even if the level is now disabled.
3211 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003212 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003213 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003214
3215 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3216 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3217 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3218 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3219 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003220}
3221
3222/*
3223 * Merge all low power watermarks for all active pipes.
3224 */
3225static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003226 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003227 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003228 struct intel_pipe_wm *merged)
3229{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003230 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003231 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003232 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003233
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003234 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003235 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003236 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003237 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003238
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003239 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003240 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003241
3242 /* merge each WM1+ level */
3243 for (level = 1; level <= max_level; level++) {
3244 struct intel_wm_level *wm = &merged->wm[level];
3245
3246 ilk_merge_wm_level(dev, level, wm);
3247
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003248 if (level > last_enabled_level)
3249 wm->enable = false;
3250 else if (!ilk_validate_wm_level(level, max, wm))
3251 /* make sure all following levels get disabled */
3252 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003253
3254 /*
3255 * The spec says it is preferred to disable
3256 * FBC WMs instead of disabling a WM level.
3257 */
3258 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003259 if (wm->enable)
3260 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003261 wm->fbc_val = 0;
3262 }
3263 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003264
3265 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3266 /*
3267 * FIXME this is racy. FBC might get enabled later.
3268 * What we should check here is whether FBC can be
3269 * enabled sometime later.
3270 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003271 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003272 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003273 for (level = 2; level <= max_level; level++) {
3274 struct intel_wm_level *wm = &merged->wm[level];
3275
3276 wm->enable = false;
3277 }
3278 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003279}
3280
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003281static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3282{
3283 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3284 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3285}
3286
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003287/* The value we need to program into the WM_LPx latency field */
3288static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3289{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003291
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003292 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003293 return 2 * level;
3294 else
3295 return dev_priv->wm.pri_latency[level];
3296}
3297
Imre Deak820c1982013-12-17 14:46:36 +02003298static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003299 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003300 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003301 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003302{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003303 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003304 struct intel_crtc *intel_crtc;
3305 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003306
Ville Syrjälä0362c782013-10-09 19:17:57 +03003307 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003308 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003309
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003310 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003311 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003312 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003313
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003314 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003315
Ville Syrjälä0362c782013-10-09 19:17:57 +03003316 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003317
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003318 /*
3319 * Maintain the watermark values even if the level is
3320 * disabled. Doing otherwise could cause underruns.
3321 */
3322 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003323 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003324 (r->pri_val << WM1_LP_SR_SHIFT) |
3325 r->cur_val;
3326
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003327 if (r->enable)
3328 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3329
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003330 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003331 results->wm_lp[wm_lp - 1] |=
3332 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3333 else
3334 results->wm_lp[wm_lp - 1] |=
3335 r->fbc_val << WM1_LP_FBC_SHIFT;
3336
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003337 /*
3338 * Always set WM1S_LP_EN when spr_val != 0, even if the
3339 * level is disabled. Doing otherwise could cause underruns.
3340 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003341 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003342 WARN_ON(wm_lp != 1);
3343 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3344 } else
3345 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003346 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003347
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003349 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003350 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003351 const struct intel_wm_level *r =
3352 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003353
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 if (WARN_ON(!r->enable))
3355 continue;
3356
Matt Ropered4a6a72016-02-23 17:20:13 -08003357 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358
3359 results->wm_pipe[pipe] =
3360 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3361 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3362 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003363 }
3364}
3365
Paulo Zanoni861f3382013-05-31 10:19:21 -03003366/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3367 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003368static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003369 struct intel_pipe_wm *r1,
3370 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003371{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003372 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003373 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003374
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003375 for (level = 1; level <= max_level; level++) {
3376 if (r1->wm[level].enable)
3377 level1 = level;
3378 if (r2->wm[level].enable)
3379 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003380 }
3381
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003382 if (level1 == level2) {
3383 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003384 return r2;
3385 else
3386 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003387 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003388 return r1;
3389 } else {
3390 return r2;
3391 }
3392}
3393
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003394/* dirty bits used to track which watermarks need changes */
3395#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3396#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3397#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3398#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3399#define WM_DIRTY_FBC (1 << 24)
3400#define WM_DIRTY_DDB (1 << 25)
3401
Damien Lespiau055e3932014-08-18 13:49:10 +01003402static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003403 const struct ilk_wm_values *old,
3404 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003405{
3406 unsigned int dirty = 0;
3407 enum pipe pipe;
3408 int wm_lp;
3409
Damien Lespiau055e3932014-08-18 13:49:10 +01003410 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003411 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3412 dirty |= WM_DIRTY_LINETIME(pipe);
3413 /* Must disable LP1+ watermarks too */
3414 dirty |= WM_DIRTY_LP_ALL;
3415 }
3416
3417 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3418 dirty |= WM_DIRTY_PIPE(pipe);
3419 /* Must disable LP1+ watermarks too */
3420 dirty |= WM_DIRTY_LP_ALL;
3421 }
3422 }
3423
3424 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3425 dirty |= WM_DIRTY_FBC;
3426 /* Must disable LP1+ watermarks too */
3427 dirty |= WM_DIRTY_LP_ALL;
3428 }
3429
3430 if (old->partitioning != new->partitioning) {
3431 dirty |= WM_DIRTY_DDB;
3432 /* Must disable LP1+ watermarks too */
3433 dirty |= WM_DIRTY_LP_ALL;
3434 }
3435
3436 /* LP1+ watermarks already deemed dirty, no need to continue */
3437 if (dirty & WM_DIRTY_LP_ALL)
3438 return dirty;
3439
3440 /* Find the lowest numbered LP1+ watermark in need of an update... */
3441 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3442 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3443 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3444 break;
3445 }
3446
3447 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3448 for (; wm_lp <= 3; wm_lp++)
3449 dirty |= WM_DIRTY_LP(wm_lp);
3450
3451 return dirty;
3452}
3453
Ville Syrjälä8553c182013-12-05 15:51:39 +02003454static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3455 unsigned int dirty)
3456{
Imre Deak820c1982013-12-17 14:46:36 +02003457 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003458 bool changed = false;
3459
3460 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3461 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3462 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3463 changed = true;
3464 }
3465 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3466 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3467 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3468 changed = true;
3469 }
3470 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3471 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3472 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3473 changed = true;
3474 }
3475
3476 /*
3477 * Don't touch WM1S_LP_EN here.
3478 * Doing so could cause underruns.
3479 */
3480
3481 return changed;
3482}
3483
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003484/*
3485 * The spec says we shouldn't write when we don't need, because every write
3486 * causes WMs to be re-evaluated, expending some power.
3487 */
Imre Deak820c1982013-12-17 14:46:36 +02003488static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3489 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003490{
Imre Deak820c1982013-12-17 14:46:36 +02003491 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003492 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003493 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003494
Damien Lespiau055e3932014-08-18 13:49:10 +01003495 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003496 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003497 return;
3498
Ville Syrjälä8553c182013-12-05 15:51:39 +02003499 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003500
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003501 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003502 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003503 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003504 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003505 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003506 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3507
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003508 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003509 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003510 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003511 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003512 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003513 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3514
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003515 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003516 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003517 val = I915_READ(WM_MISC);
3518 if (results->partitioning == INTEL_DDB_PART_1_2)
3519 val &= ~WM_MISC_DATA_PARTITION_5_6;
3520 else
3521 val |= WM_MISC_DATA_PARTITION_5_6;
3522 I915_WRITE(WM_MISC, val);
3523 } else {
3524 val = I915_READ(DISP_ARB_CTL2);
3525 if (results->partitioning == INTEL_DDB_PART_1_2)
3526 val &= ~DISP_DATA_PARTITION_5_6;
3527 else
3528 val |= DISP_DATA_PARTITION_5_6;
3529 I915_WRITE(DISP_ARB_CTL2, val);
3530 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003531 }
3532
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003533 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003534 val = I915_READ(DISP_ARB_CTL);
3535 if (results->enable_fbc_wm)
3536 val &= ~DISP_FBC_WM_DIS;
3537 else
3538 val |= DISP_FBC_WM_DIS;
3539 I915_WRITE(DISP_ARB_CTL, val);
3540 }
3541
Imre Deak954911e2013-12-17 14:46:34 +02003542 if (dirty & WM_DIRTY_LP(1) &&
3543 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3544 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3545
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003546 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003547 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3548 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3549 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3550 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3551 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003553 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003555 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003557 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003559
3560 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561}
3562
Matt Ropered4a6a72016-02-23 17:20:13 -08003563bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003565 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003566
3567 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3568}
3569
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303570static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3571{
3572 u8 enabled_slices;
3573
3574 /* Slice 1 will always be enabled */
3575 enabled_slices = 1;
3576
3577 /* Gen prior to GEN11 have only one DBuf slice */
3578 if (INTEL_GEN(dev_priv) < 11)
3579 return enabled_slices;
3580
3581 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3582 enabled_slices++;
3583
3584 return enabled_slices;
3585}
3586
Matt Roper024c9042015-09-24 15:53:11 -07003587/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003588 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3589 * so assume we'll always need it in order to avoid underruns.
3590 */
3591static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3592{
3593 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3594
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003595 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003596 return true;
3597
3598 return false;
3599}
3600
Paulo Zanoni56feca92016-09-22 18:00:28 -03003601static bool
3602intel_has_sagv(struct drm_i915_private *dev_priv)
3603{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003604 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
3605 IS_CANNONLAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003606 return true;
3607
3608 if (IS_SKYLAKE(dev_priv) &&
3609 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3610 return true;
3611
3612 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003613}
3614
Lyude656d1b82016-08-17 15:55:54 -04003615/*
3616 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3617 * depending on power and performance requirements. The display engine access
3618 * to system memory is blocked during the adjustment time. Because of the
3619 * blocking time, having this enabled can cause full system hangs and/or pipe
3620 * underruns if we don't meet all of the following requirements:
3621 *
3622 * - <= 1 pipe enabled
3623 * - All planes can enable watermarks for latencies >= SAGV engine block time
3624 * - We're not using an interlaced display configuration
3625 */
3626int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003627intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003628{
3629 int ret;
3630
Paulo Zanoni56feca92016-09-22 18:00:28 -03003631 if (!intel_has_sagv(dev_priv))
3632 return 0;
3633
3634 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003635 return 0;
3636
3637 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003638 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003639
3640 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3641 GEN9_SAGV_ENABLE);
3642
3643 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003644 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003645
3646 /*
3647 * Some skl systems, pre-release machines in particular,
3648 * don't actually have an SAGV.
3649 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003650 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003651 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003652 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003653 return 0;
3654 } else if (ret < 0) {
3655 DRM_ERROR("Failed to enable the SAGV\n");
3656 return ret;
3657 }
3658
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003659 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003660 return 0;
3661}
3662
Lyude656d1b82016-08-17 15:55:54 -04003663int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003664intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003665{
Imre Deakb3b8e992016-12-05 18:27:38 +02003666 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003667
Paulo Zanoni56feca92016-09-22 18:00:28 -03003668 if (!intel_has_sagv(dev_priv))
3669 return 0;
3670
3671 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003672 return 0;
3673
3674 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003675 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003676
3677 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003678 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3679 GEN9_SAGV_DISABLE,
3680 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3681 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003682 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003683
Lyude656d1b82016-08-17 15:55:54 -04003684 /*
3685 * Some skl systems, pre-release machines in particular,
3686 * don't actually have an SAGV.
3687 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003688 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003689 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003690 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003691 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003692 } else if (ret < 0) {
3693 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3694 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003695 }
3696
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003697 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003698 return 0;
3699}
3700
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003701bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003702{
3703 struct drm_device *dev = state->dev;
3704 struct drm_i915_private *dev_priv = to_i915(dev);
3705 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003706 struct intel_crtc *crtc;
3707 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003708 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003709 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003710 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003711 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003712
Paulo Zanoni56feca92016-09-22 18:00:28 -03003713 if (!intel_has_sagv(dev_priv))
3714 return false;
3715
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003716 if (IS_GEN9(dev_priv))
3717 sagv_block_time_us = 30;
3718 else if (IS_GEN10(dev_priv))
3719 sagv_block_time_us = 20;
3720 else
3721 sagv_block_time_us = 10;
3722
Lyude656d1b82016-08-17 15:55:54 -04003723 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003724 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003725 * more then one pipe enabled
3726 *
3727 * If there are no active CRTCs, no additional checks need be performed
3728 */
3729 if (hweight32(intel_state->active_crtcs) == 0)
3730 return true;
3731 else if (hweight32(intel_state->active_crtcs) > 1)
3732 return false;
3733
3734 /* Since we're now guaranteed to only have one active CRTC... */
3735 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003736 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003737 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003738
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003739 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003740 return false;
3741
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003742 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003743 struct skl_plane_wm *wm =
3744 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003745
Lyude656d1b82016-08-17 15:55:54 -04003746 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003747 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003748 continue;
3749
3750 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003751 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003752 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003753 { }
3754
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003755 latency = dev_priv->wm.skl_latency[level];
3756
3757 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003758 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003759 I915_FORMAT_MOD_X_TILED)
3760 latency += 15;
3761
Lyude656d1b82016-08-17 15:55:54 -04003762 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003763 * If any of the planes on this pipe don't enable wm levels that
3764 * incur memory latencies higher than sagv_block_time_us we
3765 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003766 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003767 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003768 return false;
3769 }
3770
3771 return true;
3772}
3773
Damien Lespiaub9cec072014-11-04 17:06:43 +00003774static void
3775skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003776 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003777 struct skl_ddb_entry *alloc, /* out */
3778 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003779{
Matt Roperc107acf2016-05-12 07:06:01 -07003780 struct drm_atomic_state *state = cstate->base.state;
3781 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3782 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003783 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003784 unsigned int pipe_size, ddb_size;
3785 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003786
Matt Ropera6d3460e2016-05-12 07:06:04 -07003787 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003788 alloc->start = 0;
3789 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003790 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003791 return;
3792 }
3793
Matt Ropera6d3460e2016-05-12 07:06:04 -07003794 if (intel_state->active_pipe_changes)
3795 *num_active = hweight32(intel_state->active_crtcs);
3796 else
3797 *num_active = hweight32(dev_priv->active_crtcs);
3798
Deepak M6f3fff62016-09-15 15:01:10 +05303799 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3800 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003801
Mahesh Kumar9a9e3dfd2018-01-30 11:49:10 -02003802 if (INTEL_GEN(dev_priv) < 11)
3803 ddb_size -= 4; /* 4 blocks for bypass path allocation */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003804
Matt Roperc107acf2016-05-12 07:06:01 -07003805 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003806 * If the state doesn't change the active CRTC's, then there's
3807 * no need to recalculate; the existing pipe allocation limits
3808 * should remain unchanged. Note that we're safe from racing
3809 * commits since any racing commit that changes the active CRTC
3810 * list would need to grab _all_ crtc locks, including the one
3811 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003812 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003813 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003814 /*
3815 * alloc may be cleared by clear_intel_crtc_state,
3816 * copy from old state to be sure
3817 */
3818 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003819 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003820 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003821
3822 nth_active_pipe = hweight32(intel_state->active_crtcs &
3823 (drm_crtc_mask(for_crtc) - 1));
3824 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3825 alloc->start = nth_active_pipe * ddb_size / *num_active;
3826 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003827}
3828
Matt Roperc107acf2016-05-12 07:06:01 -07003829static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003830{
Matt Roperc107acf2016-05-12 07:06:01 -07003831 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003832 return 32;
3833
3834 return 8;
3835}
3836
Damien Lespiaua269c582014-11-04 17:06:49 +00003837static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3838{
3839 entry->start = reg & 0x3ff;
3840 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003841 if (entry->end)
3842 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003843}
3844
Mahesh Kumarddf34312018-04-09 09:11:03 +05303845static void
3846skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3847 const enum pipe pipe,
3848 const enum plane_id plane_id,
3849 struct skl_ddb_allocation *ddb /* out */)
3850{
3851 u32 val, val2 = 0;
3852 int fourcc, pixel_format;
3853
3854 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3855 if (plane_id == PLANE_CURSOR) {
3856 val = I915_READ(CUR_BUF_CFG(pipe));
3857 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3858 return;
3859 }
3860
3861 val = I915_READ(PLANE_CTL(pipe, plane_id));
3862
3863 /* No DDB allocated for disabled planes */
3864 if (!(val & PLANE_CTL_ENABLE))
3865 return;
3866
3867 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3868 fourcc = skl_format_to_fourcc(pixel_format,
3869 val & PLANE_CTL_ORDER_RGBX,
3870 val & PLANE_CTL_ALPHA_MASK);
3871
3872 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3873 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
3874
3875 if (fourcc == DRM_FORMAT_NV12) {
3876 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val2);
3877 skl_ddb_entry_init_from_hw(&ddb->uv_plane[pipe][plane_id], val);
3878 } else {
3879 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3880 }
3881}
3882
Damien Lespiau08db6652014-11-04 17:06:52 +00003883void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3884 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003885{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003886 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003887
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003888 memset(ddb, 0, sizeof(*ddb));
3889
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303890 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
3891
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003892 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003893 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003894 enum plane_id plane_id;
3895 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003896
3897 power_domain = POWER_DOMAIN_PIPE(pipe);
3898 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003899 continue;
3900
Mahesh Kumarddf34312018-04-09 09:11:03 +05303901 for_each_plane_id_on_crtc(crtc, plane_id)
3902 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3903 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02003904
3905 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003906 }
3907}
3908
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003909/*
3910 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3911 * The bspec defines downscale amount as:
3912 *
3913 * """
3914 * Horizontal down scale amount = maximum[1, Horizontal source size /
3915 * Horizontal destination size]
3916 * Vertical down scale amount = maximum[1, Vertical source size /
3917 * Vertical destination size]
3918 * Total down scale amount = Horizontal down scale amount *
3919 * Vertical down scale amount
3920 * """
3921 *
3922 * Return value is provided in 16.16 fixed point form to retain fractional part.
3923 * Caller should take care of dividing & rounding off the value.
3924 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303925static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003926skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3927 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003928{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003929 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003930 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303931 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3932 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003933
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003934 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303935 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003936
3937 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003938 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003939 /*
3940 * Cursors only support 0/180 degree rotation,
3941 * hence no need to account for rotation here.
3942 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303943 src_w = pstate->base.src_w >> 16;
3944 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003945 dst_w = pstate->base.crtc_w;
3946 dst_h = pstate->base.crtc_h;
3947 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003948 /*
3949 * Src coordinates are already rotated by 270 degrees for
3950 * the 90/270 degree plane rotation cases (to match the
3951 * GTT mapping), hence no need to account for rotation here.
3952 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303953 src_w = drm_rect_width(&pstate->base.src) >> 16;
3954 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003955 dst_w = drm_rect_width(&pstate->base.dst);
3956 dst_h = drm_rect_height(&pstate->base.dst);
3957 }
3958
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303959 fp_w_ratio = div_fixed16(src_w, dst_w);
3960 fp_h_ratio = div_fixed16(src_h, dst_h);
3961 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3962 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003963
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303964 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003965}
3966
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303967static uint_fixed_16_16_t
3968skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
3969{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303970 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303971
3972 if (!crtc_state->base.enable)
3973 return pipe_downscale;
3974
3975 if (crtc_state->pch_pfit.enabled) {
3976 uint32_t src_w, src_h, dst_w, dst_h;
3977 uint32_t pfit_size = crtc_state->pch_pfit.size;
3978 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3979 uint_fixed_16_16_t downscale_h, downscale_w;
3980
3981 src_w = crtc_state->pipe_src_w;
3982 src_h = crtc_state->pipe_src_h;
3983 dst_w = pfit_size >> 16;
3984 dst_h = pfit_size & 0xffff;
3985
3986 if (!dst_w || !dst_h)
3987 return pipe_downscale;
3988
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303989 fp_w_ratio = div_fixed16(src_w, dst_w);
3990 fp_h_ratio = div_fixed16(src_h, dst_h);
3991 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3992 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303993
3994 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
3995 }
3996
3997 return pipe_downscale;
3998}
3999
4000int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4001 struct intel_crtc_state *cstate)
4002{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004003 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304004 struct drm_crtc_state *crtc_state = &cstate->base;
4005 struct drm_atomic_state *state = crtc_state->state;
4006 struct drm_plane *plane;
4007 const struct drm_plane_state *pstate;
4008 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004009 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304010 uint32_t pipe_max_pixel_rate;
4011 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304012 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304013
4014 if (!cstate->base.enable)
4015 return 0;
4016
4017 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4018 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304019 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304020 int bpp;
4021
4022 if (!intel_wm_plane_visible(cstate,
4023 to_intel_plane_state(pstate)))
4024 continue;
4025
4026 if (WARN_ON(!pstate->fb))
4027 return -EINVAL;
4028
4029 intel_pstate = to_intel_plane_state(pstate);
4030 plane_downscale = skl_plane_downscale_amount(cstate,
4031 intel_pstate);
4032 bpp = pstate->fb->format->cpp[0] * 8;
4033 if (bpp == 64)
4034 plane_downscale = mul_fixed16(plane_downscale,
4035 fp_9_div_8);
4036
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304037 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304038 }
4039 pipe_downscale = skl_pipe_downscale_amount(cstate);
4040
4041 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4042
4043 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004044 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4045
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004046 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004047 dotclk *= 2;
4048
4049 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304050
4051 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004052 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304053 return -EINVAL;
4054 }
4055
4056 return 0;
4057}
4058
Damien Lespiaub9cec072014-11-04 17:06:43 +00004059static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07004060skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
4061 const struct drm_plane_state *pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304062 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004063{
Mahesh Kumarb879d582018-04-09 09:11:01 +05304064 struct intel_plane *intel_plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004065 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304066 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004067 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004068 struct drm_framebuffer *fb;
4069 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304070 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07004071
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004072 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004073 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004074
4075 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004076 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004077
Mahesh Kumarb879d582018-04-09 09:11:01 +05304078 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004079 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304080 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004081 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004082
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004083 /*
4084 * Src coordinates are already rotated by 270 degrees for
4085 * the 90/270 degree plane rotation cases (to match the
4086 * GTT mapping), hence no need to account for rotation here.
4087 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004088 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4089 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004090
Mahesh Kumarb879d582018-04-09 09:11:01 +05304091 /* UV plane does 1/2 pixel sub-sampling */
4092 if (plane == 1 && format == DRM_FORMAT_NV12) {
4093 width /= 2;
4094 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004095 }
4096
Mahesh Kumarb879d582018-04-09 09:11:01 +05304097 data_rate = width * height * fb->format->cpp[plane];
4098
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004099 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004100
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304101 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004102}
4103
4104/*
4105 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4106 * a 8192x4096@32bpp framebuffer:
4107 * 3 * 4096 * 8192 * 4 < 2^32
4108 */
4109static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004110skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304111 unsigned int *plane_data_rate,
4112 unsigned int *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004113{
Matt Roper9c74d822016-05-12 07:05:58 -07004114 struct drm_crtc_state *cstate = &intel_cstate->base;
4115 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004116 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004117 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004118 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004119
4120 if (WARN_ON(!state))
4121 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004122
Matt Ropera1de91e2016-05-12 07:05:57 -07004123 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004124 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004125 enum plane_id plane_id = to_intel_plane(plane)->id;
4126 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004127
Mahesh Kumarb879d582018-04-09 09:11:01 +05304128 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004129 rate = skl_plane_relative_data_rate(intel_cstate,
4130 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004131 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004132
4133 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004134
Mahesh Kumarb879d582018-04-09 09:11:01 +05304135 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004136 rate = skl_plane_relative_data_rate(intel_cstate,
4137 pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304138 uv_plane_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004139
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004140 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004141 }
4142
4143 return total_data_rate;
4144}
4145
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004146static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304147skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004148{
4149 struct drm_framebuffer *fb = pstate->fb;
4150 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4151 uint32_t src_w, src_h;
4152 uint32_t min_scanlines = 8;
4153 uint8_t plane_bpp;
4154
4155 if (WARN_ON(!fb))
4156 return 0;
4157
Mahesh Kumarb879d582018-04-09 09:11:01 +05304158 /* For packed formats, and uv-plane, return 0 */
4159 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004160 return 0;
4161
4162 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004163 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004164 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4165 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4166 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004167 return 8;
4168
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004169 /*
4170 * Src coordinates are already rotated by 270 degrees for
4171 * the 90/270 degree plane rotation cases (to match the
4172 * GTT mapping), hence no need to account for rotation here.
4173 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004174 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4175 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004176
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004177 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304178 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004179 src_w /= 2;
4180 src_h /= 2;
4181 }
4182
Mahesh Kumarb879d582018-04-09 09:11:01 +05304183 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004184
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004185 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004186 switch (plane_bpp) {
4187 case 1:
4188 min_scanlines = 32;
4189 break;
4190 case 2:
4191 min_scanlines = 16;
4192 break;
4193 case 4:
4194 min_scanlines = 8;
4195 break;
4196 case 8:
4197 min_scanlines = 4;
4198 break;
4199 default:
4200 WARN(1, "Unsupported pixel depth %u for rotation",
4201 plane_bpp);
4202 min_scanlines = 32;
4203 }
4204 }
4205
4206 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4207}
4208
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004209static void
4210skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304211 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004212{
4213 const struct drm_plane_state *pstate;
4214 struct drm_plane *plane;
4215
4216 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004217 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004218
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004219 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004220 continue;
4221
4222 if (!pstate->visible)
4223 continue;
4224
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004225 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304226 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004227 }
4228
4229 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4230}
4231
Matt Roperc107acf2016-05-12 07:06:01 -07004232static int
Matt Roper024c9042015-09-24 15:53:11 -07004233skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004234 struct skl_ddb_allocation *ddb /* out */)
4235{
Matt Roperc107acf2016-05-12 07:06:01 -07004236 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004237 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004238 struct drm_device *dev = crtc->dev;
4239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4240 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004241 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004242 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004243 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304244 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004245 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004246 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004247 int num_active;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304248 unsigned int plane_data_rate[I915_MAX_PLANES] = {};
4249 unsigned int uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304250 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004251
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004252 /* Clear the partitioning for disabled planes. */
4253 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304254 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004255
Matt Ropera6d3460e2016-05-12 07:06:04 -07004256 if (WARN_ON(!state))
4257 return 0;
4258
Matt Roperc107acf2016-05-12 07:06:01 -07004259 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004260 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004261 return 0;
4262 }
4263
Matt Ropera6d3460e2016-05-12 07:06:04 -07004264 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004265 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304266 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004267 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004268
Mahesh Kumarb879d582018-04-09 09:11:01 +05304269 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004270
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004271 /*
4272 * 1. Allocate the mininum required blocks for each active plane
4273 * and allocate the cursor, it doesn't require extra allocation
4274 * proportional to the data rate.
4275 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004276
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004277 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304278 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304279 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004280 }
4281
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304282 if (total_min_blocks > alloc_size) {
4283 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4284 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4285 alloc_size);
4286 return -EINVAL;
4287 }
4288
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004289 alloc_size -= total_min_blocks;
4290 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004291 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4292
Damien Lespiaub9cec072014-11-04 17:06:43 +00004293 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004294 * 2. Distribute the remaining space in proportion to the amount of
4295 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004296 *
4297 * FIXME: we may not allocate every single block here.
4298 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004299 total_data_rate = skl_get_total_relative_data_rate(cstate,
4300 plane_data_rate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304301 uv_plane_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07004302 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004303 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004304
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004305 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004306 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304307 unsigned int data_rate, uv_data_rate;
4308 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004309
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004310 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004311 continue;
4312
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004313 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004314
4315 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004316 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004317 * promote the expression to 64 bits to avoid overflowing, the
4318 * result is < available as data_rate / total_data_rate < 1
4319 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004320 plane_blocks = minimum[plane_id];
4321 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4322 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004323
Matt Roperc107acf2016-05-12 07:06:01 -07004324 /* Leave disabled planes at (0,0) */
4325 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004326 ddb->plane[pipe][plane_id].start = start;
4327 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004328 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004329
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004330 start += plane_blocks;
4331
Mahesh Kumarb879d582018-04-09 09:11:01 +05304332 /* Allocate DDB for UV plane for planar format/NV12 */
4333 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004334
Mahesh Kumarb879d582018-04-09 09:11:01 +05304335 uv_plane_blocks = uv_minimum[plane_id];
4336 uv_plane_blocks += div_u64((uint64_t)alloc_size * uv_data_rate,
4337 total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004338
Mahesh Kumarb879d582018-04-09 09:11:01 +05304339 if (uv_data_rate) {
4340 ddb->uv_plane[pipe][plane_id].start = start;
4341 ddb->uv_plane[pipe][plane_id].end =
4342 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004343 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004344
Mahesh Kumarb879d582018-04-09 09:11:01 +05304345 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004346 }
4347
Matt Roperc107acf2016-05-12 07:06:01 -07004348 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004349}
4350
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004351/*
4352 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004353 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004354 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4355 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4356*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004357static uint_fixed_16_16_t
4358skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004359 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004360{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304361 uint32_t wm_intermediate_val;
4362 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004363
4364 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304365 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004366
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304367 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004368 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004369
4370 if (INTEL_GEN(dev_priv) >= 10)
4371 ret = add_fixed16_u32(ret, 1);
4372
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004373 return ret;
4374}
4375
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304376static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4377 uint32_t pipe_htotal,
4378 uint32_t latency,
4379 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004380{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004381 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304382 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004383
4384 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304385 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004386
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004387 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304388 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4389 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304390 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004391 return ret;
4392}
4393
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304394static uint_fixed_16_16_t
4395intel_get_linetime_us(struct intel_crtc_state *cstate)
4396{
4397 uint32_t pixel_rate;
4398 uint32_t crtc_htotal;
4399 uint_fixed_16_16_t linetime_us;
4400
4401 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304402 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304403
4404 pixel_rate = cstate->pixel_rate;
4405
4406 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304407 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304408
4409 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304410 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304411
4412 return linetime_us;
4413}
4414
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304415static uint32_t
4416skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4417 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004418{
4419 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304420 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004421
4422 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004423 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004424 return 0;
4425
4426 /*
4427 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4428 * with additional adjustments for plane-specific scaling.
4429 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004430 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004431 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004432
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304433 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4434 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004435}
4436
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304437static int
4438skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4439 struct intel_crtc_state *cstate,
4440 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304441 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304442{
4443 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4444 const struct drm_plane_state *pstate = &intel_pstate->base;
4445 const struct drm_framebuffer *fb = pstate->fb;
4446 uint32_t interm_pbpl;
4447 struct intel_atomic_state *state =
4448 to_intel_atomic_state(cstate->base.state);
4449 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4450
4451 if (!intel_wm_plane_visible(cstate, intel_pstate))
4452 return 0;
4453
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304454 /* only NV12 format has two planes */
4455 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4456 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4457 return -EINVAL;
4458 }
4459
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304460 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4461 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4462 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4463 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4464 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4465 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4466 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304467 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304468
4469 if (plane->id == PLANE_CURSOR) {
4470 wp->width = intel_pstate->base.crtc_w;
4471 } else {
4472 /*
4473 * Src coordinates are already rotated by 270 degrees for
4474 * the 90/270 degree plane rotation cases (to match the
4475 * GTT mapping), hence no need to account for rotation here.
4476 */
4477 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4478 }
4479
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304480 if (plane_id == 1 && wp->is_planar)
4481 wp->width /= 2;
4482
4483 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304484 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4485 intel_pstate);
4486
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004487 if (INTEL_GEN(dev_priv) >= 11 &&
4488 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4489 wp->dbuf_block_size = 256;
4490 else
4491 wp->dbuf_block_size = 512;
4492
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304493 if (drm_rotation_90_or_270(pstate->rotation)) {
4494
4495 switch (wp->cpp) {
4496 case 1:
4497 wp->y_min_scanlines = 16;
4498 break;
4499 case 2:
4500 wp->y_min_scanlines = 8;
4501 break;
4502 case 4:
4503 wp->y_min_scanlines = 4;
4504 break;
4505 default:
4506 MISSING_CASE(wp->cpp);
4507 return -EINVAL;
4508 }
4509 } else {
4510 wp->y_min_scanlines = 4;
4511 }
4512
4513 if (apply_memory_bw_wa)
4514 wp->y_min_scanlines *= 2;
4515
4516 wp->plane_bytes_per_line = wp->width * wp->cpp;
4517 if (wp->y_tiled) {
4518 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004519 wp->y_min_scanlines,
4520 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304521
4522 if (INTEL_GEN(dev_priv) >= 10)
4523 interm_pbpl++;
4524
4525 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4526 wp->y_min_scanlines);
4527 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004528 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4529 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304530 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4531 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004532 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4533 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304534 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4535 }
4536
4537 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4538 wp->plane_blocks_per_line);
4539 wp->linetime_us = fixed16_to_u32_round_up(
4540 intel_get_linetime_us(cstate));
4541
4542 return 0;
4543}
4544
Matt Roper55994c22016-05-12 07:06:08 -07004545static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4546 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304547 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004548 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004549 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304550 const struct skl_wm_params *wp,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304551 const struct skl_wm_level *result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304552 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004553{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304554 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004555 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304556 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304557 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004558 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004559 struct intel_atomic_state *state =
4560 to_intel_atomic_state(cstate->base.state);
4561 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004562 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004563
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004564 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004565 !intel_wm_plane_visible(cstate, intel_pstate)) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304566 result->plane_en = false;
Matt Roper55994c22016-05-12 07:06:08 -07004567 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004568 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004569
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004570 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304571 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4572 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004573 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304574 latency += 4;
4575
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304576 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004577 latency += 15;
4578
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304579 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004580 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304581 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004582 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004583 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304584 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004585
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304586 if (wp->y_tiled) {
4587 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004588 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304589 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004590 wp->dbuf_block_size < 1) &&
4591 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1))
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004592 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004593 else if (ddb_allocation >=
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304594 fixed16_to_u32_round_up(wp->plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304595 selected_result = min_fixed16(method1, method2);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304596 else if (latency >= wp->linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304597 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004598 else
4599 selected_result = method1;
4600 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004601
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304602 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304603 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304604 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004605
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004606 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304607 if (level == 0 && wp->rc_surface)
4608 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004609
4610 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004611 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304612 if (wp->y_tiled) {
4613 res_blocks += fixed16_to_u32_round_up(
4614 wp->y_tile_minimum);
4615 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004616 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004617 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004618 }
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304619
4620 /*
4621 * Make sure result blocks for higher latency levels are atleast
4622 * as high as level below the current level.
4623 * Assumption in DDB algorithm optimization for special cases.
4624 * Also covers Display WA #1125 for RC.
4625 */
4626 if (result_prev->plane_res_b > res_blocks)
4627 res_blocks = result_prev->plane_res_b;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004628 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004629
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004630 if (INTEL_GEN(dev_priv) >= 11) {
4631 if (wp->y_tiled) {
4632 uint32_t extra_lines;
4633 uint_fixed_16_16_t fp_min_disp_buf_needed;
4634
4635 if (res_lines % wp->y_min_scanlines == 0)
4636 extra_lines = wp->y_min_scanlines;
4637 else
4638 extra_lines = wp->y_min_scanlines * 2 -
4639 res_lines % wp->y_min_scanlines;
4640
4641 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4642 extra_lines,
4643 wp->plane_blocks_per_line);
4644 min_disp_buf_needed = fixed16_to_u32_round_up(
4645 fp_min_disp_buf_needed);
4646 } else {
4647 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4648 }
4649 } else {
4650 min_disp_buf_needed = res_blocks;
4651 }
4652
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004653 if ((level > 0 && res_lines > 31) ||
4654 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004655 min_disp_buf_needed >= ddb_allocation) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304656 result->plane_en = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004657
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004658 /*
4659 * If there are no valid level 0 watermarks, then we can't
4660 * support this display configuration.
4661 */
4662 if (level) {
4663 return 0;
4664 } else {
4665 struct drm_plane *plane = pstate->plane;
4666
4667 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4668 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4669 plane->base.id, plane->name,
4670 res_blocks, ddb_allocation, res_lines);
4671 return -EINVAL;
4672 }
Matt Roper55994c22016-05-12 07:06:08 -07004673 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004674
Mahesh Kumar08d0e872018-04-09 09:11:07 +05304675 /*
4676 * Display WA #826 (SKL:ALL, BXT:ALL) & #1059 (CNL:A)
4677 * disable wm level 1-7 on NV12 planes
4678 */
4679 if (wp->is_planar && level >= 1 &&
4680 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
4681 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))) {
4682 result->plane_en = false;
4683 return 0;
4684 }
4685
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004686 /* The number of lines are ignored for the level 0 watermark. */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304687 result->plane_res_b = res_blocks;
4688 result->plane_res_l = res_lines;
4689 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004690
Matt Roper55994c22016-05-12 07:06:08 -07004691 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004692}
4693
Matt Roperf4a96752016-05-12 07:06:06 -07004694static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304695skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004696 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304697 struct intel_crtc_state *cstate,
4698 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304699 const struct skl_wm_params *wm_params,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304700 struct skl_plane_wm *wm,
4701 int plane_id)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004702{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004703 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4704 struct drm_plane *plane = intel_pstate->base.plane;
4705 struct intel_plane *intel_plane = to_intel_plane(plane);
4706 uint16_t ddb_blocks;
4707 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304708 int level, max_level = ilk_wm_max_level(dev_priv);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304709 enum plane_id intel_plane_id = intel_plane->id;
Matt Roper55994c22016-05-12 07:06:08 -07004710 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004711
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304712 if (WARN_ON(!intel_pstate->base.fb))
4713 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004714
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304715 ddb_blocks = plane_id ?
4716 skl_ddb_entry_size(&ddb->uv_plane[pipe][intel_plane_id]) :
4717 skl_ddb_entry_size(&ddb->plane[pipe][intel_plane_id]);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004718
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304719 for (level = 0; level <= max_level; level++) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304720 struct skl_wm_level *result = plane_id ? &wm->uv_wm[level] :
4721 &wm->wm[level];
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304722 struct skl_wm_level *result_prev;
4723
4724 if (level)
4725 result_prev = plane_id ? &wm->uv_wm[level - 1] :
4726 &wm->wm[level - 1];
4727 else
4728 result_prev = plane_id ? &wm->uv_wm[0] : &wm->wm[0];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304729
4730 ret = skl_compute_plane_wm(dev_priv,
4731 cstate,
4732 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004733 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304734 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304735 wm_params,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304736 result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304737 result);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304738 if (ret)
4739 return ret;
4740 }
Matt Roperf4a96752016-05-12 07:06:06 -07004741
Mahesh Kumarb879d582018-04-09 09:11:01 +05304742 if (intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
4743 wm->is_planar = true;
4744
Matt Roperf4a96752016-05-12 07:06:06 -07004745 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004746}
4747
Damien Lespiau407b50f2014-11-04 17:06:57 +00004748static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004749skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004750{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304751 struct drm_atomic_state *state = cstate->base.state;
4752 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304753 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304754 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004755
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304756 linetime_us = intel_get_linetime_us(cstate);
4757
4758 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004759 return 0;
4760
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304761 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304762
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304763 /* Display WA #1135: bxt:ALL GLK:ALL */
4764 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4765 dev_priv->ipc_enabled)
4766 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304767
4768 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004769}
4770
Matt Roper024c9042015-09-24 15:53:11 -07004771static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304772 struct skl_wm_params *wp,
4773 struct skl_wm_level *wm_l0,
4774 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004775 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004776{
Kumar, Maheshca476672017-08-17 19:15:24 +05304777 struct drm_device *dev = cstate->base.crtc->dev;
4778 const struct drm_i915_private *dev_priv = to_i915(dev);
4779 uint16_t trans_min, trans_y_tile_min;
4780 const uint16_t trans_amount = 10; /* This is configurable amount */
4781 uint16_t trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004782
Kumar, Maheshca476672017-08-17 19:15:24 +05304783 if (!cstate->base.active)
4784 goto exit;
4785
4786 /* Transition WM are not recommended by HW team for GEN9 */
4787 if (INTEL_GEN(dev_priv) <= 9)
4788 goto exit;
4789
4790 /* Transition WM don't make any sense if ipc is disabled */
4791 if (!dev_priv->ipc_enabled)
4792 goto exit;
4793
Chris Wilsonbe3fa662017-11-15 10:50:35 +00004794 trans_min = 0;
Kumar, Maheshca476672017-08-17 19:15:24 +05304795 if (INTEL_GEN(dev_priv) >= 10)
4796 trans_min = 4;
4797
4798 trans_offset_b = trans_min + trans_amount;
4799
4800 if (wp->y_tiled) {
4801 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4802 wp->y_tile_minimum);
4803 res_blocks = max(wm_l0->plane_res_b, trans_y_tile_min) +
4804 trans_offset_b;
4805 } else {
4806 res_blocks = wm_l0->plane_res_b + trans_offset_b;
4807
4808 /* WA BUG:1938466 add one block for non y-tile planes */
4809 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4810 res_blocks += 1;
4811
4812 }
4813
4814 res_blocks += 1;
4815
4816 if (res_blocks < ddb_allocation) {
4817 trans_wm->plane_res_b = res_blocks;
4818 trans_wm->plane_en = true;
4819 return;
4820 }
4821
4822exit:
Lyudea62163e2016-10-04 14:28:20 -04004823 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004824}
4825
Matt Roper55994c22016-05-12 07:06:08 -07004826static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4827 struct skl_ddb_allocation *ddb,
4828 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004829{
Matt Roper024c9042015-09-24 15:53:11 -07004830 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304831 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004832 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304833 struct drm_plane *plane;
4834 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004835 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004836 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004837
Lyudea62163e2016-10-04 14:28:20 -04004838 /*
4839 * We'll only calculate watermarks for planes that are actually
4840 * enabled, so make sure all other planes are set as disabled.
4841 */
4842 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4843
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304844 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4845 const struct intel_plane_state *intel_pstate =
4846 to_intel_plane_state(pstate);
4847 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304848 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304849 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4850 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304851
4852 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304853 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304854
4855 ret = skl_compute_plane_wm_params(dev_priv, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304856 intel_pstate, &wm_params, 0);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304857 if (ret)
4858 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004859
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004860 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304861 intel_pstate, &wm_params, wm, 0);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304862 if (ret)
4863 return ret;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304864
Kumar, Maheshca476672017-08-17 19:15:24 +05304865 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4866 ddb_blocks, &wm->trans_wm);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304867
4868 /* uv plane watermarks must also be validated for NV12/Planar */
4869 if (wm_params.is_planar) {
4870 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4871 wm->is_planar = true;
4872
4873 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4874 intel_pstate,
4875 &wm_params, 1);
4876 if (ret)
4877 return ret;
4878
4879 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
4880 intel_pstate, &wm_params,
4881 wm, 1);
4882 if (ret)
4883 return ret;
4884 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004885 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304886
Matt Roper024c9042015-09-24 15:53:11 -07004887 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004888
Matt Roper55994c22016-05-12 07:06:08 -07004889 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004890}
4891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004892static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4893 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004894 const struct skl_ddb_entry *entry)
4895{
4896 if (entry->end)
4897 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4898 else
4899 I915_WRITE(reg, 0);
4900}
4901
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004902static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4903 i915_reg_t reg,
4904 const struct skl_wm_level *level)
4905{
4906 uint32_t val = 0;
4907
4908 if (level->plane_en) {
4909 val |= PLANE_WM_EN;
4910 val |= level->plane_res_b;
4911 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4912 }
4913
4914 I915_WRITE(reg, val);
4915}
4916
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004917static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4918 const struct skl_plane_wm *wm,
4919 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004920 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004921{
4922 struct drm_crtc *crtc = &intel_crtc->base;
4923 struct drm_device *dev = crtc->dev;
4924 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004925 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004926 enum pipe pipe = intel_crtc->pipe;
4927
4928 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004929 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004930 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004931 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004932 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004933 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004934
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004935 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4936 &ddb->plane[pipe][plane_id]);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304937 if (INTEL_GEN(dev_priv) >= 11)
4938 return skl_ddb_entry_write(dev_priv,
4939 PLANE_BUF_CFG(pipe, plane_id),
4940 &ddb->plane[pipe][plane_id]);
4941 if (wm->is_planar) {
4942 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4943 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02004944 skl_ddb_entry_write(dev_priv,
4945 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05304946 &ddb->plane[pipe][plane_id]);
4947 } else {
4948 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4949 &ddb->plane[pipe][plane_id]);
4950 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
4951 }
Lyude62e0fb82016-08-22 12:50:08 -04004952}
4953
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004954static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4955 const struct skl_plane_wm *wm,
4956 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004957{
4958 struct drm_crtc *crtc = &intel_crtc->base;
4959 struct drm_device *dev = crtc->dev;
4960 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004961 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004962 enum pipe pipe = intel_crtc->pipe;
4963
4964 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004965 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4966 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004967 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004968 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004969
4970 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004971 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004972}
4973
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004974bool skl_wm_level_equals(const struct skl_wm_level *l1,
4975 const struct skl_wm_level *l2)
4976{
4977 if (l1->plane_en != l2->plane_en)
4978 return false;
4979
4980 /* If both planes aren't enabled, the rest shouldn't matter */
4981 if (!l1->plane_en)
4982 return true;
4983
4984 return (l1->plane_res_l == l2->plane_res_l &&
4985 l1->plane_res_b == l2->plane_res_b);
4986}
4987
Lyude27082492016-08-24 07:48:10 +02004988static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4989 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004990{
Lyude27082492016-08-24 07:48:10 +02004991 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004992}
4993
Mika Kahola2b685042017-10-10 13:17:03 +03004994bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
4995 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004996 const struct skl_ddb_entry *ddb,
4997 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004998{
Mika Kahola2b685042017-10-10 13:17:03 +03004999 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005000
Mika Kahola2b685042017-10-10 13:17:03 +03005001 for_each_pipe(dev_priv, pipe) {
5002 if (pipe != ignore && entries[pipe] &&
5003 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02005004 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005005 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005006
Lyude27082492016-08-24 07:48:10 +02005007 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005008}
5009
Matt Roper55994c22016-05-12 07:06:08 -07005010static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005011 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005012 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005013 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07005014 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005015{
Matt Roperf4a96752016-05-12 07:06:06 -07005016 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07005017 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005018
Matt Roper55994c22016-05-12 07:06:08 -07005019 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
5020 if (ret)
5021 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005022
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005023 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005024 *changed = false;
5025 else
5026 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005027
Matt Roper55994c22016-05-12 07:06:08 -07005028 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005029}
5030
Matt Roper9b613022016-06-27 16:42:44 -07005031static uint32_t
5032pipes_modified(struct drm_atomic_state *state)
5033{
5034 struct drm_crtc *crtc;
5035 struct drm_crtc_state *cstate;
5036 uint32_t i, ret = 0;
5037
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005038 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07005039 ret |= drm_crtc_mask(crtc);
5040
5041 return ret;
5042}
5043
Jani Nikulabb7791b2016-10-04 12:29:17 +03005044static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005045skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5046{
5047 struct drm_atomic_state *state = cstate->base.state;
5048 struct drm_device *dev = state->dev;
5049 struct drm_crtc *crtc = cstate->base.crtc;
5050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5051 struct drm_i915_private *dev_priv = to_i915(dev);
5052 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5053 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5054 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
5055 struct drm_plane_state *plane_state;
5056 struct drm_plane *plane;
5057 enum pipe pipe = intel_crtc->pipe;
5058
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005059 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
5060 enum plane_id plane_id = to_intel_plane(plane)->id;
5061
5062 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5063 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305064 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5065 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005066 continue;
5067
5068 plane_state = drm_atomic_get_plane_state(state, plane);
5069 if (IS_ERR(plane_state))
5070 return PTR_ERR(plane_state);
5071 }
5072
5073 return 0;
5074}
5075
5076static int
5077skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005078{
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305079 const struct drm_i915_private *dev_priv = to_i915(state->dev);
Matt Roper98d39492016-05-12 07:06:03 -07005080 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper734fa012016-05-12 15:11:40 -07005081 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305082 struct intel_crtc *crtc;
5083 struct intel_crtc_state *cstate;
5084 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005085
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005086 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5087
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305088 for_each_new_intel_crtc_in_state(intel_state, crtc, cstate, i) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005089 ret = skl_allocate_pipe_ddb(cstate, ddb);
5090 if (ret)
5091 return ret;
5092
5093 ret = skl_ddb_add_affected_planes(cstate);
5094 if (ret)
5095 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005096 }
5097
5098 return 0;
5099}
5100
Matt Roper2722efb2016-08-17 15:55:55 -04005101static void
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305102skl_copy_ddb_for_pipe(struct skl_ddb_values *dst,
5103 struct skl_ddb_values *src,
5104 enum pipe pipe)
Matt Roper2722efb2016-08-17 15:55:55 -04005105{
Mahesh Kumarb879d582018-04-09 09:11:01 +05305106 memcpy(dst->ddb.uv_plane[pipe], src->ddb.uv_plane[pipe],
5107 sizeof(dst->ddb.uv_plane[pipe]));
Matt Roper2722efb2016-08-17 15:55:55 -04005108 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
5109 sizeof(dst->ddb.plane[pipe]));
Mahesh Kumar74bd8002018-04-26 19:55:15 +05305110 dst->ddb.enabled_slices = src->ddb.enabled_slices;
Matt Roper2722efb2016-08-17 15:55:55 -04005111}
5112
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005113static void
5114skl_print_wm_changes(const struct drm_atomic_state *state)
5115{
5116 const struct drm_device *dev = state->dev;
5117 const struct drm_i915_private *dev_priv = to_i915(dev);
5118 const struct intel_atomic_state *intel_state =
5119 to_intel_atomic_state(state);
5120 const struct drm_crtc *crtc;
5121 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005122 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005123 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5124 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005125 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005126
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005127 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005128 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5129 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005130
Maarten Lankhorst75704982016-11-01 12:04:10 +01005131 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005132 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005133 const struct skl_ddb_entry *old, *new;
5134
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005135 old = &old_ddb->plane[pipe][plane_id];
5136 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005137
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005138 if (skl_ddb_entry_equal(old, new))
5139 continue;
5140
Maarten Lankhorst75704982016-11-01 12:04:10 +01005141 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5142 intel_plane->base.base.id,
5143 intel_plane->base.name,
5144 old->start, old->end,
5145 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005146 }
5147 }
5148}
5149
Matt Roper98d39492016-05-12 07:06:03 -07005150static int
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305151skl_ddb_add_affected_pipes(struct drm_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005152{
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005153 struct drm_device *dev = state->dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305154 const struct drm_i915_private *dev_priv = to_i915(dev);
5155 const struct drm_crtc *crtc;
5156 const struct drm_crtc_state *cstate;
5157 struct intel_crtc *intel_crtc;
5158 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5159 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005160 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005161
5162 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005163 * When we distrust bios wm we always need to recompute to set the
5164 * expected DDB allocations for each CRTC.
5165 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305166 if (dev_priv->wm.distrust_bios_wm)
5167 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005168
5169 /*
Matt Roper98d39492016-05-12 07:06:03 -07005170 * If this transaction isn't actually touching any CRTC's, don't
5171 * bother with watermark calculation. Note that if we pass this
5172 * test, we're guaranteed to hold at least one CRTC state mutex,
5173 * which means we can safely use values like dev_priv->active_crtcs
5174 * since any racing commits that want to update them would need to
5175 * hold _all_ CRTC state mutexes.
5176 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005177 for_each_new_crtc_in_state(state, crtc, cstate, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305178 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005179
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305180 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005181 return 0;
5182
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305183 /*
5184 * If this is our first atomic update following hardware readout,
5185 * we can't trust the DDB that the BIOS programmed for us. Let's
5186 * pretend that all pipes switched active status so that we'll
5187 * ensure a full DDB recompute.
5188 */
5189 if (dev_priv->wm.distrust_bios_wm) {
5190 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5191 state->acquire_ctx);
5192 if (ret)
5193 return ret;
5194
5195 intel_state->active_pipe_changes = ~0;
5196
5197 /*
5198 * We usually only initialize intel_state->active_crtcs if we
5199 * we're doing a modeset; make sure this field is always
5200 * initialized during the sanitization process that happens
5201 * on the first commit too.
5202 */
5203 if (!intel_state->modeset)
5204 intel_state->active_crtcs = dev_priv->active_crtcs;
5205 }
5206
5207 /*
5208 * If the modeset changes which CRTC's are active, we need to
5209 * recompute the DDB allocation for *all* active pipes, even
5210 * those that weren't otherwise being modified in any way by this
5211 * atomic commit. Due to the shrinking of the per-pipe allocations
5212 * when new active CRTC's are added, it's possible for a pipe that
5213 * we were already using and aren't changing at all here to suddenly
5214 * become invalid if its DDB needs exceeds its new allocation.
5215 *
5216 * Note that if we wind up doing a full DDB recompute, we can't let
5217 * any other display updates race with this transaction, so we need
5218 * to grab the lock on *all* CRTC's.
5219 */
5220 if (intel_state->active_pipe_changes) {
5221 realloc_pipes = ~0;
5222 intel_state->wm_results.dirty_pipes = ~0;
5223 }
5224
5225 /*
5226 * We're not recomputing for the pipes not included in the commit, so
5227 * make sure we start with the current state.
5228 */
5229 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5230 struct intel_crtc_state *cstate;
5231
5232 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5233 if (IS_ERR(cstate))
5234 return PTR_ERR(cstate);
5235 }
5236
5237 return 0;
5238}
5239
5240static int
5241skl_compute_wm(struct drm_atomic_state *state)
5242{
5243 struct drm_crtc *crtc;
5244 struct drm_crtc_state *cstate;
5245 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5246 struct skl_ddb_values *results = &intel_state->wm_results;
5247 struct skl_pipe_wm *pipe_wm;
5248 bool changed = false;
5249 int ret, i;
5250
Matt Roper734fa012016-05-12 15:11:40 -07005251 /* Clear all dirty flags */
5252 results->dirty_pipes = 0;
5253
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305254 ret = skl_ddb_add_affected_pipes(state, &changed);
5255 if (ret || !changed)
5256 return ret;
5257
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005258 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005259 if (ret)
5260 return ret;
5261
Matt Roper734fa012016-05-12 15:11:40 -07005262 /*
5263 * Calculate WM's for all pipes that are part of this transaction.
5264 * Note that the DDB allocation above may have added more CRTC's that
5265 * weren't otherwise being modified (and set bits in dirty_pipes) if
5266 * pipe allocations had to change.
5267 *
5268 * FIXME: Now that we're doing this in the atomic check phase, we
5269 * should allow skl_update_pipe_wm() to return failure in cases where
5270 * no suitable watermark values can be found.
5271 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005272 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005273 struct intel_crtc_state *intel_cstate =
5274 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005275 const struct skl_pipe_wm *old_pipe_wm =
5276 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005277
5278 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005279 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5280 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005281 if (ret)
5282 return ret;
5283
5284 if (changed)
5285 results->dirty_pipes |= drm_crtc_mask(crtc);
5286
5287 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5288 /* This pipe's WM's did not change */
5289 continue;
5290
5291 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005292 }
5293
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005294 skl_print_wm_changes(state);
5295
Matt Roper98d39492016-05-12 07:06:03 -07005296 return 0;
5297}
5298
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005299static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5300 struct intel_crtc_state *cstate)
5301{
5302 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5303 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5304 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005305 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005306 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005307 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005308
5309 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5310 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005311
5312 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005313
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005314 for_each_plane_id_on_crtc(crtc, plane_id) {
5315 if (plane_id != PLANE_CURSOR)
5316 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5317 ddb, plane_id);
5318 else
5319 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5320 ddb);
5321 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005322}
5323
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005324static void skl_initial_wm(struct intel_atomic_state *state,
5325 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005326{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005327 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005328 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005329 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305330 struct skl_ddb_values *results = &state->wm_results;
5331 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005332 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005333
Ville Syrjälä432081b2016-10-31 22:37:03 +02005334 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005335 return;
5336
Matt Roper734fa012016-05-12 15:11:40 -07005337 mutex_lock(&dev_priv->wm.wm_mutex);
5338
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005339 if (cstate->base.active_changed)
5340 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005341
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305342 skl_copy_ddb_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005343
5344 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005345}
5346
Ville Syrjäläd8905652016-01-14 14:53:35 +02005347static void ilk_compute_wm_config(struct drm_device *dev,
5348 struct intel_wm_config *config)
5349{
5350 struct intel_crtc *crtc;
5351
5352 /* Compute the currently _active_ config */
5353 for_each_intel_crtc(dev, crtc) {
5354 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5355
5356 if (!wm->pipe_enabled)
5357 continue;
5358
5359 config->sprites_enabled |= wm->sprites_enabled;
5360 config->sprites_scaled |= wm->sprites_scaled;
5361 config->num_pipes_active++;
5362 }
5363}
5364
Matt Ropered4a6a72016-02-23 17:20:13 -08005365static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005366{
Chris Wilson91c8a322016-07-05 10:40:23 +01005367 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005368 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005369 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005370 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005371 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005372 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005373
Ville Syrjäläd8905652016-01-14 14:53:35 +02005374 ilk_compute_wm_config(dev, &config);
5375
5376 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5377 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005378
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005379 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005380 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005381 config.num_pipes_active == 1 && config.sprites_enabled) {
5382 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5383 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005384
Imre Deak820c1982013-12-17 14:46:36 +02005385 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005386 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005387 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005388 }
5389
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005390 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005391 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005392
Imre Deak820c1982013-12-17 14:46:36 +02005393 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005394
Imre Deak820c1982013-12-17 14:46:36 +02005395 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005396}
5397
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005398static void ilk_initial_watermarks(struct intel_atomic_state *state,
5399 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005400{
Matt Ropered4a6a72016-02-23 17:20:13 -08005401 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5402 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005403
Matt Ropered4a6a72016-02-23 17:20:13 -08005404 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005405 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005406 ilk_program_watermarks(dev_priv);
5407 mutex_unlock(&dev_priv->wm.wm_mutex);
5408}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005409
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005410static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5411 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005412{
5413 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5414 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5415
5416 mutex_lock(&dev_priv->wm.wm_mutex);
5417 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005418 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005419 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005420 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005421 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005422}
5423
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005424static inline void skl_wm_level_from_reg_val(uint32_t val,
5425 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005426{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005427 level->plane_en = val & PLANE_WM_EN;
5428 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5429 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5430 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005431}
5432
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005433void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5434 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005435{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005436 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005438 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005439 int level, max_level;
5440 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005441 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005442
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005443 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005444
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005445 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5446 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005447
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005448 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005449 if (plane_id != PLANE_CURSOR)
5450 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005451 else
5452 val = I915_READ(CUR_WM(pipe, level));
5453
5454 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5455 }
5456
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005457 if (plane_id != PLANE_CURSOR)
5458 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005459 else
5460 val = I915_READ(CUR_WM_TRANS(pipe));
5461
5462 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5463 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005464
Matt Roper3ef00282015-03-09 10:19:24 -07005465 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005466 return;
5467
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005468 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005469}
5470
5471void skl_wm_get_hw_state(struct drm_device *dev)
5472{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005473 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305474 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005475 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005476 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005477 struct intel_crtc *intel_crtc;
5478 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005479
Damien Lespiaua269c582014-11-04 17:06:49 +00005480 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005481 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5482 intel_crtc = to_intel_crtc(crtc);
5483 cstate = to_intel_crtc_state(crtc->state);
5484
5485 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5486
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005487 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005488 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005489 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005490
Matt Roper279e99d2016-05-12 07:06:02 -07005491 if (dev_priv->active_crtcs) {
5492 /* Fully recompute DDB on first atomic commit */
5493 dev_priv->wm.distrust_bios_wm = true;
5494 } else {
5495 /* Easy/common case; just sanitize DDB now if everything off */
5496 memset(ddb, 0, sizeof(*ddb));
5497 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005498}
5499
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005500static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5501{
5502 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005503 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005504 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005506 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005507 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005508 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005509 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005510 [PIPE_A] = WM0_PIPEA_ILK,
5511 [PIPE_B] = WM0_PIPEB_ILK,
5512 [PIPE_C] = WM0_PIPEC_IVB,
5513 };
5514
5515 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005516 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005517 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005518
Ville Syrjälä15606532016-05-13 17:55:17 +03005519 memset(active, 0, sizeof(*active));
5520
Matt Roper3ef00282015-03-09 10:19:24 -07005521 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005522
5523 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005524 u32 tmp = hw->wm_pipe[pipe];
5525
5526 /*
5527 * For active pipes LP0 watermark is marked as
5528 * enabled, and LP1+ watermaks as disabled since
5529 * we can't really reverse compute them in case
5530 * multiple pipes are active.
5531 */
5532 active->wm[0].enable = true;
5533 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5534 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5535 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5536 active->linetime = hw->wm_linetime[pipe];
5537 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005538 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005539
5540 /*
5541 * For inactive pipes, all watermark levels
5542 * should be marked as enabled but zeroed,
5543 * which is what we'd compute them to.
5544 */
5545 for (level = 0; level <= max_level; level++)
5546 active->wm[level].enable = true;
5547 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005548
5549 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005550}
5551
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005552#define _FW_WM(value, plane) \
5553 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5554#define _FW_WM_VLV(value, plane) \
5555 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5556
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005557static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5558 struct g4x_wm_values *wm)
5559{
5560 uint32_t tmp;
5561
5562 tmp = I915_READ(DSPFW1);
5563 wm->sr.plane = _FW_WM(tmp, SR);
5564 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5565 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5566 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5567
5568 tmp = I915_READ(DSPFW2);
5569 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5570 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5571 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5572 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5573 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5574 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5575
5576 tmp = I915_READ(DSPFW3);
5577 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5578 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5579 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5580 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5581}
5582
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005583static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5584 struct vlv_wm_values *wm)
5585{
5586 enum pipe pipe;
5587 uint32_t tmp;
5588
5589 for_each_pipe(dev_priv, pipe) {
5590 tmp = I915_READ(VLV_DDL(pipe));
5591
Ville Syrjälä1b313892016-11-28 19:37:08 +02005592 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005593 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005594 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005595 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005596 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005597 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005598 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005599 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5600 }
5601
5602 tmp = I915_READ(DSPFW1);
5603 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005604 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5605 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5606 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005607
5608 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005609 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5610 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5611 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005612
5613 tmp = I915_READ(DSPFW3);
5614 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5615
5616 if (IS_CHERRYVIEW(dev_priv)) {
5617 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005618 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5619 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005620
5621 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005622 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5623 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005624
5625 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005626 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5627 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005628
5629 tmp = I915_READ(DSPHOWM);
5630 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005631 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5632 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5633 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5634 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5635 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5636 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5637 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5638 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5639 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005640 } else {
5641 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005642 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5643 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005644
5645 tmp = I915_READ(DSPHOWM);
5646 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005647 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5648 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5649 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5650 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5651 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5652 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005653 }
5654}
5655
5656#undef _FW_WM
5657#undef _FW_WM_VLV
5658
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005659void g4x_wm_get_hw_state(struct drm_device *dev)
5660{
5661 struct drm_i915_private *dev_priv = to_i915(dev);
5662 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5663 struct intel_crtc *crtc;
5664
5665 g4x_read_wm_values(dev_priv, wm);
5666
5667 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5668
5669 for_each_intel_crtc(dev, crtc) {
5670 struct intel_crtc_state *crtc_state =
5671 to_intel_crtc_state(crtc->base.state);
5672 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5673 struct g4x_pipe_wm *raw;
5674 enum pipe pipe = crtc->pipe;
5675 enum plane_id plane_id;
5676 int level, max_level;
5677
5678 active->cxsr = wm->cxsr;
5679 active->hpll_en = wm->hpll_en;
5680 active->fbc_en = wm->fbc_en;
5681
5682 active->sr = wm->sr;
5683 active->hpll = wm->hpll;
5684
5685 for_each_plane_id_on_crtc(crtc, plane_id) {
5686 active->wm.plane[plane_id] =
5687 wm->pipe[pipe].plane[plane_id];
5688 }
5689
5690 if (wm->cxsr && wm->hpll_en)
5691 max_level = G4X_WM_LEVEL_HPLL;
5692 else if (wm->cxsr)
5693 max_level = G4X_WM_LEVEL_SR;
5694 else
5695 max_level = G4X_WM_LEVEL_NORMAL;
5696
5697 level = G4X_WM_LEVEL_NORMAL;
5698 raw = &crtc_state->wm.g4x.raw[level];
5699 for_each_plane_id_on_crtc(crtc, plane_id)
5700 raw->plane[plane_id] = active->wm.plane[plane_id];
5701
5702 if (++level > max_level)
5703 goto out;
5704
5705 raw = &crtc_state->wm.g4x.raw[level];
5706 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5707 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5708 raw->plane[PLANE_SPRITE0] = 0;
5709 raw->fbc = active->sr.fbc;
5710
5711 if (++level > max_level)
5712 goto out;
5713
5714 raw = &crtc_state->wm.g4x.raw[level];
5715 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5716 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5717 raw->plane[PLANE_SPRITE0] = 0;
5718 raw->fbc = active->hpll.fbc;
5719
5720 out:
5721 for_each_plane_id_on_crtc(crtc, plane_id)
5722 g4x_raw_plane_wm_set(crtc_state, level,
5723 plane_id, USHRT_MAX);
5724 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5725
5726 crtc_state->wm.g4x.optimal = *active;
5727 crtc_state->wm.g4x.intermediate = *active;
5728
5729 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5730 pipe_name(pipe),
5731 wm->pipe[pipe].plane[PLANE_PRIMARY],
5732 wm->pipe[pipe].plane[PLANE_CURSOR],
5733 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5734 }
5735
5736 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5737 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5738 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5739 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5740 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5741 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5742}
5743
5744void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5745{
5746 struct intel_plane *plane;
5747 struct intel_crtc *crtc;
5748
5749 mutex_lock(&dev_priv->wm.wm_mutex);
5750
5751 for_each_intel_plane(&dev_priv->drm, plane) {
5752 struct intel_crtc *crtc =
5753 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5754 struct intel_crtc_state *crtc_state =
5755 to_intel_crtc_state(crtc->base.state);
5756 struct intel_plane_state *plane_state =
5757 to_intel_plane_state(plane->base.state);
5758 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5759 enum plane_id plane_id = plane->id;
5760 int level;
5761
5762 if (plane_state->base.visible)
5763 continue;
5764
5765 for (level = 0; level < 3; level++) {
5766 struct g4x_pipe_wm *raw =
5767 &crtc_state->wm.g4x.raw[level];
5768
5769 raw->plane[plane_id] = 0;
5770 wm_state->wm.plane[plane_id] = 0;
5771 }
5772
5773 if (plane_id == PLANE_PRIMARY) {
5774 for (level = 0; level < 3; level++) {
5775 struct g4x_pipe_wm *raw =
5776 &crtc_state->wm.g4x.raw[level];
5777 raw->fbc = 0;
5778 }
5779
5780 wm_state->sr.fbc = 0;
5781 wm_state->hpll.fbc = 0;
5782 wm_state->fbc_en = false;
5783 }
5784 }
5785
5786 for_each_intel_crtc(&dev_priv->drm, crtc) {
5787 struct intel_crtc_state *crtc_state =
5788 to_intel_crtc_state(crtc->base.state);
5789
5790 crtc_state->wm.g4x.intermediate =
5791 crtc_state->wm.g4x.optimal;
5792 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5793 }
5794
5795 g4x_program_watermarks(dev_priv);
5796
5797 mutex_unlock(&dev_priv->wm.wm_mutex);
5798}
5799
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005800void vlv_wm_get_hw_state(struct drm_device *dev)
5801{
5802 struct drm_i915_private *dev_priv = to_i915(dev);
5803 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005804 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005805 u32 val;
5806
5807 vlv_read_wm_values(dev_priv, wm);
5808
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005809 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5810 wm->level = VLV_WM_LEVEL_PM2;
5811
5812 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005813 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005814
5815 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5816 if (val & DSP_MAXFIFO_PM5_ENABLE)
5817 wm->level = VLV_WM_LEVEL_PM5;
5818
Ville Syrjälä58590c12015-09-08 21:05:12 +03005819 /*
5820 * If DDR DVFS is disabled in the BIOS, Punit
5821 * will never ack the request. So if that happens
5822 * assume we don't have to enable/disable DDR DVFS
5823 * dynamically. To test that just set the REQ_ACK
5824 * bit to poke the Punit, but don't change the
5825 * HIGH/LOW bits so that we don't actually change
5826 * the current state.
5827 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005828 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005829 val |= FORCE_DDR_FREQ_REQ_ACK;
5830 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5831
5832 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5833 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5834 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5835 "assuming DDR DVFS is disabled\n");
5836 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5837 } else {
5838 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5839 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5840 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5841 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005842
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005843 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005844 }
5845
Ville Syrjäläff32c542017-03-02 19:14:57 +02005846 for_each_intel_crtc(dev, crtc) {
5847 struct intel_crtc_state *crtc_state =
5848 to_intel_crtc_state(crtc->base.state);
5849 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5850 const struct vlv_fifo_state *fifo_state =
5851 &crtc_state->wm.vlv.fifo_state;
5852 enum pipe pipe = crtc->pipe;
5853 enum plane_id plane_id;
5854 int level;
5855
5856 vlv_get_fifo_size(crtc_state);
5857
5858 active->num_levels = wm->level + 1;
5859 active->cxsr = wm->cxsr;
5860
Ville Syrjäläff32c542017-03-02 19:14:57 +02005861 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005862 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005863 &crtc_state->wm.vlv.raw[level];
5864
5865 active->sr[level].plane = wm->sr.plane;
5866 active->sr[level].cursor = wm->sr.cursor;
5867
5868 for_each_plane_id_on_crtc(crtc, plane_id) {
5869 active->wm[level].plane[plane_id] =
5870 wm->pipe[pipe].plane[plane_id];
5871
5872 raw->plane[plane_id] =
5873 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5874 fifo_state->plane[plane_id]);
5875 }
5876 }
5877
5878 for_each_plane_id_on_crtc(crtc, plane_id)
5879 vlv_raw_plane_wm_set(crtc_state, level,
5880 plane_id, USHRT_MAX);
5881 vlv_invalidate_wms(crtc, active, level);
5882
5883 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005884 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005885
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005886 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005887 pipe_name(pipe),
5888 wm->pipe[pipe].plane[PLANE_PRIMARY],
5889 wm->pipe[pipe].plane[PLANE_CURSOR],
5890 wm->pipe[pipe].plane[PLANE_SPRITE0],
5891 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005892 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005893
5894 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5895 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5896}
5897
Ville Syrjälä602ae832017-03-02 19:15:02 +02005898void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5899{
5900 struct intel_plane *plane;
5901 struct intel_crtc *crtc;
5902
5903 mutex_lock(&dev_priv->wm.wm_mutex);
5904
5905 for_each_intel_plane(&dev_priv->drm, plane) {
5906 struct intel_crtc *crtc =
5907 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5908 struct intel_crtc_state *crtc_state =
5909 to_intel_crtc_state(crtc->base.state);
5910 struct intel_plane_state *plane_state =
5911 to_intel_plane_state(plane->base.state);
5912 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5913 const struct vlv_fifo_state *fifo_state =
5914 &crtc_state->wm.vlv.fifo_state;
5915 enum plane_id plane_id = plane->id;
5916 int level;
5917
5918 if (plane_state->base.visible)
5919 continue;
5920
5921 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005922 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005923 &crtc_state->wm.vlv.raw[level];
5924
5925 raw->plane[plane_id] = 0;
5926
5927 wm_state->wm[level].plane[plane_id] =
5928 vlv_invert_wm_value(raw->plane[plane_id],
5929 fifo_state->plane[plane_id]);
5930 }
5931 }
5932
5933 for_each_intel_crtc(&dev_priv->drm, crtc) {
5934 struct intel_crtc_state *crtc_state =
5935 to_intel_crtc_state(crtc->base.state);
5936
5937 crtc_state->wm.vlv.intermediate =
5938 crtc_state->wm.vlv.optimal;
5939 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5940 }
5941
5942 vlv_program_watermarks(dev_priv);
5943
5944 mutex_unlock(&dev_priv->wm.wm_mutex);
5945}
5946
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005947/*
5948 * FIXME should probably kill this and improve
5949 * the real watermark readout/sanitation instead
5950 */
5951static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
5952{
5953 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5954 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5955 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5956
5957 /*
5958 * Don't touch WM1S_LP_EN here.
5959 * Doing so could cause underruns.
5960 */
5961}
5962
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005963void ilk_wm_get_hw_state(struct drm_device *dev)
5964{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005965 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005966 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005967 struct drm_crtc *crtc;
5968
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005969 ilk_init_lp_watermarks(dev_priv);
5970
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005971 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005972 ilk_pipe_wm_get_hw_state(crtc);
5973
5974 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5975 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5976 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5977
5978 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005979 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005980 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5981 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5982 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005983
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005984 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005985 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5986 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005987 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005988 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5989 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005990
5991 hw->enable_fbc_wm =
5992 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5993}
5994
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005995/**
5996 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00005997 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005998 *
5999 * Calculate watermark values for the various WM regs based on current mode
6000 * and plane configuration.
6001 *
6002 * There are several cases to deal with here:
6003 * - normal (i.e. non-self-refresh)
6004 * - self-refresh (SR) mode
6005 * - lines are large relative to FIFO size (buffer can hold up to 2)
6006 * - lines are small relative to FIFO size (buffer can hold more than 2
6007 * lines), so need to account for TLB latency
6008 *
6009 * The normal calculation is:
6010 * watermark = dotclock * bytes per pixel * latency
6011 * where latency is platform & configuration dependent (we assume pessimal
6012 * values here).
6013 *
6014 * The SR calculation is:
6015 * watermark = (trunc(latency/line time)+1) * surface width *
6016 * bytes per pixel
6017 * where
6018 * line time = htotal / dotclock
6019 * surface width = hdisplay for normal plane and 64 for cursor
6020 * and latency is assumed to be high, as above.
6021 *
6022 * The final value programmed to the register should always be rounded up,
6023 * and include an extra 2 entries to account for clock crossings.
6024 *
6025 * We don't use the sprite, so we can ignore that. And on Crestline we have
6026 * to set the non-SR watermarks to 8.
6027 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006028void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006029{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006030 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006031
6032 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006033 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006034}
6035
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306036void intel_enable_ipc(struct drm_i915_private *dev_priv)
6037{
6038 u32 val;
6039
Rodrigo Vivi4d6ef0d2017-10-02 23:36:50 -07006040 /* Display WA #0477 WaDisableIPC: skl */
6041 if (IS_SKYLAKE(dev_priv)) {
6042 dev_priv->ipc_enabled = false;
6043 return;
6044 }
6045
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306046 val = I915_READ(DISP_ARB_CTL2);
6047
6048 if (dev_priv->ipc_enabled)
6049 val |= DISP_IPC_ENABLE;
6050 else
6051 val &= ~DISP_IPC_ENABLE;
6052
6053 I915_WRITE(DISP_ARB_CTL2, val);
6054}
6055
6056void intel_init_ipc(struct drm_i915_private *dev_priv)
6057{
6058 dev_priv->ipc_enabled = false;
6059 if (!HAS_IPC(dev_priv))
6060 return;
6061
6062 dev_priv->ipc_enabled = true;
6063 intel_enable_ipc(dev_priv);
6064}
6065
Jani Nikulae2828912016-01-18 09:19:47 +02006066/*
Daniel Vetter92703882012-08-09 16:46:01 +02006067 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006068 */
6069DEFINE_SPINLOCK(mchdev_lock);
6070
6071/* Global for IPS driver to get at the current i915 device. Protected by
6072 * mchdev_lock. */
6073static struct drm_i915_private *i915_mch_dev;
6074
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006075bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006076{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006077 u16 rgvswctl;
6078
Chris Wilson67520412017-03-02 13:28:01 +00006079 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006080
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006081 rgvswctl = I915_READ16(MEMSWCTL);
6082 if (rgvswctl & MEMCTL_CMD_STS) {
6083 DRM_DEBUG("gpu busy, RCS change rejected\n");
6084 return false; /* still busy with another command */
6085 }
6086
6087 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6088 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6089 I915_WRITE16(MEMSWCTL, rgvswctl);
6090 POSTING_READ16(MEMSWCTL);
6091
6092 rgvswctl |= MEMCTL_CMD_STS;
6093 I915_WRITE16(MEMSWCTL, rgvswctl);
6094
6095 return true;
6096}
6097
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006098static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006099{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006100 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006101 u8 fmax, fmin, fstart, vstart;
6102
Daniel Vetter92703882012-08-09 16:46:01 +02006103 spin_lock_irq(&mchdev_lock);
6104
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006105 rgvmodectl = I915_READ(MEMMODECTL);
6106
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006107 /* Enable temp reporting */
6108 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6109 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6110
6111 /* 100ms RC evaluation intervals */
6112 I915_WRITE(RCUPEI, 100000);
6113 I915_WRITE(RCDNEI, 100000);
6114
6115 /* Set max/min thresholds to 90ms and 80ms respectively */
6116 I915_WRITE(RCBMAXAVG, 90000);
6117 I915_WRITE(RCBMINAVG, 80000);
6118
6119 I915_WRITE(MEMIHYST, 1);
6120
6121 /* Set up min, max, and cur for interrupt handling */
6122 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6123 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6124 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6125 MEMMODE_FSTART_SHIFT;
6126
Ville Syrjälä616847e2015-09-18 20:03:19 +03006127 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006128 PXVFREQ_PX_SHIFT;
6129
Daniel Vetter20e4d402012-08-08 23:35:39 +02006130 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6131 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006132
Daniel Vetter20e4d402012-08-08 23:35:39 +02006133 dev_priv->ips.max_delay = fstart;
6134 dev_priv->ips.min_delay = fmin;
6135 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006136
6137 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6138 fmax, fmin, fstart);
6139
6140 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6141
6142 /*
6143 * Interrupts will be enabled in ironlake_irq_postinstall
6144 */
6145
6146 I915_WRITE(VIDSTART, vstart);
6147 POSTING_READ(VIDSTART);
6148
6149 rgvmodectl |= MEMMODE_SWMODE_EN;
6150 I915_WRITE(MEMMODECTL, rgvmodectl);
6151
Daniel Vetter92703882012-08-09 16:46:01 +02006152 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006153 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006154 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006155
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006156 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006157
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006158 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6159 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006160 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006161 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006162 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006163
6164 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006165}
6166
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006167static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006168{
Daniel Vetter92703882012-08-09 16:46:01 +02006169 u16 rgvswctl;
6170
6171 spin_lock_irq(&mchdev_lock);
6172
6173 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006174
6175 /* Ack interrupts, disable EFC interrupt */
6176 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6177 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6178 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6179 I915_WRITE(DEIIR, DE_PCU_EVENT);
6180 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6181
6182 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006183 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006184 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006185 rgvswctl |= MEMCTL_CMD_STS;
6186 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006187 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006188
Daniel Vetter92703882012-08-09 16:46:01 +02006189 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006190}
6191
Daniel Vetteracbe9472012-07-26 11:50:05 +02006192/* There's a funny hw issue where the hw returns all 0 when reading from
6193 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6194 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6195 * all limits and the gpu stuck at whatever frequency it is at atm).
6196 */
Akash Goel74ef1172015-03-06 11:07:19 +05306197static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006198{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006199 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006200 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006201
Daniel Vetter20b46e52012-07-26 11:16:14 +02006202 /* Only set the down limit when we've reached the lowest level to avoid
6203 * getting more interrupts, otherwise leave this clear. This prevents a
6204 * race in the hw when coming out of rc6: There's a tiny window where
6205 * the hw runs at the minimal clock before selecting the desired
6206 * frequency, if the down threshold expires in that window we will not
6207 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006208 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006209 limits = (rps->max_freq_softlimit) << 23;
6210 if (val <= rps->min_freq_softlimit)
6211 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306212 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006213 limits = rps->max_freq_softlimit << 24;
6214 if (val <= rps->min_freq_softlimit)
6215 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306216 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006217
6218 return limits;
6219}
6220
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006221static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6222{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006223 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006224 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05306225 u32 threshold_up = 0, threshold_down = 0; /* in % */
6226 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006227
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006228 new_power = rps->power;
6229 switch (rps->power) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006230 case LOW_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006231 if (val > rps->efficient_freq + 1 &&
6232 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006233 new_power = BETWEEN;
6234 break;
6235
6236 case BETWEEN:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006237 if (val <= rps->efficient_freq &&
6238 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006239 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006240 else if (val >= rps->rp0_freq &&
6241 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006242 new_power = HIGH_POWER;
6243 break;
6244
6245 case HIGH_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006246 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6247 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006248 new_power = BETWEEN;
6249 break;
6250 }
6251 /* Max/min bins are special */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006252 if (val <= rps->min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006253 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006254 if (val >= rps->max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006255 new_power = HIGH_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006256 if (new_power == rps->power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006257 return;
6258
6259 /* Note the units here are not exactly 1us, but 1280ns. */
6260 switch (new_power) {
6261 case LOW_POWER:
6262 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306263 ei_up = 16000;
6264 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006265
6266 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306267 ei_down = 32000;
6268 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006269 break;
6270
6271 case BETWEEN:
6272 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306273 ei_up = 13000;
6274 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006275
6276 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306277 ei_down = 32000;
6278 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006279 break;
6280
6281 case HIGH_POWER:
6282 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306283 ei_up = 10000;
6284 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006285
6286 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306287 ei_down = 32000;
6288 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006289 break;
6290 }
6291
Mika Kuoppala6067a272017-02-15 15:52:59 +02006292 /* When byt can survive without system hang with dynamic
6293 * sw freq adjustments, this restriction can be lifted.
6294 */
6295 if (IS_VALLEYVIEW(dev_priv))
6296 goto skip_hw_write;
6297
Akash Goel8a586432015-03-06 11:07:18 +05306298 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006299 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306300 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006301 GT_INTERVAL_FROM_US(dev_priv,
6302 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306303
6304 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006305 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306306 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006307 GT_INTERVAL_FROM_US(dev_priv,
6308 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306309
Chris Wilsona72b5622016-07-02 15:35:59 +01006310 I915_WRITE(GEN6_RP_CONTROL,
6311 GEN6_RP_MEDIA_TURBO |
6312 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6313 GEN6_RP_MEDIA_IS_GFX |
6314 GEN6_RP_ENABLE |
6315 GEN6_RP_UP_BUSY_AVG |
6316 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306317
Mika Kuoppala6067a272017-02-15 15:52:59 +02006318skip_hw_write:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006319 rps->power = new_power;
6320 rps->up_threshold = threshold_up;
6321 rps->down_threshold = threshold_down;
6322 rps->last_adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006323}
6324
Chris Wilson2876ce72014-03-28 08:03:34 +00006325static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6326{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006327 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006328 u32 mask = 0;
6329
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006330 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006331 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006332 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006333 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006334 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006335
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006336 mask &= dev_priv->pm_rps_events;
6337
Imre Deak59d02a12014-12-19 19:33:26 +02006338 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006339}
6340
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006341/* gen6_set_rps is called to update the frequency request, but should also be
6342 * called when the range (min_delay and max_delay) is modified so that we can
6343 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006344static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006345{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006346 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6347
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006348 /* min/max delay may still have been modified so be sure to
6349 * write the limits value.
6350 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006351 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006352 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006353
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006354 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306355 I915_WRITE(GEN6_RPNSWREQ,
6356 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006357 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006358 I915_WRITE(GEN6_RPNSWREQ,
6359 HSW_FREQUENCY(val));
6360 else
6361 I915_WRITE(GEN6_RPNSWREQ,
6362 GEN6_FREQUENCY(val) |
6363 GEN6_OFFSET(0) |
6364 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006365 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006366
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006367 /* Make sure we continue to get interrupts
6368 * until we hit the minimum or maximum frequencies.
6369 */
Akash Goel74ef1172015-03-06 11:07:19 +05306370 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006371 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006372
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006373 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006374 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006375
6376 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006377}
6378
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006379static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006380{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006381 int err;
6382
Chris Wilsondc979972016-05-10 14:10:04 +01006383 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006384 "Odd GPU freq value\n"))
6385 val &= ~1;
6386
Deepak Scd25dd52015-07-10 18:31:40 +05306387 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6388
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006389 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006390 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6391 if (err)
6392 return err;
6393
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006394 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006395 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006396
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006397 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006398 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006399
6400 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006401}
6402
Deepak Sa7f6e232015-05-09 18:04:44 +05306403/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306404 *
6405 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306406 * 1. Forcewake Media well.
6407 * 2. Request idle freq.
6408 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306409*/
6410static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6411{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006412 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6413 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006414 int err;
Deepak S5549d252014-06-28 11:26:11 +05306415
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006416 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306417 return;
6418
Chris Wilsonc9efef72017-01-02 15:28:45 +00006419 /* The punit delays the write of the frequency and voltage until it
6420 * determines the GPU is awake. During normal usage we don't want to
6421 * waste power changing the frequency if the GPU is sleeping (rc6).
6422 * However, the GPU and driver is now idle and we do not want to delay
6423 * switching to minimum voltage (reducing power whilst idle) as we do
6424 * not expect to be woken in the near future and so must flush the
6425 * change by waking the device.
6426 *
6427 * We choose to take the media powerwell (either would do to trick the
6428 * punit into committing the voltage change) as that takes a lot less
6429 * power than the render powerwell.
6430 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306431 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006432 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306433 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006434
6435 if (err)
6436 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306437}
6438
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006439void gen6_rps_busy(struct drm_i915_private *dev_priv)
6440{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006441 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6442
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006443 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006444 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006445 u8 freq;
6446
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006447 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006448 gen6_rps_reset_ei(dev_priv);
6449 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006450 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006451
Chris Wilsonc33d2472016-07-04 08:08:36 +01006452 gen6_enable_rps_interrupts(dev_priv);
6453
Chris Wilsonbd648182017-02-10 15:03:48 +00006454 /* Use the user's desired frequency as a guide, but for better
6455 * performance, jump directly to RPe as our starting frequency.
6456 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006457 freq = max(rps->cur_freq,
6458 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006459
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006460 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006461 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006462 rps->min_freq_softlimit,
6463 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006464 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006465 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006466 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006467}
6468
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006469void gen6_rps_idle(struct drm_i915_private *dev_priv)
6470{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006471 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6472
Chris Wilsonc33d2472016-07-04 08:08:36 +01006473 /* Flush our bottom-half so that it does not race with us
6474 * setting the idle frequency and so that it is bounded by
6475 * our rpm wakeref. And then disable the interrupts to stop any
6476 * futher RPS reclocking whilst we are asleep.
6477 */
6478 gen6_disable_rps_interrupts(dev_priv);
6479
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006480 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006481 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006482 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306483 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006484 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006485 gen6_set_rps(dev_priv, rps->idle_freq);
6486 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006487 I915_WRITE(GEN6_PMINTRMSK,
6488 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006489 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006490 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006491}
6492
Chris Wilsone61e0f52018-02-21 09:56:36 +00006493void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006494 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006495{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006496 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006497 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006498 bool boost;
6499
Chris Wilson8d3afd72015-05-21 21:01:47 +01006500 /* This is intentionally racy! We peek at the state here, then
6501 * validate inside the RPS worker.
6502 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006503 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006504 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006505
Chris Wilson253a2812018-02-06 14:31:37 +00006506 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6507 return;
6508
Chris Wilsone61e0f52018-02-21 09:56:36 +00006509 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006510 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006511 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006512 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6513 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006514 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006515 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006516 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006517 if (!boost)
6518 return;
6519
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006520 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6521 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006522
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006523 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006524}
6525
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006526int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006527{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006528 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006529 int err;
6530
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006531 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006532 GEM_BUG_ON(val > rps->max_freq);
6533 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006534
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006535 if (!rps->enabled) {
6536 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006537 return 0;
6538 }
6539
Chris Wilsondc979972016-05-10 14:10:04 +01006540 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006541 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006542 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006543 err = gen6_set_rps(dev_priv, val);
6544
6545 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006546}
6547
Chris Wilsondc979972016-05-10 14:10:04 +01006548static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006549{
Zhe Wang20e49362014-11-04 17:07:05 +00006550 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006551 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006552}
6553
Chris Wilsondc979972016-05-10 14:10:04 +01006554static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306555{
Akash Goel2030d682016-04-23 00:05:45 +05306556 I915_WRITE(GEN6_RP_CONTROL, 0);
6557}
6558
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006559static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006560{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006561 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006562}
6563
6564static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6565{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006566 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306567 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006568}
6569
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006570static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306571{
Deepak S38807742014-05-23 21:00:15 +05306572 I915_WRITE(GEN6_RC_CONTROL, 0);
6573}
6574
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006575static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6576{
6577 I915_WRITE(GEN6_RP_CONTROL, 0);
6578}
6579
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006580static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006581{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006582 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006583 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006584 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006585
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006586 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006587
Mika Kuoppala59bad942015-01-16 11:34:40 +02006588 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006589}
6590
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006591static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6592{
6593 I915_WRITE(GEN6_RP_CONTROL, 0);
6594}
6595
Chris Wilsondc979972016-05-10 14:10:04 +01006596static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306597{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306598 bool enable_rc6 = true;
6599 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006600 u32 rc_ctl;
6601 int rc_sw_target;
6602
6603 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6604 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6605 RC_SW_TARGET_STATE_SHIFT;
6606 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6607 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6608 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6609 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6610 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306611
6612 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006613 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306614 enable_rc6 = false;
6615 }
6616
6617 /*
6618 * The exact context size is not known for BXT, so assume a page size
6619 * for this check.
6620 */
6621 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006622 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6623 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006624 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306625 enable_rc6 = false;
6626 }
6627
6628 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6629 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6630 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6631 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006632 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306633 enable_rc6 = false;
6634 }
6635
Imre Deakfc619842016-06-29 19:13:55 +03006636 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6637 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6638 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6639 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6640 enable_rc6 = false;
6641 }
6642
6643 if (!I915_READ(GEN6_GFXPAUSE)) {
6644 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6645 enable_rc6 = false;
6646 }
6647
6648 if (!I915_READ(GEN8_MISC_CTRL0)) {
6649 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306650 enable_rc6 = false;
6651 }
6652
6653 return enable_rc6;
6654}
6655
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006656static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006657{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006658 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006659
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006660 /* Powersaving is controlled by the host when inside a VM */
6661 if (intel_vgpu_active(i915))
6662 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306663
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006664 if (info->has_rc6 &&
6665 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306666 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006667 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306668 }
6669
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006670 /*
6671 * We assume that we do not have any deep rc6 levels if we don't have
6672 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6673 * as the initial coarse check for rc6 in general, moving on to
6674 * progressively finer/deeper levels.
6675 */
6676 if (!info->has_rc6 && info->has_rc6p)
6677 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006678
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006679 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006680}
6681
Chris Wilsondc979972016-05-10 14:10:04 +01006682static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006683{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006684 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6685
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006686 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006687
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006688 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006689 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006690 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006691 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6692 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6693 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006694 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006695 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006696 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6697 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6698 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006699 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006700 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006701 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006702
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006703 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006704 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006705 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006706 u32 ddcc_status = 0;
6707
6708 if (sandybridge_pcode_read(dev_priv,
6709 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6710 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006711 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006712 clamp_t(u8,
6713 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006714 rps->min_freq,
6715 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006716 }
6717
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006718 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306719 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006720 * the natural hardware unit for SKL
6721 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006722 rps->rp0_freq *= GEN9_FREQ_SCALER;
6723 rps->rp1_freq *= GEN9_FREQ_SCALER;
6724 rps->min_freq *= GEN9_FREQ_SCALER;
6725 rps->max_freq *= GEN9_FREQ_SCALER;
6726 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306727 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006728}
6729
Chris Wilson3a45b052016-07-13 09:10:32 +01006730static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006731 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006732{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006733 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6734 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006735
6736 /* force a reset */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006737 rps->power = -1;
6738 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006739
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006740 if (set(dev_priv, freq))
6741 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006742}
6743
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006744/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006745static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006746{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006747 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6748
David Weinehall36fe7782017-11-17 10:01:46 +02006749 /* Program defaults and thresholds for RPS */
6750 if (IS_GEN9(dev_priv))
6751 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6752 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006753
Akash Goel0beb0592015-03-06 11:07:20 +05306754 /* 1 second timeout*/
6755 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6756 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6757
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006758 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006759
Akash Goel0beb0592015-03-06 11:07:20 +05306760 /* Leaning on the below call to gen6_set_rps to program/setup the
6761 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6762 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006763 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006764
6765 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6766}
6767
Chris Wilsondc979972016-05-10 14:10:04 +01006768static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006769{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006770 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306771 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006772 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006773
6774 /* 1a: Software RC state - RC0 */
6775 I915_WRITE(GEN6_RC_STATE, 0);
6776
6777 /* 1b: Get forcewake during program sequence. Although the driver
6778 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006779 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006780
6781 /* 2a: Disable RC states. */
6782 I915_WRITE(GEN6_RC_CONTROL, 0);
6783
6784 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006785 if (INTEL_GEN(dev_priv) >= 10) {
6786 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6787 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6788 } else if (IS_SKYLAKE(dev_priv)) {
6789 /*
6790 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6791 * when CPG is enabled
6792 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306793 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006794 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306795 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006796 }
6797
Zhe Wang20e49362014-11-04 17:07:05 +00006798 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6799 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306800 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006801 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306802
Dave Gordon1a3d1892016-05-13 15:36:30 +01006803 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306804 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6805
Zhe Wang20e49362014-11-04 17:07:05 +00006806 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006807
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006808 /*
6809 * 2c: Program Coarse Power Gating Policies.
6810 *
6811 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6812 * use instead is a more conservative estimate for the maximum time
6813 * it takes us to service a CS interrupt and submit a new ELSP - that
6814 * is the time which the GPU is idle waiting for the CPU to select the
6815 * next request to execute. If the idle hysteresis is less than that
6816 * interrupt service latency, the hardware will automatically gate
6817 * the power well and we will then incur the wake up cost on top of
6818 * the service latency. A similar guide from intel_pstate is that we
6819 * do not want the enable hysteresis to less than the wakeup latency.
6820 *
6821 * igt/gem_exec_nop/sequential provides a rough estimate for the
6822 * service latency, and puts it around 10us for Broadwell (and other
6823 * big core) and around 40us for Broxton (and other low power cores).
6824 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6825 * However, the wakeup latency on Broxton is closer to 100us. To be
6826 * conservative, we have to factor in a context switch on top (due
6827 * to ksoftirqd).
6828 */
6829 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6830 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006831
Zhe Wang20e49362014-11-04 17:07:05 +00006832 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006833 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07006834
6835 /* WaRsUseTimeoutMode:cnl (pre-prod) */
6836 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
6837 rc6_mode = GEN7_RC_CTL_TO_MODE;
6838 else
6839 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
6840
Chris Wilson1c044f92017-01-25 17:26:01 +00006841 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006842 GEN6_RC_CTL_HW_ENABLE |
6843 GEN6_RC_CTL_RC6_ENABLE |
6844 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00006845
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306846 /*
6847 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08006848 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306849 */
Chris Wilsondc979972016-05-10 14:10:04 +01006850 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306851 I915_WRITE(GEN9_PG_ENABLE, 0);
6852 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006853 I915_WRITE(GEN9_PG_ENABLE,
6854 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00006855
Mika Kuoppala59bad942015-01-16 11:34:40 +02006856 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006857}
6858
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006859static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006860{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006861 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306862 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006863
6864 /* 1a: Software RC state - RC0 */
6865 I915_WRITE(GEN6_RC_STATE, 0);
6866
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006867 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006868 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006869 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006870
6871 /* 2a: Disable RC states. */
6872 I915_WRITE(GEN6_RC_CONTROL, 0);
6873
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006874 /* 2b: Program RC6 thresholds.*/
6875 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6876 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6877 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306878 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006879 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006880 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006881 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006882
6883 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006884
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006885 I915_WRITE(GEN6_RC_CONTROL,
6886 GEN6_RC_CTL_HW_ENABLE |
6887 GEN7_RC_CTL_TO_MODE |
6888 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006889
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006890 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6891}
6892
6893static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6894{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006895 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6896
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006897 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6898
6899 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006900 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006901 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006902 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006903 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006904 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6905 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006906
Daniel Vetter7526ed72014-09-29 15:07:19 +02006907 /* Docs recommend 900MHz, and 300 MHz respectively */
6908 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006909 rps->max_freq_softlimit << 24 |
6910 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006911
Daniel Vetter7526ed72014-09-29 15:07:19 +02006912 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6913 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6914 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6915 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006916
Daniel Vetter7526ed72014-09-29 15:07:19 +02006917 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006918
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006919 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006920 I915_WRITE(GEN6_RP_CONTROL,
6921 GEN6_RP_MEDIA_TURBO |
6922 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6923 GEN6_RP_MEDIA_IS_GFX |
6924 GEN6_RP_ENABLE |
6925 GEN6_RP_UP_BUSY_AVG |
6926 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006927
Chris Wilson3a45b052016-07-13 09:10:32 +01006928 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006929
Mika Kuoppala59bad942015-01-16 11:34:40 +02006930 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006931}
6932
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006933static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006934{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006935 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306936 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006937 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006938 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006939 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006940
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006941 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006942
6943 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006944 gtfifodbg = I915_READ(GTFIFODBG);
6945 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006946 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6947 I915_WRITE(GTFIFODBG, gtfifodbg);
6948 }
6949
Mika Kuoppala59bad942015-01-16 11:34:40 +02006950 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006951
6952 /* disable the counters and set deterministic thresholds */
6953 I915_WRITE(GEN6_RC_CONTROL, 0);
6954
6955 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6956 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6957 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6958 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6959 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6960
Akash Goel3b3f1652016-10-13 22:44:48 +05306961 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006962 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006963
6964 I915_WRITE(GEN6_RC_SLEEP, 0);
6965 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01006966 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07006967 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6968 else
6969 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08006970 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006971 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6972
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006973 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006974 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
6975 if (HAS_RC6p(dev_priv))
6976 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
6977 if (HAS_RC6pp(dev_priv))
6978 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006979 I915_WRITE(GEN6_RC_CONTROL,
6980 rc6_mask |
6981 GEN6_RC_CTL_EI_MODE(1) |
6982 GEN6_RC_CTL_HW_ENABLE);
6983
Ben Widawsky31643d52012-09-26 10:34:01 -07006984 rc6vids = 0;
6985 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01006986 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006987 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006988 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006989 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6990 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6991 rc6vids &= 0xffff00;
6992 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6993 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6994 if (ret)
6995 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6996 }
6997
Mika Kuoppala59bad942015-01-16 11:34:40 +02006998 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006999}
7000
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007001static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7002{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007003 /* Here begins a magic sequence of register writes to enable
7004 * auto-downclocking.
7005 *
7006 * Perhaps there might be some value in exposing these to
7007 * userspace...
7008 */
7009 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7010
7011 /* Power down if completely idle for over 50ms */
7012 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7013 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7014
7015 reset_rps(dev_priv, gen6_set_rps);
7016
7017 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7018}
7019
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007020static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007021{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007022 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007023 const int min_freq = 15;
7024 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007025 unsigned int gpu_freq;
7026 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307027 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007028 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007029
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007030 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007031
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007032 if (rps->max_freq <= rps->min_freq)
7033 return;
7034
Ben Widawskyeda79642013-10-07 17:15:48 -03007035 policy = cpufreq_cpu_get(0);
7036 if (policy) {
7037 max_ia_freq = policy->cpuinfo.max_freq;
7038 cpufreq_cpu_put(policy);
7039 } else {
7040 /*
7041 * Default to measured freq if none found, PCU will ensure we
7042 * don't go over
7043 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007044 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007045 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007046
7047 /* Convert from kHz to MHz */
7048 max_ia_freq /= 1000;
7049
Ben Widawsky153b4b952013-10-22 22:05:09 -07007050 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007051 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7052 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007053
Chris Wilsond586b5f2018-03-08 14:26:48 +00007054 min_gpu_freq = rps->min_freq;
7055 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007056 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307057 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007058 min_gpu_freq /= GEN9_FREQ_SCALER;
7059 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307060 }
7061
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007062 /*
7063 * For each potential GPU frequency, load a ring frequency we'd like
7064 * to use for memory access. We do this by specifying the IA frequency
7065 * the PCU should use as a reference to determine the ring frequency.
7066 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307067 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007068 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007069 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007070
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007071 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307072 /*
7073 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7074 * No floor required for ring frequency on SKL.
7075 */
7076 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007077 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007078 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7079 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007080 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007081 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007082 ring_freq = max(min_ring_freq, ring_freq);
7083 /* leave ia_freq as the default, chosen by cpufreq */
7084 } else {
7085 /* On older processors, there is no separate ring
7086 * clock domain, so in order to boost the bandwidth
7087 * of the ring, we need to upclock the CPU (ia_freq).
7088 *
7089 * For GPU frequencies less than 750MHz,
7090 * just use the lowest ring freq.
7091 */
7092 if (gpu_freq < min_freq)
7093 ia_freq = 800;
7094 else
7095 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7096 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7097 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007098
Ben Widawsky42c05262012-09-26 10:34:00 -07007099 sandybridge_pcode_write(dev_priv,
7100 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007101 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7102 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7103 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007104 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007105}
7106
Ville Syrjälä03af2042014-06-28 02:03:53 +03007107static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307108{
7109 u32 val, rp0;
7110
Jani Nikula5b5929c2015-10-07 11:17:46 +03007111 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307112
Imre Deak43b67992016-08-31 19:13:02 +03007113 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007114 case 8:
7115 /* (2 * 4) config */
7116 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7117 break;
7118 case 12:
7119 /* (2 * 6) config */
7120 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7121 break;
7122 case 16:
7123 /* (2 * 8) config */
7124 default:
7125 /* Setting (2 * 8) Min RP0 for any other combination */
7126 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7127 break;
Deepak S095acd52015-01-17 11:05:59 +05307128 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007129
7130 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7131
Deepak S2b6b3a02014-05-27 15:59:30 +05307132 return rp0;
7133}
7134
7135static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7136{
7137 u32 val, rpe;
7138
7139 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7140 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7141
7142 return rpe;
7143}
7144
Deepak S7707df42014-07-12 18:46:14 +05307145static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7146{
7147 u32 val, rp1;
7148
Jani Nikula5b5929c2015-10-07 11:17:46 +03007149 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7150 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7151
Deepak S7707df42014-07-12 18:46:14 +05307152 return rp1;
7153}
7154
Deepak S96676fe2016-08-12 18:46:41 +05307155static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7156{
7157 u32 val, rpn;
7158
7159 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7160 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7161 FB_GFX_FREQ_FUSE_MASK);
7162
7163 return rpn;
7164}
7165
Deepak Sf8f2b002014-07-10 13:16:21 +05307166static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7167{
7168 u32 val, rp1;
7169
7170 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7171
7172 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7173
7174 return rp1;
7175}
7176
Ville Syrjälä03af2042014-06-28 02:03:53 +03007177static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007178{
7179 u32 val, rp0;
7180
Jani Nikula64936252013-05-22 15:36:20 +03007181 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007182
7183 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7184 /* Clamp to max */
7185 rp0 = min_t(u32, rp0, 0xea);
7186
7187 return rp0;
7188}
7189
7190static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7191{
7192 u32 val, rpe;
7193
Jani Nikula64936252013-05-22 15:36:20 +03007194 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007195 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007196 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007197 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7198
7199 return rpe;
7200}
7201
Ville Syrjälä03af2042014-06-28 02:03:53 +03007202static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007203{
Imre Deak36146032014-12-04 18:39:35 +02007204 u32 val;
7205
7206 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7207 /*
7208 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7209 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7210 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7211 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7212 * to make sure it matches what Punit accepts.
7213 */
7214 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007215}
7216
Imre Deakae484342014-03-31 15:10:44 +03007217/* Check that the pctx buffer wasn't move under us. */
7218static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7219{
7220 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7221
Matthew Auld77894222017-12-11 15:18:18 +00007222 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007223 dev_priv->vlv_pctx->stolen->start);
7224}
7225
Deepak S38807742014-05-23 21:00:15 +05307226
7227/* Check that the pcbr address is not empty. */
7228static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7229{
7230 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7231
7232 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7233}
7234
Chris Wilsondc979972016-05-10 14:10:04 +01007235static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307236{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007237 resource_size_t pctx_paddr, paddr;
7238 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307239 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307240
Deepak S38807742014-05-23 21:00:15 +05307241 pcbr = I915_READ(VLV_PCBR);
7242 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007243 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007244 paddr = dev_priv->dsm.end + 1 - pctx_size;
7245 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307246
7247 pctx_paddr = (paddr & (~4095));
7248 I915_WRITE(VLV_PCBR, pctx_paddr);
7249 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007250
7251 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307252}
7253
Chris Wilsondc979972016-05-10 14:10:04 +01007254static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007255{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007256 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007257 resource_size_t pctx_paddr;
7258 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007259 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007260
7261 pcbr = I915_READ(VLV_PCBR);
7262 if (pcbr) {
7263 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007264 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007265
Matthew Auld77894222017-12-11 15:18:18 +00007266 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007267 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007268 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007269 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007270 pctx_size);
7271 goto out;
7272 }
7273
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007274 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7275
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007276 /*
7277 * From the Gunit register HAS:
7278 * The Gfx driver is expected to program this register and ensure
7279 * proper allocation within Gfx stolen memory. For example, this
7280 * register should be programmed such than the PCBR range does not
7281 * overlap with other ranges, such as the frame buffer, protected
7282 * memory, or any other relevant ranges.
7283 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007284 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007285 if (!pctx) {
7286 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007287 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007288 }
7289
Matthew Auld77894222017-12-11 15:18:18 +00007290 GEM_BUG_ON(range_overflows_t(u64,
7291 dev_priv->dsm.start,
7292 pctx->stolen->start,
7293 U32_MAX));
7294 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007295 I915_WRITE(VLV_PCBR, pctx_paddr);
7296
7297out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007298 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007299 dev_priv->vlv_pctx = pctx;
7300}
7301
Chris Wilsondc979972016-05-10 14:10:04 +01007302static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007303{
Imre Deakae484342014-03-31 15:10:44 +03007304 if (WARN_ON(!dev_priv->vlv_pctx))
7305 return;
7306
Chris Wilsonf0cd5182016-10-28 13:58:43 +01007307 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03007308 dev_priv->vlv_pctx = NULL;
7309}
7310
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007311static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7312{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007313 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007314 vlv_get_cck_clock(dev_priv, "GPLL ref",
7315 CCK_GPLL_CLOCK_CONTROL,
7316 dev_priv->czclk_freq);
7317
7318 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007319 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007320}
7321
Chris Wilsondc979972016-05-10 14:10:04 +01007322static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007323{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007324 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007325 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007326
Chris Wilsondc979972016-05-10 14:10:04 +01007327 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007328
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007329 vlv_init_gpll_ref_freq(dev_priv);
7330
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007331 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7332 switch ((val >> 6) & 3) {
7333 case 0:
7334 case 1:
7335 dev_priv->mem_freq = 800;
7336 break;
7337 case 2:
7338 dev_priv->mem_freq = 1066;
7339 break;
7340 case 3:
7341 dev_priv->mem_freq = 1333;
7342 break;
7343 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007344 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007345
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007346 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7347 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007348 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007349 intel_gpu_freq(dev_priv, rps->max_freq),
7350 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007351
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007352 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007353 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007354 intel_gpu_freq(dev_priv, rps->efficient_freq),
7355 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007356
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007357 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307358 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007359 intel_gpu_freq(dev_priv, rps->rp1_freq),
7360 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307361
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007362 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007363 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007364 intel_gpu_freq(dev_priv, rps->min_freq),
7365 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007366}
7367
Chris Wilsondc979972016-05-10 14:10:04 +01007368static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307369{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007370 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007371 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307372
Chris Wilsondc979972016-05-10 14:10:04 +01007373 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307374
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007375 vlv_init_gpll_ref_freq(dev_priv);
7376
Ville Syrjäläa5805162015-05-26 20:42:30 +03007377 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007378 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007379 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007380
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007381 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007382 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007383 dev_priv->mem_freq = 2000;
7384 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007385 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007386 dev_priv->mem_freq = 1600;
7387 break;
7388 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007389 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007390
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007391 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7392 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307393 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007394 intel_gpu_freq(dev_priv, rps->max_freq),
7395 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307396
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007397 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307398 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007399 intel_gpu_freq(dev_priv, rps->efficient_freq),
7400 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307401
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007402 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307403 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007404 intel_gpu_freq(dev_priv, rps->rp1_freq),
7405 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307406
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007407 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307408 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007409 intel_gpu_freq(dev_priv, rps->min_freq),
7410 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307411
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007412 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7413 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007414 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307415}
7416
Chris Wilsondc979972016-05-10 14:10:04 +01007417static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007418{
Chris Wilsondc979972016-05-10 14:10:04 +01007419 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007420}
7421
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007422static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307423{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007424 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307425 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007426 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307427
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007428 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7429 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307430 if (gtfifodbg) {
7431 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7432 gtfifodbg);
7433 I915_WRITE(GTFIFODBG, gtfifodbg);
7434 }
7435
7436 cherryview_check_pctx(dev_priv);
7437
7438 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7439 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007440 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307441
Ville Syrjälä160614a2015-01-19 13:50:47 +02007442 /* Disable RC states. */
7443 I915_WRITE(GEN6_RC_CONTROL, 0);
7444
Deepak S38807742014-05-23 21:00:15 +05307445 /* 2a: Program RC6 thresholds.*/
7446 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7447 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7448 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7449
Akash Goel3b3f1652016-10-13 22:44:48 +05307450 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007451 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307452 I915_WRITE(GEN6_RC_SLEEP, 0);
7453
Deepak Sf4f71c72015-03-28 15:23:35 +05307454 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7455 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307456
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007457 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307458 I915_WRITE(VLV_COUNTER_CONTROL,
7459 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7460 VLV_MEDIA_RC6_COUNT_EN |
7461 VLV_RENDER_RC6_COUNT_EN));
7462
7463 /* For now we assume BIOS is allocating and populating the PCBR */
7464 pcbr = I915_READ(VLV_PCBR);
7465
Deepak S38807742014-05-23 21:00:15 +05307466 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007467 rc6_mode = 0;
7468 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007469 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307470 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7471
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007472 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7473}
7474
7475static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7476{
7477 u32 val;
7478
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007479 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7480
7481 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007482 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307483 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7484 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7485 I915_WRITE(GEN6_RP_UP_EI, 66000);
7486 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7487
7488 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7489
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007490 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307491 I915_WRITE(GEN6_RP_CONTROL,
7492 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007493 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307494 GEN6_RP_ENABLE |
7495 GEN6_RP_UP_BUSY_AVG |
7496 GEN6_RP_DOWN_IDLE_AVG);
7497
Deepak S3ef62342015-04-29 08:36:24 +05307498 /* Setting Fixed Bias */
7499 val = VLV_OVERRIDE_EN |
7500 VLV_SOC_TDP_EN |
7501 CHV_BIAS_CPU_50_SOC_50;
7502 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7503
Deepak S2b6b3a02014-05-27 15:59:30 +05307504 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7505
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007506 /* RPS code assumes GPLL is used */
7507 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7508
Jani Nikula742f4912015-09-03 11:16:09 +03007509 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307510 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7511
Chris Wilson3a45b052016-07-13 09:10:32 +01007512 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307513
Mika Kuoppala59bad942015-01-16 11:34:40 +02007514 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307515}
7516
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007517static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007518{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007519 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307520 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007521 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007522
Imre Deakae484342014-03-31 15:10:44 +03007523 valleyview_check_pctx(dev_priv);
7524
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007525 gtfifodbg = I915_READ(GTFIFODBG);
7526 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007527 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7528 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007529 I915_WRITE(GTFIFODBG, gtfifodbg);
7530 }
7531
Mika Kuoppala59bad942015-01-16 11:34:40 +02007532 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007533
Ville Syrjälä160614a2015-01-19 13:50:47 +02007534 /* Disable RC states. */
7535 I915_WRITE(GEN6_RC_CONTROL, 0);
7536
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007537 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7538 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7539 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7540
7541 for_each_engine(engine, dev_priv, id)
7542 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7543
7544 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7545
7546 /* Allows RC6 residency counter to work */
7547 I915_WRITE(VLV_COUNTER_CONTROL,
7548 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7549 VLV_MEDIA_RC0_COUNT_EN |
7550 VLV_RENDER_RC0_COUNT_EN |
7551 VLV_MEDIA_RC6_COUNT_EN |
7552 VLV_RENDER_RC6_COUNT_EN));
7553
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007554 I915_WRITE(GEN6_RC_CONTROL,
7555 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007556
7557 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7558}
7559
7560static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7561{
7562 u32 val;
7563
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007564 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7565
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007566 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007567 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7568 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7569 I915_WRITE(GEN6_RP_UP_EI, 66000);
7570 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7571
7572 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7573
7574 I915_WRITE(GEN6_RP_CONTROL,
7575 GEN6_RP_MEDIA_TURBO |
7576 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7577 GEN6_RP_MEDIA_IS_GFX |
7578 GEN6_RP_ENABLE |
7579 GEN6_RP_UP_BUSY_AVG |
7580 GEN6_RP_DOWN_IDLE_CONT);
7581
Deepak S3ef62342015-04-29 08:36:24 +05307582 /* Setting Fixed Bias */
7583 val = VLV_OVERRIDE_EN |
7584 VLV_SOC_TDP_EN |
7585 VLV_BIAS_CPU_125_SOC_875;
7586 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7587
Jani Nikula64936252013-05-22 15:36:20 +03007588 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007589
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007590 /* RPS code assumes GPLL is used */
7591 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7592
Jani Nikula742f4912015-09-03 11:16:09 +03007593 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007594 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7595
Chris Wilson3a45b052016-07-13 09:10:32 +01007596 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007597
Mika Kuoppala59bad942015-01-16 11:34:40 +02007598 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007599}
7600
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007601static unsigned long intel_pxfreq(u32 vidfreq)
7602{
7603 unsigned long freq;
7604 int div = (vidfreq & 0x3f0000) >> 16;
7605 int post = (vidfreq & 0x3000) >> 12;
7606 int pre = (vidfreq & 0x7);
7607
7608 if (!pre)
7609 return 0;
7610
7611 freq = ((div * 133333) / ((1<<post) * pre));
7612
7613 return freq;
7614}
7615
Daniel Vettereb48eb02012-04-26 23:28:12 +02007616static const struct cparams {
7617 u16 i;
7618 u16 t;
7619 u16 m;
7620 u16 c;
7621} cparams[] = {
7622 { 1, 1333, 301, 28664 },
7623 { 1, 1066, 294, 24460 },
7624 { 1, 800, 294, 25192 },
7625 { 0, 1333, 276, 27605 },
7626 { 0, 1066, 276, 27605 },
7627 { 0, 800, 231, 23784 },
7628};
7629
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007630static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007631{
7632 u64 total_count, diff, ret;
7633 u32 count1, count2, count3, m = 0, c = 0;
7634 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7635 int i;
7636
Chris Wilson67520412017-03-02 13:28:01 +00007637 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007638
Daniel Vetter20e4d402012-08-08 23:35:39 +02007639 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007640
7641 /* Prevent division-by-zero if we are asking too fast.
7642 * Also, we don't get interesting results if we are polling
7643 * faster than once in 10ms, so just return the saved value
7644 * in such cases.
7645 */
7646 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007647 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007648
7649 count1 = I915_READ(DMIEC);
7650 count2 = I915_READ(DDREC);
7651 count3 = I915_READ(CSIEC);
7652
7653 total_count = count1 + count2 + count3;
7654
7655 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007656 if (total_count < dev_priv->ips.last_count1) {
7657 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007658 diff += total_count;
7659 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007660 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007661 }
7662
7663 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007664 if (cparams[i].i == dev_priv->ips.c_m &&
7665 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007666 m = cparams[i].m;
7667 c = cparams[i].c;
7668 break;
7669 }
7670 }
7671
7672 diff = div_u64(diff, diff1);
7673 ret = ((m * diff) + c);
7674 ret = div_u64(ret, 10);
7675
Daniel Vetter20e4d402012-08-08 23:35:39 +02007676 dev_priv->ips.last_count1 = total_count;
7677 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007678
Daniel Vetter20e4d402012-08-08 23:35:39 +02007679 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007680
7681 return ret;
7682}
7683
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007684unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7685{
7686 unsigned long val;
7687
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007688 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007689 return 0;
7690
7691 spin_lock_irq(&mchdev_lock);
7692
7693 val = __i915_chipset_val(dev_priv);
7694
7695 spin_unlock_irq(&mchdev_lock);
7696
7697 return val;
7698}
7699
Daniel Vettereb48eb02012-04-26 23:28:12 +02007700unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7701{
7702 unsigned long m, x, b;
7703 u32 tsfs;
7704
7705 tsfs = I915_READ(TSFS);
7706
7707 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7708 x = I915_READ8(TR1);
7709
7710 b = tsfs & TSFS_INTR_MASK;
7711
7712 return ((m * x) / 127) - b;
7713}
7714
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007715static int _pxvid_to_vd(u8 pxvid)
7716{
7717 if (pxvid == 0)
7718 return 0;
7719
7720 if (pxvid >= 8 && pxvid < 31)
7721 pxvid = 31;
7722
7723 return (pxvid + 2) * 125;
7724}
7725
7726static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007727{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007728 const int vd = _pxvid_to_vd(pxvid);
7729 const int vm = vd - 1125;
7730
Chris Wilsondc979972016-05-10 14:10:04 +01007731 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007732 return vm > 0 ? vm : 0;
7733
7734 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007735}
7736
Daniel Vetter02d71952012-08-09 16:44:54 +02007737static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007738{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007739 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007740 u32 count;
7741
Chris Wilson67520412017-03-02 13:28:01 +00007742 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007743
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007744 now = ktime_get_raw_ns();
7745 diffms = now - dev_priv->ips.last_time2;
7746 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007747
7748 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007749 if (!diffms)
7750 return;
7751
7752 count = I915_READ(GFXEC);
7753
Daniel Vetter20e4d402012-08-08 23:35:39 +02007754 if (count < dev_priv->ips.last_count2) {
7755 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007756 diff += count;
7757 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007758 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007759 }
7760
Daniel Vetter20e4d402012-08-08 23:35:39 +02007761 dev_priv->ips.last_count2 = count;
7762 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007763
7764 /* More magic constants... */
7765 diff = diff * 1181;
7766 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007767 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007768}
7769
Daniel Vetter02d71952012-08-09 16:44:54 +02007770void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7771{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007772 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02007773 return;
7774
Daniel Vetter92703882012-08-09 16:46:01 +02007775 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007776
7777 __i915_update_gfx_val(dev_priv);
7778
Daniel Vetter92703882012-08-09 16:46:01 +02007779 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007780}
7781
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007782static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007783{
7784 unsigned long t, corr, state1, corr2, state2;
7785 u32 pxvid, ext_v;
7786
Chris Wilson67520412017-03-02 13:28:01 +00007787 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007788
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007789 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007790 pxvid = (pxvid >> 24) & 0x7f;
7791 ext_v = pvid_to_extvid(dev_priv, pxvid);
7792
7793 state1 = ext_v;
7794
7795 t = i915_mch_val(dev_priv);
7796
7797 /* Revel in the empirically derived constants */
7798
7799 /* Correction factor in 1/100000 units */
7800 if (t > 80)
7801 corr = ((t * 2349) + 135940);
7802 else if (t >= 50)
7803 corr = ((t * 964) + 29317);
7804 else /* < 50 */
7805 corr = ((t * 301) + 1004);
7806
7807 corr = corr * ((150142 * state1) / 10000 - 78642);
7808 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007809 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007810
7811 state2 = (corr2 * state1) / 10000;
7812 state2 /= 100; /* convert to mW */
7813
Daniel Vetter02d71952012-08-09 16:44:54 +02007814 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007815
Daniel Vetter20e4d402012-08-08 23:35:39 +02007816 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007817}
7818
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007819unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7820{
7821 unsigned long val;
7822
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007823 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007824 return 0;
7825
7826 spin_lock_irq(&mchdev_lock);
7827
7828 val = __i915_gfx_val(dev_priv);
7829
7830 spin_unlock_irq(&mchdev_lock);
7831
7832 return val;
7833}
7834
Daniel Vettereb48eb02012-04-26 23:28:12 +02007835/**
7836 * i915_read_mch_val - return value for IPS use
7837 *
7838 * Calculate and return a value for the IPS driver to use when deciding whether
7839 * we have thermal and power headroom to increase CPU or GPU power budget.
7840 */
7841unsigned long i915_read_mch_val(void)
7842{
7843 struct drm_i915_private *dev_priv;
7844 unsigned long chipset_val, graphics_val, ret = 0;
7845
Daniel Vetter92703882012-08-09 16:46:01 +02007846 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007847 if (!i915_mch_dev)
7848 goto out_unlock;
7849 dev_priv = i915_mch_dev;
7850
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007851 chipset_val = __i915_chipset_val(dev_priv);
7852 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007853
7854 ret = chipset_val + graphics_val;
7855
7856out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007857 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007858
7859 return ret;
7860}
7861EXPORT_SYMBOL_GPL(i915_read_mch_val);
7862
7863/**
7864 * i915_gpu_raise - raise GPU frequency limit
7865 *
7866 * Raise the limit; IPS indicates we have thermal headroom.
7867 */
7868bool i915_gpu_raise(void)
7869{
7870 struct drm_i915_private *dev_priv;
7871 bool ret = true;
7872
Daniel Vetter92703882012-08-09 16:46:01 +02007873 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007874 if (!i915_mch_dev) {
7875 ret = false;
7876 goto out_unlock;
7877 }
7878 dev_priv = i915_mch_dev;
7879
Daniel Vetter20e4d402012-08-08 23:35:39 +02007880 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7881 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007882
7883out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007884 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007885
7886 return ret;
7887}
7888EXPORT_SYMBOL_GPL(i915_gpu_raise);
7889
7890/**
7891 * i915_gpu_lower - lower GPU frequency limit
7892 *
7893 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7894 * frequency maximum.
7895 */
7896bool i915_gpu_lower(void)
7897{
7898 struct drm_i915_private *dev_priv;
7899 bool ret = true;
7900
Daniel Vetter92703882012-08-09 16:46:01 +02007901 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007902 if (!i915_mch_dev) {
7903 ret = false;
7904 goto out_unlock;
7905 }
7906 dev_priv = i915_mch_dev;
7907
Daniel Vetter20e4d402012-08-08 23:35:39 +02007908 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7909 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007910
7911out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007912 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007913
7914 return ret;
7915}
7916EXPORT_SYMBOL_GPL(i915_gpu_lower);
7917
7918/**
7919 * i915_gpu_busy - indicate GPU business to IPS
7920 *
7921 * Tell the IPS driver whether or not the GPU is busy.
7922 */
7923bool i915_gpu_busy(void)
7924{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007925 bool ret = false;
7926
Daniel Vetter92703882012-08-09 16:46:01 +02007927 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007928 if (i915_mch_dev)
7929 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007930 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007931
7932 return ret;
7933}
7934EXPORT_SYMBOL_GPL(i915_gpu_busy);
7935
7936/**
7937 * i915_gpu_turbo_disable - disable graphics turbo
7938 *
7939 * Disable graphics turbo by resetting the max frequency and setting the
7940 * current frequency to the default.
7941 */
7942bool i915_gpu_turbo_disable(void)
7943{
7944 struct drm_i915_private *dev_priv;
7945 bool ret = true;
7946
Daniel Vetter92703882012-08-09 16:46:01 +02007947 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007948 if (!i915_mch_dev) {
7949 ret = false;
7950 goto out_unlock;
7951 }
7952 dev_priv = i915_mch_dev;
7953
Daniel Vetter20e4d402012-08-08 23:35:39 +02007954 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007955
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007956 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02007957 ret = false;
7958
7959out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007960 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007961
7962 return ret;
7963}
7964EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7965
7966/**
7967 * Tells the intel_ips driver that the i915 driver is now loaded, if
7968 * IPS got loaded first.
7969 *
7970 * This awkward dance is so that neither module has to depend on the
7971 * other in order for IPS to do the appropriate communication of
7972 * GPU turbo limits to i915.
7973 */
7974static void
7975ips_ping_for_i915_load(void)
7976{
7977 void (*link)(void);
7978
7979 link = symbol_get(ips_link_to_i915_driver);
7980 if (link) {
7981 link();
7982 symbol_put(ips_link_to_i915_driver);
7983 }
7984}
7985
7986void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7987{
Daniel Vetter02d71952012-08-09 16:44:54 +02007988 /* We only register the i915 ips part with intel-ips once everything is
7989 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02007990 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007991 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02007992 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007993
7994 ips_ping_for_i915_load();
7995}
7996
7997void intel_gpu_ips_teardown(void)
7998{
Daniel Vetter92703882012-08-09 16:46:01 +02007999 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008000 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008001 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008002}
Deepak S76c3552f2014-01-30 23:08:16 +05308003
Chris Wilsondc979972016-05-10 14:10:04 +01008004static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008005{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008006 u32 lcfuse;
8007 u8 pxw[16];
8008 int i;
8009
8010 /* Disable to program */
8011 I915_WRITE(ECR, 0);
8012 POSTING_READ(ECR);
8013
8014 /* Program energy weights for various events */
8015 I915_WRITE(SDEW, 0x15040d00);
8016 I915_WRITE(CSIEW0, 0x007f0000);
8017 I915_WRITE(CSIEW1, 0x1e220004);
8018 I915_WRITE(CSIEW2, 0x04000004);
8019
8020 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008021 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008022 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008023 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008024
8025 /* Program P-state weights to account for frequency power adjustment */
8026 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008027 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008028 unsigned long freq = intel_pxfreq(pxvidfreq);
8029 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8030 PXVFREQ_PX_SHIFT;
8031 unsigned long val;
8032
8033 val = vid * vid;
8034 val *= (freq / 1000);
8035 val *= 255;
8036 val /= (127*127*900);
8037 if (val > 0xff)
8038 DRM_ERROR("bad pxval: %ld\n", val);
8039 pxw[i] = val;
8040 }
8041 /* Render standby states get 0 weight */
8042 pxw[14] = 0;
8043 pxw[15] = 0;
8044
8045 for (i = 0; i < 4; i++) {
8046 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8047 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008048 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008049 }
8050
8051 /* Adjust magic regs to magic values (more experimental results) */
8052 I915_WRITE(OGW0, 0);
8053 I915_WRITE(OGW1, 0);
8054 I915_WRITE(EG0, 0x00007f00);
8055 I915_WRITE(EG1, 0x0000000e);
8056 I915_WRITE(EG2, 0x000e0000);
8057 I915_WRITE(EG3, 0x68000300);
8058 I915_WRITE(EG4, 0x42000000);
8059 I915_WRITE(EG5, 0x00140031);
8060 I915_WRITE(EG6, 0);
8061 I915_WRITE(EG7, 0);
8062
8063 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008064 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008065
8066 /* Enable PMON + select events */
8067 I915_WRITE(ECR, 0x80000019);
8068
8069 lcfuse = I915_READ(LCFUSE02);
8070
Daniel Vetter20e4d402012-08-08 23:35:39 +02008071 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008072}
8073
Chris Wilsondc979972016-05-10 14:10:04 +01008074void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008075{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008076 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8077
Imre Deakb268c692015-12-15 20:10:31 +02008078 /*
8079 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8080 * requirement.
8081 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008082 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008083 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
8084 intel_runtime_pm_get(dev_priv);
8085 }
Imre Deake6069ca2014-04-18 16:01:02 +03008086
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008087 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008088
8089 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008090 if (IS_CHERRYVIEW(dev_priv))
8091 cherryview_init_gt_powersave(dev_priv);
8092 else if (IS_VALLEYVIEW(dev_priv))
8093 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008094 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008095 gen6_init_rps_frequencies(dev_priv);
8096
8097 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008098 rps->idle_freq = rps->min_freq;
8099 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008100
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008101 rps->max_freq_softlimit = rps->max_freq;
8102 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008103
8104 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008105 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008106 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008107 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008108 intel_freq_opcode(dev_priv, 450));
8109
Chris Wilson99ac9612016-07-13 09:10:34 +01008110 /* After setting max-softlimit, find the overclock max freq */
8111 if (IS_GEN6(dev_priv) ||
8112 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8113 u32 params = 0;
8114
8115 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8116 if (params & BIT(31)) { /* OC supported */
8117 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008118 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008119 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008120 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008121 }
8122 }
8123
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008124 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008125 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008126
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008127 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008128}
8129
Chris Wilsondc979972016-05-10 14:10:04 +01008130void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008131{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008132 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008133 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008134
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008135 if (!HAS_RC6(dev_priv))
Imre Deakb268c692015-12-15 20:10:31 +02008136 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03008137}
8138
Chris Wilson54b4f682016-07-21 21:16:19 +01008139/**
8140 * intel_suspend_gt_powersave - suspend PM work and helper threads
8141 * @dev_priv: i915 device
8142 *
8143 * We don't want to disable RC6 or other features here, we just want
8144 * to make sure any work we've queued has finished and won't bother
8145 * us while we're suspended.
8146 */
8147void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8148{
8149 if (INTEL_GEN(dev_priv) < 6)
8150 return;
8151
Chris Wilson54b4f682016-07-21 21:16:19 +01008152 /* gen6_rps_idle() will be called later to disable interrupts */
8153}
8154
Chris Wilsonb7137e02016-07-13 09:10:37 +01008155void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8156{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008157 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8158 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008159 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008160
Oscar Mateod02b98b2018-04-05 17:00:50 +03008161 if (INTEL_GEN(dev_priv) >= 11)
8162 gen11_reset_rps_interrupts(dev_priv);
Mika Kuoppala51951ae2018-02-28 12:11:53 +02008163 else
Oscar Mateod02b98b2018-04-05 17:00:50 +03008164 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008165}
8166
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008167static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8168{
8169 lockdep_assert_held(&i915->pcu_lock);
8170
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008171 if (!i915->gt_pm.llc_pstate.enabled)
8172 return;
8173
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008174 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008175
8176 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008177}
8178
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008179static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8180{
8181 lockdep_assert_held(&dev_priv->pcu_lock);
8182
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008183 if (!dev_priv->gt_pm.rc6.enabled)
8184 return;
8185
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008186 if (INTEL_GEN(dev_priv) >= 9)
8187 gen9_disable_rc6(dev_priv);
8188 else if (IS_CHERRYVIEW(dev_priv))
8189 cherryview_disable_rc6(dev_priv);
8190 else if (IS_VALLEYVIEW(dev_priv))
8191 valleyview_disable_rc6(dev_priv);
8192 else if (INTEL_GEN(dev_priv) >= 6)
8193 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008194
8195 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008196}
8197
8198static void intel_disable_rps(struct drm_i915_private *dev_priv)
8199{
8200 lockdep_assert_held(&dev_priv->pcu_lock);
8201
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008202 if (!dev_priv->gt_pm.rps.enabled)
8203 return;
8204
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008205 if (INTEL_GEN(dev_priv) >= 9)
8206 gen9_disable_rps(dev_priv);
8207 else if (IS_CHERRYVIEW(dev_priv))
8208 cherryview_disable_rps(dev_priv);
8209 else if (IS_VALLEYVIEW(dev_priv))
8210 valleyview_disable_rps(dev_priv);
8211 else if (INTEL_GEN(dev_priv) >= 6)
8212 gen6_disable_rps(dev_priv);
8213 else if (IS_IRONLAKE_M(dev_priv))
8214 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008215
8216 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008217}
8218
Chris Wilsondc979972016-05-10 14:10:04 +01008219void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008220{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008221 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008222
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008223 intel_disable_rc6(dev_priv);
8224 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008225 if (HAS_LLC(dev_priv))
8226 intel_disable_llc_pstate(dev_priv);
8227
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008228 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008229}
8230
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008231static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8232{
8233 lockdep_assert_held(&i915->pcu_lock);
8234
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008235 if (i915->gt_pm.llc_pstate.enabled)
8236 return;
8237
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008238 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008239
8240 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008241}
8242
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008243static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8244{
8245 lockdep_assert_held(&dev_priv->pcu_lock);
8246
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008247 if (dev_priv->gt_pm.rc6.enabled)
8248 return;
8249
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008250 if (IS_CHERRYVIEW(dev_priv))
8251 cherryview_enable_rc6(dev_priv);
8252 else if (IS_VALLEYVIEW(dev_priv))
8253 valleyview_enable_rc6(dev_priv);
8254 else if (INTEL_GEN(dev_priv) >= 9)
8255 gen9_enable_rc6(dev_priv);
8256 else if (IS_BROADWELL(dev_priv))
8257 gen8_enable_rc6(dev_priv);
8258 else if (INTEL_GEN(dev_priv) >= 6)
8259 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008260
8261 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008262}
8263
8264static void intel_enable_rps(struct drm_i915_private *dev_priv)
8265{
8266 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8267
8268 lockdep_assert_held(&dev_priv->pcu_lock);
8269
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008270 if (rps->enabled)
8271 return;
8272
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008273 if (IS_CHERRYVIEW(dev_priv)) {
8274 cherryview_enable_rps(dev_priv);
8275 } else if (IS_VALLEYVIEW(dev_priv)) {
8276 valleyview_enable_rps(dev_priv);
8277 } else if (INTEL_GEN(dev_priv) >= 9) {
8278 gen9_enable_rps(dev_priv);
8279 } else if (IS_BROADWELL(dev_priv)) {
8280 gen8_enable_rps(dev_priv);
8281 } else if (INTEL_GEN(dev_priv) >= 6) {
8282 gen6_enable_rps(dev_priv);
8283 } else if (IS_IRONLAKE_M(dev_priv)) {
8284 ironlake_enable_drps(dev_priv);
8285 intel_init_emon(dev_priv);
8286 }
8287
8288 WARN_ON(rps->max_freq < rps->min_freq);
8289 WARN_ON(rps->idle_freq > rps->max_freq);
8290
8291 WARN_ON(rps->efficient_freq < rps->min_freq);
8292 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008293
8294 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008295}
8296
Chris Wilsonb7137e02016-07-13 09:10:37 +01008297void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8298{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008299 /* Powersaving is controlled by the host when inside a VM */
8300 if (intel_vgpu_active(dev_priv))
8301 return;
8302
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008303 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008304
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008305 if (HAS_RC6(dev_priv))
8306 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008307 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008308 if (HAS_LLC(dev_priv))
8309 intel_enable_llc_pstate(dev_priv);
8310
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008311 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008312}
Imre Deakc6df39b2014-04-14 20:24:29 +03008313
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008314static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008315{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008316 /*
8317 * On Ibex Peak and Cougar Point, we need to disable clock
8318 * gating for the panel power sequencer or it will fail to
8319 * start up when no ports are active.
8320 */
8321 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8322}
8323
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008324static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008325{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008326 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008327
Damien Lespiau055e3932014-08-18 13:49:10 +01008328 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008329 I915_WRITE(DSPCNTR(pipe),
8330 I915_READ(DSPCNTR(pipe)) |
8331 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008332
8333 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8334 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008335 }
8336}
8337
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008338static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008339{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008340 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008341
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008342 /*
8343 * Required for FBC
8344 * WaFbcDisableDpfcClockGating:ilk
8345 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008346 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8347 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8348 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008349
8350 I915_WRITE(PCH_3DCGDIS0,
8351 MARIUNIT_CLOCK_GATE_DISABLE |
8352 SVSMUNIT_CLOCK_GATE_DISABLE);
8353 I915_WRITE(PCH_3DCGDIS1,
8354 VFMUNIT_CLOCK_GATE_DISABLE);
8355
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008356 /*
8357 * According to the spec the following bits should be set in
8358 * order to enable memory self-refresh
8359 * The bit 22/21 of 0x42004
8360 * The bit 5 of 0x42020
8361 * The bit 15 of 0x45000
8362 */
8363 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8364 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8365 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008366 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008367 I915_WRITE(DISP_ARB_CTL,
8368 (I915_READ(DISP_ARB_CTL) |
8369 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008370
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008371 /*
8372 * Based on the document from hardware guys the following bits
8373 * should be set unconditionally in order to enable FBC.
8374 * The bit 22 of 0x42000
8375 * The bit 22 of 0x42004
8376 * The bit 7,8,9 of 0x42020.
8377 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008378 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008379 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008380 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8381 I915_READ(ILK_DISPLAY_CHICKEN1) |
8382 ILK_FBCQ_DIS);
8383 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8384 I915_READ(ILK_DISPLAY_CHICKEN2) |
8385 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008386 }
8387
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008388 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8389
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008390 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8391 I915_READ(ILK_DISPLAY_CHICKEN2) |
8392 ILK_ELPIN_409_SELECT);
8393 I915_WRITE(_3D_CHICKEN2,
8394 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8395 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008396
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008397 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008398 I915_WRITE(CACHE_MODE_0,
8399 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008400
Akash Goel4e046322014-04-04 17:14:38 +05308401 /* WaDisable_RenderCache_OperationalFlush:ilk */
8402 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8403
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008404 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008405
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008406 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008407}
8408
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008409static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008410{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008411 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008412 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008413
8414 /*
8415 * On Ibex Peak and Cougar Point, we need to disable clock
8416 * gating for the panel power sequencer or it will fail to
8417 * start up when no ports are active.
8418 */
Jesse Barnescd664072013-10-02 10:34:19 -07008419 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8420 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8421 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008422 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8423 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008424 /* The below fixes the weird display corruption, a few pixels shifted
8425 * downward, on (only) LVDS of some HP laptops with IVY.
8426 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008427 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008428 val = I915_READ(TRANS_CHICKEN2(pipe));
8429 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8430 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008431 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008432 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008433 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8434 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8435 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008436 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8437 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008438 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008439 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008440 I915_WRITE(TRANS_CHICKEN1(pipe),
8441 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8442 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008443}
8444
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008445static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008446{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008447 uint32_t tmp;
8448
8449 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008450 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8451 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8452 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008453}
8454
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008455static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008456{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008457 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008458
Damien Lespiau231e54f2012-10-19 17:55:41 +01008459 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008460
8461 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8462 I915_READ(ILK_DISPLAY_CHICKEN2) |
8463 ILK_ELPIN_409_SELECT);
8464
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008465 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008466 I915_WRITE(_3D_CHICKEN,
8467 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8468
Akash Goel4e046322014-04-04 17:14:38 +05308469 /* WaDisable_RenderCache_OperationalFlush:snb */
8470 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8471
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008472 /*
8473 * BSpec recoomends 8x4 when MSAA is used,
8474 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008475 *
8476 * Note that PS/WM thread counts depend on the WIZ hashing
8477 * disable bit, which we don't touch here, but it's good
8478 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008479 */
8480 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008481 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008482
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008483 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008484 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008485
8486 I915_WRITE(GEN6_UCGCTL1,
8487 I915_READ(GEN6_UCGCTL1) |
8488 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8489 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8490
8491 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8492 * gating disable must be set. Failure to set it results in
8493 * flickering pixels due to Z write ordering failures after
8494 * some amount of runtime in the Mesa "fire" demo, and Unigine
8495 * Sanctuary and Tropics, and apparently anything else with
8496 * alpha test or pixel discard.
8497 *
8498 * According to the spec, bit 11 (RCCUNIT) must also be set,
8499 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008500 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008501 * WaDisableRCCUnitClockGating:snb
8502 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008503 */
8504 I915_WRITE(GEN6_UCGCTL2,
8505 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8506 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8507
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008508 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008509 I915_WRITE(_3D_CHICKEN3,
8510 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008511
8512 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008513 * Bspec says:
8514 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8515 * 3DSTATE_SF number of SF output attributes is more than 16."
8516 */
8517 I915_WRITE(_3D_CHICKEN3,
8518 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8519
8520 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008521 * According to the spec the following bits should be
8522 * set in order to enable memory self-refresh and fbc:
8523 * The bit21 and bit22 of 0x42000
8524 * The bit21 and bit22 of 0x42004
8525 * The bit5 and bit7 of 0x42020
8526 * The bit14 of 0x70180
8527 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008528 *
8529 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008530 */
8531 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8532 I915_READ(ILK_DISPLAY_CHICKEN1) |
8533 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8534 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8535 I915_READ(ILK_DISPLAY_CHICKEN2) |
8536 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008537 I915_WRITE(ILK_DSPCLK_GATE_D,
8538 I915_READ(ILK_DSPCLK_GATE_D) |
8539 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8540 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008541
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008542 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008543
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008544 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008545
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008546 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008547}
8548
8549static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8550{
8551 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8552
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008553 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008554 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008555 *
8556 * This actually overrides the dispatch
8557 * mode for all thread types.
8558 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008559 reg &= ~GEN7_FF_SCHED_MASK;
8560 reg |= GEN7_FF_TS_SCHED_HW;
8561 reg |= GEN7_FF_VS_SCHED_HW;
8562 reg |= GEN7_FF_DS_SCHED_HW;
8563
8564 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8565}
8566
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008567static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008568{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008569 /*
8570 * TODO: this bit should only be enabled when really needed, then
8571 * disabled when not needed anymore in order to save power.
8572 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008573 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008574 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8575 I915_READ(SOUTH_DSPCLK_GATE_D) |
8576 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008577
8578 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008579 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8580 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008581 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008582}
8583
Ville Syrjälä712bf362016-10-31 22:37:23 +02008584static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008585{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008586 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008587 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8588
8589 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8590 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8591 }
8592}
8593
Imre Deak450174f2016-05-03 15:54:21 +03008594static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8595 int general_prio_credits,
8596 int high_prio_credits)
8597{
8598 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008599 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008600
8601 /* WaTempDisableDOPClkGating:bdw */
8602 misccpctl = I915_READ(GEN7_MISCCPCTL);
8603 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8604
Oscar Mateo930a7842017-10-17 13:25:45 -07008605 val = I915_READ(GEN8_L3SQCREG1);
8606 val &= ~L3_PRIO_CREDITS_MASK;
8607 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8608 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8609 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008610
8611 /*
8612 * Wait at least 100 clocks before re-enabling clock gating.
8613 * See the definition of L3SQCREG1 in BSpec.
8614 */
8615 POSTING_READ(GEN8_L3SQCREG1);
8616 udelay(1);
8617 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8618}
8619
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008620static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8621{
8622 if (!HAS_PCH_CNP(dev_priv))
8623 return;
8624
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008625 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008626 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8627 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008628}
8629
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008630static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008631{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008632 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008633 cnp_init_clock_gating(dev_priv);
8634
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008635 /* This is not an Wa. Enable for better image quality */
8636 I915_WRITE(_3D_CHICKEN3,
8637 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8638
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008639 /* WaEnableChickenDCPR:cnl */
8640 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8641 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8642
8643 /* WaFbcWakeMemOn:cnl */
8644 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8645 DISP_FBC_MEMORY_WAKE);
8646
Chris Wilson34991bd2017-11-11 10:03:36 +00008647 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8648 /* ReadHitWriteOnlyDisable:cnl */
8649 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008650 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8651 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008652 val |= SARBUNIT_CLKGATE_DIS;
8653 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008654
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008655 /* Wa_2201832410:cnl */
8656 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8657 val |= GWUNIT_CLKGATE_DIS;
8658 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8659
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008660 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008661 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008662 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8663 val |= VFUNIT_CLKGATE_DIS;
8664 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008665}
8666
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008667static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8668{
8669 cnp_init_clock_gating(dev_priv);
8670 gen9_init_clock_gating(dev_priv);
8671
8672 /* WaFbcNukeOnHostModify:cfl */
8673 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8674 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8675}
8676
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008677static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008678{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008679 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008680
8681 /* WaDisableSDEUnitClockGating:kbl */
8682 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8683 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8684 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008685
8686 /* WaDisableGamClockGating:kbl */
8687 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8688 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8689 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008690
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008691 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008692 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8693 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008694}
8695
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008696static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008697{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008698 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008699
8700 /* WAC6entrylatency:skl */
8701 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8702 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008703
8704 /* WaFbcNukeOnHostModify:skl */
8705 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8706 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008707}
8708
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008709static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008710{
Matthew Auld8cb09832017-10-06 23:18:23 +01008711 /* The GTT cache must be disabled if the system is using 2M pages. */
8712 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8713 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008714 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008715
Ben Widawskyab57fff2013-12-12 15:28:04 -08008716 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008717 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008718
Ben Widawskyab57fff2013-12-12 15:28:04 -08008719 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008720 I915_WRITE(CHICKEN_PAR1_1,
8721 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8722
Ben Widawskyab57fff2013-12-12 15:28:04 -08008723 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008724 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008725 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008726 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008727 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008728 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008729
Ben Widawskyab57fff2013-12-12 15:28:04 -08008730 /* WaVSRefCountFullforceMissDisable:bdw */
8731 /* WaDSRefCountFullforceMissDisable:bdw */
8732 I915_WRITE(GEN7_FF_THREAD_MODE,
8733 I915_READ(GEN7_FF_THREAD_MODE) &
8734 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008735
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008736 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8737 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008738
8739 /* WaDisableSDEUnitClockGating:bdw */
8740 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8741 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008742
Imre Deak450174f2016-05-03 15:54:21 +03008743 /* WaProgramL3SqcReg1Default:bdw */
8744 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008745
Matthew Auld8cb09832017-10-06 23:18:23 +01008746 /* WaGttCachingOffByDefault:bdw */
8747 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008748
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008749 /* WaKVMNotificationOnConfigChange:bdw */
8750 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8751 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8752
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008753 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008754
8755 /* WaDisableDopClockGating:bdw
8756 *
8757 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8758 * clock gating.
8759 */
8760 I915_WRITE(GEN6_UCGCTL1,
8761 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008762}
8763
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008764static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008765{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008766 /* L3 caching of data atomics doesn't work -- disable it. */
8767 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8768 I915_WRITE(HSW_ROW_CHICKEN3,
8769 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8770
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008771 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008772 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8773 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8774 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8775
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008776 /* WaVSRefCountFullforceMissDisable:hsw */
8777 I915_WRITE(GEN7_FF_THREAD_MODE,
8778 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008779
Akash Goel4e046322014-04-04 17:14:38 +05308780 /* WaDisable_RenderCache_OperationalFlush:hsw */
8781 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8782
Chia-I Wufe27c602014-01-28 13:29:33 +08008783 /* enable HiZ Raw Stall Optimization */
8784 I915_WRITE(CACHE_MODE_0_GEN7,
8785 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8786
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008787 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008788 I915_WRITE(CACHE_MODE_1,
8789 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008790
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008791 /*
8792 * BSpec recommends 8x4 when MSAA is used,
8793 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008794 *
8795 * Note that PS/WM thread counts depend on the WIZ hashing
8796 * disable bit, which we don't touch here, but it's good
8797 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008798 */
8799 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008800 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008801
Kenneth Graunke94411592014-12-31 16:23:00 -08008802 /* WaSampleCChickenBitEnable:hsw */
8803 I915_WRITE(HALF_SLICE_CHICKEN3,
8804 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8805
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008806 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008807 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8808
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008809 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008810}
8811
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008812static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008813{
Ben Widawsky20848222012-05-04 18:58:59 -07008814 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008815
Damien Lespiau231e54f2012-10-19 17:55:41 +01008816 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008817
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008818 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008819 I915_WRITE(_3D_CHICKEN3,
8820 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8821
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008822 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008823 I915_WRITE(IVB_CHICKEN3,
8824 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8825 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8826
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008827 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008828 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008829 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8830 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008831
Akash Goel4e046322014-04-04 17:14:38 +05308832 /* WaDisable_RenderCache_OperationalFlush:ivb */
8833 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8834
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008835 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008836 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8837 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8838
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008839 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008840 I915_WRITE(GEN7_L3CNTLREG1,
8841 GEN7_WA_FOR_GEN7_L3_CONTROL);
8842 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008843 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008844 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008845 I915_WRITE(GEN7_ROW_CHICKEN2,
8846 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008847 else {
8848 /* must write both registers */
8849 I915_WRITE(GEN7_ROW_CHICKEN2,
8850 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008851 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8852 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008853 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008854
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008855 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008856 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8857 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8858
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008859 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008860 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008861 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008862 */
8863 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008864 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008865
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008866 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008867 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8868 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8869 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8870
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008871 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008872
8873 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008874
Chris Wilson22721342014-03-04 09:41:43 +00008875 if (0) { /* causes HiZ corruption on ivb:gt1 */
8876 /* enable HiZ Raw Stall Optimization */
8877 I915_WRITE(CACHE_MODE_0_GEN7,
8878 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8879 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008880
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008881 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008882 I915_WRITE(CACHE_MODE_1,
8883 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008884
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008885 /*
8886 * BSpec recommends 8x4 when MSAA is used,
8887 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008888 *
8889 * Note that PS/WM thread counts depend on the WIZ hashing
8890 * disable bit, which we don't touch here, but it's good
8891 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008892 */
8893 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008894 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008895
Ben Widawsky20848222012-05-04 18:58:59 -07008896 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8897 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8898 snpcr |= GEN6_MBC_SNPCR_MED;
8899 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008900
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008901 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008902 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008903
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008904 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008905}
8906
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008907static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008908{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008909 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008910 I915_WRITE(_3D_CHICKEN3,
8911 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8912
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008913 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008914 I915_WRITE(IVB_CHICKEN3,
8915 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8916 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8917
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008918 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008919 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008920 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008921 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8922 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008923
Akash Goel4e046322014-04-04 17:14:38 +05308924 /* WaDisable_RenderCache_OperationalFlush:vlv */
8925 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8926
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008927 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008928 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8929 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8930
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008931 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008932 I915_WRITE(GEN7_ROW_CHICKEN2,
8933 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8934
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008935 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008936 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8937 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8938 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8939
Ville Syrjälä46680e02014-01-22 21:33:01 +02008940 gen7_setup_fixed_func_scheduler(dev_priv);
8941
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008942 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008943 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008944 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008945 */
8946 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008947 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008948
Akash Goelc98f5062014-03-24 23:00:07 +05308949 /* WaDisableL3Bank2xClockGate:vlv
8950 * Disabling L3 clock gating- MMIO 940c[25] = 1
8951 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8952 I915_WRITE(GEN7_UCGCTL4,
8953 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07008954
Ville Syrjäläafd58e72014-01-22 21:33:03 +02008955 /*
8956 * BSpec says this must be set, even though
8957 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8958 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02008959 I915_WRITE(CACHE_MODE_1,
8960 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07008961
8962 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02008963 * BSpec recommends 8x4 when MSAA is used,
8964 * however in practice 16x4 seems fastest.
8965 *
8966 * Note that PS/WM thread counts depend on the WIZ hashing
8967 * disable bit, which we don't touch here, but it's good
8968 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8969 */
8970 I915_WRITE(GEN7_GT_MODE,
8971 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8972
8973 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02008974 * WaIncreaseL3CreditsForVLVB0:vlv
8975 * This is the hardware default actually.
8976 */
8977 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8978
8979 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008980 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07008981 * Disable clock gating on th GCFG unit to prevent a delay
8982 * in the reporting of vblank events.
8983 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02008984 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008985}
8986
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008987static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008988{
Ville Syrjälä232ce332014-04-09 13:28:35 +03008989 /* WaVSRefCountFullforceMissDisable:chv */
8990 /* WaDSRefCountFullforceMissDisable:chv */
8991 I915_WRITE(GEN7_FF_THREAD_MODE,
8992 I915_READ(GEN7_FF_THREAD_MODE) &
8993 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03008994
8995 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8996 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8997 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03008998
8999 /* WaDisableCSUnitClockGating:chv */
9000 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9001 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009002
9003 /* WaDisableSDEUnitClockGating:chv */
9004 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9005 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009006
9007 /*
Imre Deak450174f2016-05-03 15:54:21 +03009008 * WaProgramL3SqcReg1Default:chv
9009 * See gfxspecs/Related Documents/Performance Guide/
9010 * LSQC Setting Recommendations.
9011 */
9012 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9013
9014 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009015 * GTT cache may not work with big pages, so if those
9016 * are ever enabled GTT cache may need to be disabled.
9017 */
9018 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009019}
9020
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009021static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009022{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009023 uint32_t dspclk_gate;
9024
9025 I915_WRITE(RENCLK_GATE_D1, 0);
9026 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9027 GS_UNIT_CLOCK_GATE_DISABLE |
9028 CL_UNIT_CLOCK_GATE_DISABLE);
9029 I915_WRITE(RAMCLK_GATE_D, 0);
9030 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9031 OVRUNIT_CLOCK_GATE_DISABLE |
9032 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009033 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009034 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9035 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009036
9037 /* WaDisableRenderCachePipelinedFlush */
9038 I915_WRITE(CACHE_MODE_0,
9039 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009040
Akash Goel4e046322014-04-04 17:14:38 +05309041 /* WaDisable_RenderCache_OperationalFlush:g4x */
9042 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9043
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009044 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009045}
9046
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009047static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009048{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009049 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9050 I915_WRITE(RENCLK_GATE_D2, 0);
9051 I915_WRITE(DSPCLK_GATE_D, 0);
9052 I915_WRITE(RAMCLK_GATE_D, 0);
9053 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009054 I915_WRITE(MI_ARB_STATE,
9055 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309056
9057 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9058 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009059}
9060
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009061static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009062{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009063 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9064 I965_RCC_CLOCK_GATE_DISABLE |
9065 I965_RCPB_CLOCK_GATE_DISABLE |
9066 I965_ISC_CLOCK_GATE_DISABLE |
9067 I965_FBC_CLOCK_GATE_DISABLE);
9068 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009069 I915_WRITE(MI_ARB_STATE,
9070 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309071
9072 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9073 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009074}
9075
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009076static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009077{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009078 u32 dstate = I915_READ(D_STATE);
9079
9080 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9081 DSTATE_DOT_CLOCK_GATING;
9082 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009083
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009084 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009085 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009086
9087 /* IIR "flip pending" means done if this bit is set */
9088 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009089
9090 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009091 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009092
9093 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9094 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009095
9096 I915_WRITE(MI_ARB_STATE,
9097 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009098}
9099
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009100static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009101{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009102 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009103
9104 /* interrupts should cause a wake up from C3 */
9105 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9106 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009107
9108 I915_WRITE(MEM_MODE,
9109 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009110}
9111
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009112static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009113{
Ville Syrjälä10383922014-08-15 01:21:54 +03009114 I915_WRITE(MEM_MODE,
9115 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9116 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009117}
9118
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009119void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009120{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009121 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009122}
9123
Ville Syrjälä712bf362016-10-31 22:37:23 +02009124void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009125{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009126 if (HAS_PCH_LPT(dev_priv))
9127 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009128}
9129
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009130static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009131{
9132 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9133}
9134
9135/**
9136 * intel_init_clock_gating_hooks - setup the clock gating hooks
9137 * @dev_priv: device private
9138 *
9139 * Setup the hooks that configure which clocks of a given platform can be
9140 * gated and also apply various GT and display specific workarounds for these
9141 * platforms. Note that some GT specific workarounds are applied separately
9142 * when GPU contexts or batchbuffers start their execution.
9143 */
9144void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9145{
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009146 if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009147 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009148 else if (IS_COFFEELAKE(dev_priv))
9149 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009150 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009151 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009152 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009153 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009154 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009155 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009156 else if (IS_GEMINILAKE(dev_priv))
9157 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009158 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009159 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009160 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009161 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009162 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009163 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009164 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009165 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009166 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009167 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009168 else if (IS_GEN6(dev_priv))
9169 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9170 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009171 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009172 else if (IS_G4X(dev_priv))
9173 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009174 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009175 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009176 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009177 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009178 else if (IS_GEN3(dev_priv))
9179 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9180 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9181 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9182 else if (IS_GEN2(dev_priv))
9183 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9184 else {
9185 MISSING_CASE(INTEL_DEVID(dev_priv));
9186 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9187 }
9188}
9189
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009190/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009191void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009192{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009193 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009194
Daniel Vetterc921aba2012-04-26 23:28:17 +02009195 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009196 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009197 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009198 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009199 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009200
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009201 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009202 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009203 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009204 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009205 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009206 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009207 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009208 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009209
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009210 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009211 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009212 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009213 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009214 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009215 dev_priv->display.compute_intermediate_wm =
9216 ilk_compute_intermediate_wm;
9217 dev_priv->display.initial_watermarks =
9218 ilk_initial_watermarks;
9219 dev_priv->display.optimize_watermarks =
9220 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009221 } else {
9222 DRM_DEBUG_KMS("Failed to read display plane latency. "
9223 "Disable CxSR\n");
9224 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009225 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009226 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009227 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009228 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009229 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009230 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009231 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009232 } else if (IS_G4X(dev_priv)) {
9233 g4x_setup_wm_latency(dev_priv);
9234 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9235 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9236 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9237 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009238 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009239 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009240 dev_priv->is_ddr3,
9241 dev_priv->fsb_freq,
9242 dev_priv->mem_freq)) {
9243 DRM_INFO("failed to find known CxSR latency "
9244 "(found ddr%s fsb freq %d, mem freq %d), "
9245 "disabling CxSR\n",
9246 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9247 dev_priv->fsb_freq, dev_priv->mem_freq);
9248 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009249 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009250 dev_priv->display.update_wm = NULL;
9251 } else
9252 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009253 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009254 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009255 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009256 dev_priv->display.update_wm = i9xx_update_wm;
9257 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009258 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009259 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009260 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009261 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009262 } else {
9263 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009264 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009265 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009266 } else {
9267 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009268 }
9269}
9270
Lyude87660502016-08-17 15:55:53 -04009271static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9272{
9273 uint32_t flags =
9274 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9275
9276 switch (flags) {
9277 case GEN6_PCODE_SUCCESS:
9278 return 0;
9279 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009280 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009281 case GEN6_PCODE_ILLEGAL_CMD:
9282 return -ENXIO;
9283 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009284 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009285 return -EOVERFLOW;
9286 case GEN6_PCODE_TIMEOUT:
9287 return -ETIMEDOUT;
9288 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009289 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009290 return 0;
9291 }
9292}
9293
9294static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9295{
9296 uint32_t flags =
9297 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9298
9299 switch (flags) {
9300 case GEN6_PCODE_SUCCESS:
9301 return 0;
9302 case GEN6_PCODE_ILLEGAL_CMD:
9303 return -ENXIO;
9304 case GEN7_PCODE_TIMEOUT:
9305 return -ETIMEDOUT;
9306 case GEN7_PCODE_ILLEGAL_DATA:
9307 return -EINVAL;
9308 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9309 return -EOVERFLOW;
9310 default:
9311 MISSING_CASE(flags);
9312 return 0;
9313 }
9314}
9315
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009316int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009317{
Lyude87660502016-08-17 15:55:53 -04009318 int status;
9319
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009320 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009321
Chris Wilson3f5582d2016-06-30 15:32:45 +01009322 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9323 * use te fw I915_READ variants to reduce the amount of work
9324 * required when reading/writing.
9325 */
9326
9327 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009328 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9329 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009330 return -EAGAIN;
9331 }
9332
Chris Wilson3f5582d2016-06-30 15:32:45 +01009333 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9334 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9335 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009336
Chris Wilsone09a3032017-04-11 11:13:39 +01009337 if (__intel_wait_for_register_fw(dev_priv,
9338 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9339 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009340 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9341 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009342 return -ETIMEDOUT;
9343 }
9344
Chris Wilson3f5582d2016-06-30 15:32:45 +01009345 *val = I915_READ_FW(GEN6_PCODE_DATA);
9346 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009347
Lyude87660502016-08-17 15:55:53 -04009348 if (INTEL_GEN(dev_priv) > 6)
9349 status = gen7_check_mailbox_status(dev_priv);
9350 else
9351 status = gen6_check_mailbox_status(dev_priv);
9352
9353 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009354 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9355 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009356 return status;
9357 }
9358
Ben Widawsky42c05262012-09-26 10:34:00 -07009359 return 0;
9360}
9361
Imre Deake76019a2018-01-30 16:29:38 +02009362int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009363 u32 mbox, u32 val,
9364 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009365{
Lyude87660502016-08-17 15:55:53 -04009366 int status;
9367
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009368 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009369
Chris Wilson3f5582d2016-06-30 15:32:45 +01009370 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9371 * use te fw I915_READ variants to reduce the amount of work
9372 * required when reading/writing.
9373 */
9374
9375 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009376 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9377 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009378 return -EAGAIN;
9379 }
9380
Chris Wilson3f5582d2016-06-30 15:32:45 +01009381 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009382 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009383 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009384
Chris Wilsone09a3032017-04-11 11:13:39 +01009385 if (__intel_wait_for_register_fw(dev_priv,
9386 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009387 fast_timeout_us, slow_timeout_ms,
9388 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009389 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9390 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009391 return -ETIMEDOUT;
9392 }
9393
Chris Wilson3f5582d2016-06-30 15:32:45 +01009394 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009395
Lyude87660502016-08-17 15:55:53 -04009396 if (INTEL_GEN(dev_priv) > 6)
9397 status = gen7_check_mailbox_status(dev_priv);
9398 else
9399 status = gen6_check_mailbox_status(dev_priv);
9400
9401 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009402 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9403 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009404 return status;
9405 }
9406
Ben Widawsky42c05262012-09-26 10:34:00 -07009407 return 0;
9408}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009409
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009410static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9411 u32 request, u32 reply_mask, u32 reply,
9412 u32 *status)
9413{
9414 u32 val = request;
9415
9416 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9417
9418 return *status || ((val & reply_mask) == reply);
9419}
9420
9421/**
9422 * skl_pcode_request - send PCODE request until acknowledgment
9423 * @dev_priv: device private
9424 * @mbox: PCODE mailbox ID the request is targeted for
9425 * @request: request ID
9426 * @reply_mask: mask used to check for request acknowledgment
9427 * @reply: value used to check for request acknowledgment
9428 * @timeout_base_ms: timeout for polling with preemption enabled
9429 *
9430 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009431 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009432 * The request is acknowledged once the PCODE reply dword equals @reply after
9433 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009434 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009435 * preemption disabled.
9436 *
9437 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9438 * other error as reported by PCODE.
9439 */
9440int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9441 u32 reply_mask, u32 reply, int timeout_base_ms)
9442{
9443 u32 status;
9444 int ret;
9445
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009446 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009447
9448#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9449 &status)
9450
9451 /*
9452 * Prime the PCODE by doing a request first. Normally it guarantees
9453 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9454 * _wait_for() doesn't guarantee when its passed condition is evaluated
9455 * first, so send the first request explicitly.
9456 */
9457 if (COND) {
9458 ret = 0;
9459 goto out;
9460 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009461 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009462 if (!ret)
9463 goto out;
9464
9465 /*
9466 * The above can time out if the number of requests was low (2 in the
9467 * worst case) _and_ PCODE was busy for some reason even after a
9468 * (queued) request and @timeout_base_ms delay. As a workaround retry
9469 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009470 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009471 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009472 * requests, and for any quirks of the PCODE firmware that delays
9473 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009474 */
9475 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9476 WARN_ON_ONCE(timeout_base_ms > 3);
9477 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009478 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009479 preempt_enable();
9480
9481out:
9482 return ret ? ret : status;
9483#undef COND
9484}
9485
Ville Syrjälädd06f882014-11-10 22:55:12 +02009486static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9487{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009488 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9489
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009490 /*
9491 * N = val - 0xb7
9492 * Slow = Fast = GPLL ref * N
9493 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009494 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009495}
9496
Fengguang Wub55dd642014-07-12 11:21:39 +02009497static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009498{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009499 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9500
9501 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009502}
9503
Fengguang Wub55dd642014-07-12 11:21:39 +02009504static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309505{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009506 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9507
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009508 /*
9509 * N = val / 2
9510 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9511 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009512 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309513}
9514
Fengguang Wub55dd642014-07-12 11:21:39 +02009515static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309516{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009517 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9518
Ville Syrjälä1c147622014-08-18 14:42:43 +03009519 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009520 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309521}
9522
Ville Syrjälä616bc822015-01-23 21:04:25 +02009523int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9524{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009525 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009526 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9527 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009528 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009529 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009530 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009531 return byt_gpu_freq(dev_priv, val);
9532 else
9533 return val * GT_FREQUENCY_MULTIPLIER;
9534}
9535
Ville Syrjälä616bc822015-01-23 21:04:25 +02009536int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9537{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009538 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009539 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9540 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009541 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009542 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009543 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009544 return byt_freq_opcode(dev_priv, val);
9545 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009546 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309547}
9548
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009549void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009550{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009551 mutex_init(&dev_priv->pcu_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01009552
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009553 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009554
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009555 dev_priv->runtime_pm.suspended = false;
9556 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009557}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009558
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009559static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9560 const i915_reg_t reg)
9561{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009562 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009563 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009564
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009565 /*
9566 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009567 * uncore lock to prevent concurrent access to range reg.
9568 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009569 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009570
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009571 /*
9572 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009573 * With a control bit, we can choose between upper or lower
9574 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009575 *
9576 * Although we always use the counter in high-range mode elsewhere,
9577 * userspace may attempt to read the value before rc6 is initialised,
9578 * before we have set the default VLV_COUNTER_CONTROL value. So always
9579 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009580 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009581 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9582 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009583 upper = I915_READ_FW(reg);
9584 do {
9585 tmp = upper;
9586
9587 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9588 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9589 lower = I915_READ_FW(reg);
9590
9591 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9592 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9593 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009594 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009595
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009596 /*
9597 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009598 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9599 * now.
9600 */
9601
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009602 return lower | (u64)upper << 8;
9603}
9604
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009605u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009606 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009607{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009608 u64 time_hw, prev_hw, overflow_hw;
9609 unsigned int fw_domains;
9610 unsigned long flags;
9611 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009612 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009613
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009614 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009615 return 0;
9616
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009617 /*
9618 * Store previous hw counter values for counter wrap-around handling.
9619 *
9620 * There are only four interesting registers and they live next to each
9621 * other so we can use the relative address, compared to the smallest
9622 * one as the index into driver storage.
9623 */
9624 i = (i915_mmio_reg_offset(reg) -
9625 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9626 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9627 return 0;
9628
9629 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9630
9631 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9632 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9633
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009634 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9635 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009636 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009637 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009638 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009639 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009640 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009641 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9642 if (IS_GEN9_LP(dev_priv)) {
9643 mul = 10000;
9644 div = 12;
9645 } else {
9646 mul = 1280;
9647 div = 1;
9648 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009649
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009650 overflow_hw = BIT_ULL(32);
9651 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009652 }
9653
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009654 /*
9655 * Counter wrap handling.
9656 *
9657 * But relying on a sufficient frequency of queries otherwise counters
9658 * can still wrap.
9659 */
9660 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9661 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9662
9663 /* RC6 delta from last sample. */
9664 if (time_hw >= prev_hw)
9665 time_hw -= prev_hw;
9666 else
9667 time_hw += overflow_hw - prev_hw;
9668
9669 /* Add delta to RC6 extended raw driver copy. */
9670 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9671 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9672
9673 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9674 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9675
9676 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009677}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009678
9679u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9680{
9681 u32 cagf;
9682
9683 if (INTEL_GEN(dev_priv) >= 9)
9684 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9685 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9686 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9687 else
9688 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9689
9690 return cagf;
9691}