blob: df22b9c75b2b04bd5e6fbd084ed40b5ea6895cb2 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Imre Deaka82abe42015-03-27 14:00:04 +020055static void bxt_init_clock_gating(struct drm_device *dev)
56{
Imre Deak32608ca2015-03-11 11:10:27 +020057 struct drm_i915_private *dev_priv = dev->dev_private;
58
Nick Hoatha7546152015-06-29 14:07:32 +010059 /* WaDisableSDEUnitClockGating:bxt */
60 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
61 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
62
Imre Deak32608ca2015-03-11 11:10:27 +020063 /*
64 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020065 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020066 */
Imre Deak32608ca2015-03-11 11:10:27 +020067 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020068 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deaka82abe42015-03-27 14:00:04 +020069}
70
Daniel Vetterc921aba2012-04-26 23:28:17 +020071static void i915_pineview_get_mem_freq(struct drm_device *dev)
72{
Jani Nikula50227e12014-03-31 14:27:21 +030073 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +020074 u32 tmp;
75
76 tmp = I915_READ(CLKCFG);
77
78 switch (tmp & CLKCFG_FSB_MASK) {
79 case CLKCFG_FSB_533:
80 dev_priv->fsb_freq = 533; /* 133*4 */
81 break;
82 case CLKCFG_FSB_800:
83 dev_priv->fsb_freq = 800; /* 200*4 */
84 break;
85 case CLKCFG_FSB_667:
86 dev_priv->fsb_freq = 667; /* 167*4 */
87 break;
88 case CLKCFG_FSB_400:
89 dev_priv->fsb_freq = 400; /* 100*4 */
90 break;
91 }
92
93 switch (tmp & CLKCFG_MEM_MASK) {
94 case CLKCFG_MEM_533:
95 dev_priv->mem_freq = 533;
96 break;
97 case CLKCFG_MEM_667:
98 dev_priv->mem_freq = 667;
99 break;
100 case CLKCFG_MEM_800:
101 dev_priv->mem_freq = 800;
102 break;
103 }
104
105 /* detect pineview DDR3 setting */
106 tmp = I915_READ(CSHRDDR3CTL);
107 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
108}
109
110static void i915_ironlake_get_mem_freq(struct drm_device *dev)
111{
Jani Nikula50227e12014-03-31 14:27:21 +0300112 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u16 ddrpll, csipll;
114
115 ddrpll = I915_READ16(DDRMPLL1);
116 csipll = I915_READ16(CSIPLL0);
117
118 switch (ddrpll & 0xff) {
119 case 0xc:
120 dev_priv->mem_freq = 800;
121 break;
122 case 0x10:
123 dev_priv->mem_freq = 1066;
124 break;
125 case 0x14:
126 dev_priv->mem_freq = 1333;
127 break;
128 case 0x18:
129 dev_priv->mem_freq = 1600;
130 break;
131 default:
132 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
133 ddrpll & 0xff);
134 dev_priv->mem_freq = 0;
135 break;
136 }
137
Daniel Vetter20e4d402012-08-08 23:35:39 +0200138 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200139
140 switch (csipll & 0x3ff) {
141 case 0x00c:
142 dev_priv->fsb_freq = 3200;
143 break;
144 case 0x00e:
145 dev_priv->fsb_freq = 3733;
146 break;
147 case 0x010:
148 dev_priv->fsb_freq = 4266;
149 break;
150 case 0x012:
151 dev_priv->fsb_freq = 4800;
152 break;
153 case 0x014:
154 dev_priv->fsb_freq = 5333;
155 break;
156 case 0x016:
157 dev_priv->fsb_freq = 5866;
158 break;
159 case 0x018:
160 dev_priv->fsb_freq = 6400;
161 break;
162 default:
163 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
164 csipll & 0x3ff);
165 dev_priv->fsb_freq = 0;
166 break;
167 }
168
169 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200170 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200171 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200174 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200175 }
176}
177
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300178static const struct cxsr_latency cxsr_latency_table[] = {
179 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
180 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
181 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
182 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
183 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
184
185 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
186 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
187 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
188 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
189 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
190
191 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
192 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
193 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
194 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
195 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
196
197 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
198 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
199 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
200 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
201 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
202
203 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
204 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
205 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
206 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
207 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
208
209 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
210 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
211 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
212 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
213 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
214};
215
Daniel Vetter63c62272012-04-21 23:17:55 +0200216static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300217 int is_ddr3,
218 int fsb,
219 int mem)
220{
221 const struct cxsr_latency *latency;
222 int i;
223
224 if (fsb == 0 || mem == 0)
225 return NULL;
226
227 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
228 latency = &cxsr_latency_table[i];
229 if (is_desktop == latency->is_desktop &&
230 is_ddr3 == latency->is_ddr3 &&
231 fsb == latency->fsb_freq && mem == latency->mem_freq)
232 return latency;
233 }
234
235 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
236
237 return NULL;
238}
239
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200240static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
241{
242 u32 val;
243
244 mutex_lock(&dev_priv->rps.hw_lock);
245
246 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
247 if (enable)
248 val &= ~FORCE_DDR_HIGH_FREQ;
249 else
250 val |= FORCE_DDR_HIGH_FREQ;
251 val &= ~FORCE_DDR_LOW_FREQ;
252 val |= FORCE_DDR_FREQ_REQ_ACK;
253 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
254
255 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
256 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
257 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
258
259 mutex_unlock(&dev_priv->rps.hw_lock);
260}
261
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200262static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
263{
264 u32 val;
265
266 mutex_lock(&dev_priv->rps.hw_lock);
267
268 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
269 if (enable)
270 val |= DSP_MAXFIFO_PM5_ENABLE;
271 else
272 val &= ~DSP_MAXFIFO_PM5_ENABLE;
273 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
274
275 mutex_unlock(&dev_priv->rps.hw_lock);
276}
277
Ville Syrjäläf4998962015-03-10 17:02:21 +0200278#define FW_WM(value, plane) \
279 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
280
Imre Deak5209b1f2014-07-01 12:36:17 +0300281void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300282{
Imre Deak5209b1f2014-07-01 12:36:17 +0300283 struct drm_device *dev = dev_priv->dev;
284 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300285
Imre Deak5209b1f2014-07-01 12:36:17 +0300286 if (IS_VALLEYVIEW(dev)) {
287 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300288 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300289 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300290 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
291 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300292 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300293 } else if (IS_PINEVIEW(dev)) {
294 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
295 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
296 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300297 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300298 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
299 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
300 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
301 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300302 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300303 } else if (IS_I915GM(dev)) {
304 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
305 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
306 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300307 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300308 } else {
309 return;
310 }
311
312 DRM_DEBUG_KMS("memory self-refresh is %s\n",
313 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300314}
315
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200316
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300317/*
318 * Latency for FIFO fetches is dependent on several factors:
319 * - memory configuration (speed, channels)
320 * - chipset
321 * - current MCH state
322 * It can be fairly high in some situations, so here we assume a fairly
323 * pessimal value. It's a tradeoff between extra memory fetches (if we
324 * set this value too high, the FIFO will fetch frequently to stay full)
325 * and power consumption (set it too low to save power and we might see
326 * FIFO underruns and display "flicker").
327 *
328 * A value of 5us seems to be a good balance; safe for very low end
329 * platforms but not overly aggressive on lower latency configs.
330 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100331static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300332
Ville Syrjäläb5004722015-03-05 21:19:47 +0200333#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
334 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
335
336static int vlv_get_fifo_size(struct drm_device *dev,
337 enum pipe pipe, int plane)
338{
339 struct drm_i915_private *dev_priv = dev->dev_private;
340 int sprite0_start, sprite1_start, size;
341
342 switch (pipe) {
343 uint32_t dsparb, dsparb2, dsparb3;
344 case PIPE_A:
345 dsparb = I915_READ(DSPARB);
346 dsparb2 = I915_READ(DSPARB2);
347 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
348 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
349 break;
350 case PIPE_B:
351 dsparb = I915_READ(DSPARB);
352 dsparb2 = I915_READ(DSPARB2);
353 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
354 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
355 break;
356 case PIPE_C:
357 dsparb2 = I915_READ(DSPARB2);
358 dsparb3 = I915_READ(DSPARB3);
359 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
360 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
361 break;
362 default:
363 return 0;
364 }
365
366 switch (plane) {
367 case 0:
368 size = sprite0_start;
369 break;
370 case 1:
371 size = sprite1_start - sprite0_start;
372 break;
373 case 2:
374 size = 512 - 1 - sprite1_start;
375 break;
376 default:
377 return 0;
378 }
379
380 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
381 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
382 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
383 size);
384
385 return size;
386}
387
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300388static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 uint32_t dsparb = I915_READ(DSPARB);
392 int size;
393
394 size = dsparb & 0x7f;
395 if (plane)
396 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
397
398 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
399 plane ? "B" : "A", size);
400
401 return size;
402}
403
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200404static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300405{
406 struct drm_i915_private *dev_priv = dev->dev_private;
407 uint32_t dsparb = I915_READ(DSPARB);
408 int size;
409
410 size = dsparb & 0x1ff;
411 if (plane)
412 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
413 size >>= 1; /* Convert to cachelines */
414
415 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
416 plane ? "B" : "A", size);
417
418 return size;
419}
420
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300421static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300422{
423 struct drm_i915_private *dev_priv = dev->dev_private;
424 uint32_t dsparb = I915_READ(DSPARB);
425 int size;
426
427 size = dsparb & 0x7f;
428 size >>= 2; /* Convert to cachelines */
429
430 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
431 plane ? "B" : "A",
432 size);
433
434 return size;
435}
436
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300437/* Pineview has different values for various configs */
438static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300439 .fifo_size = PINEVIEW_DISPLAY_FIFO,
440 .max_wm = PINEVIEW_MAX_WM,
441 .default_wm = PINEVIEW_DFT_WM,
442 .guard_size = PINEVIEW_GUARD_WM,
443 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300444};
445static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300446 .fifo_size = PINEVIEW_DISPLAY_FIFO,
447 .max_wm = PINEVIEW_MAX_WM,
448 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
449 .guard_size = PINEVIEW_GUARD_WM,
450 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300451};
452static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300453 .fifo_size = PINEVIEW_CURSOR_FIFO,
454 .max_wm = PINEVIEW_CURSOR_MAX_WM,
455 .default_wm = PINEVIEW_CURSOR_DFT_WM,
456 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
457 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300458};
459static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300460 .fifo_size = PINEVIEW_CURSOR_FIFO,
461 .max_wm = PINEVIEW_CURSOR_MAX_WM,
462 .default_wm = PINEVIEW_CURSOR_DFT_WM,
463 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
464 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300465};
466static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300467 .fifo_size = G4X_FIFO_SIZE,
468 .max_wm = G4X_MAX_WM,
469 .default_wm = G4X_MAX_WM,
470 .guard_size = 2,
471 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300472};
473static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300474 .fifo_size = I965_CURSOR_FIFO,
475 .max_wm = I965_CURSOR_MAX_WM,
476 .default_wm = I965_CURSOR_DFT_WM,
477 .guard_size = 2,
478 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479};
480static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300481 .fifo_size = VALLEYVIEW_FIFO_SIZE,
482 .max_wm = VALLEYVIEW_MAX_WM,
483 .default_wm = VALLEYVIEW_MAX_WM,
484 .guard_size = 2,
485 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300486};
487static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300488 .fifo_size = I965_CURSOR_FIFO,
489 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
490 .default_wm = I965_CURSOR_DFT_WM,
491 .guard_size = 2,
492 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300493};
494static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300495 .fifo_size = I965_CURSOR_FIFO,
496 .max_wm = I965_CURSOR_MAX_WM,
497 .default_wm = I965_CURSOR_DFT_WM,
498 .guard_size = 2,
499 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500};
501static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300502 .fifo_size = I945_FIFO_SIZE,
503 .max_wm = I915_MAX_WM,
504 .default_wm = 1,
505 .guard_size = 2,
506 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507};
508static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300509 .fifo_size = I915_FIFO_SIZE,
510 .max_wm = I915_MAX_WM,
511 .default_wm = 1,
512 .guard_size = 2,
513 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300515static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300516 .fifo_size = I855GM_FIFO_SIZE,
517 .max_wm = I915_MAX_WM,
518 .default_wm = 1,
519 .guard_size = 2,
520 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300522static const struct intel_watermark_params i830_bc_wm_info = {
523 .fifo_size = I855GM_FIFO_SIZE,
524 .max_wm = I915_MAX_WM/2,
525 .default_wm = 1,
526 .guard_size = 2,
527 .cacheline_size = I830_FIFO_LINE_SIZE,
528};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200529static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300530 .fifo_size = I830_FIFO_SIZE,
531 .max_wm = I915_MAX_WM,
532 .default_wm = 1,
533 .guard_size = 2,
534 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535};
536
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537/**
538 * intel_calculate_wm - calculate watermark level
539 * @clock_in_khz: pixel clock
540 * @wm: chip FIFO params
541 * @pixel_size: display pixel size
542 * @latency_ns: memory latency for the platform
543 *
544 * Calculate the watermark level (the level at which the display plane will
545 * start fetching from memory again). Each chip has a different display
546 * FIFO size and allocation, so the caller needs to figure that out and pass
547 * in the correct intel_watermark_params structure.
548 *
549 * As the pixel clock runs, the FIFO will be drained at a rate that depends
550 * on the pixel size. When it reaches the watermark level, it'll start
551 * fetching FIFO line sized based chunks from memory until the FIFO fills
552 * past the watermark point. If the FIFO drains completely, a FIFO underrun
553 * will occur, and a display engine hang could result.
554 */
555static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
556 const struct intel_watermark_params *wm,
557 int fifo_size,
558 int pixel_size,
559 unsigned long latency_ns)
560{
561 long entries_required, wm_size;
562
563 /*
564 * Note: we need to make sure we don't overflow for various clock &
565 * latency values.
566 * clocks go from a few thousand to several hundred thousand.
567 * latency is usually a few thousand
568 */
569 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
570 1000;
571 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
572
573 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
574
575 wm_size = fifo_size - (entries_required + wm->guard_size);
576
577 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
578
579 /* Don't promote wm_size to unsigned... */
580 if (wm_size > (long)wm->max_wm)
581 wm_size = wm->max_wm;
582 if (wm_size <= 0)
583 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300584
585 /*
586 * Bspec seems to indicate that the value shouldn't be lower than
587 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
588 * Lets go for 8 which is the burst size since certain platforms
589 * already use a hardcoded 8 (which is what the spec says should be
590 * done).
591 */
592 if (wm_size <= 8)
593 wm_size = 8;
594
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595 return wm_size;
596}
597
598static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
599{
600 struct drm_crtc *crtc, *enabled = NULL;
601
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100602 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000603 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300604 if (enabled)
605 return NULL;
606 enabled = crtc;
607 }
608 }
609
610 return enabled;
611}
612
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300613static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300615 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616 struct drm_i915_private *dev_priv = dev->dev_private;
617 struct drm_crtc *crtc;
618 const struct cxsr_latency *latency;
619 u32 reg;
620 unsigned long wm;
621
622 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
623 dev_priv->fsb_freq, dev_priv->mem_freq);
624 if (!latency) {
625 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300626 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300627 return;
628 }
629
630 crtc = single_enabled_crtc(dev);
631 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300632 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -0800633 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300634 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300635
636 /* Display SR */
637 wm = intel_calculate_wm(clock, &pineview_display_wm,
638 pineview_display_wm.fifo_size,
639 pixel_size, latency->display_sr);
640 reg = I915_READ(DSPFW1);
641 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200642 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643 I915_WRITE(DSPFW1, reg);
644 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
645
646 /* cursor SR */
647 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
648 pineview_display_wm.fifo_size,
649 pixel_size, latency->cursor_sr);
650 reg = I915_READ(DSPFW3);
651 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200652 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300653 I915_WRITE(DSPFW3, reg);
654
655 /* Display HPLL off SR */
656 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
657 pineview_display_hplloff_wm.fifo_size,
658 pixel_size, latency->display_hpll_disable);
659 reg = I915_READ(DSPFW3);
660 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200661 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300662 I915_WRITE(DSPFW3, reg);
663
664 /* cursor HPLL off SR */
665 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
666 pineview_display_hplloff_wm.fifo_size,
667 pixel_size, latency->cursor_hpll_disable);
668 reg = I915_READ(DSPFW3);
669 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200670 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 I915_WRITE(DSPFW3, reg);
672 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
673
Imre Deak5209b1f2014-07-01 12:36:17 +0300674 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300676 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300677 }
678}
679
680static bool g4x_compute_wm0(struct drm_device *dev,
681 int plane,
682 const struct intel_watermark_params *display,
683 int display_latency_ns,
684 const struct intel_watermark_params *cursor,
685 int cursor_latency_ns,
686 int *plane_wm,
687 int *cursor_wm)
688{
689 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300690 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 int htotal, hdisplay, clock, pixel_size;
692 int line_time_us, line_count;
693 int entries, tlb_miss;
694
695 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000696 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697 *cursor_wm = cursor->guard_size;
698 *plane_wm = display->guard_size;
699 return false;
700 }
701
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200702 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100703 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800704 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200705 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800706 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707
708 /* Use the small buffer method to calculate plane watermark */
709 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
710 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
711 if (tlb_miss > 0)
712 entries += tlb_miss;
713 entries = DIV_ROUND_UP(entries, display->cacheline_size);
714 *plane_wm = entries + display->guard_size;
715 if (*plane_wm > (int)display->max_wm)
716 *plane_wm = display->max_wm;
717
718 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200719 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Matt Roper3dd512f2015-02-27 10:12:00 -0800721 entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
723 if (tlb_miss > 0)
724 entries += tlb_miss;
725 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
726 *cursor_wm = entries + cursor->guard_size;
727 if (*cursor_wm > (int)cursor->max_wm)
728 *cursor_wm = (int)cursor->max_wm;
729
730 return true;
731}
732
733/*
734 * Check the wm result.
735 *
736 * If any calculated watermark values is larger than the maximum value that
737 * can be programmed into the associated watermark register, that watermark
738 * must be disabled.
739 */
740static bool g4x_check_srwm(struct drm_device *dev,
741 int display_wm, int cursor_wm,
742 const struct intel_watermark_params *display,
743 const struct intel_watermark_params *cursor)
744{
745 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
746 display_wm, cursor_wm);
747
748 if (display_wm > display->max_wm) {
749 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
750 display_wm, display->max_wm);
751 return false;
752 }
753
754 if (cursor_wm > cursor->max_wm) {
755 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
756 cursor_wm, cursor->max_wm);
757 return false;
758 }
759
760 if (!(display_wm || cursor_wm)) {
761 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
762 return false;
763 }
764
765 return true;
766}
767
768static bool g4x_compute_srwm(struct drm_device *dev,
769 int plane,
770 int latency_ns,
771 const struct intel_watermark_params *display,
772 const struct intel_watermark_params *cursor,
773 int *display_wm, int *cursor_wm)
774{
775 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300776 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777 int hdisplay, htotal, pixel_size, clock;
778 unsigned long line_time_us;
779 int line_count, line_size;
780 int small, large;
781 int entries;
782
783 if (!latency_ns) {
784 *display_wm = *cursor_wm = 0;
785 return false;
786 }
787
788 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200789 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100790 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800791 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200792 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800793 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794
Ville Syrjälä922044c2014-02-14 14:18:57 +0200795 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300796 line_count = (latency_ns / line_time_us + 1000) / 1000;
797 line_size = hdisplay * pixel_size;
798
799 /* Use the minimum of the small and large buffer method for primary */
800 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
801 large = line_count * line_size;
802
803 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
804 *display_wm = entries + display->guard_size;
805
806 /* calculate the self-refresh watermark for display cursor */
Matt Roper3dd512f2015-02-27 10:12:00 -0800807 entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300808 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
809 *cursor_wm = entries + cursor->guard_size;
810
811 return g4x_check_srwm(dev,
812 *display_wm, *cursor_wm,
813 display, cursor);
814}
815
Ville Syrjälä15665972015-03-10 16:16:28 +0200816#define FW_WM_VLV(value, plane) \
817 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
818
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200819static void vlv_write_wm_values(struct intel_crtc *crtc,
820 const struct vlv_wm_values *wm)
821{
822 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
823 enum pipe pipe = crtc->pipe;
824
825 I915_WRITE(VLV_DDL(pipe),
826 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
827 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
828 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
829 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
830
Ville Syrjäläae801522015-03-05 21:19:49 +0200831 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200832 FW_WM(wm->sr.plane, SR) |
833 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
834 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
835 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200836 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200837 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
838 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
839 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200840 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200841 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200842
843 if (IS_CHERRYVIEW(dev_priv)) {
844 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200845 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
846 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200847 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200848 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
849 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200850 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200851 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
852 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200853 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200854 FW_WM(wm->sr.plane >> 9, SR_HI) |
855 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
856 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
857 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
858 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
859 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
860 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
861 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
862 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
863 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200864 } else {
865 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200866 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
867 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200869 FW_WM(wm->sr.plane >> 9, SR_HI) |
870 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
871 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
872 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
873 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
874 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
875 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200876 }
877
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300878 /* zero (unused) WM1 watermarks */
879 I915_WRITE(DSPFW4, 0);
880 I915_WRITE(DSPFW5, 0);
881 I915_WRITE(DSPFW6, 0);
882 I915_WRITE(DSPHOWM1, 0);
883
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200885}
886
Ville Syrjälä15665972015-03-10 16:16:28 +0200887#undef FW_WM_VLV
888
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300889enum vlv_wm_level {
890 VLV_WM_LEVEL_PM2,
891 VLV_WM_LEVEL_PM5,
892 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300893};
894
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300895/* latency must be in 0.1us units. */
896static unsigned int vlv_wm_method2(unsigned int pixel_rate,
897 unsigned int pipe_htotal,
898 unsigned int horiz_pixels,
899 unsigned int bytes_per_pixel,
900 unsigned int latency)
901{
902 unsigned int ret;
903
904 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
905 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
906 ret = DIV_ROUND_UP(ret, 64);
907
908 return ret;
909}
910
911static void vlv_setup_wm_latency(struct drm_device *dev)
912{
913 struct drm_i915_private *dev_priv = dev->dev_private;
914
915 /* all latencies in usec */
916 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
917
Ville Syrjälä58590c12015-09-08 21:05:12 +0300918 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
919
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300920 if (IS_CHERRYVIEW(dev_priv)) {
921 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
922 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300923
924 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300925 }
926}
927
928static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
929 struct intel_crtc *crtc,
930 const struct intel_plane_state *state,
931 int level)
932{
933 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
934 int clock, htotal, pixel_size, width, wm;
935
936 if (dev_priv->wm.pri_latency[level] == 0)
937 return USHRT_MAX;
938
939 if (!state->visible)
940 return 0;
941
942 pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
943 clock = crtc->config->base.adjusted_mode.crtc_clock;
944 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
945 width = crtc->config->pipe_src_w;
946 if (WARN_ON(htotal == 0))
947 htotal = 1;
948
949 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
950 /*
951 * FIXME the formula gives values that are
952 * too big for the cursor FIFO, and hence we
953 * would never be able to use cursors. For
954 * now just hardcode the watermark.
955 */
956 wm = 63;
957 } else {
958 wm = vlv_wm_method2(clock, htotal, width, pixel_size,
959 dev_priv->wm.pri_latency[level] * 10);
960 }
961
962 return min_t(int, wm, USHRT_MAX);
963}
964
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300965static void vlv_compute_fifo(struct intel_crtc *crtc)
966{
967 struct drm_device *dev = crtc->base.dev;
968 struct vlv_wm_state *wm_state = &crtc->wm_state;
969 struct intel_plane *plane;
970 unsigned int total_rate = 0;
971 const int fifo_size = 512 - 1;
972 int fifo_extra, fifo_left = fifo_size;
973
974 for_each_intel_plane_on_crtc(dev, crtc, plane) {
975 struct intel_plane_state *state =
976 to_intel_plane_state(plane->base.state);
977
978 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
979 continue;
980
981 if (state->visible) {
982 wm_state->num_active_planes++;
983 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
984 }
985 }
986
987 for_each_intel_plane_on_crtc(dev, crtc, plane) {
988 struct intel_plane_state *state =
989 to_intel_plane_state(plane->base.state);
990 unsigned int rate;
991
992 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
993 plane->wm.fifo_size = 63;
994 continue;
995 }
996
997 if (!state->visible) {
998 plane->wm.fifo_size = 0;
999 continue;
1000 }
1001
1002 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1003 plane->wm.fifo_size = fifo_size * rate / total_rate;
1004 fifo_left -= plane->wm.fifo_size;
1005 }
1006
1007 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1008
1009 /* spread the remainder evenly */
1010 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1011 int plane_extra;
1012
1013 if (fifo_left == 0)
1014 break;
1015
1016 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1017 continue;
1018
1019 /* give it all to the first plane if none are active */
1020 if (plane->wm.fifo_size == 0 &&
1021 wm_state->num_active_planes)
1022 continue;
1023
1024 plane_extra = min(fifo_extra, fifo_left);
1025 plane->wm.fifo_size += plane_extra;
1026 fifo_left -= plane_extra;
1027 }
1028
1029 WARN_ON(fifo_left != 0);
1030}
1031
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001032static void vlv_invert_wms(struct intel_crtc *crtc)
1033{
1034 struct vlv_wm_state *wm_state = &crtc->wm_state;
1035 int level;
1036
1037 for (level = 0; level < wm_state->num_levels; level++) {
1038 struct drm_device *dev = crtc->base.dev;
1039 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1040 struct intel_plane *plane;
1041
1042 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1043 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1044
1045 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1046 switch (plane->base.type) {
1047 int sprite;
1048 case DRM_PLANE_TYPE_CURSOR:
1049 wm_state->wm[level].cursor = plane->wm.fifo_size -
1050 wm_state->wm[level].cursor;
1051 break;
1052 case DRM_PLANE_TYPE_PRIMARY:
1053 wm_state->wm[level].primary = plane->wm.fifo_size -
1054 wm_state->wm[level].primary;
1055 break;
1056 case DRM_PLANE_TYPE_OVERLAY:
1057 sprite = plane->plane;
1058 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1059 wm_state->wm[level].sprite[sprite];
1060 break;
1061 }
1062 }
1063 }
1064}
1065
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001066static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001067{
1068 struct drm_device *dev = crtc->base.dev;
1069 struct vlv_wm_state *wm_state = &crtc->wm_state;
1070 struct intel_plane *plane;
1071 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1072 int level;
1073
1074 memset(wm_state, 0, sizeof(*wm_state));
1075
Ville Syrjälä852eb002015-06-24 22:00:07 +03001076 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001077 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001078
1079 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001080
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001081 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001082
1083 if (wm_state->num_active_planes != 1)
1084 wm_state->cxsr = false;
1085
1086 if (wm_state->cxsr) {
1087 for (level = 0; level < wm_state->num_levels; level++) {
1088 wm_state->sr[level].plane = sr_fifo_size;
1089 wm_state->sr[level].cursor = 63;
1090 }
1091 }
1092
1093 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1094 struct intel_plane_state *state =
1095 to_intel_plane_state(plane->base.state);
1096
1097 if (!state->visible)
1098 continue;
1099
1100 /* normal watermarks */
1101 for (level = 0; level < wm_state->num_levels; level++) {
1102 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1103 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1104
1105 /* hack */
1106 if (WARN_ON(level == 0 && wm > max_wm))
1107 wm = max_wm;
1108
1109 if (wm > plane->wm.fifo_size)
1110 break;
1111
1112 switch (plane->base.type) {
1113 int sprite;
1114 case DRM_PLANE_TYPE_CURSOR:
1115 wm_state->wm[level].cursor = wm;
1116 break;
1117 case DRM_PLANE_TYPE_PRIMARY:
1118 wm_state->wm[level].primary = wm;
1119 break;
1120 case DRM_PLANE_TYPE_OVERLAY:
1121 sprite = plane->plane;
1122 wm_state->wm[level].sprite[sprite] = wm;
1123 break;
1124 }
1125 }
1126
1127 wm_state->num_levels = level;
1128
1129 if (!wm_state->cxsr)
1130 continue;
1131
1132 /* maxfifo watermarks */
1133 switch (plane->base.type) {
1134 int sprite, level;
1135 case DRM_PLANE_TYPE_CURSOR:
1136 for (level = 0; level < wm_state->num_levels; level++)
1137 wm_state->sr[level].cursor =
1138 wm_state->sr[level].cursor;
1139 break;
1140 case DRM_PLANE_TYPE_PRIMARY:
1141 for (level = 0; level < wm_state->num_levels; level++)
1142 wm_state->sr[level].plane =
1143 min(wm_state->sr[level].plane,
1144 wm_state->wm[level].primary);
1145 break;
1146 case DRM_PLANE_TYPE_OVERLAY:
1147 sprite = plane->plane;
1148 for (level = 0; level < wm_state->num_levels; level++)
1149 wm_state->sr[level].plane =
1150 min(wm_state->sr[level].plane,
1151 wm_state->wm[level].sprite[sprite]);
1152 break;
1153 }
1154 }
1155
1156 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001157 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1159 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1160 }
1161
1162 vlv_invert_wms(crtc);
1163}
1164
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001165#define VLV_FIFO(plane, value) \
1166 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1167
1168static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1169{
1170 struct drm_device *dev = crtc->base.dev;
1171 struct drm_i915_private *dev_priv = to_i915(dev);
1172 struct intel_plane *plane;
1173 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1174
1175 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1176 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1177 WARN_ON(plane->wm.fifo_size != 63);
1178 continue;
1179 }
1180
1181 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1182 sprite0_start = plane->wm.fifo_size;
1183 else if (plane->plane == 0)
1184 sprite1_start = sprite0_start + plane->wm.fifo_size;
1185 else
1186 fifo_size = sprite1_start + plane->wm.fifo_size;
1187 }
1188
1189 WARN_ON(fifo_size != 512 - 1);
1190
1191 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1192 pipe_name(crtc->pipe), sprite0_start,
1193 sprite1_start, fifo_size);
1194
1195 switch (crtc->pipe) {
1196 uint32_t dsparb, dsparb2, dsparb3;
1197 case PIPE_A:
1198 dsparb = I915_READ(DSPARB);
1199 dsparb2 = I915_READ(DSPARB2);
1200
1201 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1202 VLV_FIFO(SPRITEB, 0xff));
1203 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1204 VLV_FIFO(SPRITEB, sprite1_start));
1205
1206 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1207 VLV_FIFO(SPRITEB_HI, 0x1));
1208 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1209 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1210
1211 I915_WRITE(DSPARB, dsparb);
1212 I915_WRITE(DSPARB2, dsparb2);
1213 break;
1214 case PIPE_B:
1215 dsparb = I915_READ(DSPARB);
1216 dsparb2 = I915_READ(DSPARB2);
1217
1218 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1219 VLV_FIFO(SPRITED, 0xff));
1220 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1221 VLV_FIFO(SPRITED, sprite1_start));
1222
1223 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1224 VLV_FIFO(SPRITED_HI, 0xff));
1225 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1226 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1227
1228 I915_WRITE(DSPARB, dsparb);
1229 I915_WRITE(DSPARB2, dsparb2);
1230 break;
1231 case PIPE_C:
1232 dsparb3 = I915_READ(DSPARB3);
1233 dsparb2 = I915_READ(DSPARB2);
1234
1235 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1236 VLV_FIFO(SPRITEF, 0xff));
1237 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1238 VLV_FIFO(SPRITEF, sprite1_start));
1239
1240 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1241 VLV_FIFO(SPRITEF_HI, 0xff));
1242 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1243 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1244
1245 I915_WRITE(DSPARB3, dsparb3);
1246 I915_WRITE(DSPARB2, dsparb2);
1247 break;
1248 default:
1249 break;
1250 }
1251}
1252
1253#undef VLV_FIFO
1254
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001255static void vlv_merge_wm(struct drm_device *dev,
1256 struct vlv_wm_values *wm)
1257{
1258 struct intel_crtc *crtc;
1259 int num_active_crtcs = 0;
1260
Ville Syrjälä58590c12015-09-08 21:05:12 +03001261 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001262 wm->cxsr = true;
1263
1264 for_each_intel_crtc(dev, crtc) {
1265 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1266
1267 if (!crtc->active)
1268 continue;
1269
1270 if (!wm_state->cxsr)
1271 wm->cxsr = false;
1272
1273 num_active_crtcs++;
1274 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1275 }
1276
1277 if (num_active_crtcs != 1)
1278 wm->cxsr = false;
1279
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001280 if (num_active_crtcs > 1)
1281 wm->level = VLV_WM_LEVEL_PM2;
1282
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001283 for_each_intel_crtc(dev, crtc) {
1284 struct vlv_wm_state *wm_state = &crtc->wm_state;
1285 enum pipe pipe = crtc->pipe;
1286
1287 if (!crtc->active)
1288 continue;
1289
1290 wm->pipe[pipe] = wm_state->wm[wm->level];
1291 if (wm->cxsr)
1292 wm->sr = wm_state->sr[wm->level];
1293
1294 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1295 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1296 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1297 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1298 }
1299}
1300
1301static void vlv_update_wm(struct drm_crtc *crtc)
1302{
1303 struct drm_device *dev = crtc->dev;
1304 struct drm_i915_private *dev_priv = dev->dev_private;
1305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1306 enum pipe pipe = intel_crtc->pipe;
1307 struct vlv_wm_values wm = {};
1308
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001309 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001310 vlv_merge_wm(dev, &wm);
1311
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001312 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1313 /* FIXME should be part of crtc atomic commit */
1314 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001315 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001316 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001317
1318 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1319 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1320 chv_set_memory_dvfs(dev_priv, false);
1321
1322 if (wm.level < VLV_WM_LEVEL_PM5 &&
1323 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1324 chv_set_memory_pm5(dev_priv, false);
1325
Ville Syrjälä852eb002015-06-24 22:00:07 +03001326 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001327 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001328
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001329 /* FIXME should be part of crtc atomic commit */
1330 vlv_pipe_set_fifo_size(intel_crtc);
1331
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001332 vlv_write_wm_values(intel_crtc, &wm);
1333
1334 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1335 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1336 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1337 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1338 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1339
Ville Syrjälä852eb002015-06-24 22:00:07 +03001340 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001342
1343 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1344 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1345 chv_set_memory_pm5(dev_priv, true);
1346
1347 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1348 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1349 chv_set_memory_dvfs(dev_priv, true);
1350
1351 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001352}
1353
Ville Syrjäläae801522015-03-05 21:19:49 +02001354#define single_plane_enabled(mask) is_power_of_2(mask)
1355
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001356static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001357{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001358 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001359 static const int sr_latency_ns = 12000;
1360 struct drm_i915_private *dev_priv = dev->dev_private;
1361 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1362 int plane_sr, cursor_sr;
1363 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001364 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001365
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001366 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001367 &g4x_wm_info, pessimal_latency_ns,
1368 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001369 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001370 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001371
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001372 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001373 &g4x_wm_info, pessimal_latency_ns,
1374 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001375 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001376 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001378 if (single_plane_enabled(enabled) &&
1379 g4x_compute_srwm(dev, ffs(enabled) - 1,
1380 sr_latency_ns,
1381 &g4x_wm_info,
1382 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001383 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001384 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001385 } else {
Imre Deak98584252014-06-13 14:54:20 +03001386 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001387 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001388 plane_sr = cursor_sr = 0;
1389 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390
Ville Syrjäläa5043452014-06-28 02:04:18 +03001391 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1392 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 planea_wm, cursora_wm,
1394 planeb_wm, cursorb_wm,
1395 plane_sr, cursor_sr);
1396
1397 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001398 FW_WM(plane_sr, SR) |
1399 FW_WM(cursorb_wm, CURSORB) |
1400 FW_WM(planeb_wm, PLANEB) |
1401 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001403 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001404 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405 /* HPLL off in SR has some issues on G4x... disable it */
1406 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001407 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001408 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001409
1410 if (cxsr_enabled)
1411 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001412}
1413
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001414static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001416 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 struct drm_crtc *crtc;
1419 int srwm = 1;
1420 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001421 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422
1423 /* Calc sr entries for one plane configs */
1424 crtc = single_enabled_crtc(dev);
1425 if (crtc) {
1426 /* self-refresh has much higher latency */
1427 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001428 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001429 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001430 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001431 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001432 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 unsigned long line_time_us;
1434 int entries;
1435
Ville Syrjälä922044c2014-02-14 14:18:57 +02001436 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001437
1438 /* Use ns/us then divide to preserve precision */
1439 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1440 pixel_size * hdisplay;
1441 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1442 srwm = I965_FIFO_SIZE - entries;
1443 if (srwm < 0)
1444 srwm = 1;
1445 srwm &= 0x1ff;
1446 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1447 entries, srwm);
1448
1449 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Matt Roper3dd512f2015-02-27 10:12:00 -08001450 pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001451 entries = DIV_ROUND_UP(entries,
1452 i965_cursor_wm_info.cacheline_size);
1453 cursor_sr = i965_cursor_wm_info.fifo_size -
1454 (entries + i965_cursor_wm_info.guard_size);
1455
1456 if (cursor_sr > i965_cursor_wm_info.max_wm)
1457 cursor_sr = i965_cursor_wm_info.max_wm;
1458
1459 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1460 "cursor %d\n", srwm, cursor_sr);
1461
Imre Deak98584252014-06-13 14:54:20 +03001462 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001463 } else {
Imre Deak98584252014-06-13 14:54:20 +03001464 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001465 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001466 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001467 }
1468
1469 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1470 srwm);
1471
1472 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001473 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1474 FW_WM(8, CURSORB) |
1475 FW_WM(8, PLANEB) |
1476 FW_WM(8, PLANEA));
1477 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1478 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001480 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001481
1482 if (cxsr_enabled)
1483 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001484}
1485
Ville Syrjäläf4998962015-03-10 17:02:21 +02001486#undef FW_WM
1487
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001488static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001489{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001490 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001491 struct drm_i915_private *dev_priv = dev->dev_private;
1492 const struct intel_watermark_params *wm_info;
1493 uint32_t fwater_lo;
1494 uint32_t fwater_hi;
1495 int cwm, srwm = 1;
1496 int fifo_size;
1497 int planea_wm, planeb_wm;
1498 struct drm_crtc *crtc, *enabled = NULL;
1499
1500 if (IS_I945GM(dev))
1501 wm_info = &i945_wm_info;
1502 else if (!IS_GEN2(dev))
1503 wm_info = &i915_wm_info;
1504 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001505 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001506
1507 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1508 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001509 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001510 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001511 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001512 if (IS_GEN2(dev))
1513 cpp = 4;
1514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001515 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001516 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001517 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001518 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001519 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001520 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001521 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001522 if (planea_wm > (long)wm_info->max_wm)
1523 planea_wm = wm_info->max_wm;
1524 }
1525
1526 if (IS_GEN2(dev))
1527 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001528
1529 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1530 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001531 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001532 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001533 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001534 if (IS_GEN2(dev))
1535 cpp = 4;
1536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001537 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001538 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001539 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001540 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001541 if (enabled == NULL)
1542 enabled = crtc;
1543 else
1544 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001545 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001547 if (planeb_wm > (long)wm_info->max_wm)
1548 planeb_wm = wm_info->max_wm;
1549 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550
1551 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1552
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001553 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001554 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001555
Matt Roper59bea882015-02-27 10:12:01 -08001556 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001557
1558 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001559 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001560 enabled = NULL;
1561 }
1562
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001563 /*
1564 * Overlay gets an aggressive default since video jitter is bad.
1565 */
1566 cwm = 2;
1567
1568 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001569 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001570
1571 /* Calc sr entries for one plane configs */
1572 if (HAS_FW_BLC(dev) && enabled) {
1573 /* self-refresh has much higher latency */
1574 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001575 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001576 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001577 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001578 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001579 int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580 unsigned long line_time_us;
1581 int entries;
1582
Ville Syrjälä922044c2014-02-14 14:18:57 +02001583 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584
1585 /* Use ns/us then divide to preserve precision */
1586 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1587 pixel_size * hdisplay;
1588 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1589 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1590 srwm = wm_info->fifo_size - entries;
1591 if (srwm < 0)
1592 srwm = 1;
1593
1594 if (IS_I945G(dev) || IS_I945GM(dev))
1595 I915_WRITE(FW_BLC_SELF,
1596 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1597 else if (IS_I915GM(dev))
1598 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1599 }
1600
1601 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1602 planea_wm, planeb_wm, cwm, srwm);
1603
1604 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1605 fwater_hi = (cwm & 0x1f);
1606
1607 /* Set request length to 8 cachelines per fetch */
1608 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1609 fwater_hi = fwater_hi | (1 << 8);
1610
1611 I915_WRITE(FW_BLC, fwater_lo);
1612 I915_WRITE(FW_BLC2, fwater_hi);
1613
Imre Deak5209b1f2014-07-01 12:36:17 +03001614 if (enabled)
1615 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616}
1617
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001618static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001620 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001623 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001624 uint32_t fwater_lo;
1625 int planea_wm;
1626
1627 crtc = single_enabled_crtc(dev);
1628 if (crtc == NULL)
1629 return;
1630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001631 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001632 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001633 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001634 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001635 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001636 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1637 fwater_lo |= (3<<8) | planea_wm;
1638
1639 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1640
1641 I915_WRITE(FW_BLC, fwater_lo);
1642}
1643
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001644uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001645{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001646 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001647
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001648 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001649
1650 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1651 * adjust the pixel_rate here. */
1652
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001653 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001654 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001655 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001656
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001657 pipe_w = pipe_config->pipe_src_w;
1658 pipe_h = pipe_config->pipe_src_h;
1659
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001660 pfit_w = (pfit_size >> 16) & 0xFFFF;
1661 pfit_h = pfit_size & 0xFFFF;
1662 if (pipe_w < pfit_w)
1663 pipe_w = pfit_w;
1664 if (pipe_h < pfit_h)
1665 pipe_h = pfit_h;
1666
1667 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1668 pfit_w * pfit_h);
1669 }
1670
1671 return pixel_rate;
1672}
1673
Ville Syrjälä37126462013-08-01 16:18:55 +03001674/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001675static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001676 uint32_t latency)
1677{
1678 uint64_t ret;
1679
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001680 if (WARN(latency == 0, "Latency value missing\n"))
1681 return UINT_MAX;
1682
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1684 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1685
1686 return ret;
1687}
1688
Ville Syrjälä37126462013-08-01 16:18:55 +03001689/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001690static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001691 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1692 uint32_t latency)
1693{
1694 uint32_t ret;
1695
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001696 if (WARN(latency == 0, "Latency value missing\n"))
1697 return UINT_MAX;
1698
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001699 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1700 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1701 ret = DIV_ROUND_UP(ret, 64) + 2;
1702 return ret;
1703}
1704
Ville Syrjälä23297042013-07-05 11:57:17 +03001705static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001706 uint8_t bytes_per_pixel)
1707{
1708 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1709}
1710
Imre Deak820c1982013-12-17 14:46:36 +02001711struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001712 uint16_t pri;
1713 uint16_t spr;
1714 uint16_t cur;
1715 uint16_t fbc;
1716};
1717
Matt Roper261a27d2015-10-08 15:28:25 -07001718/* used in computing the new watermarks state */
1719struct intel_wm_config {
1720 unsigned int num_pipes_active;
1721 bool sprites_enabled;
1722 bool sprites_scaled;
1723};
1724
Ville Syrjälä37126462013-08-01 16:18:55 +03001725/*
1726 * For both WM_PIPE and WM_LP.
1727 * mem_value must be in 0.1us units.
1728 */
Matt Roper7221fc32015-09-24 15:53:08 -07001729static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001730 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001731 uint32_t mem_value,
1732 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001733{
Matt Roper43d59ed2015-09-24 15:53:07 -07001734 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001735 uint32_t method1, method2;
1736
Matt Roper7221fc32015-09-24 15:53:08 -07001737 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001738 return 0;
1739
Matt Roper7221fc32015-09-24 15:53:08 -07001740 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001741
1742 if (!is_lp)
1743 return method1;
1744
Matt Roper7221fc32015-09-24 15:53:08 -07001745 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1746 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001747 drm_rect_width(&pstate->dst),
1748 bpp,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001749 mem_value);
1750
1751 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001752}
1753
Ville Syrjälä37126462013-08-01 16:18:55 +03001754/*
1755 * For both WM_PIPE and WM_LP.
1756 * mem_value must be in 0.1us units.
1757 */
Matt Roper7221fc32015-09-24 15:53:08 -07001758static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001759 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001760 uint32_t mem_value)
1761{
Matt Roper43d59ed2015-09-24 15:53:07 -07001762 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001763 uint32_t method1, method2;
1764
Matt Roper7221fc32015-09-24 15:53:08 -07001765 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001766 return 0;
1767
Matt Roper7221fc32015-09-24 15:53:08 -07001768 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
1769 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1770 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001771 drm_rect_width(&pstate->dst),
1772 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001773 mem_value);
1774 return min(method1, method2);
1775}
1776
Ville Syrjälä37126462013-08-01 16:18:55 +03001777/*
1778 * For both WM_PIPE and WM_LP.
1779 * mem_value must be in 0.1us units.
1780 */
Matt Roper7221fc32015-09-24 15:53:08 -07001781static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001782 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001783 uint32_t mem_value)
1784{
Matt Roper43d59ed2015-09-24 15:53:07 -07001785 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1786
Matt Roper7221fc32015-09-24 15:53:08 -07001787 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001788 return 0;
1789
Matt Roper7221fc32015-09-24 15:53:08 -07001790 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1791 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001792 drm_rect_width(&pstate->dst),
1793 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794 mem_value);
1795}
1796
Paulo Zanonicca32e92013-05-31 11:45:06 -03001797/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001798static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001799 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001800 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001801{
Matt Roper43d59ed2015-09-24 15:53:07 -07001802 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1803
Matt Roper7221fc32015-09-24 15:53:08 -07001804 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001805 return 0;
1806
Matt Roper43d59ed2015-09-24 15:53:07 -07001807 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), bpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001808}
1809
Ville Syrjälä158ae642013-08-07 13:28:19 +03001810static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1811{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001812 if (INTEL_INFO(dev)->gen >= 8)
1813 return 3072;
1814 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001815 return 768;
1816 else
1817 return 512;
1818}
1819
Ville Syrjälä4e975082014-03-07 18:32:11 +02001820static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1821 int level, bool is_sprite)
1822{
1823 if (INTEL_INFO(dev)->gen >= 8)
1824 /* BDW primary/sprite plane watermarks */
1825 return level == 0 ? 255 : 2047;
1826 else if (INTEL_INFO(dev)->gen >= 7)
1827 /* IVB/HSW primary/sprite plane watermarks */
1828 return level == 0 ? 127 : 1023;
1829 else if (!is_sprite)
1830 /* ILK/SNB primary plane watermarks */
1831 return level == 0 ? 127 : 511;
1832 else
1833 /* ILK/SNB sprite plane watermarks */
1834 return level == 0 ? 63 : 255;
1835}
1836
1837static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1838 int level)
1839{
1840 if (INTEL_INFO(dev)->gen >= 7)
1841 return level == 0 ? 63 : 255;
1842 else
1843 return level == 0 ? 31 : 63;
1844}
1845
1846static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1847{
1848 if (INTEL_INFO(dev)->gen >= 8)
1849 return 31;
1850 else
1851 return 15;
1852}
1853
Ville Syrjälä158ae642013-08-07 13:28:19 +03001854/* Calculate the maximum primary/sprite plane watermark */
1855static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1856 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001857 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001858 enum intel_ddb_partitioning ddb_partitioning,
1859 bool is_sprite)
1860{
1861 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862
1863 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001864 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001865 return 0;
1866
1867 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001868 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001869 fifo_size /= INTEL_INFO(dev)->num_pipes;
1870
1871 /*
1872 * For some reason the non self refresh
1873 * FIFO size is only half of the self
1874 * refresh FIFO size on ILK/SNB.
1875 */
1876 if (INTEL_INFO(dev)->gen <= 6)
1877 fifo_size /= 2;
1878 }
1879
Ville Syrjälä240264f2013-08-07 13:29:12 +03001880 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001881 /* level 0 is always calculated with 1:1 split */
1882 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1883 if (is_sprite)
1884 fifo_size *= 5;
1885 fifo_size /= 6;
1886 } else {
1887 fifo_size /= 2;
1888 }
1889 }
1890
1891 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001892 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001893}
1894
1895/* Calculate the maximum cursor plane watermark */
1896static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001897 int level,
1898 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001899{
1900 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001901 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001902 return 64;
1903
1904 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001905 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001906}
1907
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001908static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001909 int level,
1910 const struct intel_wm_config *config,
1911 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001912 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001913{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001914 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1915 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1916 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001917 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001918}
1919
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001920static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1921 int level,
1922 struct ilk_wm_maximums *max)
1923{
1924 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1925 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1926 max->cur = ilk_cursor_wm_reg_max(dev, level);
1927 max->fbc = ilk_fbc_wm_reg_max(dev);
1928}
1929
Ville Syrjäläd9395652013-10-09 19:18:10 +03001930static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001931 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001932 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001933{
1934 bool ret;
1935
1936 /* already determined to be invalid? */
1937 if (!result->enable)
1938 return false;
1939
1940 result->enable = result->pri_val <= max->pri &&
1941 result->spr_val <= max->spr &&
1942 result->cur_val <= max->cur;
1943
1944 ret = result->enable;
1945
1946 /*
1947 * HACK until we can pre-compute everything,
1948 * and thus fail gracefully if LP0 watermarks
1949 * are exceeded...
1950 */
1951 if (level == 0 && !result->enable) {
1952 if (result->pri_val > max->pri)
1953 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1954 level, result->pri_val, max->pri);
1955 if (result->spr_val > max->spr)
1956 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1957 level, result->spr_val, max->spr);
1958 if (result->cur_val > max->cur)
1959 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1960 level, result->cur_val, max->cur);
1961
1962 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1963 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1964 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1965 result->enable = true;
1966 }
1967
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001968 return ret;
1969}
1970
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001971static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07001972 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001973 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07001974 struct intel_crtc_state *cstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001975 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001976{
Matt Roper261a27d2015-10-08 15:28:25 -07001977 struct intel_plane *intel_plane;
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001978 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
1979 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
1980 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
1981
1982 /* WM1+ latency values stored in 0.5us units */
1983 if (level > 0) {
1984 pri_latency *= 5;
1985 spr_latency *= 5;
1986 cur_latency *= 5;
1987 }
1988
Matt Roper261a27d2015-10-08 15:28:25 -07001989 for_each_intel_plane_on_crtc(dev_priv->dev, intel_crtc, intel_plane) {
1990 struct intel_plane_state *pstate =
1991 to_intel_plane_state(intel_plane->base.state);
1992
1993 switch (intel_plane->base.type) {
1994 case DRM_PLANE_TYPE_PRIMARY:
1995 result->pri_val = ilk_compute_pri_wm(cstate, pstate,
1996 pri_latency,
1997 level);
1998 result->fbc_val = ilk_compute_fbc_wm(cstate, pstate,
1999 result->pri_val);
2000 break;
2001 case DRM_PLANE_TYPE_OVERLAY:
2002 result->spr_val = ilk_compute_spr_wm(cstate, pstate,
2003 spr_latency);
2004 break;
2005 case DRM_PLANE_TYPE_CURSOR:
2006 result->cur_val = ilk_compute_cur_wm(cstate, pstate,
2007 cur_latency);
2008 break;
2009 }
2010 }
2011
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002012 result->enable = true;
2013}
2014
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002015static uint32_t
2016hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002017{
2018 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03002020 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002021 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002022
Matt Roper3ef00282015-03-09 10:19:24 -07002023 if (!intel_crtc->active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002024 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002025
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002026 /* The WM are computed with base on how long it takes to fill a single
2027 * row at the given clock rate, multiplied by 8.
2028 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002029 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2030 adjusted_mode->crtc_clock);
2031 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä05024da2015-06-03 15:45:08 +03002032 dev_priv->cdclk_freq);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002033
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002034 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2035 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002036}
2037
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002038static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002039{
2040 struct drm_i915_private *dev_priv = dev->dev_private;
2041
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002042 if (IS_GEN9(dev)) {
2043 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002044 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002045 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002046
2047 /* read the first set of memory latencies[0:3] */
2048 val = 0; /* data0 to be programmed to 0 for first set */
2049 mutex_lock(&dev_priv->rps.hw_lock);
2050 ret = sandybridge_pcode_read(dev_priv,
2051 GEN9_PCODE_READ_MEM_LATENCY,
2052 &val);
2053 mutex_unlock(&dev_priv->rps.hw_lock);
2054
2055 if (ret) {
2056 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2057 return;
2058 }
2059
2060 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2061 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2062 GEN9_MEM_LATENCY_LEVEL_MASK;
2063 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2064 GEN9_MEM_LATENCY_LEVEL_MASK;
2065 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2066 GEN9_MEM_LATENCY_LEVEL_MASK;
2067
2068 /* read the second set of memory latencies[4:7] */
2069 val = 1; /* data0 to be programmed to 1 for second set */
2070 mutex_lock(&dev_priv->rps.hw_lock);
2071 ret = sandybridge_pcode_read(dev_priv,
2072 GEN9_PCODE_READ_MEM_LATENCY,
2073 &val);
2074 mutex_unlock(&dev_priv->rps.hw_lock);
2075 if (ret) {
2076 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2077 return;
2078 }
2079
2080 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2081 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2082 GEN9_MEM_LATENCY_LEVEL_MASK;
2083 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2084 GEN9_MEM_LATENCY_LEVEL_MASK;
2085 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2086 GEN9_MEM_LATENCY_LEVEL_MASK;
2087
Vandana Kannan367294b2014-11-04 17:06:46 +00002088 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002089 * WaWmMemoryReadLatency:skl
2090 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002091 * punit doesn't take into account the read latency so we need
2092 * to add 2us to the various latency levels we retrieve from
2093 * the punit.
2094 * - W0 is a bit special in that it's the only level that
2095 * can't be disabled if we want to have display working, so
2096 * we always add 2us there.
2097 * - For levels >=1, punit returns 0us latency when they are
2098 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002099 *
2100 * Additionally, if a level n (n > 1) has a 0us latency, all
2101 * levels m (m >= n) need to be disabled. We make sure to
2102 * sanitize the values out of the punit to satisfy this
2103 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002104 */
2105 wm[0] += 2;
2106 for (level = 1; level <= max_level; level++)
2107 if (wm[level] != 0)
2108 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002109 else {
2110 for (i = level + 1; i <= max_level; i++)
2111 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002112
Vandana Kannan4f947382014-11-04 17:06:47 +00002113 break;
2114 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002115 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002116 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2117
2118 wm[0] = (sskpd >> 56) & 0xFF;
2119 if (wm[0] == 0)
2120 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002121 wm[1] = (sskpd >> 4) & 0xFF;
2122 wm[2] = (sskpd >> 12) & 0xFF;
2123 wm[3] = (sskpd >> 20) & 0x1FF;
2124 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002125 } else if (INTEL_INFO(dev)->gen >= 6) {
2126 uint32_t sskpd = I915_READ(MCH_SSKPD);
2127
2128 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2129 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2130 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2131 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002132 } else if (INTEL_INFO(dev)->gen >= 5) {
2133 uint32_t mltr = I915_READ(MLTR_ILK);
2134
2135 /* ILK primary LP0 latency is 700 ns */
2136 wm[0] = 7;
2137 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2138 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002139 }
2140}
2141
Ville Syrjälä53615a52013-08-01 16:18:50 +03002142static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2143{
2144 /* ILK sprite LP0 latency is 1300 ns */
2145 if (INTEL_INFO(dev)->gen == 5)
2146 wm[0] = 13;
2147}
2148
2149static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2150{
2151 /* ILK cursor LP0 latency is 1300 ns */
2152 if (INTEL_INFO(dev)->gen == 5)
2153 wm[0] = 13;
2154
2155 /* WaDoubleCursorLP3Latency:ivb */
2156 if (IS_IVYBRIDGE(dev))
2157 wm[3] *= 2;
2158}
2159
Damien Lespiau546c81f2014-05-13 15:30:26 +01002160int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002161{
2162 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002163 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002164 return 7;
2165 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002166 return 4;
2167 else if (INTEL_INFO(dev)->gen >= 6)
2168 return 3;
2169 else
2170 return 2;
2171}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002172
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002173static void intel_print_wm_latency(struct drm_device *dev,
2174 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002175 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002176{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002177 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002178
2179 for (level = 0; level <= max_level; level++) {
2180 unsigned int latency = wm[level];
2181
2182 if (latency == 0) {
2183 DRM_ERROR("%s WM%d latency not provided\n",
2184 name, level);
2185 continue;
2186 }
2187
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002188 /*
2189 * - latencies are in us on gen9.
2190 * - before then, WM1+ latency values are in 0.5us units
2191 */
2192 if (IS_GEN9(dev))
2193 latency *= 10;
2194 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002195 latency *= 5;
2196
2197 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2198 name, level, wm[level],
2199 latency / 10, latency % 10);
2200 }
2201}
2202
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002203static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2204 uint16_t wm[5], uint16_t min)
2205{
2206 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2207
2208 if (wm[0] >= min)
2209 return false;
2210
2211 wm[0] = max(wm[0], min);
2212 for (level = 1; level <= max_level; level++)
2213 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2214
2215 return true;
2216}
2217
2218static void snb_wm_latency_quirk(struct drm_device *dev)
2219{
2220 struct drm_i915_private *dev_priv = dev->dev_private;
2221 bool changed;
2222
2223 /*
2224 * The BIOS provided WM memory latency values are often
2225 * inadequate for high resolution displays. Adjust them.
2226 */
2227 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2228 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2229 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2230
2231 if (!changed)
2232 return;
2233
2234 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2235 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2236 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2237 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2238}
2239
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002240static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002241{
2242 struct drm_i915_private *dev_priv = dev->dev_private;
2243
2244 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2245
2246 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2247 sizeof(dev_priv->wm.pri_latency));
2248 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2249 sizeof(dev_priv->wm.pri_latency));
2250
2251 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2252 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002253
2254 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2255 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2256 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002257
2258 if (IS_GEN6(dev))
2259 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002260}
2261
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002262static void skl_setup_wm_latency(struct drm_device *dev)
2263{
2264 struct drm_i915_private *dev_priv = dev->dev_private;
2265
2266 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2267 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2268}
2269
Matt Roper261a27d2015-10-08 15:28:25 -07002270static void ilk_compute_wm_config(struct drm_device *dev,
2271 struct intel_wm_config *config)
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002272{
Matt Roper261a27d2015-10-08 15:28:25 -07002273 struct intel_crtc *intel_crtc;
2274
2275 /* Compute the currently _active_ config */
2276 for_each_intel_crtc(dev, intel_crtc) {
2277 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2278
2279 if (!wm->pipe_enabled)
2280 continue;
2281
2282 config->sprites_enabled |= wm->sprites_enabled;
2283 config->sprites_scaled |= wm->sprites_scaled;
2284 config->num_pipes_active++;
2285 }
2286}
2287
2288/* Compute new watermarks for the pipe */
2289static bool intel_compute_pipe_wm(struct intel_crtc_state *cstate,
2290 struct intel_pipe_wm *pipe_wm)
2291{
2292 struct drm_crtc *crtc = cstate->base.crtc;
2293 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002294 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper261a27d2015-10-08 15:28:25 -07002295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper43d59ed2015-09-24 15:53:07 -07002296 struct intel_plane *intel_plane;
2297 struct intel_plane_state *sprstate = NULL;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002298 int level, max_level = ilk_wm_max_level(dev);
2299 /* LP0 watermark maximums depend on this pipe alone */
2300 struct intel_wm_config config = {
2301 .num_pipes_active = 1,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002302 };
Imre Deak820c1982013-12-17 14:46:36 +02002303 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002304
Matt Roper43d59ed2015-09-24 15:53:07 -07002305 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Matt Roper261a27d2015-10-08 15:28:25 -07002306 if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY) {
2307 sprstate = to_intel_plane_state(intel_plane->base.state);
2308 break;
2309 }
Matt Roper43d59ed2015-09-24 15:53:07 -07002310 }
2311
2312 config.sprites_enabled = sprstate->visible;
2313 config.sprites_scaled = sprstate->visible &&
2314 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2315 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2316
Matt Roper7221fc32015-09-24 15:53:08 -07002317 pipe_wm->pipe_enabled = cstate->base.active;
Matt Roper261a27d2015-10-08 15:28:25 -07002318 pipe_wm->sprites_enabled = sprstate->visible;
Matt Roper43d59ed2015-09-24 15:53:07 -07002319 pipe_wm->sprites_scaled = config.sprites_scaled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002320
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002321 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper43d59ed2015-09-24 15:53:07 -07002322 if (INTEL_INFO(dev)->gen <= 6 && sprstate->visible)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002323 max_level = 1;
2324
2325 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Roper43d59ed2015-09-24 15:53:07 -07002326 if (config.sprites_scaled)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002327 max_level = 0;
2328
Matt Roper261a27d2015-10-08 15:28:25 -07002329 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002330
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002331 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Matt Roper261a27d2015-10-08 15:28:25 -07002332 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002333
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002334 /* LP0 watermarks always use 1/2 DDB partitioning */
2335 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2336
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002337 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002338 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
Matt Roper261a27d2015-10-08 15:28:25 -07002339 return false;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002340
2341 ilk_compute_wm_reg_maximums(dev, 1, &max);
2342
2343 for (level = 1; level <= max_level; level++) {
2344 struct intel_wm_level wm = {};
2345
Matt Roper261a27d2015-10-08 15:28:25 -07002346 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate, &wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002347
2348 /*
2349 * Disable any watermark level that exceeds the
2350 * register maximums since such watermarks are
2351 * always invalid.
2352 */
2353 if (!ilk_validate_wm_level(level, &max, &wm))
2354 break;
2355
2356 pipe_wm->wm[level] = wm;
2357 }
2358
Matt Roper261a27d2015-10-08 15:28:25 -07002359 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002360}
2361
2362/*
2363 * Merge the watermarks from all active pipes for a specific level.
2364 */
2365static void ilk_merge_wm_level(struct drm_device *dev,
2366 int level,
2367 struct intel_wm_level *ret_wm)
2368{
2369 const struct intel_crtc *intel_crtc;
2370
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002371 ret_wm->enable = true;
2372
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002373 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper261a27d2015-10-08 15:28:25 -07002374 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002375 const struct intel_wm_level *wm = &active->wm[level];
2376
2377 if (!active->pipe_enabled)
2378 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002379
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002380 /*
2381 * The watermark values may have been used in the past,
2382 * so we must maintain them in the registers for some
2383 * time even if the level is now disabled.
2384 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002385 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002386 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002387
2388 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2389 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2390 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2391 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2392 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002393}
2394
2395/*
2396 * Merge all low power watermarks for all active pipes.
2397 */
2398static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002399 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002400 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002401 struct intel_pipe_wm *merged)
2402{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002403 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002404 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002405 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002406
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002407 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2408 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2409 config->num_pipes_active > 1)
2410 return;
2411
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002412 /* ILK: FBC WM must be disabled always */
2413 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002414
2415 /* merge each WM1+ level */
2416 for (level = 1; level <= max_level; level++) {
2417 struct intel_wm_level *wm = &merged->wm[level];
2418
2419 ilk_merge_wm_level(dev, level, wm);
2420
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002421 if (level > last_enabled_level)
2422 wm->enable = false;
2423 else if (!ilk_validate_wm_level(level, max, wm))
2424 /* make sure all following levels get disabled */
2425 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002426
2427 /*
2428 * The spec says it is preferred to disable
2429 * FBC WMs instead of disabling a WM level.
2430 */
2431 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002432 if (wm->enable)
2433 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002434 wm->fbc_val = 0;
2435 }
2436 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002437
2438 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2439 /*
2440 * FIXME this is racy. FBC might get enabled later.
2441 * What we should check here is whether FBC can be
2442 * enabled sometime later.
2443 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002444 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
2445 intel_fbc_enabled(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002446 for (level = 2; level <= max_level; level++) {
2447 struct intel_wm_level *wm = &merged->wm[level];
2448
2449 wm->enable = false;
2450 }
2451 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002452}
2453
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002454static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2455{
2456 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2457 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2458}
2459
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002460/* The value we need to program into the WM_LPx latency field */
2461static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2462{
2463 struct drm_i915_private *dev_priv = dev->dev_private;
2464
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002465 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002466 return 2 * level;
2467 else
2468 return dev_priv->wm.pri_latency[level];
2469}
2470
Imre Deak820c1982013-12-17 14:46:36 +02002471static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002472 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002473 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002474 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002475{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002476 struct intel_crtc *intel_crtc;
2477 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478
Ville Syrjälä0362c782013-10-09 19:17:57 +03002479 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002480 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002481
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002482 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002483 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002484 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002485
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002486 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002487
Ville Syrjälä0362c782013-10-09 19:17:57 +03002488 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002489
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002490 /*
2491 * Maintain the watermark values even if the level is
2492 * disabled. Doing otherwise could cause underruns.
2493 */
2494 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002495 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002496 (r->pri_val << WM1_LP_SR_SHIFT) |
2497 r->cur_val;
2498
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002499 if (r->enable)
2500 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2501
Ville Syrjälä416f4722013-11-02 21:07:46 -07002502 if (INTEL_INFO(dev)->gen >= 8)
2503 results->wm_lp[wm_lp - 1] |=
2504 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2505 else
2506 results->wm_lp[wm_lp - 1] |=
2507 r->fbc_val << WM1_LP_FBC_SHIFT;
2508
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002509 /*
2510 * Always set WM1S_LP_EN when spr_val != 0, even if the
2511 * level is disabled. Doing otherwise could cause underruns.
2512 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002513 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2514 WARN_ON(wm_lp != 1);
2515 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2516 } else
2517 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002518 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002520 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002521 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002522 enum pipe pipe = intel_crtc->pipe;
Matt Roper261a27d2015-10-08 15:28:25 -07002523 const struct intel_wm_level *r =
2524 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002525
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002526 if (WARN_ON(!r->enable))
2527 continue;
2528
Matt Roper261a27d2015-10-08 15:28:25 -07002529 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002530
2531 results->wm_pipe[pipe] =
2532 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2533 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2534 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002535 }
2536}
2537
Paulo Zanoni861f3382013-05-31 10:19:21 -03002538/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2539 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002540static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002541 struct intel_pipe_wm *r1,
2542 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002543{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002544 int level, max_level = ilk_wm_max_level(dev);
2545 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002546
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002547 for (level = 1; level <= max_level; level++) {
2548 if (r1->wm[level].enable)
2549 level1 = level;
2550 if (r2->wm[level].enable)
2551 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002552 }
2553
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002554 if (level1 == level2) {
2555 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002556 return r2;
2557 else
2558 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002559 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002560 return r1;
2561 } else {
2562 return r2;
2563 }
2564}
2565
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002566/* dirty bits used to track which watermarks need changes */
2567#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2568#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2569#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2570#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2571#define WM_DIRTY_FBC (1 << 24)
2572#define WM_DIRTY_DDB (1 << 25)
2573
Damien Lespiau055e3932014-08-18 13:49:10 +01002574static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002575 const struct ilk_wm_values *old,
2576 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002577{
2578 unsigned int dirty = 0;
2579 enum pipe pipe;
2580 int wm_lp;
2581
Damien Lespiau055e3932014-08-18 13:49:10 +01002582 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002583 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2584 dirty |= WM_DIRTY_LINETIME(pipe);
2585 /* Must disable LP1+ watermarks too */
2586 dirty |= WM_DIRTY_LP_ALL;
2587 }
2588
2589 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2590 dirty |= WM_DIRTY_PIPE(pipe);
2591 /* Must disable LP1+ watermarks too */
2592 dirty |= WM_DIRTY_LP_ALL;
2593 }
2594 }
2595
2596 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2597 dirty |= WM_DIRTY_FBC;
2598 /* Must disable LP1+ watermarks too */
2599 dirty |= WM_DIRTY_LP_ALL;
2600 }
2601
2602 if (old->partitioning != new->partitioning) {
2603 dirty |= WM_DIRTY_DDB;
2604 /* Must disable LP1+ watermarks too */
2605 dirty |= WM_DIRTY_LP_ALL;
2606 }
2607
2608 /* LP1+ watermarks already deemed dirty, no need to continue */
2609 if (dirty & WM_DIRTY_LP_ALL)
2610 return dirty;
2611
2612 /* Find the lowest numbered LP1+ watermark in need of an update... */
2613 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2614 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2615 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2616 break;
2617 }
2618
2619 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2620 for (; wm_lp <= 3; wm_lp++)
2621 dirty |= WM_DIRTY_LP(wm_lp);
2622
2623 return dirty;
2624}
2625
Ville Syrjälä8553c182013-12-05 15:51:39 +02002626static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2627 unsigned int dirty)
2628{
Imre Deak820c1982013-12-17 14:46:36 +02002629 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002630 bool changed = false;
2631
2632 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2633 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2634 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2635 changed = true;
2636 }
2637 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2638 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2639 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2640 changed = true;
2641 }
2642 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2643 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2644 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2645 changed = true;
2646 }
2647
2648 /*
2649 * Don't touch WM1S_LP_EN here.
2650 * Doing so could cause underruns.
2651 */
2652
2653 return changed;
2654}
2655
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002656/*
2657 * The spec says we shouldn't write when we don't need, because every write
2658 * causes WMs to be re-evaluated, expending some power.
2659 */
Imre Deak820c1982013-12-17 14:46:36 +02002660static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2661 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002662{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002663 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002664 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002665 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002666 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002667
Damien Lespiau055e3932014-08-18 13:49:10 +01002668 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002669 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002670 return;
2671
Ville Syrjälä8553c182013-12-05 15:51:39 +02002672 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002673
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002674 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002675 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002676 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002677 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002678 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002679 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2680
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002681 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002682 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002683 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002684 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002685 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002686 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2687
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002688 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002689 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002690 val = I915_READ(WM_MISC);
2691 if (results->partitioning == INTEL_DDB_PART_1_2)
2692 val &= ~WM_MISC_DATA_PARTITION_5_6;
2693 else
2694 val |= WM_MISC_DATA_PARTITION_5_6;
2695 I915_WRITE(WM_MISC, val);
2696 } else {
2697 val = I915_READ(DISP_ARB_CTL2);
2698 if (results->partitioning == INTEL_DDB_PART_1_2)
2699 val &= ~DISP_DATA_PARTITION_5_6;
2700 else
2701 val |= DISP_DATA_PARTITION_5_6;
2702 I915_WRITE(DISP_ARB_CTL2, val);
2703 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002704 }
2705
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002706 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002707 val = I915_READ(DISP_ARB_CTL);
2708 if (results->enable_fbc_wm)
2709 val &= ~DISP_FBC_WM_DIS;
2710 else
2711 val |= DISP_FBC_WM_DIS;
2712 I915_WRITE(DISP_ARB_CTL, val);
2713 }
2714
Imre Deak954911e2013-12-17 14:46:34 +02002715 if (dirty & WM_DIRTY_LP(1) &&
2716 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2717 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2718
2719 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002720 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2721 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2722 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2723 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2724 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002725
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002726 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002727 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002728 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002729 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002730 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002731 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002732
2733 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002734}
2735
Ville Syrjälä8553c182013-12-05 15:51:39 +02002736static bool ilk_disable_lp_wm(struct drm_device *dev)
2737{
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739
2740 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2741}
2742
Damien Lespiaub9cec072014-11-04 17:06:43 +00002743/*
2744 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2745 * different active planes.
2746 */
2747
2748#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002749#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002750
Matt Roper024c9042015-09-24 15:53:11 -07002751/*
2752 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2753 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2754 * other universal planes are in indices 1..n. Note that this may leave unused
2755 * indices between the top "sprite" plane and the cursor.
2756 */
2757static int
2758skl_wm_plane_id(const struct intel_plane *plane)
2759{
2760 switch (plane->base.type) {
2761 case DRM_PLANE_TYPE_PRIMARY:
2762 return 0;
2763 case DRM_PLANE_TYPE_CURSOR:
2764 return PLANE_CURSOR;
2765 case DRM_PLANE_TYPE_OVERLAY:
2766 return plane->plane + 1;
2767 default:
2768 MISSING_CASE(plane->base.type);
2769 return plane->plane;
2770 }
2771}
2772
Damien Lespiaub9cec072014-11-04 17:06:43 +00002773static void
2774skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07002775 const struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002776 const struct intel_wm_config *config,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002777 struct skl_ddb_entry *alloc /* out */)
2778{
Matt Roper024c9042015-09-24 15:53:11 -07002779 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002780 struct drm_crtc *crtc;
2781 unsigned int pipe_size, ddb_size;
2782 int nth_active_pipe;
2783
Matt Roper024c9042015-09-24 15:53:11 -07002784 if (!cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00002785 alloc->start = 0;
2786 alloc->end = 0;
2787 return;
2788 }
2789
Damien Lespiau43d735a2015-03-17 11:39:34 +02002790 if (IS_BROXTON(dev))
2791 ddb_size = BXT_DDB_SIZE;
2792 else
2793 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002794
2795 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2796
2797 nth_active_pipe = 0;
2798 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002799 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002800 continue;
2801
2802 if (crtc == for_crtc)
2803 break;
2804
2805 nth_active_pipe++;
2806 }
2807
2808 pipe_size = ddb_size / config->num_pipes_active;
2809 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002810 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002811}
2812
2813static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2814{
2815 if (config->num_pipes_active == 1)
2816 return 32;
2817
2818 return 8;
2819}
2820
Damien Lespiaua269c582014-11-04 17:06:49 +00002821static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2822{
2823 entry->start = reg & 0x3ff;
2824 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002825 if (entry->end)
2826 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002827}
2828
Damien Lespiau08db6652014-11-04 17:06:52 +00002829void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2830 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002831{
Damien Lespiaua269c582014-11-04 17:06:49 +00002832 enum pipe pipe;
2833 int plane;
2834 u32 val;
2835
2836 for_each_pipe(dev_priv, pipe) {
Damien Lespiaudd740782015-02-28 14:54:08 +00002837 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002838 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2839 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2840 val);
2841 }
2842
2843 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002844 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2845 val);
Damien Lespiaua269c582014-11-04 17:06:49 +00002846 }
2847}
2848
Damien Lespiaub9cec072014-11-04 17:06:43 +00002849static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002850skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
2851 const struct drm_plane_state *pstate,
2852 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002853{
Matt Roper024c9042015-09-24 15:53:11 -07002854 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2855 struct drm_framebuffer *fb = pstate->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002856
2857 /* for planar format */
Matt Roper024c9042015-09-24 15:53:11 -07002858 if (fb->pixel_format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002859 if (y) /* y-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002860 return intel_crtc->config->pipe_src_w *
2861 intel_crtc->config->pipe_src_h *
2862 drm_format_plane_cpp(fb->pixel_format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002863 else /* uv-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002864 return (intel_crtc->config->pipe_src_w/2) *
2865 (intel_crtc->config->pipe_src_h/2) *
2866 drm_format_plane_cpp(fb->pixel_format, 1);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002867 }
2868
2869 /* for packed formats */
Matt Roper024c9042015-09-24 15:53:11 -07002870 return intel_crtc->config->pipe_src_w *
2871 intel_crtc->config->pipe_src_h *
2872 drm_format_plane_cpp(fb->pixel_format, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002873}
2874
2875/*
2876 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2877 * a 8192x4096@32bpp framebuffer:
2878 * 3 * 4096 * 8192 * 4 < 2^32
2879 */
2880static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002881skl_get_total_relative_data_rate(const struct intel_crtc_state *cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002882{
Matt Roper024c9042015-09-24 15:53:11 -07002883 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2884 struct drm_device *dev = intel_crtc->base.dev;
2885 const struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002886 unsigned int total_data_rate = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002887
Matt Roper024c9042015-09-24 15:53:11 -07002888 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2889 const struct drm_plane_state *pstate = intel_plane->base.state;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002890
Matt Roper024c9042015-09-24 15:53:11 -07002891 if (pstate->fb == NULL)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002892 continue;
2893
Matt Roper024c9042015-09-24 15:53:11 -07002894 if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
2895 continue;
2896
2897 /* packed/uv */
2898 total_data_rate += skl_plane_relative_data_rate(cstate,
2899 pstate,
2900 0);
2901
2902 if (pstate->fb->pixel_format == DRM_FORMAT_NV12)
2903 /* y-plane */
2904 total_data_rate += skl_plane_relative_data_rate(cstate,
2905 pstate,
2906 1);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002907 }
2908
2909 return total_data_rate;
2910}
2911
2912static void
Matt Roper024c9042015-09-24 15:53:11 -07002913skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Matt Roper261a27d2015-10-08 15:28:25 -07002914 const struct intel_wm_config *config,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002915 struct skl_ddb_allocation *ddb /* out */)
2916{
Matt Roper024c9042015-09-24 15:53:11 -07002917 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002918 struct drm_device *dev = crtc->dev;
2919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07002920 struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002921 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002922 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002923 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00002924 uint16_t minimum[I915_MAX_PLANES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002925 uint16_t y_minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002926 unsigned int total_data_rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002927
Matt Roper024c9042015-09-24 15:53:11 -07002928 skl_ddb_get_pipe_allocation_limits(dev, cstate, config, alloc);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002929 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002930 if (alloc_size == 0) {
2931 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roper4969d332015-09-24 15:53:10 -07002932 memset(&ddb->plane[pipe][PLANE_CURSOR], 0,
2933 sizeof(ddb->plane[pipe][PLANE_CURSOR]));
Damien Lespiaub9cec072014-11-04 17:06:43 +00002934 return;
2935 }
2936
2937 cursor_blocks = skl_cursor_allocation(config);
Matt Roper4969d332015-09-24 15:53:10 -07002938 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
2939 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002940
2941 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002942 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002943
Damien Lespiau80958152015-02-09 13:35:10 +00002944 /* 1. Allocate the mininum required blocks for each active plane */
Matt Roper024c9042015-09-24 15:53:11 -07002945 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2946 struct drm_plane *plane = &intel_plane->base;
2947 struct drm_framebuffer *fb = plane->state->fb;
2948 int id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00002949
Matt Roper024c9042015-09-24 15:53:11 -07002950 if (fb == NULL)
2951 continue;
2952 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiau80958152015-02-09 13:35:10 +00002953 continue;
2954
Matt Roper024c9042015-09-24 15:53:11 -07002955 minimum[id] = 8;
2956 alloc_size -= minimum[id];
2957 y_minimum[id] = (fb->pixel_format == DRM_FORMAT_NV12) ? 8 : 0;
2958 alloc_size -= y_minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00002959 }
2960
Damien Lespiaub9cec072014-11-04 17:06:43 +00002961 /*
Damien Lespiau80958152015-02-09 13:35:10 +00002962 * 2. Distribute the remaining space in proportion to the amount of
2963 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00002964 *
2965 * FIXME: we may not allocate every single block here.
2966 */
Matt Roper024c9042015-09-24 15:53:11 -07002967 total_data_rate = skl_get_total_relative_data_rate(cstate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002968
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002969 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07002970 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2971 struct drm_plane *plane = &intel_plane->base;
2972 struct drm_plane_state *pstate = intel_plane->base.state;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002973 unsigned int data_rate, y_data_rate;
2974 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07002975 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002976
Matt Roper024c9042015-09-24 15:53:11 -07002977 if (pstate->fb == NULL)
2978 continue;
2979 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002980 continue;
2981
Matt Roper024c9042015-09-24 15:53:11 -07002982 data_rate = skl_plane_relative_data_rate(cstate, pstate, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002983
2984 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002985 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00002986 * promote the expression to 64 bits to avoid overflowing, the
2987 * result is < available as data_rate / total_data_rate < 1
2988 */
Matt Roper024c9042015-09-24 15:53:11 -07002989 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00002990 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
2991 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002992
Matt Roper024c9042015-09-24 15:53:11 -07002993 ddb->plane[pipe][id].start = start;
2994 ddb->plane[pipe][id].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002995
2996 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002997
2998 /*
2999 * allocation for y_plane part of planar format:
3000 */
Matt Roper024c9042015-09-24 15:53:11 -07003001 if (pstate->fb->pixel_format == DRM_FORMAT_NV12) {
3002 y_data_rate = skl_plane_relative_data_rate(cstate,
3003 pstate,
3004 1);
3005 y_plane_blocks = y_minimum[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003006 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3007 total_data_rate);
3008
Matt Roper024c9042015-09-24 15:53:11 -07003009 ddb->y_plane[pipe][id].start = start;
3010 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003011
3012 start += y_plane_blocks;
3013 }
3014
Damien Lespiaub9cec072014-11-04 17:06:43 +00003015 }
3016
3017}
3018
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003019static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003020{
3021 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003022 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003023}
3024
3025/*
3026 * The max latency should be 257 (max the punit can code is 255 and we add 2us
3027 * for the read latency) and bytes_per_pixel should always be <= 8, so that
3028 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3029 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3030*/
3031static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
3032 uint32_t latency)
3033{
3034 uint32_t wm_intermediate_val, ret;
3035
3036 if (latency == 0)
3037 return UINT_MAX;
3038
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003039 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003040 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3041
3042 return ret;
3043}
3044
3045static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
3046 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003047 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003048{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003049 uint32_t ret;
3050 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3051 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003052
3053 if (latency == 0)
3054 return UINT_MAX;
3055
3056 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003057
3058 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3059 tiling == I915_FORMAT_MOD_Yf_TILED) {
3060 plane_bytes_per_line *= 4;
3061 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3062 plane_blocks_per_line /= 4;
3063 } else {
3064 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3065 }
3066
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003067 wm_intermediate_val = latency * pixel_rate;
3068 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003069 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003070
3071 return ret;
3072}
3073
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003074static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3075 const struct intel_crtc *intel_crtc)
3076{
3077 struct drm_device *dev = intel_crtc->base.dev;
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3080 enum pipe pipe = intel_crtc->pipe;
3081
3082 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
3083 sizeof(new_ddb->plane[pipe])))
3084 return true;
3085
Matt Roper4969d332015-09-24 15:53:10 -07003086 if (memcmp(&new_ddb->plane[pipe][PLANE_CURSOR], &cur_ddb->plane[pipe][PLANE_CURSOR],
3087 sizeof(new_ddb->plane[pipe][PLANE_CURSOR])))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003088 return true;
3089
3090 return false;
3091}
3092
Matt Roper261a27d2015-10-08 15:28:25 -07003093static void skl_compute_wm_global_parameters(struct drm_device *dev,
3094 struct intel_wm_config *config)
3095{
3096 struct drm_crtc *crtc;
Paulo Zanoni2791a162015-10-09 18:22:43 -03003097 struct drm_plane *plane;
Matt Roper261a27d2015-10-08 15:28:25 -07003098
3099 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3100 config->num_pipes_active += to_intel_crtc(crtc)->active;
Paulo Zanoni2791a162015-10-09 18:22:43 -03003101
3102 /* FIXME: I don't think we need those two global parameters on SKL */
3103 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3104 struct intel_plane *intel_plane = to_intel_plane(plane);
3105
3106 config->sprites_enabled |= intel_plane->wm.enabled;
3107 config->sprites_scaled |= intel_plane->wm.scaled;
3108 }
3109}
3110
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003111static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003112 struct intel_crtc_state *cstate,
3113 struct intel_plane *intel_plane,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003114 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003115 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003116 uint16_t *out_blocks, /* out */
3117 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003118{
Matt Roper024c9042015-09-24 15:53:11 -07003119 struct drm_plane *plane = &intel_plane->base;
3120 struct drm_framebuffer *fb = plane->state->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003121 uint32_t latency = dev_priv->wm.skl_latency[level];
3122 uint32_t method1, method2;
3123 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3124 uint32_t res_blocks, res_lines;
3125 uint32_t selected_result;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003126 uint8_t bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003127
Matt Roper024c9042015-09-24 15:53:11 -07003128 if (latency == 0 || !cstate->base.active || !fb)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003129 return false;
3130
Matt Roper024c9042015-09-24 15:53:11 -07003131 bytes_per_pixel = drm_format_plane_cpp(fb->pixel_format, 0);
3132 method1 = skl_wm_method1(skl_pipe_pixel_rate(cstate),
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003133 bytes_per_pixel,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003134 latency);
Matt Roper024c9042015-09-24 15:53:11 -07003135 method2 = skl_wm_method2(skl_pipe_pixel_rate(cstate),
3136 cstate->base.adjusted_mode.crtc_htotal,
3137 cstate->pipe_src_w,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003138 bytes_per_pixel,
Matt Roper024c9042015-09-24 15:53:11 -07003139 fb->modifier[0],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003140 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003141
Matt Roper024c9042015-09-24 15:53:11 -07003142 plane_bytes_per_line = cstate->pipe_src_w * bytes_per_pixel;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003143 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003144
Matt Roper024c9042015-09-24 15:53:11 -07003145 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3146 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003147 uint32_t min_scanlines = 4;
3148 uint32_t y_tile_minimum;
Matt Roper024c9042015-09-24 15:53:11 -07003149 if (intel_rotation_90_or_270(plane->state->rotation)) {
3150 int bpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3151 drm_format_plane_cpp(fb->pixel_format, 1) :
3152 drm_format_plane_cpp(fb->pixel_format, 0);
3153
3154 switch (bpp) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003155 case 1:
3156 min_scanlines = 16;
3157 break;
3158 case 2:
3159 min_scanlines = 8;
3160 break;
3161 case 8:
3162 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003163 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003164 }
3165 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003166 selected_result = max(method2, y_tile_minimum);
3167 } else {
3168 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3169 selected_result = min(method1, method2);
3170 else
3171 selected_result = method1;
3172 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003173
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003174 res_blocks = selected_result + 1;
3175 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003176
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003177 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003178 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3179 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003180 res_lines += 4;
3181 else
3182 res_blocks++;
3183 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003184
3185 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00003186 return false;
3187
3188 *out_blocks = res_blocks;
3189 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003190
3191 return true;
3192}
3193
3194static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3195 struct skl_ddb_allocation *ddb,
Matt Roper024c9042015-09-24 15:53:11 -07003196 struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003197 int level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003198 struct skl_wm_level *result)
3199{
Matt Roper024c9042015-09-24 15:53:11 -07003200 struct drm_device *dev = dev_priv->dev;
3201 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
3202 struct intel_plane *intel_plane;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003203 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003204 enum pipe pipe = intel_crtc->pipe;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003205
Matt Roper024c9042015-09-24 15:53:11 -07003206 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3207 int i = skl_wm_plane_id(intel_plane);
3208
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003209 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3210
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003211 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003212 cstate,
3213 intel_plane,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003214 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003215 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003216 &result->plane_res_b[i],
3217 &result->plane_res_l[i]);
3218 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003219}
3220
Damien Lespiau407b50f2014-11-04 17:06:57 +00003221static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003222skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003223{
Matt Roper024c9042015-09-24 15:53:11 -07003224 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003225 return 0;
3226
Matt Roper024c9042015-09-24 15:53:11 -07003227 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003228 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003229
Matt Roper024c9042015-09-24 15:53:11 -07003230 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3231 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003232}
3233
Matt Roper024c9042015-09-24 15:53:11 -07003234static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003235 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003236{
Matt Roper024c9042015-09-24 15:53:11 -07003237 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003239 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003240
Matt Roper024c9042015-09-24 15:53:11 -07003241 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003242 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003243
3244 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003245 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3246 int i = skl_wm_plane_id(intel_plane);
3247
Damien Lespiau9414f562014-11-04 17:06:58 +00003248 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003249 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003250}
3251
Matt Roper024c9042015-09-24 15:53:11 -07003252static void skl_compute_pipe_wm(struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003253 struct skl_ddb_allocation *ddb,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003254 struct skl_pipe_wm *pipe_wm)
3255{
Matt Roper024c9042015-09-24 15:53:11 -07003256 struct drm_device *dev = cstate->base.crtc->dev;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003257 const struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003258 int level, max_level = ilk_wm_max_level(dev);
3259
3260 for (level = 0; level <= max_level; level++) {
Matt Roper024c9042015-09-24 15:53:11 -07003261 skl_compute_wm_level(dev_priv, ddb, cstate,
3262 level, &pipe_wm->wm[level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003263 }
Matt Roper024c9042015-09-24 15:53:11 -07003264 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003265
Matt Roper024c9042015-09-24 15:53:11 -07003266 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003267}
3268
3269static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003270 struct skl_pipe_wm *p_wm,
3271 struct skl_wm_values *r,
3272 struct intel_crtc *intel_crtc)
3273{
3274 int level, max_level = ilk_wm_max_level(dev);
3275 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003276 uint32_t temp;
3277 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003278
3279 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003280 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3281 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003282
3283 temp |= p_wm->wm[level].plane_res_l[i] <<
3284 PLANE_WM_LINES_SHIFT;
3285 temp |= p_wm->wm[level].plane_res_b[i];
3286 if (p_wm->wm[level].plane_en[i])
3287 temp |= PLANE_WM_EN;
3288
3289 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003290 }
3291
3292 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003293
Matt Roper4969d332015-09-24 15:53:10 -07003294 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3295 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003296
Matt Roper4969d332015-09-24 15:53:10 -07003297 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003298 temp |= PLANE_WM_EN;
3299
Matt Roper4969d332015-09-24 15:53:10 -07003300 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003301
3302 }
3303
Damien Lespiau9414f562014-11-04 17:06:58 +00003304 /* transition WMs */
3305 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3306 temp = 0;
3307 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3308 temp |= p_wm->trans_wm.plane_res_b[i];
3309 if (p_wm->trans_wm.plane_en[i])
3310 temp |= PLANE_WM_EN;
3311
3312 r->plane_trans[pipe][i] = temp;
3313 }
3314
3315 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003316 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3317 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3318 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003319 temp |= PLANE_WM_EN;
3320
Matt Roper4969d332015-09-24 15:53:10 -07003321 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003322
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003323 r->wm_linetime[pipe] = p_wm->linetime;
3324}
3325
Damien Lespiau16160e32014-11-04 17:06:53 +00003326static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
3327 const struct skl_ddb_entry *entry)
3328{
3329 if (entry->end)
3330 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3331 else
3332 I915_WRITE(reg, 0);
3333}
3334
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003335static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3336 const struct skl_wm_values *new)
3337{
3338 struct drm_device *dev = dev_priv->dev;
3339 struct intel_crtc *crtc;
3340
3341 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3342 int i, level, max_level = ilk_wm_max_level(dev);
3343 enum pipe pipe = crtc->pipe;
3344
Damien Lespiau5d374d92014-11-04 17:07:00 +00003345 if (!new->dirty[pipe])
3346 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003347
Damien Lespiau5d374d92014-11-04 17:07:00 +00003348 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3349
3350 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003351 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003352 I915_WRITE(PLANE_WM(pipe, i, level),
3353 new->plane[pipe][i][level]);
3354 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003355 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003356 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003357 for (i = 0; i < intel_num_planes(crtc); i++)
3358 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3359 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003360 I915_WRITE(CUR_WM_TRANS(pipe),
3361 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003362
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003363 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003364 skl_ddb_entry_write(dev_priv,
3365 PLANE_BUF_CFG(pipe, i),
3366 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003367 skl_ddb_entry_write(dev_priv,
3368 PLANE_NV12_BUF_CFG(pipe, i),
3369 &new->ddb.y_plane[pipe][i]);
3370 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003371
3372 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003373 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003374 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003375}
3376
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003377/*
3378 * When setting up a new DDB allocation arrangement, we need to correctly
3379 * sequence the times at which the new allocations for the pipes are taken into
3380 * account or we'll have pipes fetching from space previously allocated to
3381 * another pipe.
3382 *
3383 * Roughly the sequence looks like:
3384 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3385 * overlapping with a previous light-up pipe (another way to put it is:
3386 * pipes with their new allocation strickly included into their old ones).
3387 * 2. re-allocate the other pipes that get their allocation reduced
3388 * 3. allocate the pipes having their allocation increased
3389 *
3390 * Steps 1. and 2. are here to take care of the following case:
3391 * - Initially DDB looks like this:
3392 * | B | C |
3393 * - enable pipe A.
3394 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3395 * allocation
3396 * | A | B | C |
3397 *
3398 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3399 */
3400
Damien Lespiaud21b7952014-11-04 17:07:03 +00003401static void
3402skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003403{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003404 int plane;
3405
Damien Lespiaud21b7952014-11-04 17:07:03 +00003406 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3407
Damien Lespiaudd740782015-02-28 14:54:08 +00003408 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003409 I915_WRITE(PLANE_SURF(pipe, plane),
3410 I915_READ(PLANE_SURF(pipe, plane)));
3411 }
3412 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3413}
3414
3415static bool
3416skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3417 const struct skl_ddb_allocation *new,
3418 enum pipe pipe)
3419{
3420 uint16_t old_size, new_size;
3421
3422 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3423 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3424
3425 return old_size != new_size &&
3426 new->pipe[pipe].start >= old->pipe[pipe].start &&
3427 new->pipe[pipe].end <= old->pipe[pipe].end;
3428}
3429
3430static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3431 struct skl_wm_values *new_values)
3432{
3433 struct drm_device *dev = dev_priv->dev;
3434 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003435 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003436 struct intel_crtc *crtc;
3437 enum pipe pipe;
3438
3439 new_ddb = &new_values->ddb;
3440 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3441
3442 /*
3443 * First pass: flush the pipes with the new allocation contained into
3444 * the old space.
3445 *
3446 * We'll wait for the vblank on those pipes to ensure we can safely
3447 * re-allocate the freed space without this pipe fetching from it.
3448 */
3449 for_each_intel_crtc(dev, crtc) {
3450 if (!crtc->active)
3451 continue;
3452
3453 pipe = crtc->pipe;
3454
3455 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3456 continue;
3457
Damien Lespiaud21b7952014-11-04 17:07:03 +00003458 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003459 intel_wait_for_vblank(dev, pipe);
3460
3461 reallocated[pipe] = true;
3462 }
3463
3464
3465 /*
3466 * Second pass: flush the pipes that are having their allocation
3467 * reduced, but overlapping with a previous allocation.
3468 *
3469 * Here as well we need to wait for the vblank to make sure the freed
3470 * space is not used anymore.
3471 */
3472 for_each_intel_crtc(dev, crtc) {
3473 if (!crtc->active)
3474 continue;
3475
3476 pipe = crtc->pipe;
3477
3478 if (reallocated[pipe])
3479 continue;
3480
3481 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3482 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003483 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003484 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303485 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003486 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003487 }
3488
3489 /*
3490 * Third pass: flush the pipes that got more space allocated.
3491 *
3492 * We don't need to actively wait for the update here, next vblank
3493 * will just get more DDB space with the correct WM values.
3494 */
3495 for_each_intel_crtc(dev, crtc) {
3496 if (!crtc->active)
3497 continue;
3498
3499 pipe = crtc->pipe;
3500
3501 /*
3502 * At this point, only the pipes more space than before are
3503 * left to re-allocate.
3504 */
3505 if (reallocated[pipe])
3506 continue;
3507
Damien Lespiaud21b7952014-11-04 17:07:03 +00003508 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003509 }
3510}
3511
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003512static bool skl_update_pipe_wm(struct drm_crtc *crtc,
Matt Roper261a27d2015-10-08 15:28:25 -07003513 struct intel_wm_config *config,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003514 struct skl_ddb_allocation *ddb, /* out */
3515 struct skl_pipe_wm *pipe_wm /* out */)
3516{
3517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003518 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003519
Matt Roper024c9042015-09-24 15:53:11 -07003520 skl_allocate_pipe_ddb(cstate, config, ddb);
3521 skl_compute_pipe_wm(cstate, ddb, pipe_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003522
Matt Roper261a27d2015-10-08 15:28:25 -07003523 if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003524 return false;
3525
Matt Roper261a27d2015-10-08 15:28:25 -07003526 intel_crtc->wm.skl_active = *pipe_wm;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003527
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003528 return true;
3529}
3530
3531static void skl_update_other_pipe_wm(struct drm_device *dev,
3532 struct drm_crtc *crtc,
Matt Roper261a27d2015-10-08 15:28:25 -07003533 struct intel_wm_config *config,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003534 struct skl_wm_values *r)
3535{
3536 struct intel_crtc *intel_crtc;
3537 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3538
3539 /*
3540 * If the WM update hasn't changed the allocation for this_crtc (the
3541 * crtc we are currently computing the new WM values for), other
3542 * enabled crtcs will keep the same allocation and we don't need to
3543 * recompute anything for them.
3544 */
3545 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3546 return;
3547
3548 /*
3549 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3550 * other active pipes need new DDB allocation and WM values.
3551 */
3552 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3553 base.head) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003554 struct skl_pipe_wm pipe_wm = {};
3555 bool wm_changed;
3556
3557 if (this_crtc->pipe == intel_crtc->pipe)
3558 continue;
3559
3560 if (!intel_crtc->active)
3561 continue;
3562
Matt Roper024c9042015-09-24 15:53:11 -07003563 wm_changed = skl_update_pipe_wm(&intel_crtc->base, config,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003564 &r->ddb, &pipe_wm);
3565
3566 /*
3567 * If we end up re-computing the other pipe WM values, it's
3568 * because it was really needed, so we expect the WM values to
3569 * be different.
3570 */
3571 WARN_ON(!wm_changed);
3572
Matt Roper024c9042015-09-24 15:53:11 -07003573 skl_compute_wm_results(dev, &pipe_wm, r, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003574 r->dirty[intel_crtc->pipe] = true;
3575 }
3576}
3577
Bob Paauweadda50b2015-07-21 10:42:53 -07003578static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
3579{
3580 watermarks->wm_linetime[pipe] = 0;
3581 memset(watermarks->plane[pipe], 0,
3582 sizeof(uint32_t) * 8 * I915_MAX_PLANES);
Bob Paauweadda50b2015-07-21 10:42:53 -07003583 memset(watermarks->plane_trans[pipe],
3584 0, sizeof(uint32_t) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003585 watermarks->plane_trans[pipe][PLANE_CURSOR] = 0;
Bob Paauweadda50b2015-07-21 10:42:53 -07003586
3587 /* Clear ddb entries for pipe */
3588 memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
3589 memset(&watermarks->ddb.plane[pipe], 0,
3590 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
3591 memset(&watermarks->ddb.y_plane[pipe], 0,
3592 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003593 memset(&watermarks->ddb.plane[pipe][PLANE_CURSOR], 0,
3594 sizeof(struct skl_ddb_entry));
Bob Paauweadda50b2015-07-21 10:42:53 -07003595
3596}
3597
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003598static void skl_update_wm(struct drm_crtc *crtc)
3599{
3600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3601 struct drm_device *dev = crtc->dev;
3602 struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003603 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper261a27d2015-10-08 15:28:25 -07003604 struct skl_pipe_wm pipe_wm = {};
3605 struct intel_wm_config config = {};
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003606
Bob Paauweadda50b2015-07-21 10:42:53 -07003607
3608 /* Clear all dirty flags */
3609 memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
3610
3611 skl_clear_wm(results, intel_crtc->pipe);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003612
Matt Roper261a27d2015-10-08 15:28:25 -07003613 skl_compute_wm_global_parameters(dev, &config);
3614
Matt Roper024c9042015-09-24 15:53:11 -07003615 if (!skl_update_pipe_wm(crtc, &config, &results->ddb, &pipe_wm))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003616 return;
3617
Matt Roper024c9042015-09-24 15:53:11 -07003618 skl_compute_wm_results(dev, &pipe_wm, results, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003619 results->dirty[intel_crtc->pipe] = true;
3620
Matt Roper261a27d2015-10-08 15:28:25 -07003621 skl_update_other_pipe_wm(dev, crtc, &config, results);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003622 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003623 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003624
3625 /* store the new configuration */
3626 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003627}
3628
Paulo Zanoni2791a162015-10-09 18:22:43 -03003629static void
3630skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
3631 uint32_t sprite_width, uint32_t sprite_height,
3632 int pixel_size, bool enabled, bool scaled)
3633{
3634 struct intel_plane *intel_plane = to_intel_plane(plane);
3635 struct drm_framebuffer *fb = plane->state->fb;
3636
3637 intel_plane->wm.enabled = enabled;
3638 intel_plane->wm.scaled = scaled;
3639 intel_plane->wm.horiz_pixels = sprite_width;
3640 intel_plane->wm.vert_pixels = sprite_height;
3641 intel_plane->wm.tiling = DRM_FORMAT_MOD_NONE;
3642
3643 /* For planar: Bpp is for UV plane, y_Bpp is for Y plane */
3644 intel_plane->wm.bytes_per_pixel =
3645 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3646 drm_format_plane_cpp(plane->state->fb->pixel_format, 1) : pixel_size;
3647 intel_plane->wm.y_bytes_per_pixel =
3648 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3649 drm_format_plane_cpp(plane->state->fb->pixel_format, 0) : 0;
3650
3651 /*
3652 * Framebuffer can be NULL on plane disable, but it does not
3653 * matter for watermarks if we assume no tiling in that case.
3654 */
3655 if (fb)
3656 intel_plane->wm.tiling = fb->modifier[0];
3657 intel_plane->wm.rotation = plane->state->rotation;
3658
3659 skl_update_wm(crtc);
3660}
3661
Matt Roper261a27d2015-10-08 15:28:25 -07003662static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003663{
Matt Roper261a27d2015-10-08 15:28:25 -07003664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3665 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3666 struct drm_device *dev = crtc->dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003668 struct ilk_wm_maximums max;
Imre Deak820c1982013-12-17 14:46:36 +02003669 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003670 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07003671 struct intel_pipe_wm pipe_wm = {};
3672 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
3673 struct intel_wm_config config = {};
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003674
Matt Roper261a27d2015-10-08 15:28:25 -07003675 WARN_ON(cstate->base.active != intel_crtc->active);
3676
Matt Roper261a27d2015-10-08 15:28:25 -07003677 intel_compute_pipe_wm(cstate, &pipe_wm);
3678
3679 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
3680 return;
3681
3682 intel_crtc->wm.active = pipe_wm;
3683
3684 ilk_compute_wm_config(dev, &config);
3685
3686 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
3687 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003688
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003689 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003690 if (INTEL_INFO(dev)->gen >= 7 &&
Matt Roper261a27d2015-10-08 15:28:25 -07003691 config.num_pipes_active == 1 && config.sprites_enabled) {
3692 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
3693 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003694
Imre Deak820c1982013-12-17 14:46:36 +02003695 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003696 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003697 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003698 }
3699
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003700 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003701 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003702
Imre Deak820c1982013-12-17 14:46:36 +02003703 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003704
Imre Deak820c1982013-12-17 14:46:36 +02003705 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003706}
3707
Paulo Zanoni2791a162015-10-09 18:22:43 -03003708static void
3709ilk_update_sprite_wm(struct drm_plane *plane,
3710 struct drm_crtc *crtc,
3711 uint32_t sprite_width, uint32_t sprite_height,
3712 int pixel_size, bool enabled, bool scaled)
3713{
3714 struct drm_device *dev = plane->dev;
3715 struct intel_plane *intel_plane = to_intel_plane(plane);
3716
3717 /*
3718 * IVB workaround: must disable low power watermarks for at least
3719 * one frame before enabling scaling. LP watermarks can be re-enabled
3720 * when scaling is disabled.
3721 *
3722 * WaCxSRDisabledForSpriteScaling:ivb
3723 */
3724 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3725 intel_wait_for_vblank(dev, intel_plane->pipe);
3726
3727 ilk_update_wm(crtc);
3728}
3729
Pradeep Bhat30789992014-11-04 17:06:45 +00003730static void skl_pipe_wm_active_state(uint32_t val,
3731 struct skl_pipe_wm *active,
3732 bool is_transwm,
3733 bool is_cursor,
3734 int i,
3735 int level)
3736{
3737 bool is_enabled = (val & PLANE_WM_EN) != 0;
3738
3739 if (!is_transwm) {
3740 if (!is_cursor) {
3741 active->wm[level].plane_en[i] = is_enabled;
3742 active->wm[level].plane_res_b[i] =
3743 val & PLANE_WM_BLOCKS_MASK;
3744 active->wm[level].plane_res_l[i] =
3745 (val >> PLANE_WM_LINES_SHIFT) &
3746 PLANE_WM_LINES_MASK;
3747 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003748 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
3749 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003750 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003751 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003752 (val >> PLANE_WM_LINES_SHIFT) &
3753 PLANE_WM_LINES_MASK;
3754 }
3755 } else {
3756 if (!is_cursor) {
3757 active->trans_wm.plane_en[i] = is_enabled;
3758 active->trans_wm.plane_res_b[i] =
3759 val & PLANE_WM_BLOCKS_MASK;
3760 active->trans_wm.plane_res_l[i] =
3761 (val >> PLANE_WM_LINES_SHIFT) &
3762 PLANE_WM_LINES_MASK;
3763 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003764 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
3765 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003766 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003767 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003768 (val >> PLANE_WM_LINES_SHIFT) &
3769 PLANE_WM_LINES_MASK;
3770 }
3771 }
3772}
3773
3774static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3775{
3776 struct drm_device *dev = crtc->dev;
3777 struct drm_i915_private *dev_priv = dev->dev_private;
3778 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper261a27d2015-10-08 15:28:25 -07003780 struct skl_pipe_wm *active = &intel_crtc->wm.skl_active;
Pradeep Bhat30789992014-11-04 17:06:45 +00003781 enum pipe pipe = intel_crtc->pipe;
3782 int level, i, max_level;
3783 uint32_t temp;
3784
3785 max_level = ilk_wm_max_level(dev);
3786
3787 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3788
3789 for (level = 0; level <= max_level; level++) {
3790 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3791 hw->plane[pipe][i][level] =
3792 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07003793 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00003794 }
3795
3796 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3797 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07003798 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00003799
Matt Roper3ef00282015-03-09 10:19:24 -07003800 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003801 return;
3802
3803 hw->dirty[pipe] = true;
3804
3805 active->linetime = hw->wm_linetime[pipe];
3806
3807 for (level = 0; level <= max_level; level++) {
3808 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3809 temp = hw->plane[pipe][i][level];
3810 skl_pipe_wm_active_state(temp, active, false,
3811 false, i, level);
3812 }
Matt Roper4969d332015-09-24 15:53:10 -07003813 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00003814 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3815 }
3816
3817 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3818 temp = hw->plane_trans[pipe][i];
3819 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3820 }
3821
Matt Roper4969d332015-09-24 15:53:10 -07003822 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00003823 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
3824}
3825
3826void skl_wm_get_hw_state(struct drm_device *dev)
3827{
Damien Lespiaua269c582014-11-04 17:06:49 +00003828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003830 struct drm_crtc *crtc;
3831
Damien Lespiaua269c582014-11-04 17:06:49 +00003832 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003833 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3834 skl_pipe_wm_get_hw_state(crtc);
3835}
3836
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003837static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3838{
3839 struct drm_device *dev = crtc->dev;
3840 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003841 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper261a27d2015-10-08 15:28:25 -07003843 struct intel_pipe_wm *active = &intel_crtc->wm.active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003844 enum pipe pipe = intel_crtc->pipe;
3845 static const unsigned int wm0_pipe_reg[] = {
3846 [PIPE_A] = WM0_PIPEA_ILK,
3847 [PIPE_B] = WM0_PIPEB_ILK,
3848 [PIPE_C] = WM0_PIPEC_IVB,
3849 };
3850
3851 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003852 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003853 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003854
Matt Roper3ef00282015-03-09 10:19:24 -07003855 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003856
3857 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003858 u32 tmp = hw->wm_pipe[pipe];
3859
3860 /*
3861 * For active pipes LP0 watermark is marked as
3862 * enabled, and LP1+ watermaks as disabled since
3863 * we can't really reverse compute them in case
3864 * multiple pipes are active.
3865 */
3866 active->wm[0].enable = true;
3867 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3868 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3869 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3870 active->linetime = hw->wm_linetime[pipe];
3871 } else {
3872 int level, max_level = ilk_wm_max_level(dev);
3873
3874 /*
3875 * For inactive pipes, all watermark levels
3876 * should be marked as enabled but zeroed,
3877 * which is what we'd compute them to.
3878 */
3879 for (level = 0; level <= max_level; level++)
3880 active->wm[level].enable = true;
3881 }
3882}
3883
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003884#define _FW_WM(value, plane) \
3885 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
3886#define _FW_WM_VLV(value, plane) \
3887 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
3888
3889static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
3890 struct vlv_wm_values *wm)
3891{
3892 enum pipe pipe;
3893 uint32_t tmp;
3894
3895 for_each_pipe(dev_priv, pipe) {
3896 tmp = I915_READ(VLV_DDL(pipe));
3897
3898 wm->ddl[pipe].primary =
3899 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3900 wm->ddl[pipe].cursor =
3901 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3902 wm->ddl[pipe].sprite[0] =
3903 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3904 wm->ddl[pipe].sprite[1] =
3905 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3906 }
3907
3908 tmp = I915_READ(DSPFW1);
3909 wm->sr.plane = _FW_WM(tmp, SR);
3910 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
3911 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
3912 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
3913
3914 tmp = I915_READ(DSPFW2);
3915 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
3916 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
3917 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
3918
3919 tmp = I915_READ(DSPFW3);
3920 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
3921
3922 if (IS_CHERRYVIEW(dev_priv)) {
3923 tmp = I915_READ(DSPFW7_CHV);
3924 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3925 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3926
3927 tmp = I915_READ(DSPFW8_CHV);
3928 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
3929 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
3930
3931 tmp = I915_READ(DSPFW9_CHV);
3932 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
3933 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
3934
3935 tmp = I915_READ(DSPHOWM);
3936 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3937 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
3938 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
3939 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
3940 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3941 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3942 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3943 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3944 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3945 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3946 } else {
3947 tmp = I915_READ(DSPFW7);
3948 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3949 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3950
3951 tmp = I915_READ(DSPHOWM);
3952 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3953 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3954 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3955 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3956 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3957 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3958 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3959 }
3960}
3961
3962#undef _FW_WM
3963#undef _FW_WM_VLV
3964
3965void vlv_wm_get_hw_state(struct drm_device *dev)
3966{
3967 struct drm_i915_private *dev_priv = to_i915(dev);
3968 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
3969 struct intel_plane *plane;
3970 enum pipe pipe;
3971 u32 val;
3972
3973 vlv_read_wm_values(dev_priv, wm);
3974
3975 for_each_intel_plane(dev, plane) {
3976 switch (plane->base.type) {
3977 int sprite;
3978 case DRM_PLANE_TYPE_CURSOR:
3979 plane->wm.fifo_size = 63;
3980 break;
3981 case DRM_PLANE_TYPE_PRIMARY:
3982 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
3983 break;
3984 case DRM_PLANE_TYPE_OVERLAY:
3985 sprite = plane->plane;
3986 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
3987 break;
3988 }
3989 }
3990
3991 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
3992 wm->level = VLV_WM_LEVEL_PM2;
3993
3994 if (IS_CHERRYVIEW(dev_priv)) {
3995 mutex_lock(&dev_priv->rps.hw_lock);
3996
3997 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3998 if (val & DSP_MAXFIFO_PM5_ENABLE)
3999 wm->level = VLV_WM_LEVEL_PM5;
4000
Ville Syrjälä58590c12015-09-08 21:05:12 +03004001 /*
4002 * If DDR DVFS is disabled in the BIOS, Punit
4003 * will never ack the request. So if that happens
4004 * assume we don't have to enable/disable DDR DVFS
4005 * dynamically. To test that just set the REQ_ACK
4006 * bit to poke the Punit, but don't change the
4007 * HIGH/LOW bits so that we don't actually change
4008 * the current state.
4009 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004010 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004011 val |= FORCE_DDR_FREQ_REQ_ACK;
4012 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4013
4014 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4015 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4016 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4017 "assuming DDR DVFS is disabled\n");
4018 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4019 } else {
4020 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4021 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4022 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4023 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004024
4025 mutex_unlock(&dev_priv->rps.hw_lock);
4026 }
4027
4028 for_each_pipe(dev_priv, pipe)
4029 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4030 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4031 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4032
4033 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4034 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4035}
4036
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004037void ilk_wm_get_hw_state(struct drm_device *dev)
4038{
4039 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004040 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004041 struct drm_crtc *crtc;
4042
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004043 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004044 ilk_pipe_wm_get_hw_state(crtc);
4045
4046 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4047 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4048 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4049
4050 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004051 if (INTEL_INFO(dev)->gen >= 7) {
4052 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4053 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4054 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004055
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004056 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004057 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4058 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4059 else if (IS_IVYBRIDGE(dev))
4060 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4061 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004062
4063 hw->enable_fbc_wm =
4064 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4065}
4066
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004067/**
4068 * intel_update_watermarks - update FIFO watermark values based on current modes
4069 *
4070 * Calculate watermark values for the various WM regs based on current mode
4071 * and plane configuration.
4072 *
4073 * There are several cases to deal with here:
4074 * - normal (i.e. non-self-refresh)
4075 * - self-refresh (SR) mode
4076 * - lines are large relative to FIFO size (buffer can hold up to 2)
4077 * - lines are small relative to FIFO size (buffer can hold more than 2
4078 * lines), so need to account for TLB latency
4079 *
4080 * The normal calculation is:
4081 * watermark = dotclock * bytes per pixel * latency
4082 * where latency is platform & configuration dependent (we assume pessimal
4083 * values here).
4084 *
4085 * The SR calculation is:
4086 * watermark = (trunc(latency/line time)+1) * surface width *
4087 * bytes per pixel
4088 * where
4089 * line time = htotal / dotclock
4090 * surface width = hdisplay for normal plane and 64 for cursor
4091 * and latency is assumed to be high, as above.
4092 *
4093 * The final value programmed to the register should always be rounded up,
4094 * and include an extra 2 entries to account for clock crossings.
4095 *
4096 * We don't use the sprite, so we can ignore that. And on Crestline we have
4097 * to set the non-SR watermarks to 8.
4098 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004099void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004100{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004101 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004102
4103 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004104 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004105}
4106
Paulo Zanoni2791a162015-10-09 18:22:43 -03004107void intel_update_sprite_watermarks(struct drm_plane *plane,
4108 struct drm_crtc *crtc,
4109 uint32_t sprite_width,
4110 uint32_t sprite_height,
4111 int pixel_size,
4112 bool enabled, bool scaled)
4113{
4114 struct drm_i915_private *dev_priv = plane->dev->dev_private;
4115
4116 if (dev_priv->display.update_sprite_wm)
4117 dev_priv->display.update_sprite_wm(plane, crtc,
4118 sprite_width, sprite_height,
4119 pixel_size, enabled, scaled);
4120}
4121
Daniel Vetter92703882012-08-09 16:46:01 +02004122/**
4123 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004124 */
4125DEFINE_SPINLOCK(mchdev_lock);
4126
4127/* Global for IPS driver to get at the current i915 device. Protected by
4128 * mchdev_lock. */
4129static struct drm_i915_private *i915_mch_dev;
4130
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004131bool ironlake_set_drps(struct drm_device *dev, u8 val)
4132{
4133 struct drm_i915_private *dev_priv = dev->dev_private;
4134 u16 rgvswctl;
4135
Daniel Vetter92703882012-08-09 16:46:01 +02004136 assert_spin_locked(&mchdev_lock);
4137
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004138 rgvswctl = I915_READ16(MEMSWCTL);
4139 if (rgvswctl & MEMCTL_CMD_STS) {
4140 DRM_DEBUG("gpu busy, RCS change rejected\n");
4141 return false; /* still busy with another command */
4142 }
4143
4144 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4145 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4146 I915_WRITE16(MEMSWCTL, rgvswctl);
4147 POSTING_READ16(MEMSWCTL);
4148
4149 rgvswctl |= MEMCTL_CMD_STS;
4150 I915_WRITE16(MEMSWCTL, rgvswctl);
4151
4152 return true;
4153}
4154
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004155static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004156{
4157 struct drm_i915_private *dev_priv = dev->dev_private;
4158 u32 rgvmodectl = I915_READ(MEMMODECTL);
4159 u8 fmax, fmin, fstart, vstart;
4160
Daniel Vetter92703882012-08-09 16:46:01 +02004161 spin_lock_irq(&mchdev_lock);
4162
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004163 /* Enable temp reporting */
4164 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4165 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4166
4167 /* 100ms RC evaluation intervals */
4168 I915_WRITE(RCUPEI, 100000);
4169 I915_WRITE(RCDNEI, 100000);
4170
4171 /* Set max/min thresholds to 90ms and 80ms respectively */
4172 I915_WRITE(RCBMAXAVG, 90000);
4173 I915_WRITE(RCBMINAVG, 80000);
4174
4175 I915_WRITE(MEMIHYST, 1);
4176
4177 /* Set up min, max, and cur for interrupt handling */
4178 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4179 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4180 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4181 MEMMODE_FSTART_SHIFT;
4182
Ville Syrjälä616847e2015-09-18 20:03:19 +03004183 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004184 PXVFREQ_PX_SHIFT;
4185
Daniel Vetter20e4d402012-08-08 23:35:39 +02004186 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4187 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004188
Daniel Vetter20e4d402012-08-08 23:35:39 +02004189 dev_priv->ips.max_delay = fstart;
4190 dev_priv->ips.min_delay = fmin;
4191 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004192
4193 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4194 fmax, fmin, fstart);
4195
4196 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4197
4198 /*
4199 * Interrupts will be enabled in ironlake_irq_postinstall
4200 */
4201
4202 I915_WRITE(VIDSTART, vstart);
4203 POSTING_READ(VIDSTART);
4204
4205 rgvmodectl |= MEMMODE_SWMODE_EN;
4206 I915_WRITE(MEMMODECTL, rgvmodectl);
4207
Daniel Vetter92703882012-08-09 16:46:01 +02004208 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004209 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004210 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004211
4212 ironlake_set_drps(dev, fstart);
4213
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004214 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4215 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004216 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004217 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004218 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004219
4220 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004221}
4222
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004223static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004224{
4225 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02004226 u16 rgvswctl;
4227
4228 spin_lock_irq(&mchdev_lock);
4229
4230 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004231
4232 /* Ack interrupts, disable EFC interrupt */
4233 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4234 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4235 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4236 I915_WRITE(DEIIR, DE_PCU_EVENT);
4237 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4238
4239 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004240 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004241 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004242 rgvswctl |= MEMCTL_CMD_STS;
4243 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004244 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004245
Daniel Vetter92703882012-08-09 16:46:01 +02004246 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004247}
4248
Daniel Vetteracbe9472012-07-26 11:50:05 +02004249/* There's a funny hw issue where the hw returns all 0 when reading from
4250 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4251 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4252 * all limits and the gpu stuck at whatever frequency it is at atm).
4253 */
Akash Goel74ef1172015-03-06 11:07:19 +05304254static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004255{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004256 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004257
Daniel Vetter20b46e52012-07-26 11:16:14 +02004258 /* Only set the down limit when we've reached the lowest level to avoid
4259 * getting more interrupts, otherwise leave this clear. This prevents a
4260 * race in the hw when coming out of rc6: There's a tiny window where
4261 * the hw runs at the minimal clock before selecting the desired
4262 * frequency, if the down threshold expires in that window we will not
4263 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05304264 if (IS_GEN9(dev_priv->dev)) {
4265 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4266 if (val <= dev_priv->rps.min_freq_softlimit)
4267 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4268 } else {
4269 limits = dev_priv->rps.max_freq_softlimit << 24;
4270 if (val <= dev_priv->rps.min_freq_softlimit)
4271 limits |= dev_priv->rps.min_freq_softlimit << 16;
4272 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004273
4274 return limits;
4275}
4276
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004277static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4278{
4279 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304280 u32 threshold_up = 0, threshold_down = 0; /* in % */
4281 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004282
4283 new_power = dev_priv->rps.power;
4284 switch (dev_priv->rps.power) {
4285 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004286 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004287 new_power = BETWEEN;
4288 break;
4289
4290 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004291 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004292 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004293 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004294 new_power = HIGH_POWER;
4295 break;
4296
4297 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004298 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004299 new_power = BETWEEN;
4300 break;
4301 }
4302 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004303 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004304 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004305 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004306 new_power = HIGH_POWER;
4307 if (new_power == dev_priv->rps.power)
4308 return;
4309
4310 /* Note the units here are not exactly 1us, but 1280ns. */
4311 switch (new_power) {
4312 case LOW_POWER:
4313 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304314 ei_up = 16000;
4315 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004316
4317 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304318 ei_down = 32000;
4319 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004320 break;
4321
4322 case BETWEEN:
4323 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304324 ei_up = 13000;
4325 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004326
4327 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304328 ei_down = 32000;
4329 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004330 break;
4331
4332 case HIGH_POWER:
4333 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304334 ei_up = 10000;
4335 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004336
4337 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304338 ei_down = 32000;
4339 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004340 break;
4341 }
4342
Akash Goel8a586432015-03-06 11:07:18 +05304343 I915_WRITE(GEN6_RP_UP_EI,
4344 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4345 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4346 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4347
4348 I915_WRITE(GEN6_RP_DOWN_EI,
4349 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4350 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4351 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4352
4353 I915_WRITE(GEN6_RP_CONTROL,
4354 GEN6_RP_MEDIA_TURBO |
4355 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4356 GEN6_RP_MEDIA_IS_GFX |
4357 GEN6_RP_ENABLE |
4358 GEN6_RP_UP_BUSY_AVG |
4359 GEN6_RP_DOWN_IDLE_AVG);
4360
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004361 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004362 dev_priv->rps.up_threshold = threshold_up;
4363 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004364 dev_priv->rps.last_adj = 0;
4365}
4366
Chris Wilson2876ce72014-03-28 08:03:34 +00004367static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4368{
4369 u32 mask = 0;
4370
4371 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004372 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004373 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004374 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004375
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004376 mask &= dev_priv->pm_rps_events;
4377
Imre Deak59d02a12014-12-19 19:33:26 +02004378 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004379}
4380
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004381/* gen6_set_rps is called to update the frequency request, but should also be
4382 * called when the range (min_delay and max_delay) is modified so that we can
4383 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004384static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004385{
4386 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004387
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304388 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
4389 if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0))
4390 return;
4391
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004392 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004393 WARN_ON(val > dev_priv->rps.max_freq);
4394 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004395
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004396 /* min/max delay may still have been modified so be sure to
4397 * write the limits value.
4398 */
4399 if (val != dev_priv->rps.cur_freq) {
4400 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004401
Akash Goel57041952015-03-06 11:07:17 +05304402 if (IS_GEN9(dev))
4403 I915_WRITE(GEN6_RPNSWREQ,
4404 GEN9_FREQUENCY(val));
4405 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004406 I915_WRITE(GEN6_RPNSWREQ,
4407 HSW_FREQUENCY(val));
4408 else
4409 I915_WRITE(GEN6_RPNSWREQ,
4410 GEN6_FREQUENCY(val) |
4411 GEN6_OFFSET(0) |
4412 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004413 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004414
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004415 /* Make sure we continue to get interrupts
4416 * until we hit the minimum or maximum frequencies.
4417 */
Akash Goel74ef1172015-03-06 11:07:19 +05304418 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004419 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004420
Ben Widawskyd5570a72012-09-07 19:43:41 -07004421 POSTING_READ(GEN6_RPNSWREQ);
4422
Ben Widawskyb39fb292014-03-19 18:31:11 -07004423 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde9a2012-08-30 13:26:48 +02004424 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004425}
4426
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004427static void valleyview_set_rps(struct drm_device *dev, u8 val)
4428{
4429 struct drm_i915_private *dev_priv = dev->dev_private;
4430
4431 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004432 WARN_ON(val > dev_priv->rps.max_freq);
4433 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004434
4435 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4436 "Odd GPU freq value\n"))
4437 val &= ~1;
4438
Deepak Scd25dd52015-07-10 18:31:40 +05304439 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4440
Chris Wilson8fb55192015-04-07 16:20:28 +01004441 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004442 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004443 if (!IS_CHERRYVIEW(dev_priv))
4444 gen6_set_rps_thresholds(dev_priv, val);
4445 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004446
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004447 dev_priv->rps.cur_freq = val;
4448 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4449}
4450
Deepak Sa7f6e232015-05-09 18:04:44 +05304451/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304452 *
4453 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304454 * 1. Forcewake Media well.
4455 * 2. Request idle freq.
4456 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304457*/
4458static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4459{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004460 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304461
Chris Wilsonaed242f2015-03-18 09:48:21 +00004462 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304463 return;
4464
Deepak Sa7f6e232015-05-09 18:04:44 +05304465 /* Wake up the media well, as that takes a lot less
4466 * power than the Render well. */
4467 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
4468 valleyview_set_rps(dev_priv->dev, val);
4469 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304470}
4471
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004472void gen6_rps_busy(struct drm_i915_private *dev_priv)
4473{
4474 mutex_lock(&dev_priv->rps.hw_lock);
4475 if (dev_priv->rps.enabled) {
4476 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4477 gen6_rps_reset_ei(dev_priv);
4478 I915_WRITE(GEN6_PMINTRMSK,
4479 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4480 }
4481 mutex_unlock(&dev_priv->rps.hw_lock);
4482}
4483
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004484void gen6_rps_idle(struct drm_i915_private *dev_priv)
4485{
Damien Lespiau691bb712013-12-12 14:36:36 +00004486 struct drm_device *dev = dev_priv->dev;
4487
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004488 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004489 if (dev_priv->rps.enabled) {
Ville Syrjälä21a11ff2015-01-27 16:36:15 +02004490 if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304491 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004492 else
Chris Wilsonaed242f2015-03-18 09:48:21 +00004493 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004494 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004495 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004496 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004497 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004498
Chris Wilson8d3afd72015-05-21 21:01:47 +01004499 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004500 while (!list_empty(&dev_priv->rps.clients))
4501 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004502 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004503}
4504
Chris Wilson1854d5c2015-04-07 16:20:32 +01004505void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004506 struct intel_rps_client *rps,
4507 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004508{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004509 /* This is intentionally racy! We peek at the state here, then
4510 * validate inside the RPS worker.
4511 */
4512 if (!(dev_priv->mm.busy &&
4513 dev_priv->rps.enabled &&
4514 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4515 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004516
Chris Wilsone61b9952015-04-27 13:41:24 +01004517 /* Force a RPS boost (and don't count it against the client) if
4518 * the GPU is severely congested.
4519 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004520 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004521 rps = NULL;
4522
Chris Wilson8d3afd72015-05-21 21:01:47 +01004523 spin_lock(&dev_priv->rps.client_lock);
4524 if (rps == NULL || list_empty(&rps->link)) {
4525 spin_lock_irq(&dev_priv->irq_lock);
4526 if (dev_priv->rps.interrupts_enabled) {
4527 dev_priv->rps.client_boost = true;
4528 queue_work(dev_priv->wq, &dev_priv->rps.work);
4529 }
4530 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004531
Chris Wilson2e1b8732015-04-27 13:41:22 +01004532 if (rps != NULL) {
4533 list_add(&rps->link, &dev_priv->rps.clients);
4534 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004535 } else
4536 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004537 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004538 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004539}
4540
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004541void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004542{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004543 if (IS_VALLEYVIEW(dev))
4544 valleyview_set_rps(dev, val);
4545 else
4546 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004547}
4548
Zhe Wang20e49362014-11-04 17:07:05 +00004549static void gen9_disable_rps(struct drm_device *dev)
4550{
4551 struct drm_i915_private *dev_priv = dev->dev_private;
4552
4553 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004554 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004555}
4556
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004557static void gen6_disable_rps(struct drm_device *dev)
4558{
4559 struct drm_i915_private *dev_priv = dev->dev_private;
4560
4561 I915_WRITE(GEN6_RC_CONTROL, 0);
4562 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004563}
4564
Deepak S38807742014-05-23 21:00:15 +05304565static void cherryview_disable_rps(struct drm_device *dev)
4566{
4567 struct drm_i915_private *dev_priv = dev->dev_private;
4568
4569 I915_WRITE(GEN6_RC_CONTROL, 0);
4570}
4571
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004572static void valleyview_disable_rps(struct drm_device *dev)
4573{
4574 struct drm_i915_private *dev_priv = dev->dev_private;
4575
Deepak S98a2e5f2014-08-18 10:35:27 -07004576 /* we're doing forcewake before Disabling RC6,
4577 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004578 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004579
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004580 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004581
Mika Kuoppala59bad942015-01-16 11:34:40 +02004582 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004583}
4584
Ben Widawskydc39fff2013-10-18 12:32:07 -07004585static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4586{
Imre Deak91ca6892014-04-14 20:24:25 +03004587 if (IS_VALLEYVIEW(dev)) {
4588 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4589 mode = GEN6_RC_CTL_RC6_ENABLE;
4590 else
4591 mode = 0;
4592 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004593 if (HAS_RC6p(dev))
4594 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4595 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4596 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4597 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4598
4599 else
4600 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4601 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07004602}
4603
Imre Deake6069ca2014-04-18 16:01:02 +03004604static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004605{
Daniel Vettere7d66d82015-06-15 23:23:54 +02004606 /* No RC6 before Ironlake and code is gone for ilk. */
4607 if (INTEL_INFO(dev)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03004608 return 0;
4609
Daniel Vetter456470e2012-08-08 23:35:40 +02004610 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004611 if (enable_rc6 >= 0) {
4612 int mask;
4613
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004614 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004615 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4616 INTEL_RC6pp_ENABLE;
4617 else
4618 mask = INTEL_RC6_ENABLE;
4619
4620 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004621 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4622 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004623
4624 return enable_rc6 & mask;
4625 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004626
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004627 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004628 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004629
4630 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004631}
4632
Imre Deake6069ca2014-04-18 16:01:02 +03004633int intel_enable_rc6(const struct drm_device *dev)
4634{
4635 return i915.enable_rc6;
4636}
4637
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004638static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004639{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 uint32_t rp_state_cap;
4642 u32 ddcc_status = 0;
4643 int ret;
4644
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004645 /* All of these values are in units of 50MHz */
4646 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004647 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Bob Paauwe35040562015-06-25 14:54:07 -07004648 if (IS_BROXTON(dev)) {
4649 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
4650 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
4651 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4652 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
4653 } else {
4654 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4655 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4656 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4657 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4658 }
4659
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004660 /* hw_max = RP0 until we check for overclocking */
4661 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4662
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004663 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Akash Goelc5e06882015-06-29 14:50:19 +05304664 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || IS_SKYLAKE(dev)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004665 ret = sandybridge_pcode_read(dev_priv,
4666 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4667 &ddcc_status);
4668 if (0 == ret)
4669 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004670 clamp_t(u8,
4671 ((ddcc_status >> 8) & 0xff),
4672 dev_priv->rps.min_freq,
4673 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004674 }
4675
Akash Goelc5e06882015-06-29 14:50:19 +05304676 if (IS_SKYLAKE(dev)) {
4677 /* Store the frequency values in 16.66 MHZ units, which is
4678 the natural hardware unit for SKL */
4679 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4680 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4681 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4682 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
4683 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
4684 }
4685
Chris Wilsonaed242f2015-03-18 09:48:21 +00004686 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
4687
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004688 /* Preserve min/max settings in case of re-init */
4689 if (dev_priv->rps.max_freq_softlimit == 0)
4690 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4691
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004692 if (dev_priv->rps.min_freq_softlimit == 0) {
4693 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4694 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02004695 max_t(int, dev_priv->rps.efficient_freq,
4696 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004697 else
4698 dev_priv->rps.min_freq_softlimit =
4699 dev_priv->rps.min_freq;
4700 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004701}
4702
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004703/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004704static void gen9_enable_rps(struct drm_device *dev)
4705{
4706 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004707
4708 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4709
Damien Lespiauba1c5542015-01-16 18:07:26 +00004710 gen6_init_rps_frequencies(dev);
4711
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304712 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
4713 if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) {
4714 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4715 return;
4716 }
4717
Akash Goel0beb0592015-03-06 11:07:20 +05304718 /* Program defaults and thresholds for RPS*/
4719 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4720 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004721
Akash Goel0beb0592015-03-06 11:07:20 +05304722 /* 1 second timeout*/
4723 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4724 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4725
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004726 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004727
Akash Goel0beb0592015-03-06 11:07:20 +05304728 /* Leaning on the below call to gen6_set_rps to program/setup the
4729 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4730 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4731 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4732 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004733
4734 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4735}
4736
4737static void gen9_enable_rc6(struct drm_device *dev)
4738{
4739 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004740 struct intel_engine_cs *ring;
4741 uint32_t rc6_mask = 0;
4742 int unused;
4743
4744 /* 1a: Software RC state - RC0 */
4745 I915_WRITE(GEN6_RC_STATE, 0);
4746
4747 /* 1b: Get forcewake during program sequence. Although the driver
4748 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004749 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004750
4751 /* 2a: Disable RC states. */
4752 I915_WRITE(GEN6_RC_CONTROL, 0);
4753
4754 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304755
4756 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
4757 if (IS_SKYLAKE(dev) && !((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) &&
4758 (INTEL_REVID(dev) <= SKL_REVID_E0)))
4759 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
4760 else
4761 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00004762 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4763 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4764 for_each_ring(ring, dev_priv, unused)
4765 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05304766
4767 if (HAS_GUC_UCODE(dev))
4768 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
4769
Zhe Wang20e49362014-11-04 17:07:05 +00004770 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004771
Zhe Wang38c23522015-01-20 12:23:04 +00004772 /* 2c: Program Coarse Power Gating Policies. */
4773 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4774 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4775
Zhe Wang20e49362014-11-04 17:07:05 +00004776 /* 3a: Enable RC6 */
4777 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4778 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4779 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4780 "on" : "off");
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304781 /* WaRsUseTimeoutMode */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304782 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_D0) ||
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304783 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_A0)) {
4784 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304785 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4786 GEN7_RC_CTL_TO_MODE |
4787 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304788 } else {
4789 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304790 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4791 GEN6_RC_CTL_EI_MODE(1) |
4792 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304793 }
Zhe Wang20e49362014-11-04 17:07:05 +00004794
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304795 /*
4796 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304797 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304798 */
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304799 if ((IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) ||
4800 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && (INTEL_REVID(dev) <= SKL_REVID_E0)))
4801 I915_WRITE(GEN9_PG_ENABLE, 0);
4802 else
4803 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4804 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004805
Mika Kuoppala59bad942015-01-16 11:34:40 +02004806 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004807
4808}
4809
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004810static void gen8_enable_rps(struct drm_device *dev)
4811{
4812 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004813 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004814 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004815 int unused;
4816
4817 /* 1a: Software RC state - RC0 */
4818 I915_WRITE(GEN6_RC_STATE, 0);
4819
4820 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4821 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004822 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004823
4824 /* 2a: Disable RC states. */
4825 I915_WRITE(GEN6_RC_CONTROL, 0);
4826
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004827 /* Initialize rps frequencies */
4828 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004829
4830 /* 2b: Program RC6 thresholds.*/
4831 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4832 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4833 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4834 for_each_ring(ring, dev_priv, unused)
4835 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4836 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004837 if (IS_BROADWELL(dev))
4838 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4839 else
4840 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004841
4842 /* 3: Enable RC6 */
4843 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4844 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004845 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004846 if (IS_BROADWELL(dev))
4847 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4848 GEN7_RC_CTL_TO_MODE |
4849 rc6_mask);
4850 else
4851 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4852 GEN6_RC_CTL_EI_MODE(1) |
4853 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004854
4855 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004856 I915_WRITE(GEN6_RPNSWREQ,
4857 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4858 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4859 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004860 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4861 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004862
Daniel Vetter7526ed72014-09-29 15:07:19 +02004863 /* Docs recommend 900MHz, and 300 MHz respectively */
4864 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4865 dev_priv->rps.max_freq_softlimit << 24 |
4866 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004867
Daniel Vetter7526ed72014-09-29 15:07:19 +02004868 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4869 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4870 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4871 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004872
Daniel Vetter7526ed72014-09-29 15:07:19 +02004873 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004874
4875 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004876 I915_WRITE(GEN6_RP_CONTROL,
4877 GEN6_RP_MEDIA_TURBO |
4878 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4879 GEN6_RP_MEDIA_IS_GFX |
4880 GEN6_RP_ENABLE |
4881 GEN6_RP_UP_BUSY_AVG |
4882 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004883
Daniel Vetter7526ed72014-09-29 15:07:19 +02004884 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004885
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004886 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004887 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004888
Mika Kuoppala59bad942015-01-16 11:34:40 +02004889 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004890}
4891
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004892static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004893{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004894 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004895 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004896 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004897 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004898 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004899 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004900
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004901 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004902
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004903 /* Here begins a magic sequence of register writes to enable
4904 * auto-downclocking.
4905 *
4906 * Perhaps there might be some value in exposing these to
4907 * userspace...
4908 */
4909 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004910
4911 /* Clear the DBG now so we don't confuse earlier errors */
4912 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4913 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4914 I915_WRITE(GTFIFODBG, gtfifodbg);
4915 }
4916
Mika Kuoppala59bad942015-01-16 11:34:40 +02004917 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004918
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004919 /* Initialize rps frequencies */
4920 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004921
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004922 /* disable the counters and set deterministic thresholds */
4923 I915_WRITE(GEN6_RC_CONTROL, 0);
4924
4925 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4926 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4927 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
4928 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4929 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4930
Chris Wilsonb4519512012-05-11 14:29:30 +01004931 for_each_ring(ring, dev_priv, i)
4932 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004933
4934 I915_WRITE(GEN6_RC_SLEEP, 0);
4935 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01004936 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07004937 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
4938 else
4939 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08004940 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004941 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
4942
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004943 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004944 rc6_mode = intel_enable_rc6(dev_priv->dev);
4945 if (rc6_mode & INTEL_RC6_ENABLE)
4946 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
4947
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004948 /* We don't use those on Haswell */
4949 if (!IS_HASWELL(dev)) {
4950 if (rc6_mode & INTEL_RC6p_ENABLE)
4951 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004952
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004953 if (rc6_mode & INTEL_RC6pp_ENABLE)
4954 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
4955 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004956
Ben Widawskydc39fff2013-10-18 12:32:07 -07004957 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004958
4959 I915_WRITE(GEN6_RC_CONTROL,
4960 rc6_mask |
4961 GEN6_RC_CTL_EI_MODE(1) |
4962 GEN6_RC_CTL_HW_ENABLE);
4963
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004964 /* Power down if completely idle for over 50ms */
4965 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004966 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004967
Ben Widawsky42c05262012-09-26 10:34:00 -07004968 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07004969 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07004970 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07004971
4972 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4973 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4974 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004975 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07004976 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004977 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004978 }
4979
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004980 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004981 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004982
Ben Widawsky31643d52012-09-26 10:34:01 -07004983 rc6vids = 0;
4984 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4985 if (IS_GEN6(dev) && ret) {
4986 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4987 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4988 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4989 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4990 rc6vids &= 0xffff00;
4991 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4992 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4993 if (ret)
4994 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4995 }
4996
Mika Kuoppala59bad942015-01-16 11:34:40 +02004997 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004998}
4999
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005000static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005001{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005002 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005003 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005004 unsigned int gpu_freq;
5005 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305006 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005007 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005008 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005009
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005010 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005011
Ben Widawskyeda79642013-10-07 17:15:48 -03005012 policy = cpufreq_cpu_get(0);
5013 if (policy) {
5014 max_ia_freq = policy->cpuinfo.max_freq;
5015 cpufreq_cpu_put(policy);
5016 } else {
5017 /*
5018 * Default to measured freq if none found, PCU will ensure we
5019 * don't go over
5020 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005021 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005022 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005023
5024 /* Convert from kHz to MHz */
5025 max_ia_freq /= 1000;
5026
Ben Widawsky153b4b952013-10-22 22:05:09 -07005027 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005028 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5029 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005030
Akash Goel4c8c7742015-06-29 14:50:20 +05305031 if (IS_SKYLAKE(dev)) {
5032 /* Convert GT frequency to 50 HZ units */
5033 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5034 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5035 } else {
5036 min_gpu_freq = dev_priv->rps.min_freq;
5037 max_gpu_freq = dev_priv->rps.max_freq;
5038 }
5039
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005040 /*
5041 * For each potential GPU frequency, load a ring frequency we'd like
5042 * to use for memory access. We do this by specifying the IA frequency
5043 * the PCU should use as a reference to determine the ring frequency.
5044 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305045 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5046 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005047 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005048
Akash Goel4c8c7742015-06-29 14:50:20 +05305049 if (IS_SKYLAKE(dev)) {
5050 /*
5051 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5052 * No floor required for ring frequency on SKL.
5053 */
5054 ring_freq = gpu_freq;
5055 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005056 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5057 ring_freq = max(min_ring_freq, gpu_freq);
5058 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005059 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005060 ring_freq = max(min_ring_freq, ring_freq);
5061 /* leave ia_freq as the default, chosen by cpufreq */
5062 } else {
5063 /* On older processors, there is no separate ring
5064 * clock domain, so in order to boost the bandwidth
5065 * of the ring, we need to upclock the CPU (ia_freq).
5066 *
5067 * For GPU frequencies less than 750MHz,
5068 * just use the lowest ring freq.
5069 */
5070 if (gpu_freq < min_freq)
5071 ia_freq = 800;
5072 else
5073 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5074 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5075 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005076
Ben Widawsky42c05262012-09-26 10:34:00 -07005077 sandybridge_pcode_write(dev_priv,
5078 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005079 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5080 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5081 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005082 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005083}
5084
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005085void gen6_update_ring_freq(struct drm_device *dev)
5086{
5087 struct drm_i915_private *dev_priv = dev->dev_private;
5088
Akash Goel97d33082015-06-29 14:50:23 +05305089 if (!HAS_CORE_RING_FREQ(dev))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005090 return;
5091
5092 mutex_lock(&dev_priv->rps.hw_lock);
5093 __gen6_update_ring_freq(dev);
5094 mutex_unlock(&dev_priv->rps.hw_lock);
5095}
5096
Ville Syrjälä03af2042014-06-28 02:03:53 +03005097static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305098{
Deepak S095acd52015-01-17 11:05:59 +05305099 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05305100 u32 val, rp0;
5101
Jani Nikula5b5929c2015-10-07 11:17:46 +03005102 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305103
Jani Nikula5b5929c2015-10-07 11:17:46 +03005104 switch (INTEL_INFO(dev)->eu_total) {
5105 case 8:
5106 /* (2 * 4) config */
5107 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5108 break;
5109 case 12:
5110 /* (2 * 6) config */
5111 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5112 break;
5113 case 16:
5114 /* (2 * 8) config */
5115 default:
5116 /* Setting (2 * 8) Min RP0 for any other combination */
5117 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5118 break;
Deepak S095acd52015-01-17 11:05:59 +05305119 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005120
5121 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5122
Deepak S2b6b3a02014-05-27 15:59:30 +05305123 return rp0;
5124}
5125
5126static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5127{
5128 u32 val, rpe;
5129
5130 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5131 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5132
5133 return rpe;
5134}
5135
Deepak S7707df42014-07-12 18:46:14 +05305136static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5137{
5138 u32 val, rp1;
5139
Jani Nikula5b5929c2015-10-07 11:17:46 +03005140 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5141 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5142
Deepak S7707df42014-07-12 18:46:14 +05305143 return rp1;
5144}
5145
Deepak Sf8f2b002014-07-10 13:16:21 +05305146static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5147{
5148 u32 val, rp1;
5149
5150 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5151
5152 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5153
5154 return rp1;
5155}
5156
Ville Syrjälä03af2042014-06-28 02:03:53 +03005157static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005158{
5159 u32 val, rp0;
5160
Jani Nikula64936252013-05-22 15:36:20 +03005161 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005162
5163 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5164 /* Clamp to max */
5165 rp0 = min_t(u32, rp0, 0xea);
5166
5167 return rp0;
5168}
5169
5170static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5171{
5172 u32 val, rpe;
5173
Jani Nikula64936252013-05-22 15:36:20 +03005174 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005175 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005176 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005177 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5178
5179 return rpe;
5180}
5181
Ville Syrjälä03af2042014-06-28 02:03:53 +03005182static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005183{
Jani Nikula64936252013-05-22 15:36:20 +03005184 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005185}
5186
Imre Deakae484342014-03-31 15:10:44 +03005187/* Check that the pctx buffer wasn't move under us. */
5188static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5189{
5190 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5191
5192 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5193 dev_priv->vlv_pctx->stolen->start);
5194}
5195
Deepak S38807742014-05-23 21:00:15 +05305196
5197/* Check that the pcbr address is not empty. */
5198static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5199{
5200 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5201
5202 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5203}
5204
5205static void cherryview_setup_pctx(struct drm_device *dev)
5206{
5207 struct drm_i915_private *dev_priv = dev->dev_private;
5208 unsigned long pctx_paddr, paddr;
5209 struct i915_gtt *gtt = &dev_priv->gtt;
5210 u32 pcbr;
5211 int pctx_size = 32*1024;
5212
5213 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5214
5215 pcbr = I915_READ(VLV_PCBR);
5216 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005217 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305218 paddr = (dev_priv->mm.stolen_base +
5219 (gtt->stolen_size - pctx_size));
5220
5221 pctx_paddr = (paddr & (~4095));
5222 I915_WRITE(VLV_PCBR, pctx_paddr);
5223 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005224
5225 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305226}
5227
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005228static void valleyview_setup_pctx(struct drm_device *dev)
5229{
5230 struct drm_i915_private *dev_priv = dev->dev_private;
5231 struct drm_i915_gem_object *pctx;
5232 unsigned long pctx_paddr;
5233 u32 pcbr;
5234 int pctx_size = 24*1024;
5235
Imre Deak17b0c1f2014-02-11 21:39:06 +02005236 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5237
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005238 pcbr = I915_READ(VLV_PCBR);
5239 if (pcbr) {
5240 /* BIOS set it up already, grab the pre-alloc'd space */
5241 int pcbr_offset;
5242
5243 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5244 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5245 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005246 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005247 pctx_size);
5248 goto out;
5249 }
5250
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005251 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5252
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005253 /*
5254 * From the Gunit register HAS:
5255 * The Gfx driver is expected to program this register and ensure
5256 * proper allocation within Gfx stolen memory. For example, this
5257 * register should be programmed such than the PCBR range does not
5258 * overlap with other ranges, such as the frame buffer, protected
5259 * memory, or any other relevant ranges.
5260 */
5261 pctx = i915_gem_object_create_stolen(dev, pctx_size);
5262 if (!pctx) {
5263 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
5264 return;
5265 }
5266
5267 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5268 I915_WRITE(VLV_PCBR, pctx_paddr);
5269
5270out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005271 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005272 dev_priv->vlv_pctx = pctx;
5273}
5274
Imre Deakae484342014-03-31 15:10:44 +03005275static void valleyview_cleanup_pctx(struct drm_device *dev)
5276{
5277 struct drm_i915_private *dev_priv = dev->dev_private;
5278
5279 if (WARN_ON(!dev_priv->vlv_pctx))
5280 return;
5281
5282 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
5283 dev_priv->vlv_pctx = NULL;
5284}
5285
Imre Deak4e805192014-04-14 20:24:41 +03005286static void valleyview_init_gt_powersave(struct drm_device *dev)
5287{
5288 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005289 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005290
5291 valleyview_setup_pctx(dev);
5292
5293 mutex_lock(&dev_priv->rps.hw_lock);
5294
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005295 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5296 switch ((val >> 6) & 3) {
5297 case 0:
5298 case 1:
5299 dev_priv->mem_freq = 800;
5300 break;
5301 case 2:
5302 dev_priv->mem_freq = 1066;
5303 break;
5304 case 3:
5305 dev_priv->mem_freq = 1333;
5306 break;
5307 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005308 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005309
Imre Deak4e805192014-04-14 20:24:41 +03005310 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5311 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5312 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005313 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005314 dev_priv->rps.max_freq);
5315
5316 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5317 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005318 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005319 dev_priv->rps.efficient_freq);
5320
Deepak Sf8f2b002014-07-10 13:16:21 +05305321 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5322 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005323 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305324 dev_priv->rps.rp1_freq);
5325
Imre Deak4e805192014-04-14 20:24:41 +03005326 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5327 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005328 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005329 dev_priv->rps.min_freq);
5330
Chris Wilsonaed242f2015-03-18 09:48:21 +00005331 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5332
Imre Deak4e805192014-04-14 20:24:41 +03005333 /* Preserve min/max settings in case of re-init */
5334 if (dev_priv->rps.max_freq_softlimit == 0)
5335 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5336
5337 if (dev_priv->rps.min_freq_softlimit == 0)
5338 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5339
5340 mutex_unlock(&dev_priv->rps.hw_lock);
5341}
5342
Deepak S38807742014-05-23 21:00:15 +05305343static void cherryview_init_gt_powersave(struct drm_device *dev)
5344{
Deepak S2b6b3a02014-05-27 15:59:30 +05305345 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005346 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305347
Deepak S38807742014-05-23 21:00:15 +05305348 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05305349
5350 mutex_lock(&dev_priv->rps.hw_lock);
5351
Ville Syrjäläa5805162015-05-26 20:42:30 +03005352 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005353 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005354 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005355
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005356 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005357 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005358 dev_priv->mem_freq = 2000;
5359 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005360 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005361 dev_priv->mem_freq = 1600;
5362 break;
5363 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005364 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005365
Deepak S2b6b3a02014-05-27 15:59:30 +05305366 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5367 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5368 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005369 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305370 dev_priv->rps.max_freq);
5371
5372 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5373 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005374 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305375 dev_priv->rps.efficient_freq);
5376
Deepak S7707df42014-07-12 18:46:14 +05305377 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5378 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005379 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305380 dev_priv->rps.rp1_freq);
5381
Deepak S5b7c91b2015-05-09 18:15:46 +05305382 /* PUnit validated range is only [RPe, RP0] */
5383 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305384 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005385 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305386 dev_priv->rps.min_freq);
5387
Ville Syrjälä1c147622014-08-18 14:42:43 +03005388 WARN_ONCE((dev_priv->rps.max_freq |
5389 dev_priv->rps.efficient_freq |
5390 dev_priv->rps.rp1_freq |
5391 dev_priv->rps.min_freq) & 1,
5392 "Odd GPU freq values\n");
5393
Chris Wilsonaed242f2015-03-18 09:48:21 +00005394 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5395
Deepak S2b6b3a02014-05-27 15:59:30 +05305396 /* Preserve min/max settings in case of re-init */
5397 if (dev_priv->rps.max_freq_softlimit == 0)
5398 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5399
5400 if (dev_priv->rps.min_freq_softlimit == 0)
5401 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5402
5403 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305404}
5405
Imre Deak4e805192014-04-14 20:24:41 +03005406static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
5407{
5408 valleyview_cleanup_pctx(dev);
5409}
5410
Deepak S38807742014-05-23 21:00:15 +05305411static void cherryview_enable_rps(struct drm_device *dev)
5412{
5413 struct drm_i915_private *dev_priv = dev->dev_private;
5414 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05305415 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305416 int i;
5417
5418 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5419
5420 gtfifodbg = I915_READ(GTFIFODBG);
5421 if (gtfifodbg) {
5422 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5423 gtfifodbg);
5424 I915_WRITE(GTFIFODBG, gtfifodbg);
5425 }
5426
5427 cherryview_check_pctx(dev_priv);
5428
5429 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5430 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005431 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305432
Ville Syrjälä160614a2015-01-19 13:50:47 +02005433 /* Disable RC states. */
5434 I915_WRITE(GEN6_RC_CONTROL, 0);
5435
Deepak S38807742014-05-23 21:00:15 +05305436 /* 2a: Program RC6 thresholds.*/
5437 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5438 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5439 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5440
5441 for_each_ring(ring, dev_priv, i)
5442 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5443 I915_WRITE(GEN6_RC_SLEEP, 0);
5444
Deepak Sf4f71c72015-03-28 15:23:35 +05305445 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5446 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305447
5448 /* allows RC6 residency counter to work */
5449 I915_WRITE(VLV_COUNTER_CONTROL,
5450 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5451 VLV_MEDIA_RC6_COUNT_EN |
5452 VLV_RENDER_RC6_COUNT_EN));
5453
5454 /* For now we assume BIOS is allocating and populating the PCBR */
5455 pcbr = I915_READ(VLV_PCBR);
5456
Deepak S38807742014-05-23 21:00:15 +05305457 /* 3: Enable RC6 */
5458 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
5459 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005460 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305461
5462 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5463
Deepak S2b6b3a02014-05-27 15:59:30 +05305464 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005465 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305466 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5467 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5468 I915_WRITE(GEN6_RP_UP_EI, 66000);
5469 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5470
5471 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5472
5473 /* 5: Enable RPS */
5474 I915_WRITE(GEN6_RP_CONTROL,
5475 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005476 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305477 GEN6_RP_ENABLE |
5478 GEN6_RP_UP_BUSY_AVG |
5479 GEN6_RP_DOWN_IDLE_AVG);
5480
Deepak S3ef62342015-04-29 08:36:24 +05305481 /* Setting Fixed Bias */
5482 val = VLV_OVERRIDE_EN |
5483 VLV_SOC_TDP_EN |
5484 CHV_BIAS_CPU_50_SOC_50;
5485 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5486
Deepak S2b6b3a02014-05-27 15:59:30 +05305487 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5488
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005489 /* RPS code assumes GPLL is used */
5490 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5491
Jani Nikula742f4912015-09-03 11:16:09 +03005492 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305493 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5494
5495 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5496 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005497 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305498 dev_priv->rps.cur_freq);
5499
5500 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005501 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305502 dev_priv->rps.efficient_freq);
5503
5504 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5505
Mika Kuoppala59bad942015-01-16 11:34:40 +02005506 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305507}
5508
Jesse Barnes0a073b82013-04-17 15:54:58 -07005509static void valleyview_enable_rps(struct drm_device *dev)
5510{
5511 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005512 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005513 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005514 int i;
5515
5516 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5517
Imre Deakae484342014-03-31 15:10:44 +03005518 valleyview_check_pctx(dev_priv);
5519
Jesse Barnes0a073b82013-04-17 15:54:58 -07005520 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005521 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5522 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005523 I915_WRITE(GTFIFODBG, gtfifodbg);
5524 }
5525
Deepak Sc8d9a592013-11-23 14:55:42 +05305526 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005527 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005528
Ville Syrjälä160614a2015-01-19 13:50:47 +02005529 /* Disable RC states. */
5530 I915_WRITE(GEN6_RC_CONTROL, 0);
5531
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005532 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005533 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5534 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5535 I915_WRITE(GEN6_RP_UP_EI, 66000);
5536 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5537
5538 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5539
5540 I915_WRITE(GEN6_RP_CONTROL,
5541 GEN6_RP_MEDIA_TURBO |
5542 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5543 GEN6_RP_MEDIA_IS_GFX |
5544 GEN6_RP_ENABLE |
5545 GEN6_RP_UP_BUSY_AVG |
5546 GEN6_RP_DOWN_IDLE_CONT);
5547
5548 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5549 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5550 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5551
5552 for_each_ring(ring, dev_priv, i)
5553 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5554
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08005555 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005556
5557 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005558 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005559 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5560 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005561 VLV_MEDIA_RC6_COUNT_EN |
5562 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005563
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005564 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005565 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005566
5567 intel_print_rc6_info(dev, rc6_mode);
5568
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005569 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005570
Deepak S3ef62342015-04-29 08:36:24 +05305571 /* Setting Fixed Bias */
5572 val = VLV_OVERRIDE_EN |
5573 VLV_SOC_TDP_EN |
5574 VLV_BIAS_CPU_125_SOC_875;
5575 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5576
Jani Nikula64936252013-05-22 15:36:20 +03005577 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005578
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005579 /* RPS code assumes GPLL is used */
5580 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5581
Jani Nikula742f4912015-09-03 11:16:09 +03005582 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005583 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5584
Ben Widawskyb39fb292014-03-19 18:31:11 -07005585 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005586 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005587 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005588 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005589
Ville Syrjälä73008b92013-06-25 19:21:01 +03005590 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005591 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005592 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005593
Ben Widawskyb39fb292014-03-19 18:31:11 -07005594 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005595
Mika Kuoppala59bad942015-01-16 11:34:40 +02005596 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005597}
5598
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005599static unsigned long intel_pxfreq(u32 vidfreq)
5600{
5601 unsigned long freq;
5602 int div = (vidfreq & 0x3f0000) >> 16;
5603 int post = (vidfreq & 0x3000) >> 12;
5604 int pre = (vidfreq & 0x7);
5605
5606 if (!pre)
5607 return 0;
5608
5609 freq = ((div * 133333) / ((1<<post) * pre));
5610
5611 return freq;
5612}
5613
Daniel Vettereb48eb02012-04-26 23:28:12 +02005614static const struct cparams {
5615 u16 i;
5616 u16 t;
5617 u16 m;
5618 u16 c;
5619} cparams[] = {
5620 { 1, 1333, 301, 28664 },
5621 { 1, 1066, 294, 24460 },
5622 { 1, 800, 294, 25192 },
5623 { 0, 1333, 276, 27605 },
5624 { 0, 1066, 276, 27605 },
5625 { 0, 800, 231, 23784 },
5626};
5627
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005628static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005629{
5630 u64 total_count, diff, ret;
5631 u32 count1, count2, count3, m = 0, c = 0;
5632 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5633 int i;
5634
Daniel Vetter02d71952012-08-09 16:44:54 +02005635 assert_spin_locked(&mchdev_lock);
5636
Daniel Vetter20e4d402012-08-08 23:35:39 +02005637 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005638
5639 /* Prevent division-by-zero if we are asking too fast.
5640 * Also, we don't get interesting results if we are polling
5641 * faster than once in 10ms, so just return the saved value
5642 * in such cases.
5643 */
5644 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005645 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005646
5647 count1 = I915_READ(DMIEC);
5648 count2 = I915_READ(DDREC);
5649 count3 = I915_READ(CSIEC);
5650
5651 total_count = count1 + count2 + count3;
5652
5653 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005654 if (total_count < dev_priv->ips.last_count1) {
5655 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005656 diff += total_count;
5657 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005658 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005659 }
5660
5661 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005662 if (cparams[i].i == dev_priv->ips.c_m &&
5663 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005664 m = cparams[i].m;
5665 c = cparams[i].c;
5666 break;
5667 }
5668 }
5669
5670 diff = div_u64(diff, diff1);
5671 ret = ((m * diff) + c);
5672 ret = div_u64(ret, 10);
5673
Daniel Vetter20e4d402012-08-08 23:35:39 +02005674 dev_priv->ips.last_count1 = total_count;
5675 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005676
Daniel Vetter20e4d402012-08-08 23:35:39 +02005677 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005678
5679 return ret;
5680}
5681
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005682unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5683{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005684 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005685 unsigned long val;
5686
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005687 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005688 return 0;
5689
5690 spin_lock_irq(&mchdev_lock);
5691
5692 val = __i915_chipset_val(dev_priv);
5693
5694 spin_unlock_irq(&mchdev_lock);
5695
5696 return val;
5697}
5698
Daniel Vettereb48eb02012-04-26 23:28:12 +02005699unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5700{
5701 unsigned long m, x, b;
5702 u32 tsfs;
5703
5704 tsfs = I915_READ(TSFS);
5705
5706 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5707 x = I915_READ8(TR1);
5708
5709 b = tsfs & TSFS_INTR_MASK;
5710
5711 return ((m * x) / 127) - b;
5712}
5713
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005714static int _pxvid_to_vd(u8 pxvid)
5715{
5716 if (pxvid == 0)
5717 return 0;
5718
5719 if (pxvid >= 8 && pxvid < 31)
5720 pxvid = 31;
5721
5722 return (pxvid + 2) * 125;
5723}
5724
5725static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005726{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005727 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005728 const int vd = _pxvid_to_vd(pxvid);
5729 const int vm = vd - 1125;
5730
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005731 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005732 return vm > 0 ? vm : 0;
5733
5734 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005735}
5736
Daniel Vetter02d71952012-08-09 16:44:54 +02005737static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005738{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005739 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005740 u32 count;
5741
Daniel Vetter02d71952012-08-09 16:44:54 +02005742 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005743
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005744 now = ktime_get_raw_ns();
5745 diffms = now - dev_priv->ips.last_time2;
5746 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005747
5748 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005749 if (!diffms)
5750 return;
5751
5752 count = I915_READ(GFXEC);
5753
Daniel Vetter20e4d402012-08-08 23:35:39 +02005754 if (count < dev_priv->ips.last_count2) {
5755 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005756 diff += count;
5757 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005758 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005759 }
5760
Daniel Vetter20e4d402012-08-08 23:35:39 +02005761 dev_priv->ips.last_count2 = count;
5762 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005763
5764 /* More magic constants... */
5765 diff = diff * 1181;
5766 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005767 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005768}
5769
Daniel Vetter02d71952012-08-09 16:44:54 +02005770void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5771{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005772 struct drm_device *dev = dev_priv->dev;
5773
5774 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005775 return;
5776
Daniel Vetter92703882012-08-09 16:46:01 +02005777 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005778
5779 __i915_update_gfx_val(dev_priv);
5780
Daniel Vetter92703882012-08-09 16:46:01 +02005781 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005782}
5783
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005784static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005785{
5786 unsigned long t, corr, state1, corr2, state2;
5787 u32 pxvid, ext_v;
5788
Daniel Vetter02d71952012-08-09 16:44:54 +02005789 assert_spin_locked(&mchdev_lock);
5790
Ville Syrjälä616847e2015-09-18 20:03:19 +03005791 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005792 pxvid = (pxvid >> 24) & 0x7f;
5793 ext_v = pvid_to_extvid(dev_priv, pxvid);
5794
5795 state1 = ext_v;
5796
5797 t = i915_mch_val(dev_priv);
5798
5799 /* Revel in the empirically derived constants */
5800
5801 /* Correction factor in 1/100000 units */
5802 if (t > 80)
5803 corr = ((t * 2349) + 135940);
5804 else if (t >= 50)
5805 corr = ((t * 964) + 29317);
5806 else /* < 50 */
5807 corr = ((t * 301) + 1004);
5808
5809 corr = corr * ((150142 * state1) / 10000 - 78642);
5810 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005811 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005812
5813 state2 = (corr2 * state1) / 10000;
5814 state2 /= 100; /* convert to mW */
5815
Daniel Vetter02d71952012-08-09 16:44:54 +02005816 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005817
Daniel Vetter20e4d402012-08-08 23:35:39 +02005818 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005819}
5820
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005821unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5822{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005823 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005824 unsigned long val;
5825
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005826 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005827 return 0;
5828
5829 spin_lock_irq(&mchdev_lock);
5830
5831 val = __i915_gfx_val(dev_priv);
5832
5833 spin_unlock_irq(&mchdev_lock);
5834
5835 return val;
5836}
5837
Daniel Vettereb48eb02012-04-26 23:28:12 +02005838/**
5839 * i915_read_mch_val - return value for IPS use
5840 *
5841 * Calculate and return a value for the IPS driver to use when deciding whether
5842 * we have thermal and power headroom to increase CPU or GPU power budget.
5843 */
5844unsigned long i915_read_mch_val(void)
5845{
5846 struct drm_i915_private *dev_priv;
5847 unsigned long chipset_val, graphics_val, ret = 0;
5848
Daniel Vetter92703882012-08-09 16:46:01 +02005849 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005850 if (!i915_mch_dev)
5851 goto out_unlock;
5852 dev_priv = i915_mch_dev;
5853
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005854 chipset_val = __i915_chipset_val(dev_priv);
5855 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005856
5857 ret = chipset_val + graphics_val;
5858
5859out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005860 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005861
5862 return ret;
5863}
5864EXPORT_SYMBOL_GPL(i915_read_mch_val);
5865
5866/**
5867 * i915_gpu_raise - raise GPU frequency limit
5868 *
5869 * Raise the limit; IPS indicates we have thermal headroom.
5870 */
5871bool i915_gpu_raise(void)
5872{
5873 struct drm_i915_private *dev_priv;
5874 bool ret = true;
5875
Daniel Vetter92703882012-08-09 16:46:01 +02005876 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005877 if (!i915_mch_dev) {
5878 ret = false;
5879 goto out_unlock;
5880 }
5881 dev_priv = i915_mch_dev;
5882
Daniel Vetter20e4d402012-08-08 23:35:39 +02005883 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5884 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005885
5886out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005887 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005888
5889 return ret;
5890}
5891EXPORT_SYMBOL_GPL(i915_gpu_raise);
5892
5893/**
5894 * i915_gpu_lower - lower GPU frequency limit
5895 *
5896 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5897 * frequency maximum.
5898 */
5899bool i915_gpu_lower(void)
5900{
5901 struct drm_i915_private *dev_priv;
5902 bool ret = true;
5903
Daniel Vetter92703882012-08-09 16:46:01 +02005904 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005905 if (!i915_mch_dev) {
5906 ret = false;
5907 goto out_unlock;
5908 }
5909 dev_priv = i915_mch_dev;
5910
Daniel Vetter20e4d402012-08-08 23:35:39 +02005911 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5912 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005913
5914out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005915 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005916
5917 return ret;
5918}
5919EXPORT_SYMBOL_GPL(i915_gpu_lower);
5920
5921/**
5922 * i915_gpu_busy - indicate GPU business to IPS
5923 *
5924 * Tell the IPS driver whether or not the GPU is busy.
5925 */
5926bool i915_gpu_busy(void)
5927{
5928 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005929 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005930 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005931 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005932
Daniel Vetter92703882012-08-09 16:46:01 +02005933 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005934 if (!i915_mch_dev)
5935 goto out_unlock;
5936 dev_priv = i915_mch_dev;
5937
Chris Wilsonf047e392012-07-21 12:31:41 +01005938 for_each_ring(ring, dev_priv, i)
5939 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005940
5941out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005942 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005943
5944 return ret;
5945}
5946EXPORT_SYMBOL_GPL(i915_gpu_busy);
5947
5948/**
5949 * i915_gpu_turbo_disable - disable graphics turbo
5950 *
5951 * Disable graphics turbo by resetting the max frequency and setting the
5952 * current frequency to the default.
5953 */
5954bool i915_gpu_turbo_disable(void)
5955{
5956 struct drm_i915_private *dev_priv;
5957 bool ret = true;
5958
Daniel Vetter92703882012-08-09 16:46:01 +02005959 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005960 if (!i915_mch_dev) {
5961 ret = false;
5962 goto out_unlock;
5963 }
5964 dev_priv = i915_mch_dev;
5965
Daniel Vetter20e4d402012-08-08 23:35:39 +02005966 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005967
Daniel Vetter20e4d402012-08-08 23:35:39 +02005968 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005969 ret = false;
5970
5971out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005972 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005973
5974 return ret;
5975}
5976EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5977
5978/**
5979 * Tells the intel_ips driver that the i915 driver is now loaded, if
5980 * IPS got loaded first.
5981 *
5982 * This awkward dance is so that neither module has to depend on the
5983 * other in order for IPS to do the appropriate communication of
5984 * GPU turbo limits to i915.
5985 */
5986static void
5987ips_ping_for_i915_load(void)
5988{
5989 void (*link)(void);
5990
5991 link = symbol_get(ips_link_to_i915_driver);
5992 if (link) {
5993 link();
5994 symbol_put(ips_link_to_i915_driver);
5995 }
5996}
5997
5998void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5999{
Daniel Vetter02d71952012-08-09 16:44:54 +02006000 /* We only register the i915 ips part with intel-ips once everything is
6001 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006002 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006003 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006004 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006005
6006 ips_ping_for_i915_load();
6007}
6008
6009void intel_gpu_ips_teardown(void)
6010{
Daniel Vetter92703882012-08-09 16:46:01 +02006011 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006012 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006013 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006014}
Deepak S76c3552f2014-01-30 23:08:16 +05306015
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006016static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006017{
6018 struct drm_i915_private *dev_priv = dev->dev_private;
6019 u32 lcfuse;
6020 u8 pxw[16];
6021 int i;
6022
6023 /* Disable to program */
6024 I915_WRITE(ECR, 0);
6025 POSTING_READ(ECR);
6026
6027 /* Program energy weights for various events */
6028 I915_WRITE(SDEW, 0x15040d00);
6029 I915_WRITE(CSIEW0, 0x007f0000);
6030 I915_WRITE(CSIEW1, 0x1e220004);
6031 I915_WRITE(CSIEW2, 0x04000004);
6032
6033 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006034 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006035 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006036 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006037
6038 /* Program P-state weights to account for frequency power adjustment */
6039 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006040 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006041 unsigned long freq = intel_pxfreq(pxvidfreq);
6042 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6043 PXVFREQ_PX_SHIFT;
6044 unsigned long val;
6045
6046 val = vid * vid;
6047 val *= (freq / 1000);
6048 val *= 255;
6049 val /= (127*127*900);
6050 if (val > 0xff)
6051 DRM_ERROR("bad pxval: %ld\n", val);
6052 pxw[i] = val;
6053 }
6054 /* Render standby states get 0 weight */
6055 pxw[14] = 0;
6056 pxw[15] = 0;
6057
6058 for (i = 0; i < 4; i++) {
6059 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6060 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006061 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006062 }
6063
6064 /* Adjust magic regs to magic values (more experimental results) */
6065 I915_WRITE(OGW0, 0);
6066 I915_WRITE(OGW1, 0);
6067 I915_WRITE(EG0, 0x00007f00);
6068 I915_WRITE(EG1, 0x0000000e);
6069 I915_WRITE(EG2, 0x000e0000);
6070 I915_WRITE(EG3, 0x68000300);
6071 I915_WRITE(EG4, 0x42000000);
6072 I915_WRITE(EG5, 0x00140031);
6073 I915_WRITE(EG6, 0);
6074 I915_WRITE(EG7, 0);
6075
6076 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006077 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006078
6079 /* Enable PMON + select events */
6080 I915_WRITE(ECR, 0x80000019);
6081
6082 lcfuse = I915_READ(LCFUSE02);
6083
Daniel Vetter20e4d402012-08-08 23:35:39 +02006084 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006085}
6086
Imre Deakae484342014-03-31 15:10:44 +03006087void intel_init_gt_powersave(struct drm_device *dev)
6088{
Imre Deake6069ca2014-04-18 16:01:02 +03006089 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
6090
Deepak S38807742014-05-23 21:00:15 +05306091 if (IS_CHERRYVIEW(dev))
6092 cherryview_init_gt_powersave(dev);
6093 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006094 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006095}
6096
6097void intel_cleanup_gt_powersave(struct drm_device *dev)
6098{
Deepak S38807742014-05-23 21:00:15 +05306099 if (IS_CHERRYVIEW(dev))
6100 return;
6101 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006102 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006103}
6104
Imre Deakdbea3ce2014-12-15 18:59:28 +02006105static void gen6_suspend_rps(struct drm_device *dev)
6106{
6107 struct drm_i915_private *dev_priv = dev->dev_private;
6108
6109 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6110
Akash Goel4c2a8892015-03-06 11:07:24 +05306111 gen6_disable_rps_interrupts(dev);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006112}
6113
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006114/**
6115 * intel_suspend_gt_powersave - suspend PM work and helper threads
6116 * @dev: drm device
6117 *
6118 * We don't want to disable RC6 or other features here, we just want
6119 * to make sure any work we've queued has finished and won't bother
6120 * us while we're suspended.
6121 */
6122void intel_suspend_gt_powersave(struct drm_device *dev)
6123{
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125
Imre Deakd4d70aa2014-11-19 15:30:04 +02006126 if (INTEL_INFO(dev)->gen < 6)
6127 return;
6128
Imre Deakdbea3ce2014-12-15 18:59:28 +02006129 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05306130
6131 /* Force GPU to min freq during suspend */
6132 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006133}
6134
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006135void intel_disable_gt_powersave(struct drm_device *dev)
6136{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006137 struct drm_i915_private *dev_priv = dev->dev_private;
6138
Daniel Vetter930ebb42012-06-29 23:32:16 +02006139 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006140 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05306141 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02006142 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03006143
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006144 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00006145 if (INTEL_INFO(dev)->gen >= 9)
6146 gen9_disable_rps(dev);
6147 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05306148 cherryview_disable_rps(dev);
6149 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006150 valleyview_disable_rps(dev);
6151 else
6152 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02006153
Chris Wilsonc0951f02013-10-10 21:58:50 +01006154 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006155 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006156 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006157}
6158
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006159static void intel_gen6_powersave_work(struct work_struct *work)
6160{
6161 struct drm_i915_private *dev_priv =
6162 container_of(work, struct drm_i915_private,
6163 rps.delayed_resume_work.work);
6164 struct drm_device *dev = dev_priv->dev;
6165
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006166 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006167
Akash Goel4c2a8892015-03-06 11:07:24 +05306168 gen6_reset_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006169
Deepak S38807742014-05-23 21:00:15 +05306170 if (IS_CHERRYVIEW(dev)) {
6171 cherryview_enable_rps(dev);
6172 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07006173 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006174 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006175 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006176 gen9_enable_rps(dev);
Akash Goelcc017fb42015-06-29 14:50:21 +05306177 if (IS_SKYLAKE(dev))
6178 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006179 } else if (IS_BROADWELL(dev)) {
6180 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006181 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006182 } else {
6183 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006184 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006185 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006186
6187 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6188 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6189
6190 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6191 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6192
Chris Wilsonc0951f02013-10-10 21:58:50 +01006193 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006194
Akash Goel4c2a8892015-03-06 11:07:24 +05306195 gen6_enable_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006196
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006197 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006198
6199 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006200}
6201
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006202void intel_enable_gt_powersave(struct drm_device *dev)
6203{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006204 struct drm_i915_private *dev_priv = dev->dev_private;
6205
Yu Zhangf61018b2015-02-10 19:05:52 +08006206 /* Powersaving is controlled by the host when inside a VM */
6207 if (intel_vgpu_active(dev))
6208 return;
6209
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006210 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03006211 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006212 ironlake_enable_drps(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006213 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03006214 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05306215 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006216 /*
6217 * PCU communication is slow and this doesn't need to be
6218 * done at any specific time, so do this out of our fast path
6219 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006220 *
6221 * We depend on the HW RC6 power context save/restore
6222 * mechanism when entering D3 through runtime PM suspend. So
6223 * disable RPM until RPS/RC6 is properly setup. We can only
6224 * get here via the driver load/system resume/runtime resume
6225 * paths, so the _noresume version is enough (and in case of
6226 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006227 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006228 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6229 round_jiffies_up_relative(HZ)))
6230 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006231 }
6232}
6233
Imre Deakc6df39b2014-04-14 20:24:29 +03006234void intel_reset_gt_powersave(struct drm_device *dev)
6235{
6236 struct drm_i915_private *dev_priv = dev->dev_private;
6237
Imre Deakdbea3ce2014-12-15 18:59:28 +02006238 if (INTEL_INFO(dev)->gen < 6)
6239 return;
6240
6241 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03006242 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006243}
6244
Daniel Vetter3107bd42012-10-31 22:52:31 +01006245static void ibx_init_clock_gating(struct drm_device *dev)
6246{
6247 struct drm_i915_private *dev_priv = dev->dev_private;
6248
6249 /*
6250 * On Ibex Peak and Cougar Point, we need to disable clock
6251 * gating for the panel power sequencer or it will fail to
6252 * start up when no ports are active.
6253 */
6254 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6255}
6256
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006257static void g4x_disable_trickle_feed(struct drm_device *dev)
6258{
6259 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006260 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006261
Damien Lespiau055e3932014-08-18 13:49:10 +01006262 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006263 I915_WRITE(DSPCNTR(pipe),
6264 I915_READ(DSPCNTR(pipe)) |
6265 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006266
6267 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6268 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006269 }
6270}
6271
Ville Syrjälä017636c2013-12-05 15:51:37 +02006272static void ilk_init_lp_watermarks(struct drm_device *dev)
6273{
6274 struct drm_i915_private *dev_priv = dev->dev_private;
6275
6276 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6277 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6278 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6279
6280 /*
6281 * Don't touch WM1S_LP_EN here.
6282 * Doing so could cause underruns.
6283 */
6284}
6285
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006286static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006287{
6288 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006289 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006290
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006291 /*
6292 * Required for FBC
6293 * WaFbcDisableDpfcClockGating:ilk
6294 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006295 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6296 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6297 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006298
6299 I915_WRITE(PCH_3DCGDIS0,
6300 MARIUNIT_CLOCK_GATE_DISABLE |
6301 SVSMUNIT_CLOCK_GATE_DISABLE);
6302 I915_WRITE(PCH_3DCGDIS1,
6303 VFMUNIT_CLOCK_GATE_DISABLE);
6304
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006305 /*
6306 * According to the spec the following bits should be set in
6307 * order to enable memory self-refresh
6308 * The bit 22/21 of 0x42004
6309 * The bit 5 of 0x42020
6310 * The bit 15 of 0x45000
6311 */
6312 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6313 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6314 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006315 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006316 I915_WRITE(DISP_ARB_CTL,
6317 (I915_READ(DISP_ARB_CTL) |
6318 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006319
6320 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006321
6322 /*
6323 * Based on the document from hardware guys the following bits
6324 * should be set unconditionally in order to enable FBC.
6325 * The bit 22 of 0x42000
6326 * The bit 22 of 0x42004
6327 * The bit 7,8,9 of 0x42020.
6328 */
6329 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006330 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006331 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6332 I915_READ(ILK_DISPLAY_CHICKEN1) |
6333 ILK_FBCQ_DIS);
6334 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6335 I915_READ(ILK_DISPLAY_CHICKEN2) |
6336 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006337 }
6338
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006339 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6340
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006341 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6342 I915_READ(ILK_DISPLAY_CHICKEN2) |
6343 ILK_ELPIN_409_SELECT);
6344 I915_WRITE(_3D_CHICKEN2,
6345 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6346 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006347
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006348 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006349 I915_WRITE(CACHE_MODE_0,
6350 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006351
Akash Goel4e046322014-04-04 17:14:38 +05306352 /* WaDisable_RenderCache_OperationalFlush:ilk */
6353 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6354
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006355 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006356
Daniel Vetter3107bd42012-10-31 22:52:31 +01006357 ibx_init_clock_gating(dev);
6358}
6359
6360static void cpt_init_clock_gating(struct drm_device *dev)
6361{
6362 struct drm_i915_private *dev_priv = dev->dev_private;
6363 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006364 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006365
6366 /*
6367 * On Ibex Peak and Cougar Point, we need to disable clock
6368 * gating for the panel power sequencer or it will fail to
6369 * start up when no ports are active.
6370 */
Jesse Barnescd664072013-10-02 10:34:19 -07006371 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6372 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6373 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006374 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6375 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006376 /* The below fixes the weird display corruption, a few pixels shifted
6377 * downward, on (only) LVDS of some HP laptops with IVY.
6378 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006379 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006380 val = I915_READ(TRANS_CHICKEN2(pipe));
6381 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6382 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006383 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006384 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006385 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6386 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6387 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006388 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6389 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006390 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006391 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006392 I915_WRITE(TRANS_CHICKEN1(pipe),
6393 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6394 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006395}
6396
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006397static void gen6_check_mch_setup(struct drm_device *dev)
6398{
6399 struct drm_i915_private *dev_priv = dev->dev_private;
6400 uint32_t tmp;
6401
6402 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006403 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6404 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6405 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006406}
6407
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006408static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006409{
6410 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006411 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006412
Damien Lespiau231e54f2012-10-19 17:55:41 +01006413 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006414
6415 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6416 I915_READ(ILK_DISPLAY_CHICKEN2) |
6417 ILK_ELPIN_409_SELECT);
6418
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006419 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006420 I915_WRITE(_3D_CHICKEN,
6421 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6422
Akash Goel4e046322014-04-04 17:14:38 +05306423 /* WaDisable_RenderCache_OperationalFlush:snb */
6424 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6425
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006426 /*
6427 * BSpec recoomends 8x4 when MSAA is used,
6428 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006429 *
6430 * Note that PS/WM thread counts depend on the WIZ hashing
6431 * disable bit, which we don't touch here, but it's good
6432 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006433 */
6434 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006435 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006436
Ville Syrjälä017636c2013-12-05 15:51:37 +02006437 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006438
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006439 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006440 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006441
6442 I915_WRITE(GEN6_UCGCTL1,
6443 I915_READ(GEN6_UCGCTL1) |
6444 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6445 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6446
6447 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6448 * gating disable must be set. Failure to set it results in
6449 * flickering pixels due to Z write ordering failures after
6450 * some amount of runtime in the Mesa "fire" demo, and Unigine
6451 * Sanctuary and Tropics, and apparently anything else with
6452 * alpha test or pixel discard.
6453 *
6454 * According to the spec, bit 11 (RCCUNIT) must also be set,
6455 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006456 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006457 * WaDisableRCCUnitClockGating:snb
6458 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006459 */
6460 I915_WRITE(GEN6_UCGCTL2,
6461 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6462 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6463
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006464 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006465 I915_WRITE(_3D_CHICKEN3,
6466 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006467
6468 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006469 * Bspec says:
6470 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6471 * 3DSTATE_SF number of SF output attributes is more than 16."
6472 */
6473 I915_WRITE(_3D_CHICKEN3,
6474 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6475
6476 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006477 * According to the spec the following bits should be
6478 * set in order to enable memory self-refresh and fbc:
6479 * The bit21 and bit22 of 0x42000
6480 * The bit21 and bit22 of 0x42004
6481 * The bit5 and bit7 of 0x42020
6482 * The bit14 of 0x70180
6483 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006484 *
6485 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006486 */
6487 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6488 I915_READ(ILK_DISPLAY_CHICKEN1) |
6489 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6490 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6491 I915_READ(ILK_DISPLAY_CHICKEN2) |
6492 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006493 I915_WRITE(ILK_DSPCLK_GATE_D,
6494 I915_READ(ILK_DSPCLK_GATE_D) |
6495 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6496 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006497
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006498 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006499
Daniel Vetter3107bd42012-10-31 22:52:31 +01006500 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006501
6502 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006503}
6504
6505static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6506{
6507 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6508
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006509 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006510 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006511 *
6512 * This actually overrides the dispatch
6513 * mode for all thread types.
6514 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006515 reg &= ~GEN7_FF_SCHED_MASK;
6516 reg |= GEN7_FF_TS_SCHED_HW;
6517 reg |= GEN7_FF_VS_SCHED_HW;
6518 reg |= GEN7_FF_DS_SCHED_HW;
6519
6520 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6521}
6522
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006523static void lpt_init_clock_gating(struct drm_device *dev)
6524{
6525 struct drm_i915_private *dev_priv = dev->dev_private;
6526
6527 /*
6528 * TODO: this bit should only be enabled when really needed, then
6529 * disabled when not needed anymore in order to save power.
6530 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006531 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006532 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6533 I915_READ(SOUTH_DSPCLK_GATE_D) |
6534 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006535
6536 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006537 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6538 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006539 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006540}
6541
Imre Deak7d708ee2013-04-17 14:04:50 +03006542static void lpt_suspend_hw(struct drm_device *dev)
6543{
6544 struct drm_i915_private *dev_priv = dev->dev_private;
6545
Ville Syrjäläc2699522015-08-27 23:55:59 +03006546 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006547 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6548
6549 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6550 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6551 }
6552}
6553
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006554static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006555{
6556 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006557 enum pipe pipe;
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006558 uint32_t misccpctl;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006559
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03006560 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006561
Ben Widawskyab57fff2013-12-12 15:28:04 -08006562 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006563 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006564
Ben Widawskyab57fff2013-12-12 15:28:04 -08006565 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006566 I915_WRITE(CHICKEN_PAR1_1,
6567 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6568
Ben Widawskyab57fff2013-12-12 15:28:04 -08006569 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006570 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006571 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006572 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006573 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006574 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006575
Ben Widawskyab57fff2013-12-12 15:28:04 -08006576 /* WaVSRefCountFullforceMissDisable:bdw */
6577 /* WaDSRefCountFullforceMissDisable:bdw */
6578 I915_WRITE(GEN7_FF_THREAD_MODE,
6579 I915_READ(GEN7_FF_THREAD_MODE) &
6580 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006581
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006582 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6583 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006584
6585 /* WaDisableSDEUnitClockGating:bdw */
6586 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6587 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006588
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006589 /*
6590 * WaProgramL3SqcReg1Default:bdw
6591 * WaTempDisableDOPClkGating:bdw
6592 */
6593 misccpctl = I915_READ(GEN7_MISCCPCTL);
6594 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6595 I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
6596 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6597
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006598 /*
6599 * WaGttCachingOffByDefault:bdw
6600 * GTT cache may not work with big pages, so if those
6601 * are ever enabled GTT cache may need to be disabled.
6602 */
6603 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
6604
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006605 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006606}
6607
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006608static void haswell_init_clock_gating(struct drm_device *dev)
6609{
6610 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006611
Ville Syrjälä017636c2013-12-05 15:51:37 +02006612 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006613
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006614 /* L3 caching of data atomics doesn't work -- disable it. */
6615 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6616 I915_WRITE(HSW_ROW_CHICKEN3,
6617 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6618
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006619 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006620 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6621 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6622 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6623
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006624 /* WaVSRefCountFullforceMissDisable:hsw */
6625 I915_WRITE(GEN7_FF_THREAD_MODE,
6626 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006627
Akash Goel4e046322014-04-04 17:14:38 +05306628 /* WaDisable_RenderCache_OperationalFlush:hsw */
6629 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6630
Chia-I Wufe27c602014-01-28 13:29:33 +08006631 /* enable HiZ Raw Stall Optimization */
6632 I915_WRITE(CACHE_MODE_0_GEN7,
6633 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6634
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006635 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006636 I915_WRITE(CACHE_MODE_1,
6637 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006638
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006639 /*
6640 * BSpec recommends 8x4 when MSAA is used,
6641 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006642 *
6643 * Note that PS/WM thread counts depend on the WIZ hashing
6644 * disable bit, which we don't touch here, but it's good
6645 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006646 */
6647 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006648 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006649
Kenneth Graunke94411592014-12-31 16:23:00 -08006650 /* WaSampleCChickenBitEnable:hsw */
6651 I915_WRITE(HALF_SLICE_CHICKEN3,
6652 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6653
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006654 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006655 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6656
Paulo Zanoni90a88642013-05-03 17:23:45 -03006657 /* WaRsPkgCStateDisplayPMReq:hsw */
6658 I915_WRITE(CHICKEN_PAR1_1,
6659 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006660
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006661 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006662}
6663
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006664static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006665{
6666 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006667 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006668
Ville Syrjälä017636c2013-12-05 15:51:37 +02006669 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006670
Damien Lespiau231e54f2012-10-19 17:55:41 +01006671 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006672
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006673 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006674 I915_WRITE(_3D_CHICKEN3,
6675 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6676
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006677 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006678 I915_WRITE(IVB_CHICKEN3,
6679 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6680 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6681
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006682 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006683 if (IS_IVB_GT1(dev))
6684 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6685 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006686
Akash Goel4e046322014-04-04 17:14:38 +05306687 /* WaDisable_RenderCache_OperationalFlush:ivb */
6688 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6689
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006690 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006691 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6692 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6693
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006694 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006695 I915_WRITE(GEN7_L3CNTLREG1,
6696 GEN7_WA_FOR_GEN7_L3_CONTROL);
6697 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006698 GEN7_WA_L3_CHICKEN_MODE);
6699 if (IS_IVB_GT1(dev))
6700 I915_WRITE(GEN7_ROW_CHICKEN2,
6701 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006702 else {
6703 /* must write both registers */
6704 I915_WRITE(GEN7_ROW_CHICKEN2,
6705 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006706 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6707 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006708 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006709
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006710 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006711 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6712 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6713
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006714 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006715 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006716 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006717 */
6718 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006719 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006720
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006721 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006722 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6723 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6724 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6725
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006726 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006727
6728 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006729
Chris Wilson22721342014-03-04 09:41:43 +00006730 if (0) { /* causes HiZ corruption on ivb:gt1 */
6731 /* enable HiZ Raw Stall Optimization */
6732 I915_WRITE(CACHE_MODE_0_GEN7,
6733 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6734 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006735
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006736 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006737 I915_WRITE(CACHE_MODE_1,
6738 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006739
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006740 /*
6741 * BSpec recommends 8x4 when MSAA is used,
6742 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006743 *
6744 * Note that PS/WM thread counts depend on the WIZ hashing
6745 * disable bit, which we don't touch here, but it's good
6746 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006747 */
6748 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006749 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006750
Ben Widawsky20848222012-05-04 18:58:59 -07006751 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6752 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6753 snpcr |= GEN6_MBC_SNPCR_MED;
6754 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006755
Ben Widawskyab5c6082013-04-05 13:12:41 -07006756 if (!HAS_PCH_NOP(dev))
6757 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006758
6759 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006760}
6761
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006762static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6763{
6764 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6765
6766 /*
6767 * Disable trickle feed and enable pnd deadline calculation
6768 */
6769 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6770 I915_WRITE(CBR1_VLV, 0);
6771}
6772
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006773static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006774{
6775 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006776
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006777 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006778
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006779 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006780 I915_WRITE(_3D_CHICKEN3,
6781 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6782
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006783 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006784 I915_WRITE(IVB_CHICKEN3,
6785 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6786 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6787
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006788 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006789 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006790 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006791 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6792 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006793
Akash Goel4e046322014-04-04 17:14:38 +05306794 /* WaDisable_RenderCache_OperationalFlush:vlv */
6795 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6796
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006797 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006798 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6799 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6800
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006801 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006802 I915_WRITE(GEN7_ROW_CHICKEN2,
6803 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6804
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006805 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006806 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6807 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6808 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6809
Ville Syrjälä46680e02014-01-22 21:33:01 +02006810 gen7_setup_fixed_func_scheduler(dev_priv);
6811
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006812 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006813 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006814 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006815 */
6816 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006817 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006818
Akash Goelc98f5062014-03-24 23:00:07 +05306819 /* WaDisableL3Bank2xClockGate:vlv
6820 * Disabling L3 clock gating- MMIO 940c[25] = 1
6821 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6822 I915_WRITE(GEN7_UCGCTL4,
6823 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006824
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006825 /*
6826 * BSpec says this must be set, even though
6827 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6828 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006829 I915_WRITE(CACHE_MODE_1,
6830 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006831
6832 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006833 * BSpec recommends 8x4 when MSAA is used,
6834 * however in practice 16x4 seems fastest.
6835 *
6836 * Note that PS/WM thread counts depend on the WIZ hashing
6837 * disable bit, which we don't touch here, but it's good
6838 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6839 */
6840 I915_WRITE(GEN7_GT_MODE,
6841 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6842
6843 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006844 * WaIncreaseL3CreditsForVLVB0:vlv
6845 * This is the hardware default actually.
6846 */
6847 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6848
6849 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006850 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006851 * Disable clock gating on th GCFG unit to prevent a delay
6852 * in the reporting of vblank events.
6853 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006854 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006855}
6856
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006857static void cherryview_init_clock_gating(struct drm_device *dev)
6858{
6859 struct drm_i915_private *dev_priv = dev->dev_private;
6860
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006861 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006862
Ville Syrjälä232ce332014-04-09 13:28:35 +03006863 /* WaVSRefCountFullforceMissDisable:chv */
6864 /* WaDSRefCountFullforceMissDisable:chv */
6865 I915_WRITE(GEN7_FF_THREAD_MODE,
6866 I915_READ(GEN7_FF_THREAD_MODE) &
6867 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006868
6869 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6870 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6871 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006872
6873 /* WaDisableCSUnitClockGating:chv */
6874 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6875 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006876
6877 /* WaDisableSDEUnitClockGating:chv */
6878 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6879 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006880
6881 /*
6882 * GTT cache may not work with big pages, so if those
6883 * are ever enabled GTT cache may need to be disabled.
6884 */
6885 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006886}
6887
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006888static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006889{
6890 struct drm_i915_private *dev_priv = dev->dev_private;
6891 uint32_t dspclk_gate;
6892
6893 I915_WRITE(RENCLK_GATE_D1, 0);
6894 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6895 GS_UNIT_CLOCK_GATE_DISABLE |
6896 CL_UNIT_CLOCK_GATE_DISABLE);
6897 I915_WRITE(RAMCLK_GATE_D, 0);
6898 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6899 OVRUNIT_CLOCK_GATE_DISABLE |
6900 OVCUNIT_CLOCK_GATE_DISABLE;
6901 if (IS_GM45(dev))
6902 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6903 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006904
6905 /* WaDisableRenderCachePipelinedFlush */
6906 I915_WRITE(CACHE_MODE_0,
6907 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006908
Akash Goel4e046322014-04-04 17:14:38 +05306909 /* WaDisable_RenderCache_OperationalFlush:g4x */
6910 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6911
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006912 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006913}
6914
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006915static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006916{
6917 struct drm_i915_private *dev_priv = dev->dev_private;
6918
6919 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6920 I915_WRITE(RENCLK_GATE_D2, 0);
6921 I915_WRITE(DSPCLK_GATE_D, 0);
6922 I915_WRITE(RAMCLK_GATE_D, 0);
6923 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006924 I915_WRITE(MI_ARB_STATE,
6925 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306926
6927 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6928 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006929}
6930
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006931static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006932{
6933 struct drm_i915_private *dev_priv = dev->dev_private;
6934
6935 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6936 I965_RCC_CLOCK_GATE_DISABLE |
6937 I965_RCPB_CLOCK_GATE_DISABLE |
6938 I965_ISC_CLOCK_GATE_DISABLE |
6939 I965_FBC_CLOCK_GATE_DISABLE);
6940 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006941 I915_WRITE(MI_ARB_STATE,
6942 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306943
6944 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6945 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006946}
6947
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006948static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006949{
6950 struct drm_i915_private *dev_priv = dev->dev_private;
6951 u32 dstate = I915_READ(D_STATE);
6952
6953 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6954 DSTATE_DOT_CLOCK_GATING;
6955 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006956
6957 if (IS_PINEVIEW(dev))
6958 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006959
6960 /* IIR "flip pending" means done if this bit is set */
6961 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006962
6963 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006964 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006965
6966 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6967 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006968
6969 I915_WRITE(MI_ARB_STATE,
6970 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006971}
6972
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006973static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006974{
6975 struct drm_i915_private *dev_priv = dev->dev_private;
6976
6977 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006978
6979 /* interrupts should cause a wake up from C3 */
6980 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6981 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006982
6983 I915_WRITE(MEM_MODE,
6984 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006985}
6986
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006987static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006988{
6989 struct drm_i915_private *dev_priv = dev->dev_private;
6990
6991 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03006992
6993 I915_WRITE(MEM_MODE,
6994 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6995 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006996}
6997
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006998void intel_init_clock_gating(struct drm_device *dev)
6999{
7000 struct drm_i915_private *dev_priv = dev->dev_private;
7001
Damien Lespiauc57e3552015-02-09 19:33:05 +00007002 if (dev_priv->display.init_clock_gating)
7003 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007004}
7005
Imre Deak7d708ee2013-04-17 14:04:50 +03007006void intel_suspend_hw(struct drm_device *dev)
7007{
7008 if (HAS_PCH_LPT(dev))
7009 lpt_suspend_hw(dev);
7010}
7011
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007012/* Set up chip specific power management-related functions */
7013void intel_init_pm(struct drm_device *dev)
7014{
7015 struct drm_i915_private *dev_priv = dev->dev_private;
7016
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007017 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007018
Daniel Vetterc921aba2012-04-26 23:28:17 +02007019 /* For cxsr */
7020 if (IS_PINEVIEW(dev))
7021 i915_pineview_get_mem_freq(dev);
7022 else if (IS_GEN5(dev))
7023 i915_ironlake_get_mem_freq(dev);
7024
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007025 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007026 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007027 skl_setup_wm_latency(dev);
7028
Imre Deaka82abe42015-03-27 14:00:04 +02007029 if (IS_BROXTON(dev))
7030 dev_priv->display.init_clock_gating =
7031 bxt_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007032 dev_priv->display.update_wm = skl_update_wm;
Paulo Zanoni2791a162015-10-09 18:22:43 -03007033 dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307034 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007035 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007036
Ville Syrjäläbd602542014-01-07 16:14:10 +02007037 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7038 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7039 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7040 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7041 dev_priv->display.update_wm = ilk_update_wm;
Paulo Zanoni2791a162015-10-09 18:22:43 -03007042 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007043 } else {
7044 DRM_DEBUG_KMS("Failed to read display plane latency. "
7045 "Disable CxSR\n");
7046 }
7047
7048 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007049 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007050 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007051 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007052 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007053 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007054 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007055 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007056 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007057 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007058 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007059 vlv_setup_wm_latency(dev);
7060
7061 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007062 dev_priv->display.init_clock_gating =
7063 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007064 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007065 vlv_setup_wm_latency(dev);
7066
7067 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007068 dev_priv->display.init_clock_gating =
7069 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007070 } else if (IS_PINEVIEW(dev)) {
7071 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7072 dev_priv->is_ddr3,
7073 dev_priv->fsb_freq,
7074 dev_priv->mem_freq)) {
7075 DRM_INFO("failed to find known CxSR latency "
7076 "(found ddr%s fsb freq %d, mem freq %d), "
7077 "disabling CxSR\n",
7078 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7079 dev_priv->fsb_freq, dev_priv->mem_freq);
7080 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007081 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007082 dev_priv->display.update_wm = NULL;
7083 } else
7084 dev_priv->display.update_wm = pineview_update_wm;
7085 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7086 } else if (IS_G4X(dev)) {
7087 dev_priv->display.update_wm = g4x_update_wm;
7088 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7089 } else if (IS_GEN4(dev)) {
7090 dev_priv->display.update_wm = i965_update_wm;
7091 if (IS_CRESTLINE(dev))
7092 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7093 else if (IS_BROADWATER(dev))
7094 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7095 } else if (IS_GEN3(dev)) {
7096 dev_priv->display.update_wm = i9xx_update_wm;
7097 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7098 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007099 } else if (IS_GEN2(dev)) {
7100 if (INTEL_INFO(dev)->num_pipes == 1) {
7101 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007102 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007103 } else {
7104 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007105 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007106 }
7107
7108 if (IS_I85X(dev) || IS_I865G(dev))
7109 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7110 else
7111 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7112 } else {
7113 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007114 }
7115}
7116
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007117int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007118{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007119 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007120
7121 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7122 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7123 return -EAGAIN;
7124 }
7125
7126 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007127 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007128 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7129
7130 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7131 500)) {
7132 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7133 return -ETIMEDOUT;
7134 }
7135
7136 *val = I915_READ(GEN6_PCODE_DATA);
7137 I915_WRITE(GEN6_PCODE_DATA, 0);
7138
7139 return 0;
7140}
7141
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007142int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007143{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007144 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007145
7146 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7147 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7148 return -EAGAIN;
7149 }
7150
7151 I915_WRITE(GEN6_PCODE_DATA, val);
7152 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7153
7154 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7155 500)) {
7156 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7157 return -ETIMEDOUT;
7158 }
7159
7160 I915_WRITE(GEN6_PCODE_DATA, 0);
7161
7162 return 0;
7163}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007164
Ville Syrjälädd06f882014-11-10 22:55:12 +02007165static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007166{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007167 switch (czclk_freq) {
7168 case 200:
7169 return 10;
7170 case 267:
7171 return 12;
7172 case 320:
7173 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02007174 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02007175 case 400:
7176 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007177 default:
7178 return -1;
7179 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02007180}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007181
Ville Syrjälädd06f882014-11-10 22:55:12 +02007182static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7183{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007184 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007185
7186 div = vlv_gpu_freq_div(czclk_freq);
7187 if (div < 0)
7188 return div;
7189
7190 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007191}
7192
Fengguang Wub55dd642014-07-12 11:21:39 +02007193static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007194{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007195 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007196
Ville Syrjälädd06f882014-11-10 22:55:12 +02007197 mul = vlv_gpu_freq_div(czclk_freq);
7198 if (mul < 0)
7199 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007200
Ville Syrjälädd06f882014-11-10 22:55:12 +02007201 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007202}
7203
Fengguang Wub55dd642014-07-12 11:21:39 +02007204static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307205{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007206 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307207
Ville Syrjälädd06f882014-11-10 22:55:12 +02007208 div = vlv_gpu_freq_div(czclk_freq) / 2;
7209 if (div < 0)
7210 return div;
Deepak S22b1b2f2014-07-12 14:54:33 +05307211
Ville Syrjälädd06f882014-11-10 22:55:12 +02007212 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307213}
7214
Fengguang Wub55dd642014-07-12 11:21:39 +02007215static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307216{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007217 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307218
Ville Syrjälädd06f882014-11-10 22:55:12 +02007219 mul = vlv_gpu_freq_div(czclk_freq) / 2;
7220 if (mul < 0)
7221 return mul;
Deepak S22b1b2f2014-07-12 14:54:33 +05307222
Ville Syrjälä1c147622014-08-18 14:42:43 +03007223 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02007224 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307225}
7226
Ville Syrjälä616bc822015-01-23 21:04:25 +02007227int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7228{
Akash Goel80b6dda2015-03-06 11:07:15 +05307229 if (IS_GEN9(dev_priv->dev))
7230 return (val * GT_FREQUENCY_MULTIPLIER) / GEN9_FREQ_SCALER;
7231 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007232 return chv_gpu_freq(dev_priv, val);
7233 else if (IS_VALLEYVIEW(dev_priv->dev))
7234 return byt_gpu_freq(dev_priv, val);
7235 else
7236 return val * GT_FREQUENCY_MULTIPLIER;
7237}
7238
Ville Syrjälä616bc822015-01-23 21:04:25 +02007239int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7240{
Akash Goel80b6dda2015-03-06 11:07:15 +05307241 if (IS_GEN9(dev_priv->dev))
7242 return (val * GEN9_FREQ_SCALER) / GT_FREQUENCY_MULTIPLIER;
7243 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007244 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05307245 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007246 return byt_freq_opcode(dev_priv, val);
7247 else
7248 return val / GT_FREQUENCY_MULTIPLIER;
Deepak S22b1b2f2014-07-12 14:54:33 +05307249}
7250
Chris Wilson6ad790c2015-04-07 16:20:31 +01007251struct request_boost {
7252 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007253 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007254};
7255
7256static void __intel_rps_boost_work(struct work_struct *work)
7257{
7258 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007259 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007260
Chris Wilsone61b9952015-04-27 13:41:24 +01007261 if (!i915_gem_request_completed(req, true))
7262 gen6_rps_boost(to_i915(req->ring->dev), NULL,
7263 req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007264
Chris Wilsone61b9952015-04-27 13:41:24 +01007265 i915_gem_request_unreference__unlocked(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007266 kfree(boost);
7267}
7268
7269void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02007270 struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007271{
7272 struct request_boost *boost;
7273
Daniel Vettereed29a52015-05-21 14:21:25 +02007274 if (req == NULL || INTEL_INFO(dev)->gen < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007275 return;
7276
Chris Wilsone61b9952015-04-27 13:41:24 +01007277 if (i915_gem_request_completed(req, true))
7278 return;
7279
Chris Wilson6ad790c2015-04-07 16:20:31 +01007280 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7281 if (boost == NULL)
7282 return;
7283
Daniel Vettereed29a52015-05-21 14:21:25 +02007284 i915_gem_request_reference(req);
7285 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007286
7287 INIT_WORK(&boost->work, __intel_rps_boost_work);
7288 queue_work(to_i915(dev)->wq, &boost->work);
7289}
7290
Daniel Vetterf742a552013-12-06 10:17:53 +01007291void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007292{
7293 struct drm_i915_private *dev_priv = dev->dev_private;
7294
Daniel Vetterf742a552013-12-06 10:17:53 +01007295 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007296 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007297
Chris Wilson907b28c2013-07-19 20:36:52 +01007298 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7299 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007300 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007301 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7302 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007303
Paulo Zanoni33688d92014-03-07 20:08:19 -03007304 dev_priv->pm.suspended = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007305}