blob: ab7257720c7edf5b7b6631b236b20928a62364ea [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070030#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030031#include "i915_drv.h"
32#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020033#include "../../../platform/x86/intel_ips.h"
34#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020035#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
Jani Nikula18afd442016-01-18 09:19:48 +020038 * DOC: RC6
39 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070040 * RC6 is a special power stage which allows the GPU to enter an very
41 * low-voltage mode when idle, using down to 0V while at this stage. This
42 * stage is entered automatically when the GPU is idle when RC6 support is
43 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
44 *
45 * There are different RC6 modes available in Intel GPU, which differentiate
46 * among each other with the latency required to enter and leave RC6 and
47 * voltage consumed by the GPU in different states.
48 *
49 * The combination of the following flags define which states GPU is allowed
50 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
51 * RC6pp is deepest RC6. Their support by hardware varies according to the
52 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
53 * which brings the most power savings; deeper states save more power, but
54 * require higher latency to switch to and wake up.
55 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070056
Ville Syrjälä46f16e62016-10-31 22:37:22 +020057static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058{
Ville Syrjälä93564042017-08-24 22:10:51 +030059 if (HAS_LLC(dev_priv)) {
60 /*
61 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080062 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030063 *
64 * Must match Sampler, Pixel Back End, and Media. See
65 * WaCompressedResourceSamplerPbeMediaNewHashMode.
66 */
67 I915_WRITE(CHICKEN_PAR1_1,
68 I915_READ(CHICKEN_PAR1_1) |
69 SKL_DE_COMPRESSED_HASH_MODE);
70 }
71
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030073 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
75
Rodrigo Vivi82525c12017-06-08 08:50:00 -070076 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030077 I915_WRITE(GEN8_CHICKEN_DCPR_1,
78 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030079
Rodrigo Vivi82525c12017-06-08 08:50:00 -070080 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
81 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030082 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
83 DISP_FBC_WM_DIS |
84 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030087 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
88 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053089
90 if (IS_SKYLAKE(dev_priv)) {
91 /* WaDisableDopClockGating */
92 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
93 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
94 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095}
96
Ville Syrjälä46f16e62016-10-31 22:37:22 +020097static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020098{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020099 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200100
Nick Hoatha7546152015-06-29 14:07:32 +0100101 /* WaDisableSDEUnitClockGating:bxt */
102 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
103 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
104
Imre Deak32608ca2015-03-11 11:10:27 +0200105 /*
106 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200107 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200108 */
Imre Deak32608ca2015-03-11 11:10:27 +0200109 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200111
112 /*
113 * Wa: Backlight PWM may stop in the asserted state, causing backlight
114 * to stay fully on.
115 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200116 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
117 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200143static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200181static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
185 ddrpll = I915_READ16(DDRMPLL1);
186 csipll = I915_READ16(CSIPLL0);
187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209
210 switch (csipll & 0x3ff) {
211 case 0x00c:
212 dev_priv->fsb_freq = 3200;
213 break;
214 case 0x00e:
215 dev_priv->fsb_freq = 3733;
216 break;
217 case 0x010:
218 dev_priv->fsb_freq = 4266;
219 break;
220 case 0x012:
221 dev_priv->fsb_freq = 4800;
222 break;
223 case 0x014:
224 dev_priv->fsb_freq = 5333;
225 break;
226 case 0x016:
227 dev_priv->fsb_freq = 5866;
228 break;
229 case 0x018:
230 dev_priv->fsb_freq = 6400;
231 break;
232 default:
233 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
234 csipll & 0x3ff);
235 dev_priv->fsb_freq = 0;
236 break;
237 }
238
239 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200240 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200241 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200242 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200243 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200244 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 }
246}
247
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300248static const struct cxsr_latency cxsr_latency_table[] = {
249 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
250 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
251 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
252 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
253 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
254
255 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
256 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
257 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
258 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
259 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
260
261 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
262 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
263 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
264 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
265 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
266
267 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
268 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
269 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
270 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
271 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
272
273 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
274 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
275 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
276 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
277 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
278
279 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
280 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
281 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
282 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
283 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
284};
285
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100286static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
287 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300288 int fsb,
289 int mem)
290{
291 const struct cxsr_latency *latency;
292 int i;
293
294 if (fsb == 0 || mem == 0)
295 return NULL;
296
297 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
298 latency = &cxsr_latency_table[i];
299 if (is_desktop == latency->is_desktop &&
300 is_ddr3 == latency->is_ddr3 &&
301 fsb == latency->fsb_freq && mem == latency->mem_freq)
302 return latency;
303 }
304
305 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
306
307 return NULL;
308}
309
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200310static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
311{
312 u32 val;
313
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100314 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200315
316 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
317 if (enable)
318 val &= ~FORCE_DDR_HIGH_FREQ;
319 else
320 val |= FORCE_DDR_HIGH_FREQ;
321 val &= ~FORCE_DDR_LOW_FREQ;
322 val |= FORCE_DDR_FREQ_REQ_ACK;
323 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
324
325 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
326 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
327 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
328
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100329 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200330}
331
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200332static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
333{
334 u32 val;
335
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100336 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200337
338 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
339 if (enable)
340 val |= DSP_MAXFIFO_PM5_ENABLE;
341 else
342 val &= ~DSP_MAXFIFO_PM5_ENABLE;
343 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
344
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100345 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346}
347
Ville Syrjäläf4998962015-03-10 17:02:21 +0200348#define FW_WM(value, plane) \
349 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
350
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200353 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100356 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300358 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200360 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200361 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300362 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300363 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200364 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365 val = I915_READ(DSPFW3);
366 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
367 if (enable)
368 val |= PINEVIEW_SELF_REFRESH_EN;
369 else
370 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100373 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300375 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
376 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
377 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300380 /*
381 * FIXME can't find a bit like this for 915G, and
382 * and yet it does have the related watermark in
383 * FW_BLC_SELF. What's going on?
384 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200385 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300386 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
387 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
388 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300389 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300390 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 }
393
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200394 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
395
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200396 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
397 enableddisabled(enable),
398 enableddisabled(was_enabled));
399
400 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300401}
402
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300403/**
404 * intel_set_memory_cxsr - Configure CxSR state
405 * @dev_priv: i915 device
406 * @enable: Allow vs. disallow CxSR
407 *
408 * Allow or disallow the system to enter a special CxSR
409 * (C-state self refresh) state. What typically happens in CxSR mode
410 * is that several display FIFOs may get combined into a single larger
411 * FIFO for a particular plane (so called max FIFO mode) to allow the
412 * system to defer memory fetches longer, and the memory will enter
413 * self refresh.
414 *
415 * Note that enabling CxSR does not guarantee that the system enter
416 * this special mode, nor does it guarantee that the system stays
417 * in that mode once entered. So this just allows/disallows the system
418 * to autonomously utilize the CxSR mode. Other factors such as core
419 * C-states will affect when/if the system actually enters/exits the
420 * CxSR mode.
421 *
422 * Note that on VLV/CHV this actually only controls the max FIFO mode,
423 * and the system is free to enter/exit memory self refresh at any time
424 * even when the use of CxSR has been disallowed.
425 *
426 * While the system is actually in the CxSR/max FIFO mode, some plane
427 * control registers will not get latched on vblank. Thus in order to
428 * guarantee the system will respond to changes in the plane registers
429 * we must always disallow CxSR prior to making changes to those registers.
430 * Unfortunately the system will re-evaluate the CxSR conditions at
431 * frame start which happens after vblank start (which is when the plane
432 * registers would get latched), so we can't proceed with the plane update
433 * during the same frame where we disallowed CxSR.
434 *
435 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
436 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
437 * the hardware w.r.t. HPLL SR when writing to plane registers.
438 * Disallowing just CxSR is sufficient.
439 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200440bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200441{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200442 bool ret;
443
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300446 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
447 dev_priv->wm.vlv.cxsr = enable;
448 else if (IS_G4X(dev_priv))
449 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451
452 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200454
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300455/*
456 * Latency for FIFO fetches is dependent on several factors:
457 * - memory configuration (speed, channels)
458 * - chipset
459 * - current MCH state
460 * It can be fairly high in some situations, so here we assume a fairly
461 * pessimal value. It's a tradeoff between extra memory fetches (if we
462 * set this value too high, the FIFO will fetch frequently to stay full)
463 * and power consumption (set it too low to save power and we might see
464 * FIFO underruns and display "flicker").
465 *
466 * A value of 5us seems to be a good balance; safe for very low end
467 * platforms but not overly aggressive on lower latency configs.
468 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100469static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470
Ville Syrjäläb5004722015-03-05 21:19:47 +0200471#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
472 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
473
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200474static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200475{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200476 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200477 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200478 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200479 enum pipe pipe = crtc->pipe;
480 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200483 uint32_t dsparb, dsparb2, dsparb3;
484 case PIPE_A:
485 dsparb = I915_READ(DSPARB);
486 dsparb2 = I915_READ(DSPARB2);
487 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
488 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
489 break;
490 case PIPE_B:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
495 break;
496 case PIPE_C:
497 dsparb2 = I915_READ(DSPARB2);
498 dsparb3 = I915_READ(DSPARB3);
499 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
500 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
501 break;
502 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200503 MISSING_CASE(pipe);
504 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200505 }
506
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200507 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
508 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
509 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
510 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511}
512
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200513static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
514 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200520 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
522
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
524 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525
526 return size;
527}
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
530 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200536 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
538 size >>= 1; /* Convert to cachelines */
539
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
541 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542
543 return size;
544}
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
547 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549 uint32_t dsparb = I915_READ(DSPARB);
550 int size;
551
552 size = dsparb & 0x7f;
553 size >>= 2; /* Convert to cachelines */
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
556 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557
558 return size;
559}
560
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561/* Pineview has different values for various configs */
562static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300563 .fifo_size = PINEVIEW_DISPLAY_FIFO,
564 .max_wm = PINEVIEW_MAX_WM,
565 .default_wm = PINEVIEW_DFT_WM,
566 .guard_size = PINEVIEW_GUARD_WM,
567 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568};
569static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = PINEVIEW_DISPLAY_FIFO,
571 .max_wm = PINEVIEW_MAX_WM,
572 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
573 .guard_size = PINEVIEW_GUARD_WM,
574 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
576static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_CURSOR_FIFO,
578 .max_wm = PINEVIEW_CURSOR_MAX_WM,
579 .default_wm = PINEVIEW_CURSOR_DFT_WM,
580 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
583static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300584 .fifo_size = PINEVIEW_CURSOR_FIFO,
585 .max_wm = PINEVIEW_CURSOR_MAX_WM,
586 .default_wm = PINEVIEW_CURSOR_DFT_WM,
587 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
588 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = I965_CURSOR_FIFO,
592 .max_wm = I965_CURSOR_MAX_WM,
593 .default_wm = I965_CURSOR_DFT_WM,
594 .guard_size = 2,
595 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
597static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300598 .fifo_size = I945_FIFO_SIZE,
599 .max_wm = I915_MAX_WM,
600 .default_wm = 1,
601 .guard_size = 2,
602 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603};
604static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300605 .fifo_size = I915_FIFO_SIZE,
606 .max_wm = I915_MAX_WM,
607 .default_wm = 1,
608 .guard_size = 2,
609 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300610};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300611static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300612 .fifo_size = I855GM_FIFO_SIZE,
613 .max_wm = I915_MAX_WM,
614 .default_wm = 1,
615 .guard_size = 2,
616 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300617};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300618static const struct intel_watermark_params i830_bc_wm_info = {
619 .fifo_size = I855GM_FIFO_SIZE,
620 .max_wm = I915_MAX_WM/2,
621 .default_wm = 1,
622 .guard_size = 2,
623 .cacheline_size = I830_FIFO_LINE_SIZE,
624};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200625static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300626 .fifo_size = I830_FIFO_SIZE,
627 .max_wm = I915_MAX_WM,
628 .default_wm = 1,
629 .guard_size = 2,
630 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631};
632
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300634 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
635 * @pixel_rate: Pipe pixel rate in kHz
636 * @cpp: Plane bytes per pixel
637 * @latency: Memory wakeup latency in 0.1us units
638 *
639 * Compute the watermark using the method 1 or "small buffer"
640 * formula. The caller may additonally add extra cachelines
641 * to account for TLB misses and clock crossings.
642 *
643 * This method is concerned with the short term drain rate
644 * of the FIFO, ie. it does not account for blanking periods
645 * which would effectively reduce the average drain rate across
646 * a longer period. The name "small" refers to the fact the
647 * FIFO is relatively small compared to the amount of data
648 * fetched.
649 *
650 * The FIFO level vs. time graph might look something like:
651 *
652 * |\ |\
653 * | \ | \
654 * __---__---__ (- plane active, _ blanking)
655 * -> time
656 *
657 * or perhaps like this:
658 *
659 * |\|\ |\|\
660 * __----__----__ (- plane active, _ blanking)
661 * -> time
662 *
663 * Returns:
664 * The watermark in bytes
665 */
666static unsigned int intel_wm_method1(unsigned int pixel_rate,
667 unsigned int cpp,
668 unsigned int latency)
669{
670 uint64_t ret;
671
672 ret = (uint64_t) pixel_rate * cpp * latency;
673 ret = DIV_ROUND_UP_ULL(ret, 10000);
674
675 return ret;
676}
677
678/**
679 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
680 * @pixel_rate: Pipe pixel rate in kHz
681 * @htotal: Pipe horizontal total
682 * @width: Plane width in pixels
683 * @cpp: Plane bytes per pixel
684 * @latency: Memory wakeup latency in 0.1us units
685 *
686 * Compute the watermark using the method 2 or "large buffer"
687 * formula. The caller may additonally add extra cachelines
688 * to account for TLB misses and clock crossings.
689 *
690 * This method is concerned with the long term drain rate
691 * of the FIFO, ie. it does account for blanking periods
692 * which effectively reduce the average drain rate across
693 * a longer period. The name "large" refers to the fact the
694 * FIFO is relatively large compared to the amount of data
695 * fetched.
696 *
697 * The FIFO level vs. time graph might look something like:
698 *
699 * |\___ |\___
700 * | \___ | \___
701 * | \ | \
702 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
703 * -> time
704 *
705 * Returns:
706 * The watermark in bytes
707 */
708static unsigned int intel_wm_method2(unsigned int pixel_rate,
709 unsigned int htotal,
710 unsigned int width,
711 unsigned int cpp,
712 unsigned int latency)
713{
714 unsigned int ret;
715
716 /*
717 * FIXME remove once all users are computing
718 * watermarks in the correct place.
719 */
720 if (WARN_ON_ONCE(htotal == 0))
721 htotal = 1;
722
723 ret = (latency * pixel_rate) / (htotal * 10000);
724 ret = (ret + 1) * width * cpp;
725
726 return ret;
727}
728
729/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000733 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @latency_ns: memory latency for the platform
736 *
737 * Calculate the watermark level (the level at which the display plane will
738 * start fetching from memory again). Each chip has a different display
739 * FIFO size and allocation, so the caller needs to figure that out and pass
740 * in the correct intel_watermark_params structure.
741 *
742 * As the pixel clock runs, the FIFO will be drained at a rate that depends
743 * on the pixel size. When it reaches the watermark level, it'll start
744 * fetching FIFO line sized based chunks from memory until the FIFO fills
745 * past the watermark point. If the FIFO drains completely, a FIFO underrun
746 * will occur, and a display engine hang could result.
747 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300748static unsigned int intel_calculate_wm(int pixel_rate,
749 const struct intel_watermark_params *wm,
750 int fifo_size, int cpp,
751 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300753 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /*
756 * Note: we need to make sure we don't overflow for various clock &
757 * latency values.
758 * clocks go from a few thousand to several hundred thousand.
759 * latency is usually a few thousand
760 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 entries = intel_wm_method1(pixel_rate, cpp,
762 latency_ns / 100);
763 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
764 wm->guard_size;
765 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 wm_size = fifo_size - entries;
768 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 wm_size = wm->max_wm;
773 if (wm_size <= 0)
774 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300775
776 /*
777 * Bspec seems to indicate that the value shouldn't be lower than
778 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
779 * Lets go for 8 which is the burst size since certain platforms
780 * already use a hardcoded 8 (which is what the spec says should be
781 * done).
782 */
783 if (wm_size <= 8)
784 wm_size = 8;
785
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 return wm_size;
787}
788
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300789static bool is_disabling(int old, int new, int threshold)
790{
791 return old >= threshold && new < threshold;
792}
793
794static bool is_enabling(int old, int new, int threshold)
795{
796 return old < threshold && new >= threshold;
797}
798
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300799static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
800{
801 return dev_priv->wm.max_level + 1;
802}
803
Ville Syrjälä24304d812017-03-14 17:10:49 +0200804static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
805 const struct intel_plane_state *plane_state)
806{
807 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
808
809 /* FIXME check the 'enable' instead */
810 if (!crtc_state->base.active)
811 return false;
812
813 /*
814 * Treat cursor with fb as always visible since cursor updates
815 * can happen faster than the vrefresh rate, and the current
816 * watermark code doesn't handle that correctly. Cursor updates
817 * which set/clear the fb or change the cursor size are going
818 * to get throttled by intel_legacy_cursor_update() to work
819 * around this problem with the watermark code.
820 */
821 if (plane->id == PLANE_CURSOR)
822 return plane_state->base.fb != NULL;
823 else
824 return plane_state->base.visible;
825}
826
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200827static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200829 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200831 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 if (enabled)
834 return NULL;
835 enabled = crtc;
836 }
837 }
838
839 return enabled;
840}
841
Ville Syrjälä432081b2016-10-31 22:37:03 +0200842static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200844 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200845 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846 const struct cxsr_latency *latency;
847 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300848 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100850 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
851 dev_priv->is_ddr3,
852 dev_priv->fsb_freq,
853 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 if (!latency) {
855 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300856 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 return;
858 }
859
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200860 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200862 const struct drm_display_mode *adjusted_mode =
863 &crtc->config->base.adjusted_mode;
864 const struct drm_framebuffer *fb =
865 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200866 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300867 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868
869 /* Display SR */
870 wm = intel_calculate_wm(clock, &pineview_display_wm,
871 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200872 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 reg = I915_READ(DSPFW1);
874 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200875 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 I915_WRITE(DSPFW1, reg);
877 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
878
879 /* cursor SR */
880 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
881 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300882 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300883 reg = I915_READ(DSPFW3);
884 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200885 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 I915_WRITE(DSPFW3, reg);
887
888 /* Display HPLL off SR */
889 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
890 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200891 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* cursor HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300900 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
906
Imre Deak5209b1f2014-07-01 12:36:17 +0300907 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300909 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 }
911}
912
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300913/*
914 * Documentation says:
915 * "If the line size is small, the TLB fetches can get in the way of the
916 * data fetches, causing some lag in the pixel data return which is not
917 * accounted for in the above formulas. The following adjustment only
918 * needs to be applied if eight whole lines fit in the buffer at once.
919 * The WM is adjusted upwards by the difference between the FIFO size
920 * and the size of 8 whole lines. This adjustment is always performed
921 * in the actual pixel depth regardless of whether FBC is enabled or not."
922 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000923static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300924{
925 int tlb_miss = fifo_size * 64 - width * cpp * 8;
926
927 return max(0, tlb_miss);
928}
929
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300930static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
931 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300932{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300933 enum pipe pipe;
934
935 for_each_pipe(dev_priv, pipe)
936 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
937
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300938 I915_WRITE(DSPFW1,
939 FW_WM(wm->sr.plane, SR) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
941 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
942 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
943 I915_WRITE(DSPFW2,
944 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
945 FW_WM(wm->sr.fbc, FBC_SR) |
946 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
949 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
950 I915_WRITE(DSPFW3,
951 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
952 FW_WM(wm->sr.cursor, CURSOR_SR) |
953 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
954 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300955
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300956 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300957}
958
Ville Syrjälä15665972015-03-10 16:16:28 +0200959#define FW_WM_VLV(value, plane) \
960 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
961
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200962static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200963 const struct vlv_wm_values *wm)
964{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200967 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200968 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 I915_WRITE(VLV_DDL(pipe),
971 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
973 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
974 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
975 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200976
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200977 /*
978 * Zero the (unused) WM1 watermarks, and also clear all the
979 * high order bits so that there are no out of bounds values
980 * present in the registers during the reprogramming.
981 */
982 I915_WRITE(DSPHOWM, 0);
983 I915_WRITE(DSPHOWM1, 0);
984 I915_WRITE(DSPFW4, 0);
985 I915_WRITE(DSPFW5, 0);
986 I915_WRITE(DSPFW6, 0);
987
Ville Syrjäläae801522015-03-05 21:19:49 +0200988 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200989 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
991 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
992 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200993 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200994 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
995 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
996 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999
1000 if (IS_CHERRYVIEW(dev_priv)) {
1001 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1003 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001004 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1006 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1009 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001011 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1014 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1017 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1020 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001021 } else {
1022 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1024 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001025 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001026 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1029 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1032 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001033 }
1034
1035 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001036}
1037
Ville Syrjälä15665972015-03-10 16:16:28 +02001038#undef FW_WM_VLV
1039
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001040static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1041{
1042 /* all latencies in usec */
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001045 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046
Ville Syrjälä79d94302017-04-21 21:14:30 +03001047 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048}
1049
1050static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1051{
1052 /*
1053 * DSPCNTR[13] supposedly controls whether the
1054 * primary plane can use the FIFO space otherwise
1055 * reserved for the sprite plane. It's not 100% clear
1056 * what the actual FIFO size is, but it looks like we
1057 * can happily set both primary and sprite watermarks
1058 * up to 127 cachelines. So that would seem to mean
1059 * that either DSPCNTR[13] doesn't do anything, or that
1060 * the total FIFO is >= 256 cachelines in size. Either
1061 * way, we don't seem to have to worry about this
1062 * repartitioning as the maximum watermark value the
1063 * register can hold for each plane is lower than the
1064 * minimum FIFO size.
1065 */
1066 switch (plane_id) {
1067 case PLANE_CURSOR:
1068 return 63;
1069 case PLANE_PRIMARY:
1070 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1071 case PLANE_SPRITE0:
1072 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1073 default:
1074 MISSING_CASE(plane_id);
1075 return 0;
1076 }
1077}
1078
1079static int g4x_fbc_fifo_size(int level)
1080{
1081 switch (level) {
1082 case G4X_WM_LEVEL_SR:
1083 return 7;
1084 case G4X_WM_LEVEL_HPLL:
1085 return 15;
1086 default:
1087 MISSING_CASE(level);
1088 return 0;
1089 }
1090}
1091
1092static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1093 const struct intel_plane_state *plane_state,
1094 int level)
1095{
1096 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1097 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1098 const struct drm_display_mode *adjusted_mode =
1099 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001100 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1101 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001102
1103 if (latency == 0)
1104 return USHRT_MAX;
1105
1106 if (!intel_wm_plane_visible(crtc_state, plane_state))
1107 return 0;
1108
1109 /*
1110 * Not 100% sure which way ELK should go here as the
1111 * spec only says CL/CTG should assume 32bpp and BW
1112 * doesn't need to. But as these things followed the
1113 * mobile vs. desktop lines on gen3 as well, let's
1114 * assume ELK doesn't need this.
1115 *
1116 * The spec also fails to list such a restriction for
1117 * the HPLL watermark, which seems a little strange.
1118 * Let's use 32bpp for the HPLL watermark as well.
1119 */
1120 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1121 level != G4X_WM_LEVEL_NORMAL)
1122 cpp = 4;
1123 else
1124 cpp = plane_state->base.fb->format->cpp[0];
1125
1126 clock = adjusted_mode->crtc_clock;
1127 htotal = adjusted_mode->crtc_htotal;
1128
1129 if (plane->id == PLANE_CURSOR)
1130 width = plane_state->base.crtc_w;
1131 else
1132 width = drm_rect_width(&plane_state->base.dst);
1133
1134 if (plane->id == PLANE_CURSOR) {
1135 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1136 } else if (plane->id == PLANE_PRIMARY &&
1137 level == G4X_WM_LEVEL_NORMAL) {
1138 wm = intel_wm_method1(clock, cpp, latency);
1139 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001140 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001141
1142 small = intel_wm_method1(clock, cpp, latency);
1143 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1144
1145 wm = min(small, large);
1146 }
1147
1148 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1149 width, cpp);
1150
1151 wm = DIV_ROUND_UP(wm, 64) + 2;
1152
Chris Wilson1a1f1282017-11-07 14:03:38 +00001153 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154}
1155
1156static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1157 int level, enum plane_id plane_id, u16 value)
1158{
1159 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1160 bool dirty = false;
1161
1162 for (; level < intel_wm_num_levels(dev_priv); level++) {
1163 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1164
1165 dirty |= raw->plane[plane_id] != value;
1166 raw->plane[plane_id] = value;
1167 }
1168
1169 return dirty;
1170}
1171
1172static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1173 int level, u16 value)
1174{
1175 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1176 bool dirty = false;
1177
1178 /* NORMAL level doesn't have an FBC watermark */
1179 level = max(level, G4X_WM_LEVEL_SR);
1180
1181 for (; level < intel_wm_num_levels(dev_priv); level++) {
1182 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1183
1184 dirty |= raw->fbc != value;
1185 raw->fbc = value;
1186 }
1187
1188 return dirty;
1189}
1190
1191static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1192 const struct intel_plane_state *pstate,
1193 uint32_t pri_val);
1194
1195static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1196 const struct intel_plane_state *plane_state)
1197{
1198 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1199 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1200 enum plane_id plane_id = plane->id;
1201 bool dirty = false;
1202 int level;
1203
1204 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1205 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1206 if (plane_id == PLANE_PRIMARY)
1207 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1208 goto out;
1209 }
1210
1211 for (level = 0; level < num_levels; level++) {
1212 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1213 int wm, max_wm;
1214
1215 wm = g4x_compute_wm(crtc_state, plane_state, level);
1216 max_wm = g4x_plane_fifo_size(plane_id, level);
1217
1218 if (wm > max_wm)
1219 break;
1220
1221 dirty |= raw->plane[plane_id] != wm;
1222 raw->plane[plane_id] = wm;
1223
1224 if (plane_id != PLANE_PRIMARY ||
1225 level == G4X_WM_LEVEL_NORMAL)
1226 continue;
1227
1228 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1229 raw->plane[plane_id]);
1230 max_wm = g4x_fbc_fifo_size(level);
1231
1232 /*
1233 * FBC wm is not mandatory as we
1234 * can always just disable its use.
1235 */
1236 if (wm > max_wm)
1237 wm = USHRT_MAX;
1238
1239 dirty |= raw->fbc != wm;
1240 raw->fbc = wm;
1241 }
1242
1243 /* mark watermarks as invalid */
1244 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1245
1246 if (plane_id == PLANE_PRIMARY)
1247 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1248
1249 out:
1250 if (dirty) {
1251 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1252 plane->base.name,
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1255 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1256
1257 if (plane_id == PLANE_PRIMARY)
1258 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1261 }
1262
1263 return dirty;
1264}
1265
1266static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1267 enum plane_id plane_id, int level)
1268{
1269 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1270
1271 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1272}
1273
1274static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1275 int level)
1276{
1277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1278
1279 if (level > dev_priv->wm.max_level)
1280 return false;
1281
1282 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1284 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1285}
1286
1287/* mark all levels starting from 'level' as invalid */
1288static void g4x_invalidate_wms(struct intel_crtc *crtc,
1289 struct g4x_wm_state *wm_state, int level)
1290{
1291 if (level <= G4X_WM_LEVEL_NORMAL) {
1292 enum plane_id plane_id;
1293
1294 for_each_plane_id_on_crtc(crtc, plane_id)
1295 wm_state->wm.plane[plane_id] = USHRT_MAX;
1296 }
1297
1298 if (level <= G4X_WM_LEVEL_SR) {
1299 wm_state->cxsr = false;
1300 wm_state->sr.cursor = USHRT_MAX;
1301 wm_state->sr.plane = USHRT_MAX;
1302 wm_state->sr.fbc = USHRT_MAX;
1303 }
1304
1305 if (level <= G4X_WM_LEVEL_HPLL) {
1306 wm_state->hpll_en = false;
1307 wm_state->hpll.cursor = USHRT_MAX;
1308 wm_state->hpll.plane = USHRT_MAX;
1309 wm_state->hpll.fbc = USHRT_MAX;
1310 }
1311}
1312
1313static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1314{
1315 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1316 struct intel_atomic_state *state =
1317 to_intel_atomic_state(crtc_state->base.state);
1318 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1319 int num_active_planes = hweight32(crtc_state->active_planes &
1320 ~BIT(PLANE_CURSOR));
1321 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001322 const struct intel_plane_state *old_plane_state;
1323 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001324 struct intel_plane *plane;
1325 enum plane_id plane_id;
1326 int i, level;
1327 unsigned int dirty = 0;
1328
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001329 for_each_oldnew_intel_plane_in_state(state, plane,
1330 old_plane_state,
1331 new_plane_state, i) {
1332 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 old_plane_state->base.crtc != &crtc->base)
1334 continue;
1335
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001336 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001337 dirty |= BIT(plane->id);
1338 }
1339
1340 if (!dirty)
1341 return 0;
1342
1343 level = G4X_WM_LEVEL_NORMAL;
1344 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1345 goto out;
1346
1347 raw = &crtc_state->wm.g4x.raw[level];
1348 for_each_plane_id_on_crtc(crtc, plane_id)
1349 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1350
1351 level = G4X_WM_LEVEL_SR;
1352
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1358 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1359 wm_state->sr.fbc = raw->fbc;
1360
1361 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1362
1363 level = G4X_WM_LEVEL_HPLL;
1364
1365 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1366 goto out;
1367
1368 raw = &crtc_state->wm.g4x.raw[level];
1369 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1370 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1371 wm_state->hpll.fbc = raw->fbc;
1372
1373 wm_state->hpll_en = wm_state->cxsr;
1374
1375 level++;
1376
1377 out:
1378 if (level == G4X_WM_LEVEL_NORMAL)
1379 return -EINVAL;
1380
1381 /* invalidate the higher levels */
1382 g4x_invalidate_wms(crtc, wm_state, level);
1383
1384 /*
1385 * Determine if the FBC watermark(s) can be used. IF
1386 * this isn't the case we prefer to disable the FBC
1387 ( watermark(s) rather than disable the SR/HPLL
1388 * level(s) entirely.
1389 */
1390 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1391
1392 if (level >= G4X_WM_LEVEL_SR &&
1393 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1394 wm_state->fbc_en = false;
1395 else if (level >= G4X_WM_LEVEL_HPLL &&
1396 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1397 wm_state->fbc_en = false;
1398
1399 return 0;
1400}
1401
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001402static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001403{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001404 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001405 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1406 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1407 struct intel_atomic_state *intel_state =
1408 to_intel_atomic_state(new_crtc_state->base.state);
1409 const struct intel_crtc_state *old_crtc_state =
1410 intel_atomic_get_old_crtc_state(intel_state, crtc);
1411 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 enum plane_id plane_id;
1413
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1415 *intermediate = *optimal;
1416
1417 intermediate->cxsr = false;
1418 intermediate->hpll_en = false;
1419 goto out;
1420 }
1421
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001422 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001424 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001426 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1427
1428 for_each_plane_id_on_crtc(crtc, plane_id) {
1429 intermediate->wm.plane[plane_id] =
1430 max(optimal->wm.plane[plane_id],
1431 active->wm.plane[plane_id]);
1432
1433 WARN_ON(intermediate->wm.plane[plane_id] >
1434 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1435 }
1436
1437 intermediate->sr.plane = max(optimal->sr.plane,
1438 active->sr.plane);
1439 intermediate->sr.cursor = max(optimal->sr.cursor,
1440 active->sr.cursor);
1441 intermediate->sr.fbc = max(optimal->sr.fbc,
1442 active->sr.fbc);
1443
1444 intermediate->hpll.plane = max(optimal->hpll.plane,
1445 active->hpll.plane);
1446 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1447 active->hpll.cursor);
1448 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1449 active->hpll.fbc);
1450
1451 WARN_ON((intermediate->sr.plane >
1452 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1453 intermediate->sr.cursor >
1454 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1455 intermediate->cxsr);
1456 WARN_ON((intermediate->sr.plane >
1457 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1458 intermediate->sr.cursor >
1459 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1460 intermediate->hpll_en);
1461
1462 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1463 intermediate->fbc_en && intermediate->cxsr);
1464 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1465 intermediate->fbc_en && intermediate->hpll_en);
1466
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001467out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001468 /*
1469 * If our intermediate WM are identical to the final WM, then we can
1470 * omit the post-vblank programming; only update if it's different.
1471 */
1472 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474
1475 return 0;
1476}
1477
1478static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1479 struct g4x_wm_values *wm)
1480{
1481 struct intel_crtc *crtc;
1482 int num_active_crtcs = 0;
1483
1484 wm->cxsr = true;
1485 wm->hpll_en = true;
1486 wm->fbc_en = true;
1487
1488 for_each_intel_crtc(&dev_priv->drm, crtc) {
1489 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1490
1491 if (!crtc->active)
1492 continue;
1493
1494 if (!wm_state->cxsr)
1495 wm->cxsr = false;
1496 if (!wm_state->hpll_en)
1497 wm->hpll_en = false;
1498 if (!wm_state->fbc_en)
1499 wm->fbc_en = false;
1500
1501 num_active_crtcs++;
1502 }
1503
1504 if (num_active_crtcs != 1) {
1505 wm->cxsr = false;
1506 wm->hpll_en = false;
1507 wm->fbc_en = false;
1508 }
1509
1510 for_each_intel_crtc(&dev_priv->drm, crtc) {
1511 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1512 enum pipe pipe = crtc->pipe;
1513
1514 wm->pipe[pipe] = wm_state->wm;
1515 if (crtc->active && wm->cxsr)
1516 wm->sr = wm_state->sr;
1517 if (crtc->active && wm->hpll_en)
1518 wm->hpll = wm_state->hpll;
1519 }
1520}
1521
1522static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1523{
1524 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1525 struct g4x_wm_values new_wm = {};
1526
1527 g4x_merge_wm(dev_priv, &new_wm);
1528
1529 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1530 return;
1531
1532 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1533 _intel_set_memory_cxsr(dev_priv, false);
1534
1535 g4x_write_wm_values(dev_priv, &new_wm);
1536
1537 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1538 _intel_set_memory_cxsr(dev_priv, true);
1539
1540 *old_wm = new_wm;
1541}
1542
1543static void g4x_initial_watermarks(struct intel_atomic_state *state,
1544 struct intel_crtc_state *crtc_state)
1545{
1546 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1548
1549 mutex_lock(&dev_priv->wm.wm_mutex);
1550 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1551 g4x_program_watermarks(dev_priv);
1552 mutex_unlock(&dev_priv->wm.wm_mutex);
1553}
1554
1555static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1556 struct intel_crtc_state *crtc_state)
1557{
1558 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1560
1561 if (!crtc_state->wm.need_postvbl_update)
1562 return;
1563
1564 mutex_lock(&dev_priv->wm.wm_mutex);
1565 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1566 g4x_program_watermarks(dev_priv);
1567 mutex_unlock(&dev_priv->wm.wm_mutex);
1568}
1569
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570/* latency must be in 0.1us units. */
1571static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001572 unsigned int htotal,
1573 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 unsigned int latency)
1576{
1577 unsigned int ret;
1578
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001579 ret = intel_wm_method2(pixel_rate, htotal,
1580 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 ret = DIV_ROUND_UP(ret, 64);
1582
1583 return ret;
1584}
1585
Ville Syrjäläbb726512016-10-31 22:37:24 +02001586static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 /* all latencies in usec */
1589 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1590
Ville Syrjälä58590c12015-09-08 21:05:12 +03001591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1592
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593 if (IS_CHERRYVIEW(dev_priv)) {
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001596
1597 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001598 }
1599}
1600
Ville Syrjäläe339d672016-11-28 19:37:17 +02001601static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1602 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 int level)
1604{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001605 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 const struct drm_display_mode *adjusted_mode =
1608 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001609 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
1611 if (dev_priv->wm.pri_latency[level] == 0)
1612 return USHRT_MAX;
1613
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001614 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 return 0;
1616
Daniel Vetteref426c12017-01-04 11:41:10 +01001617 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001618 clock = adjusted_mode->crtc_clock;
1619 htotal = adjusted_mode->crtc_htotal;
1620 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001622 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001623 /*
1624 * FIXME the formula gives values that are
1625 * too big for the cursor FIFO, and hence we
1626 * would never be able to use cursors. For
1627 * now just hardcode the watermark.
1628 */
1629 wm = 63;
1630 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 dev_priv->wm.pri_latency[level] * 10);
1633 }
1634
Chris Wilson1a1f1282017-11-07 14:03:38 +00001635 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636}
1637
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001638static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1639{
1640 return (active_planes & (BIT(PLANE_SPRITE0) |
1641 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1642}
1643
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001645{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001647 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001649 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1651 int num_active_planes = hweight32(active_planes);
1652 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001655 unsigned int total_rate;
1656 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001657
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001658 /*
1659 * When enabling sprite0 after sprite1 has already been enabled
1660 * we tend to get an underrun unless sprite0 already has some
1661 * FIFO space allcoated. Hence we always allocate at least one
1662 * cacheline for sprite0 whenever sprite1 is enabled.
1663 *
1664 * All other plane enable sequences appear immune to this problem.
1665 */
1666 if (vlv_need_sprite0_fifo_workaround(active_planes))
1667 sprite0_fifo_extra = 1;
1668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 total_rate = raw->plane[PLANE_PRIMARY] +
1670 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001671 raw->plane[PLANE_SPRITE1] +
1672 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 if (total_rate > fifo_size)
1675 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate == 0)
1678 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 unsigned int rate;
1682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if ((active_planes & BIT(plane_id)) == 0) {
1684 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685 continue;
1686 }
1687
Ville Syrjälä5012e602017-03-02 19:14:56 +02001688 rate = raw->plane[plane_id];
1689 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1690 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 }
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1694 fifo_left -= sprite0_fifo_extra;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 fifo_state->plane[PLANE_CURSOR] = 63;
1697
1698 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001699
1700 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001701 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702 int plane_extra;
1703
1704 if (fifo_left == 0)
1705 break;
1706
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 continue;
1709
1710 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001712 fifo_left -= plane_extra;
1713 }
1714
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 WARN_ON(active_planes != 0 && fifo_left != 0);
1716
1717 /* give it all to the first plane if none are active */
1718 if (active_planes == 0) {
1719 WARN_ON(fifo_left != fifo_size);
1720 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1721 }
1722
1723 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724}
1725
Ville Syrjäläff32c542017-03-02 19:14:57 +02001726/* mark all levels starting from 'level' as invalid */
1727static void vlv_invalidate_wms(struct intel_crtc *crtc,
1728 struct vlv_wm_state *wm_state, int level)
1729{
1730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1731
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001732 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 enum plane_id plane_id;
1734
1735 for_each_plane_id_on_crtc(crtc, plane_id)
1736 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1737
1738 wm_state->sr[level].cursor = USHRT_MAX;
1739 wm_state->sr[level].plane = USHRT_MAX;
1740 }
1741}
1742
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001743static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1744{
1745 if (wm > fifo_size)
1746 return USHRT_MAX;
1747 else
1748 return fifo_size - wm;
1749}
1750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751/*
1752 * Starting from 'level' set all higher
1753 * levels to 'value' in the "raw" watermarks.
1754 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001755static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001756 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001759 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001760 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001763 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768
1769 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770}
1771
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001772static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1773 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774{
1775 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1776 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001777 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001779 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001781 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1783 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 }
1785
1786 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001787 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1789 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1790
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 if (wm > max_wm)
1792 break;
1793
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001794 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795 raw->plane[plane_id] = wm;
1796 }
1797
1798 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001799 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001801out:
1802 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001803 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804 plane->base.name,
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1808
1809 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1813 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 &crtc_state->wm.vlv.raw[level];
1817 const struct vlv_fifo_state *fifo_state =
1818 &crtc_state->wm.vlv.fifo_state;
1819
1820 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1821}
1822
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001823static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001825 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829}
1830
1831static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001832{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 struct intel_atomic_state *state =
1836 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001837 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 const struct vlv_fifo_state *fifo_state =
1839 &crtc_state->wm.vlv.fifo_state;
1840 int num_active_planes = hweight32(crtc_state->active_planes &
1841 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001842 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001843 const struct intel_plane_state *old_plane_state;
1844 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id;
1847 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001849
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001850 for_each_oldnew_intel_plane_in_state(state, plane,
1851 old_plane_state,
1852 new_plane_state, i) {
1853 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855 continue;
1856
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001857 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858 dirty |= BIT(plane->id);
1859 }
1860
1861 /*
1862 * DSPARB registers may have been reset due to the
1863 * power well being turned off. Make sure we restore
1864 * them to a consistent state even if no primary/sprite
1865 * planes are initially active.
1866 */
1867 if (needs_modeset)
1868 crtc_state->fifo_changed = true;
1869
1870 if (!dirty)
1871 return 0;
1872
1873 /* cursor changes don't warrant a FIFO recompute */
1874 if (dirty & ~BIT(PLANE_CURSOR)) {
1875 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001876 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001877 const struct vlv_fifo_state *old_fifo_state =
1878 &old_crtc_state->wm.vlv.fifo_state;
1879
1880 ret = vlv_compute_fifo(crtc_state);
1881 if (ret)
1882 return ret;
1883
1884 if (needs_modeset ||
1885 memcmp(old_fifo_state, fifo_state,
1886 sizeof(*fifo_state)) != 0)
1887 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001889
Ville Syrjäläff32c542017-03-02 19:14:57 +02001890 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001891 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 /*
1893 * Note that enabling cxsr with no primary/sprite planes
1894 * enabled can wedge the pipe. Hence we only allow cxsr
1895 * with exactly one enabled primary/sprite plane.
1896 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001897 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898
Ville Syrjälä5012e602017-03-02 19:14:56 +02001899 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001900 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001903 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjäläff32c542017-03-02 19:14:57 +02001906 for_each_plane_id_on_crtc(crtc, plane_id) {
1907 wm_state->wm[level].plane[plane_id] =
1908 vlv_invert_wm_value(raw->plane[plane_id],
1909 fifo_state->plane[plane_id]);
1910 }
1911
1912 wm_state->sr[level].plane =
1913 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 raw->plane[PLANE_SPRITE1]),
1916 sr_fifo_size);
1917
1918 wm_state->sr[level].cursor =
1919 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1920 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921 }
1922
Ville Syrjäläff32c542017-03-02 19:14:57 +02001923 if (level == 0)
1924 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 /* limit to only levels we can actually handle */
1927 wm_state->num_levels = level;
1928
1929 /* invalidate the higher levels */
1930 vlv_invalidate_wms(crtc, wm_state, level);
1931
1932 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001933}
1934
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001935#define VLV_FIFO(plane, value) \
1936 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1937
Ville Syrjäläff32c542017-03-02 19:14:57 +02001938static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1939 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001940{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001941 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001943 const struct vlv_fifo_state *fifo_state =
1944 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001947 if (!crtc_state->fifo_changed)
1948 return;
1949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1951 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1952 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001953
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1955 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläc137d662017-03-02 19:15:06 +02001957 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1958
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001959 /*
1960 * uncore.lock serves a double purpose here. It allows us to
1961 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1962 * it protects the DSPARB registers from getting clobbered by
1963 * parallel updates from multiple pipes.
1964 *
1965 * intel_pipe_update_start() has already disabled interrupts
1966 * for us, so a plain spin_lock() is sufficient here.
1967 */
1968 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001969
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001970 switch (crtc->pipe) {
1971 uint32_t dsparb, dsparb2, dsparb3;
1972 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001973 dsparb = I915_READ_FW(DSPARB);
1974 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975
1976 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1977 VLV_FIFO(SPRITEB, 0xff));
1978 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1979 VLV_FIFO(SPRITEB, sprite1_start));
1980
1981 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1982 VLV_FIFO(SPRITEB_HI, 0x1));
1983 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1984 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1985
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 I915_WRITE_FW(DSPARB, dsparb);
1987 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988 break;
1989 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001990 dsparb = I915_READ_FW(DSPARB);
1991 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001992
1993 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1994 VLV_FIFO(SPRITED, 0xff));
1995 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1996 VLV_FIFO(SPRITED, sprite1_start));
1997
1998 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1999 VLV_FIFO(SPRITED_HI, 0xff));
2000 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2001 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2002
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 I915_WRITE_FW(DSPARB, dsparb);
2004 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005 break;
2006 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002007 dsparb3 = I915_READ_FW(DSPARB3);
2008 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002009
2010 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2011 VLV_FIFO(SPRITEF, 0xff));
2012 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2013 VLV_FIFO(SPRITEF, sprite1_start));
2014
2015 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2016 VLV_FIFO(SPRITEF_HI, 0xff));
2017 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2018 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 I915_WRITE_FW(DSPARB3, dsparb3);
2021 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002022 break;
2023 default:
2024 break;
2025 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002027 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030}
2031
2032#undef VLV_FIFO
2033
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002034static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002035{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002036 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002037 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2038 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2039 struct intel_atomic_state *intel_state =
2040 to_intel_atomic_state(new_crtc_state->base.state);
2041 const struct intel_crtc_state *old_crtc_state =
2042 intel_atomic_get_old_crtc_state(intel_state, crtc);
2043 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002044 int level;
2045
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002046 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2047 *intermediate = *optimal;
2048
2049 intermediate->cxsr = false;
2050 goto out;
2051 }
2052
Ville Syrjälä4841da52017-03-02 19:14:59 +02002053 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002054 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002055 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002056
2057 for (level = 0; level < intermediate->num_levels; level++) {
2058 enum plane_id plane_id;
2059
2060 for_each_plane_id_on_crtc(crtc, plane_id) {
2061 intermediate->wm[level].plane[plane_id] =
2062 min(optimal->wm[level].plane[plane_id],
2063 active->wm[level].plane[plane_id]);
2064 }
2065
2066 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2067 active->sr[level].plane);
2068 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2069 active->sr[level].cursor);
2070 }
2071
2072 vlv_invalidate_wms(crtc, intermediate, level);
2073
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002074out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002075 /*
2076 * If our intermediate WM are identical to the final WM, then we can
2077 * omit the post-vblank programming; only update if it's different.
2078 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002079 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002080 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002081
2082 return 0;
2083}
2084
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002085static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002086 struct vlv_wm_values *wm)
2087{
2088 struct intel_crtc *crtc;
2089 int num_active_crtcs = 0;
2090
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002091 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002092 wm->cxsr = true;
2093
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002094 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002095 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002096
2097 if (!crtc->active)
2098 continue;
2099
2100 if (!wm_state->cxsr)
2101 wm->cxsr = false;
2102
2103 num_active_crtcs++;
2104 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2105 }
2106
2107 if (num_active_crtcs != 1)
2108 wm->cxsr = false;
2109
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002110 if (num_active_crtcs > 1)
2111 wm->level = VLV_WM_LEVEL_PM2;
2112
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002113 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002114 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002115 enum pipe pipe = crtc->pipe;
2116
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002118 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119 wm->sr = wm_state->sr[wm->level];
2120
Ville Syrjälä1b313892016-11-28 19:37:08 +02002121 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2122 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002125 }
2126}
2127
Ville Syrjäläff32c542017-03-02 19:14:57 +02002128static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002129{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002130 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2131 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002132
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002133 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134
Ville Syrjäläff32c542017-03-02 19:14:57 +02002135 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136 return;
2137
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002138 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002139 chv_set_memory_dvfs(dev_priv, false);
2140
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002141 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 chv_set_memory_pm5(dev_priv, false);
2143
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002144 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002145 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002150 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002152 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153 chv_set_memory_pm5(dev_priv, true);
2154
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002155 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002156 chv_set_memory_dvfs(dev_priv, true);
2157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002159}
2160
Ville Syrjäläff32c542017-03-02 19:14:57 +02002161static void vlv_initial_watermarks(struct intel_atomic_state *state,
2162 struct intel_crtc_state *crtc_state)
2163{
2164 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2165 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2166
2167 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002168 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2169 vlv_program_watermarks(dev_priv);
2170 mutex_unlock(&dev_priv->wm.wm_mutex);
2171}
2172
2173static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2174 struct intel_crtc_state *crtc_state)
2175{
2176 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2178
2179 if (!crtc_state->wm.need_postvbl_update)
2180 return;
2181
2182 mutex_lock(&dev_priv->wm.wm_mutex);
2183 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002184 vlv_program_watermarks(dev_priv);
2185 mutex_unlock(&dev_priv->wm.wm_mutex);
2186}
2187
Ville Syrjälä432081b2016-10-31 22:37:03 +02002188static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002189{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002190 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002191 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002192 int srwm = 1;
2193 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002194 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002195
2196 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002197 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 if (crtc) {
2199 /* self-refresh has much higher latency */
2200 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002201 const struct drm_display_mode *adjusted_mode =
2202 &crtc->config->base.adjusted_mode;
2203 const struct drm_framebuffer *fb =
2204 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002205 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002206 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002207 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002208 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002209 int entries;
2210
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002211 entries = intel_wm_method2(clock, htotal,
2212 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002213 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2214 srwm = I965_FIFO_SIZE - entries;
2215 if (srwm < 0)
2216 srwm = 1;
2217 srwm &= 0x1ff;
2218 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2219 entries, srwm);
2220
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002221 entries = intel_wm_method2(clock, htotal,
2222 crtc->base.cursor->state->crtc_w, 4,
2223 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002224 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002225 i965_cursor_wm_info.cacheline_size) +
2226 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002227
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002228 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229 if (cursor_sr > i965_cursor_wm_info.max_wm)
2230 cursor_sr = i965_cursor_wm_info.max_wm;
2231
2232 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2233 "cursor %d\n", srwm, cursor_sr);
2234
Imre Deak98584252014-06-13 14:54:20 +03002235 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002236 } else {
Imre Deak98584252014-06-13 14:54:20 +03002237 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002239 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002240 }
2241
2242 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2243 srwm);
2244
2245 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002246 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2247 FW_WM(8, CURSORB) |
2248 FW_WM(8, PLANEB) |
2249 FW_WM(8, PLANEA));
2250 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2251 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002252 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002253 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002254
2255 if (cxsr_enabled)
2256 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002257}
2258
Ville Syrjäläf4998962015-03-10 17:02:21 +02002259#undef FW_WM
2260
Ville Syrjälä432081b2016-10-31 22:37:03 +02002261static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002262{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002263 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264 const struct intel_watermark_params *wm_info;
2265 uint32_t fwater_lo;
2266 uint32_t fwater_hi;
2267 int cwm, srwm = 1;
2268 int fifo_size;
2269 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002270 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002271
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002272 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002274 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 wm_info = &i915_wm_info;
2276 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002277 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002278
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002279 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2280 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002281 if (intel_crtc_active(crtc)) {
2282 const struct drm_display_mode *adjusted_mode =
2283 &crtc->config->base.adjusted_mode;
2284 const struct drm_framebuffer *fb =
2285 crtc->base.primary->state->fb;
2286 int cpp;
2287
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002288 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002289 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002290 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002291 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002292
Damien Lespiau241bfc32013-09-25 16:45:37 +01002293 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002294 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002295 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002296 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002297 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002299 if (planea_wm > (long)wm_info->max_wm)
2300 planea_wm = wm_info->max_wm;
2301 }
2302
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002303 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002304 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002306 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2307 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002308 if (intel_crtc_active(crtc)) {
2309 const struct drm_display_mode *adjusted_mode =
2310 &crtc->config->base.adjusted_mode;
2311 const struct drm_framebuffer *fb =
2312 crtc->base.primary->state->fb;
2313 int cpp;
2314
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002315 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002316 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002317 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002318 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002319
Damien Lespiau241bfc32013-09-25 16:45:37 +01002320 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002321 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002322 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002323 if (enabled == NULL)
2324 enabled = crtc;
2325 else
2326 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002327 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002328 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002329 if (planeb_wm > (long)wm_info->max_wm)
2330 planeb_wm = wm_info->max_wm;
2331 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002332
2333 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2334
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002335 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002336 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002337
Ville Syrjäläefc26112016-10-31 22:37:04 +02002338 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002339
2340 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002341 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002342 enabled = NULL;
2343 }
2344
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002345 /*
2346 * Overlay gets an aggressive default since video jitter is bad.
2347 */
2348 cwm = 2;
2349
2350 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002351 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002352
2353 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002354 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002355 /* self-refresh has much higher latency */
2356 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002357 const struct drm_display_mode *adjusted_mode =
2358 &enabled->config->base.adjusted_mode;
2359 const struct drm_framebuffer *fb =
2360 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002361 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002362 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002363 int hdisplay = enabled->config->pipe_src_w;
2364 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365 int entries;
2366
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002367 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002368 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002369 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002370 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002371
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002372 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2373 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002374 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2375 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2376 srwm = wm_info->fifo_size - entries;
2377 if (srwm < 0)
2378 srwm = 1;
2379
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002380 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002381 I915_WRITE(FW_BLC_SELF,
2382 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002383 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2385 }
2386
2387 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2388 planea_wm, planeb_wm, cwm, srwm);
2389
2390 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2391 fwater_hi = (cwm & 0x1f);
2392
2393 /* Set request length to 8 cachelines per fetch */
2394 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2395 fwater_hi = fwater_hi | (1 << 8);
2396
2397 I915_WRITE(FW_BLC, fwater_lo);
2398 I915_WRITE(FW_BLC2, fwater_hi);
2399
Imre Deak5209b1f2014-07-01 12:36:17 +03002400 if (enabled)
2401 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002402}
2403
Ville Syrjälä432081b2016-10-31 22:37:03 +02002404static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002405{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002406 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002407 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002408 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002409 uint32_t fwater_lo;
2410 int planea_wm;
2411
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002412 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002413 if (crtc == NULL)
2414 return;
2415
Ville Syrjäläefc26112016-10-31 22:37:04 +02002416 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002417 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002418 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002419 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002420 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002421 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2422 fwater_lo |= (3<<8) | planea_wm;
2423
2424 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2425
2426 I915_WRITE(FW_BLC, fwater_lo);
2427}
2428
Ville Syrjälä37126462013-08-01 16:18:55 +03002429/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002430static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2431 unsigned int cpp,
2432 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002433{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002434 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 ret = intel_wm_method1(pixel_rate, cpp, latency);
2437 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002438
2439 return ret;
2440}
2441
Ville Syrjälä37126462013-08-01 16:18:55 +03002442/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002443static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2444 unsigned int htotal,
2445 unsigned int width,
2446 unsigned int cpp,
2447 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002448{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002449 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002451 ret = intel_wm_method2(pixel_rate, htotal,
2452 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002453 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002454
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 return ret;
2456}
2457
Ville Syrjälä23297042013-07-05 11:57:17 +03002458static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002459 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002460{
Matt Roper15126882015-12-03 11:37:40 -08002461 /*
2462 * Neither of these should be possible since this function shouldn't be
2463 * called if the CRTC is off or the plane is invisible. But let's be
2464 * extra paranoid to avoid a potential divide-by-zero if we screw up
2465 * elsewhere in the driver.
2466 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002467 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002468 return 0;
2469 if (WARN_ON(!horiz_pixels))
2470 return 0;
2471
Ville Syrjäläac484962016-01-20 21:05:26 +02002472 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002473}
2474
Imre Deak820c1982013-12-17 14:46:36 +02002475struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002476 uint16_t pri;
2477 uint16_t spr;
2478 uint16_t cur;
2479 uint16_t fbc;
2480};
2481
Ville Syrjälä37126462013-08-01 16:18:55 +03002482/*
2483 * For both WM_PIPE and WM_LP.
2484 * mem_value must be in 0.1us units.
2485 */
Matt Roper7221fc32015-09-24 15:53:08 -07002486static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002487 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002488 uint32_t mem_value,
2489 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002490{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002491 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002492 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002493
Ville Syrjälä03981c62018-11-14 19:34:40 +02002494 if (mem_value == 0)
2495 return U32_MAX;
2496
Ville Syrjälä24304d812017-03-14 17:10:49 +02002497 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002498 return 0;
2499
Ville Syrjälä353c8592016-12-14 23:30:57 +02002500 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002501
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002502 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002503
2504 if (!is_lp)
2505 return method1;
2506
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002507 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002508 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002509 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002510 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002511
2512 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002513}
2514
Ville Syrjälä37126462013-08-01 16:18:55 +03002515/*
2516 * For both WM_PIPE and WM_LP.
2517 * mem_value must be in 0.1us units.
2518 */
Matt Roper7221fc32015-09-24 15:53:08 -07002519static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002520 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002521 uint32_t mem_value)
2522{
2523 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002524 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002525
Ville Syrjälä03981c62018-11-14 19:34:40 +02002526 if (mem_value == 0)
2527 return U32_MAX;
2528
Ville Syrjälä24304d812017-03-14 17:10:49 +02002529 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002530 return 0;
2531
Ville Syrjälä353c8592016-12-14 23:30:57 +02002532 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002533
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002534 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2535 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002536 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002537 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002538 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002539 return min(method1, method2);
2540}
2541
Ville Syrjälä37126462013-08-01 16:18:55 +03002542/*
2543 * For both WM_PIPE and WM_LP.
2544 * mem_value must be in 0.1us units.
2545 */
Matt Roper7221fc32015-09-24 15:53:08 -07002546static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002547 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002548 uint32_t mem_value)
2549{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002550 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002551
Ville Syrjälä03981c62018-11-14 19:34:40 +02002552 if (mem_value == 0)
2553 return U32_MAX;
2554
Ville Syrjälä24304d812017-03-14 17:10:49 +02002555 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002556 return 0;
2557
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002558 cpp = pstate->base.fb->format->cpp[0];
2559
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002560 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002561 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002562 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002563}
2564
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002566static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002567 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002568 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002569{
Ville Syrjälä83054942016-11-18 21:53:00 +02002570 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002571
Ville Syrjälä24304d812017-03-14 17:10:49 +02002572 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002573 return 0;
2574
Ville Syrjälä353c8592016-12-14 23:30:57 +02002575 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002576
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002577 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002578}
2579
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002580static unsigned int
2581ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002582{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002584 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002585 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002586 return 768;
2587 else
2588 return 512;
2589}
2590
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002591static unsigned int
2592ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2593 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002594{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002595 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002596 /* BDW primary/sprite plane watermarks */
2597 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002598 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002599 /* IVB/HSW primary/sprite plane watermarks */
2600 return level == 0 ? 127 : 1023;
2601 else if (!is_sprite)
2602 /* ILK/SNB primary plane watermarks */
2603 return level == 0 ? 127 : 511;
2604 else
2605 /* ILK/SNB sprite plane watermarks */
2606 return level == 0 ? 63 : 255;
2607}
2608
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002609static unsigned int
2610ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002611{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002612 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002613 return level == 0 ? 63 : 255;
2614 else
2615 return level == 0 ? 31 : 63;
2616}
2617
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002618static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002619{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002620 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002621 return 31;
2622 else
2623 return 15;
2624}
2625
Ville Syrjälä158ae642013-08-07 13:28:19 +03002626/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002627static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002628 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 enum intel_ddb_partitioning ddb_partitioning,
2631 bool is_sprite)
2632{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002633 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002634
2635 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002636 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002637 return 0;
2638
2639 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002640 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642
2643 /*
2644 * For some reason the non self refresh
2645 * FIFO size is only half of the self
2646 * refresh FIFO size on ILK/SNB.
2647 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002648 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002649 fifo_size /= 2;
2650 }
2651
Ville Syrjälä240264f2013-08-07 13:29:12 +03002652 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002653 /* level 0 is always calculated with 1:1 split */
2654 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2655 if (is_sprite)
2656 fifo_size *= 5;
2657 fifo_size /= 6;
2658 } else {
2659 fifo_size /= 2;
2660 }
2661 }
2662
2663 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002664 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002665}
2666
2667/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002668static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002669 int level,
2670 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671{
2672 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002673 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002674 return 64;
2675
2676 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002677 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678}
2679
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002680static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002681 int level,
2682 const struct intel_wm_config *config,
2683 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002684 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002685{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002686 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2687 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2688 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2689 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002690}
2691
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002692static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002693 int level,
2694 struct ilk_wm_maximums *max)
2695{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002696 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2697 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2698 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2699 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002700}
2701
Ville Syrjäläd9395652013-10-09 19:18:10 +03002702static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002703 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002704 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002705{
2706 bool ret;
2707
2708 /* already determined to be invalid? */
2709 if (!result->enable)
2710 return false;
2711
2712 result->enable = result->pri_val <= max->pri &&
2713 result->spr_val <= max->spr &&
2714 result->cur_val <= max->cur;
2715
2716 ret = result->enable;
2717
2718 /*
2719 * HACK until we can pre-compute everything,
2720 * and thus fail gracefully if LP0 watermarks
2721 * are exceeded...
2722 */
2723 if (level == 0 && !result->enable) {
2724 if (result->pri_val > max->pri)
2725 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2726 level, result->pri_val, max->pri);
2727 if (result->spr_val > max->spr)
2728 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2729 level, result->spr_val, max->spr);
2730 if (result->cur_val > max->cur)
2731 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2732 level, result->cur_val, max->cur);
2733
2734 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2735 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2736 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2737 result->enable = true;
2738 }
2739
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002740 return ret;
2741}
2742
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002743static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002744 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002745 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002746 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002747 const struct intel_plane_state *pristate,
2748 const struct intel_plane_state *sprstate,
2749 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002750 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002751{
2752 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2753 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2754 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2755
2756 /* WM1+ latency values stored in 0.5us units */
2757 if (level > 0) {
2758 pri_latency *= 5;
2759 spr_latency *= 5;
2760 cur_latency *= 5;
2761 }
2762
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002763 if (pristate) {
2764 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2765 pri_latency, level);
2766 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2767 }
2768
2769 if (sprstate)
2770 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2771
2772 if (curstate)
2773 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2774
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002775 result->enable = true;
2776}
2777
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002779hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002780{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002781 const struct intel_atomic_state *intel_state =
2782 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002783 const struct drm_display_mode *adjusted_mode =
2784 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002785 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002786
Matt Roperee91a152015-12-03 11:37:39 -08002787 if (!cstate->base.active)
2788 return 0;
2789 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2790 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002791 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002793
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794 /* The WM are computed with base on how long it takes to fill a single
2795 * row at the given clock rate, multiplied by 8.
2796 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002797 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2798 adjusted_mode->crtc_clock);
2799 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002800 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002801
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2803 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002804}
2805
Ville Syrjäläbb726512016-10-31 22:37:24 +02002806static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2807 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002808{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002809 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002810 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002811 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002812 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002813
2814 /* read the first set of memory latencies[0:3] */
2815 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002816 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002817 ret = sandybridge_pcode_read(dev_priv,
2818 GEN9_PCODE_READ_MEM_LATENCY,
2819 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002820 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002821
2822 if (ret) {
2823 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2824 return;
2825 }
2826
2827 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2828 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2829 GEN9_MEM_LATENCY_LEVEL_MASK;
2830 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2831 GEN9_MEM_LATENCY_LEVEL_MASK;
2832 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2833 GEN9_MEM_LATENCY_LEVEL_MASK;
2834
2835 /* read the second set of memory latencies[4:7] */
2836 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002837 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002838 ret = sandybridge_pcode_read(dev_priv,
2839 GEN9_PCODE_READ_MEM_LATENCY,
2840 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002841 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002842 if (ret) {
2843 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2844 return;
2845 }
2846
2847 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2848 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2849 GEN9_MEM_LATENCY_LEVEL_MASK;
2850 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2851 GEN9_MEM_LATENCY_LEVEL_MASK;
2852 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2853 GEN9_MEM_LATENCY_LEVEL_MASK;
2854
Vandana Kannan367294b2014-11-04 17:06:46 +00002855 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002856 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2857 * need to be disabled. We make sure to sanitize the values out
2858 * of the punit to satisfy this requirement.
2859 */
2860 for (level = 1; level <= max_level; level++) {
2861 if (wm[level] == 0) {
2862 for (i = level + 1; i <= max_level; i++)
2863 wm[i] = 0;
2864 break;
2865 }
2866 }
2867
2868 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002869 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002870 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002871 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002872 * to add 2us to the various latency levels we retrieve from the
2873 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002874 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 if (wm[0] == 0) {
2876 wm[0] += 2;
2877 for (level = 1; level <= max_level; level++) {
2878 if (wm[level] == 0)
2879 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002880 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002881 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002882 }
2883
Mahesh Kumar86b59282018-08-31 16:39:42 +05302884 /*
2885 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2886 * If we could not get dimm info enable this WA to prevent from
2887 * any underrun. If not able to get Dimm info assume 16GB dimm
2888 * to avoid any underrun.
2889 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002890 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302891 wm[0] += 1;
2892
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002893 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002894 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2895
2896 wm[0] = (sskpd >> 56) & 0xFF;
2897 if (wm[0] == 0)
2898 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002899 wm[1] = (sskpd >> 4) & 0xFF;
2900 wm[2] = (sskpd >> 12) & 0xFF;
2901 wm[3] = (sskpd >> 20) & 0x1FF;
2902 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002903 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002904 uint32_t sskpd = I915_READ(MCH_SSKPD);
2905
2906 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2907 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2908 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2909 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002910 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002911 uint32_t mltr = I915_READ(MLTR_ILK);
2912
2913 /* ILK primary LP0 latency is 700 ns */
2914 wm[0] = 7;
2915 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2916 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002917 } else {
2918 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002919 }
2920}
2921
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002922static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2923 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002924{
2925 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002926 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002927 wm[0] = 13;
2928}
2929
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002930static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2931 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002932{
2933 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002934 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002935 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002936}
2937
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002938int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002939{
2940 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002941 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002942 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002943 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002944 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002945 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002946 return 3;
2947 else
2948 return 2;
2949}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002950
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002951static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002952 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002953 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002954{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002955 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002956
2957 for (level = 0; level <= max_level; level++) {
2958 unsigned int latency = wm[level];
2959
2960 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002961 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2962 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002963 continue;
2964 }
2965
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002966 /*
2967 * - latencies are in us on gen9.
2968 * - before then, WM1+ latency values are in 0.5us units
2969 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002970 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002971 latency *= 10;
2972 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002973 latency *= 5;
2974
2975 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2976 name, level, wm[level],
2977 latency / 10, latency % 10);
2978 }
2979}
2980
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002981static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2982 uint16_t wm[5], uint16_t min)
2983{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002984 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002985
2986 if (wm[0] >= min)
2987 return false;
2988
2989 wm[0] = max(wm[0], min);
2990 for (level = 1; level <= max_level; level++)
2991 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2992
2993 return true;
2994}
2995
Ville Syrjäläbb726512016-10-31 22:37:24 +02002996static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002997{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002998 bool changed;
2999
3000 /*
3001 * The BIOS provided WM memory latency values are often
3002 * inadequate for high resolution displays. Adjust them.
3003 */
3004 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3005 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3006 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3007
3008 if (!changed)
3009 return;
3010
3011 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003012 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3013 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3014 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003015}
3016
Ville Syrjälä03981c62018-11-14 19:34:40 +02003017static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3018{
3019 /*
3020 * On some SNB machines (Thinkpad X220 Tablet at least)
3021 * LP3 usage can cause vblank interrupts to be lost.
3022 * The DEIIR bit will go high but it looks like the CPU
3023 * never gets interrupted.
3024 *
3025 * It's not clear whether other interrupt source could
3026 * be affected or if this is somehow limited to vblank
3027 * interrupts only. To play it safe we disable LP3
3028 * watermarks entirely.
3029 */
3030 if (dev_priv->wm.pri_latency[3] == 0 &&
3031 dev_priv->wm.spr_latency[3] == 0 &&
3032 dev_priv->wm.cur_latency[3] == 0)
3033 return;
3034
3035 dev_priv->wm.pri_latency[3] = 0;
3036 dev_priv->wm.spr_latency[3] = 0;
3037 dev_priv->wm.cur_latency[3] = 0;
3038
3039 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3040 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3041 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3042 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3043}
3044
Ville Syrjäläbb726512016-10-31 22:37:24 +02003045static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003046{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003047 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003048
3049 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3050 sizeof(dev_priv->wm.pri_latency));
3051 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3052 sizeof(dev_priv->wm.pri_latency));
3053
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003054 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003055 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003056
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003057 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3058 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3059 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003060
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003061 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003062 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003063 snb_wm_lp3_irq_quirk(dev_priv);
3064 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003065}
3066
Ville Syrjäläbb726512016-10-31 22:37:24 +02003067static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003068{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003069 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003070 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003071}
3072
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003073static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003074 struct intel_pipe_wm *pipe_wm)
3075{
3076 /* LP0 watermark maximums depend on this pipe alone */
3077 const struct intel_wm_config config = {
3078 .num_pipes_active = 1,
3079 .sprites_enabled = pipe_wm->sprites_enabled,
3080 .sprites_scaled = pipe_wm->sprites_scaled,
3081 };
3082 struct ilk_wm_maximums max;
3083
3084 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003085 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003086
3087 /* At least LP0 must be valid */
3088 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3089 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3090 return false;
3091 }
3092
3093 return true;
3094}
3095
Matt Roper261a27d2015-10-08 15:28:25 -07003096/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003097static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003098{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003099 struct drm_atomic_state *state = cstate->base.state;
3100 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003101 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003102 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003103 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003104 struct drm_plane *plane;
3105 const struct drm_plane_state *plane_state;
3106 const struct intel_plane_state *pristate = NULL;
3107 const struct intel_plane_state *sprstate = NULL;
3108 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003109 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003110 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003111
Matt Ropere8f1f022016-05-12 07:05:55 -07003112 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003113
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003114 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3115 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003116
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003117 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003118 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003119 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003120 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003121 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003122 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003123 }
3124
Matt Ropered4a6a72016-02-23 17:20:13 -08003125 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003126 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003127 pipe_wm->sprites_enabled = sprstate->base.visible;
3128 pipe_wm->sprites_scaled = sprstate->base.visible &&
3129 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3130 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003131 }
3132
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003133 usable_level = max_level;
3134
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003135 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003136 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003137 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003138
3139 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003140 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003141 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003142
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003143 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003144 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3145 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003146
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003147 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003148 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003149
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003150 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003151 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003152
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003153 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003154
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003155 for (level = 1; level <= usable_level; level++) {
3156 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003157
Matt Roper86c8bbb2015-09-24 15:53:16 -07003158 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003159 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003160
3161 /*
3162 * Disable any watermark level that exceeds the
3163 * register maximums since such watermarks are
3164 * always invalid.
3165 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003166 if (!ilk_validate_wm_level(level, &max, wm)) {
3167 memset(wm, 0, sizeof(*wm));
3168 break;
3169 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003170 }
3171
Matt Roper86c8bbb2015-09-24 15:53:16 -07003172 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003173}
3174
3175/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003176 * Build a set of 'intermediate' watermark values that satisfy both the old
3177 * state and the new state. These can be programmed to the hardware
3178 * immediately.
3179 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003180static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003181{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003182 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3183 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003184 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003185 struct intel_atomic_state *intel_state =
3186 to_intel_atomic_state(newstate->base.state);
3187 const struct intel_crtc_state *oldstate =
3188 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3189 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003190 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003191
3192 /*
3193 * Start with the final, target watermarks, then combine with the
3194 * currently active watermarks to get values that are safe both before
3195 * and after the vblank.
3196 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003197 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003198 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3199 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003200 return 0;
3201
Matt Ropered4a6a72016-02-23 17:20:13 -08003202 a->pipe_enabled |= b->pipe_enabled;
3203 a->sprites_enabled |= b->sprites_enabled;
3204 a->sprites_scaled |= b->sprites_scaled;
3205
3206 for (level = 0; level <= max_level; level++) {
3207 struct intel_wm_level *a_wm = &a->wm[level];
3208 const struct intel_wm_level *b_wm = &b->wm[level];
3209
3210 a_wm->enable &= b_wm->enable;
3211 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3212 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3213 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3214 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3215 }
3216
3217 /*
3218 * We need to make sure that these merged watermark values are
3219 * actually a valid configuration themselves. If they're not,
3220 * there's no safe way to transition from the old state to
3221 * the new state, so we need to fail the atomic transaction.
3222 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003223 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003224 return -EINVAL;
3225
3226 /*
3227 * If our intermediate WM are identical to the final WM, then we can
3228 * omit the post-vblank programming; only update if it's different.
3229 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003230 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3231 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003232
3233 return 0;
3234}
3235
3236/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003237 * Merge the watermarks from all active pipes for a specific level.
3238 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003239static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003240 int level,
3241 struct intel_wm_level *ret_wm)
3242{
3243 const struct intel_crtc *intel_crtc;
3244
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003245 ret_wm->enable = true;
3246
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003247 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003248 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003249 const struct intel_wm_level *wm = &active->wm[level];
3250
3251 if (!active->pipe_enabled)
3252 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003253
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003254 /*
3255 * The watermark values may have been used in the past,
3256 * so we must maintain them in the registers for some
3257 * time even if the level is now disabled.
3258 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003259 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003260 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003261
3262 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3263 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3264 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3265 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3266 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003267}
3268
3269/*
3270 * Merge all low power watermarks for all active pipes.
3271 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003272static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003273 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003274 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003275 struct intel_pipe_wm *merged)
3276{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003277 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003278 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003279
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003280 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003281 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003282 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003283 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003284
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003285 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003286 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003287
3288 /* merge each WM1+ level */
3289 for (level = 1; level <= max_level; level++) {
3290 struct intel_wm_level *wm = &merged->wm[level];
3291
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003292 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003293
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003294 if (level > last_enabled_level)
3295 wm->enable = false;
3296 else if (!ilk_validate_wm_level(level, max, wm))
3297 /* make sure all following levels get disabled */
3298 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003299
3300 /*
3301 * The spec says it is preferred to disable
3302 * FBC WMs instead of disabling a WM level.
3303 */
3304 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003305 if (wm->enable)
3306 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003307 wm->fbc_val = 0;
3308 }
3309 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003310
3311 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3312 /*
3313 * FIXME this is racy. FBC might get enabled later.
3314 * What we should check here is whether FBC can be
3315 * enabled sometime later.
3316 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003317 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003318 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003319 for (level = 2; level <= max_level; level++) {
3320 struct intel_wm_level *wm = &merged->wm[level];
3321
3322 wm->enable = false;
3323 }
3324 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003325}
3326
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003327static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3328{
3329 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3330 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3331}
3332
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003333/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003334static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3335 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003336{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003337 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003338 return 2 * level;
3339 else
3340 return dev_priv->wm.pri_latency[level];
3341}
3342
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003343static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003344 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003345 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003346 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003347{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348 struct intel_crtc *intel_crtc;
3349 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003350
Ville Syrjälä0362c782013-10-09 19:17:57 +03003351 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003352 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003353
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003355 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003356 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003357
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003358 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003359
Ville Syrjälä0362c782013-10-09 19:17:57 +03003360 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003361
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003362 /*
3363 * Maintain the watermark values even if the level is
3364 * disabled. Doing otherwise could cause underruns.
3365 */
3366 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003367 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003368 (r->pri_val << WM1_LP_SR_SHIFT) |
3369 r->cur_val;
3370
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003371 if (r->enable)
3372 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3373
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003374 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003375 results->wm_lp[wm_lp - 1] |=
3376 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3377 else
3378 results->wm_lp[wm_lp - 1] |=
3379 r->fbc_val << WM1_LP_FBC_SHIFT;
3380
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003381 /*
3382 * Always set WM1S_LP_EN when spr_val != 0, even if the
3383 * level is disabled. Doing otherwise could cause underruns.
3384 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003385 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003386 WARN_ON(wm_lp != 1);
3387 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3388 } else
3389 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003390 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003391
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003392 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003393 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003394 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003395 const struct intel_wm_level *r =
3396 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003397
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003398 if (WARN_ON(!r->enable))
3399 continue;
3400
Matt Ropered4a6a72016-02-23 17:20:13 -08003401 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003402
3403 results->wm_pipe[pipe] =
3404 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3405 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3406 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003407 }
3408}
3409
Paulo Zanoni861f3382013-05-31 10:19:21 -03003410/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3411 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003412static struct intel_pipe_wm *
3413ilk_find_best_result(struct drm_i915_private *dev_priv,
3414 struct intel_pipe_wm *r1,
3415 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003416{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003417 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003418 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003419
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003420 for (level = 1; level <= max_level; level++) {
3421 if (r1->wm[level].enable)
3422 level1 = level;
3423 if (r2->wm[level].enable)
3424 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003425 }
3426
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003427 if (level1 == level2) {
3428 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003429 return r2;
3430 else
3431 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003432 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003433 return r1;
3434 } else {
3435 return r2;
3436 }
3437}
3438
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003439/* dirty bits used to track which watermarks need changes */
3440#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3441#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3442#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3443#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3444#define WM_DIRTY_FBC (1 << 24)
3445#define WM_DIRTY_DDB (1 << 25)
3446
Damien Lespiau055e3932014-08-18 13:49:10 +01003447static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003448 const struct ilk_wm_values *old,
3449 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003450{
3451 unsigned int dirty = 0;
3452 enum pipe pipe;
3453 int wm_lp;
3454
Damien Lespiau055e3932014-08-18 13:49:10 +01003455 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003456 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3457 dirty |= WM_DIRTY_LINETIME(pipe);
3458 /* Must disable LP1+ watermarks too */
3459 dirty |= WM_DIRTY_LP_ALL;
3460 }
3461
3462 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3463 dirty |= WM_DIRTY_PIPE(pipe);
3464 /* Must disable LP1+ watermarks too */
3465 dirty |= WM_DIRTY_LP_ALL;
3466 }
3467 }
3468
3469 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3470 dirty |= WM_DIRTY_FBC;
3471 /* Must disable LP1+ watermarks too */
3472 dirty |= WM_DIRTY_LP_ALL;
3473 }
3474
3475 if (old->partitioning != new->partitioning) {
3476 dirty |= WM_DIRTY_DDB;
3477 /* Must disable LP1+ watermarks too */
3478 dirty |= WM_DIRTY_LP_ALL;
3479 }
3480
3481 /* LP1+ watermarks already deemed dirty, no need to continue */
3482 if (dirty & WM_DIRTY_LP_ALL)
3483 return dirty;
3484
3485 /* Find the lowest numbered LP1+ watermark in need of an update... */
3486 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3487 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3488 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3489 break;
3490 }
3491
3492 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3493 for (; wm_lp <= 3; wm_lp++)
3494 dirty |= WM_DIRTY_LP(wm_lp);
3495
3496 return dirty;
3497}
3498
Ville Syrjälä8553c182013-12-05 15:51:39 +02003499static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3500 unsigned int dirty)
3501{
Imre Deak820c1982013-12-17 14:46:36 +02003502 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003503 bool changed = false;
3504
3505 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3506 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3507 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3508 changed = true;
3509 }
3510 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3511 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3512 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3513 changed = true;
3514 }
3515 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3516 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3517 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3518 changed = true;
3519 }
3520
3521 /*
3522 * Don't touch WM1S_LP_EN here.
3523 * Doing so could cause underruns.
3524 */
3525
3526 return changed;
3527}
3528
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003529/*
3530 * The spec says we shouldn't write when we don't need, because every write
3531 * causes WMs to be re-evaluated, expending some power.
3532 */
Imre Deak820c1982013-12-17 14:46:36 +02003533static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3534 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003535{
Imre Deak820c1982013-12-17 14:46:36 +02003536 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003537 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003538 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003539
Damien Lespiau055e3932014-08-18 13:49:10 +01003540 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003541 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003542 return;
3543
Ville Syrjälä8553c182013-12-05 15:51:39 +02003544 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003545
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003546 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003547 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003548 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003549 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003550 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003551 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3552
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003553 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003555 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003557 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3559
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003560 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003561 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003562 val = I915_READ(WM_MISC);
3563 if (results->partitioning == INTEL_DDB_PART_1_2)
3564 val &= ~WM_MISC_DATA_PARTITION_5_6;
3565 else
3566 val |= WM_MISC_DATA_PARTITION_5_6;
3567 I915_WRITE(WM_MISC, val);
3568 } else {
3569 val = I915_READ(DISP_ARB_CTL2);
3570 if (results->partitioning == INTEL_DDB_PART_1_2)
3571 val &= ~DISP_DATA_PARTITION_5_6;
3572 else
3573 val |= DISP_DATA_PARTITION_5_6;
3574 I915_WRITE(DISP_ARB_CTL2, val);
3575 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003576 }
3577
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003578 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003579 val = I915_READ(DISP_ARB_CTL);
3580 if (results->enable_fbc_wm)
3581 val &= ~DISP_FBC_WM_DIS;
3582 else
3583 val |= DISP_FBC_WM_DIS;
3584 I915_WRITE(DISP_ARB_CTL, val);
3585 }
3586
Imre Deak954911e2013-12-17 14:46:34 +02003587 if (dirty & WM_DIRTY_LP(1) &&
3588 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3589 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3590
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003591 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003592 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3593 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3594 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3595 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3596 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003597
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003598 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003599 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003600 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003601 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003602 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003603 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003604
3605 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003606}
3607
Matt Ropered4a6a72016-02-23 17:20:13 -08003608bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003609{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003610 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003611
3612 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3613}
3614
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303615static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3616{
3617 u8 enabled_slices;
3618
3619 /* Slice 1 will always be enabled */
3620 enabled_slices = 1;
3621
3622 /* Gen prior to GEN11 have only one DBuf slice */
3623 if (INTEL_GEN(dev_priv) < 11)
3624 return enabled_slices;
3625
3626 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3627 enabled_slices++;
3628
3629 return enabled_slices;
3630}
3631
Matt Roper024c9042015-09-24 15:53:11 -07003632/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003633 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3634 * so assume we'll always need it in order to avoid underruns.
3635 */
3636static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3637{
3638 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3639
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003640 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003641 return true;
3642
3643 return false;
3644}
3645
Paulo Zanoni56feca92016-09-22 18:00:28 -03003646static bool
3647intel_has_sagv(struct drm_i915_private *dev_priv)
3648{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003649 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3650 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003651}
3652
Lyude656d1b82016-08-17 15:55:54 -04003653/*
3654 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3655 * depending on power and performance requirements. The display engine access
3656 * to system memory is blocked during the adjustment time. Because of the
3657 * blocking time, having this enabled can cause full system hangs and/or pipe
3658 * underruns if we don't meet all of the following requirements:
3659 *
3660 * - <= 1 pipe enabled
3661 * - All planes can enable watermarks for latencies >= SAGV engine block time
3662 * - We're not using an interlaced display configuration
3663 */
3664int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003665intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003666{
3667 int ret;
3668
Paulo Zanoni56feca92016-09-22 18:00:28 -03003669 if (!intel_has_sagv(dev_priv))
3670 return 0;
3671
3672 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003673 return 0;
3674
3675 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003676 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003677
3678 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3679 GEN9_SAGV_ENABLE);
3680
3681 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003682 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003683
3684 /*
3685 * Some skl systems, pre-release machines in particular,
3686 * don't actually have an SAGV.
3687 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003688 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003689 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003690 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003691 return 0;
3692 } else if (ret < 0) {
3693 DRM_ERROR("Failed to enable the SAGV\n");
3694 return ret;
3695 }
3696
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003697 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003698 return 0;
3699}
3700
Lyude656d1b82016-08-17 15:55:54 -04003701int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003702intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003703{
Imre Deakb3b8e992016-12-05 18:27:38 +02003704 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003705
Paulo Zanoni56feca92016-09-22 18:00:28 -03003706 if (!intel_has_sagv(dev_priv))
3707 return 0;
3708
3709 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003710 return 0;
3711
3712 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003713 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003714
3715 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003716 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3717 GEN9_SAGV_DISABLE,
3718 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3719 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003720 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003721
Lyude656d1b82016-08-17 15:55:54 -04003722 /*
3723 * Some skl systems, pre-release machines in particular,
3724 * don't actually have an SAGV.
3725 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003726 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003727 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003728 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003729 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003730 } else if (ret < 0) {
3731 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3732 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003733 }
3734
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003735 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003736 return 0;
3737}
3738
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003739bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003740{
3741 struct drm_device *dev = state->dev;
3742 struct drm_i915_private *dev_priv = to_i915(dev);
3743 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003744 struct intel_crtc *crtc;
3745 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003746 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003747 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003748 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003749 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003750
Paulo Zanoni56feca92016-09-22 18:00:28 -03003751 if (!intel_has_sagv(dev_priv))
3752 return false;
3753
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003754 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003755 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003756 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003757 sagv_block_time_us = 20;
3758 else
3759 sagv_block_time_us = 10;
3760
Lyude656d1b82016-08-17 15:55:54 -04003761 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003762 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003763 * more then one pipe enabled
3764 *
3765 * If there are no active CRTCs, no additional checks need be performed
3766 */
3767 if (hweight32(intel_state->active_crtcs) == 0)
3768 return true;
3769 else if (hweight32(intel_state->active_crtcs) > 1)
3770 return false;
3771
3772 /* Since we're now guaranteed to only have one active CRTC... */
3773 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003774 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003775 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003776
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003777 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003778 return false;
3779
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003780 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003781 struct skl_plane_wm *wm =
3782 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003783
Lyude656d1b82016-08-17 15:55:54 -04003784 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003785 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003786 continue;
3787
3788 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003789 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003790 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003791 { }
3792
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003793 latency = dev_priv->wm.skl_latency[level];
3794
3795 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003796 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003797 I915_FORMAT_MOD_X_TILED)
3798 latency += 15;
3799
Lyude656d1b82016-08-17 15:55:54 -04003800 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003801 * If any of the planes on this pipe don't enable wm levels that
3802 * incur memory latencies higher than sagv_block_time_us we
3803 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003804 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003805 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003806 return false;
3807 }
3808
3809 return true;
3810}
3811
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303812static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3813 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003814 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303815 const int num_active,
3816 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303817{
3818 const struct drm_display_mode *adjusted_mode;
3819 u64 total_data_bw;
3820 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3821
3822 WARN_ON(ddb_size == 0);
3823
3824 if (INTEL_GEN(dev_priv) < 11)
3825 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3826
3827 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003828 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303829
3830 /*
3831 * 12GB/s is maximum BW supported by single DBuf slice.
3832 */
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003833 if (num_active > 1 || total_data_bw >= GBps(12)) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303834 ddb->enabled_slices = 2;
3835 } else {
3836 ddb->enabled_slices = 1;
3837 ddb_size /= 2;
3838 }
3839
3840 return ddb_size;
3841}
3842
Damien Lespiaub9cec072014-11-04 17:06:43 +00003843static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003844skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003845 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003846 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303847 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003848 struct skl_ddb_entry *alloc, /* out */
3849 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003850{
Matt Roperc107acf2016-05-12 07:06:01 -07003851 struct drm_atomic_state *state = cstate->base.state;
3852 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003853 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303854 const struct drm_crtc_state *crtc_state;
3855 const struct drm_crtc *crtc;
3856 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3857 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3858 u16 ddb_size;
3859 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003860
Matt Ropera6d3460e2016-05-12 07:06:04 -07003861 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003862 alloc->start = 0;
3863 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003864 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003865 return;
3866 }
3867
Matt Ropera6d3460e2016-05-12 07:06:04 -07003868 if (intel_state->active_pipe_changes)
3869 *num_active = hweight32(intel_state->active_crtcs);
3870 else
3871 *num_active = hweight32(dev_priv->active_crtcs);
3872
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303873 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3874 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003875
Matt Roperc107acf2016-05-12 07:06:01 -07003876 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303877 * If the state doesn't change the active CRTC's or there is no
3878 * modeset request, then there's no need to recalculate;
3879 * the existing pipe allocation limits should remain unchanged.
3880 * Note that we're safe from racing commits since any racing commit
3881 * that changes the active CRTC list or do modeset would need to
3882 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003883 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303884 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003885 /*
3886 * alloc may be cleared by clear_intel_crtc_state,
3887 * copy from old state to be sure
3888 */
3889 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003890 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003891 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003892
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303893 /*
3894 * Watermark/ddb requirement highly depends upon width of the
3895 * framebuffer, So instead of allocating DDB equally among pipes
3896 * distribute DDB based on resolution/width of the display.
3897 */
3898 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3899 const struct drm_display_mode *adjusted_mode;
3900 int hdisplay, vdisplay;
3901 enum pipe pipe;
3902
3903 if (!crtc_state->enable)
3904 continue;
3905
3906 pipe = to_intel_crtc(crtc)->pipe;
3907 adjusted_mode = &crtc_state->adjusted_mode;
3908 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3909 total_width += hdisplay;
3910
3911 if (pipe < for_pipe)
3912 width_before_pipe += hdisplay;
3913 else if (pipe == for_pipe)
3914 pipe_width = hdisplay;
3915 }
3916
3917 alloc->start = ddb_size * width_before_pipe / total_width;
3918 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003919}
3920
Matt Roperc107acf2016-05-12 07:06:01 -07003921static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003922{
Matt Roperc107acf2016-05-12 07:06:01 -07003923 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003924 return 32;
3925
3926 return 8;
3927}
3928
Mahesh Kumar37cde112018-04-26 19:55:17 +05303929static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3930 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003931{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303932 u16 mask;
3933
3934 if (INTEL_GEN(dev_priv) >= 11)
3935 mask = ICL_DDB_ENTRY_MASK;
3936 else
3937 mask = SKL_DDB_ENTRY_MASK;
3938 entry->start = reg & mask;
3939 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3940
Damien Lespiau16160e32014-11-04 17:06:53 +00003941 if (entry->end)
3942 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003943}
3944
Mahesh Kumarddf34312018-04-09 09:11:03 +05303945static void
3946skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3947 const enum pipe pipe,
3948 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003949 struct skl_ddb_entry *ddb_y,
3950 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303951{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003952 u32 val, val2;
3953 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303954
3955 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3956 if (plane_id == PLANE_CURSOR) {
3957 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003958 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303959 return;
3960 }
3961
3962 val = I915_READ(PLANE_CTL(pipe, plane_id));
3963
3964 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003965 if (val & PLANE_CTL_ENABLE)
3966 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
3967 val & PLANE_CTL_ORDER_RGBX,
3968 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303969
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003970 if (INTEL_GEN(dev_priv) >= 11) {
3971 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3972 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3973 } else {
3974 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003975 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303976
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003977 if (fourcc == DRM_FORMAT_NV12)
3978 swap(val, val2);
3979
3980 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3981 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303982 }
3983}
3984
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003985void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
3986 struct skl_ddb_entry *ddb_y,
3987 struct skl_ddb_entry *ddb_uv)
3988{
3989 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3990 enum intel_display_power_domain power_domain;
3991 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003992 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003993 enum plane_id plane_id;
3994
3995 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00003996 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
3997 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003998 return;
3999
4000 for_each_plane_id_on_crtc(crtc, plane_id)
4001 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4002 plane_id,
4003 &ddb_y[plane_id],
4004 &ddb_uv[plane_id]);
4005
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004006 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004007}
4008
Damien Lespiau08db6652014-11-04 17:06:52 +00004009void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4010 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004011{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304012 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004013}
4014
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004015/*
4016 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4017 * The bspec defines downscale amount as:
4018 *
4019 * """
4020 * Horizontal down scale amount = maximum[1, Horizontal source size /
4021 * Horizontal destination size]
4022 * Vertical down scale amount = maximum[1, Vertical source size /
4023 * Vertical destination size]
4024 * Total down scale amount = Horizontal down scale amount *
4025 * Vertical down scale amount
4026 * """
4027 *
4028 * Return value is provided in 16.16 fixed point form to retain fractional part.
4029 * Caller should take care of dividing & rounding off the value.
4030 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304031static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004032skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4033 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004034{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004035 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004036 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304037 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4038 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004039
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004040 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304041 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004042
4043 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004044 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004045 /*
4046 * Cursors only support 0/180 degree rotation,
4047 * hence no need to account for rotation here.
4048 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304049 src_w = pstate->base.src_w >> 16;
4050 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004051 dst_w = pstate->base.crtc_w;
4052 dst_h = pstate->base.crtc_h;
4053 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004054 /*
4055 * Src coordinates are already rotated by 270 degrees for
4056 * the 90/270 degree plane rotation cases (to match the
4057 * GTT mapping), hence no need to account for rotation here.
4058 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304059 src_w = drm_rect_width(&pstate->base.src) >> 16;
4060 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004061 dst_w = drm_rect_width(&pstate->base.dst);
4062 dst_h = drm_rect_height(&pstate->base.dst);
4063 }
4064
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304065 fp_w_ratio = div_fixed16(src_w, dst_w);
4066 fp_h_ratio = div_fixed16(src_h, dst_h);
4067 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4068 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004069
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304070 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004071}
4072
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304073static uint_fixed_16_16_t
4074skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4075{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304076 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304077
4078 if (!crtc_state->base.enable)
4079 return pipe_downscale;
4080
4081 if (crtc_state->pch_pfit.enabled) {
4082 uint32_t src_w, src_h, dst_w, dst_h;
4083 uint32_t pfit_size = crtc_state->pch_pfit.size;
4084 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4085 uint_fixed_16_16_t downscale_h, downscale_w;
4086
4087 src_w = crtc_state->pipe_src_w;
4088 src_h = crtc_state->pipe_src_h;
4089 dst_w = pfit_size >> 16;
4090 dst_h = pfit_size & 0xffff;
4091
4092 if (!dst_w || !dst_h)
4093 return pipe_downscale;
4094
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304095 fp_w_ratio = div_fixed16(src_w, dst_w);
4096 fp_h_ratio = div_fixed16(src_h, dst_h);
4097 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4098 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304099
4100 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4101 }
4102
4103 return pipe_downscale;
4104}
4105
4106int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4107 struct intel_crtc_state *cstate)
4108{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004109 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304110 struct drm_crtc_state *crtc_state = &cstate->base;
4111 struct drm_atomic_state *state = crtc_state->state;
4112 struct drm_plane *plane;
4113 const struct drm_plane_state *pstate;
4114 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004115 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304116 uint32_t pipe_max_pixel_rate;
4117 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304118 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304119
4120 if (!cstate->base.enable)
4121 return 0;
4122
4123 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4124 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304125 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304126 int bpp;
4127
4128 if (!intel_wm_plane_visible(cstate,
4129 to_intel_plane_state(pstate)))
4130 continue;
4131
4132 if (WARN_ON(!pstate->fb))
4133 return -EINVAL;
4134
4135 intel_pstate = to_intel_plane_state(pstate);
4136 plane_downscale = skl_plane_downscale_amount(cstate,
4137 intel_pstate);
4138 bpp = pstate->fb->format->cpp[0] * 8;
4139 if (bpp == 64)
4140 plane_downscale = mul_fixed16(plane_downscale,
4141 fp_9_div_8);
4142
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304143 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304144 }
4145 pipe_downscale = skl_pipe_downscale_amount(cstate);
4146
4147 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4148
4149 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004150 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4151
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004152 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004153 dotclk *= 2;
4154
4155 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304156
4157 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004158 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304159 return -EINVAL;
4160 }
4161
4162 return 0;
4163}
4164
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004165static u64
Matt Roper024c9042015-09-24 15:53:11 -07004166skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004167 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304168 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004169{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004170 struct intel_plane *intel_plane =
4171 to_intel_plane(intel_pstate->base.plane);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304172 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004173 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004174 struct drm_framebuffer *fb;
4175 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304176 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004177 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004178
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004179 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004180 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004181
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004182 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004183 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004184
Mahesh Kumarb879d582018-04-09 09:11:01 +05304185 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004186 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304187 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004188 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004189
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004190 /*
4191 * Src coordinates are already rotated by 270 degrees for
4192 * the 90/270 degree plane rotation cases (to match the
4193 * GTT mapping), hence no need to account for rotation here.
4194 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004195 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4196 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004197
Mahesh Kumarb879d582018-04-09 09:11:01 +05304198 /* UV plane does 1/2 pixel sub-sampling */
4199 if (plane == 1 && format == DRM_FORMAT_NV12) {
4200 width /= 2;
4201 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004202 }
4203
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004204 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304205
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004206 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004207
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004208 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4209
4210 rate *= fb->format->cpp[plane];
4211 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004212}
4213
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004214static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004215skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004216 u64 *plane_data_rate,
4217 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004218{
Matt Roper9c74d822016-05-12 07:05:58 -07004219 struct drm_crtc_state *cstate = &intel_cstate->base;
4220 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004221 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004222 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004223 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004224
4225 if (WARN_ON(!state))
4226 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004227
Matt Ropera1de91e2016-05-12 07:05:57 -07004228 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004229 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004230 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004231 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004232 const struct intel_plane_state *intel_pstate =
4233 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004234
Mahesh Kumarb879d582018-04-09 09:11:01 +05304235 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004236 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004237 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004238 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004239 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004240
Mahesh Kumarb879d582018-04-09 09:11:01 +05304241 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004242 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004243 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304244 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004245 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004246 }
4247
4248 return total_data_rate;
4249}
4250
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004251static u64
4252icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4253 u64 *plane_data_rate)
4254{
4255 struct drm_crtc_state *cstate = &intel_cstate->base;
4256 struct drm_atomic_state *state = cstate->state;
4257 struct drm_plane *plane;
4258 const struct drm_plane_state *pstate;
4259 u64 total_data_rate = 0;
4260
4261 if (WARN_ON(!state))
4262 return 0;
4263
4264 /* Calculate and cache data rate for each plane */
4265 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4266 const struct intel_plane_state *intel_pstate =
4267 to_intel_plane_state(pstate);
4268 enum plane_id plane_id = to_intel_plane(plane)->id;
4269 u64 rate;
4270
4271 if (!intel_pstate->linked_plane) {
4272 rate = skl_plane_relative_data_rate(intel_cstate,
4273 intel_pstate, 0);
4274 plane_data_rate[plane_id] = rate;
4275 total_data_rate += rate;
4276 } else {
4277 enum plane_id y_plane_id;
4278
4279 /*
4280 * The slave plane might not iterate in
4281 * drm_atomic_crtc_state_for_each_plane_state(),
4282 * and needs the master plane state which may be
4283 * NULL if we try get_new_plane_state(), so we
4284 * always calculate from the master.
4285 */
4286 if (intel_pstate->slave)
4287 continue;
4288
4289 /* Y plane rate is calculated on the slave */
4290 rate = skl_plane_relative_data_rate(intel_cstate,
4291 intel_pstate, 0);
4292 y_plane_id = intel_pstate->linked_plane->id;
4293 plane_data_rate[y_plane_id] = rate;
4294 total_data_rate += rate;
4295
4296 rate = skl_plane_relative_data_rate(intel_cstate,
4297 intel_pstate, 1);
4298 plane_data_rate[plane_id] = rate;
4299 total_data_rate += rate;
4300 }
4301 }
4302
4303 return total_data_rate;
4304}
4305
Matt Roperc107acf2016-05-12 07:06:01 -07004306static int
Matt Roper024c9042015-09-24 15:53:11 -07004307skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004308 struct skl_ddb_allocation *ddb /* out */)
4309{
Matt Roperc107acf2016-05-12 07:06:01 -07004310 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004311 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004312 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004314 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Matt Roperd8e87492018-12-11 09:31:07 -08004315 struct skl_plane_wm *wm;
4316 uint16_t alloc_size, start = 0;
4317 uint16_t total[I915_MAX_PLANES] = {};
4318 uint16_t uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004319 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004320 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004321 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004322 u64 plane_data_rate[I915_MAX_PLANES] = {};
4323 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Matt Roperd8e87492018-12-11 09:31:07 -08004324 uint16_t blocks = 0;
4325 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004326
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004327 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004328 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4329 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004330
Matt Ropera6d3460e2016-05-12 07:06:04 -07004331 if (WARN_ON(!state))
4332 return 0;
4333
Matt Roperc107acf2016-05-12 07:06:01 -07004334 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004335 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004336 return 0;
4337 }
4338
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004339 if (INTEL_GEN(dev_priv) < 11)
4340 total_data_rate =
4341 skl_get_total_relative_data_rate(cstate,
4342 plane_data_rate,
4343 uv_plane_data_rate);
4344 else
4345 total_data_rate =
4346 icl_get_total_relative_data_rate(cstate,
4347 plane_data_rate);
4348
4349 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4350 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004351 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304352 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004353 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004354
Matt Roperd8e87492018-12-11 09:31:07 -08004355 /* Allocate fixed number of blocks for cursor. */
4356 total[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4357 alloc_size -= total[PLANE_CURSOR];
4358 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4359 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004360 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004361
Matt Ropera1de91e2016-05-12 07:05:57 -07004362 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004363 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004364
Matt Roperd8e87492018-12-11 09:31:07 -08004365 /*
4366 * Find the highest watermark level for which we can satisfy the block
4367 * requirement of active planes.
4368 */
4369 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004370 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004371 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4372 if (plane_id == PLANE_CURSOR)
4373 continue;
4374
4375 wm = &cstate->wm.skl.optimal.planes[plane_id];
4376 blocks += wm->wm[level].plane_res_b;
4377 blocks += wm->uv_wm[level].plane_res_b;
4378 }
4379
4380 if (blocks < alloc_size) {
4381 alloc_size -= blocks;
4382 break;
4383 }
4384 }
4385
4386 if (level < 0) {
4387 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4388 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4389 alloc_size);
4390 return -EINVAL;
4391 }
4392
4393 /*
4394 * Grant each plane the blocks it requires at the highest achievable
4395 * watermark level, plus an extra share of the leftover blocks
4396 * proportional to its relative data rate.
4397 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004398 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Matt Roperd8e87492018-12-11 09:31:07 -08004399 u64 rate;
4400 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004401
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004402 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004403 continue;
4404
Damien Lespiaub9cec072014-11-04 17:06:43 +00004405 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004406 * We've accounted for all active planes; remaining planes are
4407 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004408 */
Matt Roperd8e87492018-12-11 09:31:07 -08004409 if (total_data_rate == 0)
4410 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004411
Matt Roperd8e87492018-12-11 09:31:07 -08004412 wm = &cstate->wm.skl.optimal.planes[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004413
Matt Roperd8e87492018-12-11 09:31:07 -08004414 rate = plane_data_rate[plane_id];
4415 extra = min_t(u16, alloc_size,
4416 DIV64_U64_ROUND_UP(alloc_size * rate,
4417 total_data_rate));
4418 total[plane_id] = wm->wm[level].plane_res_b + extra;
4419 alloc_size -= extra;
4420 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004421
Matt Roperd8e87492018-12-11 09:31:07 -08004422 if (total_data_rate == 0)
4423 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004424
Matt Roperd8e87492018-12-11 09:31:07 -08004425 rate = uv_plane_data_rate[plane_id];
4426 extra = min_t(u16, alloc_size,
4427 DIV64_U64_ROUND_UP(alloc_size * rate,
4428 total_data_rate));
4429 uv_total[plane_id] = wm->uv_wm[level].plane_res_b + extra;
4430 alloc_size -= extra;
4431 total_data_rate -= rate;
4432 }
4433 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4434
4435 /* Set the actual DDB start/end points for each plane */
4436 start = alloc->start;
4437 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4438 struct skl_ddb_entry *plane_alloc, *uv_plane_alloc;
4439
4440 if (plane_id == PLANE_CURSOR)
4441 continue;
4442
4443 plane_alloc = &cstate->wm.skl.plane_ddb_y[plane_id];
4444 uv_plane_alloc = &cstate->wm.skl.plane_ddb_uv[plane_id];
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004445
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004446 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004447 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004448
Matt Roperd8e87492018-12-11 09:31:07 -08004449 /* Leave disabled planes at (0,0) */
4450 if (total[plane_id]) {
4451 plane_alloc->start = start;
4452 start += total[plane_id];
4453 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004454 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004455
Matt Roperd8e87492018-12-11 09:31:07 -08004456 if (uv_total[plane_id]) {
4457 uv_plane_alloc->start = start;
4458 start += uv_total[plane_id];
4459 uv_plane_alloc->end = start;
4460 }
4461 }
4462
4463 /*
4464 * When we calculated watermark values we didn't know how high
4465 * of a level we'd actually be able to hit, so we just marked
4466 * all levels as "enabled." Go back now and disable the ones
4467 * that aren't actually possible.
4468 */
4469 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4470 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4471 wm = &cstate->wm.skl.optimal.planes[plane_id];
4472 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
4473 }
4474 }
4475
4476 /*
4477 * Go back and disable the transition watermark if it turns out we
4478 * don't have enough DDB blocks for it.
4479 */
4480 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4481 wm = &cstate->wm.skl.optimal.planes[plane_id];
4482 if (wm->trans_wm.plane_res_b > total[plane_id])
4483 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004484 }
4485
Matt Roperc107acf2016-05-12 07:06:01 -07004486 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004487}
4488
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004489/*
4490 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004491 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004492 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4493 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4494*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004495static uint_fixed_16_16_t
4496skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004497 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004498{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304499 uint32_t wm_intermediate_val;
4500 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004501
4502 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304503 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004504
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304505 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004506 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004507
4508 if (INTEL_GEN(dev_priv) >= 10)
4509 ret = add_fixed16_u32(ret, 1);
4510
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004511 return ret;
4512}
4513
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304514static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4515 uint32_t pipe_htotal,
4516 uint32_t latency,
4517 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004518{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004519 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304520 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004521
4522 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304523 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004524
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004525 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304526 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4527 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304528 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004529 return ret;
4530}
4531
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304532static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004533intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304534{
4535 uint32_t pixel_rate;
4536 uint32_t crtc_htotal;
4537 uint_fixed_16_16_t linetime_us;
4538
4539 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304540 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304541
4542 pixel_rate = cstate->pixel_rate;
4543
4544 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304545 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304546
4547 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304548 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304549
4550 return linetime_us;
4551}
4552
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304553static uint32_t
4554skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4555 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004556{
4557 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304558 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004559
4560 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004561 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004562 return 0;
4563
4564 /*
4565 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4566 * with additional adjustments for plane-specific scaling.
4567 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004568 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004569 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004570
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304571 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4572 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004573}
4574
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304575static int
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004576skl_compute_plane_wm_params(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304577 const struct intel_plane_state *intel_pstate,
Ville Syrjälä45bee432018-11-14 23:07:28 +02004578 struct skl_wm_params *wp, int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304579{
4580 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004581 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304582 const struct drm_plane_state *pstate = &intel_pstate->base;
4583 const struct drm_framebuffer *fb = pstate->fb;
4584 uint32_t interm_pbpl;
4585 struct intel_atomic_state *state =
4586 to_intel_atomic_state(cstate->base.state);
4587 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4588
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304589 /* only NV12 format has two planes */
Ville Syrjälä45bee432018-11-14 23:07:28 +02004590 if (color_plane == 1 && fb->format->format != DRM_FORMAT_NV12) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304591 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4592 return -EINVAL;
4593 }
4594
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304595 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4596 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4597 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4598 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4599 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4600 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4601 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304602 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304603
4604 if (plane->id == PLANE_CURSOR) {
4605 wp->width = intel_pstate->base.crtc_w;
4606 } else {
4607 /*
4608 * Src coordinates are already rotated by 270 degrees for
4609 * the 90/270 degree plane rotation cases (to match the
4610 * GTT mapping), hence no need to account for rotation here.
4611 */
4612 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4613 }
4614
Ville Syrjälä45bee432018-11-14 23:07:28 +02004615 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304616 wp->width /= 2;
4617
Ville Syrjälä45bee432018-11-14 23:07:28 +02004618 wp->cpp = fb->format->cpp[color_plane];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304619 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4620 intel_pstate);
4621
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004622 if (INTEL_GEN(dev_priv) >= 11 &&
4623 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4624 wp->dbuf_block_size = 256;
4625 else
4626 wp->dbuf_block_size = 512;
4627
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304628 if (drm_rotation_90_or_270(pstate->rotation)) {
4629
4630 switch (wp->cpp) {
4631 case 1:
4632 wp->y_min_scanlines = 16;
4633 break;
4634 case 2:
4635 wp->y_min_scanlines = 8;
4636 break;
4637 case 4:
4638 wp->y_min_scanlines = 4;
4639 break;
4640 default:
4641 MISSING_CASE(wp->cpp);
4642 return -EINVAL;
4643 }
4644 } else {
4645 wp->y_min_scanlines = 4;
4646 }
4647
4648 if (apply_memory_bw_wa)
4649 wp->y_min_scanlines *= 2;
4650
4651 wp->plane_bytes_per_line = wp->width * wp->cpp;
4652 if (wp->y_tiled) {
4653 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004654 wp->y_min_scanlines,
4655 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304656
4657 if (INTEL_GEN(dev_priv) >= 10)
4658 interm_pbpl++;
4659
4660 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4661 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004662 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004663 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4664 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304665 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4666 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004667 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4668 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304669 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4670 }
4671
4672 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4673 wp->plane_blocks_per_line);
4674 wp->linetime_us = fixed16_to_u32_round_up(
4675 intel_get_linetime_us(cstate));
4676
4677 return 0;
4678}
4679
Matt Roperd8e87492018-12-11 09:31:07 -08004680static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
4681 const struct intel_plane_state *intel_pstate,
4682 int level,
4683 const struct skl_wm_params *wp,
4684 const struct skl_wm_level *result_prev,
4685 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004686{
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004687 struct drm_i915_private *dev_priv =
4688 to_i915(intel_pstate->base.plane->dev);
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004689 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304690 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304691 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004692 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004693 struct intel_atomic_state *state =
4694 to_intel_atomic_state(cstate->base.state);
4695 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004696
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004697 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304698 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4699 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004700 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304701 latency += 4;
4702
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304703 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004704 latency += 15;
4705
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304706 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004707 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304708 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004709 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004710 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304711 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004712
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304713 if (wp->y_tiled) {
4714 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004715 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304716 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004717 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004718 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004719 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004720 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004721 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004722 !IS_GEMINILAKE(dev_priv))
4723 selected_result = min_fixed16(method1, method2);
4724 else
4725 selected_result = method2;
4726 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004727 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004728 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004729 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004730
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304731 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304732 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304733 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004734
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004735 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4736 /* Display WA #1125: skl,bxt,kbl */
4737 if (level == 0 && wp->rc_surface)
4738 res_blocks +=
4739 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004740
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004741 /* Display WA #1126: skl,bxt,kbl */
4742 if (level >= 1 && level <= 7) {
4743 if (wp->y_tiled) {
4744 res_blocks +=
4745 fixed16_to_u32_round_up(wp->y_tile_minimum);
4746 res_lines += wp->y_min_scanlines;
4747 } else {
4748 res_blocks++;
4749 }
4750
4751 /*
4752 * Make sure result blocks for higher latency levels are
4753 * atleast as high as level below the current level.
4754 * Assumption in DDB algorithm optimization for special
4755 * cases. Also covers Display WA #1125 for RC.
4756 */
4757 if (result_prev->plane_res_b > res_blocks)
4758 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004759 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004760 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004761
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004762 /* The number of lines are ignored for the level 0 watermark. */
Matt Roperd8e87492018-12-11 09:31:07 -08004763 if (level > 0 && res_lines > 31)
4764 return;
4765
4766 /*
4767 * If res_lines is valid, assume we can use this watermark level
4768 * for now. We'll come back and disable it after we calculate the
4769 * DDB allocation if it turns out we don't actually have enough
4770 * blocks to satisfy it.
4771 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304772 result->plane_res_b = res_blocks;
4773 result->plane_res_l = res_lines;
4774 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004775}
4776
Matt Roperd8e87492018-12-11 09:31:07 -08004777static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004778skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304779 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304780 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004781 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004782{
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004783 struct drm_i915_private *dev_priv =
4784 to_i915(intel_pstate->base.plane->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304785 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004786 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004787
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304788 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004789 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304790
Matt Roperd8e87492018-12-11 09:31:07 -08004791 skl_compute_plane_wm(cstate, intel_pstate, level, wm_params,
4792 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004793
4794 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304795 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004796}
4797
Damien Lespiau407b50f2014-11-04 17:06:57 +00004798static uint32_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004799skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004800{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304801 struct drm_atomic_state *state = cstate->base.state;
4802 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304803 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304804 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004805
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304806 linetime_us = intel_get_linetime_us(cstate);
4807
4808 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004809 return 0;
4810
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304811 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304812
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304813 /* Display WA #1135: bxt:ALL GLK:ALL */
4814 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4815 dev_priv->ipc_enabled)
4816 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304817
4818 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004819}
4820
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004821static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004822 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004823 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004824{
Kumar, Maheshca476672017-08-17 19:15:24 +05304825 struct drm_device *dev = cstate->base.crtc->dev;
4826 const struct drm_i915_private *dev_priv = to_i915(dev);
4827 uint16_t trans_min, trans_y_tile_min;
4828 const uint16_t trans_amount = 10; /* This is configurable amount */
Paulo Zanonicbacc792018-10-04 16:15:58 -07004829 uint16_t wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004830
Kumar, Maheshca476672017-08-17 19:15:24 +05304831 /* Transition WM are not recommended by HW team for GEN9 */
4832 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004833 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304834
4835 /* Transition WM don't make any sense if ipc is disabled */
4836 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004837 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304838
Paulo Zanoni91961a82018-10-04 16:15:56 -07004839 trans_min = 14;
4840 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304841 trans_min = 4;
4842
4843 trans_offset_b = trans_min + trans_amount;
4844
Paulo Zanonicbacc792018-10-04 16:15:58 -07004845 /*
4846 * The spec asks for Selected Result Blocks for wm0 (the real value),
4847 * not Result Blocks (the integer value). Pay attention to the capital
4848 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4849 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4850 * and since we later will have to get the ceiling of the sum in the
4851 * transition watermarks calculation, we can just pretend Selected
4852 * Result Blocks is Result Blocks minus 1 and it should work for the
4853 * current platforms.
4854 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004855 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004856
Kumar, Maheshca476672017-08-17 19:15:24 +05304857 if (wp->y_tiled) {
4858 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4859 wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004860 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304861 trans_offset_b;
4862 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004863 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304864
4865 /* WA BUG:1938466 add one block for non y-tile planes */
4866 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4867 res_blocks += 1;
4868
4869 }
4870
Matt Roperd8e87492018-12-11 09:31:07 -08004871 /*
4872 * Just assume we can enable the transition watermark. After
4873 * computing the DDB we'll come back and disable it if that
4874 * assumption turns out to be false.
4875 */
4876 wm->trans_wm.plane_res_b = res_blocks + 1;
4877 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004878}
4879
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004880static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004881 const struct intel_plane_state *plane_state,
4882 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004883{
Ville Syrjälä83158472018-11-27 18:57:26 +02004884 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004885 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004886 int ret;
4887
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004888 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004889 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004890 if (ret)
4891 return ret;
4892
Matt Roperd8e87492018-12-11 09:31:07 -08004893 skl_compute_wm_levels(crtc_state, plane_state, &wm_params, wm->wm);
4894 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004895
4896 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004897}
4898
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004899static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004900 const struct intel_plane_state *plane_state,
4901 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004902{
Ville Syrjälä83158472018-11-27 18:57:26 +02004903 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
4904 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004905 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004906
Ville Syrjälä83158472018-11-27 18:57:26 +02004907 wm->is_planar = true;
4908
4909 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004910 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004911 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004912 if (ret)
4913 return ret;
4914
Matt Roperd8e87492018-12-11 09:31:07 -08004915 skl_compute_wm_levels(crtc_state, plane_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004916
4917 return 0;
4918}
4919
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004920static int skl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004921 struct intel_crtc_state *crtc_state,
4922 const struct intel_plane_state *plane_state)
4923{
4924 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4925 const struct drm_framebuffer *fb = plane_state->base.fb;
4926 enum plane_id plane_id = plane->id;
4927 int ret;
4928
4929 if (!intel_wm_plane_visible(crtc_state, plane_state))
4930 return 0;
4931
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004932 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004933 plane_id, 0);
4934 if (ret)
4935 return ret;
4936
4937 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004938 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004939 plane_id);
4940 if (ret)
4941 return ret;
4942 }
4943
4944 return 0;
4945}
4946
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004947static int icl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004948 struct intel_crtc_state *crtc_state,
4949 const struct intel_plane_state *plane_state)
4950{
4951 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
4952 int ret;
4953
4954 /* Watermarks calculated in master */
4955 if (plane_state->slave)
4956 return 0;
4957
4958 if (plane_state->linked_plane) {
4959 const struct drm_framebuffer *fb = plane_state->base.fb;
4960 enum plane_id y_plane_id = plane_state->linked_plane->id;
4961
4962 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
4963 WARN_ON(!fb->format->is_yuv ||
4964 fb->format->num_planes == 1);
4965
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004966 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004967 y_plane_id, 0);
4968 if (ret)
4969 return ret;
4970
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004971 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004972 plane_id, 1);
4973 if (ret)
4974 return ret;
4975 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004976 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004977 plane_id, 0);
4978 if (ret)
4979 return ret;
4980 }
4981
4982 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004983}
4984
Matt Roper55994c22016-05-12 07:06:08 -07004985static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
Matt Roper55994c22016-05-12 07:06:08 -07004986 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004987{
Ville Syrjälä83158472018-11-27 18:57:26 +02004988 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304989 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304990 struct drm_plane *plane;
4991 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07004992 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004993
Lyudea62163e2016-10-04 14:28:20 -04004994 /*
4995 * We'll only calculate watermarks for planes that are actually
4996 * enabled, so make sure all other planes are set as disabled.
4997 */
4998 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4999
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305000 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5001 const struct intel_plane_state *intel_pstate =
5002 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305003
Ville Syrjälä83158472018-11-27 18:57:26 +02005004 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005005 ret = icl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005006 cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005007 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005008 ret = skl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005009 cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305010 if (ret)
5011 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005012 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305013
Matt Roper024c9042015-09-24 15:53:11 -07005014 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005015
Matt Roper55994c22016-05-12 07:06:08 -07005016 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005017}
5018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005019static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5020 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005021 const struct skl_ddb_entry *entry)
5022{
5023 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005024 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005025 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005026 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005027}
5028
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005029static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5030 i915_reg_t reg,
5031 const struct skl_wm_level *level)
5032{
5033 uint32_t val = 0;
5034
5035 if (level->plane_en) {
5036 val |= PLANE_WM_EN;
5037 val |= level->plane_res_b;
5038 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
5039 }
5040
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005041 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005042}
5043
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005044void skl_write_plane_wm(struct intel_plane *plane,
5045 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005046{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005047 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005048 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005049 enum plane_id plane_id = plane->id;
5050 enum pipe pipe = plane->pipe;
5051 const struct skl_plane_wm *wm =
5052 &crtc_state->wm.skl.optimal.planes[plane_id];
5053 const struct skl_ddb_entry *ddb_y =
5054 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5055 const struct skl_ddb_entry *ddb_uv =
5056 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005057
5058 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005059 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005060 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005061 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005062 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005063 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005064
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005065 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005066 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005067 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5068 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305069 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005070
5071 if (wm->is_planar)
5072 swap(ddb_y, ddb_uv);
5073
5074 skl_ddb_entry_write(dev_priv,
5075 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5076 skl_ddb_entry_write(dev_priv,
5077 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005078}
5079
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005080void skl_write_cursor_wm(struct intel_plane *plane,
5081 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005082{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005083 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005084 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005085 enum plane_id plane_id = plane->id;
5086 enum pipe pipe = plane->pipe;
5087 const struct skl_plane_wm *wm =
5088 &crtc_state->wm.skl.optimal.planes[plane_id];
5089 const struct skl_ddb_entry *ddb =
5090 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005091
5092 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005093 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5094 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005095 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005096 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005097
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005098 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005099}
5100
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005101bool skl_wm_level_equals(const struct skl_wm_level *l1,
5102 const struct skl_wm_level *l2)
5103{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005104 return l1->plane_en == l2->plane_en &&
5105 l1->plane_res_l == l2->plane_res_l &&
5106 l1->plane_res_b == l2->plane_res_b;
5107}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005108
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005109static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5110 const struct skl_plane_wm *wm1,
5111 const struct skl_plane_wm *wm2)
5112{
5113 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005114
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005115 for (level = 0; level <= max_level; level++) {
5116 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5117 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5118 return false;
5119 }
5120
5121 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005122}
5123
Lyude27082492016-08-24 07:48:10 +02005124static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5125 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005126{
Lyude27082492016-08-24 07:48:10 +02005127 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005128}
5129
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005130bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
5131 const struct skl_ddb_entry entries[],
5132 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005133{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005134 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005135
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005136 for (i = 0; i < num_entries; i++) {
5137 if (i != ignore_idx &&
5138 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005139 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005140 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005141
Lyude27082492016-08-24 07:48:10 +02005142 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005143}
5144
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005145static int skl_update_pipe_wm(struct intel_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005146 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005147 struct skl_pipe_wm *pipe_wm, /* out */
5148 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005149{
Matt Roper55994c22016-05-12 07:06:08 -07005150 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005151
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005152 ret = skl_build_pipe_wm(cstate, pipe_wm);
Matt Roper55994c22016-05-12 07:06:08 -07005153 if (ret)
5154 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005155
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005156 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005157 *changed = false;
5158 else
5159 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005160
Matt Roper55994c22016-05-12 07:06:08 -07005161 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005162}
5163
Matt Roper9b613022016-06-27 16:42:44 -07005164static uint32_t
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005165pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005166{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005167 struct intel_crtc *crtc;
5168 struct intel_crtc_state *cstate;
Matt Roper9b613022016-06-27 16:42:44 -07005169 uint32_t i, ret = 0;
5170
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005171 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5172 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005173
5174 return ret;
5175}
5176
Jani Nikulabb7791b2016-10-04 12:29:17 +03005177static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005178skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5179 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005180{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005181 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5182 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5183 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5184 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005185
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005186 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5187 struct intel_plane_state *plane_state;
5188 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005189
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005190 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5191 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5192 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5193 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005194 continue;
5195
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005196 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005197 if (IS_ERR(plane_state))
5198 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005199
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005200 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005201 }
5202
5203 return 0;
5204}
5205
5206static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005207skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005208{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005209 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5210 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005211 struct intel_crtc_state *old_crtc_state;
5212 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305213 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305214 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005215
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005216 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5217
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005218 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005219 new_crtc_state, i) {
5220 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005221 if (ret)
5222 return ret;
5223
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005224 ret = skl_ddb_add_affected_planes(old_crtc_state,
5225 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005226 if (ret)
5227 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005228 }
5229
5230 return 0;
5231}
5232
Matt Roper2722efb2016-08-17 15:55:55 -04005233static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005234skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005235{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005236 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5237 const struct intel_crtc_state *old_crtc_state;
5238 const struct intel_crtc_state *new_crtc_state;
5239 struct intel_plane *plane;
5240 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005241 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005242
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005243 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5244 new_crtc_state, i) {
5245 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5246 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005247 const struct skl_ddb_entry *old, *new;
5248
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005249 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5250 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005251
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005252 if (skl_ddb_entry_equal(old, new))
5253 continue;
5254
Paulo Zanonib9117142018-10-04 16:16:00 -07005255 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005256 plane->base.base.id, plane->base.name,
Paulo Zanonib9117142018-10-04 16:16:00 -07005257 old->start, old->end,
5258 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005259 }
5260 }
5261}
5262
Matt Roper98d39492016-05-12 07:06:03 -07005263static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005264skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005265{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005266 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305267 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005268 struct intel_crtc *crtc;
5269 struct intel_crtc_state *crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305270 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005271 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005272
5273 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005274 * When we distrust bios wm we always need to recompute to set the
5275 * expected DDB allocations for each CRTC.
5276 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305277 if (dev_priv->wm.distrust_bios_wm)
5278 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005279
5280 /*
Matt Roper98d39492016-05-12 07:06:03 -07005281 * If this transaction isn't actually touching any CRTC's, don't
5282 * bother with watermark calculation. Note that if we pass this
5283 * test, we're guaranteed to hold at least one CRTC state mutex,
5284 * which means we can safely use values like dev_priv->active_crtcs
5285 * since any racing commits that want to update them would need to
5286 * hold _all_ CRTC state mutexes.
5287 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005288 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305289 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005290
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305291 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005292 return 0;
5293
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305294 /*
5295 * If this is our first atomic update following hardware readout,
5296 * we can't trust the DDB that the BIOS programmed for us. Let's
5297 * pretend that all pipes switched active status so that we'll
5298 * ensure a full DDB recompute.
5299 */
5300 if (dev_priv->wm.distrust_bios_wm) {
5301 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005302 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305303 if (ret)
5304 return ret;
5305
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005306 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305307
5308 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005309 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305310 * we're doing a modeset; make sure this field is always
5311 * initialized during the sanitization process that happens
5312 * on the first commit too.
5313 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005314 if (!state->modeset)
5315 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305316 }
5317
5318 /*
5319 * If the modeset changes which CRTC's are active, we need to
5320 * recompute the DDB allocation for *all* active pipes, even
5321 * those that weren't otherwise being modified in any way by this
5322 * atomic commit. Due to the shrinking of the per-pipe allocations
5323 * when new active CRTC's are added, it's possible for a pipe that
5324 * we were already using and aren't changing at all here to suddenly
5325 * become invalid if its DDB needs exceeds its new allocation.
5326 *
5327 * Note that if we wind up doing a full DDB recompute, we can't let
5328 * any other display updates race with this transaction, so we need
5329 * to grab the lock on *all* CRTC's.
5330 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005331 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305332 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005333 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305334 }
5335
5336 /*
5337 * We're not recomputing for the pipes not included in the commit, so
5338 * make sure we start with the current state.
5339 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005340 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5341 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5342 if (IS_ERR(crtc_state))
5343 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305344 }
5345
5346 return 0;
5347}
5348
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005349/*
5350 * To make sure the cursor watermark registers are always consistent
5351 * with our computed state the following scenario needs special
5352 * treatment:
5353 *
5354 * 1. enable cursor
5355 * 2. move cursor entirely offscreen
5356 * 3. disable cursor
5357 *
5358 * Step 2. does call .disable_plane() but does not zero the watermarks
5359 * (since we consider an offscreen cursor still active for the purposes
5360 * of watermarks). Step 3. would not normally call .disable_plane()
5361 * because the actual plane visibility isn't changing, and we don't
5362 * deallocate the cursor ddb until the pipe gets disabled. So we must
5363 * force step 3. to call .disable_plane() to update the watermark
5364 * registers properly.
5365 *
5366 * Other planes do not suffer from this issues as their watermarks are
5367 * calculated based on the actual plane visibility. The only time this
5368 * can trigger for the other planes is during the initial readout as the
5369 * default value of the watermarks registers is not zero.
5370 */
5371static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5372 struct intel_crtc *crtc)
5373{
5374 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5375 const struct intel_crtc_state *old_crtc_state =
5376 intel_atomic_get_old_crtc_state(state, crtc);
5377 struct intel_crtc_state *new_crtc_state =
5378 intel_atomic_get_new_crtc_state(state, crtc);
5379 struct intel_plane *plane;
5380
5381 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5382 struct intel_plane_state *plane_state;
5383 enum plane_id plane_id = plane->id;
5384
5385 /*
5386 * Force a full wm update for every plane on modeset.
5387 * Required because the reset value of the wm registers
5388 * is non-zero, whereas we want all disabled planes to
5389 * have zero watermarks. So if we turn off the relevant
5390 * power well the hardware state will go out of sync
5391 * with the software state.
5392 */
5393 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5394 skl_plane_wm_equals(dev_priv,
5395 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5396 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5397 continue;
5398
5399 plane_state = intel_atomic_get_plane_state(state, plane);
5400 if (IS_ERR(plane_state))
5401 return PTR_ERR(plane_state);
5402
5403 new_crtc_state->update_planes |= BIT(plane_id);
5404 }
5405
5406 return 0;
5407}
5408
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305409static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005410skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305411{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005412 struct intel_crtc *crtc;
5413 struct intel_crtc_state *cstate;
5414 struct intel_crtc_state *old_crtc_state;
5415 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305416 struct skl_pipe_wm *pipe_wm;
5417 bool changed = false;
5418 int ret, i;
5419
Matt Roper734fa012016-05-12 15:11:40 -07005420 /* Clear all dirty flags */
5421 results->dirty_pipes = 0;
5422
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305423 ret = skl_ddb_add_affected_pipes(state, &changed);
5424 if (ret || !changed)
5425 return ret;
5426
Matt Roper734fa012016-05-12 15:11:40 -07005427 /*
5428 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005429 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005430 * weren't otherwise being modified (and set bits in dirty_pipes) if
5431 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005432 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005433 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5434 cstate, i) {
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005435 const struct skl_pipe_wm *old_pipe_wm =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005436 &old_crtc_state->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005437
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005438 pipe_wm = &cstate->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005439 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm, &changed);
5440 if (ret)
5441 return ret;
5442
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005443 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005444 if (ret)
5445 return ret;
5446
5447 if (changed)
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005448 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005449 }
5450
Matt Roperd8e87492018-12-11 09:31:07 -08005451 ret = skl_compute_ddb(state);
5452 if (ret)
5453 return ret;
5454
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005455 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005456
Matt Roper98d39492016-05-12 07:06:03 -07005457 return 0;
5458}
5459
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005460static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5461 struct intel_crtc_state *cstate)
5462{
5463 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5464 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5465 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5466 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005467
5468 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5469 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005470
5471 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5472}
5473
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005474static void skl_initial_wm(struct intel_atomic_state *state,
5475 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005476{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005477 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005478 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005479 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305480 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005481
Ville Syrjälä432081b2016-10-31 22:37:03 +02005482 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005483 return;
5484
Matt Roper734fa012016-05-12 15:11:40 -07005485 mutex_lock(&dev_priv->wm.wm_mutex);
5486
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005487 if (cstate->base.active_changed)
5488 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005489
Matt Roper734fa012016-05-12 15:11:40 -07005490 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005491}
5492
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005493static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005494 struct intel_wm_config *config)
5495{
5496 struct intel_crtc *crtc;
5497
5498 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005499 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005500 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5501
5502 if (!wm->pipe_enabled)
5503 continue;
5504
5505 config->sprites_enabled |= wm->sprites_enabled;
5506 config->sprites_scaled |= wm->sprites_scaled;
5507 config->num_pipes_active++;
5508 }
5509}
5510
Matt Ropered4a6a72016-02-23 17:20:13 -08005511static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005512{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005513 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005514 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005515 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005516 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005517 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005518
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005519 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005520
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005521 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5522 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005523
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005524 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005525 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005526 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005527 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5528 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005529
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005530 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005531 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005532 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005533 }
5534
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005535 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005536 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005537
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005538 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005539
Imre Deak820c1982013-12-17 14:46:36 +02005540 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005541}
5542
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005543static void ilk_initial_watermarks(struct intel_atomic_state *state,
5544 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005545{
Matt Ropered4a6a72016-02-23 17:20:13 -08005546 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5547 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005548
Matt Ropered4a6a72016-02-23 17:20:13 -08005549 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005550 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005551 ilk_program_watermarks(dev_priv);
5552 mutex_unlock(&dev_priv->wm.wm_mutex);
5553}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005554
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005555static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5556 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005557{
5558 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5559 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5560
5561 mutex_lock(&dev_priv->wm.wm_mutex);
5562 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005563 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005564 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005565 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005566 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005567}
5568
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005569static inline void skl_wm_level_from_reg_val(uint32_t val,
5570 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005571{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005572 level->plane_en = val & PLANE_WM_EN;
5573 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5574 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5575 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005576}
5577
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005578void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005579 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005580{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005581 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5582 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005583 int level, max_level;
5584 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005585 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005586
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005587 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005588
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005589 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005590 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005591
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005592 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005593 if (plane_id != PLANE_CURSOR)
5594 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005595 else
5596 val = I915_READ(CUR_WM(pipe, level));
5597
5598 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5599 }
5600
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005601 if (plane_id != PLANE_CURSOR)
5602 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005603 else
5604 val = I915_READ(CUR_WM_TRANS(pipe));
5605
5606 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5607 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005608
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005609 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005610 return;
5611
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005612 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005613}
5614
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005615void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005616{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305617 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005618 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005619 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005620 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005621
Damien Lespiaua269c582014-11-04 17:06:49 +00005622 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005623 for_each_intel_crtc(&dev_priv->drm, crtc) {
5624 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005625
5626 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5627
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005628 if (crtc->active)
5629 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005630 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005631
Matt Roper279e99d2016-05-12 07:06:02 -07005632 if (dev_priv->active_crtcs) {
5633 /* Fully recompute DDB on first atomic commit */
5634 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005635 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005636}
5637
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005638static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005639{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005640 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005641 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005642 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005643 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005644 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005645 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005646 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005647 [PIPE_A] = WM0_PIPEA_ILK,
5648 [PIPE_B] = WM0_PIPEB_ILK,
5649 [PIPE_C] = WM0_PIPEC_IVB,
5650 };
5651
5652 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005653 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005654 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005655
Ville Syrjälä15606532016-05-13 17:55:17 +03005656 memset(active, 0, sizeof(*active));
5657
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005658 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005659
5660 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005661 u32 tmp = hw->wm_pipe[pipe];
5662
5663 /*
5664 * For active pipes LP0 watermark is marked as
5665 * enabled, and LP1+ watermaks as disabled since
5666 * we can't really reverse compute them in case
5667 * multiple pipes are active.
5668 */
5669 active->wm[0].enable = true;
5670 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5671 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5672 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5673 active->linetime = hw->wm_linetime[pipe];
5674 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005675 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005676
5677 /*
5678 * For inactive pipes, all watermark levels
5679 * should be marked as enabled but zeroed,
5680 * which is what we'd compute them to.
5681 */
5682 for (level = 0; level <= max_level; level++)
5683 active->wm[level].enable = true;
5684 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005685
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005686 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005687}
5688
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005689#define _FW_WM(value, plane) \
5690 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5691#define _FW_WM_VLV(value, plane) \
5692 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5693
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005694static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5695 struct g4x_wm_values *wm)
5696{
5697 uint32_t tmp;
5698
5699 tmp = I915_READ(DSPFW1);
5700 wm->sr.plane = _FW_WM(tmp, SR);
5701 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5702 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5703 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5704
5705 tmp = I915_READ(DSPFW2);
5706 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5707 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5708 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5709 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5710 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5711 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5712
5713 tmp = I915_READ(DSPFW3);
5714 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5715 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5716 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5717 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5718}
5719
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005720static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5721 struct vlv_wm_values *wm)
5722{
5723 enum pipe pipe;
5724 uint32_t tmp;
5725
5726 for_each_pipe(dev_priv, pipe) {
5727 tmp = I915_READ(VLV_DDL(pipe));
5728
Ville Syrjälä1b313892016-11-28 19:37:08 +02005729 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005730 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005731 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005732 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005733 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005734 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005735 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005736 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5737 }
5738
5739 tmp = I915_READ(DSPFW1);
5740 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005741 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5742 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5743 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005744
5745 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005746 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5747 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5748 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005749
5750 tmp = I915_READ(DSPFW3);
5751 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5752
5753 if (IS_CHERRYVIEW(dev_priv)) {
5754 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005755 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5756 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005757
5758 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005759 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5760 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005761
5762 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005763 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5764 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005765
5766 tmp = I915_READ(DSPHOWM);
5767 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005768 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5769 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5770 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5771 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5772 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5773 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5774 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5775 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5776 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005777 } else {
5778 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005779 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5780 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005781
5782 tmp = I915_READ(DSPHOWM);
5783 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005784 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5785 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5786 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5787 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5788 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5789 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005790 }
5791}
5792
5793#undef _FW_WM
5794#undef _FW_WM_VLV
5795
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005796void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005797{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005798 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5799 struct intel_crtc *crtc;
5800
5801 g4x_read_wm_values(dev_priv, wm);
5802
5803 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5804
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005805 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005806 struct intel_crtc_state *crtc_state =
5807 to_intel_crtc_state(crtc->base.state);
5808 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5809 struct g4x_pipe_wm *raw;
5810 enum pipe pipe = crtc->pipe;
5811 enum plane_id plane_id;
5812 int level, max_level;
5813
5814 active->cxsr = wm->cxsr;
5815 active->hpll_en = wm->hpll_en;
5816 active->fbc_en = wm->fbc_en;
5817
5818 active->sr = wm->sr;
5819 active->hpll = wm->hpll;
5820
5821 for_each_plane_id_on_crtc(crtc, plane_id) {
5822 active->wm.plane[plane_id] =
5823 wm->pipe[pipe].plane[plane_id];
5824 }
5825
5826 if (wm->cxsr && wm->hpll_en)
5827 max_level = G4X_WM_LEVEL_HPLL;
5828 else if (wm->cxsr)
5829 max_level = G4X_WM_LEVEL_SR;
5830 else
5831 max_level = G4X_WM_LEVEL_NORMAL;
5832
5833 level = G4X_WM_LEVEL_NORMAL;
5834 raw = &crtc_state->wm.g4x.raw[level];
5835 for_each_plane_id_on_crtc(crtc, plane_id)
5836 raw->plane[plane_id] = active->wm.plane[plane_id];
5837
5838 if (++level > max_level)
5839 goto out;
5840
5841 raw = &crtc_state->wm.g4x.raw[level];
5842 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5843 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5844 raw->plane[PLANE_SPRITE0] = 0;
5845 raw->fbc = active->sr.fbc;
5846
5847 if (++level > max_level)
5848 goto out;
5849
5850 raw = &crtc_state->wm.g4x.raw[level];
5851 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5852 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5853 raw->plane[PLANE_SPRITE0] = 0;
5854 raw->fbc = active->hpll.fbc;
5855
5856 out:
5857 for_each_plane_id_on_crtc(crtc, plane_id)
5858 g4x_raw_plane_wm_set(crtc_state, level,
5859 plane_id, USHRT_MAX);
5860 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5861
5862 crtc_state->wm.g4x.optimal = *active;
5863 crtc_state->wm.g4x.intermediate = *active;
5864
5865 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5866 pipe_name(pipe),
5867 wm->pipe[pipe].plane[PLANE_PRIMARY],
5868 wm->pipe[pipe].plane[PLANE_CURSOR],
5869 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5870 }
5871
5872 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5873 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5874 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5875 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5876 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5877 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5878}
5879
5880void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5881{
5882 struct intel_plane *plane;
5883 struct intel_crtc *crtc;
5884
5885 mutex_lock(&dev_priv->wm.wm_mutex);
5886
5887 for_each_intel_plane(&dev_priv->drm, plane) {
5888 struct intel_crtc *crtc =
5889 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5890 struct intel_crtc_state *crtc_state =
5891 to_intel_crtc_state(crtc->base.state);
5892 struct intel_plane_state *plane_state =
5893 to_intel_plane_state(plane->base.state);
5894 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5895 enum plane_id plane_id = plane->id;
5896 int level;
5897
5898 if (plane_state->base.visible)
5899 continue;
5900
5901 for (level = 0; level < 3; level++) {
5902 struct g4x_pipe_wm *raw =
5903 &crtc_state->wm.g4x.raw[level];
5904
5905 raw->plane[plane_id] = 0;
5906 wm_state->wm.plane[plane_id] = 0;
5907 }
5908
5909 if (plane_id == PLANE_PRIMARY) {
5910 for (level = 0; level < 3; level++) {
5911 struct g4x_pipe_wm *raw =
5912 &crtc_state->wm.g4x.raw[level];
5913 raw->fbc = 0;
5914 }
5915
5916 wm_state->sr.fbc = 0;
5917 wm_state->hpll.fbc = 0;
5918 wm_state->fbc_en = false;
5919 }
5920 }
5921
5922 for_each_intel_crtc(&dev_priv->drm, crtc) {
5923 struct intel_crtc_state *crtc_state =
5924 to_intel_crtc_state(crtc->base.state);
5925
5926 crtc_state->wm.g4x.intermediate =
5927 crtc_state->wm.g4x.optimal;
5928 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5929 }
5930
5931 g4x_program_watermarks(dev_priv);
5932
5933 mutex_unlock(&dev_priv->wm.wm_mutex);
5934}
5935
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005936void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005937{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005938 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005939 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005940 u32 val;
5941
5942 vlv_read_wm_values(dev_priv, wm);
5943
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005944 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5945 wm->level = VLV_WM_LEVEL_PM2;
5946
5947 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005948 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005949
5950 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5951 if (val & DSP_MAXFIFO_PM5_ENABLE)
5952 wm->level = VLV_WM_LEVEL_PM5;
5953
Ville Syrjälä58590c12015-09-08 21:05:12 +03005954 /*
5955 * If DDR DVFS is disabled in the BIOS, Punit
5956 * will never ack the request. So if that happens
5957 * assume we don't have to enable/disable DDR DVFS
5958 * dynamically. To test that just set the REQ_ACK
5959 * bit to poke the Punit, but don't change the
5960 * HIGH/LOW bits so that we don't actually change
5961 * the current state.
5962 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005963 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005964 val |= FORCE_DDR_FREQ_REQ_ACK;
5965 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5966
5967 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5968 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5969 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5970 "assuming DDR DVFS is disabled\n");
5971 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5972 } else {
5973 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5974 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5975 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5976 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005977
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005978 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005979 }
5980
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005981 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02005982 struct intel_crtc_state *crtc_state =
5983 to_intel_crtc_state(crtc->base.state);
5984 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5985 const struct vlv_fifo_state *fifo_state =
5986 &crtc_state->wm.vlv.fifo_state;
5987 enum pipe pipe = crtc->pipe;
5988 enum plane_id plane_id;
5989 int level;
5990
5991 vlv_get_fifo_size(crtc_state);
5992
5993 active->num_levels = wm->level + 1;
5994 active->cxsr = wm->cxsr;
5995
Ville Syrjäläff32c542017-03-02 19:14:57 +02005996 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005997 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005998 &crtc_state->wm.vlv.raw[level];
5999
6000 active->sr[level].plane = wm->sr.plane;
6001 active->sr[level].cursor = wm->sr.cursor;
6002
6003 for_each_plane_id_on_crtc(crtc, plane_id) {
6004 active->wm[level].plane[plane_id] =
6005 wm->pipe[pipe].plane[plane_id];
6006
6007 raw->plane[plane_id] =
6008 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6009 fifo_state->plane[plane_id]);
6010 }
6011 }
6012
6013 for_each_plane_id_on_crtc(crtc, plane_id)
6014 vlv_raw_plane_wm_set(crtc_state, level,
6015 plane_id, USHRT_MAX);
6016 vlv_invalidate_wms(crtc, active, level);
6017
6018 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006019 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006020
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006021 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006022 pipe_name(pipe),
6023 wm->pipe[pipe].plane[PLANE_PRIMARY],
6024 wm->pipe[pipe].plane[PLANE_CURSOR],
6025 wm->pipe[pipe].plane[PLANE_SPRITE0],
6026 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006027 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006028
6029 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6030 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6031}
6032
Ville Syrjälä602ae832017-03-02 19:15:02 +02006033void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6034{
6035 struct intel_plane *plane;
6036 struct intel_crtc *crtc;
6037
6038 mutex_lock(&dev_priv->wm.wm_mutex);
6039
6040 for_each_intel_plane(&dev_priv->drm, plane) {
6041 struct intel_crtc *crtc =
6042 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6043 struct intel_crtc_state *crtc_state =
6044 to_intel_crtc_state(crtc->base.state);
6045 struct intel_plane_state *plane_state =
6046 to_intel_plane_state(plane->base.state);
6047 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6048 const struct vlv_fifo_state *fifo_state =
6049 &crtc_state->wm.vlv.fifo_state;
6050 enum plane_id plane_id = plane->id;
6051 int level;
6052
6053 if (plane_state->base.visible)
6054 continue;
6055
6056 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006057 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006058 &crtc_state->wm.vlv.raw[level];
6059
6060 raw->plane[plane_id] = 0;
6061
6062 wm_state->wm[level].plane[plane_id] =
6063 vlv_invert_wm_value(raw->plane[plane_id],
6064 fifo_state->plane[plane_id]);
6065 }
6066 }
6067
6068 for_each_intel_crtc(&dev_priv->drm, crtc) {
6069 struct intel_crtc_state *crtc_state =
6070 to_intel_crtc_state(crtc->base.state);
6071
6072 crtc_state->wm.vlv.intermediate =
6073 crtc_state->wm.vlv.optimal;
6074 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6075 }
6076
6077 vlv_program_watermarks(dev_priv);
6078
6079 mutex_unlock(&dev_priv->wm.wm_mutex);
6080}
6081
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006082/*
6083 * FIXME should probably kill this and improve
6084 * the real watermark readout/sanitation instead
6085 */
6086static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6087{
6088 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6089 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6090 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6091
6092 /*
6093 * Don't touch WM1S_LP_EN here.
6094 * Doing so could cause underruns.
6095 */
6096}
6097
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006098void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006099{
Imre Deak820c1982013-12-17 14:46:36 +02006100 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006101 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006102
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006103 ilk_init_lp_watermarks(dev_priv);
6104
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006105 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006106 ilk_pipe_wm_get_hw_state(crtc);
6107
6108 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6109 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6110 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6111
6112 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006113 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006114 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6115 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6116 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006117
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006118 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006119 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6120 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006121 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006122 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6123 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006124
6125 hw->enable_fbc_wm =
6126 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6127}
6128
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006129/**
6130 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006131 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006132 *
6133 * Calculate watermark values for the various WM regs based on current mode
6134 * and plane configuration.
6135 *
6136 * There are several cases to deal with here:
6137 * - normal (i.e. non-self-refresh)
6138 * - self-refresh (SR) mode
6139 * - lines are large relative to FIFO size (buffer can hold up to 2)
6140 * - lines are small relative to FIFO size (buffer can hold more than 2
6141 * lines), so need to account for TLB latency
6142 *
6143 * The normal calculation is:
6144 * watermark = dotclock * bytes per pixel * latency
6145 * where latency is platform & configuration dependent (we assume pessimal
6146 * values here).
6147 *
6148 * The SR calculation is:
6149 * watermark = (trunc(latency/line time)+1) * surface width *
6150 * bytes per pixel
6151 * where
6152 * line time = htotal / dotclock
6153 * surface width = hdisplay for normal plane and 64 for cursor
6154 * and latency is assumed to be high, as above.
6155 *
6156 * The final value programmed to the register should always be rounded up,
6157 * and include an extra 2 entries to account for clock crossings.
6158 *
6159 * We don't use the sprite, so we can ignore that. And on Crestline we have
6160 * to set the non-SR watermarks to 8.
6161 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006162void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006163{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006165
6166 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006167 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006168}
6169
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306170void intel_enable_ipc(struct drm_i915_private *dev_priv)
6171{
6172 u32 val;
6173
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006174 if (!HAS_IPC(dev_priv))
6175 return;
6176
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306177 val = I915_READ(DISP_ARB_CTL2);
6178
6179 if (dev_priv->ipc_enabled)
6180 val |= DISP_IPC_ENABLE;
6181 else
6182 val &= ~DISP_IPC_ENABLE;
6183
6184 I915_WRITE(DISP_ARB_CTL2, val);
6185}
6186
6187void intel_init_ipc(struct drm_i915_private *dev_priv)
6188{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306189 if (!HAS_IPC(dev_priv))
6190 return;
6191
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006192 /* Display WA #1141: SKL:all KBL:all CFL */
6193 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6194 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6195 else
6196 dev_priv->ipc_enabled = true;
6197
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306198 intel_enable_ipc(dev_priv);
6199}
6200
Jani Nikulae2828912016-01-18 09:19:47 +02006201/*
Daniel Vetter92703882012-08-09 16:46:01 +02006202 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006203 */
6204DEFINE_SPINLOCK(mchdev_lock);
6205
6206/* Global for IPS driver to get at the current i915 device. Protected by
6207 * mchdev_lock. */
6208static struct drm_i915_private *i915_mch_dev;
6209
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006210bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006211{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006212 u16 rgvswctl;
6213
Chris Wilson67520412017-03-02 13:28:01 +00006214 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006215
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006216 rgvswctl = I915_READ16(MEMSWCTL);
6217 if (rgvswctl & MEMCTL_CMD_STS) {
6218 DRM_DEBUG("gpu busy, RCS change rejected\n");
6219 return false; /* still busy with another command */
6220 }
6221
6222 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6223 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6224 I915_WRITE16(MEMSWCTL, rgvswctl);
6225 POSTING_READ16(MEMSWCTL);
6226
6227 rgvswctl |= MEMCTL_CMD_STS;
6228 I915_WRITE16(MEMSWCTL, rgvswctl);
6229
6230 return true;
6231}
6232
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006233static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006234{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006235 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006236 u8 fmax, fmin, fstart, vstart;
6237
Daniel Vetter92703882012-08-09 16:46:01 +02006238 spin_lock_irq(&mchdev_lock);
6239
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006240 rgvmodectl = I915_READ(MEMMODECTL);
6241
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006242 /* Enable temp reporting */
6243 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6244 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6245
6246 /* 100ms RC evaluation intervals */
6247 I915_WRITE(RCUPEI, 100000);
6248 I915_WRITE(RCDNEI, 100000);
6249
6250 /* Set max/min thresholds to 90ms and 80ms respectively */
6251 I915_WRITE(RCBMAXAVG, 90000);
6252 I915_WRITE(RCBMINAVG, 80000);
6253
6254 I915_WRITE(MEMIHYST, 1);
6255
6256 /* Set up min, max, and cur for interrupt handling */
6257 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6258 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6259 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6260 MEMMODE_FSTART_SHIFT;
6261
Ville Syrjälä616847e2015-09-18 20:03:19 +03006262 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006263 PXVFREQ_PX_SHIFT;
6264
Daniel Vetter20e4d402012-08-08 23:35:39 +02006265 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6266 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006267
Daniel Vetter20e4d402012-08-08 23:35:39 +02006268 dev_priv->ips.max_delay = fstart;
6269 dev_priv->ips.min_delay = fmin;
6270 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006271
6272 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6273 fmax, fmin, fstart);
6274
6275 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6276
6277 /*
6278 * Interrupts will be enabled in ironlake_irq_postinstall
6279 */
6280
6281 I915_WRITE(VIDSTART, vstart);
6282 POSTING_READ(VIDSTART);
6283
6284 rgvmodectl |= MEMMODE_SWMODE_EN;
6285 I915_WRITE(MEMMODECTL, rgvmodectl);
6286
Daniel Vetter92703882012-08-09 16:46:01 +02006287 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006288 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006289 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006290
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006291 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006292
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006293 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6294 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006295 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006296 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006297 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006298
6299 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006300}
6301
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006302static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006303{
Daniel Vetter92703882012-08-09 16:46:01 +02006304 u16 rgvswctl;
6305
6306 spin_lock_irq(&mchdev_lock);
6307
6308 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006309
6310 /* Ack interrupts, disable EFC interrupt */
6311 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6312 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6313 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6314 I915_WRITE(DEIIR, DE_PCU_EVENT);
6315 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6316
6317 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006318 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006319 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006320 rgvswctl |= MEMCTL_CMD_STS;
6321 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006322 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006323
Daniel Vetter92703882012-08-09 16:46:01 +02006324 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006325}
6326
Daniel Vetteracbe9472012-07-26 11:50:05 +02006327/* There's a funny hw issue where the hw returns all 0 when reading from
6328 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6329 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6330 * all limits and the gpu stuck at whatever frequency it is at atm).
6331 */
Akash Goel74ef1172015-03-06 11:07:19 +05306332static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006333{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006334 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006335 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006336
Daniel Vetter20b46e52012-07-26 11:16:14 +02006337 /* Only set the down limit when we've reached the lowest level to avoid
6338 * getting more interrupts, otherwise leave this clear. This prevents a
6339 * race in the hw when coming out of rc6: There's a tiny window where
6340 * the hw runs at the minimal clock before selecting the desired
6341 * frequency, if the down threshold expires in that window we will not
6342 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006343 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006344 limits = (rps->max_freq_softlimit) << 23;
6345 if (val <= rps->min_freq_softlimit)
6346 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306347 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006348 limits = rps->max_freq_softlimit << 24;
6349 if (val <= rps->min_freq_softlimit)
6350 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306351 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006352
6353 return limits;
6354}
6355
Chris Wilson60548c52018-07-31 14:26:29 +01006356static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006357{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006358 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306359 u32 threshold_up = 0, threshold_down = 0; /* in % */
6360 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006361
Chris Wilson60548c52018-07-31 14:26:29 +01006362 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006363
Chris Wilson60548c52018-07-31 14:26:29 +01006364 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006365 return;
6366
6367 /* Note the units here are not exactly 1us, but 1280ns. */
6368 switch (new_power) {
6369 case LOW_POWER:
6370 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306371 ei_up = 16000;
6372 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006373
6374 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306375 ei_down = 32000;
6376 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006377 break;
6378
6379 case BETWEEN:
6380 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306381 ei_up = 13000;
6382 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006383
6384 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306385 ei_down = 32000;
6386 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006387 break;
6388
6389 case HIGH_POWER:
6390 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306391 ei_up = 10000;
6392 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006393
6394 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306395 ei_down = 32000;
6396 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006397 break;
6398 }
6399
Mika Kuoppala6067a272017-02-15 15:52:59 +02006400 /* When byt can survive without system hang with dynamic
6401 * sw freq adjustments, this restriction can be lifted.
6402 */
6403 if (IS_VALLEYVIEW(dev_priv))
6404 goto skip_hw_write;
6405
Akash Goel8a586432015-03-06 11:07:18 +05306406 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006407 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306408 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006409 GT_INTERVAL_FROM_US(dev_priv,
6410 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306411
6412 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006413 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306414 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006415 GT_INTERVAL_FROM_US(dev_priv,
6416 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306417
Chris Wilsona72b5622016-07-02 15:35:59 +01006418 I915_WRITE(GEN6_RP_CONTROL,
6419 GEN6_RP_MEDIA_TURBO |
6420 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6421 GEN6_RP_MEDIA_IS_GFX |
6422 GEN6_RP_ENABLE |
6423 GEN6_RP_UP_BUSY_AVG |
6424 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306425
Mika Kuoppala6067a272017-02-15 15:52:59 +02006426skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006427 rps->power.mode = new_power;
6428 rps->power.up_threshold = threshold_up;
6429 rps->power.down_threshold = threshold_down;
6430}
6431
6432static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6433{
6434 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6435 int new_power;
6436
6437 new_power = rps->power.mode;
6438 switch (rps->power.mode) {
6439 case LOW_POWER:
6440 if (val > rps->efficient_freq + 1 &&
6441 val > rps->cur_freq)
6442 new_power = BETWEEN;
6443 break;
6444
6445 case BETWEEN:
6446 if (val <= rps->efficient_freq &&
6447 val < rps->cur_freq)
6448 new_power = LOW_POWER;
6449 else if (val >= rps->rp0_freq &&
6450 val > rps->cur_freq)
6451 new_power = HIGH_POWER;
6452 break;
6453
6454 case HIGH_POWER:
6455 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6456 val < rps->cur_freq)
6457 new_power = BETWEEN;
6458 break;
6459 }
6460 /* Max/min bins are special */
6461 if (val <= rps->min_freq_softlimit)
6462 new_power = LOW_POWER;
6463 if (val >= rps->max_freq_softlimit)
6464 new_power = HIGH_POWER;
6465
6466 mutex_lock(&rps->power.mutex);
6467 if (rps->power.interactive)
6468 new_power = HIGH_POWER;
6469 rps_set_power(dev_priv, new_power);
6470 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006471}
6472
Chris Wilson60548c52018-07-31 14:26:29 +01006473void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6474{
6475 struct intel_rps *rps = &i915->gt_pm.rps;
6476
6477 if (INTEL_GEN(i915) < 6)
6478 return;
6479
6480 mutex_lock(&rps->power.mutex);
6481 if (interactive) {
6482 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6483 rps_set_power(i915, HIGH_POWER);
6484 } else {
6485 GEM_BUG_ON(!rps->power.interactive);
6486 rps->power.interactive--;
6487 }
6488 mutex_unlock(&rps->power.mutex);
6489}
6490
Chris Wilson2876ce72014-03-28 08:03:34 +00006491static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6492{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006493 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006494 u32 mask = 0;
6495
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006496 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006497 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006498 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006499 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006500 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006501
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006502 mask &= dev_priv->pm_rps_events;
6503
Imre Deak59d02a12014-12-19 19:33:26 +02006504 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006505}
6506
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006507/* gen6_set_rps is called to update the frequency request, but should also be
6508 * called when the range (min_delay and max_delay) is modified so that we can
6509 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006510static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006511{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006512 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6513
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006514 /* min/max delay may still have been modified so be sure to
6515 * write the limits value.
6516 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006517 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006518 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006519
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006520 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306521 I915_WRITE(GEN6_RPNSWREQ,
6522 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006523 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006524 I915_WRITE(GEN6_RPNSWREQ,
6525 HSW_FREQUENCY(val));
6526 else
6527 I915_WRITE(GEN6_RPNSWREQ,
6528 GEN6_FREQUENCY(val) |
6529 GEN6_OFFSET(0) |
6530 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006531 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006532
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006533 /* Make sure we continue to get interrupts
6534 * until we hit the minimum or maximum frequencies.
6535 */
Akash Goel74ef1172015-03-06 11:07:19 +05306536 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006537 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006538
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006539 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006540 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006541
6542 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006543}
6544
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006545static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006546{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006547 int err;
6548
Chris Wilsondc979972016-05-10 14:10:04 +01006549 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006550 "Odd GPU freq value\n"))
6551 val &= ~1;
6552
Deepak Scd25dd52015-07-10 18:31:40 +05306553 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6554
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006555 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006556 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6557 if (err)
6558 return err;
6559
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006560 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006561 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006562
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006563 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006564 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006565
6566 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006567}
6568
Deepak Sa7f6e232015-05-09 18:04:44 +05306569/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306570 *
6571 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306572 * 1. Forcewake Media well.
6573 * 2. Request idle freq.
6574 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306575*/
6576static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6577{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006578 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6579 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006580 int err;
Deepak S5549d252014-06-28 11:26:11 +05306581
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006582 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306583 return;
6584
Chris Wilsonc9efef72017-01-02 15:28:45 +00006585 /* The punit delays the write of the frequency and voltage until it
6586 * determines the GPU is awake. During normal usage we don't want to
6587 * waste power changing the frequency if the GPU is sleeping (rc6).
6588 * However, the GPU and driver is now idle and we do not want to delay
6589 * switching to minimum voltage (reducing power whilst idle) as we do
6590 * not expect to be woken in the near future and so must flush the
6591 * change by waking the device.
6592 *
6593 * We choose to take the media powerwell (either would do to trick the
6594 * punit into committing the voltage change) as that takes a lot less
6595 * power than the render powerwell.
6596 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306597 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006598 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306599 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006600
6601 if (err)
6602 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306603}
6604
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006605void gen6_rps_busy(struct drm_i915_private *dev_priv)
6606{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006607 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6608
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006609 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006610 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006611 u8 freq;
6612
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006613 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006614 gen6_rps_reset_ei(dev_priv);
6615 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006616 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006617
Chris Wilsonc33d2472016-07-04 08:08:36 +01006618 gen6_enable_rps_interrupts(dev_priv);
6619
Chris Wilsonbd648182017-02-10 15:03:48 +00006620 /* Use the user's desired frequency as a guide, but for better
6621 * performance, jump directly to RPe as our starting frequency.
6622 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006623 freq = max(rps->cur_freq,
6624 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006625
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006626 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006627 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006628 rps->min_freq_softlimit,
6629 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006630 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006631 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006632 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006633}
6634
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006635void gen6_rps_idle(struct drm_i915_private *dev_priv)
6636{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006637 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6638
Chris Wilsonc33d2472016-07-04 08:08:36 +01006639 /* Flush our bottom-half so that it does not race with us
6640 * setting the idle frequency and so that it is bounded by
6641 * our rpm wakeref. And then disable the interrupts to stop any
6642 * futher RPS reclocking whilst we are asleep.
6643 */
6644 gen6_disable_rps_interrupts(dev_priv);
6645
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006646 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006647 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006648 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306649 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006650 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006651 gen6_set_rps(dev_priv, rps->idle_freq);
6652 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006653 I915_WRITE(GEN6_PMINTRMSK,
6654 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006655 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006656 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006657}
6658
Chris Wilsone61e0f52018-02-21 09:56:36 +00006659void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006660 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006661{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006662 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006663 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006664 bool boost;
6665
Chris Wilson8d3afd72015-05-21 21:01:47 +01006666 /* This is intentionally racy! We peek at the state here, then
6667 * validate inside the RPS worker.
6668 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006669 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006670 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006671
Chris Wilson253a2812018-02-06 14:31:37 +00006672 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6673 return;
6674
Chris Wilsone61e0f52018-02-21 09:56:36 +00006675 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006676 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006677 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006678 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6679 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006680 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006681 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006682 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006683 if (!boost)
6684 return;
6685
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006686 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6687 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006688
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006689 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006690}
6691
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006692int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006693{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006694 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006695 int err;
6696
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006697 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006698 GEM_BUG_ON(val > rps->max_freq);
6699 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006700
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006701 if (!rps->enabled) {
6702 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006703 return 0;
6704 }
6705
Chris Wilsondc979972016-05-10 14:10:04 +01006706 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006707 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006708 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006709 err = gen6_set_rps(dev_priv, val);
6710
6711 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006712}
6713
Chris Wilsondc979972016-05-10 14:10:04 +01006714static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006715{
Zhe Wang20e49362014-11-04 17:07:05 +00006716 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006717 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006718}
6719
Chris Wilsondc979972016-05-10 14:10:04 +01006720static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306721{
Akash Goel2030d682016-04-23 00:05:45 +05306722 I915_WRITE(GEN6_RP_CONTROL, 0);
6723}
6724
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006725static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006726{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006727 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006728}
6729
6730static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6731{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006732 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306733 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006734}
6735
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006736static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306737{
Deepak S38807742014-05-23 21:00:15 +05306738 I915_WRITE(GEN6_RC_CONTROL, 0);
6739}
6740
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006741static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6742{
6743 I915_WRITE(GEN6_RP_CONTROL, 0);
6744}
6745
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006746static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006747{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006748 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006749 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006750 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006751
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006752 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006753
Mika Kuoppala59bad942015-01-16 11:34:40 +02006754 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006755}
6756
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006757static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6758{
6759 I915_WRITE(GEN6_RP_CONTROL, 0);
6760}
6761
Chris Wilsondc979972016-05-10 14:10:04 +01006762static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306763{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306764 bool enable_rc6 = true;
6765 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006766 u32 rc_ctl;
6767 int rc_sw_target;
6768
6769 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6770 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6771 RC_SW_TARGET_STATE_SHIFT;
6772 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6773 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6774 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6775 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6776 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306777
6778 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006779 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306780 enable_rc6 = false;
6781 }
6782
6783 /*
6784 * The exact context size is not known for BXT, so assume a page size
6785 * for this check.
6786 */
6787 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006788 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6789 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006790 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306791 enable_rc6 = false;
6792 }
6793
6794 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6795 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6796 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6797 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006798 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306799 enable_rc6 = false;
6800 }
6801
Imre Deakfc619842016-06-29 19:13:55 +03006802 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6803 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6804 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6805 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6806 enable_rc6 = false;
6807 }
6808
6809 if (!I915_READ(GEN6_GFXPAUSE)) {
6810 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6811 enable_rc6 = false;
6812 }
6813
6814 if (!I915_READ(GEN8_MISC_CTRL0)) {
6815 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306816 enable_rc6 = false;
6817 }
6818
6819 return enable_rc6;
6820}
6821
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006822static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006823{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006824 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006825
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006826 /* Powersaving is controlled by the host when inside a VM */
6827 if (intel_vgpu_active(i915))
6828 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306829
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006830 if (info->has_rc6 &&
6831 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306832 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006833 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306834 }
6835
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006836 /*
6837 * We assume that we do not have any deep rc6 levels if we don't have
6838 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6839 * as the initial coarse check for rc6 in general, moving on to
6840 * progressively finer/deeper levels.
6841 */
6842 if (!info->has_rc6 && info->has_rc6p)
6843 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006844
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006845 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006846}
6847
Chris Wilsondc979972016-05-10 14:10:04 +01006848static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006849{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006850 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6851
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006852 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006853
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006854 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006855 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006856 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006857 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6858 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6859 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006860 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006861 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006862 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6863 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6864 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006865 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006866 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006867 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006868
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006869 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006870 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006871 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006872 u32 ddcc_status = 0;
6873
6874 if (sandybridge_pcode_read(dev_priv,
6875 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6876 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006877 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006878 clamp_t(u8,
6879 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006880 rps->min_freq,
6881 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006882 }
6883
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006884 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306885 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006886 * the natural hardware unit for SKL
6887 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006888 rps->rp0_freq *= GEN9_FREQ_SCALER;
6889 rps->rp1_freq *= GEN9_FREQ_SCALER;
6890 rps->min_freq *= GEN9_FREQ_SCALER;
6891 rps->max_freq *= GEN9_FREQ_SCALER;
6892 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306893 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006894}
6895
Chris Wilson3a45b052016-07-13 09:10:32 +01006896static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006897 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006898{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006899 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6900 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006901
6902 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01006903 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006904 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006905
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006906 if (set(dev_priv, freq))
6907 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006908}
6909
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006910/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006911static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006912{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006913 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6914
David Weinehall36fe7782017-11-17 10:01:46 +02006915 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006916 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02006917 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6918 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006919
Akash Goel0beb0592015-03-06 11:07:20 +05306920 /* 1 second timeout*/
6921 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6922 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6923
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006924 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006925
Akash Goel0beb0592015-03-06 11:07:20 +05306926 /* Leaning on the below call to gen6_set_rps to program/setup the
6927 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6928 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006929 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006930
6931 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6932}
6933
Chris Wilsondc979972016-05-10 14:10:04 +01006934static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006935{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006936 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306937 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006938 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006939
6940 /* 1a: Software RC state - RC0 */
6941 I915_WRITE(GEN6_RC_STATE, 0);
6942
6943 /* 1b: Get forcewake during program sequence. Although the driver
6944 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006945 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006946
6947 /* 2a: Disable RC states. */
6948 I915_WRITE(GEN6_RC_CONTROL, 0);
6949
6950 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006951 if (INTEL_GEN(dev_priv) >= 10) {
6952 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6953 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6954 } else if (IS_SKYLAKE(dev_priv)) {
6955 /*
6956 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6957 * when CPG is enabled
6958 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306959 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006960 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306961 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006962 }
6963
Zhe Wang20e49362014-11-04 17:07:05 +00006964 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6965 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306966 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006967 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306968
Dave Gordon1a3d1892016-05-13 15:36:30 +01006969 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306970 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6971
Zhe Wang20e49362014-11-04 17:07:05 +00006972 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006973
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006974 /*
6975 * 2c: Program Coarse Power Gating Policies.
6976 *
6977 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6978 * use instead is a more conservative estimate for the maximum time
6979 * it takes us to service a CS interrupt and submit a new ELSP - that
6980 * is the time which the GPU is idle waiting for the CPU to select the
6981 * next request to execute. If the idle hysteresis is less than that
6982 * interrupt service latency, the hardware will automatically gate
6983 * the power well and we will then incur the wake up cost on top of
6984 * the service latency. A similar guide from intel_pstate is that we
6985 * do not want the enable hysteresis to less than the wakeup latency.
6986 *
6987 * igt/gem_exec_nop/sequential provides a rough estimate for the
6988 * service latency, and puts it around 10us for Broadwell (and other
6989 * big core) and around 40us for Broxton (and other low power cores).
6990 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6991 * However, the wakeup latency on Broxton is closer to 100us. To be
6992 * conservative, we have to factor in a context switch on top (due
6993 * to ksoftirqd).
6994 */
6995 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6996 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006997
Zhe Wang20e49362014-11-04 17:07:05 +00006998 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006999 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007000
7001 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7002 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7003 rc6_mode = GEN7_RC_CTL_TO_MODE;
7004 else
7005 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7006
Chris Wilson1c044f92017-01-25 17:26:01 +00007007 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007008 GEN6_RC_CTL_HW_ENABLE |
7009 GEN6_RC_CTL_RC6_ENABLE |
7010 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007011
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307012 /*
7013 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007014 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307015 */
Chris Wilsondc979972016-05-10 14:10:04 +01007016 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307017 I915_WRITE(GEN9_PG_ENABLE, 0);
7018 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007019 I915_WRITE(GEN9_PG_ENABLE,
7020 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007021
Mika Kuoppala59bad942015-01-16 11:34:40 +02007022 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007023}
7024
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007025static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007026{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007027 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307028 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007029
7030 /* 1a: Software RC state - RC0 */
7031 I915_WRITE(GEN6_RC_STATE, 0);
7032
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007033 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007034 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007035 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007036
7037 /* 2a: Disable RC states. */
7038 I915_WRITE(GEN6_RC_CONTROL, 0);
7039
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007040 /* 2b: Program RC6 thresholds.*/
7041 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7042 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7043 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307044 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007045 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007046 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007047 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007048
7049 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007050
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007051 I915_WRITE(GEN6_RC_CONTROL,
7052 GEN6_RC_CTL_HW_ENABLE |
7053 GEN7_RC_CTL_TO_MODE |
7054 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007055
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007056 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7057}
7058
7059static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7060{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007061 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7062
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007063 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7064
7065 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007066 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007067 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007068 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007069 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007070 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7071 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007072
Daniel Vetter7526ed72014-09-29 15:07:19 +02007073 /* Docs recommend 900MHz, and 300 MHz respectively */
7074 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007075 rps->max_freq_softlimit << 24 |
7076 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007077
Daniel Vetter7526ed72014-09-29 15:07:19 +02007078 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7079 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7080 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7081 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007082
Daniel Vetter7526ed72014-09-29 15:07:19 +02007083 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007084
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007085 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007086 I915_WRITE(GEN6_RP_CONTROL,
7087 GEN6_RP_MEDIA_TURBO |
7088 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7089 GEN6_RP_MEDIA_IS_GFX |
7090 GEN6_RP_ENABLE |
7091 GEN6_RP_UP_BUSY_AVG |
7092 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007093
Chris Wilson3a45b052016-07-13 09:10:32 +01007094 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007095
Mika Kuoppala59bad942015-01-16 11:34:40 +02007096 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007097}
7098
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007099static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007100{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007101 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307102 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007103 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007104 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007105 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007106
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007107 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007108
7109 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007110 gtfifodbg = I915_READ(GTFIFODBG);
7111 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007112 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7113 I915_WRITE(GTFIFODBG, gtfifodbg);
7114 }
7115
Mika Kuoppala59bad942015-01-16 11:34:40 +02007116 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007117
7118 /* disable the counters and set deterministic thresholds */
7119 I915_WRITE(GEN6_RC_CONTROL, 0);
7120
7121 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7122 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7123 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7124 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7125 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7126
Akash Goel3b3f1652016-10-13 22:44:48 +05307127 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007128 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007129
7130 I915_WRITE(GEN6_RC_SLEEP, 0);
7131 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007132 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007133 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7134 else
7135 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007136 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007137 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7138
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007139 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007140 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7141 if (HAS_RC6p(dev_priv))
7142 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7143 if (HAS_RC6pp(dev_priv))
7144 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007145 I915_WRITE(GEN6_RC_CONTROL,
7146 rc6_mask |
7147 GEN6_RC_CTL_EI_MODE(1) |
7148 GEN6_RC_CTL_HW_ENABLE);
7149
Ben Widawsky31643d52012-09-26 10:34:01 -07007150 rc6vids = 0;
7151 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007152 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007153 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007154 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007155 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7156 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7157 rc6vids &= 0xffff00;
7158 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7159 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7160 if (ret)
7161 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7162 }
7163
Mika Kuoppala59bad942015-01-16 11:34:40 +02007164 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007165}
7166
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007167static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7168{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007169 /* Here begins a magic sequence of register writes to enable
7170 * auto-downclocking.
7171 *
7172 * Perhaps there might be some value in exposing these to
7173 * userspace...
7174 */
7175 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7176
7177 /* Power down if completely idle for over 50ms */
7178 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7179 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7180
7181 reset_rps(dev_priv, gen6_set_rps);
7182
7183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7184}
7185
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007186static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007187{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007188 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007189 const int min_freq = 15;
7190 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007191 unsigned int gpu_freq;
7192 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307193 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007194 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007195
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007196 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007197
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007198 if (rps->max_freq <= rps->min_freq)
7199 return;
7200
Ben Widawskyeda79642013-10-07 17:15:48 -03007201 policy = cpufreq_cpu_get(0);
7202 if (policy) {
7203 max_ia_freq = policy->cpuinfo.max_freq;
7204 cpufreq_cpu_put(policy);
7205 } else {
7206 /*
7207 * Default to measured freq if none found, PCU will ensure we
7208 * don't go over
7209 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007210 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007211 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007212
7213 /* Convert from kHz to MHz */
7214 max_ia_freq /= 1000;
7215
Ben Widawsky153b4b952013-10-22 22:05:09 -07007216 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007217 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7218 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007219
Chris Wilsond586b5f2018-03-08 14:26:48 +00007220 min_gpu_freq = rps->min_freq;
7221 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007222 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307223 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007224 min_gpu_freq /= GEN9_FREQ_SCALER;
7225 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307226 }
7227
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007228 /*
7229 * For each potential GPU frequency, load a ring frequency we'd like
7230 * to use for memory access. We do this by specifying the IA frequency
7231 * the PCU should use as a reference to determine the ring frequency.
7232 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307233 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007234 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007235 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007236
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007237 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307238 /*
7239 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7240 * No floor required for ring frequency on SKL.
7241 */
7242 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007243 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007244 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7245 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007246 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007247 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007248 ring_freq = max(min_ring_freq, ring_freq);
7249 /* leave ia_freq as the default, chosen by cpufreq */
7250 } else {
7251 /* On older processors, there is no separate ring
7252 * clock domain, so in order to boost the bandwidth
7253 * of the ring, we need to upclock the CPU (ia_freq).
7254 *
7255 * For GPU frequencies less than 750MHz,
7256 * just use the lowest ring freq.
7257 */
7258 if (gpu_freq < min_freq)
7259 ia_freq = 800;
7260 else
7261 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7262 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7263 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007264
Ben Widawsky42c05262012-09-26 10:34:00 -07007265 sandybridge_pcode_write(dev_priv,
7266 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007267 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7268 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7269 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007270 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007271}
7272
Ville Syrjälä03af2042014-06-28 02:03:53 +03007273static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307274{
7275 u32 val, rp0;
7276
Jani Nikula5b5929c2015-10-07 11:17:46 +03007277 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307278
Jani Nikula02584042018-12-31 16:56:41 +02007279 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007280 case 8:
7281 /* (2 * 4) config */
7282 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7283 break;
7284 case 12:
7285 /* (2 * 6) config */
7286 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7287 break;
7288 case 16:
7289 /* (2 * 8) config */
7290 default:
7291 /* Setting (2 * 8) Min RP0 for any other combination */
7292 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7293 break;
Deepak S095acd52015-01-17 11:05:59 +05307294 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007295
7296 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7297
Deepak S2b6b3a02014-05-27 15:59:30 +05307298 return rp0;
7299}
7300
7301static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7302{
7303 u32 val, rpe;
7304
7305 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7306 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7307
7308 return rpe;
7309}
7310
Deepak S7707df42014-07-12 18:46:14 +05307311static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7312{
7313 u32 val, rp1;
7314
Jani Nikula5b5929c2015-10-07 11:17:46 +03007315 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7316 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7317
Deepak S7707df42014-07-12 18:46:14 +05307318 return rp1;
7319}
7320
Deepak S96676fe2016-08-12 18:46:41 +05307321static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7322{
7323 u32 val, rpn;
7324
7325 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7326 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7327 FB_GFX_FREQ_FUSE_MASK);
7328
7329 return rpn;
7330}
7331
Deepak Sf8f2b002014-07-10 13:16:21 +05307332static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7333{
7334 u32 val, rp1;
7335
7336 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7337
7338 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7339
7340 return rp1;
7341}
7342
Ville Syrjälä03af2042014-06-28 02:03:53 +03007343static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007344{
7345 u32 val, rp0;
7346
Jani Nikula64936252013-05-22 15:36:20 +03007347 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007348
7349 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7350 /* Clamp to max */
7351 rp0 = min_t(u32, rp0, 0xea);
7352
7353 return rp0;
7354}
7355
7356static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7357{
7358 u32 val, rpe;
7359
Jani Nikula64936252013-05-22 15:36:20 +03007360 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007361 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007362 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007363 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7364
7365 return rpe;
7366}
7367
Ville Syrjälä03af2042014-06-28 02:03:53 +03007368static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007369{
Imre Deak36146032014-12-04 18:39:35 +02007370 u32 val;
7371
7372 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7373 /*
7374 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7375 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7376 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7377 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7378 * to make sure it matches what Punit accepts.
7379 */
7380 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007381}
7382
Imre Deakae484342014-03-31 15:10:44 +03007383/* Check that the pctx buffer wasn't move under us. */
7384static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7385{
7386 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7387
Matthew Auld77894222017-12-11 15:18:18 +00007388 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007389 dev_priv->vlv_pctx->stolen->start);
7390}
7391
Deepak S38807742014-05-23 21:00:15 +05307392
7393/* Check that the pcbr address is not empty. */
7394static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7395{
7396 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7397
7398 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7399}
7400
Chris Wilsondc979972016-05-10 14:10:04 +01007401static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307402{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007403 resource_size_t pctx_paddr, paddr;
7404 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307405 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307406
Deepak S38807742014-05-23 21:00:15 +05307407 pcbr = I915_READ(VLV_PCBR);
7408 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007409 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007410 paddr = dev_priv->dsm.end + 1 - pctx_size;
7411 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307412
7413 pctx_paddr = (paddr & (~4095));
7414 I915_WRITE(VLV_PCBR, pctx_paddr);
7415 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007416
7417 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307418}
7419
Chris Wilsondc979972016-05-10 14:10:04 +01007420static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007421{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007422 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007423 resource_size_t pctx_paddr;
7424 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007425 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007426
7427 pcbr = I915_READ(VLV_PCBR);
7428 if (pcbr) {
7429 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007430 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007431
Matthew Auld77894222017-12-11 15:18:18 +00007432 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007433 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007434 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007435 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007436 pctx_size);
7437 goto out;
7438 }
7439
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007440 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7441
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007442 /*
7443 * From the Gunit register HAS:
7444 * The Gfx driver is expected to program this register and ensure
7445 * proper allocation within Gfx stolen memory. For example, this
7446 * register should be programmed such than the PCBR range does not
7447 * overlap with other ranges, such as the frame buffer, protected
7448 * memory, or any other relevant ranges.
7449 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007450 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007451 if (!pctx) {
7452 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007453 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007454 }
7455
Matthew Auld77894222017-12-11 15:18:18 +00007456 GEM_BUG_ON(range_overflows_t(u64,
7457 dev_priv->dsm.start,
7458 pctx->stolen->start,
7459 U32_MAX));
7460 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007461 I915_WRITE(VLV_PCBR, pctx_paddr);
7462
7463out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007464 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007465 dev_priv->vlv_pctx = pctx;
7466}
7467
Chris Wilsondc979972016-05-10 14:10:04 +01007468static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007469{
Chris Wilson818fed42018-07-12 11:54:54 +01007470 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007471
Chris Wilson818fed42018-07-12 11:54:54 +01007472 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7473 if (pctx)
7474 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007475}
7476
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007477static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7478{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007479 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007480 vlv_get_cck_clock(dev_priv, "GPLL ref",
7481 CCK_GPLL_CLOCK_CONTROL,
7482 dev_priv->czclk_freq);
7483
7484 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007485 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007486}
7487
Chris Wilsondc979972016-05-10 14:10:04 +01007488static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007489{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007490 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007491 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007492
Chris Wilsondc979972016-05-10 14:10:04 +01007493 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007494
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007495 vlv_init_gpll_ref_freq(dev_priv);
7496
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007497 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7498 switch ((val >> 6) & 3) {
7499 case 0:
7500 case 1:
7501 dev_priv->mem_freq = 800;
7502 break;
7503 case 2:
7504 dev_priv->mem_freq = 1066;
7505 break;
7506 case 3:
7507 dev_priv->mem_freq = 1333;
7508 break;
7509 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007510 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007511
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007512 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7513 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007514 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007515 intel_gpu_freq(dev_priv, rps->max_freq),
7516 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007517
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007518 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007519 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007520 intel_gpu_freq(dev_priv, rps->efficient_freq),
7521 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007522
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007523 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307524 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007525 intel_gpu_freq(dev_priv, rps->rp1_freq),
7526 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307527
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007528 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007529 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007530 intel_gpu_freq(dev_priv, rps->min_freq),
7531 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007532}
7533
Chris Wilsondc979972016-05-10 14:10:04 +01007534static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307535{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007536 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007537 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307538
Chris Wilsondc979972016-05-10 14:10:04 +01007539 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307540
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007541 vlv_init_gpll_ref_freq(dev_priv);
7542
Ville Syrjäläa5805162015-05-26 20:42:30 +03007543 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007544 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007545 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007546
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007547 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007548 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007549 dev_priv->mem_freq = 2000;
7550 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007551 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007552 dev_priv->mem_freq = 1600;
7553 break;
7554 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007555 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007556
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007557 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7558 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307559 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007560 intel_gpu_freq(dev_priv, rps->max_freq),
7561 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307562
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007563 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307564 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007565 intel_gpu_freq(dev_priv, rps->efficient_freq),
7566 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307567
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007568 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307569 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007570 intel_gpu_freq(dev_priv, rps->rp1_freq),
7571 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307572
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007573 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307574 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007575 intel_gpu_freq(dev_priv, rps->min_freq),
7576 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307577
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007578 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7579 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007580 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307581}
7582
Chris Wilsondc979972016-05-10 14:10:04 +01007583static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007584{
Chris Wilsondc979972016-05-10 14:10:04 +01007585 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007586}
7587
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007588static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307589{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007590 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307591 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007592 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307593
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007594 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7595 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307596 if (gtfifodbg) {
7597 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7598 gtfifodbg);
7599 I915_WRITE(GTFIFODBG, gtfifodbg);
7600 }
7601
7602 cherryview_check_pctx(dev_priv);
7603
7604 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7605 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007606 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307607
Ville Syrjälä160614a2015-01-19 13:50:47 +02007608 /* Disable RC states. */
7609 I915_WRITE(GEN6_RC_CONTROL, 0);
7610
Deepak S38807742014-05-23 21:00:15 +05307611 /* 2a: Program RC6 thresholds.*/
7612 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7613 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7614 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7615
Akash Goel3b3f1652016-10-13 22:44:48 +05307616 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007617 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307618 I915_WRITE(GEN6_RC_SLEEP, 0);
7619
Deepak Sf4f71c72015-03-28 15:23:35 +05307620 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7621 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307622
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007623 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307624 I915_WRITE(VLV_COUNTER_CONTROL,
7625 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7626 VLV_MEDIA_RC6_COUNT_EN |
7627 VLV_RENDER_RC6_COUNT_EN));
7628
7629 /* For now we assume BIOS is allocating and populating the PCBR */
7630 pcbr = I915_READ(VLV_PCBR);
7631
Deepak S38807742014-05-23 21:00:15 +05307632 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007633 rc6_mode = 0;
7634 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007635 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307636 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7637
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007638 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7639}
7640
7641static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7642{
7643 u32 val;
7644
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007645 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7646
7647 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007648 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307649 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7650 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7651 I915_WRITE(GEN6_RP_UP_EI, 66000);
7652 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7653
7654 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7655
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007656 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307657 I915_WRITE(GEN6_RP_CONTROL,
7658 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007659 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307660 GEN6_RP_ENABLE |
7661 GEN6_RP_UP_BUSY_AVG |
7662 GEN6_RP_DOWN_IDLE_AVG);
7663
Deepak S3ef62342015-04-29 08:36:24 +05307664 /* Setting Fixed Bias */
7665 val = VLV_OVERRIDE_EN |
7666 VLV_SOC_TDP_EN |
7667 CHV_BIAS_CPU_50_SOC_50;
7668 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7669
Deepak S2b6b3a02014-05-27 15:59:30 +05307670 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7671
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007672 /* RPS code assumes GPLL is used */
7673 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7674
Jani Nikula742f4912015-09-03 11:16:09 +03007675 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307676 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7677
Chris Wilson3a45b052016-07-13 09:10:32 +01007678 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307679
Mika Kuoppala59bad942015-01-16 11:34:40 +02007680 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307681}
7682
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007683static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007684{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007685 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307686 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007687 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007688
Imre Deakae484342014-03-31 15:10:44 +03007689 valleyview_check_pctx(dev_priv);
7690
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007691 gtfifodbg = I915_READ(GTFIFODBG);
7692 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007693 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7694 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007695 I915_WRITE(GTFIFODBG, gtfifodbg);
7696 }
7697
Mika Kuoppala59bad942015-01-16 11:34:40 +02007698 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007699
Ville Syrjälä160614a2015-01-19 13:50:47 +02007700 /* Disable RC states. */
7701 I915_WRITE(GEN6_RC_CONTROL, 0);
7702
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007703 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7704 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7705 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7706
7707 for_each_engine(engine, dev_priv, id)
7708 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7709
7710 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7711
7712 /* Allows RC6 residency counter to work */
7713 I915_WRITE(VLV_COUNTER_CONTROL,
7714 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7715 VLV_MEDIA_RC0_COUNT_EN |
7716 VLV_RENDER_RC0_COUNT_EN |
7717 VLV_MEDIA_RC6_COUNT_EN |
7718 VLV_RENDER_RC6_COUNT_EN));
7719
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007720 I915_WRITE(GEN6_RC_CONTROL,
7721 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007722
7723 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7724}
7725
7726static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7727{
7728 u32 val;
7729
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007730 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7731
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007732 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007733 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7734 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7735 I915_WRITE(GEN6_RP_UP_EI, 66000);
7736 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7737
7738 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7739
7740 I915_WRITE(GEN6_RP_CONTROL,
7741 GEN6_RP_MEDIA_TURBO |
7742 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7743 GEN6_RP_MEDIA_IS_GFX |
7744 GEN6_RP_ENABLE |
7745 GEN6_RP_UP_BUSY_AVG |
7746 GEN6_RP_DOWN_IDLE_CONT);
7747
Deepak S3ef62342015-04-29 08:36:24 +05307748 /* Setting Fixed Bias */
7749 val = VLV_OVERRIDE_EN |
7750 VLV_SOC_TDP_EN |
7751 VLV_BIAS_CPU_125_SOC_875;
7752 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7753
Jani Nikula64936252013-05-22 15:36:20 +03007754 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007755
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007756 /* RPS code assumes GPLL is used */
7757 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7758
Jani Nikula742f4912015-09-03 11:16:09 +03007759 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007760 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7761
Chris Wilson3a45b052016-07-13 09:10:32 +01007762 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007763
Mika Kuoppala59bad942015-01-16 11:34:40 +02007764 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007765}
7766
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007767static unsigned long intel_pxfreq(u32 vidfreq)
7768{
7769 unsigned long freq;
7770 int div = (vidfreq & 0x3f0000) >> 16;
7771 int post = (vidfreq & 0x3000) >> 12;
7772 int pre = (vidfreq & 0x7);
7773
7774 if (!pre)
7775 return 0;
7776
7777 freq = ((div * 133333) / ((1<<post) * pre));
7778
7779 return freq;
7780}
7781
Daniel Vettereb48eb02012-04-26 23:28:12 +02007782static const struct cparams {
7783 u16 i;
7784 u16 t;
7785 u16 m;
7786 u16 c;
7787} cparams[] = {
7788 { 1, 1333, 301, 28664 },
7789 { 1, 1066, 294, 24460 },
7790 { 1, 800, 294, 25192 },
7791 { 0, 1333, 276, 27605 },
7792 { 0, 1066, 276, 27605 },
7793 { 0, 800, 231, 23784 },
7794};
7795
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007796static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007797{
7798 u64 total_count, diff, ret;
7799 u32 count1, count2, count3, m = 0, c = 0;
7800 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7801 int i;
7802
Chris Wilson67520412017-03-02 13:28:01 +00007803 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007804
Daniel Vetter20e4d402012-08-08 23:35:39 +02007805 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007806
7807 /* Prevent division-by-zero if we are asking too fast.
7808 * Also, we don't get interesting results if we are polling
7809 * faster than once in 10ms, so just return the saved value
7810 * in such cases.
7811 */
7812 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007813 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007814
7815 count1 = I915_READ(DMIEC);
7816 count2 = I915_READ(DDREC);
7817 count3 = I915_READ(CSIEC);
7818
7819 total_count = count1 + count2 + count3;
7820
7821 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007822 if (total_count < dev_priv->ips.last_count1) {
7823 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007824 diff += total_count;
7825 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007826 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007827 }
7828
7829 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007830 if (cparams[i].i == dev_priv->ips.c_m &&
7831 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007832 m = cparams[i].m;
7833 c = cparams[i].c;
7834 break;
7835 }
7836 }
7837
7838 diff = div_u64(diff, diff1);
7839 ret = ((m * diff) + c);
7840 ret = div_u64(ret, 10);
7841
Daniel Vetter20e4d402012-08-08 23:35:39 +02007842 dev_priv->ips.last_count1 = total_count;
7843 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007844
Daniel Vetter20e4d402012-08-08 23:35:39 +02007845 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007846
7847 return ret;
7848}
7849
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007850unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7851{
7852 unsigned long val;
7853
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007854 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007855 return 0;
7856
7857 spin_lock_irq(&mchdev_lock);
7858
7859 val = __i915_chipset_val(dev_priv);
7860
7861 spin_unlock_irq(&mchdev_lock);
7862
7863 return val;
7864}
7865
Daniel Vettereb48eb02012-04-26 23:28:12 +02007866unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7867{
7868 unsigned long m, x, b;
7869 u32 tsfs;
7870
7871 tsfs = I915_READ(TSFS);
7872
7873 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7874 x = I915_READ8(TR1);
7875
7876 b = tsfs & TSFS_INTR_MASK;
7877
7878 return ((m * x) / 127) - b;
7879}
7880
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007881static int _pxvid_to_vd(u8 pxvid)
7882{
7883 if (pxvid == 0)
7884 return 0;
7885
7886 if (pxvid >= 8 && pxvid < 31)
7887 pxvid = 31;
7888
7889 return (pxvid + 2) * 125;
7890}
7891
7892static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007893{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007894 const int vd = _pxvid_to_vd(pxvid);
7895 const int vm = vd - 1125;
7896
Chris Wilsondc979972016-05-10 14:10:04 +01007897 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007898 return vm > 0 ? vm : 0;
7899
7900 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007901}
7902
Daniel Vetter02d71952012-08-09 16:44:54 +02007903static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007904{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007905 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007906 u32 count;
7907
Chris Wilson67520412017-03-02 13:28:01 +00007908 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007909
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007910 now = ktime_get_raw_ns();
7911 diffms = now - dev_priv->ips.last_time2;
7912 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007913
7914 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007915 if (!diffms)
7916 return;
7917
7918 count = I915_READ(GFXEC);
7919
Daniel Vetter20e4d402012-08-08 23:35:39 +02007920 if (count < dev_priv->ips.last_count2) {
7921 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007922 diff += count;
7923 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007924 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007925 }
7926
Daniel Vetter20e4d402012-08-08 23:35:39 +02007927 dev_priv->ips.last_count2 = count;
7928 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007929
7930 /* More magic constants... */
7931 diff = diff * 1181;
7932 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007933 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007934}
7935
Daniel Vetter02d71952012-08-09 16:44:54 +02007936void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7937{
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007938 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02007939 return;
7940
Daniel Vetter92703882012-08-09 16:46:01 +02007941 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007942
7943 __i915_update_gfx_val(dev_priv);
7944
Daniel Vetter92703882012-08-09 16:46:01 +02007945 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007946}
7947
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007948static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007949{
7950 unsigned long t, corr, state1, corr2, state2;
7951 u32 pxvid, ext_v;
7952
Chris Wilson67520412017-03-02 13:28:01 +00007953 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007954
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007955 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007956 pxvid = (pxvid >> 24) & 0x7f;
7957 ext_v = pvid_to_extvid(dev_priv, pxvid);
7958
7959 state1 = ext_v;
7960
7961 t = i915_mch_val(dev_priv);
7962
7963 /* Revel in the empirically derived constants */
7964
7965 /* Correction factor in 1/100000 units */
7966 if (t > 80)
7967 corr = ((t * 2349) + 135940);
7968 else if (t >= 50)
7969 corr = ((t * 964) + 29317);
7970 else /* < 50 */
7971 corr = ((t * 301) + 1004);
7972
7973 corr = corr * ((150142 * state1) / 10000 - 78642);
7974 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007975 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007976
7977 state2 = (corr2 * state1) / 10000;
7978 state2 /= 100; /* convert to mW */
7979
Daniel Vetter02d71952012-08-09 16:44:54 +02007980 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007981
Daniel Vetter20e4d402012-08-08 23:35:39 +02007982 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007983}
7984
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007985unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7986{
7987 unsigned long val;
7988
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007989 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007990 return 0;
7991
7992 spin_lock_irq(&mchdev_lock);
7993
7994 val = __i915_gfx_val(dev_priv);
7995
7996 spin_unlock_irq(&mchdev_lock);
7997
7998 return val;
7999}
8000
Daniel Vettereb48eb02012-04-26 23:28:12 +02008001/**
8002 * i915_read_mch_val - return value for IPS use
8003 *
8004 * Calculate and return a value for the IPS driver to use when deciding whether
8005 * we have thermal and power headroom to increase CPU or GPU power budget.
8006 */
8007unsigned long i915_read_mch_val(void)
8008{
8009 struct drm_i915_private *dev_priv;
8010 unsigned long chipset_val, graphics_val, ret = 0;
8011
Daniel Vetter92703882012-08-09 16:46:01 +02008012 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008013 if (!i915_mch_dev)
8014 goto out_unlock;
8015 dev_priv = i915_mch_dev;
8016
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008017 chipset_val = __i915_chipset_val(dev_priv);
8018 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008019
8020 ret = chipset_val + graphics_val;
8021
8022out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008023 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008024
8025 return ret;
8026}
8027EXPORT_SYMBOL_GPL(i915_read_mch_val);
8028
8029/**
8030 * i915_gpu_raise - raise GPU frequency limit
8031 *
8032 * Raise the limit; IPS indicates we have thermal headroom.
8033 */
8034bool i915_gpu_raise(void)
8035{
8036 struct drm_i915_private *dev_priv;
8037 bool ret = true;
8038
Daniel Vetter92703882012-08-09 16:46:01 +02008039 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008040 if (!i915_mch_dev) {
8041 ret = false;
8042 goto out_unlock;
8043 }
8044 dev_priv = i915_mch_dev;
8045
Daniel Vetter20e4d402012-08-08 23:35:39 +02008046 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
8047 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008048
8049out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008050 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008051
8052 return ret;
8053}
8054EXPORT_SYMBOL_GPL(i915_gpu_raise);
8055
8056/**
8057 * i915_gpu_lower - lower GPU frequency limit
8058 *
8059 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8060 * frequency maximum.
8061 */
8062bool i915_gpu_lower(void)
8063{
8064 struct drm_i915_private *dev_priv;
8065 bool ret = true;
8066
Daniel Vetter92703882012-08-09 16:46:01 +02008067 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008068 if (!i915_mch_dev) {
8069 ret = false;
8070 goto out_unlock;
8071 }
8072 dev_priv = i915_mch_dev;
8073
Daniel Vetter20e4d402012-08-08 23:35:39 +02008074 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
8075 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008076
8077out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008078 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008079
8080 return ret;
8081}
8082EXPORT_SYMBOL_GPL(i915_gpu_lower);
8083
8084/**
8085 * i915_gpu_busy - indicate GPU business to IPS
8086 *
8087 * Tell the IPS driver whether or not the GPU is busy.
8088 */
8089bool i915_gpu_busy(void)
8090{
Daniel Vettereb48eb02012-04-26 23:28:12 +02008091 bool ret = false;
8092
Daniel Vetter92703882012-08-09 16:46:01 +02008093 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01008094 if (i915_mch_dev)
8095 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02008096 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008097
8098 return ret;
8099}
8100EXPORT_SYMBOL_GPL(i915_gpu_busy);
8101
8102/**
8103 * i915_gpu_turbo_disable - disable graphics turbo
8104 *
8105 * Disable graphics turbo by resetting the max frequency and setting the
8106 * current frequency to the default.
8107 */
8108bool i915_gpu_turbo_disable(void)
8109{
8110 struct drm_i915_private *dev_priv;
8111 bool ret = true;
8112
Daniel Vetter92703882012-08-09 16:46:01 +02008113 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008114 if (!i915_mch_dev) {
8115 ret = false;
8116 goto out_unlock;
8117 }
8118 dev_priv = i915_mch_dev;
8119
Daniel Vetter20e4d402012-08-08 23:35:39 +02008120 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008121
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008122 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008123 ret = false;
8124
8125out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008126 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008127
8128 return ret;
8129}
8130EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8131
8132/**
8133 * Tells the intel_ips driver that the i915 driver is now loaded, if
8134 * IPS got loaded first.
8135 *
8136 * This awkward dance is so that neither module has to depend on the
8137 * other in order for IPS to do the appropriate communication of
8138 * GPU turbo limits to i915.
8139 */
8140static void
8141ips_ping_for_i915_load(void)
8142{
8143 void (*link)(void);
8144
8145 link = symbol_get(ips_link_to_i915_driver);
8146 if (link) {
8147 link();
8148 symbol_put(ips_link_to_i915_driver);
8149 }
8150}
8151
8152void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8153{
Daniel Vetter02d71952012-08-09 16:44:54 +02008154 /* We only register the i915 ips part with intel-ips once everything is
8155 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008156 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008157 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008158 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008159
8160 ips_ping_for_i915_load();
8161}
8162
8163void intel_gpu_ips_teardown(void)
8164{
Daniel Vetter92703882012-08-09 16:46:01 +02008165 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008166 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008167 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008168}
Deepak S76c3552f2014-01-30 23:08:16 +05308169
Chris Wilsondc979972016-05-10 14:10:04 +01008170static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008171{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008172 u32 lcfuse;
8173 u8 pxw[16];
8174 int i;
8175
8176 /* Disable to program */
8177 I915_WRITE(ECR, 0);
8178 POSTING_READ(ECR);
8179
8180 /* Program energy weights for various events */
8181 I915_WRITE(SDEW, 0x15040d00);
8182 I915_WRITE(CSIEW0, 0x007f0000);
8183 I915_WRITE(CSIEW1, 0x1e220004);
8184 I915_WRITE(CSIEW2, 0x04000004);
8185
8186 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008187 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008188 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008189 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008190
8191 /* Program P-state weights to account for frequency power adjustment */
8192 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008193 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008194 unsigned long freq = intel_pxfreq(pxvidfreq);
8195 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8196 PXVFREQ_PX_SHIFT;
8197 unsigned long val;
8198
8199 val = vid * vid;
8200 val *= (freq / 1000);
8201 val *= 255;
8202 val /= (127*127*900);
8203 if (val > 0xff)
8204 DRM_ERROR("bad pxval: %ld\n", val);
8205 pxw[i] = val;
8206 }
8207 /* Render standby states get 0 weight */
8208 pxw[14] = 0;
8209 pxw[15] = 0;
8210
8211 for (i = 0; i < 4; i++) {
8212 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8213 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008214 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008215 }
8216
8217 /* Adjust magic regs to magic values (more experimental results) */
8218 I915_WRITE(OGW0, 0);
8219 I915_WRITE(OGW1, 0);
8220 I915_WRITE(EG0, 0x00007f00);
8221 I915_WRITE(EG1, 0x0000000e);
8222 I915_WRITE(EG2, 0x000e0000);
8223 I915_WRITE(EG3, 0x68000300);
8224 I915_WRITE(EG4, 0x42000000);
8225 I915_WRITE(EG5, 0x00140031);
8226 I915_WRITE(EG6, 0);
8227 I915_WRITE(EG7, 0);
8228
8229 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008230 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008231
8232 /* Enable PMON + select events */
8233 I915_WRITE(ECR, 0x80000019);
8234
8235 lcfuse = I915_READ(LCFUSE02);
8236
Daniel Vetter20e4d402012-08-08 23:35:39 +02008237 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008238}
8239
Chris Wilsondc979972016-05-10 14:10:04 +01008240void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008241{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008242 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8243
Imre Deakb268c692015-12-15 20:10:31 +02008244 /*
8245 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8246 * requirement.
8247 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008248 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008249 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008250 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008251 }
Imre Deake6069ca2014-04-18 16:01:02 +03008252
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008253 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008254
8255 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008256 if (IS_CHERRYVIEW(dev_priv))
8257 cherryview_init_gt_powersave(dev_priv);
8258 else if (IS_VALLEYVIEW(dev_priv))
8259 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008260 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008261 gen6_init_rps_frequencies(dev_priv);
8262
8263 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008264 rps->idle_freq = rps->min_freq;
8265 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008266
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008267 rps->max_freq_softlimit = rps->max_freq;
8268 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008269
8270 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008271 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008272 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008273 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008274 intel_freq_opcode(dev_priv, 450));
8275
Chris Wilson99ac9612016-07-13 09:10:34 +01008276 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008277 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008278 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8279 u32 params = 0;
8280
8281 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8282 if (params & BIT(31)) { /* OC supported */
8283 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008284 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008285 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008286 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008287 }
8288 }
8289
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008290 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008291 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008292
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008293 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008294}
8295
Chris Wilsondc979972016-05-10 14:10:04 +01008296void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008297{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008298 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008299 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008300
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008301 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008302 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008303}
8304
Chris Wilson54b4f682016-07-21 21:16:19 +01008305/**
8306 * intel_suspend_gt_powersave - suspend PM work and helper threads
8307 * @dev_priv: i915 device
8308 *
8309 * We don't want to disable RC6 or other features here, we just want
8310 * to make sure any work we've queued has finished and won't bother
8311 * us while we're suspended.
8312 */
8313void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8314{
8315 if (INTEL_GEN(dev_priv) < 6)
8316 return;
8317
Chris Wilson54b4f682016-07-21 21:16:19 +01008318 /* gen6_rps_idle() will be called later to disable interrupts */
8319}
8320
Chris Wilsonb7137e02016-07-13 09:10:37 +01008321void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8322{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008323 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8324 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008325 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008326
Oscar Mateod02b98b2018-04-05 17:00:50 +03008327 if (INTEL_GEN(dev_priv) >= 11)
8328 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008329 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008330 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008331}
8332
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008333static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8334{
8335 lockdep_assert_held(&i915->pcu_lock);
8336
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008337 if (!i915->gt_pm.llc_pstate.enabled)
8338 return;
8339
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008340 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008341
8342 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008343}
8344
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008345static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8346{
8347 lockdep_assert_held(&dev_priv->pcu_lock);
8348
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008349 if (!dev_priv->gt_pm.rc6.enabled)
8350 return;
8351
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008352 if (INTEL_GEN(dev_priv) >= 9)
8353 gen9_disable_rc6(dev_priv);
8354 else if (IS_CHERRYVIEW(dev_priv))
8355 cherryview_disable_rc6(dev_priv);
8356 else if (IS_VALLEYVIEW(dev_priv))
8357 valleyview_disable_rc6(dev_priv);
8358 else if (INTEL_GEN(dev_priv) >= 6)
8359 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008360
8361 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008362}
8363
8364static void intel_disable_rps(struct drm_i915_private *dev_priv)
8365{
8366 lockdep_assert_held(&dev_priv->pcu_lock);
8367
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008368 if (!dev_priv->gt_pm.rps.enabled)
8369 return;
8370
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008371 if (INTEL_GEN(dev_priv) >= 9)
8372 gen9_disable_rps(dev_priv);
8373 else if (IS_CHERRYVIEW(dev_priv))
8374 cherryview_disable_rps(dev_priv);
8375 else if (IS_VALLEYVIEW(dev_priv))
8376 valleyview_disable_rps(dev_priv);
8377 else if (INTEL_GEN(dev_priv) >= 6)
8378 gen6_disable_rps(dev_priv);
8379 else if (IS_IRONLAKE_M(dev_priv))
8380 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008381
8382 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008383}
8384
Chris Wilsondc979972016-05-10 14:10:04 +01008385void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008386{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008387 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008388
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008389 intel_disable_rc6(dev_priv);
8390 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008391 if (HAS_LLC(dev_priv))
8392 intel_disable_llc_pstate(dev_priv);
8393
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008394 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008395}
8396
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008397static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8398{
8399 lockdep_assert_held(&i915->pcu_lock);
8400
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008401 if (i915->gt_pm.llc_pstate.enabled)
8402 return;
8403
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008404 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008405
8406 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008407}
8408
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008409static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8410{
8411 lockdep_assert_held(&dev_priv->pcu_lock);
8412
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008413 if (dev_priv->gt_pm.rc6.enabled)
8414 return;
8415
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008416 if (IS_CHERRYVIEW(dev_priv))
8417 cherryview_enable_rc6(dev_priv);
8418 else if (IS_VALLEYVIEW(dev_priv))
8419 valleyview_enable_rc6(dev_priv);
8420 else if (INTEL_GEN(dev_priv) >= 9)
8421 gen9_enable_rc6(dev_priv);
8422 else if (IS_BROADWELL(dev_priv))
8423 gen8_enable_rc6(dev_priv);
8424 else if (INTEL_GEN(dev_priv) >= 6)
8425 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008426
8427 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008428}
8429
8430static void intel_enable_rps(struct drm_i915_private *dev_priv)
8431{
8432 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8433
8434 lockdep_assert_held(&dev_priv->pcu_lock);
8435
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008436 if (rps->enabled)
8437 return;
8438
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008439 if (IS_CHERRYVIEW(dev_priv)) {
8440 cherryview_enable_rps(dev_priv);
8441 } else if (IS_VALLEYVIEW(dev_priv)) {
8442 valleyview_enable_rps(dev_priv);
8443 } else if (INTEL_GEN(dev_priv) >= 9) {
8444 gen9_enable_rps(dev_priv);
8445 } else if (IS_BROADWELL(dev_priv)) {
8446 gen8_enable_rps(dev_priv);
8447 } else if (INTEL_GEN(dev_priv) >= 6) {
8448 gen6_enable_rps(dev_priv);
8449 } else if (IS_IRONLAKE_M(dev_priv)) {
8450 ironlake_enable_drps(dev_priv);
8451 intel_init_emon(dev_priv);
8452 }
8453
8454 WARN_ON(rps->max_freq < rps->min_freq);
8455 WARN_ON(rps->idle_freq > rps->max_freq);
8456
8457 WARN_ON(rps->efficient_freq < rps->min_freq);
8458 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008459
8460 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008461}
8462
Chris Wilsonb7137e02016-07-13 09:10:37 +01008463void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8464{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008465 /* Powersaving is controlled by the host when inside a VM */
8466 if (intel_vgpu_active(dev_priv))
8467 return;
8468
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008469 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008470
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008471 if (HAS_RC6(dev_priv))
8472 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008473 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008474 if (HAS_LLC(dev_priv))
8475 intel_enable_llc_pstate(dev_priv);
8476
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008477 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008478}
Imre Deakc6df39b2014-04-14 20:24:29 +03008479
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008480static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008481{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008482 /*
8483 * On Ibex Peak and Cougar Point, we need to disable clock
8484 * gating for the panel power sequencer or it will fail to
8485 * start up when no ports are active.
8486 */
8487 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8488}
8489
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008490static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008491{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008492 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008493
Damien Lespiau055e3932014-08-18 13:49:10 +01008494 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008495 I915_WRITE(DSPCNTR(pipe),
8496 I915_READ(DSPCNTR(pipe)) |
8497 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008498
8499 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8500 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008501 }
8502}
8503
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008504static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008505{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008506 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008507
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008508 /*
8509 * Required for FBC
8510 * WaFbcDisableDpfcClockGating:ilk
8511 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008512 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8513 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8514 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008515
8516 I915_WRITE(PCH_3DCGDIS0,
8517 MARIUNIT_CLOCK_GATE_DISABLE |
8518 SVSMUNIT_CLOCK_GATE_DISABLE);
8519 I915_WRITE(PCH_3DCGDIS1,
8520 VFMUNIT_CLOCK_GATE_DISABLE);
8521
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008522 /*
8523 * According to the spec the following bits should be set in
8524 * order to enable memory self-refresh
8525 * The bit 22/21 of 0x42004
8526 * The bit 5 of 0x42020
8527 * The bit 15 of 0x45000
8528 */
8529 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8530 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8531 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008532 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008533 I915_WRITE(DISP_ARB_CTL,
8534 (I915_READ(DISP_ARB_CTL) |
8535 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008536
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008537 /*
8538 * Based on the document from hardware guys the following bits
8539 * should be set unconditionally in order to enable FBC.
8540 * The bit 22 of 0x42000
8541 * The bit 22 of 0x42004
8542 * The bit 7,8,9 of 0x42020.
8543 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008544 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008545 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008546 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8547 I915_READ(ILK_DISPLAY_CHICKEN1) |
8548 ILK_FBCQ_DIS);
8549 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8550 I915_READ(ILK_DISPLAY_CHICKEN2) |
8551 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008552 }
8553
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008554 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8555
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008556 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8557 I915_READ(ILK_DISPLAY_CHICKEN2) |
8558 ILK_ELPIN_409_SELECT);
8559 I915_WRITE(_3D_CHICKEN2,
8560 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8561 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008562
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008563 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008564 I915_WRITE(CACHE_MODE_0,
8565 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008566
Akash Goel4e046322014-04-04 17:14:38 +05308567 /* WaDisable_RenderCache_OperationalFlush:ilk */
8568 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8569
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008570 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008571
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008572 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008573}
8574
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008575static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008576{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008577 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008578 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008579
8580 /*
8581 * On Ibex Peak and Cougar Point, we need to disable clock
8582 * gating for the panel power sequencer or it will fail to
8583 * start up when no ports are active.
8584 */
Jesse Barnescd664072013-10-02 10:34:19 -07008585 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8586 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8587 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008588 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8589 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008590 /* The below fixes the weird display corruption, a few pixels shifted
8591 * downward, on (only) LVDS of some HP laptops with IVY.
8592 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008593 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008594 val = I915_READ(TRANS_CHICKEN2(pipe));
8595 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8596 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008597 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008598 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008599 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8600 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8601 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008602 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8603 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008604 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008605 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008606 I915_WRITE(TRANS_CHICKEN1(pipe),
8607 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8608 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008609}
8610
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008611static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008612{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008613 uint32_t tmp;
8614
8615 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008616 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8617 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8618 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008619}
8620
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008621static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008622{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008623 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008624
Damien Lespiau231e54f2012-10-19 17:55:41 +01008625 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008626
8627 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8628 I915_READ(ILK_DISPLAY_CHICKEN2) |
8629 ILK_ELPIN_409_SELECT);
8630
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008631 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008632 I915_WRITE(_3D_CHICKEN,
8633 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8634
Akash Goel4e046322014-04-04 17:14:38 +05308635 /* WaDisable_RenderCache_OperationalFlush:snb */
8636 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8637
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008638 /*
8639 * BSpec recoomends 8x4 when MSAA is used,
8640 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008641 *
8642 * Note that PS/WM thread counts depend on the WIZ hashing
8643 * disable bit, which we don't touch here, but it's good
8644 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008645 */
8646 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008647 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008648
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008649 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008650 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008651
8652 I915_WRITE(GEN6_UCGCTL1,
8653 I915_READ(GEN6_UCGCTL1) |
8654 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8655 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8656
8657 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8658 * gating disable must be set. Failure to set it results in
8659 * flickering pixels due to Z write ordering failures after
8660 * some amount of runtime in the Mesa "fire" demo, and Unigine
8661 * Sanctuary and Tropics, and apparently anything else with
8662 * alpha test or pixel discard.
8663 *
8664 * According to the spec, bit 11 (RCCUNIT) must also be set,
8665 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008666 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008667 * WaDisableRCCUnitClockGating:snb
8668 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008669 */
8670 I915_WRITE(GEN6_UCGCTL2,
8671 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8672 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8673
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008674 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008675 I915_WRITE(_3D_CHICKEN3,
8676 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008677
8678 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008679 * Bspec says:
8680 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8681 * 3DSTATE_SF number of SF output attributes is more than 16."
8682 */
8683 I915_WRITE(_3D_CHICKEN3,
8684 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8685
8686 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008687 * According to the spec the following bits should be
8688 * set in order to enable memory self-refresh and fbc:
8689 * The bit21 and bit22 of 0x42000
8690 * The bit21 and bit22 of 0x42004
8691 * The bit5 and bit7 of 0x42020
8692 * The bit14 of 0x70180
8693 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008694 *
8695 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008696 */
8697 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8698 I915_READ(ILK_DISPLAY_CHICKEN1) |
8699 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8700 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8701 I915_READ(ILK_DISPLAY_CHICKEN2) |
8702 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008703 I915_WRITE(ILK_DSPCLK_GATE_D,
8704 I915_READ(ILK_DSPCLK_GATE_D) |
8705 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8706 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008707
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008708 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008709
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008710 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008711
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008712 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008713}
8714
8715static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8716{
8717 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8718
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008719 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008720 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008721 *
8722 * This actually overrides the dispatch
8723 * mode for all thread types.
8724 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008725 reg &= ~GEN7_FF_SCHED_MASK;
8726 reg |= GEN7_FF_TS_SCHED_HW;
8727 reg |= GEN7_FF_VS_SCHED_HW;
8728 reg |= GEN7_FF_DS_SCHED_HW;
8729
8730 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8731}
8732
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008733static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008734{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008735 /*
8736 * TODO: this bit should only be enabled when really needed, then
8737 * disabled when not needed anymore in order to save power.
8738 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008739 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008740 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8741 I915_READ(SOUTH_DSPCLK_GATE_D) |
8742 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008743
8744 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008745 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8746 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008747 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008748}
8749
Ville Syrjälä712bf362016-10-31 22:37:23 +02008750static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008751{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008752 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008753 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8754
8755 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8756 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8757 }
8758}
8759
Imre Deak450174f2016-05-03 15:54:21 +03008760static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8761 int general_prio_credits,
8762 int high_prio_credits)
8763{
8764 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008765 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008766
8767 /* WaTempDisableDOPClkGating:bdw */
8768 misccpctl = I915_READ(GEN7_MISCCPCTL);
8769 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8770
Oscar Mateo930a7842017-10-17 13:25:45 -07008771 val = I915_READ(GEN8_L3SQCREG1);
8772 val &= ~L3_PRIO_CREDITS_MASK;
8773 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8774 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8775 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008776
8777 /*
8778 * Wait at least 100 clocks before re-enabling clock gating.
8779 * See the definition of L3SQCREG1 in BSpec.
8780 */
8781 POSTING_READ(GEN8_L3SQCREG1);
8782 udelay(1);
8783 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8784}
8785
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008786static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8787{
8788 /* This is not an Wa. Enable to reduce Sampler power */
8789 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8790 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07008791
8792 /* WaEnable32PlaneMode:icl */
8793 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
8794 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008795}
8796
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008797static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8798{
8799 if (!HAS_PCH_CNP(dev_priv))
8800 return;
8801
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008802 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008803 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8804 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008805}
8806
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008807static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008808{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008809 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008810 cnp_init_clock_gating(dev_priv);
8811
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008812 /* This is not an Wa. Enable for better image quality */
8813 I915_WRITE(_3D_CHICKEN3,
8814 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8815
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008816 /* WaEnableChickenDCPR:cnl */
8817 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8818 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8819
8820 /* WaFbcWakeMemOn:cnl */
8821 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8822 DISP_FBC_MEMORY_WAKE);
8823
Chris Wilson34991bd2017-11-11 10:03:36 +00008824 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8825 /* ReadHitWriteOnlyDisable:cnl */
8826 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008827 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8828 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008829 val |= SARBUNIT_CLKGATE_DIS;
8830 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008831
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008832 /* Wa_2201832410:cnl */
8833 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8834 val |= GWUNIT_CLKGATE_DIS;
8835 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8836
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008837 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008838 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008839 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8840 val |= VFUNIT_CLKGATE_DIS;
8841 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008842}
8843
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008844static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8845{
8846 cnp_init_clock_gating(dev_priv);
8847 gen9_init_clock_gating(dev_priv);
8848
8849 /* WaFbcNukeOnHostModify:cfl */
8850 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8851 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8852}
8853
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008854static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008855{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008856 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008857
8858 /* WaDisableSDEUnitClockGating:kbl */
8859 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8860 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8861 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008862
8863 /* WaDisableGamClockGating:kbl */
8864 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8865 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8866 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008867
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008868 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008869 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8870 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008871}
8872
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008873static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008874{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008875 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008876
8877 /* WAC6entrylatency:skl */
8878 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8879 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008880
8881 /* WaFbcNukeOnHostModify:skl */
8882 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8883 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008884}
8885
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008886static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008887{
Matthew Auld8cb09832017-10-06 23:18:23 +01008888 /* The GTT cache must be disabled if the system is using 2M pages. */
8889 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8890 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008891 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008892
Ben Widawskyab57fff2013-12-12 15:28:04 -08008893 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008894 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008895
Ben Widawskyab57fff2013-12-12 15:28:04 -08008896 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008897 I915_WRITE(CHICKEN_PAR1_1,
8898 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8899
Ben Widawskyab57fff2013-12-12 15:28:04 -08008900 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008901 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008902 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008903 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008904 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008905 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008906
Ben Widawskyab57fff2013-12-12 15:28:04 -08008907 /* WaVSRefCountFullforceMissDisable:bdw */
8908 /* WaDSRefCountFullforceMissDisable:bdw */
8909 I915_WRITE(GEN7_FF_THREAD_MODE,
8910 I915_READ(GEN7_FF_THREAD_MODE) &
8911 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008912
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008913 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8914 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008915
8916 /* WaDisableSDEUnitClockGating:bdw */
8917 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8918 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008919
Imre Deak450174f2016-05-03 15:54:21 +03008920 /* WaProgramL3SqcReg1Default:bdw */
8921 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008922
Matthew Auld8cb09832017-10-06 23:18:23 +01008923 /* WaGttCachingOffByDefault:bdw */
8924 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008925
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008926 /* WaKVMNotificationOnConfigChange:bdw */
8927 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8928 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8929
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008930 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008931
8932 /* WaDisableDopClockGating:bdw
8933 *
8934 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8935 * clock gating.
8936 */
8937 I915_WRITE(GEN6_UCGCTL1,
8938 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008939}
8940
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008941static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008942{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008943 /* L3 caching of data atomics doesn't work -- disable it. */
8944 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8945 I915_WRITE(HSW_ROW_CHICKEN3,
8946 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8947
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008948 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008949 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8950 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8951 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8952
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008953 /* WaVSRefCountFullforceMissDisable:hsw */
8954 I915_WRITE(GEN7_FF_THREAD_MODE,
8955 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008956
Akash Goel4e046322014-04-04 17:14:38 +05308957 /* WaDisable_RenderCache_OperationalFlush:hsw */
8958 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8959
Chia-I Wufe27c602014-01-28 13:29:33 +08008960 /* enable HiZ Raw Stall Optimization */
8961 I915_WRITE(CACHE_MODE_0_GEN7,
8962 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8963
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008964 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008965 I915_WRITE(CACHE_MODE_1,
8966 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008967
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008968 /*
8969 * BSpec recommends 8x4 when MSAA is used,
8970 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008971 *
8972 * Note that PS/WM thread counts depend on the WIZ hashing
8973 * disable bit, which we don't touch here, but it's good
8974 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008975 */
8976 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008977 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008978
Kenneth Graunke94411592014-12-31 16:23:00 -08008979 /* WaSampleCChickenBitEnable:hsw */
8980 I915_WRITE(HALF_SLICE_CHICKEN3,
8981 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8982
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008983 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008984 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8985
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008986 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008987}
8988
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008989static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008990{
Ben Widawsky20848222012-05-04 18:58:59 -07008991 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008992
Damien Lespiau231e54f2012-10-19 17:55:41 +01008993 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008994
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008995 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008996 I915_WRITE(_3D_CHICKEN3,
8997 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8998
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008999 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009000 I915_WRITE(IVB_CHICKEN3,
9001 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9002 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9003
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009004 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009005 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009006 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9007 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009008
Akash Goel4e046322014-04-04 17:14:38 +05309009 /* WaDisable_RenderCache_OperationalFlush:ivb */
9010 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9011
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009012 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009013 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9014 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9015
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009016 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009017 I915_WRITE(GEN7_L3CNTLREG1,
9018 GEN7_WA_FOR_GEN7_L3_CONTROL);
9019 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009020 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009021 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009022 I915_WRITE(GEN7_ROW_CHICKEN2,
9023 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009024 else {
9025 /* must write both registers */
9026 I915_WRITE(GEN7_ROW_CHICKEN2,
9027 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009028 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9029 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009030 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009031
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009032 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009033 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9034 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9035
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009036 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009037 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009038 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009039 */
9040 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009041 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009042
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009043 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009044 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9045 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9046 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9047
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009048 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009049
9050 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009051
Chris Wilson22721342014-03-04 09:41:43 +00009052 if (0) { /* causes HiZ corruption on ivb:gt1 */
9053 /* enable HiZ Raw Stall Optimization */
9054 I915_WRITE(CACHE_MODE_0_GEN7,
9055 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9056 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009057
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009058 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009059 I915_WRITE(CACHE_MODE_1,
9060 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009061
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009062 /*
9063 * BSpec recommends 8x4 when MSAA is used,
9064 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009065 *
9066 * Note that PS/WM thread counts depend on the WIZ hashing
9067 * disable bit, which we don't touch here, but it's good
9068 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009069 */
9070 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009071 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009072
Ben Widawsky20848222012-05-04 18:58:59 -07009073 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9074 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9075 snpcr |= GEN6_MBC_SNPCR_MED;
9076 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009077
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009078 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009079 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009080
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009081 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009082}
9083
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009084static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009085{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009086 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009087 I915_WRITE(_3D_CHICKEN3,
9088 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9089
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009090 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009091 I915_WRITE(IVB_CHICKEN3,
9092 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9093 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9094
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009095 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009096 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009097 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009098 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9099 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009100
Akash Goel4e046322014-04-04 17:14:38 +05309101 /* WaDisable_RenderCache_OperationalFlush:vlv */
9102 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9103
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009104 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009105 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9106 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9107
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009108 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009109 I915_WRITE(GEN7_ROW_CHICKEN2,
9110 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9111
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009112 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009113 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9114 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9115 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9116
Ville Syrjälä46680e02014-01-22 21:33:01 +02009117 gen7_setup_fixed_func_scheduler(dev_priv);
9118
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009119 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009120 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009121 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009122 */
9123 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009124 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009125
Akash Goelc98f5062014-03-24 23:00:07 +05309126 /* WaDisableL3Bank2xClockGate:vlv
9127 * Disabling L3 clock gating- MMIO 940c[25] = 1
9128 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9129 I915_WRITE(GEN7_UCGCTL4,
9130 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009131
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009132 /*
9133 * BSpec says this must be set, even though
9134 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9135 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009136 I915_WRITE(CACHE_MODE_1,
9137 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009138
9139 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009140 * BSpec recommends 8x4 when MSAA is used,
9141 * however in practice 16x4 seems fastest.
9142 *
9143 * Note that PS/WM thread counts depend on the WIZ hashing
9144 * disable bit, which we don't touch here, but it's good
9145 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9146 */
9147 I915_WRITE(GEN7_GT_MODE,
9148 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9149
9150 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009151 * WaIncreaseL3CreditsForVLVB0:vlv
9152 * This is the hardware default actually.
9153 */
9154 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9155
9156 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009157 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009158 * Disable clock gating on th GCFG unit to prevent a delay
9159 * in the reporting of vblank events.
9160 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009161 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009162}
9163
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009164static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009165{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009166 /* WaVSRefCountFullforceMissDisable:chv */
9167 /* WaDSRefCountFullforceMissDisable:chv */
9168 I915_WRITE(GEN7_FF_THREAD_MODE,
9169 I915_READ(GEN7_FF_THREAD_MODE) &
9170 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009171
9172 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9173 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9174 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009175
9176 /* WaDisableCSUnitClockGating:chv */
9177 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9178 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009179
9180 /* WaDisableSDEUnitClockGating:chv */
9181 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9182 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009183
9184 /*
Imre Deak450174f2016-05-03 15:54:21 +03009185 * WaProgramL3SqcReg1Default:chv
9186 * See gfxspecs/Related Documents/Performance Guide/
9187 * LSQC Setting Recommendations.
9188 */
9189 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9190
9191 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009192 * GTT cache may not work with big pages, so if those
9193 * are ever enabled GTT cache may need to be disabled.
9194 */
9195 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009196}
9197
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009198static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009199{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009200 uint32_t dspclk_gate;
9201
9202 I915_WRITE(RENCLK_GATE_D1, 0);
9203 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9204 GS_UNIT_CLOCK_GATE_DISABLE |
9205 CL_UNIT_CLOCK_GATE_DISABLE);
9206 I915_WRITE(RAMCLK_GATE_D, 0);
9207 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9208 OVRUNIT_CLOCK_GATE_DISABLE |
9209 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009210 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009211 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9212 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009213
9214 /* WaDisableRenderCachePipelinedFlush */
9215 I915_WRITE(CACHE_MODE_0,
9216 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009217
Akash Goel4e046322014-04-04 17:14:38 +05309218 /* WaDisable_RenderCache_OperationalFlush:g4x */
9219 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9220
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009221 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009222}
9223
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009224static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009225{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009226 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9227 I915_WRITE(RENCLK_GATE_D2, 0);
9228 I915_WRITE(DSPCLK_GATE_D, 0);
9229 I915_WRITE(RAMCLK_GATE_D, 0);
9230 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009231 I915_WRITE(MI_ARB_STATE,
9232 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309233
9234 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9235 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009236}
9237
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009238static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009239{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009240 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9241 I965_RCC_CLOCK_GATE_DISABLE |
9242 I965_RCPB_CLOCK_GATE_DISABLE |
9243 I965_ISC_CLOCK_GATE_DISABLE |
9244 I965_FBC_CLOCK_GATE_DISABLE);
9245 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009246 I915_WRITE(MI_ARB_STATE,
9247 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309248
9249 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9250 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009251}
9252
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009253static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009254{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009255 u32 dstate = I915_READ(D_STATE);
9256
9257 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9258 DSTATE_DOT_CLOCK_GATING;
9259 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009260
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009261 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009262 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009263
9264 /* IIR "flip pending" means done if this bit is set */
9265 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009266
9267 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009268 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009269
9270 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9271 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009272
9273 I915_WRITE(MI_ARB_STATE,
9274 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009275}
9276
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009277static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009278{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009279 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009280
9281 /* interrupts should cause a wake up from C3 */
9282 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9283 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009284
9285 I915_WRITE(MEM_MODE,
9286 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009287}
9288
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009289static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009290{
Ville Syrjälä10383922014-08-15 01:21:54 +03009291 I915_WRITE(MEM_MODE,
9292 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9293 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009294}
9295
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009296void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009297{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009298 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009299}
9300
Ville Syrjälä712bf362016-10-31 22:37:23 +02009301void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009302{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009303 if (HAS_PCH_LPT(dev_priv))
9304 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009305}
9306
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009307static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009308{
9309 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9310}
9311
9312/**
9313 * intel_init_clock_gating_hooks - setup the clock gating hooks
9314 * @dev_priv: device private
9315 *
9316 * Setup the hooks that configure which clocks of a given platform can be
9317 * gated and also apply various GT and display specific workarounds for these
9318 * platforms. Note that some GT specific workarounds are applied separately
9319 * when GPU contexts or batchbuffers start their execution.
9320 */
9321void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9322{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009323 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009324 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009325 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009326 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009327 else if (IS_COFFEELAKE(dev_priv))
9328 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009329 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009330 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009331 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009332 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009333 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009334 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009335 else if (IS_GEMINILAKE(dev_priv))
9336 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009337 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009338 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009339 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009340 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009341 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009342 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009343 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009344 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009345 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009346 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009347 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009348 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009349 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009350 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009351 else if (IS_G4X(dev_priv))
9352 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009353 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009354 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009355 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009356 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009357 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009358 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9359 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9360 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009361 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009362 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9363 else {
9364 MISSING_CASE(INTEL_DEVID(dev_priv));
9365 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9366 }
9367}
9368
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009369/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009370void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009371{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009372 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009373 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009374 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009375 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009376 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009377
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009378 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009379 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009380 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009381 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009382 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009383 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009384 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009385 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009386
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009387 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009388 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009389 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009390 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009391 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009392 dev_priv->display.compute_intermediate_wm =
9393 ilk_compute_intermediate_wm;
9394 dev_priv->display.initial_watermarks =
9395 ilk_initial_watermarks;
9396 dev_priv->display.optimize_watermarks =
9397 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009398 } else {
9399 DRM_DEBUG_KMS("Failed to read display plane latency. "
9400 "Disable CxSR\n");
9401 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009402 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009403 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009404 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009405 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009406 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009407 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009408 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009409 } else if (IS_G4X(dev_priv)) {
9410 g4x_setup_wm_latency(dev_priv);
9411 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9412 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9413 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9414 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009415 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009416 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009417 dev_priv->is_ddr3,
9418 dev_priv->fsb_freq,
9419 dev_priv->mem_freq)) {
9420 DRM_INFO("failed to find known CxSR latency "
9421 "(found ddr%s fsb freq %d, mem freq %d), "
9422 "disabling CxSR\n",
9423 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9424 dev_priv->fsb_freq, dev_priv->mem_freq);
9425 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009426 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009427 dev_priv->display.update_wm = NULL;
9428 } else
9429 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009430 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009431 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009432 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009433 dev_priv->display.update_wm = i9xx_update_wm;
9434 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009435 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009436 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009437 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009438 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009439 } else {
9440 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009441 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009442 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009443 } else {
9444 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009445 }
9446}
9447
Lyude87660502016-08-17 15:55:53 -04009448static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9449{
9450 uint32_t flags =
9451 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9452
9453 switch (flags) {
9454 case GEN6_PCODE_SUCCESS:
9455 return 0;
9456 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009457 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009458 case GEN6_PCODE_ILLEGAL_CMD:
9459 return -ENXIO;
9460 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009461 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009462 return -EOVERFLOW;
9463 case GEN6_PCODE_TIMEOUT:
9464 return -ETIMEDOUT;
9465 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009466 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009467 return 0;
9468 }
9469}
9470
9471static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9472{
9473 uint32_t flags =
9474 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9475
9476 switch (flags) {
9477 case GEN6_PCODE_SUCCESS:
9478 return 0;
9479 case GEN6_PCODE_ILLEGAL_CMD:
9480 return -ENXIO;
9481 case GEN7_PCODE_TIMEOUT:
9482 return -ETIMEDOUT;
9483 case GEN7_PCODE_ILLEGAL_DATA:
9484 return -EINVAL;
9485 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9486 return -EOVERFLOW;
9487 default:
9488 MISSING_CASE(flags);
9489 return 0;
9490 }
9491}
9492
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009493int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009494{
Lyude87660502016-08-17 15:55:53 -04009495 int status;
9496
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009497 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009498
Chris Wilson3f5582d2016-06-30 15:32:45 +01009499 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9500 * use te fw I915_READ variants to reduce the amount of work
9501 * required when reading/writing.
9502 */
9503
9504 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009505 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9506 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009507 return -EAGAIN;
9508 }
9509
Chris Wilson3f5582d2016-06-30 15:32:45 +01009510 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9511 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9512 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009513
Chris Wilsone09a3032017-04-11 11:13:39 +01009514 if (__intel_wait_for_register_fw(dev_priv,
9515 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9516 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009517 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9518 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009519 return -ETIMEDOUT;
9520 }
9521
Chris Wilson3f5582d2016-06-30 15:32:45 +01009522 *val = I915_READ_FW(GEN6_PCODE_DATA);
9523 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009524
Lyude87660502016-08-17 15:55:53 -04009525 if (INTEL_GEN(dev_priv) > 6)
9526 status = gen7_check_mailbox_status(dev_priv);
9527 else
9528 status = gen6_check_mailbox_status(dev_priv);
9529
9530 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009531 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9532 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009533 return status;
9534 }
9535
Ben Widawsky42c05262012-09-26 10:34:00 -07009536 return 0;
9537}
9538
Imre Deake76019a2018-01-30 16:29:38 +02009539int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009540 u32 mbox, u32 val,
9541 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009542{
Lyude87660502016-08-17 15:55:53 -04009543 int status;
9544
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009545 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009546
Chris Wilson3f5582d2016-06-30 15:32:45 +01009547 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9548 * use te fw I915_READ variants to reduce the amount of work
9549 * required when reading/writing.
9550 */
9551
9552 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009553 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9554 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009555 return -EAGAIN;
9556 }
9557
Chris Wilson3f5582d2016-06-30 15:32:45 +01009558 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009559 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009560 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009561
Chris Wilsone09a3032017-04-11 11:13:39 +01009562 if (__intel_wait_for_register_fw(dev_priv,
9563 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009564 fast_timeout_us, slow_timeout_ms,
9565 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009566 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9567 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009568 return -ETIMEDOUT;
9569 }
9570
Chris Wilson3f5582d2016-06-30 15:32:45 +01009571 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009572
Lyude87660502016-08-17 15:55:53 -04009573 if (INTEL_GEN(dev_priv) > 6)
9574 status = gen7_check_mailbox_status(dev_priv);
9575 else
9576 status = gen6_check_mailbox_status(dev_priv);
9577
9578 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009579 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9580 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009581 return status;
9582 }
9583
Ben Widawsky42c05262012-09-26 10:34:00 -07009584 return 0;
9585}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009586
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009587static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9588 u32 request, u32 reply_mask, u32 reply,
9589 u32 *status)
9590{
9591 u32 val = request;
9592
9593 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9594
9595 return *status || ((val & reply_mask) == reply);
9596}
9597
9598/**
9599 * skl_pcode_request - send PCODE request until acknowledgment
9600 * @dev_priv: device private
9601 * @mbox: PCODE mailbox ID the request is targeted for
9602 * @request: request ID
9603 * @reply_mask: mask used to check for request acknowledgment
9604 * @reply: value used to check for request acknowledgment
9605 * @timeout_base_ms: timeout for polling with preemption enabled
9606 *
9607 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009608 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009609 * The request is acknowledged once the PCODE reply dword equals @reply after
9610 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009611 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009612 * preemption disabled.
9613 *
9614 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9615 * other error as reported by PCODE.
9616 */
9617int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9618 u32 reply_mask, u32 reply, int timeout_base_ms)
9619{
9620 u32 status;
9621 int ret;
9622
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009623 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009624
9625#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9626 &status)
9627
9628 /*
9629 * Prime the PCODE by doing a request first. Normally it guarantees
9630 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9631 * _wait_for() doesn't guarantee when its passed condition is evaluated
9632 * first, so send the first request explicitly.
9633 */
9634 if (COND) {
9635 ret = 0;
9636 goto out;
9637 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009638 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009639 if (!ret)
9640 goto out;
9641
9642 /*
9643 * The above can time out if the number of requests was low (2 in the
9644 * worst case) _and_ PCODE was busy for some reason even after a
9645 * (queued) request and @timeout_base_ms delay. As a workaround retry
9646 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009647 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009648 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009649 * requests, and for any quirks of the PCODE firmware that delays
9650 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009651 */
9652 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9653 WARN_ON_ONCE(timeout_base_ms > 3);
9654 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009655 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009656 preempt_enable();
9657
9658out:
9659 return ret ? ret : status;
9660#undef COND
9661}
9662
Ville Syrjälädd06f882014-11-10 22:55:12 +02009663static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9664{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009665 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9666
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009667 /*
9668 * N = val - 0xb7
9669 * Slow = Fast = GPLL ref * N
9670 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009671 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009672}
9673
Fengguang Wub55dd642014-07-12 11:21:39 +02009674static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009675{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009676 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9677
9678 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009679}
9680
Fengguang Wub55dd642014-07-12 11:21:39 +02009681static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309682{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009683 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9684
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009685 /*
9686 * N = val / 2
9687 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9688 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009689 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309690}
9691
Fengguang Wub55dd642014-07-12 11:21:39 +02009692static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309693{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009694 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9695
Ville Syrjälä1c147622014-08-18 14:42:43 +03009696 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009697 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309698}
9699
Ville Syrjälä616bc822015-01-23 21:04:25 +02009700int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9701{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009702 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009703 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9704 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009705 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009706 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009707 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009708 return byt_gpu_freq(dev_priv, val);
9709 else
9710 return val * GT_FREQUENCY_MULTIPLIER;
9711}
9712
Ville Syrjälä616bc822015-01-23 21:04:25 +02009713int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9714{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009715 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009716 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9717 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009718 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009719 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009720 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009721 return byt_freq_opcode(dev_priv, val);
9722 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009723 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309724}
9725
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009726void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009727{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009728 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009729 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009730
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009731 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009732
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009733 dev_priv->runtime_pm.suspended = false;
9734 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009735}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009736
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009737static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9738 const i915_reg_t reg)
9739{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009740 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009741 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009742
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009743 /*
9744 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009745 * uncore lock to prevent concurrent access to range reg.
9746 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009747 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009748
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009749 /*
9750 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009751 * With a control bit, we can choose between upper or lower
9752 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009753 *
9754 * Although we always use the counter in high-range mode elsewhere,
9755 * userspace may attempt to read the value before rc6 is initialised,
9756 * before we have set the default VLV_COUNTER_CONTROL value. So always
9757 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009758 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009759 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9760 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009761 upper = I915_READ_FW(reg);
9762 do {
9763 tmp = upper;
9764
9765 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9766 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9767 lower = I915_READ_FW(reg);
9768
9769 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9770 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9771 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009772 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009773
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009774 /*
9775 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009776 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9777 * now.
9778 */
9779
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009780 return lower | (u64)upper << 8;
9781}
9782
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009783u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009784 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009785{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009786 u64 time_hw, prev_hw, overflow_hw;
9787 unsigned int fw_domains;
9788 unsigned long flags;
9789 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009790 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009791
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009792 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009793 return 0;
9794
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009795 /*
9796 * Store previous hw counter values for counter wrap-around handling.
9797 *
9798 * There are only four interesting registers and they live next to each
9799 * other so we can use the relative address, compared to the smallest
9800 * one as the index into driver storage.
9801 */
9802 i = (i915_mmio_reg_offset(reg) -
9803 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9804 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9805 return 0;
9806
9807 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9808
9809 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9810 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9811
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009812 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9813 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009814 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009815 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009816 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009817 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009818 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009819 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9820 if (IS_GEN9_LP(dev_priv)) {
9821 mul = 10000;
9822 div = 12;
9823 } else {
9824 mul = 1280;
9825 div = 1;
9826 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009827
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009828 overflow_hw = BIT_ULL(32);
9829 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009830 }
9831
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009832 /*
9833 * Counter wrap handling.
9834 *
9835 * But relying on a sufficient frequency of queries otherwise counters
9836 * can still wrap.
9837 */
9838 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9839 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9840
9841 /* RC6 delta from last sample. */
9842 if (time_hw >= prev_hw)
9843 time_hw -= prev_hw;
9844 else
9845 time_hw += overflow_hw - prev_hw;
9846
9847 /* Add delta to RC6 extended raw driver copy. */
9848 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9849 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9850
9851 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9852 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9853
9854 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009855}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009856
9857u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9858{
9859 u32 cagf;
9860
9861 if (INTEL_GEN(dev_priv) >= 9)
9862 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9863 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9864 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9865 else
9866 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9867
9868 return cagf;
9869}