blob: 25a5c6787ea8ba153f7346ce571d9afe8e5fb25f [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200315static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200317 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300318 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300319
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100320 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200321 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300322 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300323 POSTING_READ(FW_BLC_SELF_VLV);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100324 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200325 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200328 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200329 val = I915_READ(DSPFW3);
330 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
331 if (enable)
332 val |= PINEVIEW_SELF_REFRESH_EN;
333 else
334 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200338 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300339 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
340 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
341 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100343 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300344 /*
345 * FIXME can't find a bit like this for 915G, and
346 * and yet it does have the related watermark in
347 * FW_BLC_SELF. What's going on?
348 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200349 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300350 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
351 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
352 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300353 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200355 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300356 }
357
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200358 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
359 enableddisabled(enable),
360 enableddisabled(was_enabled));
361
362 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300363}
364
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200366{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 bool ret;
368
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200369 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200370 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200371 dev_priv->wm.vlv.cxsr = enable;
372 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373
374 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200375}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200376
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300377/*
378 * Latency for FIFO fetches is dependent on several factors:
379 * - memory configuration (speed, channels)
380 * - chipset
381 * - current MCH state
382 * It can be fairly high in some situations, so here we assume a fairly
383 * pessimal value. It's a tradeoff between extra memory fetches (if we
384 * set this value too high, the FIFO will fetch frequently to stay full)
385 * and power consumption (set it too low to save power and we might see
386 * FIFO underruns and display "flicker").
387 *
388 * A value of 5us seems to be a good balance; safe for very low end
389 * platforms but not overly aggressive on lower latency configs.
390 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100391static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300392
Ville Syrjäläb5004722015-03-05 21:19:47 +0200393#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
394 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
395
Ville Syrjälä49845a22016-11-22 18:02:01 +0200396static int vlv_get_fifo_size(struct intel_plane *plane)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200397{
Ville Syrjälä49845a22016-11-22 18:02:01 +0200398 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200399 int sprite0_start, sprite1_start, size;
400
Ville Syrjälä49845a22016-11-22 18:02:01 +0200401 if (plane->id == PLANE_CURSOR)
402 return 63;
403
404 switch (plane->pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200405 uint32_t dsparb, dsparb2, dsparb3;
406 case PIPE_A:
407 dsparb = I915_READ(DSPARB);
408 dsparb2 = I915_READ(DSPARB2);
409 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
410 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
411 break;
412 case PIPE_B:
413 dsparb = I915_READ(DSPARB);
414 dsparb2 = I915_READ(DSPARB2);
415 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
416 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
417 break;
418 case PIPE_C:
419 dsparb2 = I915_READ(DSPARB2);
420 dsparb3 = I915_READ(DSPARB3);
421 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
422 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
423 break;
424 default:
425 return 0;
426 }
427
Ville Syrjälä49845a22016-11-22 18:02:01 +0200428 switch (plane->id) {
429 case PLANE_PRIMARY:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200430 size = sprite0_start;
431 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200432 case PLANE_SPRITE0:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200433 size = sprite1_start - sprite0_start;
434 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200435 case PLANE_SPRITE1:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200436 size = 512 - 1 - sprite1_start;
437 break;
438 default:
439 return 0;
440 }
441
Ville Syrjälä49845a22016-11-22 18:02:01 +0200442 DRM_DEBUG_KMS("%s FIFO size: %d\n", plane->base.name, size);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200443
444 return size;
445}
446
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200447static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300448{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449 uint32_t dsparb = I915_READ(DSPARB);
450 int size;
451
452 size = dsparb & 0x7f;
453 if (plane)
454 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
455
456 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
457 plane ? "B" : "A", size);
458
459 return size;
460}
461
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200462static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300463{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300464 uint32_t dsparb = I915_READ(DSPARB);
465 int size;
466
467 size = dsparb & 0x1ff;
468 if (plane)
469 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
470 size >>= 1; /* Convert to cachelines */
471
472 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
473 plane ? "B" : "A", size);
474
475 return size;
476}
477
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200478static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300480 uint32_t dsparb = I915_READ(DSPARB);
481 int size;
482
483 size = dsparb & 0x7f;
484 size >>= 2; /* Convert to cachelines */
485
486 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
487 plane ? "B" : "A",
488 size);
489
490 return size;
491}
492
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300493/* Pineview has different values for various configs */
494static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300495 .fifo_size = PINEVIEW_DISPLAY_FIFO,
496 .max_wm = PINEVIEW_MAX_WM,
497 .default_wm = PINEVIEW_DFT_WM,
498 .guard_size = PINEVIEW_GUARD_WM,
499 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500};
501static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300502 .fifo_size = PINEVIEW_DISPLAY_FIFO,
503 .max_wm = PINEVIEW_MAX_WM,
504 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
505 .guard_size = PINEVIEW_GUARD_WM,
506 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507};
508static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300509 .fifo_size = PINEVIEW_CURSOR_FIFO,
510 .max_wm = PINEVIEW_CURSOR_MAX_WM,
511 .default_wm = PINEVIEW_CURSOR_DFT_WM,
512 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
513 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514};
515static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300516 .fifo_size = PINEVIEW_CURSOR_FIFO,
517 .max_wm = PINEVIEW_CURSOR_MAX_WM,
518 .default_wm = PINEVIEW_CURSOR_DFT_WM,
519 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
520 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521};
522static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300523 .fifo_size = G4X_FIFO_SIZE,
524 .max_wm = G4X_MAX_WM,
525 .default_wm = G4X_MAX_WM,
526 .guard_size = 2,
527 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528};
529static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300530 .fifo_size = I965_CURSOR_FIFO,
531 .max_wm = I965_CURSOR_MAX_WM,
532 .default_wm = I965_CURSOR_DFT_WM,
533 .guard_size = 2,
534 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300537 .fifo_size = I965_CURSOR_FIFO,
538 .max_wm = I965_CURSOR_MAX_WM,
539 .default_wm = I965_CURSOR_DFT_WM,
540 .guard_size = 2,
541 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542};
543static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300544 .fifo_size = I945_FIFO_SIZE,
545 .max_wm = I915_MAX_WM,
546 .default_wm = 1,
547 .guard_size = 2,
548 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549};
550static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = I915_FIFO_SIZE,
552 .max_wm = I915_MAX_WM,
553 .default_wm = 1,
554 .guard_size = 2,
555 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300557static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300558 .fifo_size = I855GM_FIFO_SIZE,
559 .max_wm = I915_MAX_WM,
560 .default_wm = 1,
561 .guard_size = 2,
562 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300564static const struct intel_watermark_params i830_bc_wm_info = {
565 .fifo_size = I855GM_FIFO_SIZE,
566 .max_wm = I915_MAX_WM/2,
567 .default_wm = 1,
568 .guard_size = 2,
569 .cacheline_size = I830_FIFO_LINE_SIZE,
570};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200571static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = I830_FIFO_SIZE,
573 .max_wm = I915_MAX_WM,
574 .default_wm = 1,
575 .guard_size = 2,
576 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300579/**
580 * intel_calculate_wm - calculate watermark level
581 * @clock_in_khz: pixel clock
582 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200583 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584 * @latency_ns: memory latency for the platform
585 *
586 * Calculate the watermark level (the level at which the display plane will
587 * start fetching from memory again). Each chip has a different display
588 * FIFO size and allocation, so the caller needs to figure that out and pass
589 * in the correct intel_watermark_params structure.
590 *
591 * As the pixel clock runs, the FIFO will be drained at a rate that depends
592 * on the pixel size. When it reaches the watermark level, it'll start
593 * fetching FIFO line sized based chunks from memory until the FIFO fills
594 * past the watermark point. If the FIFO drains completely, a FIFO underrun
595 * will occur, and a display engine hang could result.
596 */
597static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
598 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200599 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600 unsigned long latency_ns)
601{
602 long entries_required, wm_size;
603
604 /*
605 * Note: we need to make sure we don't overflow for various clock &
606 * latency values.
607 * clocks go from a few thousand to several hundred thousand.
608 * latency is usually a few thousand
609 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200610 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300611 1000;
612 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
613
614 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
615
616 wm_size = fifo_size - (entries_required + wm->guard_size);
617
618 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
619
620 /* Don't promote wm_size to unsigned... */
621 if (wm_size > (long)wm->max_wm)
622 wm_size = wm->max_wm;
623 if (wm_size <= 0)
624 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300625
626 /*
627 * Bspec seems to indicate that the value shouldn't be lower than
628 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
629 * Lets go for 8 which is the burst size since certain platforms
630 * already use a hardcoded 8 (which is what the spec says should be
631 * done).
632 */
633 if (wm_size <= 8)
634 wm_size = 8;
635
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 return wm_size;
637}
638
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200639static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300640{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200641 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300642
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200643 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200644 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300645 if (enabled)
646 return NULL;
647 enabled = crtc;
648 }
649 }
650
651 return enabled;
652}
653
Ville Syrjälä432081b2016-10-31 22:37:03 +0200654static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200656 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200657 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 const struct cxsr_latency *latency;
659 u32 reg;
660 unsigned long wm;
661
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100662 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
663 dev_priv->is_ddr3,
664 dev_priv->fsb_freq,
665 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 if (!latency) {
667 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300668 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300669 return;
670 }
671
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200672 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200674 const struct drm_display_mode *adjusted_mode =
675 &crtc->config->base.adjusted_mode;
676 const struct drm_framebuffer *fb =
677 crtc->base.primary->state->fb;
678 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300679 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300680
681 /* Display SR */
682 wm = intel_calculate_wm(clock, &pineview_display_wm,
683 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200684 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 reg = I915_READ(DSPFW1);
686 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200687 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 I915_WRITE(DSPFW1, reg);
689 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
690
691 /* cursor SR */
692 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
693 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200694 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695 reg = I915_READ(DSPFW3);
696 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200697 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 I915_WRITE(DSPFW3, reg);
699
700 /* Display HPLL off SR */
701 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
702 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200703 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 reg = I915_READ(DSPFW3);
705 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200706 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707 I915_WRITE(DSPFW3, reg);
708
709 /* cursor HPLL off SR */
710 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
711 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200712 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300713 reg = I915_READ(DSPFW3);
714 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200715 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 I915_WRITE(DSPFW3, reg);
717 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
718
Imre Deak5209b1f2014-07-01 12:36:17 +0300719 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300721 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 }
723}
724
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200725static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300726 int plane,
727 const struct intel_watermark_params *display,
728 int display_latency_ns,
729 const struct intel_watermark_params *cursor,
730 int cursor_latency_ns,
731 int *plane_wm,
732 int *cursor_wm)
733{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200734 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300735 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200736 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 int line_time_us, line_count;
739 int entries, tlb_miss;
740
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200741 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200742 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 *cursor_wm = cursor->guard_size;
744 *plane_wm = display->guard_size;
745 return false;
746 }
747
Ville Syrjäläefc26112016-10-31 22:37:04 +0200748 adjusted_mode = &crtc->config->base.adjusted_mode;
749 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100750 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800751 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200752 hdisplay = crtc->config->pipe_src_w;
753 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200756 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
758 if (tlb_miss > 0)
759 entries += tlb_miss;
760 entries = DIV_ROUND_UP(entries, display->cacheline_size);
761 *plane_wm = entries + display->guard_size;
762 if (*plane_wm > (int)display->max_wm)
763 *plane_wm = display->max_wm;
764
765 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200766 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300767 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200768 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
770 if (tlb_miss > 0)
771 entries += tlb_miss;
772 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
773 *cursor_wm = entries + cursor->guard_size;
774 if (*cursor_wm > (int)cursor->max_wm)
775 *cursor_wm = (int)cursor->max_wm;
776
777 return true;
778}
779
780/*
781 * Check the wm result.
782 *
783 * If any calculated watermark values is larger than the maximum value that
784 * can be programmed into the associated watermark register, that watermark
785 * must be disabled.
786 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200787static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300788 int display_wm, int cursor_wm,
789 const struct intel_watermark_params *display,
790 const struct intel_watermark_params *cursor)
791{
792 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
793 display_wm, cursor_wm);
794
795 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100796 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 display_wm, display->max_wm);
798 return false;
799 }
800
801 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100802 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 cursor_wm, cursor->max_wm);
804 return false;
805 }
806
807 if (!(display_wm || cursor_wm)) {
808 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
809 return false;
810 }
811
812 return true;
813}
814
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200815static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 int plane,
817 int latency_ns,
818 const struct intel_watermark_params *display,
819 const struct intel_watermark_params *cursor,
820 int *display_wm, int *cursor_wm)
821{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200822 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300823 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200824 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200825 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826 unsigned long line_time_us;
827 int line_count, line_size;
828 int small, large;
829 int entries;
830
831 if (!latency_ns) {
832 *display_wm = *cursor_wm = 0;
833 return false;
834 }
835
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200836 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200837 adjusted_mode = &crtc->config->base.adjusted_mode;
838 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100839 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800840 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200841 hdisplay = crtc->config->pipe_src_w;
842 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843
Ville Syrjälä922044c2014-02-14 14:18:57 +0200844 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200846 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847
848 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200849 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300850 large = line_count * line_size;
851
852 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
853 *display_wm = entries + display->guard_size;
854
855 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200856 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
858 *cursor_wm = entries + cursor->guard_size;
859
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200860 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 *display_wm, *cursor_wm,
862 display, cursor);
863}
864
Ville Syrjälä15665972015-03-10 16:16:28 +0200865#define FW_WM_VLV(value, plane) \
866 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
867
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200868static void vlv_write_wm_values(struct intel_crtc *crtc,
869 const struct vlv_wm_values *wm)
870{
871 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
872 enum pipe pipe = crtc->pipe;
873
874 I915_WRITE(VLV_DDL(pipe),
Ville Syrjälä1b313892016-11-28 19:37:08 +0200875 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
876 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
877 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
878 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200879
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200880 /*
881 * Zero the (unused) WM1 watermarks, and also clear all the
882 * high order bits so that there are no out of bounds values
883 * present in the registers during the reprogramming.
884 */
885 I915_WRITE(DSPHOWM, 0);
886 I915_WRITE(DSPHOWM1, 0);
887 I915_WRITE(DSPFW4, 0);
888 I915_WRITE(DSPFW5, 0);
889 I915_WRITE(DSPFW6, 0);
890
Ville Syrjäläae801522015-03-05 21:19:49 +0200891 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200892 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200893 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
894 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
895 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200896 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200897 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
898 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
899 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200900 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200901 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200902
903 if (IS_CHERRYVIEW(dev_priv)) {
904 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200905 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
906 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200908 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
909 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200910 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200911 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
912 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200913 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200914 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200915 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
916 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
917 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
918 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
919 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
920 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
921 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
922 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
923 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200924 } else {
925 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200926 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
927 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200928 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200929 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200930 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
931 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
932 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
933 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
934 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
935 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200936 }
937
938 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200939}
940
Ville Syrjälä15665972015-03-10 16:16:28 +0200941#undef FW_WM_VLV
942
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300943enum vlv_wm_level {
944 VLV_WM_LEVEL_PM2,
945 VLV_WM_LEVEL_PM5,
946 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300947};
948
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300949/* latency must be in 0.1us units. */
950static unsigned int vlv_wm_method2(unsigned int pixel_rate,
951 unsigned int pipe_htotal,
952 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200953 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300954 unsigned int latency)
955{
956 unsigned int ret;
957
958 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200959 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300960 ret = DIV_ROUND_UP(ret, 64);
961
962 return ret;
963}
964
Ville Syrjäläbb726512016-10-31 22:37:24 +0200965static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300966{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967 /* all latencies in usec */
968 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
969
Ville Syrjälä58590c12015-09-08 21:05:12 +0300970 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
971
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300972 if (IS_CHERRYVIEW(dev_priv)) {
973 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
974 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300975
976 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300977 }
978}
979
980static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
981 struct intel_crtc *crtc,
982 const struct intel_plane_state *state,
983 int level)
984{
985 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200986 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300987
988 if (dev_priv->wm.pri_latency[level] == 0)
989 return USHRT_MAX;
990
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300991 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300992 return 0;
993
Ville Syrjäläac484962016-01-20 21:05:26 +0200994 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300995 clock = crtc->config->base.adjusted_mode.crtc_clock;
996 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
997 width = crtc->config->pipe_src_w;
998 if (WARN_ON(htotal == 0))
999 htotal = 1;
1000
1001 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1002 /*
1003 * FIXME the formula gives values that are
1004 * too big for the cursor FIFO, and hence we
1005 * would never be able to use cursors. For
1006 * now just hardcode the watermark.
1007 */
1008 wm = 63;
1009 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001010 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001011 dev_priv->wm.pri_latency[level] * 10);
1012 }
1013
1014 return min_t(int, wm, USHRT_MAX);
1015}
1016
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001017static void vlv_compute_fifo(struct intel_crtc *crtc)
1018{
1019 struct drm_device *dev = crtc->base.dev;
1020 struct vlv_wm_state *wm_state = &crtc->wm_state;
1021 struct intel_plane *plane;
1022 unsigned int total_rate = 0;
1023 const int fifo_size = 512 - 1;
1024 int fifo_extra, fifo_left = fifo_size;
1025
1026 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1027 struct intel_plane_state *state =
1028 to_intel_plane_state(plane->base.state);
1029
1030 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1031 continue;
1032
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001033 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001034 wm_state->num_active_planes++;
1035 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1036 }
1037 }
1038
1039 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1040 struct intel_plane_state *state =
1041 to_intel_plane_state(plane->base.state);
1042 unsigned int rate;
1043
1044 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1045 plane->wm.fifo_size = 63;
1046 continue;
1047 }
1048
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001049 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001050 plane->wm.fifo_size = 0;
1051 continue;
1052 }
1053
1054 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1055 plane->wm.fifo_size = fifo_size * rate / total_rate;
1056 fifo_left -= plane->wm.fifo_size;
1057 }
1058
1059 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1060
1061 /* spread the remainder evenly */
1062 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1063 int plane_extra;
1064
1065 if (fifo_left == 0)
1066 break;
1067
1068 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1069 continue;
1070
1071 /* give it all to the first plane if none are active */
1072 if (plane->wm.fifo_size == 0 &&
1073 wm_state->num_active_planes)
1074 continue;
1075
1076 plane_extra = min(fifo_extra, fifo_left);
1077 plane->wm.fifo_size += plane_extra;
1078 fifo_left -= plane_extra;
1079 }
1080
1081 WARN_ON(fifo_left != 0);
1082}
1083
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001084static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1085{
1086 if (wm > fifo_size)
1087 return USHRT_MAX;
1088 else
1089 return fifo_size - wm;
1090}
1091
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001092static void vlv_invert_wms(struct intel_crtc *crtc)
1093{
1094 struct vlv_wm_state *wm_state = &crtc->wm_state;
1095 int level;
1096
1097 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001098 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001099 const int sr_fifo_size =
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001100 INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001101 struct intel_plane *plane;
1102
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001103 wm_state->sr[level].plane =
1104 vlv_invert_wm_value(wm_state->sr[level].plane,
1105 sr_fifo_size);
1106 wm_state->sr[level].cursor =
1107 vlv_invert_wm_value(wm_state->sr[level].cursor,
1108 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001110 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001111 wm_state->wm[level].plane[plane->id] =
1112 vlv_invert_wm_value(wm_state->wm[level].plane[plane->id],
1113 plane->wm.fifo_size);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001114 }
1115 }
1116}
1117
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001118static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001119{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001120 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001121 struct vlv_wm_state *wm_state = &crtc->wm_state;
1122 struct intel_plane *plane;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001123 int level;
1124
1125 memset(wm_state, 0, sizeof(*wm_state));
1126
Ville Syrjälä852eb002015-06-24 22:00:07 +03001127 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001128 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001129
1130 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001131
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001132 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001133
1134 if (wm_state->num_active_planes != 1)
1135 wm_state->cxsr = false;
1136
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001137 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001138 struct intel_plane_state *state =
1139 to_intel_plane_state(plane->base.state);
Ville Syrjälä1b313892016-11-28 19:37:08 +02001140 int level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001141
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001142 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001143 continue;
1144
1145 /* normal watermarks */
1146 for (level = 0; level < wm_state->num_levels; level++) {
1147 int wm = vlv_compute_wm_level(plane, crtc, state, level);
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001148 int max_wm = plane->wm.fifo_size;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001149
1150 /* hack */
1151 if (WARN_ON(level == 0 && wm > max_wm))
1152 wm = max_wm;
1153
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001154 if (wm > max_wm)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001155 break;
1156
Ville Syrjälä1b313892016-11-28 19:37:08 +02001157 wm_state->wm[level].plane[plane->id] = wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158 }
1159
1160 wm_state->num_levels = level;
1161
1162 if (!wm_state->cxsr)
1163 continue;
1164
1165 /* maxfifo watermarks */
Ville Syrjälä1b313892016-11-28 19:37:08 +02001166 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001167 for (level = 0; level < wm_state->num_levels; level++)
1168 wm_state->sr[level].cursor =
Ville Syrjälä1b313892016-11-28 19:37:08 +02001169 wm_state->wm[level].plane[PLANE_CURSOR];
1170 } else {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001171 for (level = 0; level < wm_state->num_levels; level++)
1172 wm_state->sr[level].plane =
Ville Syrjälä50a9dd32016-11-28 19:37:06 +02001173 max(wm_state->sr[level].plane,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001174 wm_state->wm[level].plane[plane->id]);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001175 }
1176 }
1177
1178 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001179 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001180 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1181 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1182 }
1183
1184 vlv_invert_wms(crtc);
1185}
1186
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001187#define VLV_FIFO(plane, value) \
1188 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1189
1190static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1191{
1192 struct drm_device *dev = crtc->base.dev;
1193 struct drm_i915_private *dev_priv = to_i915(dev);
1194 struct intel_plane *plane;
1195 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1196
1197 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjälä49845a22016-11-22 18:02:01 +02001198 switch (plane->id) {
1199 case PLANE_PRIMARY:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001200 sprite0_start = plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001201 break;
1202 case PLANE_SPRITE0:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001203 sprite1_start = sprite0_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001204 break;
1205 case PLANE_SPRITE1:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001206 fifo_size = sprite1_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001207 break;
1208 case PLANE_CURSOR:
1209 WARN_ON(plane->wm.fifo_size != 63);
1210 break;
1211 default:
1212 MISSING_CASE(plane->id);
1213 break;
1214 }
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001215 }
1216
1217 WARN_ON(fifo_size != 512 - 1);
1218
1219 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1220 pipe_name(crtc->pipe), sprite0_start,
1221 sprite1_start, fifo_size);
1222
1223 switch (crtc->pipe) {
1224 uint32_t dsparb, dsparb2, dsparb3;
1225 case PIPE_A:
1226 dsparb = I915_READ(DSPARB);
1227 dsparb2 = I915_READ(DSPARB2);
1228
1229 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1230 VLV_FIFO(SPRITEB, 0xff));
1231 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1232 VLV_FIFO(SPRITEB, sprite1_start));
1233
1234 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1235 VLV_FIFO(SPRITEB_HI, 0x1));
1236 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1237 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1238
1239 I915_WRITE(DSPARB, dsparb);
1240 I915_WRITE(DSPARB2, dsparb2);
1241 break;
1242 case PIPE_B:
1243 dsparb = I915_READ(DSPARB);
1244 dsparb2 = I915_READ(DSPARB2);
1245
1246 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1247 VLV_FIFO(SPRITED, 0xff));
1248 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1249 VLV_FIFO(SPRITED, sprite1_start));
1250
1251 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1252 VLV_FIFO(SPRITED_HI, 0xff));
1253 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1254 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1255
1256 I915_WRITE(DSPARB, dsparb);
1257 I915_WRITE(DSPARB2, dsparb2);
1258 break;
1259 case PIPE_C:
1260 dsparb3 = I915_READ(DSPARB3);
1261 dsparb2 = I915_READ(DSPARB2);
1262
1263 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1264 VLV_FIFO(SPRITEF, 0xff));
1265 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1266 VLV_FIFO(SPRITEF, sprite1_start));
1267
1268 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1269 VLV_FIFO(SPRITEF_HI, 0xff));
1270 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1271 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1272
1273 I915_WRITE(DSPARB3, dsparb3);
1274 I915_WRITE(DSPARB2, dsparb2);
1275 break;
1276 default:
1277 break;
1278 }
1279}
1280
1281#undef VLV_FIFO
1282
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001283static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001284 struct vlv_wm_values *wm)
1285{
1286 struct intel_crtc *crtc;
1287 int num_active_crtcs = 0;
1288
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001289 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001290 wm->cxsr = true;
1291
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001292 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1294
1295 if (!crtc->active)
1296 continue;
1297
1298 if (!wm_state->cxsr)
1299 wm->cxsr = false;
1300
1301 num_active_crtcs++;
1302 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1303 }
1304
1305 if (num_active_crtcs != 1)
1306 wm->cxsr = false;
1307
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001308 if (num_active_crtcs > 1)
1309 wm->level = VLV_WM_LEVEL_PM2;
1310
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001311 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001312 struct vlv_wm_state *wm_state = &crtc->wm_state;
1313 enum pipe pipe = crtc->pipe;
1314
1315 if (!crtc->active)
1316 continue;
1317
1318 wm->pipe[pipe] = wm_state->wm[wm->level];
1319 if (wm->cxsr)
1320 wm->sr = wm_state->sr[wm->level];
1321
Ville Syrjälä1b313892016-11-28 19:37:08 +02001322 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1323 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1324 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1325 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001326 }
1327}
1328
Ville Syrjälä432081b2016-10-31 22:37:03 +02001329static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001330{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001331 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001332 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001333 struct vlv_wm_values wm = {};
1334
Ville Syrjälä432081b2016-10-31 22:37:03 +02001335 vlv_compute_wm(crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001336 vlv_merge_wm(dev_priv, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001337
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001338 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1339 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001340 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001342 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001343
1344 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1345 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1346 chv_set_memory_dvfs(dev_priv, false);
1347
1348 if (wm.level < VLV_WM_LEVEL_PM5 &&
1349 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1350 chv_set_memory_pm5(dev_priv, false);
1351
Ville Syrjälä852eb002015-06-24 22:00:07 +03001352 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001353 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001354
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001355 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001356 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001357
Ville Syrjälä432081b2016-10-31 22:37:03 +02001358 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
1360 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1361 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02001362 pipe_name(pipe), wm.pipe[pipe].plane[PLANE_PRIMARY], wm.pipe[pipe].plane[PLANE_CURSOR],
1363 wm.pipe[pipe].plane[PLANE_SPRITE0], wm.pipe[pipe].plane[PLANE_SPRITE1],
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1365
Ville Syrjälä852eb002015-06-24 22:00:07 +03001366 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001367 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001368
1369 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1370 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1371 chv_set_memory_pm5(dev_priv, true);
1372
1373 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1374 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1375 chv_set_memory_dvfs(dev_priv, true);
1376
1377 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001378}
1379
Ville Syrjäläae801522015-03-05 21:19:49 +02001380#define single_plane_enabled(mask) is_power_of_2(mask)
1381
Ville Syrjälä432081b2016-10-31 22:37:03 +02001382static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001384 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1387 int plane_sr, cursor_sr;
1388 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001389 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001391 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001392 &g4x_wm_info, pessimal_latency_ns,
1393 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001395 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001397 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001404 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405 sr_latency_ns,
1406 &g4x_wm_info,
1407 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001408 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001409 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001410 } else {
Imre Deak98584252014-06-13 14:54:20 +03001411 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001412 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001413 plane_sr = cursor_sr = 0;
1414 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415
Ville Syrjäläa5043452014-06-28 02:04:18 +03001416 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1417 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001418 planea_wm, cursora_wm,
1419 planeb_wm, cursorb_wm,
1420 plane_sr, cursor_sr);
1421
1422 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001423 FW_WM(plane_sr, SR) |
1424 FW_WM(cursorb_wm, CURSORB) |
1425 FW_WM(planeb_wm, PLANEB) |
1426 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001427 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001428 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001430 /* HPLL off in SR has some issues on G4x... disable it */
1431 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001432 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001433 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001434
1435 if (cxsr_enabled)
1436 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001437}
1438
Ville Syrjälä432081b2016-10-31 22:37:03 +02001439static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001441 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001442 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443 int srwm = 1;
1444 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001445 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446
1447 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001448 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 if (crtc) {
1450 /* self-refresh has much higher latency */
1451 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001452 const struct drm_display_mode *adjusted_mode =
1453 &crtc->config->base.adjusted_mode;
1454 const struct drm_framebuffer *fb =
1455 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001456 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001457 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001458 int hdisplay = crtc->config->pipe_src_w;
1459 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460 unsigned long line_time_us;
1461 int entries;
1462
Ville Syrjälä922044c2014-02-14 14:18:57 +02001463 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464
1465 /* Use ns/us then divide to preserve precision */
1466 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001467 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1469 srwm = I965_FIFO_SIZE - entries;
1470 if (srwm < 0)
1471 srwm = 1;
1472 srwm &= 0x1ff;
1473 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1474 entries, srwm);
1475
1476 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001477 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001478 entries = DIV_ROUND_UP(entries,
1479 i965_cursor_wm_info.cacheline_size);
1480 cursor_sr = i965_cursor_wm_info.fifo_size -
1481 (entries + i965_cursor_wm_info.guard_size);
1482
1483 if (cursor_sr > i965_cursor_wm_info.max_wm)
1484 cursor_sr = i965_cursor_wm_info.max_wm;
1485
1486 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1487 "cursor %d\n", srwm, cursor_sr);
1488
Imre Deak98584252014-06-13 14:54:20 +03001489 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001490 } else {
Imre Deak98584252014-06-13 14:54:20 +03001491 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001492 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001493 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 }
1495
1496 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1497 srwm);
1498
1499 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001500 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1501 FW_WM(8, CURSORB) |
1502 FW_WM(8, PLANEB) |
1503 FW_WM(8, PLANEA));
1504 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1505 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001506 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001507 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001508
1509 if (cxsr_enabled)
1510 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511}
1512
Ville Syrjäläf4998962015-03-10 17:02:21 +02001513#undef FW_WM
1514
Ville Syrjälä432081b2016-10-31 22:37:03 +02001515static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001516{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001517 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001518 const struct intel_watermark_params *wm_info;
1519 uint32_t fwater_lo;
1520 uint32_t fwater_hi;
1521 int cwm, srwm = 1;
1522 int fifo_size;
1523 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001524 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001525
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001526 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001527 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001528 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001529 wm_info = &i915_wm_info;
1530 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001531 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001532
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001533 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001534 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001535 if (intel_crtc_active(crtc)) {
1536 const struct drm_display_mode *adjusted_mode =
1537 &crtc->config->base.adjusted_mode;
1538 const struct drm_framebuffer *fb =
1539 crtc->base.primary->state->fb;
1540 int cpp;
1541
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001542 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001543 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001544 else
1545 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001546
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001557 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001560 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001561 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001562 if (intel_crtc_active(crtc)) {
1563 const struct drm_display_mode *adjusted_mode =
1564 &crtc->config->base.adjusted_mode;
1565 const struct drm_framebuffer *fb =
1566 crtc->base.primary->state->fb;
1567 int cpp;
1568
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001569 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001571 else
1572 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001573
Damien Lespiau241bfc32013-09-25 16:45:37 +01001574 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001575 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001576 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 if (enabled == NULL)
1578 enabled = crtc;
1579 else
1580 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001581 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001582 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001583 if (planeb_wm > (long)wm_info->max_wm)
1584 planeb_wm = wm_info->max_wm;
1585 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001586
1587 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1588
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001589 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001590 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591
Ville Syrjäläefc26112016-10-31 22:37:04 +02001592 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001593
1594 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001595 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001596 enabled = NULL;
1597 }
1598
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 /*
1600 * Overlay gets an aggressive default since video jitter is bad.
1601 */
1602 cwm = 2;
1603
1604 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001605 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606
1607 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001608 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001609 /* self-refresh has much higher latency */
1610 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001611 const struct drm_display_mode *adjusted_mode =
1612 &enabled->config->base.adjusted_mode;
1613 const struct drm_framebuffer *fb =
1614 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001615 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001616 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001617 int hdisplay = enabled->config->pipe_src_w;
1618 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619 unsigned long line_time_us;
1620 int entries;
1621
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001622 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001623 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001624 else
1625 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001626
Ville Syrjälä922044c2014-02-14 14:18:57 +02001627 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628
1629 /* Use ns/us then divide to preserve precision */
1630 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1633 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1634 srwm = wm_info->fifo_size - entries;
1635 if (srwm < 0)
1636 srwm = 1;
1637
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001638 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001639 I915_WRITE(FW_BLC_SELF,
1640 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001641 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001642 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1643 }
1644
1645 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1646 planea_wm, planeb_wm, cwm, srwm);
1647
1648 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1649 fwater_hi = (cwm & 0x1f);
1650
1651 /* Set request length to 8 cachelines per fetch */
1652 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1653 fwater_hi = fwater_hi | (1 << 8);
1654
1655 I915_WRITE(FW_BLC, fwater_lo);
1656 I915_WRITE(FW_BLC2, fwater_hi);
1657
Imre Deak5209b1f2014-07-01 12:36:17 +03001658 if (enabled)
1659 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001660}
1661
Ville Syrjälä432081b2016-10-31 22:37:03 +02001662static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001664 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001665 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667 uint32_t fwater_lo;
1668 int planea_wm;
1669
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001670 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671 if (crtc == NULL)
1672 return;
1673
Ville Syrjäläefc26112016-10-31 22:37:04 +02001674 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001675 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001676 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001677 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001678 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001679 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1680 fwater_lo |= (3<<8) | planea_wm;
1681
1682 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1683
1684 I915_WRITE(FW_BLC, fwater_lo);
1685}
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001689 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001692
1693 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1694 * adjust the pixel_rate here. */
1695
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001696 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001697 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001698 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001699
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001700 pipe_w = pipe_config->pipe_src_w;
1701 pipe_h = pipe_config->pipe_src_h;
1702
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001703 pfit_w = (pfit_size >> 16) & 0xFFFF;
1704 pfit_h = pfit_size & 0xFFFF;
1705 if (pipe_w < pfit_w)
1706 pipe_w = pfit_w;
1707 if (pipe_h < pfit_h)
1708 pipe_h = pfit_h;
1709
Matt Roper15126882015-12-03 11:37:40 -08001710 if (WARN_ON(!pfit_w || !pfit_h))
1711 return pixel_rate;
1712
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1714 pfit_w * pfit_h);
1715 }
1716
1717 return pixel_rate;
1718}
1719
Ville Syrjälä37126462013-08-01 16:18:55 +03001720/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001721static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001722{
1723 uint64_t ret;
1724
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001725 if (WARN(latency == 0, "Latency value missing\n"))
1726 return UINT_MAX;
1727
Ville Syrjäläac484962016-01-20 21:05:26 +02001728 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001729 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1730
1731 return ret;
1732}
1733
Ville Syrjälä37126462013-08-01 16:18:55 +03001734/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001735static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001736 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 uint32_t latency)
1738{
1739 uint32_t ret;
1740
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001741 if (WARN(latency == 0, "Latency value missing\n"))
1742 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001743 if (WARN_ON(!pipe_htotal))
1744 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001745
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001746 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001747 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001748 ret = DIV_ROUND_UP(ret, 64) + 2;
1749 return ret;
1750}
1751
Ville Syrjälä23297042013-07-05 11:57:17 +03001752static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001754{
Matt Roper15126882015-12-03 11:37:40 -08001755 /*
1756 * Neither of these should be possible since this function shouldn't be
1757 * called if the CRTC is off or the plane is invisible. But let's be
1758 * extra paranoid to avoid a potential divide-by-zero if we screw up
1759 * elsewhere in the driver.
1760 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001761 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001762 return 0;
1763 if (WARN_ON(!horiz_pixels))
1764 return 0;
1765
Ville Syrjäläac484962016-01-20 21:05:26 +02001766 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001767}
1768
Imre Deak820c1982013-12-17 14:46:36 +02001769struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001770 uint16_t pri;
1771 uint16_t spr;
1772 uint16_t cur;
1773 uint16_t fbc;
1774};
1775
Ville Syrjälä37126462013-08-01 16:18:55 +03001776/*
1777 * For both WM_PIPE and WM_LP.
1778 * mem_value must be in 0.1us units.
1779 */
Matt Roper7221fc32015-09-24 15:53:08 -07001780static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001781 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001782 uint32_t mem_value,
1783 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001784{
Ville Syrjäläac484962016-01-20 21:05:26 +02001785 int cpp = pstate->base.fb ?
1786 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001787 uint32_t method1, method2;
1788
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001789 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001790 return 0;
1791
Ville Syrjäläac484962016-01-20 21:05:26 +02001792 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001793
1794 if (!is_lp)
1795 return method1;
1796
Matt Roper7221fc32015-09-24 15:53:08 -07001797 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1798 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001799 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001800 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001801
1802 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001803}
1804
Ville Syrjälä37126462013-08-01 16:18:55 +03001805/*
1806 * For both WM_PIPE and WM_LP.
1807 * mem_value must be in 0.1us units.
1808 */
Matt Roper7221fc32015-09-24 15:53:08 -07001809static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001810 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811 uint32_t mem_value)
1812{
Ville Syrjäläac484962016-01-20 21:05:26 +02001813 int cpp = pstate->base.fb ?
1814 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001815 uint32_t method1, method2;
1816
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001817 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001818 return 0;
1819
Ville Syrjäläac484962016-01-20 21:05:26 +02001820 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001821 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1822 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001823 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001824 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 return min(method1, method2);
1826}
1827
Ville Syrjälä37126462013-08-01 16:18:55 +03001828/*
1829 * For both WM_PIPE and WM_LP.
1830 * mem_value must be in 0.1us units.
1831 */
Matt Roper7221fc32015-09-24 15:53:08 -07001832static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001833 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001834 uint32_t mem_value)
1835{
Matt Roperb2435692016-02-02 22:06:51 -08001836 /*
1837 * We treat the cursor plane as always-on for the purposes of watermark
1838 * calculation. Until we have two-stage watermark programming merged,
1839 * this is necessary to avoid flickering.
1840 */
1841 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001842 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001843
Matt Roperb2435692016-02-02 22:06:51 -08001844 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001845 return 0;
1846
Matt Roper7221fc32015-09-24 15:53:08 -07001847 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1848 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001849 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001850}
1851
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001853static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001854 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001855 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001856{
Ville Syrjäläac484962016-01-20 21:05:26 +02001857 int cpp = pstate->base.fb ?
1858 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001859
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001860 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001861 return 0;
1862
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001863 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001864}
1865
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001866static unsigned int
1867ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001868{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001869 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001870 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001871 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001872 return 768;
1873 else
1874 return 512;
1875}
1876
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001877static unsigned int
1878ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1879 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001880{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001881 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001882 /* BDW primary/sprite plane watermarks */
1883 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001884 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001885 /* IVB/HSW primary/sprite plane watermarks */
1886 return level == 0 ? 127 : 1023;
1887 else if (!is_sprite)
1888 /* ILK/SNB primary plane watermarks */
1889 return level == 0 ? 127 : 511;
1890 else
1891 /* ILK/SNB sprite plane watermarks */
1892 return level == 0 ? 63 : 255;
1893}
1894
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001895static unsigned int
1896ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001897{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001898 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001899 return level == 0 ? 63 : 255;
1900 else
1901 return level == 0 ? 31 : 63;
1902}
1903
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001904static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001905{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001906 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001907 return 31;
1908 else
1909 return 15;
1910}
1911
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912/* Calculate the maximum primary/sprite plane watermark */
1913static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1914 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001915 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916 enum intel_ddb_partitioning ddb_partitioning,
1917 bool is_sprite)
1918{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001919 struct drm_i915_private *dev_priv = to_i915(dev);
1920 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001921
1922 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001923 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001924 return 0;
1925
1926 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001927 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001928 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001929
1930 /*
1931 * For some reason the non self refresh
1932 * FIFO size is only half of the self
1933 * refresh FIFO size on ILK/SNB.
1934 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001935 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001936 fifo_size /= 2;
1937 }
1938
Ville Syrjälä240264f2013-08-07 13:29:12 +03001939 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001940 /* level 0 is always calculated with 1:1 split */
1941 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1942 if (is_sprite)
1943 fifo_size *= 5;
1944 fifo_size /= 6;
1945 } else {
1946 fifo_size /= 2;
1947 }
1948 }
1949
1950 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001951 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001952}
1953
1954/* Calculate the maximum cursor plane watermark */
1955static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001956 int level,
1957 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001958{
1959 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001960 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001961 return 64;
1962
1963 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001964 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965}
1966
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001967static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001968 int level,
1969 const struct intel_wm_config *config,
1970 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001971 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001972{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001973 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1974 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1975 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001976 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001977}
1978
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001979static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001980 int level,
1981 struct ilk_wm_maximums *max)
1982{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001983 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
1984 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
1985 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
1986 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001987}
1988
Ville Syrjäläd9395652013-10-09 19:18:10 +03001989static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001990 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001991 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001992{
1993 bool ret;
1994
1995 /* already determined to be invalid? */
1996 if (!result->enable)
1997 return false;
1998
1999 result->enable = result->pri_val <= max->pri &&
2000 result->spr_val <= max->spr &&
2001 result->cur_val <= max->cur;
2002
2003 ret = result->enable;
2004
2005 /*
2006 * HACK until we can pre-compute everything,
2007 * and thus fail gracefully if LP0 watermarks
2008 * are exceeded...
2009 */
2010 if (level == 0 && !result->enable) {
2011 if (result->pri_val > max->pri)
2012 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2013 level, result->pri_val, max->pri);
2014 if (result->spr_val > max->spr)
2015 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2016 level, result->spr_val, max->spr);
2017 if (result->cur_val > max->cur)
2018 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2019 level, result->cur_val, max->cur);
2020
2021 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2022 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2023 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2024 result->enable = true;
2025 }
2026
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002027 return ret;
2028}
2029
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002030static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002031 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002032 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002033 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002034 struct intel_plane_state *pristate,
2035 struct intel_plane_state *sprstate,
2036 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002037 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002038{
2039 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2040 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2041 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2042
2043 /* WM1+ latency values stored in 0.5us units */
2044 if (level > 0) {
2045 pri_latency *= 5;
2046 spr_latency *= 5;
2047 cur_latency *= 5;
2048 }
2049
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002050 if (pristate) {
2051 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2052 pri_latency, level);
2053 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2054 }
2055
2056 if (sprstate)
2057 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2058
2059 if (curstate)
2060 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2061
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002062 result->enable = true;
2063}
2064
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002065static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002066hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002067{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002068 const struct intel_atomic_state *intel_state =
2069 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002070 const struct drm_display_mode *adjusted_mode =
2071 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002072 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002073
Matt Roperee91a152015-12-03 11:37:39 -08002074 if (!cstate->base.active)
2075 return 0;
2076 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2077 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002078 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002079 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002080
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002081 /* The WM are computed with base on how long it takes to fill a single
2082 * row at the given clock rate, multiplied by 8.
2083 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002084 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2085 adjusted_mode->crtc_clock);
2086 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002087 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002088
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002089 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2090 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002091}
2092
Ville Syrjäläbb726512016-10-31 22:37:24 +02002093static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2094 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002095{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002096 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002097 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002098 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002099 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002100
2101 /* read the first set of memory latencies[0:3] */
2102 val = 0; /* data0 to be programmed to 0 for first set */
2103 mutex_lock(&dev_priv->rps.hw_lock);
2104 ret = sandybridge_pcode_read(dev_priv,
2105 GEN9_PCODE_READ_MEM_LATENCY,
2106 &val);
2107 mutex_unlock(&dev_priv->rps.hw_lock);
2108
2109 if (ret) {
2110 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2111 return;
2112 }
2113
2114 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2115 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2116 GEN9_MEM_LATENCY_LEVEL_MASK;
2117 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2118 GEN9_MEM_LATENCY_LEVEL_MASK;
2119 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2120 GEN9_MEM_LATENCY_LEVEL_MASK;
2121
2122 /* read the second set of memory latencies[4:7] */
2123 val = 1; /* data0 to be programmed to 1 for second set */
2124 mutex_lock(&dev_priv->rps.hw_lock);
2125 ret = sandybridge_pcode_read(dev_priv,
2126 GEN9_PCODE_READ_MEM_LATENCY,
2127 &val);
2128 mutex_unlock(&dev_priv->rps.hw_lock);
2129 if (ret) {
2130 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2131 return;
2132 }
2133
2134 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2135 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2136 GEN9_MEM_LATENCY_LEVEL_MASK;
2137 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2138 GEN9_MEM_LATENCY_LEVEL_MASK;
2139 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2140 GEN9_MEM_LATENCY_LEVEL_MASK;
2141
Vandana Kannan367294b2014-11-04 17:06:46 +00002142 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002143 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2144 * need to be disabled. We make sure to sanitize the values out
2145 * of the punit to satisfy this requirement.
2146 */
2147 for (level = 1; level <= max_level; level++) {
2148 if (wm[level] == 0) {
2149 for (i = level + 1; i <= max_level; i++)
2150 wm[i] = 0;
2151 break;
2152 }
2153 }
2154
2155 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002156 * WaWmMemoryReadLatency:skl
2157 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002158 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002159 * to add 2us to the various latency levels we retrieve from the
2160 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002161 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002162 if (wm[0] == 0) {
2163 wm[0] += 2;
2164 for (level = 1; level <= max_level; level++) {
2165 if (wm[level] == 0)
2166 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002167 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002168 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002169 }
2170
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002171 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002172 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2173
2174 wm[0] = (sskpd >> 56) & 0xFF;
2175 if (wm[0] == 0)
2176 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002177 wm[1] = (sskpd >> 4) & 0xFF;
2178 wm[2] = (sskpd >> 12) & 0xFF;
2179 wm[3] = (sskpd >> 20) & 0x1FF;
2180 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002181 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002182 uint32_t sskpd = I915_READ(MCH_SSKPD);
2183
2184 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2185 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2186 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2187 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002188 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002189 uint32_t mltr = I915_READ(MLTR_ILK);
2190
2191 /* ILK primary LP0 latency is 700 ns */
2192 wm[0] = 7;
2193 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2194 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002195 }
2196}
2197
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002198static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2199 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002200{
2201 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002202 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002203 wm[0] = 13;
2204}
2205
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002206static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2207 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002208{
2209 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002210 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002211 wm[0] = 13;
2212
2213 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002214 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002215 wm[3] *= 2;
2216}
2217
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002218int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002219{
2220 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002221 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002222 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002223 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002224 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002225 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002226 return 3;
2227 else
2228 return 2;
2229}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002230
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002231static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002232 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002233 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002234{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002235 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002236
2237 for (level = 0; level <= max_level; level++) {
2238 unsigned int latency = wm[level];
2239
2240 if (latency == 0) {
2241 DRM_ERROR("%s WM%d latency not provided\n",
2242 name, level);
2243 continue;
2244 }
2245
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002246 /*
2247 * - latencies are in us on gen9.
2248 * - before then, WM1+ latency values are in 0.5us units
2249 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002250 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002251 latency *= 10;
2252 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002253 latency *= 5;
2254
2255 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2256 name, level, wm[level],
2257 latency / 10, latency % 10);
2258 }
2259}
2260
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002261static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2262 uint16_t wm[5], uint16_t min)
2263{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002264 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002265
2266 if (wm[0] >= min)
2267 return false;
2268
2269 wm[0] = max(wm[0], min);
2270 for (level = 1; level <= max_level; level++)
2271 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2272
2273 return true;
2274}
2275
Ville Syrjäläbb726512016-10-31 22:37:24 +02002276static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002277{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002278 bool changed;
2279
2280 /*
2281 * The BIOS provided WM memory latency values are often
2282 * inadequate for high resolution displays. Adjust them.
2283 */
2284 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2285 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2286 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2287
2288 if (!changed)
2289 return;
2290
2291 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002292 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2293 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2294 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002295}
2296
Ville Syrjäläbb726512016-10-31 22:37:24 +02002297static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002298{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002299 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002300
2301 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2302 sizeof(dev_priv->wm.pri_latency));
2303 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2304 sizeof(dev_priv->wm.pri_latency));
2305
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002306 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002307 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002308
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002309 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2310 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2311 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002312
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002313 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002314 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002315}
2316
Ville Syrjäläbb726512016-10-31 22:37:24 +02002317static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002318{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002319 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002320 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002321}
2322
Matt Ropered4a6a72016-02-23 17:20:13 -08002323static bool ilk_validate_pipe_wm(struct drm_device *dev,
2324 struct intel_pipe_wm *pipe_wm)
2325{
2326 /* LP0 watermark maximums depend on this pipe alone */
2327 const struct intel_wm_config config = {
2328 .num_pipes_active = 1,
2329 .sprites_enabled = pipe_wm->sprites_enabled,
2330 .sprites_scaled = pipe_wm->sprites_scaled,
2331 };
2332 struct ilk_wm_maximums max;
2333
2334 /* LP0 watermarks always use 1/2 DDB partitioning */
2335 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2336
2337 /* At least LP0 must be valid */
2338 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2339 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2340 return false;
2341 }
2342
2343 return true;
2344}
2345
Matt Roper261a27d2015-10-08 15:28:25 -07002346/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002347static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002348{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002349 struct drm_atomic_state *state = cstate->base.state;
2350 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002351 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002352 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002353 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002354 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002355 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002356 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002357 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002358 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002359 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002360
Matt Ropere8f1f022016-05-12 07:05:55 -07002361 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002362
Matt Roper43d59ed2015-09-24 15:53:07 -07002363 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002364 struct intel_plane_state *ps;
2365
2366 ps = intel_atomic_get_existing_plane_state(state,
2367 intel_plane);
2368 if (!ps)
2369 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002370
2371 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002372 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002373 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002374 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002375 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002376 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002377 }
2378
Matt Ropered4a6a72016-02-23 17:20:13 -08002379 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002380 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002381 pipe_wm->sprites_enabled = sprstate->base.visible;
2382 pipe_wm->sprites_scaled = sprstate->base.visible &&
2383 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2384 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002385 }
2386
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002387 usable_level = max_level;
2388
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002389 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002390 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002391 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002392
2393 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002394 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002395 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002396
Matt Roper86c8bbb2015-09-24 15:53:16 -07002397 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002398 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2399
2400 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2401 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002402
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002403 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002404 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002405
Matt Ropered4a6a72016-02-23 17:20:13 -08002406 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002407 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002408
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002409 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002410
2411 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002412 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002413
Matt Roper86c8bbb2015-09-24 15:53:16 -07002414 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002415 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002416
2417 /*
2418 * Disable any watermark level that exceeds the
2419 * register maximums since such watermarks are
2420 * always invalid.
2421 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002422 if (level > usable_level)
2423 continue;
2424
2425 if (ilk_validate_wm_level(level, &max, wm))
2426 pipe_wm->wm[level] = *wm;
2427 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002428 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002429 }
2430
Matt Roper86c8bbb2015-09-24 15:53:16 -07002431 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002432}
2433
2434/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002435 * Build a set of 'intermediate' watermark values that satisfy both the old
2436 * state and the new state. These can be programmed to the hardware
2437 * immediately.
2438 */
2439static int ilk_compute_intermediate_wm(struct drm_device *dev,
2440 struct intel_crtc *intel_crtc,
2441 struct intel_crtc_state *newstate)
2442{
Matt Ropere8f1f022016-05-12 07:05:55 -07002443 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002444 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002445 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002446
2447 /*
2448 * Start with the final, target watermarks, then combine with the
2449 * currently active watermarks to get values that are safe both before
2450 * and after the vblank.
2451 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002452 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002453 a->pipe_enabled |= b->pipe_enabled;
2454 a->sprites_enabled |= b->sprites_enabled;
2455 a->sprites_scaled |= b->sprites_scaled;
2456
2457 for (level = 0; level <= max_level; level++) {
2458 struct intel_wm_level *a_wm = &a->wm[level];
2459 const struct intel_wm_level *b_wm = &b->wm[level];
2460
2461 a_wm->enable &= b_wm->enable;
2462 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2463 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2464 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2465 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2466 }
2467
2468 /*
2469 * We need to make sure that these merged watermark values are
2470 * actually a valid configuration themselves. If they're not,
2471 * there's no safe way to transition from the old state to
2472 * the new state, so we need to fail the atomic transaction.
2473 */
2474 if (!ilk_validate_pipe_wm(dev, a))
2475 return -EINVAL;
2476
2477 /*
2478 * If our intermediate WM are identical to the final WM, then we can
2479 * omit the post-vblank programming; only update if it's different.
2480 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002481 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002482 newstate->wm.need_postvbl_update = false;
2483
2484 return 0;
2485}
2486
2487/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002488 * Merge the watermarks from all active pipes for a specific level.
2489 */
2490static void ilk_merge_wm_level(struct drm_device *dev,
2491 int level,
2492 struct intel_wm_level *ret_wm)
2493{
2494 const struct intel_crtc *intel_crtc;
2495
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002496 ret_wm->enable = true;
2497
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002498 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002499 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002500 const struct intel_wm_level *wm = &active->wm[level];
2501
2502 if (!active->pipe_enabled)
2503 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002504
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002505 /*
2506 * The watermark values may have been used in the past,
2507 * so we must maintain them in the registers for some
2508 * time even if the level is now disabled.
2509 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002510 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002511 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002512
2513 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2514 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2515 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2516 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2517 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002518}
2519
2520/*
2521 * Merge all low power watermarks for all active pipes.
2522 */
2523static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002524 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002525 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002526 struct intel_pipe_wm *merged)
2527{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002528 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002529 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002530 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002531
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002532 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002533 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002534 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002535 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002536
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002537 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002538 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002539
2540 /* merge each WM1+ level */
2541 for (level = 1; level <= max_level; level++) {
2542 struct intel_wm_level *wm = &merged->wm[level];
2543
2544 ilk_merge_wm_level(dev, level, wm);
2545
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002546 if (level > last_enabled_level)
2547 wm->enable = false;
2548 else if (!ilk_validate_wm_level(level, max, wm))
2549 /* make sure all following levels get disabled */
2550 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002551
2552 /*
2553 * The spec says it is preferred to disable
2554 * FBC WMs instead of disabling a WM level.
2555 */
2556 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002557 if (wm->enable)
2558 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002559 wm->fbc_val = 0;
2560 }
2561 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002562
2563 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2564 /*
2565 * FIXME this is racy. FBC might get enabled later.
2566 * What we should check here is whether FBC can be
2567 * enabled sometime later.
2568 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002569 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002570 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002571 for (level = 2; level <= max_level; level++) {
2572 struct intel_wm_level *wm = &merged->wm[level];
2573
2574 wm->enable = false;
2575 }
2576 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002577}
2578
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002579static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2580{
2581 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2582 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2583}
2584
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002585/* The value we need to program into the WM_LPx latency field */
2586static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2587{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002588 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002589
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002590 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002591 return 2 * level;
2592 else
2593 return dev_priv->wm.pri_latency[level];
2594}
2595
Imre Deak820c1982013-12-17 14:46:36 +02002596static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002597 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002598 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002599 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002600{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002601 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002602 struct intel_crtc *intel_crtc;
2603 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002604
Ville Syrjälä0362c782013-10-09 19:17:57 +03002605 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002606 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002607
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002608 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002609 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002610 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002611
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002612 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002613
Ville Syrjälä0362c782013-10-09 19:17:57 +03002614 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002615
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002616 /*
2617 * Maintain the watermark values even if the level is
2618 * disabled. Doing otherwise could cause underruns.
2619 */
2620 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002621 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002622 (r->pri_val << WM1_LP_SR_SHIFT) |
2623 r->cur_val;
2624
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002625 if (r->enable)
2626 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2627
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002628 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002629 results->wm_lp[wm_lp - 1] |=
2630 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2631 else
2632 results->wm_lp[wm_lp - 1] |=
2633 r->fbc_val << WM1_LP_FBC_SHIFT;
2634
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002635 /*
2636 * Always set WM1S_LP_EN when spr_val != 0, even if the
2637 * level is disabled. Doing otherwise could cause underruns.
2638 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002639 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002640 WARN_ON(wm_lp != 1);
2641 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2642 } else
2643 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002644 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002645
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002646 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002647 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002648 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002649 const struct intel_wm_level *r =
2650 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002651
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002652 if (WARN_ON(!r->enable))
2653 continue;
2654
Matt Ropered4a6a72016-02-23 17:20:13 -08002655 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002656
2657 results->wm_pipe[pipe] =
2658 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2659 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2660 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002661 }
2662}
2663
Paulo Zanoni861f3382013-05-31 10:19:21 -03002664/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2665 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002666static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 struct intel_pipe_wm *r1,
2668 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002669{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002670 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002671 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002672
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002673 for (level = 1; level <= max_level; level++) {
2674 if (r1->wm[level].enable)
2675 level1 = level;
2676 if (r2->wm[level].enable)
2677 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002678 }
2679
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002680 if (level1 == level2) {
2681 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002682 return r2;
2683 else
2684 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002685 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002686 return r1;
2687 } else {
2688 return r2;
2689 }
2690}
2691
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002692/* dirty bits used to track which watermarks need changes */
2693#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2694#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2695#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2696#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2697#define WM_DIRTY_FBC (1 << 24)
2698#define WM_DIRTY_DDB (1 << 25)
2699
Damien Lespiau055e3932014-08-18 13:49:10 +01002700static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002701 const struct ilk_wm_values *old,
2702 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002703{
2704 unsigned int dirty = 0;
2705 enum pipe pipe;
2706 int wm_lp;
2707
Damien Lespiau055e3932014-08-18 13:49:10 +01002708 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002709 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2710 dirty |= WM_DIRTY_LINETIME(pipe);
2711 /* Must disable LP1+ watermarks too */
2712 dirty |= WM_DIRTY_LP_ALL;
2713 }
2714
2715 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2716 dirty |= WM_DIRTY_PIPE(pipe);
2717 /* Must disable LP1+ watermarks too */
2718 dirty |= WM_DIRTY_LP_ALL;
2719 }
2720 }
2721
2722 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2723 dirty |= WM_DIRTY_FBC;
2724 /* Must disable LP1+ watermarks too */
2725 dirty |= WM_DIRTY_LP_ALL;
2726 }
2727
2728 if (old->partitioning != new->partitioning) {
2729 dirty |= WM_DIRTY_DDB;
2730 /* Must disable LP1+ watermarks too */
2731 dirty |= WM_DIRTY_LP_ALL;
2732 }
2733
2734 /* LP1+ watermarks already deemed dirty, no need to continue */
2735 if (dirty & WM_DIRTY_LP_ALL)
2736 return dirty;
2737
2738 /* Find the lowest numbered LP1+ watermark in need of an update... */
2739 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2740 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2741 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2742 break;
2743 }
2744
2745 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2746 for (; wm_lp <= 3; wm_lp++)
2747 dirty |= WM_DIRTY_LP(wm_lp);
2748
2749 return dirty;
2750}
2751
Ville Syrjälä8553c182013-12-05 15:51:39 +02002752static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2753 unsigned int dirty)
2754{
Imre Deak820c1982013-12-17 14:46:36 +02002755 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002756 bool changed = false;
2757
2758 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2759 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2760 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2761 changed = true;
2762 }
2763 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2764 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2765 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2766 changed = true;
2767 }
2768 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2769 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2770 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2771 changed = true;
2772 }
2773
2774 /*
2775 * Don't touch WM1S_LP_EN here.
2776 * Doing so could cause underruns.
2777 */
2778
2779 return changed;
2780}
2781
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002782/*
2783 * The spec says we shouldn't write when we don't need, because every write
2784 * causes WMs to be re-evaluated, expending some power.
2785 */
Imre Deak820c1982013-12-17 14:46:36 +02002786static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2787 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002788{
Imre Deak820c1982013-12-17 14:46:36 +02002789 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002790 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002791 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792
Damien Lespiau055e3932014-08-18 13:49:10 +01002793 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002794 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return;
2796
Ville Syrjälä8553c182013-12-05 15:51:39 +02002797 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002798
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002799 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2805
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002806 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002807 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002808 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002809 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002811 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2812
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002813 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002814 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002815 val = I915_READ(WM_MISC);
2816 if (results->partitioning == INTEL_DDB_PART_1_2)
2817 val &= ~WM_MISC_DATA_PARTITION_5_6;
2818 else
2819 val |= WM_MISC_DATA_PARTITION_5_6;
2820 I915_WRITE(WM_MISC, val);
2821 } else {
2822 val = I915_READ(DISP_ARB_CTL2);
2823 if (results->partitioning == INTEL_DDB_PART_1_2)
2824 val &= ~DISP_DATA_PARTITION_5_6;
2825 else
2826 val |= DISP_DATA_PARTITION_5_6;
2827 I915_WRITE(DISP_ARB_CTL2, val);
2828 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002829 }
2830
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002831 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002832 val = I915_READ(DISP_ARB_CTL);
2833 if (results->enable_fbc_wm)
2834 val &= ~DISP_FBC_WM_DIS;
2835 else
2836 val |= DISP_FBC_WM_DIS;
2837 I915_WRITE(DISP_ARB_CTL, val);
2838 }
2839
Imre Deak954911e2013-12-17 14:46:34 +02002840 if (dirty & WM_DIRTY_LP(1) &&
2841 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2842 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2843
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002844 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002845 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2846 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2847 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2848 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2849 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002850
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002851 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002852 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002853 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002854 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002855 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002856 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002857
2858 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002859}
2860
Matt Ropered4a6a72016-02-23 17:20:13 -08002861bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002862{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002863 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002864
2865 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2866}
2867
Lyude656d1b82016-08-17 15:55:54 -04002868#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002869
Matt Roper024c9042015-09-24 15:53:11 -07002870/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002871 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2872 * so assume we'll always need it in order to avoid underruns.
2873 */
2874static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2875{
2876 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2877
2878 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2879 IS_KABYLAKE(dev_priv))
2880 return true;
2881
2882 return false;
2883}
2884
Paulo Zanoni56feca92016-09-22 18:00:28 -03002885static bool
2886intel_has_sagv(struct drm_i915_private *dev_priv)
2887{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002888 if (IS_KABYLAKE(dev_priv))
2889 return true;
2890
2891 if (IS_SKYLAKE(dev_priv) &&
2892 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2893 return true;
2894
2895 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002896}
2897
Lyude656d1b82016-08-17 15:55:54 -04002898/*
2899 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2900 * depending on power and performance requirements. The display engine access
2901 * to system memory is blocked during the adjustment time. Because of the
2902 * blocking time, having this enabled can cause full system hangs and/or pipe
2903 * underruns if we don't meet all of the following requirements:
2904 *
2905 * - <= 1 pipe enabled
2906 * - All planes can enable watermarks for latencies >= SAGV engine block time
2907 * - We're not using an interlaced display configuration
2908 */
2909int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002910intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002911{
2912 int ret;
2913
Paulo Zanoni56feca92016-09-22 18:00:28 -03002914 if (!intel_has_sagv(dev_priv))
2915 return 0;
2916
2917 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002918 return 0;
2919
2920 DRM_DEBUG_KMS("Enabling the SAGV\n");
2921 mutex_lock(&dev_priv->rps.hw_lock);
2922
2923 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2924 GEN9_SAGV_ENABLE);
2925
2926 /* We don't need to wait for the SAGV when enabling */
2927 mutex_unlock(&dev_priv->rps.hw_lock);
2928
2929 /*
2930 * Some skl systems, pre-release machines in particular,
2931 * don't actually have an SAGV.
2932 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002933 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002934 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002935 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002936 return 0;
2937 } else if (ret < 0) {
2938 DRM_ERROR("Failed to enable the SAGV\n");
2939 return ret;
2940 }
2941
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002942 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002943 return 0;
2944}
2945
2946static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002947intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002948{
2949 int ret;
2950 uint32_t temp = GEN9_SAGV_DISABLE;
2951
2952 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2953 &temp);
2954 if (ret)
2955 return ret;
2956 else
2957 return temp & GEN9_SAGV_IS_DISABLED;
2958}
2959
2960int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002961intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002962{
2963 int ret, result;
2964
Paulo Zanoni56feca92016-09-22 18:00:28 -03002965 if (!intel_has_sagv(dev_priv))
2966 return 0;
2967
2968 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002969 return 0;
2970
2971 DRM_DEBUG_KMS("Disabling the SAGV\n");
2972 mutex_lock(&dev_priv->rps.hw_lock);
2973
2974 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002975 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002976 mutex_unlock(&dev_priv->rps.hw_lock);
2977
2978 if (ret == -ETIMEDOUT) {
2979 DRM_ERROR("Request to disable SAGV timed out\n");
2980 return -ETIMEDOUT;
2981 }
2982
2983 /*
2984 * Some skl systems, pre-release machines in particular,
2985 * don't actually have an SAGV.
2986 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002987 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002988 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002989 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002990 return 0;
2991 } else if (result < 0) {
2992 DRM_ERROR("Failed to disable the SAGV\n");
2993 return result;
2994 }
2995
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002996 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002997 return 0;
2998}
2999
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003000bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003001{
3002 struct drm_device *dev = state->dev;
3003 struct drm_i915_private *dev_priv = to_i915(dev);
3004 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003005 struct intel_crtc *crtc;
3006 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003007 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003008 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003009 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003010
Paulo Zanoni56feca92016-09-22 18:00:28 -03003011 if (!intel_has_sagv(dev_priv))
3012 return false;
3013
Lyude656d1b82016-08-17 15:55:54 -04003014 /*
3015 * SKL workaround: bspec recommends we disable the SAGV when we have
3016 * more then one pipe enabled
3017 *
3018 * If there are no active CRTCs, no additional checks need be performed
3019 */
3020 if (hweight32(intel_state->active_crtcs) == 0)
3021 return true;
3022 else if (hweight32(intel_state->active_crtcs) > 1)
3023 return false;
3024
3025 /* Since we're now guaranteed to only have one active CRTC... */
3026 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003027 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003028 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003029
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003030 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003031 return false;
3032
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003033 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003034 struct skl_plane_wm *wm =
3035 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003036
Lyude656d1b82016-08-17 15:55:54 -04003037 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003038 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003039 continue;
3040
3041 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003042 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003043 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003044 { }
3045
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003046 latency = dev_priv->wm.skl_latency[level];
3047
3048 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003049 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003050 I915_FORMAT_MOD_X_TILED)
3051 latency += 15;
3052
Lyude656d1b82016-08-17 15:55:54 -04003053 /*
3054 * If any of the planes on this pipe don't enable wm levels
3055 * that incur memory latencies higher then 30µs we can't enable
3056 * the SAGV
3057 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003058 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003059 return false;
3060 }
3061
3062 return true;
3063}
3064
Damien Lespiaub9cec072014-11-04 17:06:43 +00003065static void
3066skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003067 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003068 struct skl_ddb_entry *alloc, /* out */
3069 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003070{
Matt Roperc107acf2016-05-12 07:06:01 -07003071 struct drm_atomic_state *state = cstate->base.state;
3072 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3073 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003074 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003075 unsigned int pipe_size, ddb_size;
3076 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003077
Matt Ropera6d3460e2016-05-12 07:06:04 -07003078 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003079 alloc->start = 0;
3080 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003081 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003082 return;
3083 }
3084
Matt Ropera6d3460e2016-05-12 07:06:04 -07003085 if (intel_state->active_pipe_changes)
3086 *num_active = hweight32(intel_state->active_crtcs);
3087 else
3088 *num_active = hweight32(dev_priv->active_crtcs);
3089
Deepak M6f3fff62016-09-15 15:01:10 +05303090 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3091 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003092
3093 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3094
Matt Roperc107acf2016-05-12 07:06:01 -07003095 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003096 * If the state doesn't change the active CRTC's, then there's
3097 * no need to recalculate; the existing pipe allocation limits
3098 * should remain unchanged. Note that we're safe from racing
3099 * commits since any racing commit that changes the active CRTC
3100 * list would need to grab _all_ crtc locks, including the one
3101 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003102 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003103 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003104 /*
3105 * alloc may be cleared by clear_intel_crtc_state,
3106 * copy from old state to be sure
3107 */
3108 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003109 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003110 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003111
3112 nth_active_pipe = hweight32(intel_state->active_crtcs &
3113 (drm_crtc_mask(for_crtc) - 1));
3114 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3115 alloc->start = nth_active_pipe * ddb_size / *num_active;
3116 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003117}
3118
Matt Roperc107acf2016-05-12 07:06:01 -07003119static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003120{
Matt Roperc107acf2016-05-12 07:06:01 -07003121 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003122 return 32;
3123
3124 return 8;
3125}
3126
Damien Lespiaua269c582014-11-04 17:06:49 +00003127static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3128{
3129 entry->start = reg & 0x3ff;
3130 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003131 if (entry->end)
3132 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003133}
3134
Damien Lespiau08db6652014-11-04 17:06:52 +00003135void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3136 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003137{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003138 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003139
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003140 memset(ddb, 0, sizeof(*ddb));
3141
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003142 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003143 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003144 enum plane_id plane_id;
3145 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003146
3147 power_domain = POWER_DOMAIN_PIPE(pipe);
3148 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003149 continue;
3150
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003151 for_each_plane_id_on_crtc(crtc, plane_id) {
3152 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003153
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003154 if (plane_id != PLANE_CURSOR)
3155 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3156 else
3157 val = I915_READ(CUR_BUF_CFG(pipe));
3158
3159 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3160 }
Imre Deak4d800032016-02-17 16:31:29 +02003161
3162 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003163 }
3164}
3165
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003166/*
3167 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3168 * The bspec defines downscale amount as:
3169 *
3170 * """
3171 * Horizontal down scale amount = maximum[1, Horizontal source size /
3172 * Horizontal destination size]
3173 * Vertical down scale amount = maximum[1, Vertical source size /
3174 * Vertical destination size]
3175 * Total down scale amount = Horizontal down scale amount *
3176 * Vertical down scale amount
3177 * """
3178 *
3179 * Return value is provided in 16.16 fixed point form to retain fractional part.
3180 * Caller should take care of dividing & rounding off the value.
3181 */
3182static uint32_t
3183skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3184{
3185 uint32_t downscale_h, downscale_w;
3186 uint32_t src_w, src_h, dst_w, dst_h;
3187
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003188 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003189 return DRM_PLANE_HELPER_NO_SCALING;
3190
3191 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003192 src_w = drm_rect_width(&pstate->base.src);
3193 src_h = drm_rect_height(&pstate->base.src);
3194 dst_w = drm_rect_width(&pstate->base.dst);
3195 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003196 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003197 swap(dst_w, dst_h);
3198
3199 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3200 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3201
3202 /* Provide result in 16.16 fixed point */
3203 return (uint64_t)downscale_w * downscale_h >> 16;
3204}
3205
Damien Lespiaub9cec072014-11-04 17:06:43 +00003206static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003207skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3208 const struct drm_plane_state *pstate,
3209 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003210{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003211 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003212 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003213 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003214 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003215 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3216
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003217 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003218 return 0;
3219 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3220 return 0;
3221 if (y && format != DRM_FORMAT_NV12)
3222 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003223
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003224 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3225 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003226
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003227 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003228 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003229
3230 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003231 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003232 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003233 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003234 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003235 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003236 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003237 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003238 } else {
3239 /* for packed formats */
3240 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003241 }
3242
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003243 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3244
3245 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003246}
3247
3248/*
3249 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3250 * a 8192x4096@32bpp framebuffer:
3251 * 3 * 4096 * 8192 * 4 < 2^32
3252 */
3253static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003254skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3255 unsigned *plane_data_rate,
3256 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003257{
Matt Roper9c74d822016-05-12 07:05:58 -07003258 struct drm_crtc_state *cstate = &intel_cstate->base;
3259 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003260 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003261 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003262 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003263
3264 if (WARN_ON(!state))
3265 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003266
Matt Ropera1de91e2016-05-12 07:05:57 -07003267 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003268 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003269 enum plane_id plane_id = to_intel_plane(plane)->id;
3270 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003271
Matt Ropera6d3460e2016-05-12 07:06:04 -07003272 /* packed/uv */
3273 rate = skl_plane_relative_data_rate(intel_cstate,
3274 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003275 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003276
3277 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003278
Matt Ropera6d3460e2016-05-12 07:06:04 -07003279 /* y-plane */
3280 rate = skl_plane_relative_data_rate(intel_cstate,
3281 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003282 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003283
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003284 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003285 }
3286
3287 return total_data_rate;
3288}
3289
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003290static uint16_t
3291skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3292 const int y)
3293{
3294 struct drm_framebuffer *fb = pstate->fb;
3295 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3296 uint32_t src_w, src_h;
3297 uint32_t min_scanlines = 8;
3298 uint8_t plane_bpp;
3299
3300 if (WARN_ON(!fb))
3301 return 0;
3302
3303 /* For packed formats, no y-plane, return 0 */
3304 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3305 return 0;
3306
3307 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003308 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3309 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003310 return 8;
3311
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003312 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3313 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003314
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003315 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003316 swap(src_w, src_h);
3317
3318 /* Halve UV plane width and height for NV12 */
3319 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3320 src_w /= 2;
3321 src_h /= 2;
3322 }
3323
3324 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3325 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3326 else
3327 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3328
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003329 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003330 switch (plane_bpp) {
3331 case 1:
3332 min_scanlines = 32;
3333 break;
3334 case 2:
3335 min_scanlines = 16;
3336 break;
3337 case 4:
3338 min_scanlines = 8;
3339 break;
3340 case 8:
3341 min_scanlines = 4;
3342 break;
3343 default:
3344 WARN(1, "Unsupported pixel depth %u for rotation",
3345 plane_bpp);
3346 min_scanlines = 32;
3347 }
3348 }
3349
3350 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3351}
3352
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003353static void
3354skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3355 uint16_t *minimum, uint16_t *y_minimum)
3356{
3357 const struct drm_plane_state *pstate;
3358 struct drm_plane *plane;
3359
3360 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003361 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003362
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003363 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003364 continue;
3365
3366 if (!pstate->visible)
3367 continue;
3368
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003369 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3370 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003371 }
3372
3373 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3374}
3375
Matt Roperc107acf2016-05-12 07:06:01 -07003376static int
Matt Roper024c9042015-09-24 15:53:11 -07003377skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003378 struct skl_ddb_allocation *ddb /* out */)
3379{
Matt Roperc107acf2016-05-12 07:06:01 -07003380 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003381 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003382 struct drm_device *dev = crtc->dev;
3383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3384 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003385 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003386 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003387 uint16_t minimum[I915_MAX_PLANES] = {};
3388 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003389 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003390 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003391 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003392 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3393 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003394
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003395 /* Clear the partitioning for disabled planes. */
3396 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3397 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3398
Matt Ropera6d3460e2016-05-12 07:06:04 -07003399 if (WARN_ON(!state))
3400 return 0;
3401
Matt Roperc107acf2016-05-12 07:06:01 -07003402 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003403 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003404 return 0;
3405 }
3406
Matt Ropera6d3460e2016-05-12 07:06:04 -07003407 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003408 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003409 if (alloc_size == 0) {
3410 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003411 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003412 }
3413
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003414 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003415
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003416 /*
3417 * 1. Allocate the mininum required blocks for each active plane
3418 * and allocate the cursor, it doesn't require extra allocation
3419 * proportional to the data rate.
3420 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003421
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003422 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3423 alloc_size -= minimum[plane_id];
3424 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003425 }
3426
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003427 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3428 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3429
Damien Lespiaub9cec072014-11-04 17:06:43 +00003430 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003431 * 2. Distribute the remaining space in proportion to the amount of
3432 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003433 *
3434 * FIXME: we may not allocate every single block here.
3435 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003436 total_data_rate = skl_get_total_relative_data_rate(cstate,
3437 plane_data_rate,
3438 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003439 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003440 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003441
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003442 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003443 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003444 unsigned int data_rate, y_data_rate;
3445 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003446
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003447 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003448 continue;
3449
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003450 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003451
3452 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003453 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003454 * promote the expression to 64 bits to avoid overflowing, the
3455 * result is < available as data_rate / total_data_rate < 1
3456 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003457 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003458 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3459 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003460
Matt Roperc107acf2016-05-12 07:06:01 -07003461 /* Leave disabled planes at (0,0) */
3462 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003463 ddb->plane[pipe][plane_id].start = start;
3464 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003465 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003466
3467 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003468
3469 /*
3470 * allocation for y_plane part of planar format:
3471 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003472 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003473
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003474 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003475 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3476 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003477
Matt Roperc107acf2016-05-12 07:06:01 -07003478 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003479 ddb->y_plane[pipe][plane_id].start = start;
3480 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003481 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003482
Matt Ropera1de91e2016-05-12 07:05:57 -07003483 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003484 }
3485
Matt Roperc107acf2016-05-12 07:06:01 -07003486 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003487}
3488
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003489/*
3490 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003491 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003492 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3493 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3494*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003495static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003496{
3497 uint32_t wm_intermediate_val, ret;
3498
3499 if (latency == 0)
3500 return UINT_MAX;
3501
Ville Syrjäläac484962016-01-20 21:05:26 +02003502 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003503 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3504
3505 return ret;
3506}
3507
3508static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003509 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003510{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003511 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003512 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003513
3514 if (latency == 0)
3515 return UINT_MAX;
3516
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003517 wm_intermediate_val = latency * pixel_rate;
3518 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003519 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003520
3521 return ret;
3522}
3523
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003524static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3525 struct intel_plane_state *pstate)
3526{
3527 uint64_t adjusted_pixel_rate;
3528 uint64_t downscale_amount;
3529 uint64_t pixel_rate;
3530
3531 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003532 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003533 return 0;
3534
3535 /*
3536 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3537 * with additional adjustments for plane-specific scaling.
3538 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003539 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003540 downscale_amount = skl_plane_downscale_amount(pstate);
3541
3542 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3543 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3544
3545 return pixel_rate;
3546}
3547
Matt Roper55994c22016-05-12 07:06:08 -07003548static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3549 struct intel_crtc_state *cstate,
3550 struct intel_plane_state *intel_pstate,
3551 uint16_t ddb_allocation,
3552 int level,
3553 uint16_t *out_blocks, /* out */
3554 uint8_t *out_lines, /* out */
3555 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003556{
Matt Roper33815fa2016-05-12 07:06:05 -07003557 struct drm_plane_state *pstate = &intel_pstate->base;
3558 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003559 uint32_t latency = dev_priv->wm.skl_latency[level];
3560 uint32_t method1, method2;
3561 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3562 uint32_t res_blocks, res_lines;
3563 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003564 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003565 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003566 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003567 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003568 struct intel_atomic_state *state =
3569 to_intel_atomic_state(cstate->base.state);
3570 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003571
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003572 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003573 *enabled = false;
3574 return 0;
3575 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003576
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003577 if (apply_memory_bw_wa && fb->modifier == I915_FORMAT_MOD_X_TILED)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003578 latency += 15;
3579
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003580 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3581 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003582
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003583 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003584 swap(width, height);
3585
Ville Syrjäläac484962016-01-20 21:05:26 +02003586 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003587 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3588
Dave Airlie61d0a042016-10-25 16:35:20 +10003589 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003590 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3591 drm_format_plane_cpp(fb->pixel_format, 1) :
3592 drm_format_plane_cpp(fb->pixel_format, 0);
3593
3594 switch (cpp) {
3595 case 1:
3596 y_min_scanlines = 16;
3597 break;
3598 case 2:
3599 y_min_scanlines = 8;
3600 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003601 case 4:
3602 y_min_scanlines = 4;
3603 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003604 default:
3605 MISSING_CASE(cpp);
3606 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003607 }
3608 } else {
3609 y_min_scanlines = 4;
3610 }
3611
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003612 if (apply_memory_bw_wa)
3613 y_min_scanlines *= 2;
3614
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003615 plane_bytes_per_line = width * cpp;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003616 if (fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3617 fb->modifier == I915_FORMAT_MOD_Yf_TILED) {
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003618 plane_blocks_per_line =
3619 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3620 plane_blocks_per_line /= y_min_scanlines;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003621 } else if (fb->modifier == DRM_FORMAT_MOD_NONE) {
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003622 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3623 + 1;
3624 } else {
3625 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3626 }
3627
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003628 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3629 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003630 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003631 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003632 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003633
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003634 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3635
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003636 if (fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3637 fb->modifier == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003638 selected_result = max(method2, y_tile_minimum);
3639 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003640 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3641 (plane_bytes_per_line / 512 < 1))
3642 selected_result = method2;
3643 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003644 selected_result = min(method1, method2);
3645 else
3646 selected_result = method1;
3647 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003648
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003649 res_blocks = selected_result + 1;
3650 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003651
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003652 if (level >= 1 && level <= 7) {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003653 if (fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3654 fb->modifier == I915_FORMAT_MOD_Yf_TILED) {
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003655 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003656 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003657 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003658 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003659 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003660 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003661
Matt Roper55994c22016-05-12 07:06:08 -07003662 if (res_blocks >= ddb_allocation || res_lines > 31) {
3663 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003664
3665 /*
3666 * If there are no valid level 0 watermarks, then we can't
3667 * support this display configuration.
3668 */
3669 if (level) {
3670 return 0;
3671 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003672 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003673
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003674 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3675 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3676 plane->base.id, plane->name,
3677 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003678 return -EINVAL;
3679 }
Matt Roper55994c22016-05-12 07:06:08 -07003680 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003681
3682 *out_blocks = res_blocks;
3683 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003684 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003685
Matt Roper55994c22016-05-12 07:06:08 -07003686 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003687}
3688
Matt Roperf4a96752016-05-12 07:06:06 -07003689static int
3690skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3691 struct skl_ddb_allocation *ddb,
3692 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003693 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003694 int level,
3695 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003696{
Matt Roperf4a96752016-05-12 07:06:06 -07003697 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003698 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003699 struct drm_plane *plane = &intel_plane->base;
3700 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003701 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003702 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003703 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003704
3705 if (state)
3706 intel_pstate =
3707 intel_atomic_get_existing_plane_state(state,
3708 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003709
Matt Roperf4a96752016-05-12 07:06:06 -07003710 /*
Lyudea62163e2016-10-04 14:28:20 -04003711 * Note: If we start supporting multiple pending atomic commits against
3712 * the same planes/CRTC's in the future, plane->state will no longer be
3713 * the correct pre-state to use for the calculations here and we'll
3714 * need to change where we get the 'unchanged' plane data from.
3715 *
3716 * For now this is fine because we only allow one queued commit against
3717 * a CRTC. Even if the plane isn't modified by this transaction and we
3718 * don't have a plane lock, we still have the CRTC's lock, so we know
3719 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003720 */
Lyudea62163e2016-10-04 14:28:20 -04003721 if (!intel_pstate)
3722 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003723
Lyudea62163e2016-10-04 14:28:20 -04003724 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003725
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003726 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003727
Lyudea62163e2016-10-04 14:28:20 -04003728 ret = skl_compute_plane_wm(dev_priv,
3729 cstate,
3730 intel_pstate,
3731 ddb_blocks,
3732 level,
3733 &result->plane_res_b,
3734 &result->plane_res_l,
3735 &result->plane_en);
3736 if (ret)
3737 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003738
3739 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003740}
3741
Damien Lespiau407b50f2014-11-04 17:06:57 +00003742static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003743skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003744{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003745 uint32_t pixel_rate;
3746
Matt Roper024c9042015-09-24 15:53:11 -07003747 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003748 return 0;
3749
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003750 pixel_rate = ilk_pipe_pixel_rate(cstate);
3751
3752 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003753 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003754
Matt Roper024c9042015-09-24 15:53:11 -07003755 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003756 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003757}
3758
Matt Roper024c9042015-09-24 15:53:11 -07003759static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003760 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003761{
Matt Roper024c9042015-09-24 15:53:11 -07003762 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003763 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003764
3765 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003766 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003767}
3768
Matt Roper55994c22016-05-12 07:06:08 -07003769static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3770 struct skl_ddb_allocation *ddb,
3771 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003772{
Matt Roper024c9042015-09-24 15:53:11 -07003773 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003774 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003775 struct intel_plane *intel_plane;
3776 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003777 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003778 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003779
Lyudea62163e2016-10-04 14:28:20 -04003780 /*
3781 * We'll only calculate watermarks for planes that are actually
3782 * enabled, so make sure all other planes are set as disabled.
3783 */
3784 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3785
3786 for_each_intel_plane_mask(&dev_priv->drm,
3787 intel_plane,
3788 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003789 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003790
3791 for (level = 0; level <= max_level; level++) {
3792 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3793 intel_plane, level,
3794 &wm->wm[level]);
3795 if (ret)
3796 return ret;
3797 }
3798 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003799 }
Matt Roper024c9042015-09-24 15:53:11 -07003800 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003801
Matt Roper55994c22016-05-12 07:06:08 -07003802 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003803}
3804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003805static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3806 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003807 const struct skl_ddb_entry *entry)
3808{
3809 if (entry->end)
3810 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3811 else
3812 I915_WRITE(reg, 0);
3813}
3814
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003815static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3816 i915_reg_t reg,
3817 const struct skl_wm_level *level)
3818{
3819 uint32_t val = 0;
3820
3821 if (level->plane_en) {
3822 val |= PLANE_WM_EN;
3823 val |= level->plane_res_b;
3824 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3825 }
3826
3827 I915_WRITE(reg, val);
3828}
3829
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003830static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3831 const struct skl_plane_wm *wm,
3832 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003833 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003834{
3835 struct drm_crtc *crtc = &intel_crtc->base;
3836 struct drm_device *dev = crtc->dev;
3837 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003838 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003839 enum pipe pipe = intel_crtc->pipe;
3840
3841 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003842 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003843 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003844 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003845 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003846 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003847
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003848 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3849 &ddb->plane[pipe][plane_id]);
3850 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3851 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003852}
3853
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003854static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3855 const struct skl_plane_wm *wm,
3856 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003857{
3858 struct drm_crtc *crtc = &intel_crtc->base;
3859 struct drm_device *dev = crtc->dev;
3860 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003861 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003862 enum pipe pipe = intel_crtc->pipe;
3863
3864 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003865 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3866 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003867 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003868 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003869
3870 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003871 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003872}
3873
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003874bool skl_wm_level_equals(const struct skl_wm_level *l1,
3875 const struct skl_wm_level *l2)
3876{
3877 if (l1->plane_en != l2->plane_en)
3878 return false;
3879
3880 /* If both planes aren't enabled, the rest shouldn't matter */
3881 if (!l1->plane_en)
3882 return true;
3883
3884 return (l1->plane_res_l == l2->plane_res_l &&
3885 l1->plane_res_b == l2->plane_res_b);
3886}
3887
Lyude27082492016-08-24 07:48:10 +02003888static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3889 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003890{
Lyude27082492016-08-24 07:48:10 +02003891 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003892}
3893
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003894bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3895 const struct skl_ddb_entry *ddb,
3896 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003897{
Lyudece0ba282016-09-15 10:46:35 -04003898 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003899
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003900 for (i = 0; i < I915_MAX_PIPES; i++)
3901 if (i != ignore && entries[i] &&
3902 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003903 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003904
Lyude27082492016-08-24 07:48:10 +02003905 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003906}
3907
Matt Roper55994c22016-05-12 07:06:08 -07003908static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003909 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003910 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003911 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003912 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003913{
Matt Roperf4a96752016-05-12 07:06:06 -07003914 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003915 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003916
Matt Roper55994c22016-05-12 07:06:08 -07003917 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3918 if (ret)
3919 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003920
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003921 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003922 *changed = false;
3923 else
3924 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003925
Matt Roper55994c22016-05-12 07:06:08 -07003926 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003927}
3928
Matt Roper9b613022016-06-27 16:42:44 -07003929static uint32_t
3930pipes_modified(struct drm_atomic_state *state)
3931{
3932 struct drm_crtc *crtc;
3933 struct drm_crtc_state *cstate;
3934 uint32_t i, ret = 0;
3935
3936 for_each_crtc_in_state(state, crtc, cstate, i)
3937 ret |= drm_crtc_mask(crtc);
3938
3939 return ret;
3940}
3941
Jani Nikulabb7791b2016-10-04 12:29:17 +03003942static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003943skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3944{
3945 struct drm_atomic_state *state = cstate->base.state;
3946 struct drm_device *dev = state->dev;
3947 struct drm_crtc *crtc = cstate->base.crtc;
3948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3949 struct drm_i915_private *dev_priv = to_i915(dev);
3950 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3951 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3952 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3953 struct drm_plane_state *plane_state;
3954 struct drm_plane *plane;
3955 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003956
3957 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3958
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003959 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003960 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003961
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003962 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
3963 &new_ddb->plane[pipe][plane_id]) &&
3964 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
3965 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003966 continue;
3967
3968 plane_state = drm_atomic_get_plane_state(state, plane);
3969 if (IS_ERR(plane_state))
3970 return PTR_ERR(plane_state);
3971 }
3972
3973 return 0;
3974}
3975
Matt Roper98d39492016-05-12 07:06:03 -07003976static int
3977skl_compute_ddb(struct drm_atomic_state *state)
3978{
3979 struct drm_device *dev = state->dev;
3980 struct drm_i915_private *dev_priv = to_i915(dev);
3981 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3982 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07003983 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07003984 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07003985 int ret;
3986
3987 /*
3988 * If this is our first atomic update following hardware readout,
3989 * we can't trust the DDB that the BIOS programmed for us. Let's
3990 * pretend that all pipes switched active status so that we'll
3991 * ensure a full DDB recompute.
3992 */
Matt Roper1b54a882016-06-17 13:42:18 -07003993 if (dev_priv->wm.distrust_bios_wm) {
3994 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
3995 state->acquire_ctx);
3996 if (ret)
3997 return ret;
3998
Matt Roper98d39492016-05-12 07:06:03 -07003999 intel_state->active_pipe_changes = ~0;
4000
Matt Roper1b54a882016-06-17 13:42:18 -07004001 /*
4002 * We usually only initialize intel_state->active_crtcs if we
4003 * we're doing a modeset; make sure this field is always
4004 * initialized during the sanitization process that happens
4005 * on the first commit too.
4006 */
4007 if (!intel_state->modeset)
4008 intel_state->active_crtcs = dev_priv->active_crtcs;
4009 }
4010
Matt Roper98d39492016-05-12 07:06:03 -07004011 /*
4012 * If the modeset changes which CRTC's are active, we need to
4013 * recompute the DDB allocation for *all* active pipes, even
4014 * those that weren't otherwise being modified in any way by this
4015 * atomic commit. Due to the shrinking of the per-pipe allocations
4016 * when new active CRTC's are added, it's possible for a pipe that
4017 * we were already using and aren't changing at all here to suddenly
4018 * become invalid if its DDB needs exceeds its new allocation.
4019 *
4020 * Note that if we wind up doing a full DDB recompute, we can't let
4021 * any other display updates race with this transaction, so we need
4022 * to grab the lock on *all* CRTC's.
4023 */
Matt Roper734fa012016-05-12 15:11:40 -07004024 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004025 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004026 intel_state->wm_results.dirty_pipes = ~0;
4027 }
Matt Roper98d39492016-05-12 07:06:03 -07004028
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004029 /*
4030 * We're not recomputing for the pipes not included in the commit, so
4031 * make sure we start with the current state.
4032 */
4033 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4034
Matt Roper98d39492016-05-12 07:06:03 -07004035 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4036 struct intel_crtc_state *cstate;
4037
4038 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4039 if (IS_ERR(cstate))
4040 return PTR_ERR(cstate);
4041
Matt Roper734fa012016-05-12 15:11:40 -07004042 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004043 if (ret)
4044 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004045
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004046 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004047 if (ret)
4048 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004049 }
4050
4051 return 0;
4052}
4053
Matt Roper2722efb2016-08-17 15:55:55 -04004054static void
4055skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4056 struct skl_wm_values *src,
4057 enum pipe pipe)
4058{
Matt Roper2722efb2016-08-17 15:55:55 -04004059 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4060 sizeof(dst->ddb.y_plane[pipe]));
4061 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4062 sizeof(dst->ddb.plane[pipe]));
4063}
4064
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004065static void
4066skl_print_wm_changes(const struct drm_atomic_state *state)
4067{
4068 const struct drm_device *dev = state->dev;
4069 const struct drm_i915_private *dev_priv = to_i915(dev);
4070 const struct intel_atomic_state *intel_state =
4071 to_intel_atomic_state(state);
4072 const struct drm_crtc *crtc;
4073 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004074 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004075 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4076 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004077 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004078
4079 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004080 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4081 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004082
Maarten Lankhorst75704982016-11-01 12:04:10 +01004083 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004084 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004085 const struct skl_ddb_entry *old, *new;
4086
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004087 old = &old_ddb->plane[pipe][plane_id];
4088 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004089
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004090 if (skl_ddb_entry_equal(old, new))
4091 continue;
4092
Maarten Lankhorst75704982016-11-01 12:04:10 +01004093 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4094 intel_plane->base.base.id,
4095 intel_plane->base.name,
4096 old->start, old->end,
4097 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004098 }
4099 }
4100}
4101
Matt Roper98d39492016-05-12 07:06:03 -07004102static int
4103skl_compute_wm(struct drm_atomic_state *state)
4104{
4105 struct drm_crtc *crtc;
4106 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004107 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4108 struct skl_wm_values *results = &intel_state->wm_results;
4109 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004110 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004111 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004112
4113 /*
4114 * If this transaction isn't actually touching any CRTC's, don't
4115 * bother with watermark calculation. Note that if we pass this
4116 * test, we're guaranteed to hold at least one CRTC state mutex,
4117 * which means we can safely use values like dev_priv->active_crtcs
4118 * since any racing commits that want to update them would need to
4119 * hold _all_ CRTC state mutexes.
4120 */
4121 for_each_crtc_in_state(state, crtc, cstate, i)
4122 changed = true;
4123 if (!changed)
4124 return 0;
4125
Matt Roper734fa012016-05-12 15:11:40 -07004126 /* Clear all dirty flags */
4127 results->dirty_pipes = 0;
4128
Matt Roper98d39492016-05-12 07:06:03 -07004129 ret = skl_compute_ddb(state);
4130 if (ret)
4131 return ret;
4132
Matt Roper734fa012016-05-12 15:11:40 -07004133 /*
4134 * Calculate WM's for all pipes that are part of this transaction.
4135 * Note that the DDB allocation above may have added more CRTC's that
4136 * weren't otherwise being modified (and set bits in dirty_pipes) if
4137 * pipe allocations had to change.
4138 *
4139 * FIXME: Now that we're doing this in the atomic check phase, we
4140 * should allow skl_update_pipe_wm() to return failure in cases where
4141 * no suitable watermark values can be found.
4142 */
4143 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004144 struct intel_crtc_state *intel_cstate =
4145 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004146 const struct skl_pipe_wm *old_pipe_wm =
4147 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004148
4149 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004150 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4151 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004152 if (ret)
4153 return ret;
4154
4155 if (changed)
4156 results->dirty_pipes |= drm_crtc_mask(crtc);
4157
4158 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4159 /* This pipe's WM's did not change */
4160 continue;
4161
4162 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004163 }
4164
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004165 skl_print_wm_changes(state);
4166
Matt Roper98d39492016-05-12 07:06:03 -07004167 return 0;
4168}
4169
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004170static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4171 struct intel_crtc_state *cstate)
4172{
4173 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4174 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4175 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004176 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004177 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004178 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004179
4180 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4181 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004182
4183 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004184
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004185 for_each_plane_id_on_crtc(crtc, plane_id) {
4186 if (plane_id != PLANE_CURSOR)
4187 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4188 ddb, plane_id);
4189 else
4190 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4191 ddb);
4192 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004193}
4194
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004195static void skl_initial_wm(struct intel_atomic_state *state,
4196 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004197{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004198 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004199 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004200 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004201 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004202 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004203 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004204
Ville Syrjälä432081b2016-10-31 22:37:03 +02004205 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004206 return;
4207
Matt Roper734fa012016-05-12 15:11:40 -07004208 mutex_lock(&dev_priv->wm.wm_mutex);
4209
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004210 if (cstate->base.active_changed)
4211 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004212
4213 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004214
4215 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004216}
4217
Ville Syrjäläd8905652016-01-14 14:53:35 +02004218static void ilk_compute_wm_config(struct drm_device *dev,
4219 struct intel_wm_config *config)
4220{
4221 struct intel_crtc *crtc;
4222
4223 /* Compute the currently _active_ config */
4224 for_each_intel_crtc(dev, crtc) {
4225 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4226
4227 if (!wm->pipe_enabled)
4228 continue;
4229
4230 config->sprites_enabled |= wm->sprites_enabled;
4231 config->sprites_scaled |= wm->sprites_scaled;
4232 config->num_pipes_active++;
4233 }
4234}
4235
Matt Ropered4a6a72016-02-23 17:20:13 -08004236static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004237{
Chris Wilson91c8a322016-07-05 10:40:23 +01004238 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004239 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004240 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004241 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004242 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004243 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004244
Ville Syrjäläd8905652016-01-14 14:53:35 +02004245 ilk_compute_wm_config(dev, &config);
4246
4247 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4248 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004249
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004250 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004251 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004252 config.num_pipes_active == 1 && config.sprites_enabled) {
4253 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4254 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004255
Imre Deak820c1982013-12-17 14:46:36 +02004256 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004257 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004258 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004259 }
4260
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004261 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004262 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004263
Imre Deak820c1982013-12-17 14:46:36 +02004264 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004265
Imre Deak820c1982013-12-17 14:46:36 +02004266 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004267}
4268
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004269static void ilk_initial_watermarks(struct intel_atomic_state *state,
4270 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004271{
Matt Ropered4a6a72016-02-23 17:20:13 -08004272 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4273 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004274
Matt Ropered4a6a72016-02-23 17:20:13 -08004275 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004276 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004277 ilk_program_watermarks(dev_priv);
4278 mutex_unlock(&dev_priv->wm.wm_mutex);
4279}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004280
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004281static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4282 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004283{
4284 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4285 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4286
4287 mutex_lock(&dev_priv->wm.wm_mutex);
4288 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004289 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004290 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004291 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004292 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004293}
4294
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004295static inline void skl_wm_level_from_reg_val(uint32_t val,
4296 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004297{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004298 level->plane_en = val & PLANE_WM_EN;
4299 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4300 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4301 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004302}
4303
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004304void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4305 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004306{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004307 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004309 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004310 int level, max_level;
4311 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004312 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004313
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004314 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004315
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004316 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4317 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004318
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004319 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004320 if (plane_id != PLANE_CURSOR)
4321 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004322 else
4323 val = I915_READ(CUR_WM(pipe, level));
4324
4325 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4326 }
4327
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004328 if (plane_id != PLANE_CURSOR)
4329 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004330 else
4331 val = I915_READ(CUR_WM_TRANS(pipe));
4332
4333 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4334 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004335
Matt Roper3ef00282015-03-09 10:19:24 -07004336 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004337 return;
4338
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004339 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004340}
4341
4342void skl_wm_get_hw_state(struct drm_device *dev)
4343{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004344 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004345 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004346 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004347 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004348 struct intel_crtc *intel_crtc;
4349 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004350
Damien Lespiaua269c582014-11-04 17:06:49 +00004351 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004352 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4353 intel_crtc = to_intel_crtc(crtc);
4354 cstate = to_intel_crtc_state(crtc->state);
4355
4356 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4357
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004358 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004359 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004360 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004361
Matt Roper279e99d2016-05-12 07:06:02 -07004362 if (dev_priv->active_crtcs) {
4363 /* Fully recompute DDB on first atomic commit */
4364 dev_priv->wm.distrust_bios_wm = true;
4365 } else {
4366 /* Easy/common case; just sanitize DDB now if everything off */
4367 memset(ddb, 0, sizeof(*ddb));
4368 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004369}
4370
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004371static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4372{
4373 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004374 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004375 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004377 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004378 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004379 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004380 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004381 [PIPE_A] = WM0_PIPEA_ILK,
4382 [PIPE_B] = WM0_PIPEB_ILK,
4383 [PIPE_C] = WM0_PIPEC_IVB,
4384 };
4385
4386 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004387 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004388 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004389
Ville Syrjälä15606532016-05-13 17:55:17 +03004390 memset(active, 0, sizeof(*active));
4391
Matt Roper3ef00282015-03-09 10:19:24 -07004392 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004393
4394 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004395 u32 tmp = hw->wm_pipe[pipe];
4396
4397 /*
4398 * For active pipes LP0 watermark is marked as
4399 * enabled, and LP1+ watermaks as disabled since
4400 * we can't really reverse compute them in case
4401 * multiple pipes are active.
4402 */
4403 active->wm[0].enable = true;
4404 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4405 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4406 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4407 active->linetime = hw->wm_linetime[pipe];
4408 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004409 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004410
4411 /*
4412 * For inactive pipes, all watermark levels
4413 * should be marked as enabled but zeroed,
4414 * which is what we'd compute them to.
4415 */
4416 for (level = 0; level <= max_level; level++)
4417 active->wm[level].enable = true;
4418 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004419
4420 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004421}
4422
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004423#define _FW_WM(value, plane) \
4424 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4425#define _FW_WM_VLV(value, plane) \
4426 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4427
4428static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4429 struct vlv_wm_values *wm)
4430{
4431 enum pipe pipe;
4432 uint32_t tmp;
4433
4434 for_each_pipe(dev_priv, pipe) {
4435 tmp = I915_READ(VLV_DDL(pipe));
4436
Ville Syrjälä1b313892016-11-28 19:37:08 +02004437 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004438 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004439 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004440 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004441 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004442 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004443 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004444 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4445 }
4446
4447 tmp = I915_READ(DSPFW1);
4448 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004449 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4450 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4451 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004452
4453 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004454 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4455 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4456 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004457
4458 tmp = I915_READ(DSPFW3);
4459 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4460
4461 if (IS_CHERRYVIEW(dev_priv)) {
4462 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004463 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4464 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004465
4466 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004467 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4468 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004469
4470 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004471 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4472 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004473
4474 tmp = I915_READ(DSPHOWM);
4475 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004476 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4477 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4478 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4479 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4480 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4481 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4482 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4483 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4484 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004485 } else {
4486 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004487 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4488 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004489
4490 tmp = I915_READ(DSPHOWM);
4491 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004492 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4493 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4494 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4495 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4496 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4497 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004498 }
4499}
4500
4501#undef _FW_WM
4502#undef _FW_WM_VLV
4503
4504void vlv_wm_get_hw_state(struct drm_device *dev)
4505{
4506 struct drm_i915_private *dev_priv = to_i915(dev);
4507 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4508 struct intel_plane *plane;
4509 enum pipe pipe;
4510 u32 val;
4511
4512 vlv_read_wm_values(dev_priv, wm);
4513
Ville Syrjälä49845a22016-11-22 18:02:01 +02004514 for_each_intel_plane(dev, plane)
4515 plane->wm.fifo_size = vlv_get_fifo_size(plane);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004516
4517 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4518 wm->level = VLV_WM_LEVEL_PM2;
4519
4520 if (IS_CHERRYVIEW(dev_priv)) {
4521 mutex_lock(&dev_priv->rps.hw_lock);
4522
4523 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4524 if (val & DSP_MAXFIFO_PM5_ENABLE)
4525 wm->level = VLV_WM_LEVEL_PM5;
4526
Ville Syrjälä58590c12015-09-08 21:05:12 +03004527 /*
4528 * If DDR DVFS is disabled in the BIOS, Punit
4529 * will never ack the request. So if that happens
4530 * assume we don't have to enable/disable DDR DVFS
4531 * dynamically. To test that just set the REQ_ACK
4532 * bit to poke the Punit, but don't change the
4533 * HIGH/LOW bits so that we don't actually change
4534 * the current state.
4535 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004536 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004537 val |= FORCE_DDR_FREQ_REQ_ACK;
4538 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4539
4540 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4541 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4542 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4543 "assuming DDR DVFS is disabled\n");
4544 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4545 } else {
4546 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4547 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4548 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4549 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004550
4551 mutex_unlock(&dev_priv->rps.hw_lock);
4552 }
4553
4554 for_each_pipe(dev_priv, pipe)
4555 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004556 pipe_name(pipe),
4557 wm->pipe[pipe].plane[PLANE_PRIMARY],
4558 wm->pipe[pipe].plane[PLANE_CURSOR],
4559 wm->pipe[pipe].plane[PLANE_SPRITE0],
4560 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004561
4562 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4563 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4564}
4565
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004566void ilk_wm_get_hw_state(struct drm_device *dev)
4567{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004568 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004569 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004570 struct drm_crtc *crtc;
4571
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004572 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004573 ilk_pipe_wm_get_hw_state(crtc);
4574
4575 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4576 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4577 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4578
4579 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004580 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004581 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4582 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4583 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004584
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004586 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4587 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004588 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004589 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4590 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004591
4592 hw->enable_fbc_wm =
4593 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4594}
4595
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004596/**
4597 * intel_update_watermarks - update FIFO watermark values based on current modes
4598 *
4599 * Calculate watermark values for the various WM regs based on current mode
4600 * and plane configuration.
4601 *
4602 * There are several cases to deal with here:
4603 * - normal (i.e. non-self-refresh)
4604 * - self-refresh (SR) mode
4605 * - lines are large relative to FIFO size (buffer can hold up to 2)
4606 * - lines are small relative to FIFO size (buffer can hold more than 2
4607 * lines), so need to account for TLB latency
4608 *
4609 * The normal calculation is:
4610 * watermark = dotclock * bytes per pixel * latency
4611 * where latency is platform & configuration dependent (we assume pessimal
4612 * values here).
4613 *
4614 * The SR calculation is:
4615 * watermark = (trunc(latency/line time)+1) * surface width *
4616 * bytes per pixel
4617 * where
4618 * line time = htotal / dotclock
4619 * surface width = hdisplay for normal plane and 64 for cursor
4620 * and latency is assumed to be high, as above.
4621 *
4622 * The final value programmed to the register should always be rounded up,
4623 * and include an extra 2 entries to account for clock crossings.
4624 *
4625 * We don't use the sprite, so we can ignore that. And on Crestline we have
4626 * to set the non-SR watermarks to 8.
4627 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004628void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004629{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004630 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004631
4632 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004633 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004634}
4635
Jani Nikulae2828912016-01-18 09:19:47 +02004636/*
Daniel Vetter92703882012-08-09 16:46:01 +02004637 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004638 */
4639DEFINE_SPINLOCK(mchdev_lock);
4640
4641/* Global for IPS driver to get at the current i915 device. Protected by
4642 * mchdev_lock. */
4643static struct drm_i915_private *i915_mch_dev;
4644
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004645bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004646{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004647 u16 rgvswctl;
4648
Daniel Vetter92703882012-08-09 16:46:01 +02004649 assert_spin_locked(&mchdev_lock);
4650
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004651 rgvswctl = I915_READ16(MEMSWCTL);
4652 if (rgvswctl & MEMCTL_CMD_STS) {
4653 DRM_DEBUG("gpu busy, RCS change rejected\n");
4654 return false; /* still busy with another command */
4655 }
4656
4657 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4658 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4659 I915_WRITE16(MEMSWCTL, rgvswctl);
4660 POSTING_READ16(MEMSWCTL);
4661
4662 rgvswctl |= MEMCTL_CMD_STS;
4663 I915_WRITE16(MEMSWCTL, rgvswctl);
4664
4665 return true;
4666}
4667
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004668static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004669{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004670 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004671 u8 fmax, fmin, fstart, vstart;
4672
Daniel Vetter92703882012-08-09 16:46:01 +02004673 spin_lock_irq(&mchdev_lock);
4674
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004675 rgvmodectl = I915_READ(MEMMODECTL);
4676
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004677 /* Enable temp reporting */
4678 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4679 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4680
4681 /* 100ms RC evaluation intervals */
4682 I915_WRITE(RCUPEI, 100000);
4683 I915_WRITE(RCDNEI, 100000);
4684
4685 /* Set max/min thresholds to 90ms and 80ms respectively */
4686 I915_WRITE(RCBMAXAVG, 90000);
4687 I915_WRITE(RCBMINAVG, 80000);
4688
4689 I915_WRITE(MEMIHYST, 1);
4690
4691 /* Set up min, max, and cur for interrupt handling */
4692 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4693 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4694 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4695 MEMMODE_FSTART_SHIFT;
4696
Ville Syrjälä616847e2015-09-18 20:03:19 +03004697 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004698 PXVFREQ_PX_SHIFT;
4699
Daniel Vetter20e4d402012-08-08 23:35:39 +02004700 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4701 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004702
Daniel Vetter20e4d402012-08-08 23:35:39 +02004703 dev_priv->ips.max_delay = fstart;
4704 dev_priv->ips.min_delay = fmin;
4705 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004706
4707 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4708 fmax, fmin, fstart);
4709
4710 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4711
4712 /*
4713 * Interrupts will be enabled in ironlake_irq_postinstall
4714 */
4715
4716 I915_WRITE(VIDSTART, vstart);
4717 POSTING_READ(VIDSTART);
4718
4719 rgvmodectl |= MEMMODE_SWMODE_EN;
4720 I915_WRITE(MEMMODECTL, rgvmodectl);
4721
Daniel Vetter92703882012-08-09 16:46:01 +02004722 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004723 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004724 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004725
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004726 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004727
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004728 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4729 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004730 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004731 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004732 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004733
4734 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004735}
4736
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004737static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004738{
Daniel Vetter92703882012-08-09 16:46:01 +02004739 u16 rgvswctl;
4740
4741 spin_lock_irq(&mchdev_lock);
4742
4743 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004744
4745 /* Ack interrupts, disable EFC interrupt */
4746 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4747 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4748 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4749 I915_WRITE(DEIIR, DE_PCU_EVENT);
4750 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4751
4752 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004753 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004754 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004755 rgvswctl |= MEMCTL_CMD_STS;
4756 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004757 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004758
Daniel Vetter92703882012-08-09 16:46:01 +02004759 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004760}
4761
Daniel Vetteracbe9472012-07-26 11:50:05 +02004762/* There's a funny hw issue where the hw returns all 0 when reading from
4763 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4764 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4765 * all limits and the gpu stuck at whatever frequency it is at atm).
4766 */
Akash Goel74ef1172015-03-06 11:07:19 +05304767static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004768{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004769 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004770
Daniel Vetter20b46e52012-07-26 11:16:14 +02004771 /* Only set the down limit when we've reached the lowest level to avoid
4772 * getting more interrupts, otherwise leave this clear. This prevents a
4773 * race in the hw when coming out of rc6: There's a tiny window where
4774 * the hw runs at the minimal clock before selecting the desired
4775 * frequency, if the down threshold expires in that window we will not
4776 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004777 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304778 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4779 if (val <= dev_priv->rps.min_freq_softlimit)
4780 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4781 } else {
4782 limits = dev_priv->rps.max_freq_softlimit << 24;
4783 if (val <= dev_priv->rps.min_freq_softlimit)
4784 limits |= dev_priv->rps.min_freq_softlimit << 16;
4785 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004786
4787 return limits;
4788}
4789
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004790static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4791{
4792 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304793 u32 threshold_up = 0, threshold_down = 0; /* in % */
4794 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004795
4796 new_power = dev_priv->rps.power;
4797 switch (dev_priv->rps.power) {
4798 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004799 if (val > dev_priv->rps.efficient_freq + 1 &&
4800 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004801 new_power = BETWEEN;
4802 break;
4803
4804 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004805 if (val <= dev_priv->rps.efficient_freq &&
4806 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004807 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004808 else if (val >= dev_priv->rps.rp0_freq &&
4809 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004810 new_power = HIGH_POWER;
4811 break;
4812
4813 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004814 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4815 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004816 new_power = BETWEEN;
4817 break;
4818 }
4819 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004820 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004821 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004822 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004823 new_power = HIGH_POWER;
4824 if (new_power == dev_priv->rps.power)
4825 return;
4826
4827 /* Note the units here are not exactly 1us, but 1280ns. */
4828 switch (new_power) {
4829 case LOW_POWER:
4830 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304831 ei_up = 16000;
4832 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004833
4834 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304835 ei_down = 32000;
4836 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004837 break;
4838
4839 case BETWEEN:
4840 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304841 ei_up = 13000;
4842 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004843
4844 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304845 ei_down = 32000;
4846 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004847 break;
4848
4849 case HIGH_POWER:
4850 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304851 ei_up = 10000;
4852 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004853
4854 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304855 ei_down = 32000;
4856 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004857 break;
4858 }
4859
Akash Goel8a586432015-03-06 11:07:18 +05304860 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004861 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304862 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004863 GT_INTERVAL_FROM_US(dev_priv,
4864 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304865
4866 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004867 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304868 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004869 GT_INTERVAL_FROM_US(dev_priv,
4870 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304871
Chris Wilsona72b5622016-07-02 15:35:59 +01004872 I915_WRITE(GEN6_RP_CONTROL,
4873 GEN6_RP_MEDIA_TURBO |
4874 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4875 GEN6_RP_MEDIA_IS_GFX |
4876 GEN6_RP_ENABLE |
4877 GEN6_RP_UP_BUSY_AVG |
4878 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304879
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004880 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004881 dev_priv->rps.up_threshold = threshold_up;
4882 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004883 dev_priv->rps.last_adj = 0;
4884}
4885
Chris Wilson2876ce72014-03-28 08:03:34 +00004886static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4887{
4888 u32 mask = 0;
4889
4890 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004891 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004892 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004893 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004894
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004895 mask &= dev_priv->pm_rps_events;
4896
Imre Deak59d02a12014-12-19 19:33:26 +02004897 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004898}
4899
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004900/* gen6_set_rps is called to update the frequency request, but should also be
4901 * called when the range (min_delay and max_delay) is modified so that we can
4902 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004903static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004904{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304905 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004906 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304907 return;
4908
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004909 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004910 WARN_ON(val > dev_priv->rps.max_freq);
4911 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004912
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004913 /* min/max delay may still have been modified so be sure to
4914 * write the limits value.
4915 */
4916 if (val != dev_priv->rps.cur_freq) {
4917 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004918
Chris Wilsondc979972016-05-10 14:10:04 +01004919 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304920 I915_WRITE(GEN6_RPNSWREQ,
4921 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004922 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004923 I915_WRITE(GEN6_RPNSWREQ,
4924 HSW_FREQUENCY(val));
4925 else
4926 I915_WRITE(GEN6_RPNSWREQ,
4927 GEN6_FREQUENCY(val) |
4928 GEN6_OFFSET(0) |
4929 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004930 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004931
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004932 /* Make sure we continue to get interrupts
4933 * until we hit the minimum or maximum frequencies.
4934 */
Akash Goel74ef1172015-03-06 11:07:19 +05304935 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004936 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004937
Ben Widawskyd5570a72012-09-07 19:43:41 -07004938 POSTING_READ(GEN6_RPNSWREQ);
4939
Ben Widawskyb39fb292014-03-19 18:31:11 -07004940 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004941 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004942}
4943
Chris Wilsondc979972016-05-10 14:10:04 +01004944static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004945{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004946 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004947 WARN_ON(val > dev_priv->rps.max_freq);
4948 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004949
Chris Wilsondc979972016-05-10 14:10:04 +01004950 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004951 "Odd GPU freq value\n"))
4952 val &= ~1;
4953
Deepak Scd25dd52015-07-10 18:31:40 +05304954 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4955
Chris Wilson8fb55192015-04-07 16:20:28 +01004956 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004957 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004958 if (!IS_CHERRYVIEW(dev_priv))
4959 gen6_set_rps_thresholds(dev_priv, val);
4960 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004961
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004962 dev_priv->rps.cur_freq = val;
4963 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4964}
4965
Deepak Sa7f6e232015-05-09 18:04:44 +05304966/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304967 *
4968 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304969 * 1. Forcewake Media well.
4970 * 2. Request idle freq.
4971 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304972*/
4973static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4974{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004975 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304976
Chris Wilsonaed242f2015-03-18 09:48:21 +00004977 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304978 return;
4979
Deepak Sa7f6e232015-05-09 18:04:44 +05304980 /* Wake up the media well, as that takes a lot less
4981 * power than the Render well. */
4982 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01004983 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05304984 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304985}
4986
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004987void gen6_rps_busy(struct drm_i915_private *dev_priv)
4988{
4989 mutex_lock(&dev_priv->rps.hw_lock);
4990 if (dev_priv->rps.enabled) {
4991 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4992 gen6_rps_reset_ei(dev_priv);
4993 I915_WRITE(GEN6_PMINTRMSK,
4994 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02004995
Chris Wilsonc33d2472016-07-04 08:08:36 +01004996 gen6_enable_rps_interrupts(dev_priv);
4997
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02004998 /* Ensure we start at the user's desired frequency */
4999 intel_set_rps(dev_priv,
5000 clamp(dev_priv->rps.cur_freq,
5001 dev_priv->rps.min_freq_softlimit,
5002 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005003 }
5004 mutex_unlock(&dev_priv->rps.hw_lock);
5005}
5006
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005007void gen6_rps_idle(struct drm_i915_private *dev_priv)
5008{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005009 /* Flush our bottom-half so that it does not race with us
5010 * setting the idle frequency and so that it is bounded by
5011 * our rpm wakeref. And then disable the interrupts to stop any
5012 * futher RPS reclocking whilst we are asleep.
5013 */
5014 gen6_disable_rps_interrupts(dev_priv);
5015
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005016 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005017 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005018 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305019 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005020 else
Chris Wilsondc979972016-05-10 14:10:04 +01005021 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005022 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005023 I915_WRITE(GEN6_PMINTRMSK,
5024 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005025 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005026 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005027
Chris Wilson8d3afd72015-05-21 21:01:47 +01005028 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005029 while (!list_empty(&dev_priv->rps.clients))
5030 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005031 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005032}
5033
Chris Wilson1854d5c2015-04-07 16:20:32 +01005034void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005035 struct intel_rps_client *rps,
5036 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005037{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005038 /* This is intentionally racy! We peek at the state here, then
5039 * validate inside the RPS worker.
5040 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005041 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005042 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005043 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005044 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005045
Chris Wilsone61b9952015-04-27 13:41:24 +01005046 /* Force a RPS boost (and don't count it against the client) if
5047 * the GPU is severely congested.
5048 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005049 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005050 rps = NULL;
5051
Chris Wilson8d3afd72015-05-21 21:01:47 +01005052 spin_lock(&dev_priv->rps.client_lock);
5053 if (rps == NULL || list_empty(&rps->link)) {
5054 spin_lock_irq(&dev_priv->irq_lock);
5055 if (dev_priv->rps.interrupts_enabled) {
5056 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005057 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005058 }
5059 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005060
Chris Wilson2e1b8732015-04-27 13:41:22 +01005061 if (rps != NULL) {
5062 list_add(&rps->link, &dev_priv->rps.clients);
5063 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005064 } else
5065 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005066 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005067 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005068}
5069
Chris Wilsondc979972016-05-10 14:10:04 +01005070void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005071{
Chris Wilsondc979972016-05-10 14:10:04 +01005072 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5073 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005074 else
Chris Wilsondc979972016-05-10 14:10:04 +01005075 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005076}
5077
Chris Wilsondc979972016-05-10 14:10:04 +01005078static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005079{
Zhe Wang20e49362014-11-04 17:07:05 +00005080 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005081 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005082}
5083
Chris Wilsondc979972016-05-10 14:10:04 +01005084static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305085{
Akash Goel2030d682016-04-23 00:05:45 +05305086 I915_WRITE(GEN6_RP_CONTROL, 0);
5087}
5088
Chris Wilsondc979972016-05-10 14:10:04 +01005089static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005090{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005091 I915_WRITE(GEN6_RC_CONTROL, 0);
5092 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305093 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005094}
5095
Chris Wilsondc979972016-05-10 14:10:04 +01005096static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305097{
Deepak S38807742014-05-23 21:00:15 +05305098 I915_WRITE(GEN6_RC_CONTROL, 0);
5099}
5100
Chris Wilsondc979972016-05-10 14:10:04 +01005101static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005102{
Deepak S98a2e5f2014-08-18 10:35:27 -07005103 /* we're doing forcewake before Disabling RC6,
5104 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005105 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005106
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005107 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005108
Mika Kuoppala59bad942015-01-16 11:34:40 +02005109 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005110}
5111
Chris Wilsondc979972016-05-10 14:10:04 +01005112static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005113{
Chris Wilsondc979972016-05-10 14:10:04 +01005114 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005115 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5116 mode = GEN6_RC_CTL_RC6_ENABLE;
5117 else
5118 mode = 0;
5119 }
Chris Wilsondc979972016-05-10 14:10:04 +01005120 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005121 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5122 "RC6 %s RC6p %s RC6pp %s\n",
5123 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5124 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5125 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005126
5127 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005128 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5129 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005130}
5131
Chris Wilsondc979972016-05-10 14:10:04 +01005132static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305133{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005134 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305135 bool enable_rc6 = true;
5136 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005137 u32 rc_ctl;
5138 int rc_sw_target;
5139
5140 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5141 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5142 RC_SW_TARGET_STATE_SHIFT;
5143 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5144 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5145 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5146 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5147 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305148
5149 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005150 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305151 enable_rc6 = false;
5152 }
5153
5154 /*
5155 * The exact context size is not known for BXT, so assume a page size
5156 * for this check.
5157 */
5158 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005159 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5160 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5161 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005162 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305163 enable_rc6 = false;
5164 }
5165
5166 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5167 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5168 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5169 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005170 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305171 enable_rc6 = false;
5172 }
5173
Imre Deakfc619842016-06-29 19:13:55 +03005174 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5175 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5176 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5177 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5178 enable_rc6 = false;
5179 }
5180
5181 if (!I915_READ(GEN6_GFXPAUSE)) {
5182 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5183 enable_rc6 = false;
5184 }
5185
5186 if (!I915_READ(GEN8_MISC_CTRL0)) {
5187 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305188 enable_rc6 = false;
5189 }
5190
5191 return enable_rc6;
5192}
5193
Chris Wilsondc979972016-05-10 14:10:04 +01005194int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005195{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005196 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005197 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005198 return 0;
5199
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305200 if (!enable_rc6)
5201 return 0;
5202
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005203 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305204 DRM_INFO("RC6 disabled by BIOS\n");
5205 return 0;
5206 }
5207
Daniel Vetter456470e2012-08-08 23:35:40 +02005208 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005209 if (enable_rc6 >= 0) {
5210 int mask;
5211
Chris Wilsondc979972016-05-10 14:10:04 +01005212 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005213 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5214 INTEL_RC6pp_ENABLE;
5215 else
5216 mask = INTEL_RC6_ENABLE;
5217
5218 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005219 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5220 "(requested %d, valid %d)\n",
5221 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005222
5223 return enable_rc6 & mask;
5224 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005225
Chris Wilsondc979972016-05-10 14:10:04 +01005226 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005227 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005228
5229 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005230}
5231
Chris Wilsondc979972016-05-10 14:10:04 +01005232static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005233{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005234 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005235
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005236 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005237 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005238 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005239 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5240 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5241 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5242 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005243 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005244 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5245 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5246 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5247 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005248 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005249 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005250
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005251 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005252 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5253 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005254 u32 ddcc_status = 0;
5255
5256 if (sandybridge_pcode_read(dev_priv,
5257 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5258 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005259 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005260 clamp_t(u8,
5261 ((ddcc_status >> 8) & 0xff),
5262 dev_priv->rps.min_freq,
5263 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005264 }
5265
Chris Wilsondc979972016-05-10 14:10:04 +01005266 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305267 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005268 * the natural hardware unit for SKL
5269 */
Akash Goelc5e06882015-06-29 14:50:19 +05305270 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5271 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5272 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5273 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5274 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5275 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005276}
5277
Chris Wilson3a45b052016-07-13 09:10:32 +01005278static void reset_rps(struct drm_i915_private *dev_priv,
5279 void (*set)(struct drm_i915_private *, u8))
5280{
5281 u8 freq = dev_priv->rps.cur_freq;
5282
5283 /* force a reset */
5284 dev_priv->rps.power = -1;
5285 dev_priv->rps.cur_freq = -1;
5286
5287 set(dev_priv, freq);
5288}
5289
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005290/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005291static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005292{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005293 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5294
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305295 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005296 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305297 /*
5298 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5299 * clear out the Control register just to avoid inconsitency
5300 * with debugfs interface, which will show Turbo as enabled
5301 * only and that is not expected by the User after adding the
5302 * WaGsvDisableTurbo. Apart from this there is no problem even
5303 * if the Turbo is left enabled in the Control register, as the
5304 * Up/Down interrupts would remain masked.
5305 */
Chris Wilsondc979972016-05-10 14:10:04 +01005306 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305307 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5308 return;
5309 }
5310
Akash Goel0beb0592015-03-06 11:07:20 +05305311 /* Program defaults and thresholds for RPS*/
5312 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5313 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005314
Akash Goel0beb0592015-03-06 11:07:20 +05305315 /* 1 second timeout*/
5316 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5317 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5318
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005319 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005320
Akash Goel0beb0592015-03-06 11:07:20 +05305321 /* Leaning on the below call to gen6_set_rps to program/setup the
5322 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5323 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005324 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005325
5326 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5327}
5328
Chris Wilsondc979972016-05-10 14:10:04 +01005329static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005330{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005331 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305332 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005333 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005334
5335 /* 1a: Software RC state - RC0 */
5336 I915_WRITE(GEN6_RC_STATE, 0);
5337
5338 /* 1b: Get forcewake during program sequence. Although the driver
5339 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005340 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005341
5342 /* 2a: Disable RC states. */
5343 I915_WRITE(GEN6_RC_CONTROL, 0);
5344
5345 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305346
5347 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005348 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305349 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5350 else
5351 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005352 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5353 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305354 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005355 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305356
Dave Gordon1a3d1892016-05-13 15:36:30 +01005357 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305358 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5359
Zhe Wang20e49362014-11-04 17:07:05 +00005360 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005361
Zhe Wang38c23522015-01-20 12:23:04 +00005362 /* 2c: Program Coarse Power Gating Policies. */
5363 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5364 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5365
Zhe Wang20e49362014-11-04 17:07:05 +00005366 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005367 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005368 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005369 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005370 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005371 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305372 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305373 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5374 GEN7_RC_CTL_TO_MODE |
5375 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305376 } else {
5377 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305378 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5379 GEN6_RC_CTL_EI_MODE(1) |
5380 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305381 }
Zhe Wang20e49362014-11-04 17:07:05 +00005382
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305383 /*
5384 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305385 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305386 */
Chris Wilsondc979972016-05-10 14:10:04 +01005387 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305388 I915_WRITE(GEN9_PG_ENABLE, 0);
5389 else
5390 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5391 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005392
Mika Kuoppala59bad942015-01-16 11:34:40 +02005393 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005394}
5395
Chris Wilsondc979972016-05-10 14:10:04 +01005396static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005397{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005398 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305399 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005400 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005401
5402 /* 1a: Software RC state - RC0 */
5403 I915_WRITE(GEN6_RC_STATE, 0);
5404
5405 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5406 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005407 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005408
5409 /* 2a: Disable RC states. */
5410 I915_WRITE(GEN6_RC_CONTROL, 0);
5411
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005412 /* 2b: Program RC6 thresholds.*/
5413 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5414 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5415 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305416 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005417 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005418 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005419 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005420 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5421 else
5422 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005423
5424 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005425 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005426 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005427 intel_print_rc6_info(dev_priv, rc6_mask);
5428 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005429 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5430 GEN7_RC_CTL_TO_MODE |
5431 rc6_mask);
5432 else
5433 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5434 GEN6_RC_CTL_EI_MODE(1) |
5435 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005436
5437 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005438 I915_WRITE(GEN6_RPNSWREQ,
5439 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5440 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5441 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005442 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5443 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005444
Daniel Vetter7526ed72014-09-29 15:07:19 +02005445 /* Docs recommend 900MHz, and 300 MHz respectively */
5446 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5447 dev_priv->rps.max_freq_softlimit << 24 |
5448 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005449
Daniel Vetter7526ed72014-09-29 15:07:19 +02005450 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5451 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5452 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5453 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005454
Daniel Vetter7526ed72014-09-29 15:07:19 +02005455 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005456
5457 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005458 I915_WRITE(GEN6_RP_CONTROL,
5459 GEN6_RP_MEDIA_TURBO |
5460 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5461 GEN6_RP_MEDIA_IS_GFX |
5462 GEN6_RP_ENABLE |
5463 GEN6_RP_UP_BUSY_AVG |
5464 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005465
Daniel Vetter7526ed72014-09-29 15:07:19 +02005466 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005467
Chris Wilson3a45b052016-07-13 09:10:32 +01005468 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005469
Mika Kuoppala59bad942015-01-16 11:34:40 +02005470 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005471}
5472
Chris Wilsondc979972016-05-10 14:10:04 +01005473static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005474{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005475 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305476 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005477 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005478 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005479 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005480 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005481
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005482 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005483
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005484 /* Here begins a magic sequence of register writes to enable
5485 * auto-downclocking.
5486 *
5487 * Perhaps there might be some value in exposing these to
5488 * userspace...
5489 */
5490 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005491
5492 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005493 gtfifodbg = I915_READ(GTFIFODBG);
5494 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005495 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5496 I915_WRITE(GTFIFODBG, gtfifodbg);
5497 }
5498
Mika Kuoppala59bad942015-01-16 11:34:40 +02005499 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005500
5501 /* disable the counters and set deterministic thresholds */
5502 I915_WRITE(GEN6_RC_CONTROL, 0);
5503
5504 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5505 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5506 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5507 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5508 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5509
Akash Goel3b3f1652016-10-13 22:44:48 +05305510 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005511 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005512
5513 I915_WRITE(GEN6_RC_SLEEP, 0);
5514 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005515 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005516 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5517 else
5518 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005519 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005520 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5521
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005522 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005523 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005524 if (rc6_mode & INTEL_RC6_ENABLE)
5525 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5526
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005527 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005528 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005529 if (rc6_mode & INTEL_RC6p_ENABLE)
5530 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005531
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005532 if (rc6_mode & INTEL_RC6pp_ENABLE)
5533 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5534 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005535
Chris Wilsondc979972016-05-10 14:10:04 +01005536 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005537
5538 I915_WRITE(GEN6_RC_CONTROL,
5539 rc6_mask |
5540 GEN6_RC_CTL_EI_MODE(1) |
5541 GEN6_RC_CTL_HW_ENABLE);
5542
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005543 /* Power down if completely idle for over 50ms */
5544 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005545 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005546
Chris Wilson3a45b052016-07-13 09:10:32 +01005547 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005548
Ben Widawsky31643d52012-09-26 10:34:01 -07005549 rc6vids = 0;
5550 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005551 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005552 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005553 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005554 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5555 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5556 rc6vids &= 0xffff00;
5557 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5558 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5559 if (ret)
5560 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5561 }
5562
Mika Kuoppala59bad942015-01-16 11:34:40 +02005563 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005564}
5565
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005566static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005567{
5568 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005569 unsigned int gpu_freq;
5570 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305571 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005572 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005573 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005574
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005575 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005576
Ben Widawskyeda79642013-10-07 17:15:48 -03005577 policy = cpufreq_cpu_get(0);
5578 if (policy) {
5579 max_ia_freq = policy->cpuinfo.max_freq;
5580 cpufreq_cpu_put(policy);
5581 } else {
5582 /*
5583 * Default to measured freq if none found, PCU will ensure we
5584 * don't go over
5585 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005586 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005587 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005588
5589 /* Convert from kHz to MHz */
5590 max_ia_freq /= 1000;
5591
Ben Widawsky153b4b952013-10-22 22:05:09 -07005592 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005593 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5594 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005595
Chris Wilsondc979972016-05-10 14:10:04 +01005596 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305597 /* Convert GT frequency to 50 HZ units */
5598 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5599 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5600 } else {
5601 min_gpu_freq = dev_priv->rps.min_freq;
5602 max_gpu_freq = dev_priv->rps.max_freq;
5603 }
5604
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005605 /*
5606 * For each potential GPU frequency, load a ring frequency we'd like
5607 * to use for memory access. We do this by specifying the IA frequency
5608 * the PCU should use as a reference to determine the ring frequency.
5609 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305610 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5611 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005612 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005613
Chris Wilsondc979972016-05-10 14:10:04 +01005614 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305615 /*
5616 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5617 * No floor required for ring frequency on SKL.
5618 */
5619 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005620 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005621 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5622 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005623 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005624 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005625 ring_freq = max(min_ring_freq, ring_freq);
5626 /* leave ia_freq as the default, chosen by cpufreq */
5627 } else {
5628 /* On older processors, there is no separate ring
5629 * clock domain, so in order to boost the bandwidth
5630 * of the ring, we need to upclock the CPU (ia_freq).
5631 *
5632 * For GPU frequencies less than 750MHz,
5633 * just use the lowest ring freq.
5634 */
5635 if (gpu_freq < min_freq)
5636 ia_freq = 800;
5637 else
5638 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5639 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5640 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005641
Ben Widawsky42c05262012-09-26 10:34:00 -07005642 sandybridge_pcode_write(dev_priv,
5643 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005644 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5645 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5646 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005647 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005648}
5649
Ville Syrjälä03af2042014-06-28 02:03:53 +03005650static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305651{
5652 u32 val, rp0;
5653
Jani Nikula5b5929c2015-10-07 11:17:46 +03005654 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305655
Imre Deak43b67992016-08-31 19:13:02 +03005656 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005657 case 8:
5658 /* (2 * 4) config */
5659 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5660 break;
5661 case 12:
5662 /* (2 * 6) config */
5663 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5664 break;
5665 case 16:
5666 /* (2 * 8) config */
5667 default:
5668 /* Setting (2 * 8) Min RP0 for any other combination */
5669 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5670 break;
Deepak S095acd52015-01-17 11:05:59 +05305671 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005672
5673 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5674
Deepak S2b6b3a02014-05-27 15:59:30 +05305675 return rp0;
5676}
5677
5678static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5679{
5680 u32 val, rpe;
5681
5682 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5683 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5684
5685 return rpe;
5686}
5687
Deepak S7707df42014-07-12 18:46:14 +05305688static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5689{
5690 u32 val, rp1;
5691
Jani Nikula5b5929c2015-10-07 11:17:46 +03005692 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5693 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5694
Deepak S7707df42014-07-12 18:46:14 +05305695 return rp1;
5696}
5697
Deepak Sf8f2b002014-07-10 13:16:21 +05305698static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5699{
5700 u32 val, rp1;
5701
5702 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5703
5704 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5705
5706 return rp1;
5707}
5708
Ville Syrjälä03af2042014-06-28 02:03:53 +03005709static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005710{
5711 u32 val, rp0;
5712
Jani Nikula64936252013-05-22 15:36:20 +03005713 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005714
5715 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5716 /* Clamp to max */
5717 rp0 = min_t(u32, rp0, 0xea);
5718
5719 return rp0;
5720}
5721
5722static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5723{
5724 u32 val, rpe;
5725
Jani Nikula64936252013-05-22 15:36:20 +03005726 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005727 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005728 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005729 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5730
5731 return rpe;
5732}
5733
Ville Syrjälä03af2042014-06-28 02:03:53 +03005734static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005735{
Imre Deak36146032014-12-04 18:39:35 +02005736 u32 val;
5737
5738 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5739 /*
5740 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5741 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5742 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5743 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5744 * to make sure it matches what Punit accepts.
5745 */
5746 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005747}
5748
Imre Deakae484342014-03-31 15:10:44 +03005749/* Check that the pctx buffer wasn't move under us. */
5750static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5751{
5752 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5753
5754 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5755 dev_priv->vlv_pctx->stolen->start);
5756}
5757
Deepak S38807742014-05-23 21:00:15 +05305758
5759/* Check that the pcbr address is not empty. */
5760static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5761{
5762 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5763
5764 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5765}
5766
Chris Wilsondc979972016-05-10 14:10:04 +01005767static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305768{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005769 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005770 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305771 u32 pcbr;
5772 int pctx_size = 32*1024;
5773
Deepak S38807742014-05-23 21:00:15 +05305774 pcbr = I915_READ(VLV_PCBR);
5775 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005776 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305777 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005778 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305779
5780 pctx_paddr = (paddr & (~4095));
5781 I915_WRITE(VLV_PCBR, pctx_paddr);
5782 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005783
5784 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305785}
5786
Chris Wilsondc979972016-05-10 14:10:04 +01005787static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005788{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005789 struct drm_i915_gem_object *pctx;
5790 unsigned long pctx_paddr;
5791 u32 pcbr;
5792 int pctx_size = 24*1024;
5793
5794 pcbr = I915_READ(VLV_PCBR);
5795 if (pcbr) {
5796 /* BIOS set it up already, grab the pre-alloc'd space */
5797 int pcbr_offset;
5798
5799 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005800 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005801 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005802 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005803 pctx_size);
5804 goto out;
5805 }
5806
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005807 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5808
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005809 /*
5810 * From the Gunit register HAS:
5811 * The Gfx driver is expected to program this register and ensure
5812 * proper allocation within Gfx stolen memory. For example, this
5813 * register should be programmed such than the PCBR range does not
5814 * overlap with other ranges, such as the frame buffer, protected
5815 * memory, or any other relevant ranges.
5816 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005817 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005818 if (!pctx) {
5819 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005820 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005821 }
5822
5823 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5824 I915_WRITE(VLV_PCBR, pctx_paddr);
5825
5826out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005827 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005828 dev_priv->vlv_pctx = pctx;
5829}
5830
Chris Wilsondc979972016-05-10 14:10:04 +01005831static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005832{
Imre Deakae484342014-03-31 15:10:44 +03005833 if (WARN_ON(!dev_priv->vlv_pctx))
5834 return;
5835
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005836 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005837 dev_priv->vlv_pctx = NULL;
5838}
5839
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005840static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5841{
5842 dev_priv->rps.gpll_ref_freq =
5843 vlv_get_cck_clock(dev_priv, "GPLL ref",
5844 CCK_GPLL_CLOCK_CONTROL,
5845 dev_priv->czclk_freq);
5846
5847 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5848 dev_priv->rps.gpll_ref_freq);
5849}
5850
Chris Wilsondc979972016-05-10 14:10:04 +01005851static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005852{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005853 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005854
Chris Wilsondc979972016-05-10 14:10:04 +01005855 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005856
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005857 vlv_init_gpll_ref_freq(dev_priv);
5858
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005859 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5860 switch ((val >> 6) & 3) {
5861 case 0:
5862 case 1:
5863 dev_priv->mem_freq = 800;
5864 break;
5865 case 2:
5866 dev_priv->mem_freq = 1066;
5867 break;
5868 case 3:
5869 dev_priv->mem_freq = 1333;
5870 break;
5871 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005872 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005873
Imre Deak4e805192014-04-14 20:24:41 +03005874 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5875 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5876 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005877 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005878 dev_priv->rps.max_freq);
5879
5880 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5881 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005882 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005883 dev_priv->rps.efficient_freq);
5884
Deepak Sf8f2b002014-07-10 13:16:21 +05305885 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5886 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005887 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305888 dev_priv->rps.rp1_freq);
5889
Imre Deak4e805192014-04-14 20:24:41 +03005890 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5891 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005892 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005893 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005894}
5895
Chris Wilsondc979972016-05-10 14:10:04 +01005896static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305897{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005898 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305899
Chris Wilsondc979972016-05-10 14:10:04 +01005900 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305901
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005902 vlv_init_gpll_ref_freq(dev_priv);
5903
Ville Syrjäläa5805162015-05-26 20:42:30 +03005904 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005905 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005906 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005907
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005908 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005909 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005910 dev_priv->mem_freq = 2000;
5911 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005912 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005913 dev_priv->mem_freq = 1600;
5914 break;
5915 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005916 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005917
Deepak S2b6b3a02014-05-27 15:59:30 +05305918 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5919 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5920 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005921 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305922 dev_priv->rps.max_freq);
5923
5924 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5925 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005926 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305927 dev_priv->rps.efficient_freq);
5928
Deepak S7707df42014-07-12 18:46:14 +05305929 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5930 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005931 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305932 dev_priv->rps.rp1_freq);
5933
Deepak S5b7c91b2015-05-09 18:15:46 +05305934 /* PUnit validated range is only [RPe, RP0] */
5935 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305936 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005937 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305938 dev_priv->rps.min_freq);
5939
Ville Syrjälä1c147622014-08-18 14:42:43 +03005940 WARN_ONCE((dev_priv->rps.max_freq |
5941 dev_priv->rps.efficient_freq |
5942 dev_priv->rps.rp1_freq |
5943 dev_priv->rps.min_freq) & 1,
5944 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305945}
5946
Chris Wilsondc979972016-05-10 14:10:04 +01005947static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005948{
Chris Wilsondc979972016-05-10 14:10:04 +01005949 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005950}
5951
Chris Wilsondc979972016-05-10 14:10:04 +01005952static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305953{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005954 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305955 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305956 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305957
5958 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5959
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005960 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5961 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305962 if (gtfifodbg) {
5963 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5964 gtfifodbg);
5965 I915_WRITE(GTFIFODBG, gtfifodbg);
5966 }
5967
5968 cherryview_check_pctx(dev_priv);
5969
5970 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5971 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005972 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305973
Ville Syrjälä160614a2015-01-19 13:50:47 +02005974 /* Disable RC states. */
5975 I915_WRITE(GEN6_RC_CONTROL, 0);
5976
Deepak S38807742014-05-23 21:00:15 +05305977 /* 2a: Program RC6 thresholds.*/
5978 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5979 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5980 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5981
Akash Goel3b3f1652016-10-13 22:44:48 +05305982 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005983 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05305984 I915_WRITE(GEN6_RC_SLEEP, 0);
5985
Deepak Sf4f71c72015-03-28 15:23:35 +05305986 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5987 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305988
5989 /* allows RC6 residency counter to work */
5990 I915_WRITE(VLV_COUNTER_CONTROL,
5991 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5992 VLV_MEDIA_RC6_COUNT_EN |
5993 VLV_RENDER_RC6_COUNT_EN));
5994
5995 /* For now we assume BIOS is allocating and populating the PCBR */
5996 pcbr = I915_READ(VLV_PCBR);
5997
Deepak S38807742014-05-23 21:00:15 +05305998 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005999 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6000 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006001 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306002
6003 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6004
Deepak S2b6b3a02014-05-27 15:59:30 +05306005 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006006 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306007 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6008 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6009 I915_WRITE(GEN6_RP_UP_EI, 66000);
6010 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6011
6012 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6013
6014 /* 5: Enable RPS */
6015 I915_WRITE(GEN6_RP_CONTROL,
6016 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006017 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306018 GEN6_RP_ENABLE |
6019 GEN6_RP_UP_BUSY_AVG |
6020 GEN6_RP_DOWN_IDLE_AVG);
6021
Deepak S3ef62342015-04-29 08:36:24 +05306022 /* Setting Fixed Bias */
6023 val = VLV_OVERRIDE_EN |
6024 VLV_SOC_TDP_EN |
6025 CHV_BIAS_CPU_50_SOC_50;
6026 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6027
Deepak S2b6b3a02014-05-27 15:59:30 +05306028 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6029
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006030 /* RPS code assumes GPLL is used */
6031 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6032
Jani Nikula742f4912015-09-03 11:16:09 +03006033 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306034 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6035
Chris Wilson3a45b052016-07-13 09:10:32 +01006036 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306037
Mika Kuoppala59bad942015-01-16 11:34:40 +02006038 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306039}
6040
Chris Wilsondc979972016-05-10 14:10:04 +01006041static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006042{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006043 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306044 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006045 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006046
6047 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6048
Imre Deakae484342014-03-31 15:10:44 +03006049 valleyview_check_pctx(dev_priv);
6050
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006051 gtfifodbg = I915_READ(GTFIFODBG);
6052 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006053 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6054 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006055 I915_WRITE(GTFIFODBG, gtfifodbg);
6056 }
6057
Deepak Sc8d9a592013-11-23 14:55:42 +05306058 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006059 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006060
Ville Syrjälä160614a2015-01-19 13:50:47 +02006061 /* Disable RC states. */
6062 I915_WRITE(GEN6_RC_CONTROL, 0);
6063
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006064 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006065 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6066 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6067 I915_WRITE(GEN6_RP_UP_EI, 66000);
6068 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6069
6070 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6071
6072 I915_WRITE(GEN6_RP_CONTROL,
6073 GEN6_RP_MEDIA_TURBO |
6074 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6075 GEN6_RP_MEDIA_IS_GFX |
6076 GEN6_RP_ENABLE |
6077 GEN6_RP_UP_BUSY_AVG |
6078 GEN6_RP_DOWN_IDLE_CONT);
6079
6080 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6081 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6082 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6083
Akash Goel3b3f1652016-10-13 22:44:48 +05306084 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006085 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006086
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006087 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006088
6089 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006090 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006091 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6092 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006093 VLV_MEDIA_RC6_COUNT_EN |
6094 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006095
Chris Wilsondc979972016-05-10 14:10:04 +01006096 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006097 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006098
Chris Wilsondc979972016-05-10 14:10:04 +01006099 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006100
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006101 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006102
Deepak S3ef62342015-04-29 08:36:24 +05306103 /* Setting Fixed Bias */
6104 val = VLV_OVERRIDE_EN |
6105 VLV_SOC_TDP_EN |
6106 VLV_BIAS_CPU_125_SOC_875;
6107 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6108
Jani Nikula64936252013-05-22 15:36:20 +03006109 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006110
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006111 /* RPS code assumes GPLL is used */
6112 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6113
Jani Nikula742f4912015-09-03 11:16:09 +03006114 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006115 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6116
Chris Wilson3a45b052016-07-13 09:10:32 +01006117 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006118
Mika Kuoppala59bad942015-01-16 11:34:40 +02006119 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006120}
6121
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006122static unsigned long intel_pxfreq(u32 vidfreq)
6123{
6124 unsigned long freq;
6125 int div = (vidfreq & 0x3f0000) >> 16;
6126 int post = (vidfreq & 0x3000) >> 12;
6127 int pre = (vidfreq & 0x7);
6128
6129 if (!pre)
6130 return 0;
6131
6132 freq = ((div * 133333) / ((1<<post) * pre));
6133
6134 return freq;
6135}
6136
Daniel Vettereb48eb02012-04-26 23:28:12 +02006137static const struct cparams {
6138 u16 i;
6139 u16 t;
6140 u16 m;
6141 u16 c;
6142} cparams[] = {
6143 { 1, 1333, 301, 28664 },
6144 { 1, 1066, 294, 24460 },
6145 { 1, 800, 294, 25192 },
6146 { 0, 1333, 276, 27605 },
6147 { 0, 1066, 276, 27605 },
6148 { 0, 800, 231, 23784 },
6149};
6150
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006151static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006152{
6153 u64 total_count, diff, ret;
6154 u32 count1, count2, count3, m = 0, c = 0;
6155 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6156 int i;
6157
Daniel Vetter02d71952012-08-09 16:44:54 +02006158 assert_spin_locked(&mchdev_lock);
6159
Daniel Vetter20e4d402012-08-08 23:35:39 +02006160 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006161
6162 /* Prevent division-by-zero if we are asking too fast.
6163 * Also, we don't get interesting results if we are polling
6164 * faster than once in 10ms, so just return the saved value
6165 * in such cases.
6166 */
6167 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006168 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006169
6170 count1 = I915_READ(DMIEC);
6171 count2 = I915_READ(DDREC);
6172 count3 = I915_READ(CSIEC);
6173
6174 total_count = count1 + count2 + count3;
6175
6176 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006177 if (total_count < dev_priv->ips.last_count1) {
6178 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006179 diff += total_count;
6180 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006181 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006182 }
6183
6184 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006185 if (cparams[i].i == dev_priv->ips.c_m &&
6186 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006187 m = cparams[i].m;
6188 c = cparams[i].c;
6189 break;
6190 }
6191 }
6192
6193 diff = div_u64(diff, diff1);
6194 ret = ((m * diff) + c);
6195 ret = div_u64(ret, 10);
6196
Daniel Vetter20e4d402012-08-08 23:35:39 +02006197 dev_priv->ips.last_count1 = total_count;
6198 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006199
Daniel Vetter20e4d402012-08-08 23:35:39 +02006200 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006201
6202 return ret;
6203}
6204
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006205unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6206{
6207 unsigned long val;
6208
Chris Wilsondc979972016-05-10 14:10:04 +01006209 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006210 return 0;
6211
6212 spin_lock_irq(&mchdev_lock);
6213
6214 val = __i915_chipset_val(dev_priv);
6215
6216 spin_unlock_irq(&mchdev_lock);
6217
6218 return val;
6219}
6220
Daniel Vettereb48eb02012-04-26 23:28:12 +02006221unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6222{
6223 unsigned long m, x, b;
6224 u32 tsfs;
6225
6226 tsfs = I915_READ(TSFS);
6227
6228 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6229 x = I915_READ8(TR1);
6230
6231 b = tsfs & TSFS_INTR_MASK;
6232
6233 return ((m * x) / 127) - b;
6234}
6235
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006236static int _pxvid_to_vd(u8 pxvid)
6237{
6238 if (pxvid == 0)
6239 return 0;
6240
6241 if (pxvid >= 8 && pxvid < 31)
6242 pxvid = 31;
6243
6244 return (pxvid + 2) * 125;
6245}
6246
6247static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006248{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006249 const int vd = _pxvid_to_vd(pxvid);
6250 const int vm = vd - 1125;
6251
Chris Wilsondc979972016-05-10 14:10:04 +01006252 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006253 return vm > 0 ? vm : 0;
6254
6255 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006256}
6257
Daniel Vetter02d71952012-08-09 16:44:54 +02006258static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006259{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006260 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006261 u32 count;
6262
Daniel Vetter02d71952012-08-09 16:44:54 +02006263 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006264
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006265 now = ktime_get_raw_ns();
6266 diffms = now - dev_priv->ips.last_time2;
6267 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006268
6269 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006270 if (!diffms)
6271 return;
6272
6273 count = I915_READ(GFXEC);
6274
Daniel Vetter20e4d402012-08-08 23:35:39 +02006275 if (count < dev_priv->ips.last_count2) {
6276 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006277 diff += count;
6278 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006279 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006280 }
6281
Daniel Vetter20e4d402012-08-08 23:35:39 +02006282 dev_priv->ips.last_count2 = count;
6283 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006284
6285 /* More magic constants... */
6286 diff = diff * 1181;
6287 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006288 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006289}
6290
Daniel Vetter02d71952012-08-09 16:44:54 +02006291void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6292{
Chris Wilsondc979972016-05-10 14:10:04 +01006293 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006294 return;
6295
Daniel Vetter92703882012-08-09 16:46:01 +02006296 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006297
6298 __i915_update_gfx_val(dev_priv);
6299
Daniel Vetter92703882012-08-09 16:46:01 +02006300 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006301}
6302
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006303static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006304{
6305 unsigned long t, corr, state1, corr2, state2;
6306 u32 pxvid, ext_v;
6307
Daniel Vetter02d71952012-08-09 16:44:54 +02006308 assert_spin_locked(&mchdev_lock);
6309
Ville Syrjälä616847e2015-09-18 20:03:19 +03006310 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006311 pxvid = (pxvid >> 24) & 0x7f;
6312 ext_v = pvid_to_extvid(dev_priv, pxvid);
6313
6314 state1 = ext_v;
6315
6316 t = i915_mch_val(dev_priv);
6317
6318 /* Revel in the empirically derived constants */
6319
6320 /* Correction factor in 1/100000 units */
6321 if (t > 80)
6322 corr = ((t * 2349) + 135940);
6323 else if (t >= 50)
6324 corr = ((t * 964) + 29317);
6325 else /* < 50 */
6326 corr = ((t * 301) + 1004);
6327
6328 corr = corr * ((150142 * state1) / 10000 - 78642);
6329 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006330 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006331
6332 state2 = (corr2 * state1) / 10000;
6333 state2 /= 100; /* convert to mW */
6334
Daniel Vetter02d71952012-08-09 16:44:54 +02006335 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006336
Daniel Vetter20e4d402012-08-08 23:35:39 +02006337 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006338}
6339
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006340unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6341{
6342 unsigned long val;
6343
Chris Wilsondc979972016-05-10 14:10:04 +01006344 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006345 return 0;
6346
6347 spin_lock_irq(&mchdev_lock);
6348
6349 val = __i915_gfx_val(dev_priv);
6350
6351 spin_unlock_irq(&mchdev_lock);
6352
6353 return val;
6354}
6355
Daniel Vettereb48eb02012-04-26 23:28:12 +02006356/**
6357 * i915_read_mch_val - return value for IPS use
6358 *
6359 * Calculate and return a value for the IPS driver to use when deciding whether
6360 * we have thermal and power headroom to increase CPU or GPU power budget.
6361 */
6362unsigned long i915_read_mch_val(void)
6363{
6364 struct drm_i915_private *dev_priv;
6365 unsigned long chipset_val, graphics_val, ret = 0;
6366
Daniel Vetter92703882012-08-09 16:46:01 +02006367 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006368 if (!i915_mch_dev)
6369 goto out_unlock;
6370 dev_priv = i915_mch_dev;
6371
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006372 chipset_val = __i915_chipset_val(dev_priv);
6373 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006374
6375 ret = chipset_val + graphics_val;
6376
6377out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006378 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006379
6380 return ret;
6381}
6382EXPORT_SYMBOL_GPL(i915_read_mch_val);
6383
6384/**
6385 * i915_gpu_raise - raise GPU frequency limit
6386 *
6387 * Raise the limit; IPS indicates we have thermal headroom.
6388 */
6389bool i915_gpu_raise(void)
6390{
6391 struct drm_i915_private *dev_priv;
6392 bool ret = true;
6393
Daniel Vetter92703882012-08-09 16:46:01 +02006394 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006395 if (!i915_mch_dev) {
6396 ret = false;
6397 goto out_unlock;
6398 }
6399 dev_priv = i915_mch_dev;
6400
Daniel Vetter20e4d402012-08-08 23:35:39 +02006401 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6402 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006403
6404out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006405 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006406
6407 return ret;
6408}
6409EXPORT_SYMBOL_GPL(i915_gpu_raise);
6410
6411/**
6412 * i915_gpu_lower - lower GPU frequency limit
6413 *
6414 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6415 * frequency maximum.
6416 */
6417bool i915_gpu_lower(void)
6418{
6419 struct drm_i915_private *dev_priv;
6420 bool ret = true;
6421
Daniel Vetter92703882012-08-09 16:46:01 +02006422 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006423 if (!i915_mch_dev) {
6424 ret = false;
6425 goto out_unlock;
6426 }
6427 dev_priv = i915_mch_dev;
6428
Daniel Vetter20e4d402012-08-08 23:35:39 +02006429 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6430 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006431
6432out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006433 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006434
6435 return ret;
6436}
6437EXPORT_SYMBOL_GPL(i915_gpu_lower);
6438
6439/**
6440 * i915_gpu_busy - indicate GPU business to IPS
6441 *
6442 * Tell the IPS driver whether or not the GPU is busy.
6443 */
6444bool i915_gpu_busy(void)
6445{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006446 bool ret = false;
6447
Daniel Vetter92703882012-08-09 16:46:01 +02006448 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006449 if (i915_mch_dev)
6450 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006451 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006452
6453 return ret;
6454}
6455EXPORT_SYMBOL_GPL(i915_gpu_busy);
6456
6457/**
6458 * i915_gpu_turbo_disable - disable graphics turbo
6459 *
6460 * Disable graphics turbo by resetting the max frequency and setting the
6461 * current frequency to the default.
6462 */
6463bool i915_gpu_turbo_disable(void)
6464{
6465 struct drm_i915_private *dev_priv;
6466 bool ret = true;
6467
Daniel Vetter92703882012-08-09 16:46:01 +02006468 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006469 if (!i915_mch_dev) {
6470 ret = false;
6471 goto out_unlock;
6472 }
6473 dev_priv = i915_mch_dev;
6474
Daniel Vetter20e4d402012-08-08 23:35:39 +02006475 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006476
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006477 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006478 ret = false;
6479
6480out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006481 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006482
6483 return ret;
6484}
6485EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6486
6487/**
6488 * Tells the intel_ips driver that the i915 driver is now loaded, if
6489 * IPS got loaded first.
6490 *
6491 * This awkward dance is so that neither module has to depend on the
6492 * other in order for IPS to do the appropriate communication of
6493 * GPU turbo limits to i915.
6494 */
6495static void
6496ips_ping_for_i915_load(void)
6497{
6498 void (*link)(void);
6499
6500 link = symbol_get(ips_link_to_i915_driver);
6501 if (link) {
6502 link();
6503 symbol_put(ips_link_to_i915_driver);
6504 }
6505}
6506
6507void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6508{
Daniel Vetter02d71952012-08-09 16:44:54 +02006509 /* We only register the i915 ips part with intel-ips once everything is
6510 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006511 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006512 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006513 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006514
6515 ips_ping_for_i915_load();
6516}
6517
6518void intel_gpu_ips_teardown(void)
6519{
Daniel Vetter92703882012-08-09 16:46:01 +02006520 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006522 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006523}
Deepak S76c3552f2014-01-30 23:08:16 +05306524
Chris Wilsondc979972016-05-10 14:10:04 +01006525static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006526{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006527 u32 lcfuse;
6528 u8 pxw[16];
6529 int i;
6530
6531 /* Disable to program */
6532 I915_WRITE(ECR, 0);
6533 POSTING_READ(ECR);
6534
6535 /* Program energy weights for various events */
6536 I915_WRITE(SDEW, 0x15040d00);
6537 I915_WRITE(CSIEW0, 0x007f0000);
6538 I915_WRITE(CSIEW1, 0x1e220004);
6539 I915_WRITE(CSIEW2, 0x04000004);
6540
6541 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006542 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006543 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006544 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006545
6546 /* Program P-state weights to account for frequency power adjustment */
6547 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006548 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006549 unsigned long freq = intel_pxfreq(pxvidfreq);
6550 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6551 PXVFREQ_PX_SHIFT;
6552 unsigned long val;
6553
6554 val = vid * vid;
6555 val *= (freq / 1000);
6556 val *= 255;
6557 val /= (127*127*900);
6558 if (val > 0xff)
6559 DRM_ERROR("bad pxval: %ld\n", val);
6560 pxw[i] = val;
6561 }
6562 /* Render standby states get 0 weight */
6563 pxw[14] = 0;
6564 pxw[15] = 0;
6565
6566 for (i = 0; i < 4; i++) {
6567 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6568 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006569 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006570 }
6571
6572 /* Adjust magic regs to magic values (more experimental results) */
6573 I915_WRITE(OGW0, 0);
6574 I915_WRITE(OGW1, 0);
6575 I915_WRITE(EG0, 0x00007f00);
6576 I915_WRITE(EG1, 0x0000000e);
6577 I915_WRITE(EG2, 0x000e0000);
6578 I915_WRITE(EG3, 0x68000300);
6579 I915_WRITE(EG4, 0x42000000);
6580 I915_WRITE(EG5, 0x00140031);
6581 I915_WRITE(EG6, 0);
6582 I915_WRITE(EG7, 0);
6583
6584 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006585 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006586
6587 /* Enable PMON + select events */
6588 I915_WRITE(ECR, 0x80000019);
6589
6590 lcfuse = I915_READ(LCFUSE02);
6591
Daniel Vetter20e4d402012-08-08 23:35:39 +02006592 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006593}
6594
Chris Wilsondc979972016-05-10 14:10:04 +01006595void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006596{
Imre Deakb268c692015-12-15 20:10:31 +02006597 /*
6598 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6599 * requirement.
6600 */
6601 if (!i915.enable_rc6) {
6602 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6603 intel_runtime_pm_get(dev_priv);
6604 }
Imre Deake6069ca2014-04-18 16:01:02 +03006605
Chris Wilsonb5163db2016-08-10 13:58:24 +01006606 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006607 mutex_lock(&dev_priv->rps.hw_lock);
6608
6609 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006610 if (IS_CHERRYVIEW(dev_priv))
6611 cherryview_init_gt_powersave(dev_priv);
6612 else if (IS_VALLEYVIEW(dev_priv))
6613 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006614 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006615 gen6_init_rps_frequencies(dev_priv);
6616
6617 /* Derive initial user preferences/limits from the hardware limits */
6618 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6619 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6620
6621 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6622 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6623
6624 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6625 dev_priv->rps.min_freq_softlimit =
6626 max_t(int,
6627 dev_priv->rps.efficient_freq,
6628 intel_freq_opcode(dev_priv, 450));
6629
Chris Wilson99ac9612016-07-13 09:10:34 +01006630 /* After setting max-softlimit, find the overclock max freq */
6631 if (IS_GEN6(dev_priv) ||
6632 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6633 u32 params = 0;
6634
6635 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6636 if (params & BIT(31)) { /* OC supported */
6637 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6638 (dev_priv->rps.max_freq & 0xff) * 50,
6639 (params & 0xff) * 50);
6640 dev_priv->rps.max_freq = params & 0xff;
6641 }
6642 }
6643
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006644 /* Finally allow us to boost to max by default */
6645 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6646
Chris Wilson773ea9a2016-07-13 09:10:33 +01006647 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006648 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006649
6650 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006651}
6652
Chris Wilsondc979972016-05-10 14:10:04 +01006653void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006654{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006655 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006656 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006657
6658 if (!i915.enable_rc6)
6659 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006660}
6661
Chris Wilson54b4f682016-07-21 21:16:19 +01006662/**
6663 * intel_suspend_gt_powersave - suspend PM work and helper threads
6664 * @dev_priv: i915 device
6665 *
6666 * We don't want to disable RC6 or other features here, we just want
6667 * to make sure any work we've queued has finished and won't bother
6668 * us while we're suspended.
6669 */
6670void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6671{
6672 if (INTEL_GEN(dev_priv) < 6)
6673 return;
6674
6675 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6676 intel_runtime_pm_put(dev_priv);
6677
6678 /* gen6_rps_idle() will be called later to disable interrupts */
6679}
6680
Chris Wilsonb7137e02016-07-13 09:10:37 +01006681void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6682{
6683 dev_priv->rps.enabled = true; /* force disabling */
6684 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006685
6686 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006687}
6688
Chris Wilsondc979972016-05-10 14:10:04 +01006689void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006690{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006691 if (!READ_ONCE(dev_priv->rps.enabled))
6692 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006693
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006694 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006695
Chris Wilsonb7137e02016-07-13 09:10:37 +01006696 if (INTEL_GEN(dev_priv) >= 9) {
6697 gen9_disable_rc6(dev_priv);
6698 gen9_disable_rps(dev_priv);
6699 } else if (IS_CHERRYVIEW(dev_priv)) {
6700 cherryview_disable_rps(dev_priv);
6701 } else if (IS_VALLEYVIEW(dev_priv)) {
6702 valleyview_disable_rps(dev_priv);
6703 } else if (INTEL_GEN(dev_priv) >= 6) {
6704 gen6_disable_rps(dev_priv);
6705 } else if (IS_IRONLAKE_M(dev_priv)) {
6706 ironlake_disable_drps(dev_priv);
6707 }
6708
6709 dev_priv->rps.enabled = false;
6710 mutex_unlock(&dev_priv->rps.hw_lock);
6711}
6712
6713void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6714{
Chris Wilson54b4f682016-07-21 21:16:19 +01006715 /* We shouldn't be disabling as we submit, so this should be less
6716 * racy than it appears!
6717 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006718 if (READ_ONCE(dev_priv->rps.enabled))
6719 return;
6720
6721 /* Powersaving is controlled by the host when inside a VM */
6722 if (intel_vgpu_active(dev_priv))
6723 return;
6724
6725 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006726
Chris Wilsondc979972016-05-10 14:10:04 +01006727 if (IS_CHERRYVIEW(dev_priv)) {
6728 cherryview_enable_rps(dev_priv);
6729 } else if (IS_VALLEYVIEW(dev_priv)) {
6730 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006731 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006732 gen9_enable_rc6(dev_priv);
6733 gen9_enable_rps(dev_priv);
6734 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006735 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006736 } else if (IS_BROADWELL(dev_priv)) {
6737 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006738 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006739 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006740 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006741 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006742 } else if (IS_IRONLAKE_M(dev_priv)) {
6743 ironlake_enable_drps(dev_priv);
6744 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006745 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006746
6747 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6748 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6749
6750 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6751 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6752
Chris Wilson54b4f682016-07-21 21:16:19 +01006753 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006754 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006755}
Imre Deakc6df39b2014-04-14 20:24:29 +03006756
Chris Wilson54b4f682016-07-21 21:16:19 +01006757static void __intel_autoenable_gt_powersave(struct work_struct *work)
6758{
6759 struct drm_i915_private *dev_priv =
6760 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6761 struct intel_engine_cs *rcs;
6762 struct drm_i915_gem_request *req;
6763
6764 if (READ_ONCE(dev_priv->rps.enabled))
6765 goto out;
6766
Akash Goel3b3f1652016-10-13 22:44:48 +05306767 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006768 if (rcs->last_context)
6769 goto out;
6770
6771 if (!rcs->init_context)
6772 goto out;
6773
6774 mutex_lock(&dev_priv->drm.struct_mutex);
6775
6776 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6777 if (IS_ERR(req))
6778 goto unlock;
6779
6780 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6781 rcs->init_context(req);
6782
6783 /* Mark the device busy, calling intel_enable_gt_powersave() */
6784 i915_add_request_no_flush(req);
6785
6786unlock:
6787 mutex_unlock(&dev_priv->drm.struct_mutex);
6788out:
6789 intel_runtime_pm_put(dev_priv);
6790}
6791
6792void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6793{
6794 if (READ_ONCE(dev_priv->rps.enabled))
6795 return;
6796
6797 if (IS_IRONLAKE_M(dev_priv)) {
6798 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006799 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006800 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6801 /*
6802 * PCU communication is slow and this doesn't need to be
6803 * done at any specific time, so do this out of our fast path
6804 * to make resume and init faster.
6805 *
6806 * We depend on the HW RC6 power context save/restore
6807 * mechanism when entering D3 through runtime PM suspend. So
6808 * disable RPM until RPS/RC6 is properly setup. We can only
6809 * get here via the driver load/system resume/runtime resume
6810 * paths, so the _noresume version is enough (and in case of
6811 * runtime resume it's necessary).
6812 */
6813 if (queue_delayed_work(dev_priv->wq,
6814 &dev_priv->rps.autoenable_work,
6815 round_jiffies_up_relative(HZ)))
6816 intel_runtime_pm_get_noresume(dev_priv);
6817 }
6818}
6819
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006820static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006821{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006822 /*
6823 * On Ibex Peak and Cougar Point, we need to disable clock
6824 * gating for the panel power sequencer or it will fail to
6825 * start up when no ports are active.
6826 */
6827 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6828}
6829
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006830static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006831{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006832 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006833
Damien Lespiau055e3932014-08-18 13:49:10 +01006834 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006835 I915_WRITE(DSPCNTR(pipe),
6836 I915_READ(DSPCNTR(pipe)) |
6837 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006838
6839 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6840 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006841 }
6842}
6843
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006844static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006845{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006846 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6847 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6848 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6849
6850 /*
6851 * Don't touch WM1S_LP_EN here.
6852 * Doing so could cause underruns.
6853 */
6854}
6855
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006856static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006857{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006858 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006859
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006860 /*
6861 * Required for FBC
6862 * WaFbcDisableDpfcClockGating:ilk
6863 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006864 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6865 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6866 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006867
6868 I915_WRITE(PCH_3DCGDIS0,
6869 MARIUNIT_CLOCK_GATE_DISABLE |
6870 SVSMUNIT_CLOCK_GATE_DISABLE);
6871 I915_WRITE(PCH_3DCGDIS1,
6872 VFMUNIT_CLOCK_GATE_DISABLE);
6873
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006874 /*
6875 * According to the spec the following bits should be set in
6876 * order to enable memory self-refresh
6877 * The bit 22/21 of 0x42004
6878 * The bit 5 of 0x42020
6879 * The bit 15 of 0x45000
6880 */
6881 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6882 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6883 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006884 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006885 I915_WRITE(DISP_ARB_CTL,
6886 (I915_READ(DISP_ARB_CTL) |
6887 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006888
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006889 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006890
6891 /*
6892 * Based on the document from hardware guys the following bits
6893 * should be set unconditionally in order to enable FBC.
6894 * The bit 22 of 0x42000
6895 * The bit 22 of 0x42004
6896 * The bit 7,8,9 of 0x42020.
6897 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006898 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006899 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006900 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6901 I915_READ(ILK_DISPLAY_CHICKEN1) |
6902 ILK_FBCQ_DIS);
6903 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6904 I915_READ(ILK_DISPLAY_CHICKEN2) |
6905 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006906 }
6907
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006908 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6909
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006910 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6911 I915_READ(ILK_DISPLAY_CHICKEN2) |
6912 ILK_ELPIN_409_SELECT);
6913 I915_WRITE(_3D_CHICKEN2,
6914 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6915 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006916
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006917 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006918 I915_WRITE(CACHE_MODE_0,
6919 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006920
Akash Goel4e046322014-04-04 17:14:38 +05306921 /* WaDisable_RenderCache_OperationalFlush:ilk */
6922 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6923
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006924 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006925
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006926 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006927}
6928
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006929static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006930{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006931 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006932 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006933
6934 /*
6935 * On Ibex Peak and Cougar Point, we need to disable clock
6936 * gating for the panel power sequencer or it will fail to
6937 * start up when no ports are active.
6938 */
Jesse Barnescd664072013-10-02 10:34:19 -07006939 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6940 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6941 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006942 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6943 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006944 /* The below fixes the weird display corruption, a few pixels shifted
6945 * downward, on (only) LVDS of some HP laptops with IVY.
6946 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006947 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006948 val = I915_READ(TRANS_CHICKEN2(pipe));
6949 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6950 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006951 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006952 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006953 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6954 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6955 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006956 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6957 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006958 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006959 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006960 I915_WRITE(TRANS_CHICKEN1(pipe),
6961 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6962 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006963}
6964
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006965static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006966{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006967 uint32_t tmp;
6968
6969 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006970 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6971 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6972 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006973}
6974
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006975static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006976{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006977 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006978
Damien Lespiau231e54f2012-10-19 17:55:41 +01006979 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006980
6981 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6982 I915_READ(ILK_DISPLAY_CHICKEN2) |
6983 ILK_ELPIN_409_SELECT);
6984
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006985 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006986 I915_WRITE(_3D_CHICKEN,
6987 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6988
Akash Goel4e046322014-04-04 17:14:38 +05306989 /* WaDisable_RenderCache_OperationalFlush:snb */
6990 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6991
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006992 /*
6993 * BSpec recoomends 8x4 when MSAA is used,
6994 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006995 *
6996 * Note that PS/WM thread counts depend on the WIZ hashing
6997 * disable bit, which we don't touch here, but it's good
6998 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006999 */
7000 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007001 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007002
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007003 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007004
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007005 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007006 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007007
7008 I915_WRITE(GEN6_UCGCTL1,
7009 I915_READ(GEN6_UCGCTL1) |
7010 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7011 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7012
7013 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7014 * gating disable must be set. Failure to set it results in
7015 * flickering pixels due to Z write ordering failures after
7016 * some amount of runtime in the Mesa "fire" demo, and Unigine
7017 * Sanctuary and Tropics, and apparently anything else with
7018 * alpha test or pixel discard.
7019 *
7020 * According to the spec, bit 11 (RCCUNIT) must also be set,
7021 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007022 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007023 * WaDisableRCCUnitClockGating:snb
7024 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007025 */
7026 I915_WRITE(GEN6_UCGCTL2,
7027 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7028 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7029
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007030 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007031 I915_WRITE(_3D_CHICKEN3,
7032 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007033
7034 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007035 * Bspec says:
7036 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7037 * 3DSTATE_SF number of SF output attributes is more than 16."
7038 */
7039 I915_WRITE(_3D_CHICKEN3,
7040 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7041
7042 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007043 * According to the spec the following bits should be
7044 * set in order to enable memory self-refresh and fbc:
7045 * The bit21 and bit22 of 0x42000
7046 * The bit21 and bit22 of 0x42004
7047 * The bit5 and bit7 of 0x42020
7048 * The bit14 of 0x70180
7049 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007050 *
7051 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007052 */
7053 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7054 I915_READ(ILK_DISPLAY_CHICKEN1) |
7055 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7056 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7057 I915_READ(ILK_DISPLAY_CHICKEN2) |
7058 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007059 I915_WRITE(ILK_DSPCLK_GATE_D,
7060 I915_READ(ILK_DSPCLK_GATE_D) |
7061 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7062 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007063
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007064 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007065
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007066 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007067
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007068 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007069}
7070
7071static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7072{
7073 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7074
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007075 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007076 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007077 *
7078 * This actually overrides the dispatch
7079 * mode for all thread types.
7080 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007081 reg &= ~GEN7_FF_SCHED_MASK;
7082 reg |= GEN7_FF_TS_SCHED_HW;
7083 reg |= GEN7_FF_VS_SCHED_HW;
7084 reg |= GEN7_FF_DS_SCHED_HW;
7085
7086 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7087}
7088
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007089static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007090{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007091 /*
7092 * TODO: this bit should only be enabled when really needed, then
7093 * disabled when not needed anymore in order to save power.
7094 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007095 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007096 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7097 I915_READ(SOUTH_DSPCLK_GATE_D) |
7098 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007099
7100 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007101 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7102 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007103 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007104}
7105
Ville Syrjälä712bf362016-10-31 22:37:23 +02007106static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007107{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007108 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007109 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7110
7111 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7112 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7113 }
7114}
7115
Imre Deak450174f2016-05-03 15:54:21 +03007116static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7117 int general_prio_credits,
7118 int high_prio_credits)
7119{
7120 u32 misccpctl;
7121
7122 /* WaTempDisableDOPClkGating:bdw */
7123 misccpctl = I915_READ(GEN7_MISCCPCTL);
7124 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7125
7126 I915_WRITE(GEN8_L3SQCREG1,
7127 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7128 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7129
7130 /*
7131 * Wait at least 100 clocks before re-enabling clock gating.
7132 * See the definition of L3SQCREG1 in BSpec.
7133 */
7134 POSTING_READ(GEN8_L3SQCREG1);
7135 udelay(1);
7136 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7137}
7138
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007139static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007140{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007141 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007142
7143 /* WaDisableSDEUnitClockGating:kbl */
7144 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7145 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7146 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007147
7148 /* WaDisableGamClockGating:kbl */
7149 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7150 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7151 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007152
7153 /* WaFbcNukeOnHostModify:kbl */
7154 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7155 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007156}
7157
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007158static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007159{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007160 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007161
7162 /* WAC6entrylatency:skl */
7163 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7164 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007165
7166 /* WaFbcNukeOnHostModify:skl */
7167 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7168 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007169}
7170
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007171static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007172{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007173 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007174
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007175 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007176
Ben Widawskyab57fff2013-12-12 15:28:04 -08007177 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007178 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007179
Ben Widawskyab57fff2013-12-12 15:28:04 -08007180 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007181 I915_WRITE(CHICKEN_PAR1_1,
7182 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7183
Ben Widawskyab57fff2013-12-12 15:28:04 -08007184 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007185 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007186 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007187 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007188 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007189 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007190
Ben Widawskyab57fff2013-12-12 15:28:04 -08007191 /* WaVSRefCountFullforceMissDisable:bdw */
7192 /* WaDSRefCountFullforceMissDisable:bdw */
7193 I915_WRITE(GEN7_FF_THREAD_MODE,
7194 I915_READ(GEN7_FF_THREAD_MODE) &
7195 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007196
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007197 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7198 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007199
7200 /* WaDisableSDEUnitClockGating:bdw */
7201 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7202 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007203
Imre Deak450174f2016-05-03 15:54:21 +03007204 /* WaProgramL3SqcReg1Default:bdw */
7205 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007206
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007207 /*
7208 * WaGttCachingOffByDefault:bdw
7209 * GTT cache may not work with big pages, so if those
7210 * are ever enabled GTT cache may need to be disabled.
7211 */
7212 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7213
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007214 /* WaKVMNotificationOnConfigChange:bdw */
7215 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7216 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7217
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007218 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007219}
7220
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007221static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007222{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007223 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007224
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007225 /* L3 caching of data atomics doesn't work -- disable it. */
7226 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7227 I915_WRITE(HSW_ROW_CHICKEN3,
7228 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7229
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007230 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007231 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7232 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7233 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7234
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007235 /* WaVSRefCountFullforceMissDisable:hsw */
7236 I915_WRITE(GEN7_FF_THREAD_MODE,
7237 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007238
Akash Goel4e046322014-04-04 17:14:38 +05307239 /* WaDisable_RenderCache_OperationalFlush:hsw */
7240 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7241
Chia-I Wufe27c602014-01-28 13:29:33 +08007242 /* enable HiZ Raw Stall Optimization */
7243 I915_WRITE(CACHE_MODE_0_GEN7,
7244 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7245
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007246 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007247 I915_WRITE(CACHE_MODE_1,
7248 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007249
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007250 /*
7251 * BSpec recommends 8x4 when MSAA is used,
7252 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007253 *
7254 * Note that PS/WM thread counts depend on the WIZ hashing
7255 * disable bit, which we don't touch here, but it's good
7256 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007257 */
7258 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007259 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007260
Kenneth Graunke94411592014-12-31 16:23:00 -08007261 /* WaSampleCChickenBitEnable:hsw */
7262 I915_WRITE(HALF_SLICE_CHICKEN3,
7263 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7264
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007265 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007266 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7267
Paulo Zanoni90a88642013-05-03 17:23:45 -03007268 /* WaRsPkgCStateDisplayPMReq:hsw */
7269 I915_WRITE(CHICKEN_PAR1_1,
7270 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007271
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007272 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007273}
7274
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007275static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007276{
Ben Widawsky20848222012-05-04 18:58:59 -07007277 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007278
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007279 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007280
Damien Lespiau231e54f2012-10-19 17:55:41 +01007281 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007282
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007283 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007284 I915_WRITE(_3D_CHICKEN3,
7285 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7286
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007287 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007288 I915_WRITE(IVB_CHICKEN3,
7289 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7290 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7291
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007292 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007293 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007294 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7295 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007296
Akash Goel4e046322014-04-04 17:14:38 +05307297 /* WaDisable_RenderCache_OperationalFlush:ivb */
7298 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7299
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007300 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007301 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7302 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7303
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007304 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007305 I915_WRITE(GEN7_L3CNTLREG1,
7306 GEN7_WA_FOR_GEN7_L3_CONTROL);
7307 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007308 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007309 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007310 I915_WRITE(GEN7_ROW_CHICKEN2,
7311 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007312 else {
7313 /* must write both registers */
7314 I915_WRITE(GEN7_ROW_CHICKEN2,
7315 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007316 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7317 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007318 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007319
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007320 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007321 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7322 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7323
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007324 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007325 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007326 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007327 */
7328 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007329 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007330
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007331 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007332 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7333 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7334 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7335
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007336 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007337
7338 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007339
Chris Wilson22721342014-03-04 09:41:43 +00007340 if (0) { /* causes HiZ corruption on ivb:gt1 */
7341 /* enable HiZ Raw Stall Optimization */
7342 I915_WRITE(CACHE_MODE_0_GEN7,
7343 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7344 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007345
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007346 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007347 I915_WRITE(CACHE_MODE_1,
7348 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007349
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007350 /*
7351 * BSpec recommends 8x4 when MSAA is used,
7352 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007353 *
7354 * Note that PS/WM thread counts depend on the WIZ hashing
7355 * disable bit, which we don't touch here, but it's good
7356 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007357 */
7358 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007359 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007360
Ben Widawsky20848222012-05-04 18:58:59 -07007361 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7362 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7363 snpcr |= GEN6_MBC_SNPCR_MED;
7364 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007365
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007366 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007367 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007368
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007369 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007370}
7371
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007372static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007373{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007374 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007375 I915_WRITE(_3D_CHICKEN3,
7376 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7377
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007378 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007379 I915_WRITE(IVB_CHICKEN3,
7380 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7381 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7382
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007383 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007384 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007385 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007386 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7387 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007388
Akash Goel4e046322014-04-04 17:14:38 +05307389 /* WaDisable_RenderCache_OperationalFlush:vlv */
7390 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7391
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007392 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007393 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7394 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7395
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007396 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007397 I915_WRITE(GEN7_ROW_CHICKEN2,
7398 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7399
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007400 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007401 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7402 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7403 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7404
Ville Syrjälä46680e02014-01-22 21:33:01 +02007405 gen7_setup_fixed_func_scheduler(dev_priv);
7406
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007407 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007408 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007409 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007410 */
7411 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007412 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007413
Akash Goelc98f5062014-03-24 23:00:07 +05307414 /* WaDisableL3Bank2xClockGate:vlv
7415 * Disabling L3 clock gating- MMIO 940c[25] = 1
7416 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7417 I915_WRITE(GEN7_UCGCTL4,
7418 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007419
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007420 /*
7421 * BSpec says this must be set, even though
7422 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7423 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007424 I915_WRITE(CACHE_MODE_1,
7425 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007426
7427 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007428 * BSpec recommends 8x4 when MSAA is used,
7429 * however in practice 16x4 seems fastest.
7430 *
7431 * Note that PS/WM thread counts depend on the WIZ hashing
7432 * disable bit, which we don't touch here, but it's good
7433 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7434 */
7435 I915_WRITE(GEN7_GT_MODE,
7436 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7437
7438 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007439 * WaIncreaseL3CreditsForVLVB0:vlv
7440 * This is the hardware default actually.
7441 */
7442 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7443
7444 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007445 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007446 * Disable clock gating on th GCFG unit to prevent a delay
7447 * in the reporting of vblank events.
7448 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007449 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007450}
7451
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007452static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007453{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007454 /* WaVSRefCountFullforceMissDisable:chv */
7455 /* WaDSRefCountFullforceMissDisable:chv */
7456 I915_WRITE(GEN7_FF_THREAD_MODE,
7457 I915_READ(GEN7_FF_THREAD_MODE) &
7458 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007459
7460 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7461 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7462 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007463
7464 /* WaDisableCSUnitClockGating:chv */
7465 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7466 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007467
7468 /* WaDisableSDEUnitClockGating:chv */
7469 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7470 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007471
7472 /*
Imre Deak450174f2016-05-03 15:54:21 +03007473 * WaProgramL3SqcReg1Default:chv
7474 * See gfxspecs/Related Documents/Performance Guide/
7475 * LSQC Setting Recommendations.
7476 */
7477 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7478
7479 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007480 * GTT cache may not work with big pages, so if those
7481 * are ever enabled GTT cache may need to be disabled.
7482 */
7483 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007484}
7485
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007486static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007487{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007488 uint32_t dspclk_gate;
7489
7490 I915_WRITE(RENCLK_GATE_D1, 0);
7491 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7492 GS_UNIT_CLOCK_GATE_DISABLE |
7493 CL_UNIT_CLOCK_GATE_DISABLE);
7494 I915_WRITE(RAMCLK_GATE_D, 0);
7495 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7496 OVRUNIT_CLOCK_GATE_DISABLE |
7497 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007498 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007499 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7500 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007501
7502 /* WaDisableRenderCachePipelinedFlush */
7503 I915_WRITE(CACHE_MODE_0,
7504 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007505
Akash Goel4e046322014-04-04 17:14:38 +05307506 /* WaDisable_RenderCache_OperationalFlush:g4x */
7507 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7508
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007509 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007510}
7511
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007512static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007513{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007514 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7515 I915_WRITE(RENCLK_GATE_D2, 0);
7516 I915_WRITE(DSPCLK_GATE_D, 0);
7517 I915_WRITE(RAMCLK_GATE_D, 0);
7518 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007519 I915_WRITE(MI_ARB_STATE,
7520 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307521
7522 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7523 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007524}
7525
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007526static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007527{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007528 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7529 I965_RCC_CLOCK_GATE_DISABLE |
7530 I965_RCPB_CLOCK_GATE_DISABLE |
7531 I965_ISC_CLOCK_GATE_DISABLE |
7532 I965_FBC_CLOCK_GATE_DISABLE);
7533 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007534 I915_WRITE(MI_ARB_STATE,
7535 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307536
7537 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7538 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007539}
7540
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007541static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007542{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007543 u32 dstate = I915_READ(D_STATE);
7544
7545 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7546 DSTATE_DOT_CLOCK_GATING;
7547 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007548
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007549 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007550 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007551
7552 /* IIR "flip pending" means done if this bit is set */
7553 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007554
7555 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007556 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007557
7558 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7559 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007560
7561 I915_WRITE(MI_ARB_STATE,
7562 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007563}
7564
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007565static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007566{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007567 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007568
7569 /* interrupts should cause a wake up from C3 */
7570 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7571 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007572
7573 I915_WRITE(MEM_MODE,
7574 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007575}
7576
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007577static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007578{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007579 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007580
7581 I915_WRITE(MEM_MODE,
7582 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7583 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007584}
7585
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007586void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007587{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007588 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007589}
7590
Ville Syrjälä712bf362016-10-31 22:37:23 +02007591void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007592{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007593 if (HAS_PCH_LPT(dev_priv))
7594 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007595}
7596
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007597static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007598{
7599 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7600}
7601
7602/**
7603 * intel_init_clock_gating_hooks - setup the clock gating hooks
7604 * @dev_priv: device private
7605 *
7606 * Setup the hooks that configure which clocks of a given platform can be
7607 * gated and also apply various GT and display specific workarounds for these
7608 * platforms. Note that some GT specific workarounds are applied separately
7609 * when GPU contexts or batchbuffers start their execution.
7610 */
7611void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7612{
7613 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007614 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007615 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007616 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007617 else if (IS_GEN9_LP(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007618 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7619 else if (IS_BROADWELL(dev_priv))
7620 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7621 else if (IS_CHERRYVIEW(dev_priv))
7622 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7623 else if (IS_HASWELL(dev_priv))
7624 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7625 else if (IS_IVYBRIDGE(dev_priv))
7626 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7627 else if (IS_VALLEYVIEW(dev_priv))
7628 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7629 else if (IS_GEN6(dev_priv))
7630 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7631 else if (IS_GEN5(dev_priv))
7632 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7633 else if (IS_G4X(dev_priv))
7634 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7635 else if (IS_CRESTLINE(dev_priv))
7636 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7637 else if (IS_BROADWATER(dev_priv))
7638 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7639 else if (IS_GEN3(dev_priv))
7640 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7641 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7642 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7643 else if (IS_GEN2(dev_priv))
7644 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7645 else {
7646 MISSING_CASE(INTEL_DEVID(dev_priv));
7647 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7648 }
7649}
7650
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007651/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007652void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007653{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007654 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007655
Daniel Vetterc921aba2012-04-26 23:28:17 +02007656 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007657 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007658 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007659 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007660 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007661
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007662 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007663 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007664 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007665 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007666 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007667 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007668 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007669 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007670
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007671 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007672 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007673 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007674 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007675 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007676 dev_priv->display.compute_intermediate_wm =
7677 ilk_compute_intermediate_wm;
7678 dev_priv->display.initial_watermarks =
7679 ilk_initial_watermarks;
7680 dev_priv->display.optimize_watermarks =
7681 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007682 } else {
7683 DRM_DEBUG_KMS("Failed to read display plane latency. "
7684 "Disable CxSR\n");
7685 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007686 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007687 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007688 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007689 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007690 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007691 dev_priv->is_ddr3,
7692 dev_priv->fsb_freq,
7693 dev_priv->mem_freq)) {
7694 DRM_INFO("failed to find known CxSR latency "
7695 "(found ddr%s fsb freq %d, mem freq %d), "
7696 "disabling CxSR\n",
7697 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7698 dev_priv->fsb_freq, dev_priv->mem_freq);
7699 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007700 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007701 dev_priv->display.update_wm = NULL;
7702 } else
7703 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007704 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007705 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007706 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007707 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007708 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007709 dev_priv->display.update_wm = i9xx_update_wm;
7710 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007711 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007712 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007713 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007714 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007715 } else {
7716 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007717 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007718 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007719 } else {
7720 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007721 }
7722}
7723
Lyude87660502016-08-17 15:55:53 -04007724static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7725{
7726 uint32_t flags =
7727 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7728
7729 switch (flags) {
7730 case GEN6_PCODE_SUCCESS:
7731 return 0;
7732 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7733 case GEN6_PCODE_ILLEGAL_CMD:
7734 return -ENXIO;
7735 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007736 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007737 return -EOVERFLOW;
7738 case GEN6_PCODE_TIMEOUT:
7739 return -ETIMEDOUT;
7740 default:
7741 MISSING_CASE(flags)
7742 return 0;
7743 }
7744}
7745
7746static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7747{
7748 uint32_t flags =
7749 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7750
7751 switch (flags) {
7752 case GEN6_PCODE_SUCCESS:
7753 return 0;
7754 case GEN6_PCODE_ILLEGAL_CMD:
7755 return -ENXIO;
7756 case GEN7_PCODE_TIMEOUT:
7757 return -ETIMEDOUT;
7758 case GEN7_PCODE_ILLEGAL_DATA:
7759 return -EINVAL;
7760 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7761 return -EOVERFLOW;
7762 default:
7763 MISSING_CASE(flags);
7764 return 0;
7765 }
7766}
7767
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007768int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007769{
Lyude87660502016-08-17 15:55:53 -04007770 int status;
7771
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007772 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007773
Chris Wilson3f5582d2016-06-30 15:32:45 +01007774 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7775 * use te fw I915_READ variants to reduce the amount of work
7776 * required when reading/writing.
7777 */
7778
7779 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007780 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7781 return -EAGAIN;
7782 }
7783
Chris Wilson3f5582d2016-06-30 15:32:45 +01007784 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7785 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7786 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007787
Chris Wilson3f5582d2016-06-30 15:32:45 +01007788 if (intel_wait_for_register_fw(dev_priv,
7789 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7790 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007791 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7792 return -ETIMEDOUT;
7793 }
7794
Chris Wilson3f5582d2016-06-30 15:32:45 +01007795 *val = I915_READ_FW(GEN6_PCODE_DATA);
7796 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007797
Lyude87660502016-08-17 15:55:53 -04007798 if (INTEL_GEN(dev_priv) > 6)
7799 status = gen7_check_mailbox_status(dev_priv);
7800 else
7801 status = gen6_check_mailbox_status(dev_priv);
7802
7803 if (status) {
7804 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7805 status);
7806 return status;
7807 }
7808
Ben Widawsky42c05262012-09-26 10:34:00 -07007809 return 0;
7810}
7811
Chris Wilson3f5582d2016-06-30 15:32:45 +01007812int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007813 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007814{
Lyude87660502016-08-17 15:55:53 -04007815 int status;
7816
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007817 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007818
Chris Wilson3f5582d2016-06-30 15:32:45 +01007819 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7820 * use te fw I915_READ variants to reduce the amount of work
7821 * required when reading/writing.
7822 */
7823
7824 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007825 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7826 return -EAGAIN;
7827 }
7828
Chris Wilson3f5582d2016-06-30 15:32:45 +01007829 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02007830 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01007831 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007832
Chris Wilson3f5582d2016-06-30 15:32:45 +01007833 if (intel_wait_for_register_fw(dev_priv,
7834 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7835 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007836 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7837 return -ETIMEDOUT;
7838 }
7839
Chris Wilson3f5582d2016-06-30 15:32:45 +01007840 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007841
Lyude87660502016-08-17 15:55:53 -04007842 if (INTEL_GEN(dev_priv) > 6)
7843 status = gen7_check_mailbox_status(dev_priv);
7844 else
7845 status = gen6_check_mailbox_status(dev_priv);
7846
7847 if (status) {
7848 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7849 status);
7850 return status;
7851 }
7852
Ben Widawsky42c05262012-09-26 10:34:00 -07007853 return 0;
7854}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007855
Ville Syrjälädd06f882014-11-10 22:55:12 +02007856static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7857{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007858 /*
7859 * N = val - 0xb7
7860 * Slow = Fast = GPLL ref * N
7861 */
7862 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007863}
7864
Fengguang Wub55dd642014-07-12 11:21:39 +02007865static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007866{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007867 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007868}
7869
Fengguang Wub55dd642014-07-12 11:21:39 +02007870static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307871{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007872 /*
7873 * N = val / 2
7874 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7875 */
7876 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307877}
7878
Fengguang Wub55dd642014-07-12 11:21:39 +02007879static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307880{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007881 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007882 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307883}
7884
Ville Syrjälä616bc822015-01-23 21:04:25 +02007885int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7886{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007887 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007888 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7889 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007890 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007891 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007892 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007893 return byt_gpu_freq(dev_priv, val);
7894 else
7895 return val * GT_FREQUENCY_MULTIPLIER;
7896}
7897
Ville Syrjälä616bc822015-01-23 21:04:25 +02007898int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7899{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007900 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007901 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7902 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007903 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007904 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007905 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007906 return byt_freq_opcode(dev_priv, val);
7907 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007908 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307909}
7910
Chris Wilson6ad790c2015-04-07 16:20:31 +01007911struct request_boost {
7912 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007913 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007914};
7915
7916static void __intel_rps_boost_work(struct work_struct *work)
7917{
7918 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007919 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007920
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007921 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007922 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007923
Chris Wilsone8a261e2016-07-20 13:31:49 +01007924 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007925 kfree(boost);
7926}
7927
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007928void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007929{
7930 struct request_boost *boost;
7931
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007932 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007933 return;
7934
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007935 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007936 return;
7937
Chris Wilson6ad790c2015-04-07 16:20:31 +01007938 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7939 if (boost == NULL)
7940 return;
7941
Chris Wilsone8a261e2016-07-20 13:31:49 +01007942 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007943
7944 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007945 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007946}
7947
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00007948void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01007949{
Daniel Vetterf742a552013-12-06 10:17:53 +01007950 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007951 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007952
Chris Wilson54b4f682016-07-21 21:16:19 +01007953 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
7954 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007955 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007956
Paulo Zanoni33688d92014-03-07 20:08:19 -03007957 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007958 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007959}