blob: 56372f41137c98c9ce0dd18f02bb9cec8ee416f5 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Mika Kuoppalab033bb62016-06-07 17:19:04 +030059static void gen9_init_clock_gating(struct drm_device *dev)
60{
Mika Kuoppala11b28342016-06-07 17:19:04 +030061 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030062
63 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
64 I915_WRITE(CHICKEN_PAR1_1,
65 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
66
67 I915_WRITE(GEN8_CONFIG0,
68 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069
70 /* WaEnableChickenDCPR:skl,bxt,kbl */
71 I915_WRITE(GEN8_CHICKEN_DCPR_1,
72 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030073
74 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030075 /* WaFbcWakeMemOn:skl,bxt,kbl */
76 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
77 DISP_FBC_WM_DIS |
78 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030079
80 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
81 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
82 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030083}
84
Imre Deaka82abe42015-03-27 14:00:04 +020085static void bxt_init_clock_gating(struct drm_device *dev)
86{
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020088
Mika Kuoppalab033bb62016-06-07 17:19:04 +030089 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020090
Nick Hoatha7546152015-06-29 14:07:32 +010091 /* WaDisableSDEUnitClockGating:bxt */
92 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
93 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
94
Imre Deak32608ca2015-03-11 11:10:27 +020095 /*
96 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020097 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020098 */
Imre Deak32608ca2015-03-11 11:10:27 +020099 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200100 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200101
102 /*
103 * Wa: Backlight PWM may stop in the asserted state, causing backlight
104 * to stay fully on.
105 */
106 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
107 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
108 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200109}
110
Daniel Vetterc921aba2012-04-26 23:28:17 +0200111static void i915_pineview_get_mem_freq(struct drm_device *dev)
112{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100113 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200114 u32 tmp;
115
116 tmp = I915_READ(CLKCFG);
117
118 switch (tmp & CLKCFG_FSB_MASK) {
119 case CLKCFG_FSB_533:
120 dev_priv->fsb_freq = 533; /* 133*4 */
121 break;
122 case CLKCFG_FSB_800:
123 dev_priv->fsb_freq = 800; /* 200*4 */
124 break;
125 case CLKCFG_FSB_667:
126 dev_priv->fsb_freq = 667; /* 167*4 */
127 break;
128 case CLKCFG_FSB_400:
129 dev_priv->fsb_freq = 400; /* 100*4 */
130 break;
131 }
132
133 switch (tmp & CLKCFG_MEM_MASK) {
134 case CLKCFG_MEM_533:
135 dev_priv->mem_freq = 533;
136 break;
137 case CLKCFG_MEM_667:
138 dev_priv->mem_freq = 667;
139 break;
140 case CLKCFG_MEM_800:
141 dev_priv->mem_freq = 800;
142 break;
143 }
144
145 /* detect pineview DDR3 setting */
146 tmp = I915_READ(CSHRDDR3CTL);
147 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
148}
149
150static void i915_ironlake_get_mem_freq(struct drm_device *dev)
151{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100152 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200153 u16 ddrpll, csipll;
154
155 ddrpll = I915_READ16(DDRMPLL1);
156 csipll = I915_READ16(CSIPLL0);
157
158 switch (ddrpll & 0xff) {
159 case 0xc:
160 dev_priv->mem_freq = 800;
161 break;
162 case 0x10:
163 dev_priv->mem_freq = 1066;
164 break;
165 case 0x14:
166 dev_priv->mem_freq = 1333;
167 break;
168 case 0x18:
169 dev_priv->mem_freq = 1600;
170 break;
171 default:
172 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
173 ddrpll & 0xff);
174 dev_priv->mem_freq = 0;
175 break;
176 }
177
Daniel Vetter20e4d402012-08-08 23:35:39 +0200178 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200179
180 switch (csipll & 0x3ff) {
181 case 0x00c:
182 dev_priv->fsb_freq = 3200;
183 break;
184 case 0x00e:
185 dev_priv->fsb_freq = 3733;
186 break;
187 case 0x010:
188 dev_priv->fsb_freq = 4266;
189 break;
190 case 0x012:
191 dev_priv->fsb_freq = 4800;
192 break;
193 case 0x014:
194 dev_priv->fsb_freq = 5333;
195 break;
196 case 0x016:
197 dev_priv->fsb_freq = 5866;
198 break;
199 case 0x018:
200 dev_priv->fsb_freq = 6400;
201 break;
202 default:
203 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
204 csipll & 0x3ff);
205 dev_priv->fsb_freq = 0;
206 break;
207 }
208
209 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200210 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200211 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200212 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200213 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200214 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200215 }
216}
217
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300218static const struct cxsr_latency cxsr_latency_table[] = {
219 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
220 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
221 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
222 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
223 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
224
225 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
226 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
227 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
228 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
229 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
230
231 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
232 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
233 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
234 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
235 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
236
237 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
238 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
239 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
240 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
241 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
242
243 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
244 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
245 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
246 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
247 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
248
249 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
250 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
251 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
252 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
253 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
254};
255
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100256static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
257 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300258 int fsb,
259 int mem)
260{
261 const struct cxsr_latency *latency;
262 int i;
263
264 if (fsb == 0 || mem == 0)
265 return NULL;
266
267 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
268 latency = &cxsr_latency_table[i];
269 if (is_desktop == latency->is_desktop &&
270 is_ddr3 == latency->is_ddr3 &&
271 fsb == latency->fsb_freq && mem == latency->mem_freq)
272 return latency;
273 }
274
275 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
276
277 return NULL;
278}
279
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200280static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
281{
282 u32 val;
283
284 mutex_lock(&dev_priv->rps.hw_lock);
285
286 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
287 if (enable)
288 val &= ~FORCE_DDR_HIGH_FREQ;
289 else
290 val |= FORCE_DDR_HIGH_FREQ;
291 val &= ~FORCE_DDR_LOW_FREQ;
292 val |= FORCE_DDR_FREQ_REQ_ACK;
293 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
294
295 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
296 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
297 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
298
299 mutex_unlock(&dev_priv->rps.hw_lock);
300}
301
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200302static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
303{
304 u32 val;
305
306 mutex_lock(&dev_priv->rps.hw_lock);
307
308 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
309 if (enable)
310 val |= DSP_MAXFIFO_PM5_ENABLE;
311 else
312 val &= ~DSP_MAXFIFO_PM5_ENABLE;
313 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläf4998962015-03-10 17:02:21 +0200318#define FW_WM(value, plane) \
319 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
320
Imre Deak5209b1f2014-07-01 12:36:17 +0300321void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300322{
Chris Wilson91c8a322016-07-05 10:40:23 +0100323 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300325
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100326 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300328 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300329 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100330 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300331 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300332 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300333 } else if (IS_PINEVIEW(dev)) {
334 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
335 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
336 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300337 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100338 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300339 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
340 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
341 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100343 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300344 /*
345 * FIXME can't find a bit like this for 915G, and
346 * and yet it does have the related watermark in
347 * FW_BLC_SELF. What's going on?
348 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300349 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
350 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
351 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300352 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 } else {
354 return;
355 }
356
357 DRM_DEBUG_KMS("memory self-refresh is %s\n",
358 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300359}
360
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200361
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300362/*
363 * Latency for FIFO fetches is dependent on several factors:
364 * - memory configuration (speed, channels)
365 * - chipset
366 * - current MCH state
367 * It can be fairly high in some situations, so here we assume a fairly
368 * pessimal value. It's a tradeoff between extra memory fetches (if we
369 * set this value too high, the FIFO will fetch frequently to stay full)
370 * and power consumption (set it too low to save power and we might see
371 * FIFO underruns and display "flicker").
372 *
373 * A value of 5us seems to be a good balance; safe for very low end
374 * platforms but not overly aggressive on lower latency configs.
375 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100376static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300377
Ville Syrjäläb5004722015-03-05 21:19:47 +0200378#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
379 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
380
381static int vlv_get_fifo_size(struct drm_device *dev,
382 enum pipe pipe, int plane)
383{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100384 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200385 int sprite0_start, sprite1_start, size;
386
387 switch (pipe) {
388 uint32_t dsparb, dsparb2, dsparb3;
389 case PIPE_A:
390 dsparb = I915_READ(DSPARB);
391 dsparb2 = I915_READ(DSPARB2);
392 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
393 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
394 break;
395 case PIPE_B:
396 dsparb = I915_READ(DSPARB);
397 dsparb2 = I915_READ(DSPARB2);
398 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
399 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
400 break;
401 case PIPE_C:
402 dsparb2 = I915_READ(DSPARB2);
403 dsparb3 = I915_READ(DSPARB3);
404 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
405 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
406 break;
407 default:
408 return 0;
409 }
410
411 switch (plane) {
412 case 0:
413 size = sprite0_start;
414 break;
415 case 1:
416 size = sprite1_start - sprite0_start;
417 break;
418 case 2:
419 size = 512 - 1 - sprite1_start;
420 break;
421 default:
422 return 0;
423 }
424
425 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
426 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
427 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
428 size);
429
430 return size;
431}
432
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300433static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300434{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100435 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300436 uint32_t dsparb = I915_READ(DSPARB);
437 int size;
438
439 size = dsparb & 0x7f;
440 if (plane)
441 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
442
443 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
444 plane ? "B" : "A", size);
445
446 return size;
447}
448
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200449static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300450{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100451 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300452 uint32_t dsparb = I915_READ(DSPARB);
453 int size;
454
455 size = dsparb & 0x1ff;
456 if (plane)
457 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
458 size >>= 1; /* Convert to cachelines */
459
460 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
461 plane ? "B" : "A", size);
462
463 return size;
464}
465
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300466static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300467{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100468 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469 uint32_t dsparb = I915_READ(DSPARB);
470 int size;
471
472 size = dsparb & 0x7f;
473 size >>= 2; /* Convert to cachelines */
474
475 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
476 plane ? "B" : "A",
477 size);
478
479 return size;
480}
481
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300482/* Pineview has different values for various configs */
483static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300484 .fifo_size = PINEVIEW_DISPLAY_FIFO,
485 .max_wm = PINEVIEW_MAX_WM,
486 .default_wm = PINEVIEW_DFT_WM,
487 .guard_size = PINEVIEW_GUARD_WM,
488 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300489};
490static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300491 .fifo_size = PINEVIEW_DISPLAY_FIFO,
492 .max_wm = PINEVIEW_MAX_WM,
493 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
494 .guard_size = PINEVIEW_GUARD_WM,
495 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300496};
497static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300498 .fifo_size = PINEVIEW_CURSOR_FIFO,
499 .max_wm = PINEVIEW_CURSOR_MAX_WM,
500 .default_wm = PINEVIEW_CURSOR_DFT_WM,
501 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
502 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300503};
504static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300505 .fifo_size = PINEVIEW_CURSOR_FIFO,
506 .max_wm = PINEVIEW_CURSOR_MAX_WM,
507 .default_wm = PINEVIEW_CURSOR_DFT_WM,
508 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
509 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300510};
511static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300512 .fifo_size = G4X_FIFO_SIZE,
513 .max_wm = G4X_MAX_WM,
514 .default_wm = G4X_MAX_WM,
515 .guard_size = 2,
516 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300517};
518static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300519 .fifo_size = I965_CURSOR_FIFO,
520 .max_wm = I965_CURSOR_MAX_WM,
521 .default_wm = I965_CURSOR_DFT_WM,
522 .guard_size = 2,
523 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300526 .fifo_size = I965_CURSOR_FIFO,
527 .max_wm = I965_CURSOR_MAX_WM,
528 .default_wm = I965_CURSOR_DFT_WM,
529 .guard_size = 2,
530 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531};
532static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300533 .fifo_size = I945_FIFO_SIZE,
534 .max_wm = I915_MAX_WM,
535 .default_wm = 1,
536 .guard_size = 2,
537 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300538};
539static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300540 .fifo_size = I915_FIFO_SIZE,
541 .max_wm = I915_MAX_WM,
542 .default_wm = 1,
543 .guard_size = 2,
544 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300546static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300547 .fifo_size = I855GM_FIFO_SIZE,
548 .max_wm = I915_MAX_WM,
549 .default_wm = 1,
550 .guard_size = 2,
551 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300553static const struct intel_watermark_params i830_bc_wm_info = {
554 .fifo_size = I855GM_FIFO_SIZE,
555 .max_wm = I915_MAX_WM/2,
556 .default_wm = 1,
557 .guard_size = 2,
558 .cacheline_size = I830_FIFO_LINE_SIZE,
559};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200560static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300561 .fifo_size = I830_FIFO_SIZE,
562 .max_wm = I915_MAX_WM,
563 .default_wm = 1,
564 .guard_size = 2,
565 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566};
567
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568/**
569 * intel_calculate_wm - calculate watermark level
570 * @clock_in_khz: pixel clock
571 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200572 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300573 * @latency_ns: memory latency for the platform
574 *
575 * Calculate the watermark level (the level at which the display plane will
576 * start fetching from memory again). Each chip has a different display
577 * FIFO size and allocation, so the caller needs to figure that out and pass
578 * in the correct intel_watermark_params structure.
579 *
580 * As the pixel clock runs, the FIFO will be drained at a rate that depends
581 * on the pixel size. When it reaches the watermark level, it'll start
582 * fetching FIFO line sized based chunks from memory until the FIFO fills
583 * past the watermark point. If the FIFO drains completely, a FIFO underrun
584 * will occur, and a display engine hang could result.
585 */
586static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
587 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200588 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589 unsigned long latency_ns)
590{
591 long entries_required, wm_size;
592
593 /*
594 * Note: we need to make sure we don't overflow for various clock &
595 * latency values.
596 * clocks go from a few thousand to several hundred thousand.
597 * latency is usually a few thousand
598 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200599 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600 1000;
601 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
602
603 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
604
605 wm_size = fifo_size - (entries_required + wm->guard_size);
606
607 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
608
609 /* Don't promote wm_size to unsigned... */
610 if (wm_size > (long)wm->max_wm)
611 wm_size = wm->max_wm;
612 if (wm_size <= 0)
613 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300614
615 /*
616 * Bspec seems to indicate that the value shouldn't be lower than
617 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
618 * Lets go for 8 which is the burst size since certain platforms
619 * already use a hardcoded 8 (which is what the spec says should be
620 * done).
621 */
622 if (wm_size <= 8)
623 wm_size = 8;
624
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300625 return wm_size;
626}
627
628static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
629{
630 struct drm_crtc *crtc, *enabled = NULL;
631
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100632 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000633 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300634 if (enabled)
635 return NULL;
636 enabled = crtc;
637 }
638 }
639
640 return enabled;
641}
642
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300643static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300644{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300645 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100646 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300647 struct drm_crtc *crtc;
648 const struct cxsr_latency *latency;
649 u32 reg;
650 unsigned long wm;
651
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100652 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
653 dev_priv->is_ddr3,
654 dev_priv->fsb_freq,
655 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300656 if (!latency) {
657 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300658 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300659 return;
660 }
661
662 crtc = single_enabled_crtc(dev);
663 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300664 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200665 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300666 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300667
668 /* Display SR */
669 wm = intel_calculate_wm(clock, &pineview_display_wm,
670 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200671 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300672 reg = I915_READ(DSPFW1);
673 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200674 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 I915_WRITE(DSPFW1, reg);
676 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
677
678 /* cursor SR */
679 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
680 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200681 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682 reg = I915_READ(DSPFW3);
683 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200684 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 I915_WRITE(DSPFW3, reg);
686
687 /* Display HPLL off SR */
688 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
689 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200690 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 reg = I915_READ(DSPFW3);
692 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200693 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300694 I915_WRITE(DSPFW3, reg);
695
696 /* cursor HPLL off SR */
697 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
698 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200699 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 reg = I915_READ(DSPFW3);
701 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200702 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300703 I915_WRITE(DSPFW3, reg);
704 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
705
Imre Deak5209b1f2014-07-01 12:36:17 +0300706 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300708 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300709 }
710}
711
712static bool g4x_compute_wm0(struct drm_device *dev,
713 int plane,
714 const struct intel_watermark_params *display,
715 int display_latency_ns,
716 const struct intel_watermark_params *cursor,
717 int cursor_latency_ns,
718 int *plane_wm,
719 int *cursor_wm)
720{
721 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300722 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200723 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300724 int line_time_us, line_count;
725 int entries, tlb_miss;
726
727 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000728 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 *cursor_wm = cursor->guard_size;
730 *plane_wm = display->guard_size;
731 return false;
732 }
733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200734 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100735 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800736 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200737 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200738 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739
740 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200741 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300742 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
743 if (tlb_miss > 0)
744 entries += tlb_miss;
745 entries = DIV_ROUND_UP(entries, display->cacheline_size);
746 *plane_wm = entries + display->guard_size;
747 if (*plane_wm > (int)display->max_wm)
748 *plane_wm = display->max_wm;
749
750 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200751 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200753 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
755 if (tlb_miss > 0)
756 entries += tlb_miss;
757 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
758 *cursor_wm = entries + cursor->guard_size;
759 if (*cursor_wm > (int)cursor->max_wm)
760 *cursor_wm = (int)cursor->max_wm;
761
762 return true;
763}
764
765/*
766 * Check the wm result.
767 *
768 * If any calculated watermark values is larger than the maximum value that
769 * can be programmed into the associated watermark register, that watermark
770 * must be disabled.
771 */
772static bool g4x_check_srwm(struct drm_device *dev,
773 int display_wm, int cursor_wm,
774 const struct intel_watermark_params *display,
775 const struct intel_watermark_params *cursor)
776{
777 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
778 display_wm, cursor_wm);
779
780 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100781 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300782 display_wm, display->max_wm);
783 return false;
784 }
785
786 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100787 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300788 cursor_wm, cursor->max_wm);
789 return false;
790 }
791
792 if (!(display_wm || cursor_wm)) {
793 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
794 return false;
795 }
796
797 return true;
798}
799
800static bool g4x_compute_srwm(struct drm_device *dev,
801 int plane,
802 int latency_ns,
803 const struct intel_watermark_params *display,
804 const struct intel_watermark_params *cursor,
805 int *display_wm, int *cursor_wm)
806{
807 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300808 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200809 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300810 unsigned long line_time_us;
811 int line_count, line_size;
812 int small, large;
813 int entries;
814
815 if (!latency_ns) {
816 *display_wm = *cursor_wm = 0;
817 return false;
818 }
819
820 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200821 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100822 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800823 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200824 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200825 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826
Ville Syrjälä922044c2014-02-14 14:18:57 +0200827 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200829 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830
831 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200832 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833 large = line_count * line_size;
834
835 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
836 *display_wm = entries + display->guard_size;
837
838 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200839 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300840 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
841 *cursor_wm = entries + cursor->guard_size;
842
843 return g4x_check_srwm(dev,
844 *display_wm, *cursor_wm,
845 display, cursor);
846}
847
Ville Syrjälä15665972015-03-10 16:16:28 +0200848#define FW_WM_VLV(value, plane) \
849 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
850
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200851static void vlv_write_wm_values(struct intel_crtc *crtc,
852 const struct vlv_wm_values *wm)
853{
854 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
855 enum pipe pipe = crtc->pipe;
856
857 I915_WRITE(VLV_DDL(pipe),
858 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
859 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
860 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
861 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
862
Ville Syrjäläae801522015-03-05 21:19:49 +0200863 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200864 FW_WM(wm->sr.plane, SR) |
865 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
866 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
867 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200869 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
870 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
871 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200872 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200873 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200874
875 if (IS_CHERRYVIEW(dev_priv)) {
876 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200877 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
878 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200880 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
881 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200882 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200883 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
884 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200885 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200886 FW_WM(wm->sr.plane >> 9, SR_HI) |
887 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
888 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
889 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
891 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
892 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
894 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
895 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200896 } else {
897 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200898 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
899 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200900 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200901 FW_WM(wm->sr.plane >> 9, SR_HI) |
902 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
903 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
904 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
905 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
906 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
907 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200908 }
909
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300910 /* zero (unused) WM1 watermarks */
911 I915_WRITE(DSPFW4, 0);
912 I915_WRITE(DSPFW5, 0);
913 I915_WRITE(DSPFW6, 0);
914 I915_WRITE(DSPHOWM1, 0);
915
Ville Syrjäläae801522015-03-05 21:19:49 +0200916 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200917}
918
Ville Syrjälä15665972015-03-10 16:16:28 +0200919#undef FW_WM_VLV
920
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300921enum vlv_wm_level {
922 VLV_WM_LEVEL_PM2,
923 VLV_WM_LEVEL_PM5,
924 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300925};
926
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300927/* latency must be in 0.1us units. */
928static unsigned int vlv_wm_method2(unsigned int pixel_rate,
929 unsigned int pipe_htotal,
930 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200931 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300932 unsigned int latency)
933{
934 unsigned int ret;
935
936 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200937 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300938 ret = DIV_ROUND_UP(ret, 64);
939
940 return ret;
941}
942
943static void vlv_setup_wm_latency(struct drm_device *dev)
944{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100945 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300946
947 /* all latencies in usec */
948 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
949
Ville Syrjälä58590c12015-09-08 21:05:12 +0300950 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
951
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300952 if (IS_CHERRYVIEW(dev_priv)) {
953 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
954 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300955
956 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300957 }
958}
959
960static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
961 struct intel_crtc *crtc,
962 const struct intel_plane_state *state,
963 int level)
964{
965 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200966 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967
968 if (dev_priv->wm.pri_latency[level] == 0)
969 return USHRT_MAX;
970
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300971 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300972 return 0;
973
Ville Syrjäläac484962016-01-20 21:05:26 +0200974 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300975 clock = crtc->config->base.adjusted_mode.crtc_clock;
976 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
977 width = crtc->config->pipe_src_w;
978 if (WARN_ON(htotal == 0))
979 htotal = 1;
980
981 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
982 /*
983 * FIXME the formula gives values that are
984 * too big for the cursor FIFO, and hence we
985 * would never be able to use cursors. For
986 * now just hardcode the watermark.
987 */
988 wm = 63;
989 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200990 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300991 dev_priv->wm.pri_latency[level] * 10);
992 }
993
994 return min_t(int, wm, USHRT_MAX);
995}
996
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300997static void vlv_compute_fifo(struct intel_crtc *crtc)
998{
999 struct drm_device *dev = crtc->base.dev;
1000 struct vlv_wm_state *wm_state = &crtc->wm_state;
1001 struct intel_plane *plane;
1002 unsigned int total_rate = 0;
1003 const int fifo_size = 512 - 1;
1004 int fifo_extra, fifo_left = fifo_size;
1005
1006 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1007 struct intel_plane_state *state =
1008 to_intel_plane_state(plane->base.state);
1009
1010 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1011 continue;
1012
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001013 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001014 wm_state->num_active_planes++;
1015 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1016 }
1017 }
1018
1019 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1020 struct intel_plane_state *state =
1021 to_intel_plane_state(plane->base.state);
1022 unsigned int rate;
1023
1024 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1025 plane->wm.fifo_size = 63;
1026 continue;
1027 }
1028
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001029 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001030 plane->wm.fifo_size = 0;
1031 continue;
1032 }
1033
1034 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1035 plane->wm.fifo_size = fifo_size * rate / total_rate;
1036 fifo_left -= plane->wm.fifo_size;
1037 }
1038
1039 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1040
1041 /* spread the remainder evenly */
1042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1043 int plane_extra;
1044
1045 if (fifo_left == 0)
1046 break;
1047
1048 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1049 continue;
1050
1051 /* give it all to the first plane if none are active */
1052 if (plane->wm.fifo_size == 0 &&
1053 wm_state->num_active_planes)
1054 continue;
1055
1056 plane_extra = min(fifo_extra, fifo_left);
1057 plane->wm.fifo_size += plane_extra;
1058 fifo_left -= plane_extra;
1059 }
1060
1061 WARN_ON(fifo_left != 0);
1062}
1063
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001064static void vlv_invert_wms(struct intel_crtc *crtc)
1065{
1066 struct vlv_wm_state *wm_state = &crtc->wm_state;
1067 int level;
1068
1069 for (level = 0; level < wm_state->num_levels; level++) {
1070 struct drm_device *dev = crtc->base.dev;
1071 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1072 struct intel_plane *plane;
1073
1074 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1075 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1076
1077 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1078 switch (plane->base.type) {
1079 int sprite;
1080 case DRM_PLANE_TYPE_CURSOR:
1081 wm_state->wm[level].cursor = plane->wm.fifo_size -
1082 wm_state->wm[level].cursor;
1083 break;
1084 case DRM_PLANE_TYPE_PRIMARY:
1085 wm_state->wm[level].primary = plane->wm.fifo_size -
1086 wm_state->wm[level].primary;
1087 break;
1088 case DRM_PLANE_TYPE_OVERLAY:
1089 sprite = plane->plane;
1090 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1091 wm_state->wm[level].sprite[sprite];
1092 break;
1093 }
1094 }
1095 }
1096}
1097
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001098static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001099{
1100 struct drm_device *dev = crtc->base.dev;
1101 struct vlv_wm_state *wm_state = &crtc->wm_state;
1102 struct intel_plane *plane;
1103 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1104 int level;
1105
1106 memset(wm_state, 0, sizeof(*wm_state));
1107
Ville Syrjälä852eb002015-06-24 22:00:07 +03001108 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001109 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001110
1111 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001112
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001113 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001114
1115 if (wm_state->num_active_planes != 1)
1116 wm_state->cxsr = false;
1117
1118 if (wm_state->cxsr) {
1119 for (level = 0; level < wm_state->num_levels; level++) {
1120 wm_state->sr[level].plane = sr_fifo_size;
1121 wm_state->sr[level].cursor = 63;
1122 }
1123 }
1124
1125 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1126 struct intel_plane_state *state =
1127 to_intel_plane_state(plane->base.state);
1128
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001129 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001130 continue;
1131
1132 /* normal watermarks */
1133 for (level = 0; level < wm_state->num_levels; level++) {
1134 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1135 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1136
1137 /* hack */
1138 if (WARN_ON(level == 0 && wm > max_wm))
1139 wm = max_wm;
1140
1141 if (wm > plane->wm.fifo_size)
1142 break;
1143
1144 switch (plane->base.type) {
1145 int sprite;
1146 case DRM_PLANE_TYPE_CURSOR:
1147 wm_state->wm[level].cursor = wm;
1148 break;
1149 case DRM_PLANE_TYPE_PRIMARY:
1150 wm_state->wm[level].primary = wm;
1151 break;
1152 case DRM_PLANE_TYPE_OVERLAY:
1153 sprite = plane->plane;
1154 wm_state->wm[level].sprite[sprite] = wm;
1155 break;
1156 }
1157 }
1158
1159 wm_state->num_levels = level;
1160
1161 if (!wm_state->cxsr)
1162 continue;
1163
1164 /* maxfifo watermarks */
1165 switch (plane->base.type) {
1166 int sprite, level;
1167 case DRM_PLANE_TYPE_CURSOR:
1168 for (level = 0; level < wm_state->num_levels; level++)
1169 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001170 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001171 break;
1172 case DRM_PLANE_TYPE_PRIMARY:
1173 for (level = 0; level < wm_state->num_levels; level++)
1174 wm_state->sr[level].plane =
1175 min(wm_state->sr[level].plane,
1176 wm_state->wm[level].primary);
1177 break;
1178 case DRM_PLANE_TYPE_OVERLAY:
1179 sprite = plane->plane;
1180 for (level = 0; level < wm_state->num_levels; level++)
1181 wm_state->sr[level].plane =
1182 min(wm_state->sr[level].plane,
1183 wm_state->wm[level].sprite[sprite]);
1184 break;
1185 }
1186 }
1187
1188 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001189 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001190 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1191 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1192 }
1193
1194 vlv_invert_wms(crtc);
1195}
1196
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001197#define VLV_FIFO(plane, value) \
1198 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1199
1200static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1201{
1202 struct drm_device *dev = crtc->base.dev;
1203 struct drm_i915_private *dev_priv = to_i915(dev);
1204 struct intel_plane *plane;
1205 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1206
1207 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1208 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1209 WARN_ON(plane->wm.fifo_size != 63);
1210 continue;
1211 }
1212
1213 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1214 sprite0_start = plane->wm.fifo_size;
1215 else if (plane->plane == 0)
1216 sprite1_start = sprite0_start + plane->wm.fifo_size;
1217 else
1218 fifo_size = sprite1_start + plane->wm.fifo_size;
1219 }
1220
1221 WARN_ON(fifo_size != 512 - 1);
1222
1223 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1224 pipe_name(crtc->pipe), sprite0_start,
1225 sprite1_start, fifo_size);
1226
1227 switch (crtc->pipe) {
1228 uint32_t dsparb, dsparb2, dsparb3;
1229 case PIPE_A:
1230 dsparb = I915_READ(DSPARB);
1231 dsparb2 = I915_READ(DSPARB2);
1232
1233 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1234 VLV_FIFO(SPRITEB, 0xff));
1235 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1236 VLV_FIFO(SPRITEB, sprite1_start));
1237
1238 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1239 VLV_FIFO(SPRITEB_HI, 0x1));
1240 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1241 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1242
1243 I915_WRITE(DSPARB, dsparb);
1244 I915_WRITE(DSPARB2, dsparb2);
1245 break;
1246 case PIPE_B:
1247 dsparb = I915_READ(DSPARB);
1248 dsparb2 = I915_READ(DSPARB2);
1249
1250 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1251 VLV_FIFO(SPRITED, 0xff));
1252 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1253 VLV_FIFO(SPRITED, sprite1_start));
1254
1255 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1256 VLV_FIFO(SPRITED_HI, 0xff));
1257 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1258 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1259
1260 I915_WRITE(DSPARB, dsparb);
1261 I915_WRITE(DSPARB2, dsparb2);
1262 break;
1263 case PIPE_C:
1264 dsparb3 = I915_READ(DSPARB3);
1265 dsparb2 = I915_READ(DSPARB2);
1266
1267 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1268 VLV_FIFO(SPRITEF, 0xff));
1269 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1270 VLV_FIFO(SPRITEF, sprite1_start));
1271
1272 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1273 VLV_FIFO(SPRITEF_HI, 0xff));
1274 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1275 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1276
1277 I915_WRITE(DSPARB3, dsparb3);
1278 I915_WRITE(DSPARB2, dsparb2);
1279 break;
1280 default:
1281 break;
1282 }
1283}
1284
1285#undef VLV_FIFO
1286
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001287static void vlv_merge_wm(struct drm_device *dev,
1288 struct vlv_wm_values *wm)
1289{
1290 struct intel_crtc *crtc;
1291 int num_active_crtcs = 0;
1292
Ville Syrjälä58590c12015-09-08 21:05:12 +03001293 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001294 wm->cxsr = true;
1295
1296 for_each_intel_crtc(dev, crtc) {
1297 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1298
1299 if (!crtc->active)
1300 continue;
1301
1302 if (!wm_state->cxsr)
1303 wm->cxsr = false;
1304
1305 num_active_crtcs++;
1306 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1307 }
1308
1309 if (num_active_crtcs != 1)
1310 wm->cxsr = false;
1311
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001312 if (num_active_crtcs > 1)
1313 wm->level = VLV_WM_LEVEL_PM2;
1314
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001315 for_each_intel_crtc(dev, crtc) {
1316 struct vlv_wm_state *wm_state = &crtc->wm_state;
1317 enum pipe pipe = crtc->pipe;
1318
1319 if (!crtc->active)
1320 continue;
1321
1322 wm->pipe[pipe] = wm_state->wm[wm->level];
1323 if (wm->cxsr)
1324 wm->sr = wm_state->sr[wm->level];
1325
1326 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1327 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1328 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1329 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1330 }
1331}
1332
1333static void vlv_update_wm(struct drm_crtc *crtc)
1334{
1335 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001336 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1338 enum pipe pipe = intel_crtc->pipe;
1339 struct vlv_wm_values wm = {};
1340
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001341 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001342 vlv_merge_wm(dev, &wm);
1343
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001344 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1345 /* FIXME should be part of crtc atomic commit */
1346 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001347 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001348 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001349
1350 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1351 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1352 chv_set_memory_dvfs(dev_priv, false);
1353
1354 if (wm.level < VLV_WM_LEVEL_PM5 &&
1355 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1356 chv_set_memory_pm5(dev_priv, false);
1357
Ville Syrjälä852eb002015-06-24 22:00:07 +03001358 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001360
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001361 /* FIXME should be part of crtc atomic commit */
1362 vlv_pipe_set_fifo_size(intel_crtc);
1363
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364 vlv_write_wm_values(intel_crtc, &wm);
1365
1366 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1367 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1368 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1369 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1370 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1371
Ville Syrjälä852eb002015-06-24 22:00:07 +03001372 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001374
1375 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1376 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1377 chv_set_memory_pm5(dev_priv, true);
1378
1379 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1380 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1381 chv_set_memory_dvfs(dev_priv, true);
1382
1383 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001384}
1385
Ville Syrjäläae801522015-03-05 21:19:49 +02001386#define single_plane_enabled(mask) is_power_of_2(mask)
1387
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001388static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001389{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001390 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001392 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1394 int plane_sr, cursor_sr;
1395 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001396 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001397
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001398 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001399 &g4x_wm_info, pessimal_latency_ns,
1400 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001402 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001404 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001405 &g4x_wm_info, pessimal_latency_ns,
1406 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001408 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001410 if (single_plane_enabled(enabled) &&
1411 g4x_compute_srwm(dev, ffs(enabled) - 1,
1412 sr_latency_ns,
1413 &g4x_wm_info,
1414 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001415 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001416 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001417 } else {
Imre Deak98584252014-06-13 14:54:20 +03001418 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001419 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001420 plane_sr = cursor_sr = 0;
1421 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422
Ville Syrjäläa5043452014-06-28 02:04:18 +03001423 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1424 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425 planea_wm, cursora_wm,
1426 planeb_wm, cursorb_wm,
1427 plane_sr, cursor_sr);
1428
1429 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001430 FW_WM(plane_sr, SR) |
1431 FW_WM(cursorb_wm, CURSORB) |
1432 FW_WM(planeb_wm, PLANEB) |
1433 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001434 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001435 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001436 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001437 /* HPLL off in SR has some issues on G4x... disable it */
1438 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001439 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001440 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001441
1442 if (cxsr_enabled)
1443 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444}
1445
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001446static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001448 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001449 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450 struct drm_crtc *crtc;
1451 int srwm = 1;
1452 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001453 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001454
1455 /* Calc sr entries for one plane configs */
1456 crtc = single_enabled_crtc(dev);
1457 if (crtc) {
1458 /* self-refresh has much higher latency */
1459 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001460 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001461 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001462 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001463 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001464 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001465 unsigned long line_time_us;
1466 int entries;
1467
Ville Syrjälä922044c2014-02-14 14:18:57 +02001468 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001469
1470 /* Use ns/us then divide to preserve precision */
1471 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001472 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001473 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1474 srwm = I965_FIFO_SIZE - entries;
1475 if (srwm < 0)
1476 srwm = 1;
1477 srwm &= 0x1ff;
1478 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1479 entries, srwm);
1480
1481 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001482 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001483 entries = DIV_ROUND_UP(entries,
1484 i965_cursor_wm_info.cacheline_size);
1485 cursor_sr = i965_cursor_wm_info.fifo_size -
1486 (entries + i965_cursor_wm_info.guard_size);
1487
1488 if (cursor_sr > i965_cursor_wm_info.max_wm)
1489 cursor_sr = i965_cursor_wm_info.max_wm;
1490
1491 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1492 "cursor %d\n", srwm, cursor_sr);
1493
Imre Deak98584252014-06-13 14:54:20 +03001494 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001495 } else {
Imre Deak98584252014-06-13 14:54:20 +03001496 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001497 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001498 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001499 }
1500
1501 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1502 srwm);
1503
1504 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001505 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1506 FW_WM(8, CURSORB) |
1507 FW_WM(8, PLANEB) |
1508 FW_WM(8, PLANEA));
1509 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1510 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001512 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001513
1514 if (cxsr_enabled)
1515 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001516}
1517
Ville Syrjäläf4998962015-03-10 17:02:21 +02001518#undef FW_WM
1519
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001520static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001521{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001522 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001523 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001524 const struct intel_watermark_params *wm_info;
1525 uint32_t fwater_lo;
1526 uint32_t fwater_hi;
1527 int cwm, srwm = 1;
1528 int fifo_size;
1529 int planea_wm, planeb_wm;
1530 struct drm_crtc *crtc, *enabled = NULL;
1531
1532 if (IS_I945GM(dev))
1533 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001534 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001535 wm_info = &i915_wm_info;
1536 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001537 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001538
1539 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1540 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001541 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001542 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001543 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001544 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001545 cpp = 4;
1546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001547 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001548 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001549 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001550 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001551 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001552 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001553 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001554 if (planea_wm > (long)wm_info->max_wm)
1555 planea_wm = wm_info->max_wm;
1556 }
1557
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001558 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001559 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001560
1561 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1562 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001563 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001564 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001565 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001566 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001567 cpp = 4;
1568
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001569 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001570 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001571 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001572 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001573 if (enabled == NULL)
1574 enabled = crtc;
1575 else
1576 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001577 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001578 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001579 if (planeb_wm > (long)wm_info->max_wm)
1580 planeb_wm = wm_info->max_wm;
1581 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001582
1583 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1584
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001585 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001586 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001587
Matt Roper59bea882015-02-27 10:12:01 -08001588 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001589
1590 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001591 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001592 enabled = NULL;
1593 }
1594
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001595 /*
1596 * Overlay gets an aggressive default since video jitter is bad.
1597 */
1598 cwm = 2;
1599
1600 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001601 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001602
1603 /* Calc sr entries for one plane configs */
1604 if (HAS_FW_BLC(dev) && enabled) {
1605 /* self-refresh has much higher latency */
1606 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001607 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001608 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001609 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001610 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001611 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001612 unsigned long line_time_us;
1613 int entries;
1614
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001615 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001616 cpp = 4;
1617
Ville Syrjälä922044c2014-02-14 14:18:57 +02001618 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619
1620 /* Use ns/us then divide to preserve precision */
1621 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001622 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1624 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1625 srwm = wm_info->fifo_size - entries;
1626 if (srwm < 0)
1627 srwm = 1;
1628
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001629 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001630 I915_WRITE(FW_BLC_SELF,
1631 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001632 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001633 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1634 }
1635
1636 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1637 planea_wm, planeb_wm, cwm, srwm);
1638
1639 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1640 fwater_hi = (cwm & 0x1f);
1641
1642 /* Set request length to 8 cachelines per fetch */
1643 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1644 fwater_hi = fwater_hi | (1 << 8);
1645
1646 I915_WRITE(FW_BLC, fwater_lo);
1647 I915_WRITE(FW_BLC2, fwater_hi);
1648
Imre Deak5209b1f2014-07-01 12:36:17 +03001649 if (enabled)
1650 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001651}
1652
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001653static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001654{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001655 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001656 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001657 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001658 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659 uint32_t fwater_lo;
1660 int planea_wm;
1661
1662 crtc = single_enabled_crtc(dev);
1663 if (crtc == NULL)
1664 return;
1665
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001666 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001667 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001668 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001669 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001670 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1672 fwater_lo |= (3<<8) | planea_wm;
1673
1674 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1675
1676 I915_WRITE(FW_BLC, fwater_lo);
1677}
1678
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001679uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001680{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001681 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001682
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001683 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001684
1685 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1686 * adjust the pixel_rate here. */
1687
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001688 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001689 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001690 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001691
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001692 pipe_w = pipe_config->pipe_src_w;
1693 pipe_h = pipe_config->pipe_src_h;
1694
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001695 pfit_w = (pfit_size >> 16) & 0xFFFF;
1696 pfit_h = pfit_size & 0xFFFF;
1697 if (pipe_w < pfit_w)
1698 pipe_w = pfit_w;
1699 if (pipe_h < pfit_h)
1700 pipe_h = pfit_h;
1701
Matt Roper15126882015-12-03 11:37:40 -08001702 if (WARN_ON(!pfit_w || !pfit_h))
1703 return pixel_rate;
1704
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001705 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1706 pfit_w * pfit_h);
1707 }
1708
1709 return pixel_rate;
1710}
1711
Ville Syrjälä37126462013-08-01 16:18:55 +03001712/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001713static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001714{
1715 uint64_t ret;
1716
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001717 if (WARN(latency == 0, "Latency value missing\n"))
1718 return UINT_MAX;
1719
Ville Syrjäläac484962016-01-20 21:05:26 +02001720 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001721 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1722
1723 return ret;
1724}
1725
Ville Syrjälä37126462013-08-01 16:18:55 +03001726/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001727static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001728 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001729 uint32_t latency)
1730{
1731 uint32_t ret;
1732
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001733 if (WARN(latency == 0, "Latency value missing\n"))
1734 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001735 if (WARN_ON(!pipe_htotal))
1736 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001737
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001738 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001739 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001740 ret = DIV_ROUND_UP(ret, 64) + 2;
1741 return ret;
1742}
1743
Ville Syrjälä23297042013-07-05 11:57:17 +03001744static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001745 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001746{
Matt Roper15126882015-12-03 11:37:40 -08001747 /*
1748 * Neither of these should be possible since this function shouldn't be
1749 * called if the CRTC is off or the plane is invisible. But let's be
1750 * extra paranoid to avoid a potential divide-by-zero if we screw up
1751 * elsewhere in the driver.
1752 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001754 return 0;
1755 if (WARN_ON(!horiz_pixels))
1756 return 0;
1757
Ville Syrjäläac484962016-01-20 21:05:26 +02001758 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001759}
1760
Imre Deak820c1982013-12-17 14:46:36 +02001761struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001762 uint16_t pri;
1763 uint16_t spr;
1764 uint16_t cur;
1765 uint16_t fbc;
1766};
1767
Ville Syrjälä37126462013-08-01 16:18:55 +03001768/*
1769 * For both WM_PIPE and WM_LP.
1770 * mem_value must be in 0.1us units.
1771 */
Matt Roper7221fc32015-09-24 15:53:08 -07001772static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001773 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001774 uint32_t mem_value,
1775 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001776{
Ville Syrjäläac484962016-01-20 21:05:26 +02001777 int cpp = pstate->base.fb ?
1778 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001779 uint32_t method1, method2;
1780
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001781 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001782 return 0;
1783
Ville Syrjäläac484962016-01-20 21:05:26 +02001784 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001785
1786 if (!is_lp)
1787 return method1;
1788
Matt Roper7221fc32015-09-24 15:53:08 -07001789 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1790 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001791 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001792 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001793
1794 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001795}
1796
Ville Syrjälä37126462013-08-01 16:18:55 +03001797/*
1798 * For both WM_PIPE and WM_LP.
1799 * mem_value must be in 0.1us units.
1800 */
Matt Roper7221fc32015-09-24 15:53:08 -07001801static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001802 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001803 uint32_t mem_value)
1804{
Ville Syrjäläac484962016-01-20 21:05:26 +02001805 int cpp = pstate->base.fb ?
1806 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001807 uint32_t method1, method2;
1808
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001809 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001810 return 0;
1811
Ville Syrjäläac484962016-01-20 21:05:26 +02001812 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001813 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1814 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001815 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001816 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001817 return min(method1, method2);
1818}
1819
Ville Syrjälä37126462013-08-01 16:18:55 +03001820/*
1821 * For both WM_PIPE and WM_LP.
1822 * mem_value must be in 0.1us units.
1823 */
Matt Roper7221fc32015-09-24 15:53:08 -07001824static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001825 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001826 uint32_t mem_value)
1827{
Matt Roperb2435692016-02-02 22:06:51 -08001828 /*
1829 * We treat the cursor plane as always-on for the purposes of watermark
1830 * calculation. Until we have two-stage watermark programming merged,
1831 * this is necessary to avoid flickering.
1832 */
1833 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001834 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001835
Matt Roperb2435692016-02-02 22:06:51 -08001836 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001837 return 0;
1838
Matt Roper7221fc32015-09-24 15:53:08 -07001839 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1840 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001841 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001842}
1843
Paulo Zanonicca32e92013-05-31 11:45:06 -03001844/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001845static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001846 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001847 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001848{
Ville Syrjäläac484962016-01-20 21:05:26 +02001849 int cpp = pstate->base.fb ?
1850 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001851
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001852 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001853 return 0;
1854
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001855 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001856}
1857
Ville Syrjälä158ae642013-08-07 13:28:19 +03001858static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1859{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001860 if (INTEL_INFO(dev)->gen >= 8)
1861 return 3072;
1862 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001863 return 768;
1864 else
1865 return 512;
1866}
1867
Ville Syrjälä4e975082014-03-07 18:32:11 +02001868static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1869 int level, bool is_sprite)
1870{
1871 if (INTEL_INFO(dev)->gen >= 8)
1872 /* BDW primary/sprite plane watermarks */
1873 return level == 0 ? 255 : 2047;
1874 else if (INTEL_INFO(dev)->gen >= 7)
1875 /* IVB/HSW primary/sprite plane watermarks */
1876 return level == 0 ? 127 : 1023;
1877 else if (!is_sprite)
1878 /* ILK/SNB primary plane watermarks */
1879 return level == 0 ? 127 : 511;
1880 else
1881 /* ILK/SNB sprite plane watermarks */
1882 return level == 0 ? 63 : 255;
1883}
1884
1885static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1886 int level)
1887{
1888 if (INTEL_INFO(dev)->gen >= 7)
1889 return level == 0 ? 63 : 255;
1890 else
1891 return level == 0 ? 31 : 63;
1892}
1893
1894static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1895{
1896 if (INTEL_INFO(dev)->gen >= 8)
1897 return 31;
1898 else
1899 return 15;
1900}
1901
Ville Syrjälä158ae642013-08-07 13:28:19 +03001902/* Calculate the maximum primary/sprite plane watermark */
1903static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1904 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001905 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001906 enum intel_ddb_partitioning ddb_partitioning,
1907 bool is_sprite)
1908{
1909 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001910
1911 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001912 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001913 return 0;
1914
1915 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001916 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001917 fifo_size /= INTEL_INFO(dev)->num_pipes;
1918
1919 /*
1920 * For some reason the non self refresh
1921 * FIFO size is only half of the self
1922 * refresh FIFO size on ILK/SNB.
1923 */
1924 if (INTEL_INFO(dev)->gen <= 6)
1925 fifo_size /= 2;
1926 }
1927
Ville Syrjälä240264f2013-08-07 13:29:12 +03001928 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001929 /* level 0 is always calculated with 1:1 split */
1930 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1931 if (is_sprite)
1932 fifo_size *= 5;
1933 fifo_size /= 6;
1934 } else {
1935 fifo_size /= 2;
1936 }
1937 }
1938
1939 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001940 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001941}
1942
1943/* Calculate the maximum cursor plane watermark */
1944static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001945 int level,
1946 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001947{
1948 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001949 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001950 return 64;
1951
1952 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001953 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001954}
1955
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001956static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001957 int level,
1958 const struct intel_wm_config *config,
1959 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001960 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001961{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001962 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1963 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1964 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001965 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001966}
1967
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001968static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1969 int level,
1970 struct ilk_wm_maximums *max)
1971{
1972 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1973 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1974 max->cur = ilk_cursor_wm_reg_max(dev, level);
1975 max->fbc = ilk_fbc_wm_reg_max(dev);
1976}
1977
Ville Syrjäläd9395652013-10-09 19:18:10 +03001978static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001979 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001980 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001981{
1982 bool ret;
1983
1984 /* already determined to be invalid? */
1985 if (!result->enable)
1986 return false;
1987
1988 result->enable = result->pri_val <= max->pri &&
1989 result->spr_val <= max->spr &&
1990 result->cur_val <= max->cur;
1991
1992 ret = result->enable;
1993
1994 /*
1995 * HACK until we can pre-compute everything,
1996 * and thus fail gracefully if LP0 watermarks
1997 * are exceeded...
1998 */
1999 if (level == 0 && !result->enable) {
2000 if (result->pri_val > max->pri)
2001 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2002 level, result->pri_val, max->pri);
2003 if (result->spr_val > max->spr)
2004 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2005 level, result->spr_val, max->spr);
2006 if (result->cur_val > max->cur)
2007 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2008 level, result->cur_val, max->cur);
2009
2010 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2011 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2012 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2013 result->enable = true;
2014 }
2015
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002016 return ret;
2017}
2018
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002019static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002020 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002021 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002022 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002023 struct intel_plane_state *pristate,
2024 struct intel_plane_state *sprstate,
2025 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002026 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002027{
2028 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2029 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2030 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2031
2032 /* WM1+ latency values stored in 0.5us units */
2033 if (level > 0) {
2034 pri_latency *= 5;
2035 spr_latency *= 5;
2036 cur_latency *= 5;
2037 }
2038
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002039 if (pristate) {
2040 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2041 pri_latency, level);
2042 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2043 }
2044
2045 if (sprstate)
2046 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2047
2048 if (curstate)
2049 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2050
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002051 result->enable = true;
2052}
2053
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002054static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002055hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002056{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002057 const struct intel_atomic_state *intel_state =
2058 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002059 const struct drm_display_mode *adjusted_mode =
2060 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002061 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002062
Matt Roperee91a152015-12-03 11:37:39 -08002063 if (!cstate->base.active)
2064 return 0;
2065 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2066 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002067 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002068 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002069
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002070 /* The WM are computed with base on how long it takes to fill a single
2071 * row at the given clock rate, multiplied by 8.
2072 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002073 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2074 adjusted_mode->crtc_clock);
2075 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002076 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002077
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002078 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2079 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002080}
2081
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002082static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002083{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002084 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002085
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002086 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002087 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002088 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002089 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002090
2091 /* read the first set of memory latencies[0:3] */
2092 val = 0; /* data0 to be programmed to 0 for first set */
2093 mutex_lock(&dev_priv->rps.hw_lock);
2094 ret = sandybridge_pcode_read(dev_priv,
2095 GEN9_PCODE_READ_MEM_LATENCY,
2096 &val);
2097 mutex_unlock(&dev_priv->rps.hw_lock);
2098
2099 if (ret) {
2100 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2101 return;
2102 }
2103
2104 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2105 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2106 GEN9_MEM_LATENCY_LEVEL_MASK;
2107 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2108 GEN9_MEM_LATENCY_LEVEL_MASK;
2109 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2110 GEN9_MEM_LATENCY_LEVEL_MASK;
2111
2112 /* read the second set of memory latencies[4:7] */
2113 val = 1; /* data0 to be programmed to 1 for second set */
2114 mutex_lock(&dev_priv->rps.hw_lock);
2115 ret = sandybridge_pcode_read(dev_priv,
2116 GEN9_PCODE_READ_MEM_LATENCY,
2117 &val);
2118 mutex_unlock(&dev_priv->rps.hw_lock);
2119 if (ret) {
2120 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2121 return;
2122 }
2123
2124 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2125 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2126 GEN9_MEM_LATENCY_LEVEL_MASK;
2127 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2128 GEN9_MEM_LATENCY_LEVEL_MASK;
2129 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2130 GEN9_MEM_LATENCY_LEVEL_MASK;
2131
Vandana Kannan367294b2014-11-04 17:06:46 +00002132 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002133 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2134 * need to be disabled. We make sure to sanitize the values out
2135 * of the punit to satisfy this requirement.
2136 */
2137 for (level = 1; level <= max_level; level++) {
2138 if (wm[level] == 0) {
2139 for (i = level + 1; i <= max_level; i++)
2140 wm[i] = 0;
2141 break;
2142 }
2143 }
2144
2145 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002146 * WaWmMemoryReadLatency:skl
2147 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002148 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002149 * to add 2us to the various latency levels we retrieve from the
2150 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002151 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002152 if (wm[0] == 0) {
2153 wm[0] += 2;
2154 for (level = 1; level <= max_level; level++) {
2155 if (wm[level] == 0)
2156 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002157 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002158 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002159 }
2160
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002161 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002162 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2163
2164 wm[0] = (sskpd >> 56) & 0xFF;
2165 if (wm[0] == 0)
2166 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002167 wm[1] = (sskpd >> 4) & 0xFF;
2168 wm[2] = (sskpd >> 12) & 0xFF;
2169 wm[3] = (sskpd >> 20) & 0x1FF;
2170 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002171 } else if (INTEL_INFO(dev)->gen >= 6) {
2172 uint32_t sskpd = I915_READ(MCH_SSKPD);
2173
2174 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2175 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2176 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2177 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002178 } else if (INTEL_INFO(dev)->gen >= 5) {
2179 uint32_t mltr = I915_READ(MLTR_ILK);
2180
2181 /* ILK primary LP0 latency is 700 ns */
2182 wm[0] = 7;
2183 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2184 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002185 }
2186}
2187
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002188static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2189 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002190{
2191 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002192 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002193 wm[0] = 13;
2194}
2195
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002196static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2197 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002198{
2199 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002200 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002201 wm[0] = 13;
2202
2203 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002204 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002205 wm[3] *= 2;
2206}
2207
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002208int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002209{
2210 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002211 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002212 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002213 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002214 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002215 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002216 return 3;
2217 else
2218 return 2;
2219}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002220
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002221static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002222 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002223 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002224{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002225 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002226
2227 for (level = 0; level <= max_level; level++) {
2228 unsigned int latency = wm[level];
2229
2230 if (latency == 0) {
2231 DRM_ERROR("%s WM%d latency not provided\n",
2232 name, level);
2233 continue;
2234 }
2235
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002236 /*
2237 * - latencies are in us on gen9.
2238 * - before then, WM1+ latency values are in 0.5us units
2239 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002240 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002241 latency *= 10;
2242 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002243 latency *= 5;
2244
2245 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2246 name, level, wm[level],
2247 latency / 10, latency % 10);
2248 }
2249}
2250
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002251static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2252 uint16_t wm[5], uint16_t min)
2253{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002254 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002255
2256 if (wm[0] >= min)
2257 return false;
2258
2259 wm[0] = max(wm[0], min);
2260 for (level = 1; level <= max_level; level++)
2261 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2262
2263 return true;
2264}
2265
2266static void snb_wm_latency_quirk(struct drm_device *dev)
2267{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002268 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002269 bool changed;
2270
2271 /*
2272 * The BIOS provided WM memory latency values are often
2273 * inadequate for high resolution displays. Adjust them.
2274 */
2275 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2276 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2277 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2278
2279 if (!changed)
2280 return;
2281
2282 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002283 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2284 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2285 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002286}
2287
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002288static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002289{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002291
2292 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2293
2294 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2295 sizeof(dev_priv->wm.pri_latency));
2296 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2297 sizeof(dev_priv->wm.pri_latency));
2298
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002299 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002300 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002301
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002302 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2303 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2304 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002305
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002306 if (IS_GEN6(dev_priv))
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002307 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002308}
2309
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002310static void skl_setup_wm_latency(struct drm_device *dev)
2311{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002312 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002313
2314 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002315 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002316}
2317
Matt Ropered4a6a72016-02-23 17:20:13 -08002318static bool ilk_validate_pipe_wm(struct drm_device *dev,
2319 struct intel_pipe_wm *pipe_wm)
2320{
2321 /* LP0 watermark maximums depend on this pipe alone */
2322 const struct intel_wm_config config = {
2323 .num_pipes_active = 1,
2324 .sprites_enabled = pipe_wm->sprites_enabled,
2325 .sprites_scaled = pipe_wm->sprites_scaled,
2326 };
2327 struct ilk_wm_maximums max;
2328
2329 /* LP0 watermarks always use 1/2 DDB partitioning */
2330 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2331
2332 /* At least LP0 must be valid */
2333 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2334 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2335 return false;
2336 }
2337
2338 return true;
2339}
2340
Matt Roper261a27d2015-10-08 15:28:25 -07002341/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002342static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002343{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002344 struct drm_atomic_state *state = cstate->base.state;
2345 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002346 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002347 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002348 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002349 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002350 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002351 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002352 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002353 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002354 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002355
Matt Ropere8f1f022016-05-12 07:05:55 -07002356 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002357
Matt Roper43d59ed2015-09-24 15:53:07 -07002358 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002359 struct intel_plane_state *ps;
2360
2361 ps = intel_atomic_get_existing_plane_state(state,
2362 intel_plane);
2363 if (!ps)
2364 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002365
2366 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002367 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002368 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002370 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002371 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002372 }
2373
Matt Ropered4a6a72016-02-23 17:20:13 -08002374 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002375 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002376 pipe_wm->sprites_enabled = sprstate->base.visible;
2377 pipe_wm->sprites_scaled = sprstate->base.visible &&
2378 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2379 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002380 }
2381
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002382 usable_level = max_level;
2383
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002384 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002385 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002386 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002387
2388 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002389 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002390 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002391
Matt Roper86c8bbb2015-09-24 15:53:16 -07002392 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002393 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2394
2395 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2396 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002397
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002398 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002399 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002400
Matt Ropered4a6a72016-02-23 17:20:13 -08002401 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002402 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002403
2404 ilk_compute_wm_reg_maximums(dev, 1, &max);
2405
2406 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002407 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002408
Matt Roper86c8bbb2015-09-24 15:53:16 -07002409 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002410 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002411
2412 /*
2413 * Disable any watermark level that exceeds the
2414 * register maximums since such watermarks are
2415 * always invalid.
2416 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002417 if (level > usable_level)
2418 continue;
2419
2420 if (ilk_validate_wm_level(level, &max, wm))
2421 pipe_wm->wm[level] = *wm;
2422 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002423 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002424 }
2425
Matt Roper86c8bbb2015-09-24 15:53:16 -07002426 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002427}
2428
2429/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002430 * Build a set of 'intermediate' watermark values that satisfy both the old
2431 * state and the new state. These can be programmed to the hardware
2432 * immediately.
2433 */
2434static int ilk_compute_intermediate_wm(struct drm_device *dev,
2435 struct intel_crtc *intel_crtc,
2436 struct intel_crtc_state *newstate)
2437{
Matt Ropere8f1f022016-05-12 07:05:55 -07002438 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002439 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002440 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002441
2442 /*
2443 * Start with the final, target watermarks, then combine with the
2444 * currently active watermarks to get values that are safe both before
2445 * and after the vblank.
2446 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002447 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002448 a->pipe_enabled |= b->pipe_enabled;
2449 a->sprites_enabled |= b->sprites_enabled;
2450 a->sprites_scaled |= b->sprites_scaled;
2451
2452 for (level = 0; level <= max_level; level++) {
2453 struct intel_wm_level *a_wm = &a->wm[level];
2454 const struct intel_wm_level *b_wm = &b->wm[level];
2455
2456 a_wm->enable &= b_wm->enable;
2457 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2458 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2459 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2460 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2461 }
2462
2463 /*
2464 * We need to make sure that these merged watermark values are
2465 * actually a valid configuration themselves. If they're not,
2466 * there's no safe way to transition from the old state to
2467 * the new state, so we need to fail the atomic transaction.
2468 */
2469 if (!ilk_validate_pipe_wm(dev, a))
2470 return -EINVAL;
2471
2472 /*
2473 * If our intermediate WM are identical to the final WM, then we can
2474 * omit the post-vblank programming; only update if it's different.
2475 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002476 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002477 newstate->wm.need_postvbl_update = false;
2478
2479 return 0;
2480}
2481
2482/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002483 * Merge the watermarks from all active pipes for a specific level.
2484 */
2485static void ilk_merge_wm_level(struct drm_device *dev,
2486 int level,
2487 struct intel_wm_level *ret_wm)
2488{
2489 const struct intel_crtc *intel_crtc;
2490
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002491 ret_wm->enable = true;
2492
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002493 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002494 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002495 const struct intel_wm_level *wm = &active->wm[level];
2496
2497 if (!active->pipe_enabled)
2498 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002499
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002500 /*
2501 * The watermark values may have been used in the past,
2502 * so we must maintain them in the registers for some
2503 * time even if the level is now disabled.
2504 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002506 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507
2508 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2509 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2510 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2511 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2512 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002513}
2514
2515/*
2516 * Merge all low power watermarks for all active pipes.
2517 */
2518static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002519 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002520 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002521 struct intel_pipe_wm *merged)
2522{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002523 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002524 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002525 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002526
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002527 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002528 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002529 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002530 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002531
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002532 /* ILK: FBC WM must be disabled always */
2533 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002534
2535 /* merge each WM1+ level */
2536 for (level = 1; level <= max_level; level++) {
2537 struct intel_wm_level *wm = &merged->wm[level];
2538
2539 ilk_merge_wm_level(dev, level, wm);
2540
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002541 if (level > last_enabled_level)
2542 wm->enable = false;
2543 else if (!ilk_validate_wm_level(level, max, wm))
2544 /* make sure all following levels get disabled */
2545 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002546
2547 /*
2548 * The spec says it is preferred to disable
2549 * FBC WMs instead of disabling a WM level.
2550 */
2551 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002552 if (wm->enable)
2553 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002554 wm->fbc_val = 0;
2555 }
2556 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002557
2558 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2559 /*
2560 * FIXME this is racy. FBC might get enabled later.
2561 * What we should check here is whether FBC can be
2562 * enabled sometime later.
2563 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002564 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002565 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002566 for (level = 2; level <= max_level; level++) {
2567 struct intel_wm_level *wm = &merged->wm[level];
2568
2569 wm->enable = false;
2570 }
2571 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002572}
2573
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002574static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2575{
2576 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2577 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2578}
2579
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002580/* The value we need to program into the WM_LPx latency field */
2581static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2582{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002583 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002584
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002586 return 2 * level;
2587 else
2588 return dev_priv->wm.pri_latency[level];
2589}
2590
Imre Deak820c1982013-12-17 14:46:36 +02002591static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002592 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002593 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002594 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002595{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002596 struct intel_crtc *intel_crtc;
2597 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002598
Ville Syrjälä0362c782013-10-09 19:17:57 +03002599 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002600 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002601
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002602 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002604 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002606 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002607
Ville Syrjälä0362c782013-10-09 19:17:57 +03002608 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002609
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002610 /*
2611 * Maintain the watermark values even if the level is
2612 * disabled. Doing otherwise could cause underruns.
2613 */
2614 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002615 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002616 (r->pri_val << WM1_LP_SR_SHIFT) |
2617 r->cur_val;
2618
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002619 if (r->enable)
2620 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2621
Ville Syrjälä416f4722013-11-02 21:07:46 -07002622 if (INTEL_INFO(dev)->gen >= 8)
2623 results->wm_lp[wm_lp - 1] |=
2624 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2625 else
2626 results->wm_lp[wm_lp - 1] |=
2627 r->fbc_val << WM1_LP_FBC_SHIFT;
2628
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002629 /*
2630 * Always set WM1S_LP_EN when spr_val != 0, even if the
2631 * level is disabled. Doing otherwise could cause underruns.
2632 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002633 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2634 WARN_ON(wm_lp != 1);
2635 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2636 } else
2637 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002638 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002639
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002640 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002641 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002642 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002643 const struct intel_wm_level *r =
2644 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002645
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002646 if (WARN_ON(!r->enable))
2647 continue;
2648
Matt Ropered4a6a72016-02-23 17:20:13 -08002649 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002650
2651 results->wm_pipe[pipe] =
2652 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2653 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2654 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002655 }
2656}
2657
Paulo Zanoni861f3382013-05-31 10:19:21 -03002658/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2659 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002660static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002661 struct intel_pipe_wm *r1,
2662 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002663{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002664 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002665 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002666
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 for (level = 1; level <= max_level; level++) {
2668 if (r1->wm[level].enable)
2669 level1 = level;
2670 if (r2->wm[level].enable)
2671 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002672 }
2673
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002674 if (level1 == level2) {
2675 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002676 return r2;
2677 else
2678 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002679 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002680 return r1;
2681 } else {
2682 return r2;
2683 }
2684}
2685
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002686/* dirty bits used to track which watermarks need changes */
2687#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2688#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2689#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2690#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2691#define WM_DIRTY_FBC (1 << 24)
2692#define WM_DIRTY_DDB (1 << 25)
2693
Damien Lespiau055e3932014-08-18 13:49:10 +01002694static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002695 const struct ilk_wm_values *old,
2696 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002697{
2698 unsigned int dirty = 0;
2699 enum pipe pipe;
2700 int wm_lp;
2701
Damien Lespiau055e3932014-08-18 13:49:10 +01002702 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002703 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2704 dirty |= WM_DIRTY_LINETIME(pipe);
2705 /* Must disable LP1+ watermarks too */
2706 dirty |= WM_DIRTY_LP_ALL;
2707 }
2708
2709 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2710 dirty |= WM_DIRTY_PIPE(pipe);
2711 /* Must disable LP1+ watermarks too */
2712 dirty |= WM_DIRTY_LP_ALL;
2713 }
2714 }
2715
2716 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2717 dirty |= WM_DIRTY_FBC;
2718 /* Must disable LP1+ watermarks too */
2719 dirty |= WM_DIRTY_LP_ALL;
2720 }
2721
2722 if (old->partitioning != new->partitioning) {
2723 dirty |= WM_DIRTY_DDB;
2724 /* Must disable LP1+ watermarks too */
2725 dirty |= WM_DIRTY_LP_ALL;
2726 }
2727
2728 /* LP1+ watermarks already deemed dirty, no need to continue */
2729 if (dirty & WM_DIRTY_LP_ALL)
2730 return dirty;
2731
2732 /* Find the lowest numbered LP1+ watermark in need of an update... */
2733 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2734 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2735 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2736 break;
2737 }
2738
2739 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2740 for (; wm_lp <= 3; wm_lp++)
2741 dirty |= WM_DIRTY_LP(wm_lp);
2742
2743 return dirty;
2744}
2745
Ville Syrjälä8553c182013-12-05 15:51:39 +02002746static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2747 unsigned int dirty)
2748{
Imre Deak820c1982013-12-17 14:46:36 +02002749 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002750 bool changed = false;
2751
2752 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2753 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2754 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2755 changed = true;
2756 }
2757 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2758 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2759 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2760 changed = true;
2761 }
2762 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2763 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2764 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2765 changed = true;
2766 }
2767
2768 /*
2769 * Don't touch WM1S_LP_EN here.
2770 * Doing so could cause underruns.
2771 */
2772
2773 return changed;
2774}
2775
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002776/*
2777 * The spec says we shouldn't write when we don't need, because every write
2778 * causes WMs to be re-evaluated, expending some power.
2779 */
Imre Deak820c1982013-12-17 14:46:36 +02002780static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2781 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002782{
Chris Wilson91c8a322016-07-05 10:40:23 +01002783 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002784 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002785 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787
Damien Lespiau055e3932014-08-18 13:49:10 +01002788 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 return;
2791
Ville Syrjälä8553c182013-12-05 15:51:39 +02002792 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002793
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002794 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2800
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2807
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002808 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002809 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002810 val = I915_READ(WM_MISC);
2811 if (results->partitioning == INTEL_DDB_PART_1_2)
2812 val &= ~WM_MISC_DATA_PARTITION_5_6;
2813 else
2814 val |= WM_MISC_DATA_PARTITION_5_6;
2815 I915_WRITE(WM_MISC, val);
2816 } else {
2817 val = I915_READ(DISP_ARB_CTL2);
2818 if (results->partitioning == INTEL_DDB_PART_1_2)
2819 val &= ~DISP_DATA_PARTITION_5_6;
2820 else
2821 val |= DISP_DATA_PARTITION_5_6;
2822 I915_WRITE(DISP_ARB_CTL2, val);
2823 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002824 }
2825
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002826 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002827 val = I915_READ(DISP_ARB_CTL);
2828 if (results->enable_fbc_wm)
2829 val &= ~DISP_FBC_WM_DIS;
2830 else
2831 val |= DISP_FBC_WM_DIS;
2832 I915_WRITE(DISP_ARB_CTL, val);
2833 }
2834
Imre Deak954911e2013-12-17 14:46:34 +02002835 if (dirty & WM_DIRTY_LP(1) &&
2836 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2837 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2838
2839 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002840 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2841 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2842 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2843 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2844 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002845
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002846 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002852
2853 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002854}
2855
Matt Ropered4a6a72016-02-23 17:20:13 -08002856bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002857{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002858 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002859
2860 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2861}
2862
Lyude656d1b82016-08-17 15:55:54 -04002863#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002864
Matt Roper024c9042015-09-24 15:53:11 -07002865/*
2866 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2867 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2868 * other universal planes are in indices 1..n. Note that this may leave unused
2869 * indices between the top "sprite" plane and the cursor.
2870 */
2871static int
2872skl_wm_plane_id(const struct intel_plane *plane)
2873{
2874 switch (plane->base.type) {
2875 case DRM_PLANE_TYPE_PRIMARY:
2876 return 0;
2877 case DRM_PLANE_TYPE_CURSOR:
2878 return PLANE_CURSOR;
2879 case DRM_PLANE_TYPE_OVERLAY:
2880 return plane->plane + 1;
2881 default:
2882 MISSING_CASE(plane->base.type);
2883 return plane->plane;
2884 }
2885}
2886
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002887/*
2888 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2889 * so assume we'll always need it in order to avoid underruns.
2890 */
2891static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2892{
2893 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2894
2895 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2896 IS_KABYLAKE(dev_priv))
2897 return true;
2898
2899 return false;
2900}
2901
Paulo Zanoni56feca92016-09-22 18:00:28 -03002902static bool
2903intel_has_sagv(struct drm_i915_private *dev_priv)
2904{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002905 if (IS_KABYLAKE(dev_priv))
2906 return true;
2907
2908 if (IS_SKYLAKE(dev_priv) &&
2909 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2910 return true;
2911
2912 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002913}
2914
Lyude656d1b82016-08-17 15:55:54 -04002915/*
2916 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2917 * depending on power and performance requirements. The display engine access
2918 * to system memory is blocked during the adjustment time. Because of the
2919 * blocking time, having this enabled can cause full system hangs and/or pipe
2920 * underruns if we don't meet all of the following requirements:
2921 *
2922 * - <= 1 pipe enabled
2923 * - All planes can enable watermarks for latencies >= SAGV engine block time
2924 * - We're not using an interlaced display configuration
2925 */
2926int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002927intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002928{
2929 int ret;
2930
Paulo Zanoni56feca92016-09-22 18:00:28 -03002931 if (!intel_has_sagv(dev_priv))
2932 return 0;
2933
2934 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002935 return 0;
2936
2937 DRM_DEBUG_KMS("Enabling the SAGV\n");
2938 mutex_lock(&dev_priv->rps.hw_lock);
2939
2940 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2941 GEN9_SAGV_ENABLE);
2942
2943 /* We don't need to wait for the SAGV when enabling */
2944 mutex_unlock(&dev_priv->rps.hw_lock);
2945
2946 /*
2947 * Some skl systems, pre-release machines in particular,
2948 * don't actually have an SAGV.
2949 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002950 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002951 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002952 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002953 return 0;
2954 } else if (ret < 0) {
2955 DRM_ERROR("Failed to enable the SAGV\n");
2956 return ret;
2957 }
2958
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002959 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002960 return 0;
2961}
2962
2963static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002964intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002965{
2966 int ret;
2967 uint32_t temp = GEN9_SAGV_DISABLE;
2968
2969 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2970 &temp);
2971 if (ret)
2972 return ret;
2973 else
2974 return temp & GEN9_SAGV_IS_DISABLED;
2975}
2976
2977int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002978intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002979{
2980 int ret, result;
2981
Paulo Zanoni56feca92016-09-22 18:00:28 -03002982 if (!intel_has_sagv(dev_priv))
2983 return 0;
2984
2985 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002986 return 0;
2987
2988 DRM_DEBUG_KMS("Disabling the SAGV\n");
2989 mutex_lock(&dev_priv->rps.hw_lock);
2990
2991 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002992 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002993 mutex_unlock(&dev_priv->rps.hw_lock);
2994
2995 if (ret == -ETIMEDOUT) {
2996 DRM_ERROR("Request to disable SAGV timed out\n");
2997 return -ETIMEDOUT;
2998 }
2999
3000 /*
3001 * Some skl systems, pre-release machines in particular,
3002 * don't actually have an SAGV.
3003 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003004 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003005 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003006 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003007 return 0;
3008 } else if (result < 0) {
3009 DRM_ERROR("Failed to disable the SAGV\n");
3010 return result;
3011 }
3012
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003013 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003014 return 0;
3015}
3016
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003017bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003018{
3019 struct drm_device *dev = state->dev;
3020 struct drm_i915_private *dev_priv = to_i915(dev);
3021 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003022 struct intel_crtc *crtc;
3023 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003024 struct intel_crtc_state *cstate;
3025 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003026 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003027 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003028
Paulo Zanoni56feca92016-09-22 18:00:28 -03003029 if (!intel_has_sagv(dev_priv))
3030 return false;
3031
Lyude656d1b82016-08-17 15:55:54 -04003032 /*
3033 * SKL workaround: bspec recommends we disable the SAGV when we have
3034 * more then one pipe enabled
3035 *
3036 * If there are no active CRTCs, no additional checks need be performed
3037 */
3038 if (hweight32(intel_state->active_crtcs) == 0)
3039 return true;
3040 else if (hweight32(intel_state->active_crtcs) > 1)
3041 return false;
3042
3043 /* Since we're now guaranteed to only have one active CRTC... */
3044 pipe = ffs(intel_state->active_crtcs) - 1;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003045 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003046 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003047
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003048 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003049 return false;
3050
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003051 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003052 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003053
Lyude656d1b82016-08-17 15:55:54 -04003054 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003055 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003056 continue;
3057
3058 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003059 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003060 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003061 { }
3062
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003063 latency = dev_priv->wm.skl_latency[level];
3064
3065 if (skl_needs_memory_bw_wa(intel_state) &&
3066 plane->base.state->fb->modifier[0] ==
3067 I915_FORMAT_MOD_X_TILED)
3068 latency += 15;
3069
Lyude656d1b82016-08-17 15:55:54 -04003070 /*
3071 * If any of the planes on this pipe don't enable wm levels
3072 * that incur memory latencies higher then 30µs we can't enable
3073 * the SAGV
3074 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003075 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003076 return false;
3077 }
3078
3079 return true;
3080}
3081
Damien Lespiaub9cec072014-11-04 17:06:43 +00003082static void
3083skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003084 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003085 struct skl_ddb_entry *alloc, /* out */
3086 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003087{
Matt Roperc107acf2016-05-12 07:06:01 -07003088 struct drm_atomic_state *state = cstate->base.state;
3089 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3090 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003091 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003092 unsigned int pipe_size, ddb_size;
3093 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003094
Matt Ropera6d3460e2016-05-12 07:06:04 -07003095 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003096 alloc->start = 0;
3097 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003098 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003099 return;
3100 }
3101
Matt Ropera6d3460e2016-05-12 07:06:04 -07003102 if (intel_state->active_pipe_changes)
3103 *num_active = hweight32(intel_state->active_crtcs);
3104 else
3105 *num_active = hweight32(dev_priv->active_crtcs);
3106
Deepak M6f3fff62016-09-15 15:01:10 +05303107 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3108 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003109
3110 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3111
Matt Roperc107acf2016-05-12 07:06:01 -07003112 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003113 * If the state doesn't change the active CRTC's, then there's
3114 * no need to recalculate; the existing pipe allocation limits
3115 * should remain unchanged. Note that we're safe from racing
3116 * commits since any racing commit that changes the active CRTC
3117 * list would need to grab _all_ crtc locks, including the one
3118 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003119 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003120 if (!intel_state->active_pipe_changes) {
Lyudece0ba282016-09-15 10:46:35 -04003121 *alloc = to_intel_crtc(for_crtc)->hw_ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003122 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003123 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003124
3125 nth_active_pipe = hweight32(intel_state->active_crtcs &
3126 (drm_crtc_mask(for_crtc) - 1));
3127 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3128 alloc->start = nth_active_pipe * ddb_size / *num_active;
3129 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003130}
3131
Matt Roperc107acf2016-05-12 07:06:01 -07003132static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003133{
Matt Roperc107acf2016-05-12 07:06:01 -07003134 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003135 return 32;
3136
3137 return 8;
3138}
3139
Damien Lespiaua269c582014-11-04 17:06:49 +00003140static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3141{
3142 entry->start = reg & 0x3ff;
3143 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003144 if (entry->end)
3145 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003146}
3147
Damien Lespiau08db6652014-11-04 17:06:52 +00003148void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3149 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003150{
Damien Lespiaua269c582014-11-04 17:06:49 +00003151 enum pipe pipe;
3152 int plane;
3153 u32 val;
3154
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003155 memset(ddb, 0, sizeof(*ddb));
3156
Damien Lespiaua269c582014-11-04 17:06:49 +00003157 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003158 enum intel_display_power_domain power_domain;
3159
3160 power_domain = POWER_DOMAIN_PIPE(pipe);
3161 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003162 continue;
3163
Matt Roper8b364b42016-10-26 15:51:28 -07003164 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003165 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3166 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3167 val);
3168 }
3169
3170 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003171 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3172 val);
Imre Deak4d800032016-02-17 16:31:29 +02003173
3174 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003175 }
3176}
3177
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003178/*
3179 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3180 * The bspec defines downscale amount as:
3181 *
3182 * """
3183 * Horizontal down scale amount = maximum[1, Horizontal source size /
3184 * Horizontal destination size]
3185 * Vertical down scale amount = maximum[1, Vertical source size /
3186 * Vertical destination size]
3187 * Total down scale amount = Horizontal down scale amount *
3188 * Vertical down scale amount
3189 * """
3190 *
3191 * Return value is provided in 16.16 fixed point form to retain fractional part.
3192 * Caller should take care of dividing & rounding off the value.
3193 */
3194static uint32_t
3195skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3196{
3197 uint32_t downscale_h, downscale_w;
3198 uint32_t src_w, src_h, dst_w, dst_h;
3199
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003200 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003201 return DRM_PLANE_HELPER_NO_SCALING;
3202
3203 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003204 src_w = drm_rect_width(&pstate->base.src);
3205 src_h = drm_rect_height(&pstate->base.src);
3206 dst_w = drm_rect_width(&pstate->base.dst);
3207 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003208 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003209 swap(dst_w, dst_h);
3210
3211 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3212 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3213
3214 /* Provide result in 16.16 fixed point */
3215 return (uint64_t)downscale_w * downscale_h >> 16;
3216}
3217
Damien Lespiaub9cec072014-11-04 17:06:43 +00003218static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003219skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3220 const struct drm_plane_state *pstate,
3221 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003222{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003223 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003224 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003225 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003226 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003227 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3228
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003229 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003230 return 0;
3231 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3232 return 0;
3233 if (y && format != DRM_FORMAT_NV12)
3234 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003235
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003236 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3237 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003238
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003239 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003240 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003241
3242 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003243 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003244 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003245 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003246 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003247 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003248 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003249 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003250 } else {
3251 /* for packed formats */
3252 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003253 }
3254
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003255 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3256
3257 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003258}
3259
3260/*
3261 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3262 * a 8192x4096@32bpp framebuffer:
3263 * 3 * 4096 * 8192 * 4 < 2^32
3264 */
3265static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003266skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003267{
Matt Roper9c74d822016-05-12 07:05:58 -07003268 struct drm_crtc_state *cstate = &intel_cstate->base;
3269 struct drm_atomic_state *state = cstate->state;
3270 struct drm_crtc *crtc = cstate->crtc;
3271 struct drm_device *dev = crtc->dev;
3272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003273 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003274 const struct intel_plane *intel_plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003275 const struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003276 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003277 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003278
3279 if (WARN_ON(!state))
3280 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003281
Matt Ropera1de91e2016-05-12 07:05:57 -07003282 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003283 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003284 id = skl_wm_plane_id(to_intel_plane(plane));
3285 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003286
Matt Ropera6d3460e2016-05-12 07:06:04 -07003287 /* packed/uv */
3288 rate = skl_plane_relative_data_rate(intel_cstate,
3289 pstate, 0);
3290 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003291
Matt Ropera6d3460e2016-05-12 07:06:04 -07003292 /* y-plane */
3293 rate = skl_plane_relative_data_rate(intel_cstate,
3294 pstate, 1);
3295 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003296 }
3297
3298 /* Calculate CRTC's total data rate from cached values */
3299 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3300 int id = skl_wm_plane_id(intel_plane);
3301
3302 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003303 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3304 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003305 }
3306
3307 return total_data_rate;
3308}
3309
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003310static uint16_t
3311skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3312 const int y)
3313{
3314 struct drm_framebuffer *fb = pstate->fb;
3315 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3316 uint32_t src_w, src_h;
3317 uint32_t min_scanlines = 8;
3318 uint8_t plane_bpp;
3319
3320 if (WARN_ON(!fb))
3321 return 0;
3322
3323 /* For packed formats, no y-plane, return 0 */
3324 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3325 return 0;
3326
3327 /* For Non Y-tile return 8-blocks */
3328 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3329 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3330 return 8;
3331
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003332 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3333 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003334
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003335 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003336 swap(src_w, src_h);
3337
3338 /* Halve UV plane width and height for NV12 */
3339 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3340 src_w /= 2;
3341 src_h /= 2;
3342 }
3343
3344 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3345 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3346 else
3347 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3348
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003349 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003350 switch (plane_bpp) {
3351 case 1:
3352 min_scanlines = 32;
3353 break;
3354 case 2:
3355 min_scanlines = 16;
3356 break;
3357 case 4:
3358 min_scanlines = 8;
3359 break;
3360 case 8:
3361 min_scanlines = 4;
3362 break;
3363 default:
3364 WARN(1, "Unsupported pixel depth %u for rotation",
3365 plane_bpp);
3366 min_scanlines = 32;
3367 }
3368 }
3369
3370 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3371}
3372
Matt Roperc107acf2016-05-12 07:06:01 -07003373static int
Matt Roper024c9042015-09-24 15:53:11 -07003374skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003375 struct skl_ddb_allocation *ddb /* out */)
3376{
Matt Roperc107acf2016-05-12 07:06:01 -07003377 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003378 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003379 struct drm_device *dev = crtc->dev;
3380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003381 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003382 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003383 const struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003384 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003385 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003386 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003387 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3388 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003389 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003390 int num_active;
3391 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003392
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003393 /* Clear the partitioning for disabled planes. */
3394 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3395 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3396
Matt Ropera6d3460e2016-05-12 07:06:04 -07003397 if (WARN_ON(!state))
3398 return 0;
3399
Matt Roperc107acf2016-05-12 07:06:01 -07003400 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003401 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003402 return 0;
3403 }
3404
Matt Ropera6d3460e2016-05-12 07:06:04 -07003405 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003406 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003407 if (alloc_size == 0) {
3408 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003409 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003410 }
3411
Matt Roperc107acf2016-05-12 07:06:01 -07003412 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003413 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3414 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003415
3416 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003417
Damien Lespiau80958152015-02-09 13:35:10 +00003418 /* 1. Allocate the mininum required blocks for each active plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003419 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003420 intel_plane = to_intel_plane(plane);
3421 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003422
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003423 if (!pstate->visible) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003424 minimum[id] = 0;
3425 y_minimum[id] = 0;
3426 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003427 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003428 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3429 minimum[id] = 0;
3430 y_minimum[id] = 0;
3431 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003432 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003433
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003434 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3435 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003436 }
3437
3438 for (i = 0; i < PLANE_CURSOR; i++) {
3439 alloc_size -= minimum[i];
3440 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003441 }
3442
Damien Lespiaub9cec072014-11-04 17:06:43 +00003443 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003444 * 2. Distribute the remaining space in proportion to the amount of
3445 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003446 *
3447 * FIXME: we may not allocate every single block here.
3448 */
Matt Roper024c9042015-09-24 15:53:11 -07003449 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003450 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003451 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003452
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003453 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003454 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003455 unsigned int data_rate, y_data_rate;
3456 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003457 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003458
Matt Ropera1de91e2016-05-12 07:05:57 -07003459 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003460
3461 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003462 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003463 * promote the expression to 64 bits to avoid overflowing, the
3464 * result is < available as data_rate / total_data_rate < 1
3465 */
Matt Roper024c9042015-09-24 15:53:11 -07003466 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003467 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3468 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003469
Matt Roperc107acf2016-05-12 07:06:01 -07003470 /* Leave disabled planes at (0,0) */
3471 if (data_rate) {
3472 ddb->plane[pipe][id].start = start;
3473 ddb->plane[pipe][id].end = start + plane_blocks;
3474 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003475
3476 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003477
3478 /*
3479 * allocation for y_plane part of planar format:
3480 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003481 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003482
Matt Ropera1de91e2016-05-12 07:05:57 -07003483 y_plane_blocks = y_minimum[id];
3484 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3485 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003486
Matt Roperc107acf2016-05-12 07:06:01 -07003487 if (y_data_rate) {
3488 ddb->y_plane[pipe][id].start = start;
3489 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3490 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003491
Matt Ropera1de91e2016-05-12 07:05:57 -07003492 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003493 }
3494
Matt Roperc107acf2016-05-12 07:06:01 -07003495 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003496}
3497
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003498/*
3499 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003500 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003501 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3502 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3503*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003504static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003505{
3506 uint32_t wm_intermediate_val, ret;
3507
3508 if (latency == 0)
3509 return UINT_MAX;
3510
Ville Syrjäläac484962016-01-20 21:05:26 +02003511 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003512 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3513
3514 return ret;
3515}
3516
3517static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003518 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003519{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003520 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003521 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003522
3523 if (latency == 0)
3524 return UINT_MAX;
3525
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003526 wm_intermediate_val = latency * pixel_rate;
3527 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003528 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003529
3530 return ret;
3531}
3532
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003533static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3534 struct intel_plane_state *pstate)
3535{
3536 uint64_t adjusted_pixel_rate;
3537 uint64_t downscale_amount;
3538 uint64_t pixel_rate;
3539
3540 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003541 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003542 return 0;
3543
3544 /*
3545 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3546 * with additional adjustments for plane-specific scaling.
3547 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003548 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003549 downscale_amount = skl_plane_downscale_amount(pstate);
3550
3551 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3552 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3553
3554 return pixel_rate;
3555}
3556
Matt Roper55994c22016-05-12 07:06:08 -07003557static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3558 struct intel_crtc_state *cstate,
3559 struct intel_plane_state *intel_pstate,
3560 uint16_t ddb_allocation,
3561 int level,
3562 uint16_t *out_blocks, /* out */
3563 uint8_t *out_lines, /* out */
3564 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003565{
Matt Roper33815fa2016-05-12 07:06:05 -07003566 struct drm_plane_state *pstate = &intel_pstate->base;
3567 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003568 uint32_t latency = dev_priv->wm.skl_latency[level];
3569 uint32_t method1, method2;
3570 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3571 uint32_t res_blocks, res_lines;
3572 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003573 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003574 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003575 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003576 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003577 struct intel_atomic_state *state =
3578 to_intel_atomic_state(cstate->base.state);
3579 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003580
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003581 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003582 *enabled = false;
3583 return 0;
3584 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003585
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003586 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3587 latency += 15;
3588
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003589 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3590 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003591
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003592 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003593 swap(width, height);
3594
Ville Syrjäläac484962016-01-20 21:05:26 +02003595 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003596 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3597
Dave Airlie61d0a042016-10-25 16:35:20 +10003598 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003599 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3600 drm_format_plane_cpp(fb->pixel_format, 1) :
3601 drm_format_plane_cpp(fb->pixel_format, 0);
3602
3603 switch (cpp) {
3604 case 1:
3605 y_min_scanlines = 16;
3606 break;
3607 case 2:
3608 y_min_scanlines = 8;
3609 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003610 case 4:
3611 y_min_scanlines = 4;
3612 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003613 default:
3614 MISSING_CASE(cpp);
3615 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003616 }
3617 } else {
3618 y_min_scanlines = 4;
3619 }
3620
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003621 plane_bytes_per_line = width * cpp;
3622 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3623 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3624 plane_blocks_per_line =
3625 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3626 plane_blocks_per_line /= y_min_scanlines;
3627 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3628 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3629 + 1;
3630 } else {
3631 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3632 }
3633
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003634 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3635 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003636 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003637 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003638 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003639
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003640 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003641 if (apply_memory_bw_wa)
3642 y_tile_minimum *= 2;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003643
Matt Roper024c9042015-09-24 15:53:11 -07003644 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3645 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003646 selected_result = max(method2, y_tile_minimum);
3647 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003648 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3649 (plane_bytes_per_line / 512 < 1))
3650 selected_result = method2;
3651 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003652 selected_result = min(method1, method2);
3653 else
3654 selected_result = method1;
3655 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003656
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003657 res_blocks = selected_result + 1;
3658 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003659
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003660 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003661 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003662 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3663 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003664 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003665 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003666 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003667 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003668 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003669
Matt Roper55994c22016-05-12 07:06:08 -07003670 if (res_blocks >= ddb_allocation || res_lines > 31) {
3671 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003672
3673 /*
3674 * If there are no valid level 0 watermarks, then we can't
3675 * support this display configuration.
3676 */
3677 if (level) {
3678 return 0;
3679 } else {
3680 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3681 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3682 to_intel_crtc(cstate->base.crtc)->pipe,
3683 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3684 res_blocks, ddb_allocation, res_lines);
3685
3686 return -EINVAL;
3687 }
Matt Roper55994c22016-05-12 07:06:08 -07003688 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003689
3690 *out_blocks = res_blocks;
3691 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003692 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003693
Matt Roper55994c22016-05-12 07:06:08 -07003694 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003695}
3696
Matt Roperf4a96752016-05-12 07:06:06 -07003697static int
3698skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3699 struct skl_ddb_allocation *ddb,
3700 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003701 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003702 int level,
3703 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003704{
Matt Roperf4a96752016-05-12 07:06:06 -07003705 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003706 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003707 struct drm_plane *plane = &intel_plane->base;
3708 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003709 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003710 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003711 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003712 int i = skl_wm_plane_id(intel_plane);
3713
3714 if (state)
3715 intel_pstate =
3716 intel_atomic_get_existing_plane_state(state,
3717 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003718
Matt Roperf4a96752016-05-12 07:06:06 -07003719 /*
Lyudea62163e2016-10-04 14:28:20 -04003720 * Note: If we start supporting multiple pending atomic commits against
3721 * the same planes/CRTC's in the future, plane->state will no longer be
3722 * the correct pre-state to use for the calculations here and we'll
3723 * need to change where we get the 'unchanged' plane data from.
3724 *
3725 * For now this is fine because we only allow one queued commit against
3726 * a CRTC. Even if the plane isn't modified by this transaction and we
3727 * don't have a plane lock, we still have the CRTC's lock, so we know
3728 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003729 */
Lyudea62163e2016-10-04 14:28:20 -04003730 if (!intel_pstate)
3731 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003732
Lyudea62163e2016-10-04 14:28:20 -04003733 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003734
Lyudea62163e2016-10-04 14:28:20 -04003735 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003736
Lyudea62163e2016-10-04 14:28:20 -04003737 ret = skl_compute_plane_wm(dev_priv,
3738 cstate,
3739 intel_pstate,
3740 ddb_blocks,
3741 level,
3742 &result->plane_res_b,
3743 &result->plane_res_l,
3744 &result->plane_en);
3745 if (ret)
3746 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003747
3748 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003749}
3750
Damien Lespiau407b50f2014-11-04 17:06:57 +00003751static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003752skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003753{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003754 uint32_t pixel_rate;
3755
Matt Roper024c9042015-09-24 15:53:11 -07003756 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003757 return 0;
3758
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003759 pixel_rate = ilk_pipe_pixel_rate(cstate);
3760
3761 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003762 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003763
Matt Roper024c9042015-09-24 15:53:11 -07003764 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003765 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003766}
3767
Matt Roper024c9042015-09-24 15:53:11 -07003768static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003769 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003770{
Matt Roper024c9042015-09-24 15:53:11 -07003771 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003772 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003773
3774 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003775 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003776}
3777
Matt Roper55994c22016-05-12 07:06:08 -07003778static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3779 struct skl_ddb_allocation *ddb,
3780 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003781{
Matt Roper024c9042015-09-24 15:53:11 -07003782 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003783 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003784 struct intel_plane *intel_plane;
3785 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003786 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003787 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003788
Lyudea62163e2016-10-04 14:28:20 -04003789 /*
3790 * We'll only calculate watermarks for planes that are actually
3791 * enabled, so make sure all other planes are set as disabled.
3792 */
3793 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3794
3795 for_each_intel_plane_mask(&dev_priv->drm,
3796 intel_plane,
3797 cstate->base.plane_mask) {
3798 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3799
3800 for (level = 0; level <= max_level; level++) {
3801 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3802 intel_plane, level,
3803 &wm->wm[level]);
3804 if (ret)
3805 return ret;
3806 }
3807 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003808 }
Matt Roper024c9042015-09-24 15:53:11 -07003809 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003810
Matt Roper55994c22016-05-12 07:06:08 -07003811 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003812}
3813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003814static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3815 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003816 const struct skl_ddb_entry *entry)
3817{
3818 if (entry->end)
3819 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3820 else
3821 I915_WRITE(reg, 0);
3822}
3823
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003824static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3825 i915_reg_t reg,
3826 const struct skl_wm_level *level)
3827{
3828 uint32_t val = 0;
3829
3830 if (level->plane_en) {
3831 val |= PLANE_WM_EN;
3832 val |= level->plane_res_b;
3833 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3834 }
3835
3836 I915_WRITE(reg, val);
3837}
3838
Lyude62e0fb82016-08-22 12:50:08 -04003839void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003840 const struct skl_plane_wm *wm,
3841 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003842 int plane)
3843{
3844 struct drm_crtc *crtc = &intel_crtc->base;
3845 struct drm_device *dev = crtc->dev;
3846 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003847 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003848 enum pipe pipe = intel_crtc->pipe;
3849
3850 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003851 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3852 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003853 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003854 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3855 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003856
3857 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003858 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003859 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003860 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003861}
3862
3863void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003864 const struct skl_plane_wm *wm,
3865 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003866{
3867 struct drm_crtc *crtc = &intel_crtc->base;
3868 struct drm_device *dev = crtc->dev;
3869 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003870 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003871 enum pipe pipe = intel_crtc->pipe;
3872
3873 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003874 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3875 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003876 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003877 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003878
3879 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003880 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003881}
3882
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003883bool skl_wm_level_equals(const struct skl_wm_level *l1,
3884 const struct skl_wm_level *l2)
3885{
3886 if (l1->plane_en != l2->plane_en)
3887 return false;
3888
3889 /* If both planes aren't enabled, the rest shouldn't matter */
3890 if (!l1->plane_en)
3891 return true;
3892
3893 return (l1->plane_res_l == l2->plane_res_l &&
3894 l1->plane_res_b == l2->plane_res_b);
3895}
3896
Lyude27082492016-08-24 07:48:10 +02003897static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3898 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003899{
Lyude27082492016-08-24 07:48:10 +02003900 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003901}
3902
Lyude27082492016-08-24 07:48:10 +02003903bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
Lyudece0ba282016-09-15 10:46:35 -04003904 struct intel_crtc *intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003905{
Lyudece0ba282016-09-15 10:46:35 -04003906 struct drm_crtc *other_crtc;
3907 struct drm_crtc_state *other_cstate;
3908 struct intel_crtc *other_intel_crtc;
3909 const struct skl_ddb_entry *ddb =
3910 &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb;
3911 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003912
Lyudece0ba282016-09-15 10:46:35 -04003913 for_each_crtc_in_state(state, other_crtc, other_cstate, i) {
3914 other_intel_crtc = to_intel_crtc(other_crtc);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003915
Lyudece0ba282016-09-15 10:46:35 -04003916 if (other_intel_crtc == intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003917 continue;
3918
Lyudece0ba282016-09-15 10:46:35 -04003919 if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb))
Lyude27082492016-08-24 07:48:10 +02003920 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003921 }
3922
Lyude27082492016-08-24 07:48:10 +02003923 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003924}
3925
Matt Roper55994c22016-05-12 07:06:08 -07003926static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3927 struct skl_ddb_allocation *ddb, /* out */
3928 struct skl_pipe_wm *pipe_wm, /* out */
3929 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003930{
Matt Roperf4a96752016-05-12 07:06:06 -07003931 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3932 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003933 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003934
Matt Roper55994c22016-05-12 07:06:08 -07003935 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3936 if (ret)
3937 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003938
Matt Roper4e0963c2015-09-24 15:53:15 -07003939 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003940 *changed = false;
3941 else
3942 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003943
Matt Roper55994c22016-05-12 07:06:08 -07003944 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003945}
3946
Matt Roper9b613022016-06-27 16:42:44 -07003947static uint32_t
3948pipes_modified(struct drm_atomic_state *state)
3949{
3950 struct drm_crtc *crtc;
3951 struct drm_crtc_state *cstate;
3952 uint32_t i, ret = 0;
3953
3954 for_each_crtc_in_state(state, crtc, cstate, i)
3955 ret |= drm_crtc_mask(crtc);
3956
3957 return ret;
3958}
3959
Jani Nikulabb7791b2016-10-04 12:29:17 +03003960static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003961skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3962{
3963 struct drm_atomic_state *state = cstate->base.state;
3964 struct drm_device *dev = state->dev;
3965 struct drm_crtc *crtc = cstate->base.crtc;
3966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3967 struct drm_i915_private *dev_priv = to_i915(dev);
3968 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3969 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3970 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3971 struct drm_plane_state *plane_state;
3972 struct drm_plane *plane;
3973 enum pipe pipe = intel_crtc->pipe;
3974 int id;
3975
3976 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3977
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003978 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003979 id = skl_wm_plane_id(to_intel_plane(plane));
3980
3981 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3982 &new_ddb->plane[pipe][id]) &&
3983 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3984 &new_ddb->y_plane[pipe][id]))
3985 continue;
3986
3987 plane_state = drm_atomic_get_plane_state(state, plane);
3988 if (IS_ERR(plane_state))
3989 return PTR_ERR(plane_state);
3990 }
3991
3992 return 0;
3993}
3994
Matt Roper98d39492016-05-12 07:06:03 -07003995static int
3996skl_compute_ddb(struct drm_atomic_state *state)
3997{
3998 struct drm_device *dev = state->dev;
3999 struct drm_i915_private *dev_priv = to_i915(dev);
4000 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4001 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004002 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004003 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004004 int ret;
4005
4006 /*
4007 * If this is our first atomic update following hardware readout,
4008 * we can't trust the DDB that the BIOS programmed for us. Let's
4009 * pretend that all pipes switched active status so that we'll
4010 * ensure a full DDB recompute.
4011 */
Matt Roper1b54a882016-06-17 13:42:18 -07004012 if (dev_priv->wm.distrust_bios_wm) {
4013 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4014 state->acquire_ctx);
4015 if (ret)
4016 return ret;
4017
Matt Roper98d39492016-05-12 07:06:03 -07004018 intel_state->active_pipe_changes = ~0;
4019
Matt Roper1b54a882016-06-17 13:42:18 -07004020 /*
4021 * We usually only initialize intel_state->active_crtcs if we
4022 * we're doing a modeset; make sure this field is always
4023 * initialized during the sanitization process that happens
4024 * on the first commit too.
4025 */
4026 if (!intel_state->modeset)
4027 intel_state->active_crtcs = dev_priv->active_crtcs;
4028 }
4029
Matt Roper98d39492016-05-12 07:06:03 -07004030 /*
4031 * If the modeset changes which CRTC's are active, we need to
4032 * recompute the DDB allocation for *all* active pipes, even
4033 * those that weren't otherwise being modified in any way by this
4034 * atomic commit. Due to the shrinking of the per-pipe allocations
4035 * when new active CRTC's are added, it's possible for a pipe that
4036 * we were already using and aren't changing at all here to suddenly
4037 * become invalid if its DDB needs exceeds its new allocation.
4038 *
4039 * Note that if we wind up doing a full DDB recompute, we can't let
4040 * any other display updates race with this transaction, so we need
4041 * to grab the lock on *all* CRTC's.
4042 */
Matt Roper734fa012016-05-12 15:11:40 -07004043 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004044 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004045 intel_state->wm_results.dirty_pipes = ~0;
4046 }
Matt Roper98d39492016-05-12 07:06:03 -07004047
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004048 /*
4049 * We're not recomputing for the pipes not included in the commit, so
4050 * make sure we start with the current state.
4051 */
4052 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4053
Matt Roper98d39492016-05-12 07:06:03 -07004054 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4055 struct intel_crtc_state *cstate;
4056
4057 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4058 if (IS_ERR(cstate))
4059 return PTR_ERR(cstate);
4060
Matt Roper734fa012016-05-12 15:11:40 -07004061 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004062 if (ret)
4063 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004064
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004065 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004066 if (ret)
4067 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004068 }
4069
4070 return 0;
4071}
4072
Matt Roper2722efb2016-08-17 15:55:55 -04004073static void
4074skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4075 struct skl_wm_values *src,
4076 enum pipe pipe)
4077{
Matt Roper2722efb2016-08-17 15:55:55 -04004078 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4079 sizeof(dst->ddb.y_plane[pipe]));
4080 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4081 sizeof(dst->ddb.plane[pipe]));
4082}
4083
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004084static void
4085skl_print_wm_changes(const struct drm_atomic_state *state)
4086{
4087 const struct drm_device *dev = state->dev;
4088 const struct drm_i915_private *dev_priv = to_i915(dev);
4089 const struct intel_atomic_state *intel_state =
4090 to_intel_atomic_state(state);
4091 const struct drm_crtc *crtc;
4092 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004093 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004094 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4095 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004096 int id;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004097 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004098
4099 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004100 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4101 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004102
Maarten Lankhorst75704982016-11-01 12:04:10 +01004103 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004104 const struct skl_ddb_entry *old, *new;
4105
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004106 id = skl_wm_plane_id(intel_plane);
4107 old = &old_ddb->plane[pipe][id];
4108 new = &new_ddb->plane[pipe][id];
4109
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004110 if (skl_ddb_entry_equal(old, new))
4111 continue;
4112
Maarten Lankhorst75704982016-11-01 12:04:10 +01004113 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4114 intel_plane->base.base.id,
4115 intel_plane->base.name,
4116 old->start, old->end,
4117 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004118 }
4119 }
4120}
4121
Matt Roper98d39492016-05-12 07:06:03 -07004122static int
4123skl_compute_wm(struct drm_atomic_state *state)
4124{
4125 struct drm_crtc *crtc;
4126 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004127 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4128 struct skl_wm_values *results = &intel_state->wm_results;
4129 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004130 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004131 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004132
4133 /*
4134 * If this transaction isn't actually touching any CRTC's, don't
4135 * bother with watermark calculation. Note that if we pass this
4136 * test, we're guaranteed to hold at least one CRTC state mutex,
4137 * which means we can safely use values like dev_priv->active_crtcs
4138 * since any racing commits that want to update them would need to
4139 * hold _all_ CRTC state mutexes.
4140 */
4141 for_each_crtc_in_state(state, crtc, cstate, i)
4142 changed = true;
4143 if (!changed)
4144 return 0;
4145
Matt Roper734fa012016-05-12 15:11:40 -07004146 /* Clear all dirty flags */
4147 results->dirty_pipes = 0;
4148
Matt Roper98d39492016-05-12 07:06:03 -07004149 ret = skl_compute_ddb(state);
4150 if (ret)
4151 return ret;
4152
Matt Roper734fa012016-05-12 15:11:40 -07004153 /*
4154 * Calculate WM's for all pipes that are part of this transaction.
4155 * Note that the DDB allocation above may have added more CRTC's that
4156 * weren't otherwise being modified (and set bits in dirty_pipes) if
4157 * pipe allocations had to change.
4158 *
4159 * FIXME: Now that we're doing this in the atomic check phase, we
4160 * should allow skl_update_pipe_wm() to return failure in cases where
4161 * no suitable watermark values can be found.
4162 */
4163 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004164 struct intel_crtc_state *intel_cstate =
4165 to_intel_crtc_state(cstate);
4166
4167 pipe_wm = &intel_cstate->wm.skl.optimal;
4168 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
4169 &changed);
4170 if (ret)
4171 return ret;
4172
4173 if (changed)
4174 results->dirty_pipes |= drm_crtc_mask(crtc);
4175
4176 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4177 /* This pipe's WM's did not change */
4178 continue;
4179
4180 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004181 }
4182
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004183 skl_print_wm_changes(state);
4184
Matt Roper98d39492016-05-12 07:06:03 -07004185 return 0;
4186}
4187
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004188static void skl_update_wm(struct drm_crtc *crtc)
4189{
4190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4191 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004192 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004193 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004194 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Matt Roper4e0963c2015-09-24 15:53:15 -07004195 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004196 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004197 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004198
Matt Roper734fa012016-05-12 15:11:40 -07004199 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004200 return;
4201
Matt Roper734fa012016-05-12 15:11:40 -07004202 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004203
Matt Roper734fa012016-05-12 15:11:40 -07004204 mutex_lock(&dev_priv->wm.wm_mutex);
4205
Matt Roper2722efb2016-08-17 15:55:55 -04004206 /*
Lyude27082492016-08-24 07:48:10 +02004207 * If this pipe isn't active already, we're going to be enabling it
4208 * very soon. Since it's safe to update a pipe's ddb allocation while
4209 * the pipe's shut off, just do so here. Already active pipes will have
4210 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004211 */
Lyude27082492016-08-24 07:48:10 +02004212 if (crtc->state->active_changed) {
4213 int plane;
4214
Matt Roper2c4b49a2016-10-26 15:51:29 -07004215 for_each_universal_plane(dev_priv, pipe, plane)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004216 skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane],
4217 &results->ddb, plane);
Lyude27082492016-08-24 07:48:10 +02004218
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004219 skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR],
4220 &results->ddb);
Lyude27082492016-08-24 07:48:10 +02004221 }
4222
4223 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004224
Lyudece0ba282016-09-15 10:46:35 -04004225 intel_crtc->hw_ddb = cstate->wm.skl.ddb;
4226
Matt Roper734fa012016-05-12 15:11:40 -07004227 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004228}
4229
Ville Syrjäläd8905652016-01-14 14:53:35 +02004230static void ilk_compute_wm_config(struct drm_device *dev,
4231 struct intel_wm_config *config)
4232{
4233 struct intel_crtc *crtc;
4234
4235 /* Compute the currently _active_ config */
4236 for_each_intel_crtc(dev, crtc) {
4237 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4238
4239 if (!wm->pipe_enabled)
4240 continue;
4241
4242 config->sprites_enabled |= wm->sprites_enabled;
4243 config->sprites_scaled |= wm->sprites_scaled;
4244 config->num_pipes_active++;
4245 }
4246}
4247
Matt Ropered4a6a72016-02-23 17:20:13 -08004248static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004249{
Chris Wilson91c8a322016-07-05 10:40:23 +01004250 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004251 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004252 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004253 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004254 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004255 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004256
Ville Syrjäläd8905652016-01-14 14:53:35 +02004257 ilk_compute_wm_config(dev, &config);
4258
4259 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4260 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004261
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004262 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004263 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004264 config.num_pipes_active == 1 && config.sprites_enabled) {
4265 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4266 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004267
Imre Deak820c1982013-12-17 14:46:36 +02004268 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004269 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004270 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004271 }
4272
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004273 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004274 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004275
Imre Deak820c1982013-12-17 14:46:36 +02004276 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004277
Imre Deak820c1982013-12-17 14:46:36 +02004278 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004279}
4280
Matt Ropered4a6a72016-02-23 17:20:13 -08004281static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004282{
Matt Ropered4a6a72016-02-23 17:20:13 -08004283 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4284 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004285
Matt Ropered4a6a72016-02-23 17:20:13 -08004286 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004287 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004288 ilk_program_watermarks(dev_priv);
4289 mutex_unlock(&dev_priv->wm.wm_mutex);
4290}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004291
Matt Ropered4a6a72016-02-23 17:20:13 -08004292static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4293{
4294 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4295 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4296
4297 mutex_lock(&dev_priv->wm.wm_mutex);
4298 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004299 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004300 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004301 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004302 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004303}
4304
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004305static inline void skl_wm_level_from_reg_val(uint32_t val,
4306 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004307{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004308 level->plane_en = val & PLANE_WM_EN;
4309 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4310 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4311 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004312}
4313
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004314void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4315 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004316{
4317 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004318 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004320 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004321 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004322 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004323 int level, id, max_level;
4324 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004325
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004326 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004327
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004328 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4329 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004330 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004331
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004332 for (level = 0; level <= max_level; level++) {
4333 if (id != PLANE_CURSOR)
4334 val = I915_READ(PLANE_WM(pipe, id, level));
4335 else
4336 val = I915_READ(CUR_WM(pipe, level));
4337
4338 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4339 }
4340
4341 if (id != PLANE_CURSOR)
4342 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4343 else
4344 val = I915_READ(CUR_WM_TRANS(pipe));
4345
4346 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4347 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004348
Matt Roper3ef00282015-03-09 10:19:24 -07004349 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004350 return;
4351
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004352 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004353}
4354
4355void skl_wm_get_hw_state(struct drm_device *dev)
4356{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004357 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004358 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004359 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004360 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004361 struct intel_crtc *intel_crtc;
4362 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004363
Damien Lespiaua269c582014-11-04 17:06:49 +00004364 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004365 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4366 intel_crtc = to_intel_crtc(crtc);
4367 cstate = to_intel_crtc_state(crtc->state);
4368
4369 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4370
4371 if (intel_crtc->active) {
4372 hw->dirty_pipes |= drm_crtc_mask(crtc);
4373 intel_crtc->wm.active.skl = cstate->wm.skl.optimal;
4374 }
4375 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004376
Matt Roper279e99d2016-05-12 07:06:02 -07004377 if (dev_priv->active_crtcs) {
4378 /* Fully recompute DDB on first atomic commit */
4379 dev_priv->wm.distrust_bios_wm = true;
4380 } else {
4381 /* Easy/common case; just sanitize DDB now if everything off */
4382 memset(ddb, 0, sizeof(*ddb));
4383 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004384}
4385
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004386static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4387{
4388 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004389 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004390 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004392 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004393 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004394 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004395 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004396 [PIPE_A] = WM0_PIPEA_ILK,
4397 [PIPE_B] = WM0_PIPEB_ILK,
4398 [PIPE_C] = WM0_PIPEC_IVB,
4399 };
4400
4401 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004402 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004403 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004404
Ville Syrjälä15606532016-05-13 17:55:17 +03004405 memset(active, 0, sizeof(*active));
4406
Matt Roper3ef00282015-03-09 10:19:24 -07004407 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004408
4409 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004410 u32 tmp = hw->wm_pipe[pipe];
4411
4412 /*
4413 * For active pipes LP0 watermark is marked as
4414 * enabled, and LP1+ watermaks as disabled since
4415 * we can't really reverse compute them in case
4416 * multiple pipes are active.
4417 */
4418 active->wm[0].enable = true;
4419 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4420 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4421 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4422 active->linetime = hw->wm_linetime[pipe];
4423 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004424 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004425
4426 /*
4427 * For inactive pipes, all watermark levels
4428 * should be marked as enabled but zeroed,
4429 * which is what we'd compute them to.
4430 */
4431 for (level = 0; level <= max_level; level++)
4432 active->wm[level].enable = true;
4433 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004434
4435 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004436}
4437
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004438#define _FW_WM(value, plane) \
4439 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4440#define _FW_WM_VLV(value, plane) \
4441 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4442
4443static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4444 struct vlv_wm_values *wm)
4445{
4446 enum pipe pipe;
4447 uint32_t tmp;
4448
4449 for_each_pipe(dev_priv, pipe) {
4450 tmp = I915_READ(VLV_DDL(pipe));
4451
4452 wm->ddl[pipe].primary =
4453 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4454 wm->ddl[pipe].cursor =
4455 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4456 wm->ddl[pipe].sprite[0] =
4457 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4458 wm->ddl[pipe].sprite[1] =
4459 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4460 }
4461
4462 tmp = I915_READ(DSPFW1);
4463 wm->sr.plane = _FW_WM(tmp, SR);
4464 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4465 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4466 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4467
4468 tmp = I915_READ(DSPFW2);
4469 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4470 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4471 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4472
4473 tmp = I915_READ(DSPFW3);
4474 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4475
4476 if (IS_CHERRYVIEW(dev_priv)) {
4477 tmp = I915_READ(DSPFW7_CHV);
4478 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4479 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4480
4481 tmp = I915_READ(DSPFW8_CHV);
4482 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4483 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4484
4485 tmp = I915_READ(DSPFW9_CHV);
4486 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4487 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4488
4489 tmp = I915_READ(DSPHOWM);
4490 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4491 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4492 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4493 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4494 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4495 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4496 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4497 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4498 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4499 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4500 } else {
4501 tmp = I915_READ(DSPFW7);
4502 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4503 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4504
4505 tmp = I915_READ(DSPHOWM);
4506 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4507 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4508 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4509 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4510 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4511 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4512 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4513 }
4514}
4515
4516#undef _FW_WM
4517#undef _FW_WM_VLV
4518
4519void vlv_wm_get_hw_state(struct drm_device *dev)
4520{
4521 struct drm_i915_private *dev_priv = to_i915(dev);
4522 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4523 struct intel_plane *plane;
4524 enum pipe pipe;
4525 u32 val;
4526
4527 vlv_read_wm_values(dev_priv, wm);
4528
4529 for_each_intel_plane(dev, plane) {
4530 switch (plane->base.type) {
4531 int sprite;
4532 case DRM_PLANE_TYPE_CURSOR:
4533 plane->wm.fifo_size = 63;
4534 break;
4535 case DRM_PLANE_TYPE_PRIMARY:
4536 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4537 break;
4538 case DRM_PLANE_TYPE_OVERLAY:
4539 sprite = plane->plane;
4540 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4541 break;
4542 }
4543 }
4544
4545 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4546 wm->level = VLV_WM_LEVEL_PM2;
4547
4548 if (IS_CHERRYVIEW(dev_priv)) {
4549 mutex_lock(&dev_priv->rps.hw_lock);
4550
4551 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4552 if (val & DSP_MAXFIFO_PM5_ENABLE)
4553 wm->level = VLV_WM_LEVEL_PM5;
4554
Ville Syrjälä58590c12015-09-08 21:05:12 +03004555 /*
4556 * If DDR DVFS is disabled in the BIOS, Punit
4557 * will never ack the request. So if that happens
4558 * assume we don't have to enable/disable DDR DVFS
4559 * dynamically. To test that just set the REQ_ACK
4560 * bit to poke the Punit, but don't change the
4561 * HIGH/LOW bits so that we don't actually change
4562 * the current state.
4563 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004564 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004565 val |= FORCE_DDR_FREQ_REQ_ACK;
4566 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4567
4568 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4569 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4570 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4571 "assuming DDR DVFS is disabled\n");
4572 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4573 } else {
4574 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4575 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4576 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4577 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004578
4579 mutex_unlock(&dev_priv->rps.hw_lock);
4580 }
4581
4582 for_each_pipe(dev_priv, pipe)
4583 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4584 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4585 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4586
4587 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4588 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4589}
4590
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004591void ilk_wm_get_hw_state(struct drm_device *dev)
4592{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004593 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004594 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004595 struct drm_crtc *crtc;
4596
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004597 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004598 ilk_pipe_wm_get_hw_state(crtc);
4599
4600 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4601 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4602 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4603
4604 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004605 if (INTEL_INFO(dev)->gen >= 7) {
4606 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4607 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4608 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004609
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004610 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004611 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4612 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004613 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004614 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4615 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004616
4617 hw->enable_fbc_wm =
4618 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4619}
4620
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004621/**
4622 * intel_update_watermarks - update FIFO watermark values based on current modes
4623 *
4624 * Calculate watermark values for the various WM regs based on current mode
4625 * and plane configuration.
4626 *
4627 * There are several cases to deal with here:
4628 * - normal (i.e. non-self-refresh)
4629 * - self-refresh (SR) mode
4630 * - lines are large relative to FIFO size (buffer can hold up to 2)
4631 * - lines are small relative to FIFO size (buffer can hold more than 2
4632 * lines), so need to account for TLB latency
4633 *
4634 * The normal calculation is:
4635 * watermark = dotclock * bytes per pixel * latency
4636 * where latency is platform & configuration dependent (we assume pessimal
4637 * values here).
4638 *
4639 * The SR calculation is:
4640 * watermark = (trunc(latency/line time)+1) * surface width *
4641 * bytes per pixel
4642 * where
4643 * line time = htotal / dotclock
4644 * surface width = hdisplay for normal plane and 64 for cursor
4645 * and latency is assumed to be high, as above.
4646 *
4647 * The final value programmed to the register should always be rounded up,
4648 * and include an extra 2 entries to account for clock crossings.
4649 *
4650 * We don't use the sprite, so we can ignore that. And on Crestline we have
4651 * to set the non-SR watermarks to 8.
4652 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004653void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004654{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004655 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004656
4657 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004658 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004659}
4660
Jani Nikulae2828912016-01-18 09:19:47 +02004661/*
Daniel Vetter92703882012-08-09 16:46:01 +02004662 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004663 */
4664DEFINE_SPINLOCK(mchdev_lock);
4665
4666/* Global for IPS driver to get at the current i915 device. Protected by
4667 * mchdev_lock. */
4668static struct drm_i915_private *i915_mch_dev;
4669
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004670bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004671{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004672 u16 rgvswctl;
4673
Daniel Vetter92703882012-08-09 16:46:01 +02004674 assert_spin_locked(&mchdev_lock);
4675
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004676 rgvswctl = I915_READ16(MEMSWCTL);
4677 if (rgvswctl & MEMCTL_CMD_STS) {
4678 DRM_DEBUG("gpu busy, RCS change rejected\n");
4679 return false; /* still busy with another command */
4680 }
4681
4682 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4683 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4684 I915_WRITE16(MEMSWCTL, rgvswctl);
4685 POSTING_READ16(MEMSWCTL);
4686
4687 rgvswctl |= MEMCTL_CMD_STS;
4688 I915_WRITE16(MEMSWCTL, rgvswctl);
4689
4690 return true;
4691}
4692
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004693static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004694{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004695 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004696 u8 fmax, fmin, fstart, vstart;
4697
Daniel Vetter92703882012-08-09 16:46:01 +02004698 spin_lock_irq(&mchdev_lock);
4699
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004700 rgvmodectl = I915_READ(MEMMODECTL);
4701
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004702 /* Enable temp reporting */
4703 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4704 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4705
4706 /* 100ms RC evaluation intervals */
4707 I915_WRITE(RCUPEI, 100000);
4708 I915_WRITE(RCDNEI, 100000);
4709
4710 /* Set max/min thresholds to 90ms and 80ms respectively */
4711 I915_WRITE(RCBMAXAVG, 90000);
4712 I915_WRITE(RCBMINAVG, 80000);
4713
4714 I915_WRITE(MEMIHYST, 1);
4715
4716 /* Set up min, max, and cur for interrupt handling */
4717 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4718 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4719 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4720 MEMMODE_FSTART_SHIFT;
4721
Ville Syrjälä616847e2015-09-18 20:03:19 +03004722 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004723 PXVFREQ_PX_SHIFT;
4724
Daniel Vetter20e4d402012-08-08 23:35:39 +02004725 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4726 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004727
Daniel Vetter20e4d402012-08-08 23:35:39 +02004728 dev_priv->ips.max_delay = fstart;
4729 dev_priv->ips.min_delay = fmin;
4730 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004731
4732 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4733 fmax, fmin, fstart);
4734
4735 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4736
4737 /*
4738 * Interrupts will be enabled in ironlake_irq_postinstall
4739 */
4740
4741 I915_WRITE(VIDSTART, vstart);
4742 POSTING_READ(VIDSTART);
4743
4744 rgvmodectl |= MEMMODE_SWMODE_EN;
4745 I915_WRITE(MEMMODECTL, rgvmodectl);
4746
Daniel Vetter92703882012-08-09 16:46:01 +02004747 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004748 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004749 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004750
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004751 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004752
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004753 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4754 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004755 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004756 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004757 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004758
4759 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004760}
4761
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004762static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004763{
Daniel Vetter92703882012-08-09 16:46:01 +02004764 u16 rgvswctl;
4765
4766 spin_lock_irq(&mchdev_lock);
4767
4768 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004769
4770 /* Ack interrupts, disable EFC interrupt */
4771 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4772 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4773 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4774 I915_WRITE(DEIIR, DE_PCU_EVENT);
4775 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4776
4777 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004778 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004779 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004780 rgvswctl |= MEMCTL_CMD_STS;
4781 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004782 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004783
Daniel Vetter92703882012-08-09 16:46:01 +02004784 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004785}
4786
Daniel Vetteracbe9472012-07-26 11:50:05 +02004787/* There's a funny hw issue where the hw returns all 0 when reading from
4788 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4789 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4790 * all limits and the gpu stuck at whatever frequency it is at atm).
4791 */
Akash Goel74ef1172015-03-06 11:07:19 +05304792static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004793{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004794 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004795
Daniel Vetter20b46e52012-07-26 11:16:14 +02004796 /* Only set the down limit when we've reached the lowest level to avoid
4797 * getting more interrupts, otherwise leave this clear. This prevents a
4798 * race in the hw when coming out of rc6: There's a tiny window where
4799 * the hw runs at the minimal clock before selecting the desired
4800 * frequency, if the down threshold expires in that window we will not
4801 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004802 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304803 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4804 if (val <= dev_priv->rps.min_freq_softlimit)
4805 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4806 } else {
4807 limits = dev_priv->rps.max_freq_softlimit << 24;
4808 if (val <= dev_priv->rps.min_freq_softlimit)
4809 limits |= dev_priv->rps.min_freq_softlimit << 16;
4810 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004811
4812 return limits;
4813}
4814
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004815static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4816{
4817 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304818 u32 threshold_up = 0, threshold_down = 0; /* in % */
4819 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004820
4821 new_power = dev_priv->rps.power;
4822 switch (dev_priv->rps.power) {
4823 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004824 if (val > dev_priv->rps.efficient_freq + 1 &&
4825 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004826 new_power = BETWEEN;
4827 break;
4828
4829 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004830 if (val <= dev_priv->rps.efficient_freq &&
4831 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004832 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004833 else if (val >= dev_priv->rps.rp0_freq &&
4834 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004835 new_power = HIGH_POWER;
4836 break;
4837
4838 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004839 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4840 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004841 new_power = BETWEEN;
4842 break;
4843 }
4844 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004845 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004846 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004847 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004848 new_power = HIGH_POWER;
4849 if (new_power == dev_priv->rps.power)
4850 return;
4851
4852 /* Note the units here are not exactly 1us, but 1280ns. */
4853 switch (new_power) {
4854 case LOW_POWER:
4855 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304856 ei_up = 16000;
4857 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004858
4859 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304860 ei_down = 32000;
4861 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004862 break;
4863
4864 case BETWEEN:
4865 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304866 ei_up = 13000;
4867 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004868
4869 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304870 ei_down = 32000;
4871 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004872 break;
4873
4874 case HIGH_POWER:
4875 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304876 ei_up = 10000;
4877 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004878
4879 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304880 ei_down = 32000;
4881 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004882 break;
4883 }
4884
Akash Goel8a586432015-03-06 11:07:18 +05304885 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004886 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304887 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004888 GT_INTERVAL_FROM_US(dev_priv,
4889 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304890
4891 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004892 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304893 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004894 GT_INTERVAL_FROM_US(dev_priv,
4895 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304896
Chris Wilsona72b5622016-07-02 15:35:59 +01004897 I915_WRITE(GEN6_RP_CONTROL,
4898 GEN6_RP_MEDIA_TURBO |
4899 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4900 GEN6_RP_MEDIA_IS_GFX |
4901 GEN6_RP_ENABLE |
4902 GEN6_RP_UP_BUSY_AVG |
4903 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304904
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004905 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004906 dev_priv->rps.up_threshold = threshold_up;
4907 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004908 dev_priv->rps.last_adj = 0;
4909}
4910
Chris Wilson2876ce72014-03-28 08:03:34 +00004911static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4912{
4913 u32 mask = 0;
4914
4915 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004916 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004917 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004918 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004919
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004920 mask &= dev_priv->pm_rps_events;
4921
Imre Deak59d02a12014-12-19 19:33:26 +02004922 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004923}
4924
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004925/* gen6_set_rps is called to update the frequency request, but should also be
4926 * called when the range (min_delay and max_delay) is modified so that we can
4927 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004928static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004929{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304930 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004931 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304932 return;
4933
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004934 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004935 WARN_ON(val > dev_priv->rps.max_freq);
4936 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004937
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004938 /* min/max delay may still have been modified so be sure to
4939 * write the limits value.
4940 */
4941 if (val != dev_priv->rps.cur_freq) {
4942 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004943
Chris Wilsondc979972016-05-10 14:10:04 +01004944 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304945 I915_WRITE(GEN6_RPNSWREQ,
4946 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004947 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004948 I915_WRITE(GEN6_RPNSWREQ,
4949 HSW_FREQUENCY(val));
4950 else
4951 I915_WRITE(GEN6_RPNSWREQ,
4952 GEN6_FREQUENCY(val) |
4953 GEN6_OFFSET(0) |
4954 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004955 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004956
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004957 /* Make sure we continue to get interrupts
4958 * until we hit the minimum or maximum frequencies.
4959 */
Akash Goel74ef1172015-03-06 11:07:19 +05304960 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004961 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004962
Ben Widawskyd5570a72012-09-07 19:43:41 -07004963 POSTING_READ(GEN6_RPNSWREQ);
4964
Ben Widawskyb39fb292014-03-19 18:31:11 -07004965 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004966 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004967}
4968
Chris Wilsondc979972016-05-10 14:10:04 +01004969static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004970{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004971 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004972 WARN_ON(val > dev_priv->rps.max_freq);
4973 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004974
Chris Wilsondc979972016-05-10 14:10:04 +01004975 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004976 "Odd GPU freq value\n"))
4977 val &= ~1;
4978
Deepak Scd25dd52015-07-10 18:31:40 +05304979 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4980
Chris Wilson8fb55192015-04-07 16:20:28 +01004981 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004982 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004983 if (!IS_CHERRYVIEW(dev_priv))
4984 gen6_set_rps_thresholds(dev_priv, val);
4985 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004986
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004987 dev_priv->rps.cur_freq = val;
4988 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4989}
4990
Deepak Sa7f6e232015-05-09 18:04:44 +05304991/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304992 *
4993 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304994 * 1. Forcewake Media well.
4995 * 2. Request idle freq.
4996 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304997*/
4998static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4999{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005000 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305001
Chris Wilsonaed242f2015-03-18 09:48:21 +00005002 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305003 return;
5004
Deepak Sa7f6e232015-05-09 18:04:44 +05305005 /* Wake up the media well, as that takes a lot less
5006 * power than the Render well. */
5007 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005008 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305009 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305010}
5011
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005012void gen6_rps_busy(struct drm_i915_private *dev_priv)
5013{
5014 mutex_lock(&dev_priv->rps.hw_lock);
5015 if (dev_priv->rps.enabled) {
5016 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5017 gen6_rps_reset_ei(dev_priv);
5018 I915_WRITE(GEN6_PMINTRMSK,
5019 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005020
Chris Wilsonc33d2472016-07-04 08:08:36 +01005021 gen6_enable_rps_interrupts(dev_priv);
5022
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005023 /* Ensure we start at the user's desired frequency */
5024 intel_set_rps(dev_priv,
5025 clamp(dev_priv->rps.cur_freq,
5026 dev_priv->rps.min_freq_softlimit,
5027 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005028 }
5029 mutex_unlock(&dev_priv->rps.hw_lock);
5030}
5031
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005032void gen6_rps_idle(struct drm_i915_private *dev_priv)
5033{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005034 /* Flush our bottom-half so that it does not race with us
5035 * setting the idle frequency and so that it is bounded by
5036 * our rpm wakeref. And then disable the interrupts to stop any
5037 * futher RPS reclocking whilst we are asleep.
5038 */
5039 gen6_disable_rps_interrupts(dev_priv);
5040
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005041 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005042 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005043 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305044 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005045 else
Chris Wilsondc979972016-05-10 14:10:04 +01005046 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005047 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005048 I915_WRITE(GEN6_PMINTRMSK,
5049 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005050 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005051 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005052
Chris Wilson8d3afd72015-05-21 21:01:47 +01005053 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005054 while (!list_empty(&dev_priv->rps.clients))
5055 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005056 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005057}
5058
Chris Wilson1854d5c2015-04-07 16:20:32 +01005059void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005060 struct intel_rps_client *rps,
5061 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005062{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005063 /* This is intentionally racy! We peek at the state here, then
5064 * validate inside the RPS worker.
5065 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005066 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005067 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005068 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005069 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005070
Chris Wilsone61b9952015-04-27 13:41:24 +01005071 /* Force a RPS boost (and don't count it against the client) if
5072 * the GPU is severely congested.
5073 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005074 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005075 rps = NULL;
5076
Chris Wilson8d3afd72015-05-21 21:01:47 +01005077 spin_lock(&dev_priv->rps.client_lock);
5078 if (rps == NULL || list_empty(&rps->link)) {
5079 spin_lock_irq(&dev_priv->irq_lock);
5080 if (dev_priv->rps.interrupts_enabled) {
5081 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005082 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005083 }
5084 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005085
Chris Wilson2e1b8732015-04-27 13:41:22 +01005086 if (rps != NULL) {
5087 list_add(&rps->link, &dev_priv->rps.clients);
5088 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005089 } else
5090 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005091 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005092 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005093}
5094
Chris Wilsondc979972016-05-10 14:10:04 +01005095void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005096{
Chris Wilsondc979972016-05-10 14:10:04 +01005097 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5098 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005099 else
Chris Wilsondc979972016-05-10 14:10:04 +01005100 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005101}
5102
Chris Wilsondc979972016-05-10 14:10:04 +01005103static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005104{
Zhe Wang20e49362014-11-04 17:07:05 +00005105 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005106 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005107}
5108
Chris Wilsondc979972016-05-10 14:10:04 +01005109static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305110{
Akash Goel2030d682016-04-23 00:05:45 +05305111 I915_WRITE(GEN6_RP_CONTROL, 0);
5112}
5113
Chris Wilsondc979972016-05-10 14:10:04 +01005114static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005115{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005116 I915_WRITE(GEN6_RC_CONTROL, 0);
5117 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305118 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005119}
5120
Chris Wilsondc979972016-05-10 14:10:04 +01005121static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305122{
Deepak S38807742014-05-23 21:00:15 +05305123 I915_WRITE(GEN6_RC_CONTROL, 0);
5124}
5125
Chris Wilsondc979972016-05-10 14:10:04 +01005126static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005127{
Deepak S98a2e5f2014-08-18 10:35:27 -07005128 /* we're doing forcewake before Disabling RC6,
5129 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005130 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005131
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005132 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005133
Mika Kuoppala59bad942015-01-16 11:34:40 +02005134 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005135}
5136
Chris Wilsondc979972016-05-10 14:10:04 +01005137static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005138{
Chris Wilsondc979972016-05-10 14:10:04 +01005139 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005140 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5141 mode = GEN6_RC_CTL_RC6_ENABLE;
5142 else
5143 mode = 0;
5144 }
Chris Wilsondc979972016-05-10 14:10:04 +01005145 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005146 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5147 "RC6 %s RC6p %s RC6pp %s\n",
5148 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5149 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5150 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005151
5152 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005153 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5154 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005155}
5156
Chris Wilsondc979972016-05-10 14:10:04 +01005157static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305158{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005159 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305160 bool enable_rc6 = true;
5161 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005162 u32 rc_ctl;
5163 int rc_sw_target;
5164
5165 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5166 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5167 RC_SW_TARGET_STATE_SHIFT;
5168 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5169 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5170 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5171 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5172 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305173
5174 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005175 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305176 enable_rc6 = false;
5177 }
5178
5179 /*
5180 * The exact context size is not known for BXT, so assume a page size
5181 * for this check.
5182 */
5183 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005184 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5185 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5186 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005187 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305188 enable_rc6 = false;
5189 }
5190
5191 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5192 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5193 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5194 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005195 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305196 enable_rc6 = false;
5197 }
5198
Imre Deakfc619842016-06-29 19:13:55 +03005199 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5200 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5201 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5202 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5203 enable_rc6 = false;
5204 }
5205
5206 if (!I915_READ(GEN6_GFXPAUSE)) {
5207 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5208 enable_rc6 = false;
5209 }
5210
5211 if (!I915_READ(GEN8_MISC_CTRL0)) {
5212 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305213 enable_rc6 = false;
5214 }
5215
5216 return enable_rc6;
5217}
5218
Chris Wilsondc979972016-05-10 14:10:04 +01005219int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005220{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005221 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005222 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005223 return 0;
5224
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305225 if (!enable_rc6)
5226 return 0;
5227
Chris Wilsondc979972016-05-10 14:10:04 +01005228 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305229 DRM_INFO("RC6 disabled by BIOS\n");
5230 return 0;
5231 }
5232
Daniel Vetter456470e2012-08-08 23:35:40 +02005233 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005234 if (enable_rc6 >= 0) {
5235 int mask;
5236
Chris Wilsondc979972016-05-10 14:10:04 +01005237 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005238 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5239 INTEL_RC6pp_ENABLE;
5240 else
5241 mask = INTEL_RC6_ENABLE;
5242
5243 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005244 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5245 "(requested %d, valid %d)\n",
5246 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005247
5248 return enable_rc6 & mask;
5249 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005250
Chris Wilsondc979972016-05-10 14:10:04 +01005251 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005252 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005253
5254 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005255}
5256
Chris Wilsondc979972016-05-10 14:10:04 +01005257static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005258{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005259 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005260
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005261 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005262 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005263 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005264 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5265 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5266 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5267 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005268 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005269 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5270 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5271 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5272 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005273 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005274 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005275
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005276 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005277 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5278 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005279 u32 ddcc_status = 0;
5280
5281 if (sandybridge_pcode_read(dev_priv,
5282 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5283 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005284 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005285 clamp_t(u8,
5286 ((ddcc_status >> 8) & 0xff),
5287 dev_priv->rps.min_freq,
5288 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005289 }
5290
Chris Wilsondc979972016-05-10 14:10:04 +01005291 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305292 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005293 * the natural hardware unit for SKL
5294 */
Akash Goelc5e06882015-06-29 14:50:19 +05305295 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5296 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5297 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5298 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5299 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5300 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005301}
5302
Chris Wilson3a45b052016-07-13 09:10:32 +01005303static void reset_rps(struct drm_i915_private *dev_priv,
5304 void (*set)(struct drm_i915_private *, u8))
5305{
5306 u8 freq = dev_priv->rps.cur_freq;
5307
5308 /* force a reset */
5309 dev_priv->rps.power = -1;
5310 dev_priv->rps.cur_freq = -1;
5311
5312 set(dev_priv, freq);
5313}
5314
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005315/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005316static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005317{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005318 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5319
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305320 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005321 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305322 /*
5323 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5324 * clear out the Control register just to avoid inconsitency
5325 * with debugfs interface, which will show Turbo as enabled
5326 * only and that is not expected by the User after adding the
5327 * WaGsvDisableTurbo. Apart from this there is no problem even
5328 * if the Turbo is left enabled in the Control register, as the
5329 * Up/Down interrupts would remain masked.
5330 */
Chris Wilsondc979972016-05-10 14:10:04 +01005331 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305332 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5333 return;
5334 }
5335
Akash Goel0beb0592015-03-06 11:07:20 +05305336 /* Program defaults and thresholds for RPS*/
5337 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5338 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005339
Akash Goel0beb0592015-03-06 11:07:20 +05305340 /* 1 second timeout*/
5341 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5342 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5343
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005344 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005345
Akash Goel0beb0592015-03-06 11:07:20 +05305346 /* Leaning on the below call to gen6_set_rps to program/setup the
5347 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5348 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005349 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005350
5351 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5352}
5353
Chris Wilsondc979972016-05-10 14:10:04 +01005354static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005355{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005356 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305357 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005358 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005359
5360 /* 1a: Software RC state - RC0 */
5361 I915_WRITE(GEN6_RC_STATE, 0);
5362
5363 /* 1b: Get forcewake during program sequence. Although the driver
5364 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005365 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005366
5367 /* 2a: Disable RC states. */
5368 I915_WRITE(GEN6_RC_CONTROL, 0);
5369
5370 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305371
5372 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005373 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305374 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5375 else
5376 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005377 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5378 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305379 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005380 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305381
Dave Gordon1a3d1892016-05-13 15:36:30 +01005382 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305383 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5384
Zhe Wang20e49362014-11-04 17:07:05 +00005385 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005386
Zhe Wang38c23522015-01-20 12:23:04 +00005387 /* 2c: Program Coarse Power Gating Policies. */
5388 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5389 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5390
Zhe Wang20e49362014-11-04 17:07:05 +00005391 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005392 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005393 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005394 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005395 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005396 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305397 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305398 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5399 GEN7_RC_CTL_TO_MODE |
5400 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305401 } else {
5402 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305403 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5404 GEN6_RC_CTL_EI_MODE(1) |
5405 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305406 }
Zhe Wang20e49362014-11-04 17:07:05 +00005407
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305408 /*
5409 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305410 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305411 */
Chris Wilsondc979972016-05-10 14:10:04 +01005412 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305413 I915_WRITE(GEN9_PG_ENABLE, 0);
5414 else
5415 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5416 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005417
Mika Kuoppala59bad942015-01-16 11:34:40 +02005418 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005419}
5420
Chris Wilsondc979972016-05-10 14:10:04 +01005421static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005422{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005423 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305424 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005425 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005426
5427 /* 1a: Software RC state - RC0 */
5428 I915_WRITE(GEN6_RC_STATE, 0);
5429
5430 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5431 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005432 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005433
5434 /* 2a: Disable RC states. */
5435 I915_WRITE(GEN6_RC_CONTROL, 0);
5436
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005437 /* 2b: Program RC6 thresholds.*/
5438 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5439 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5440 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305441 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005442 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005443 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005444 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005445 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5446 else
5447 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005448
5449 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005450 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005451 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005452 intel_print_rc6_info(dev_priv, rc6_mask);
5453 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005454 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5455 GEN7_RC_CTL_TO_MODE |
5456 rc6_mask);
5457 else
5458 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5459 GEN6_RC_CTL_EI_MODE(1) |
5460 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005461
5462 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005463 I915_WRITE(GEN6_RPNSWREQ,
5464 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5465 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5466 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005467 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5468 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005469
Daniel Vetter7526ed72014-09-29 15:07:19 +02005470 /* Docs recommend 900MHz, and 300 MHz respectively */
5471 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5472 dev_priv->rps.max_freq_softlimit << 24 |
5473 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005474
Daniel Vetter7526ed72014-09-29 15:07:19 +02005475 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5476 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5477 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5478 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005479
Daniel Vetter7526ed72014-09-29 15:07:19 +02005480 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005481
5482 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005483 I915_WRITE(GEN6_RP_CONTROL,
5484 GEN6_RP_MEDIA_TURBO |
5485 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5486 GEN6_RP_MEDIA_IS_GFX |
5487 GEN6_RP_ENABLE |
5488 GEN6_RP_UP_BUSY_AVG |
5489 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005490
Daniel Vetter7526ed72014-09-29 15:07:19 +02005491 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005492
Chris Wilson3a45b052016-07-13 09:10:32 +01005493 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005494
Mika Kuoppala59bad942015-01-16 11:34:40 +02005495 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005496}
5497
Chris Wilsondc979972016-05-10 14:10:04 +01005498static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005499{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005500 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305501 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005502 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005503 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005504 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005505 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005506
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005507 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005508
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005509 /* Here begins a magic sequence of register writes to enable
5510 * auto-downclocking.
5511 *
5512 * Perhaps there might be some value in exposing these to
5513 * userspace...
5514 */
5515 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005516
5517 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005518 gtfifodbg = I915_READ(GTFIFODBG);
5519 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005520 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5521 I915_WRITE(GTFIFODBG, gtfifodbg);
5522 }
5523
Mika Kuoppala59bad942015-01-16 11:34:40 +02005524 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005525
5526 /* disable the counters and set deterministic thresholds */
5527 I915_WRITE(GEN6_RC_CONTROL, 0);
5528
5529 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5530 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5531 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5532 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5533 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5534
Akash Goel3b3f1652016-10-13 22:44:48 +05305535 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005536 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005537
5538 I915_WRITE(GEN6_RC_SLEEP, 0);
5539 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005540 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005541 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5542 else
5543 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005544 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005545 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5546
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005547 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005548 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005549 if (rc6_mode & INTEL_RC6_ENABLE)
5550 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5551
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005552 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005553 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005554 if (rc6_mode & INTEL_RC6p_ENABLE)
5555 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005556
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005557 if (rc6_mode & INTEL_RC6pp_ENABLE)
5558 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5559 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005560
Chris Wilsondc979972016-05-10 14:10:04 +01005561 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005562
5563 I915_WRITE(GEN6_RC_CONTROL,
5564 rc6_mask |
5565 GEN6_RC_CTL_EI_MODE(1) |
5566 GEN6_RC_CTL_HW_ENABLE);
5567
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005568 /* Power down if completely idle for over 50ms */
5569 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005570 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005571
Chris Wilson3a45b052016-07-13 09:10:32 +01005572 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005573
Ben Widawsky31643d52012-09-26 10:34:01 -07005574 rc6vids = 0;
5575 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005576 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005577 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005578 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005579 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5580 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5581 rc6vids &= 0xffff00;
5582 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5583 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5584 if (ret)
5585 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5586 }
5587
Mika Kuoppala59bad942015-01-16 11:34:40 +02005588 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005589}
5590
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005591static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005592{
5593 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005594 unsigned int gpu_freq;
5595 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305596 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005597 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005598 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005599
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005600 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005601
Ben Widawskyeda79642013-10-07 17:15:48 -03005602 policy = cpufreq_cpu_get(0);
5603 if (policy) {
5604 max_ia_freq = policy->cpuinfo.max_freq;
5605 cpufreq_cpu_put(policy);
5606 } else {
5607 /*
5608 * Default to measured freq if none found, PCU will ensure we
5609 * don't go over
5610 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005611 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005612 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005613
5614 /* Convert from kHz to MHz */
5615 max_ia_freq /= 1000;
5616
Ben Widawsky153b4b952013-10-22 22:05:09 -07005617 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005618 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5619 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005620
Chris Wilsondc979972016-05-10 14:10:04 +01005621 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305622 /* Convert GT frequency to 50 HZ units */
5623 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5624 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5625 } else {
5626 min_gpu_freq = dev_priv->rps.min_freq;
5627 max_gpu_freq = dev_priv->rps.max_freq;
5628 }
5629
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005630 /*
5631 * For each potential GPU frequency, load a ring frequency we'd like
5632 * to use for memory access. We do this by specifying the IA frequency
5633 * the PCU should use as a reference to determine the ring frequency.
5634 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305635 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5636 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005637 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005638
Chris Wilsondc979972016-05-10 14:10:04 +01005639 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305640 /*
5641 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5642 * No floor required for ring frequency on SKL.
5643 */
5644 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005645 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005646 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5647 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005648 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005649 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005650 ring_freq = max(min_ring_freq, ring_freq);
5651 /* leave ia_freq as the default, chosen by cpufreq */
5652 } else {
5653 /* On older processors, there is no separate ring
5654 * clock domain, so in order to boost the bandwidth
5655 * of the ring, we need to upclock the CPU (ia_freq).
5656 *
5657 * For GPU frequencies less than 750MHz,
5658 * just use the lowest ring freq.
5659 */
5660 if (gpu_freq < min_freq)
5661 ia_freq = 800;
5662 else
5663 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5664 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5665 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005666
Ben Widawsky42c05262012-09-26 10:34:00 -07005667 sandybridge_pcode_write(dev_priv,
5668 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005669 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5670 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5671 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005672 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005673}
5674
Ville Syrjälä03af2042014-06-28 02:03:53 +03005675static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305676{
5677 u32 val, rp0;
5678
Jani Nikula5b5929c2015-10-07 11:17:46 +03005679 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305680
Imre Deak43b67992016-08-31 19:13:02 +03005681 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005682 case 8:
5683 /* (2 * 4) config */
5684 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5685 break;
5686 case 12:
5687 /* (2 * 6) config */
5688 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5689 break;
5690 case 16:
5691 /* (2 * 8) config */
5692 default:
5693 /* Setting (2 * 8) Min RP0 for any other combination */
5694 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5695 break;
Deepak S095acd52015-01-17 11:05:59 +05305696 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005697
5698 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5699
Deepak S2b6b3a02014-05-27 15:59:30 +05305700 return rp0;
5701}
5702
5703static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5704{
5705 u32 val, rpe;
5706
5707 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5708 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5709
5710 return rpe;
5711}
5712
Deepak S7707df42014-07-12 18:46:14 +05305713static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5714{
5715 u32 val, rp1;
5716
Jani Nikula5b5929c2015-10-07 11:17:46 +03005717 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5718 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5719
Deepak S7707df42014-07-12 18:46:14 +05305720 return rp1;
5721}
5722
Deepak Sf8f2b002014-07-10 13:16:21 +05305723static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5724{
5725 u32 val, rp1;
5726
5727 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5728
5729 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5730
5731 return rp1;
5732}
5733
Ville Syrjälä03af2042014-06-28 02:03:53 +03005734static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005735{
5736 u32 val, rp0;
5737
Jani Nikula64936252013-05-22 15:36:20 +03005738 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005739
5740 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5741 /* Clamp to max */
5742 rp0 = min_t(u32, rp0, 0xea);
5743
5744 return rp0;
5745}
5746
5747static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5748{
5749 u32 val, rpe;
5750
Jani Nikula64936252013-05-22 15:36:20 +03005751 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005752 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005753 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005754 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5755
5756 return rpe;
5757}
5758
Ville Syrjälä03af2042014-06-28 02:03:53 +03005759static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005760{
Imre Deak36146032014-12-04 18:39:35 +02005761 u32 val;
5762
5763 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5764 /*
5765 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5766 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5767 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5768 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5769 * to make sure it matches what Punit accepts.
5770 */
5771 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005772}
5773
Imre Deakae484342014-03-31 15:10:44 +03005774/* Check that the pctx buffer wasn't move under us. */
5775static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5776{
5777 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5778
5779 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5780 dev_priv->vlv_pctx->stolen->start);
5781}
5782
Deepak S38807742014-05-23 21:00:15 +05305783
5784/* Check that the pcbr address is not empty. */
5785static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5786{
5787 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5788
5789 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5790}
5791
Chris Wilsondc979972016-05-10 14:10:04 +01005792static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305793{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005794 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005795 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305796 u32 pcbr;
5797 int pctx_size = 32*1024;
5798
Deepak S38807742014-05-23 21:00:15 +05305799 pcbr = I915_READ(VLV_PCBR);
5800 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005801 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305802 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005803 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305804
5805 pctx_paddr = (paddr & (~4095));
5806 I915_WRITE(VLV_PCBR, pctx_paddr);
5807 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005808
5809 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305810}
5811
Chris Wilsondc979972016-05-10 14:10:04 +01005812static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005813{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005814 struct drm_i915_gem_object *pctx;
5815 unsigned long pctx_paddr;
5816 u32 pcbr;
5817 int pctx_size = 24*1024;
5818
5819 pcbr = I915_READ(VLV_PCBR);
5820 if (pcbr) {
5821 /* BIOS set it up already, grab the pre-alloc'd space */
5822 int pcbr_offset;
5823
5824 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005825 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005826 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005827 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005828 pctx_size);
5829 goto out;
5830 }
5831
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005832 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5833
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005834 /*
5835 * From the Gunit register HAS:
5836 * The Gfx driver is expected to program this register and ensure
5837 * proper allocation within Gfx stolen memory. For example, this
5838 * register should be programmed such than the PCBR range does not
5839 * overlap with other ranges, such as the frame buffer, protected
5840 * memory, or any other relevant ranges.
5841 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005842 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005843 if (!pctx) {
5844 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005845 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005846 }
5847
5848 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5849 I915_WRITE(VLV_PCBR, pctx_paddr);
5850
5851out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005852 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005853 dev_priv->vlv_pctx = pctx;
5854}
5855
Chris Wilsondc979972016-05-10 14:10:04 +01005856static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005857{
Imre Deakae484342014-03-31 15:10:44 +03005858 if (WARN_ON(!dev_priv->vlv_pctx))
5859 return;
5860
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005861 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005862 dev_priv->vlv_pctx = NULL;
5863}
5864
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005865static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5866{
5867 dev_priv->rps.gpll_ref_freq =
5868 vlv_get_cck_clock(dev_priv, "GPLL ref",
5869 CCK_GPLL_CLOCK_CONTROL,
5870 dev_priv->czclk_freq);
5871
5872 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5873 dev_priv->rps.gpll_ref_freq);
5874}
5875
Chris Wilsondc979972016-05-10 14:10:04 +01005876static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005877{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005878 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005879
Chris Wilsondc979972016-05-10 14:10:04 +01005880 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005881
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005882 vlv_init_gpll_ref_freq(dev_priv);
5883
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005884 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5885 switch ((val >> 6) & 3) {
5886 case 0:
5887 case 1:
5888 dev_priv->mem_freq = 800;
5889 break;
5890 case 2:
5891 dev_priv->mem_freq = 1066;
5892 break;
5893 case 3:
5894 dev_priv->mem_freq = 1333;
5895 break;
5896 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005897 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005898
Imre Deak4e805192014-04-14 20:24:41 +03005899 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5900 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5901 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005902 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005903 dev_priv->rps.max_freq);
5904
5905 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5906 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005907 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005908 dev_priv->rps.efficient_freq);
5909
Deepak Sf8f2b002014-07-10 13:16:21 +05305910 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5911 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005912 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305913 dev_priv->rps.rp1_freq);
5914
Imre Deak4e805192014-04-14 20:24:41 +03005915 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5916 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005917 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005918 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005919}
5920
Chris Wilsondc979972016-05-10 14:10:04 +01005921static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305922{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005923 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305924
Chris Wilsondc979972016-05-10 14:10:04 +01005925 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305926
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005927 vlv_init_gpll_ref_freq(dev_priv);
5928
Ville Syrjäläa5805162015-05-26 20:42:30 +03005929 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005930 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005931 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005932
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005933 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005934 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005935 dev_priv->mem_freq = 2000;
5936 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005937 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005938 dev_priv->mem_freq = 1600;
5939 break;
5940 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005941 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005942
Deepak S2b6b3a02014-05-27 15:59:30 +05305943 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5944 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5945 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005946 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305947 dev_priv->rps.max_freq);
5948
5949 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5950 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005951 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305952 dev_priv->rps.efficient_freq);
5953
Deepak S7707df42014-07-12 18:46:14 +05305954 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5955 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005956 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305957 dev_priv->rps.rp1_freq);
5958
Deepak S5b7c91b2015-05-09 18:15:46 +05305959 /* PUnit validated range is only [RPe, RP0] */
5960 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305961 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005962 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305963 dev_priv->rps.min_freq);
5964
Ville Syrjälä1c147622014-08-18 14:42:43 +03005965 WARN_ONCE((dev_priv->rps.max_freq |
5966 dev_priv->rps.efficient_freq |
5967 dev_priv->rps.rp1_freq |
5968 dev_priv->rps.min_freq) & 1,
5969 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305970}
5971
Chris Wilsondc979972016-05-10 14:10:04 +01005972static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005973{
Chris Wilsondc979972016-05-10 14:10:04 +01005974 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005975}
5976
Chris Wilsondc979972016-05-10 14:10:04 +01005977static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305978{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005979 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305980 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305981 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305982
5983 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5984
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005985 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5986 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305987 if (gtfifodbg) {
5988 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5989 gtfifodbg);
5990 I915_WRITE(GTFIFODBG, gtfifodbg);
5991 }
5992
5993 cherryview_check_pctx(dev_priv);
5994
5995 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5996 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005997 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305998
Ville Syrjälä160614a2015-01-19 13:50:47 +02005999 /* Disable RC states. */
6000 I915_WRITE(GEN6_RC_CONTROL, 0);
6001
Deepak S38807742014-05-23 21:00:15 +05306002 /* 2a: Program RC6 thresholds.*/
6003 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6004 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6005 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6006
Akash Goel3b3f1652016-10-13 22:44:48 +05306007 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006008 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306009 I915_WRITE(GEN6_RC_SLEEP, 0);
6010
Deepak Sf4f71c72015-03-28 15:23:35 +05306011 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6012 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306013
6014 /* allows RC6 residency counter to work */
6015 I915_WRITE(VLV_COUNTER_CONTROL,
6016 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6017 VLV_MEDIA_RC6_COUNT_EN |
6018 VLV_RENDER_RC6_COUNT_EN));
6019
6020 /* For now we assume BIOS is allocating and populating the PCBR */
6021 pcbr = I915_READ(VLV_PCBR);
6022
Deepak S38807742014-05-23 21:00:15 +05306023 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006024 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6025 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006026 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306027
6028 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6029
Deepak S2b6b3a02014-05-27 15:59:30 +05306030 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006031 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306032 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6033 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6034 I915_WRITE(GEN6_RP_UP_EI, 66000);
6035 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6036
6037 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6038
6039 /* 5: Enable RPS */
6040 I915_WRITE(GEN6_RP_CONTROL,
6041 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006042 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306043 GEN6_RP_ENABLE |
6044 GEN6_RP_UP_BUSY_AVG |
6045 GEN6_RP_DOWN_IDLE_AVG);
6046
Deepak S3ef62342015-04-29 08:36:24 +05306047 /* Setting Fixed Bias */
6048 val = VLV_OVERRIDE_EN |
6049 VLV_SOC_TDP_EN |
6050 CHV_BIAS_CPU_50_SOC_50;
6051 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6052
Deepak S2b6b3a02014-05-27 15:59:30 +05306053 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6054
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006055 /* RPS code assumes GPLL is used */
6056 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6057
Jani Nikula742f4912015-09-03 11:16:09 +03006058 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306059 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6060
Chris Wilson3a45b052016-07-13 09:10:32 +01006061 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306062
Mika Kuoppala59bad942015-01-16 11:34:40 +02006063 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306064}
6065
Chris Wilsondc979972016-05-10 14:10:04 +01006066static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006067{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006068 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306069 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006070 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006071
6072 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6073
Imre Deakae484342014-03-31 15:10:44 +03006074 valleyview_check_pctx(dev_priv);
6075
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006076 gtfifodbg = I915_READ(GTFIFODBG);
6077 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006078 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6079 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006080 I915_WRITE(GTFIFODBG, gtfifodbg);
6081 }
6082
Deepak Sc8d9a592013-11-23 14:55:42 +05306083 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006084 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006085
Ville Syrjälä160614a2015-01-19 13:50:47 +02006086 /* Disable RC states. */
6087 I915_WRITE(GEN6_RC_CONTROL, 0);
6088
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006089 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006090 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6091 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6092 I915_WRITE(GEN6_RP_UP_EI, 66000);
6093 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6094
6095 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6096
6097 I915_WRITE(GEN6_RP_CONTROL,
6098 GEN6_RP_MEDIA_TURBO |
6099 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6100 GEN6_RP_MEDIA_IS_GFX |
6101 GEN6_RP_ENABLE |
6102 GEN6_RP_UP_BUSY_AVG |
6103 GEN6_RP_DOWN_IDLE_CONT);
6104
6105 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6106 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6107 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6108
Akash Goel3b3f1652016-10-13 22:44:48 +05306109 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006110 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006111
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006112 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006113
6114 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006115 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006116 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6117 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006118 VLV_MEDIA_RC6_COUNT_EN |
6119 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006120
Chris Wilsondc979972016-05-10 14:10:04 +01006121 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006122 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006123
Chris Wilsondc979972016-05-10 14:10:04 +01006124 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006125
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006126 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006127
Deepak S3ef62342015-04-29 08:36:24 +05306128 /* Setting Fixed Bias */
6129 val = VLV_OVERRIDE_EN |
6130 VLV_SOC_TDP_EN |
6131 VLV_BIAS_CPU_125_SOC_875;
6132 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6133
Jani Nikula64936252013-05-22 15:36:20 +03006134 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006135
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006136 /* RPS code assumes GPLL is used */
6137 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6138
Jani Nikula742f4912015-09-03 11:16:09 +03006139 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006140 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6141
Chris Wilson3a45b052016-07-13 09:10:32 +01006142 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006143
Mika Kuoppala59bad942015-01-16 11:34:40 +02006144 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006145}
6146
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006147static unsigned long intel_pxfreq(u32 vidfreq)
6148{
6149 unsigned long freq;
6150 int div = (vidfreq & 0x3f0000) >> 16;
6151 int post = (vidfreq & 0x3000) >> 12;
6152 int pre = (vidfreq & 0x7);
6153
6154 if (!pre)
6155 return 0;
6156
6157 freq = ((div * 133333) / ((1<<post) * pre));
6158
6159 return freq;
6160}
6161
Daniel Vettereb48eb02012-04-26 23:28:12 +02006162static const struct cparams {
6163 u16 i;
6164 u16 t;
6165 u16 m;
6166 u16 c;
6167} cparams[] = {
6168 { 1, 1333, 301, 28664 },
6169 { 1, 1066, 294, 24460 },
6170 { 1, 800, 294, 25192 },
6171 { 0, 1333, 276, 27605 },
6172 { 0, 1066, 276, 27605 },
6173 { 0, 800, 231, 23784 },
6174};
6175
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006176static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006177{
6178 u64 total_count, diff, ret;
6179 u32 count1, count2, count3, m = 0, c = 0;
6180 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6181 int i;
6182
Daniel Vetter02d71952012-08-09 16:44:54 +02006183 assert_spin_locked(&mchdev_lock);
6184
Daniel Vetter20e4d402012-08-08 23:35:39 +02006185 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006186
6187 /* Prevent division-by-zero if we are asking too fast.
6188 * Also, we don't get interesting results if we are polling
6189 * faster than once in 10ms, so just return the saved value
6190 * in such cases.
6191 */
6192 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006193 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006194
6195 count1 = I915_READ(DMIEC);
6196 count2 = I915_READ(DDREC);
6197 count3 = I915_READ(CSIEC);
6198
6199 total_count = count1 + count2 + count3;
6200
6201 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006202 if (total_count < dev_priv->ips.last_count1) {
6203 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006204 diff += total_count;
6205 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006206 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006207 }
6208
6209 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006210 if (cparams[i].i == dev_priv->ips.c_m &&
6211 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006212 m = cparams[i].m;
6213 c = cparams[i].c;
6214 break;
6215 }
6216 }
6217
6218 diff = div_u64(diff, diff1);
6219 ret = ((m * diff) + c);
6220 ret = div_u64(ret, 10);
6221
Daniel Vetter20e4d402012-08-08 23:35:39 +02006222 dev_priv->ips.last_count1 = total_count;
6223 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006224
Daniel Vetter20e4d402012-08-08 23:35:39 +02006225 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006226
6227 return ret;
6228}
6229
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006230unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6231{
6232 unsigned long val;
6233
Chris Wilsondc979972016-05-10 14:10:04 +01006234 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006235 return 0;
6236
6237 spin_lock_irq(&mchdev_lock);
6238
6239 val = __i915_chipset_val(dev_priv);
6240
6241 spin_unlock_irq(&mchdev_lock);
6242
6243 return val;
6244}
6245
Daniel Vettereb48eb02012-04-26 23:28:12 +02006246unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6247{
6248 unsigned long m, x, b;
6249 u32 tsfs;
6250
6251 tsfs = I915_READ(TSFS);
6252
6253 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6254 x = I915_READ8(TR1);
6255
6256 b = tsfs & TSFS_INTR_MASK;
6257
6258 return ((m * x) / 127) - b;
6259}
6260
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006261static int _pxvid_to_vd(u8 pxvid)
6262{
6263 if (pxvid == 0)
6264 return 0;
6265
6266 if (pxvid >= 8 && pxvid < 31)
6267 pxvid = 31;
6268
6269 return (pxvid + 2) * 125;
6270}
6271
6272static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006273{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006274 const int vd = _pxvid_to_vd(pxvid);
6275 const int vm = vd - 1125;
6276
Chris Wilsondc979972016-05-10 14:10:04 +01006277 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006278 return vm > 0 ? vm : 0;
6279
6280 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006281}
6282
Daniel Vetter02d71952012-08-09 16:44:54 +02006283static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006284{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006285 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006286 u32 count;
6287
Daniel Vetter02d71952012-08-09 16:44:54 +02006288 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006289
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006290 now = ktime_get_raw_ns();
6291 diffms = now - dev_priv->ips.last_time2;
6292 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006293
6294 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006295 if (!diffms)
6296 return;
6297
6298 count = I915_READ(GFXEC);
6299
Daniel Vetter20e4d402012-08-08 23:35:39 +02006300 if (count < dev_priv->ips.last_count2) {
6301 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006302 diff += count;
6303 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006304 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006305 }
6306
Daniel Vetter20e4d402012-08-08 23:35:39 +02006307 dev_priv->ips.last_count2 = count;
6308 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006309
6310 /* More magic constants... */
6311 diff = diff * 1181;
6312 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006313 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314}
6315
Daniel Vetter02d71952012-08-09 16:44:54 +02006316void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6317{
Chris Wilsondc979972016-05-10 14:10:04 +01006318 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006319 return;
6320
Daniel Vetter92703882012-08-09 16:46:01 +02006321 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006322
6323 __i915_update_gfx_val(dev_priv);
6324
Daniel Vetter92703882012-08-09 16:46:01 +02006325 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006326}
6327
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006328static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006329{
6330 unsigned long t, corr, state1, corr2, state2;
6331 u32 pxvid, ext_v;
6332
Daniel Vetter02d71952012-08-09 16:44:54 +02006333 assert_spin_locked(&mchdev_lock);
6334
Ville Syrjälä616847e2015-09-18 20:03:19 +03006335 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006336 pxvid = (pxvid >> 24) & 0x7f;
6337 ext_v = pvid_to_extvid(dev_priv, pxvid);
6338
6339 state1 = ext_v;
6340
6341 t = i915_mch_val(dev_priv);
6342
6343 /* Revel in the empirically derived constants */
6344
6345 /* Correction factor in 1/100000 units */
6346 if (t > 80)
6347 corr = ((t * 2349) + 135940);
6348 else if (t >= 50)
6349 corr = ((t * 964) + 29317);
6350 else /* < 50 */
6351 corr = ((t * 301) + 1004);
6352
6353 corr = corr * ((150142 * state1) / 10000 - 78642);
6354 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006355 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006356
6357 state2 = (corr2 * state1) / 10000;
6358 state2 /= 100; /* convert to mW */
6359
Daniel Vetter02d71952012-08-09 16:44:54 +02006360 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006361
Daniel Vetter20e4d402012-08-08 23:35:39 +02006362 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006363}
6364
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006365unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6366{
6367 unsigned long val;
6368
Chris Wilsondc979972016-05-10 14:10:04 +01006369 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006370 return 0;
6371
6372 spin_lock_irq(&mchdev_lock);
6373
6374 val = __i915_gfx_val(dev_priv);
6375
6376 spin_unlock_irq(&mchdev_lock);
6377
6378 return val;
6379}
6380
Daniel Vettereb48eb02012-04-26 23:28:12 +02006381/**
6382 * i915_read_mch_val - return value for IPS use
6383 *
6384 * Calculate and return a value for the IPS driver to use when deciding whether
6385 * we have thermal and power headroom to increase CPU or GPU power budget.
6386 */
6387unsigned long i915_read_mch_val(void)
6388{
6389 struct drm_i915_private *dev_priv;
6390 unsigned long chipset_val, graphics_val, ret = 0;
6391
Daniel Vetter92703882012-08-09 16:46:01 +02006392 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006393 if (!i915_mch_dev)
6394 goto out_unlock;
6395 dev_priv = i915_mch_dev;
6396
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006397 chipset_val = __i915_chipset_val(dev_priv);
6398 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006399
6400 ret = chipset_val + graphics_val;
6401
6402out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006403 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006404
6405 return ret;
6406}
6407EXPORT_SYMBOL_GPL(i915_read_mch_val);
6408
6409/**
6410 * i915_gpu_raise - raise GPU frequency limit
6411 *
6412 * Raise the limit; IPS indicates we have thermal headroom.
6413 */
6414bool i915_gpu_raise(void)
6415{
6416 struct drm_i915_private *dev_priv;
6417 bool ret = true;
6418
Daniel Vetter92703882012-08-09 16:46:01 +02006419 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006420 if (!i915_mch_dev) {
6421 ret = false;
6422 goto out_unlock;
6423 }
6424 dev_priv = i915_mch_dev;
6425
Daniel Vetter20e4d402012-08-08 23:35:39 +02006426 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6427 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006428
6429out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006430 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006431
6432 return ret;
6433}
6434EXPORT_SYMBOL_GPL(i915_gpu_raise);
6435
6436/**
6437 * i915_gpu_lower - lower GPU frequency limit
6438 *
6439 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6440 * frequency maximum.
6441 */
6442bool i915_gpu_lower(void)
6443{
6444 struct drm_i915_private *dev_priv;
6445 bool ret = true;
6446
Daniel Vetter92703882012-08-09 16:46:01 +02006447 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006448 if (!i915_mch_dev) {
6449 ret = false;
6450 goto out_unlock;
6451 }
6452 dev_priv = i915_mch_dev;
6453
Daniel Vetter20e4d402012-08-08 23:35:39 +02006454 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6455 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006456
6457out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006458 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006459
6460 return ret;
6461}
6462EXPORT_SYMBOL_GPL(i915_gpu_lower);
6463
6464/**
6465 * i915_gpu_busy - indicate GPU business to IPS
6466 *
6467 * Tell the IPS driver whether or not the GPU is busy.
6468 */
6469bool i915_gpu_busy(void)
6470{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006471 bool ret = false;
6472
Daniel Vetter92703882012-08-09 16:46:01 +02006473 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006474 if (i915_mch_dev)
6475 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006476 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006477
6478 return ret;
6479}
6480EXPORT_SYMBOL_GPL(i915_gpu_busy);
6481
6482/**
6483 * i915_gpu_turbo_disable - disable graphics turbo
6484 *
6485 * Disable graphics turbo by resetting the max frequency and setting the
6486 * current frequency to the default.
6487 */
6488bool i915_gpu_turbo_disable(void)
6489{
6490 struct drm_i915_private *dev_priv;
6491 bool ret = true;
6492
Daniel Vetter92703882012-08-09 16:46:01 +02006493 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006494 if (!i915_mch_dev) {
6495 ret = false;
6496 goto out_unlock;
6497 }
6498 dev_priv = i915_mch_dev;
6499
Daniel Vetter20e4d402012-08-08 23:35:39 +02006500 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006501
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006502 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006503 ret = false;
6504
6505out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006506 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006507
6508 return ret;
6509}
6510EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6511
6512/**
6513 * Tells the intel_ips driver that the i915 driver is now loaded, if
6514 * IPS got loaded first.
6515 *
6516 * This awkward dance is so that neither module has to depend on the
6517 * other in order for IPS to do the appropriate communication of
6518 * GPU turbo limits to i915.
6519 */
6520static void
6521ips_ping_for_i915_load(void)
6522{
6523 void (*link)(void);
6524
6525 link = symbol_get(ips_link_to_i915_driver);
6526 if (link) {
6527 link();
6528 symbol_put(ips_link_to_i915_driver);
6529 }
6530}
6531
6532void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6533{
Daniel Vetter02d71952012-08-09 16:44:54 +02006534 /* We only register the i915 ips part with intel-ips once everything is
6535 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006536 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006537 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006538 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006539
6540 ips_ping_for_i915_load();
6541}
6542
6543void intel_gpu_ips_teardown(void)
6544{
Daniel Vetter92703882012-08-09 16:46:01 +02006545 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006546 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006547 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006548}
Deepak S76c3552f2014-01-30 23:08:16 +05306549
Chris Wilsondc979972016-05-10 14:10:04 +01006550static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006551{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006552 u32 lcfuse;
6553 u8 pxw[16];
6554 int i;
6555
6556 /* Disable to program */
6557 I915_WRITE(ECR, 0);
6558 POSTING_READ(ECR);
6559
6560 /* Program energy weights for various events */
6561 I915_WRITE(SDEW, 0x15040d00);
6562 I915_WRITE(CSIEW0, 0x007f0000);
6563 I915_WRITE(CSIEW1, 0x1e220004);
6564 I915_WRITE(CSIEW2, 0x04000004);
6565
6566 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006567 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006568 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006569 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006570
6571 /* Program P-state weights to account for frequency power adjustment */
6572 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006573 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006574 unsigned long freq = intel_pxfreq(pxvidfreq);
6575 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6576 PXVFREQ_PX_SHIFT;
6577 unsigned long val;
6578
6579 val = vid * vid;
6580 val *= (freq / 1000);
6581 val *= 255;
6582 val /= (127*127*900);
6583 if (val > 0xff)
6584 DRM_ERROR("bad pxval: %ld\n", val);
6585 pxw[i] = val;
6586 }
6587 /* Render standby states get 0 weight */
6588 pxw[14] = 0;
6589 pxw[15] = 0;
6590
6591 for (i = 0; i < 4; i++) {
6592 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6593 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006594 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006595 }
6596
6597 /* Adjust magic regs to magic values (more experimental results) */
6598 I915_WRITE(OGW0, 0);
6599 I915_WRITE(OGW1, 0);
6600 I915_WRITE(EG0, 0x00007f00);
6601 I915_WRITE(EG1, 0x0000000e);
6602 I915_WRITE(EG2, 0x000e0000);
6603 I915_WRITE(EG3, 0x68000300);
6604 I915_WRITE(EG4, 0x42000000);
6605 I915_WRITE(EG5, 0x00140031);
6606 I915_WRITE(EG6, 0);
6607 I915_WRITE(EG7, 0);
6608
6609 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006610 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006611
6612 /* Enable PMON + select events */
6613 I915_WRITE(ECR, 0x80000019);
6614
6615 lcfuse = I915_READ(LCFUSE02);
6616
Daniel Vetter20e4d402012-08-08 23:35:39 +02006617 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006618}
6619
Chris Wilsondc979972016-05-10 14:10:04 +01006620void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006621{
Imre Deakb268c692015-12-15 20:10:31 +02006622 /*
6623 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6624 * requirement.
6625 */
6626 if (!i915.enable_rc6) {
6627 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6628 intel_runtime_pm_get(dev_priv);
6629 }
Imre Deake6069ca2014-04-18 16:01:02 +03006630
Chris Wilsonb5163db2016-08-10 13:58:24 +01006631 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006632 mutex_lock(&dev_priv->rps.hw_lock);
6633
6634 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006635 if (IS_CHERRYVIEW(dev_priv))
6636 cherryview_init_gt_powersave(dev_priv);
6637 else if (IS_VALLEYVIEW(dev_priv))
6638 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006639 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006640 gen6_init_rps_frequencies(dev_priv);
6641
6642 /* Derive initial user preferences/limits from the hardware limits */
6643 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6644 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6645
6646 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6647 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6648
6649 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6650 dev_priv->rps.min_freq_softlimit =
6651 max_t(int,
6652 dev_priv->rps.efficient_freq,
6653 intel_freq_opcode(dev_priv, 450));
6654
Chris Wilson99ac9612016-07-13 09:10:34 +01006655 /* After setting max-softlimit, find the overclock max freq */
6656 if (IS_GEN6(dev_priv) ||
6657 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6658 u32 params = 0;
6659
6660 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6661 if (params & BIT(31)) { /* OC supported */
6662 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6663 (dev_priv->rps.max_freq & 0xff) * 50,
6664 (params & 0xff) * 50);
6665 dev_priv->rps.max_freq = params & 0xff;
6666 }
6667 }
6668
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006669 /* Finally allow us to boost to max by default */
6670 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6671
Chris Wilson773ea9a2016-07-13 09:10:33 +01006672 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006673 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006674
6675 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006676}
6677
Chris Wilsondc979972016-05-10 14:10:04 +01006678void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006679{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006680 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006681 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006682
6683 if (!i915.enable_rc6)
6684 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006685}
6686
Chris Wilson54b4f682016-07-21 21:16:19 +01006687/**
6688 * intel_suspend_gt_powersave - suspend PM work and helper threads
6689 * @dev_priv: i915 device
6690 *
6691 * We don't want to disable RC6 or other features here, we just want
6692 * to make sure any work we've queued has finished and won't bother
6693 * us while we're suspended.
6694 */
6695void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6696{
6697 if (INTEL_GEN(dev_priv) < 6)
6698 return;
6699
6700 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6701 intel_runtime_pm_put(dev_priv);
6702
6703 /* gen6_rps_idle() will be called later to disable interrupts */
6704}
6705
Chris Wilsonb7137e02016-07-13 09:10:37 +01006706void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6707{
6708 dev_priv->rps.enabled = true; /* force disabling */
6709 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006710
6711 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006712}
6713
Chris Wilsondc979972016-05-10 14:10:04 +01006714void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006715{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006716 if (!READ_ONCE(dev_priv->rps.enabled))
6717 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006718
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006719 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006720
Chris Wilsonb7137e02016-07-13 09:10:37 +01006721 if (INTEL_GEN(dev_priv) >= 9) {
6722 gen9_disable_rc6(dev_priv);
6723 gen9_disable_rps(dev_priv);
6724 } else if (IS_CHERRYVIEW(dev_priv)) {
6725 cherryview_disable_rps(dev_priv);
6726 } else if (IS_VALLEYVIEW(dev_priv)) {
6727 valleyview_disable_rps(dev_priv);
6728 } else if (INTEL_GEN(dev_priv) >= 6) {
6729 gen6_disable_rps(dev_priv);
6730 } else if (IS_IRONLAKE_M(dev_priv)) {
6731 ironlake_disable_drps(dev_priv);
6732 }
6733
6734 dev_priv->rps.enabled = false;
6735 mutex_unlock(&dev_priv->rps.hw_lock);
6736}
6737
6738void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6739{
Chris Wilson54b4f682016-07-21 21:16:19 +01006740 /* We shouldn't be disabling as we submit, so this should be less
6741 * racy than it appears!
6742 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006743 if (READ_ONCE(dev_priv->rps.enabled))
6744 return;
6745
6746 /* Powersaving is controlled by the host when inside a VM */
6747 if (intel_vgpu_active(dev_priv))
6748 return;
6749
6750 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006751
Chris Wilsondc979972016-05-10 14:10:04 +01006752 if (IS_CHERRYVIEW(dev_priv)) {
6753 cherryview_enable_rps(dev_priv);
6754 } else if (IS_VALLEYVIEW(dev_priv)) {
6755 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006756 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006757 gen9_enable_rc6(dev_priv);
6758 gen9_enable_rps(dev_priv);
6759 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006760 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006761 } else if (IS_BROADWELL(dev_priv)) {
6762 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006763 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006764 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006765 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006766 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006767 } else if (IS_IRONLAKE_M(dev_priv)) {
6768 ironlake_enable_drps(dev_priv);
6769 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006770 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006771
6772 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6773 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6774
6775 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6776 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6777
Chris Wilson54b4f682016-07-21 21:16:19 +01006778 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006779 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006780}
Imre Deakc6df39b2014-04-14 20:24:29 +03006781
Chris Wilson54b4f682016-07-21 21:16:19 +01006782static void __intel_autoenable_gt_powersave(struct work_struct *work)
6783{
6784 struct drm_i915_private *dev_priv =
6785 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6786 struct intel_engine_cs *rcs;
6787 struct drm_i915_gem_request *req;
6788
6789 if (READ_ONCE(dev_priv->rps.enabled))
6790 goto out;
6791
Akash Goel3b3f1652016-10-13 22:44:48 +05306792 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006793 if (rcs->last_context)
6794 goto out;
6795
6796 if (!rcs->init_context)
6797 goto out;
6798
6799 mutex_lock(&dev_priv->drm.struct_mutex);
6800
6801 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6802 if (IS_ERR(req))
6803 goto unlock;
6804
6805 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6806 rcs->init_context(req);
6807
6808 /* Mark the device busy, calling intel_enable_gt_powersave() */
6809 i915_add_request_no_flush(req);
6810
6811unlock:
6812 mutex_unlock(&dev_priv->drm.struct_mutex);
6813out:
6814 intel_runtime_pm_put(dev_priv);
6815}
6816
6817void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6818{
6819 if (READ_ONCE(dev_priv->rps.enabled))
6820 return;
6821
6822 if (IS_IRONLAKE_M(dev_priv)) {
6823 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006824 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006825 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6826 /*
6827 * PCU communication is slow and this doesn't need to be
6828 * done at any specific time, so do this out of our fast path
6829 * to make resume and init faster.
6830 *
6831 * We depend on the HW RC6 power context save/restore
6832 * mechanism when entering D3 through runtime PM suspend. So
6833 * disable RPM until RPS/RC6 is properly setup. We can only
6834 * get here via the driver load/system resume/runtime resume
6835 * paths, so the _noresume version is enough (and in case of
6836 * runtime resume it's necessary).
6837 */
6838 if (queue_delayed_work(dev_priv->wq,
6839 &dev_priv->rps.autoenable_work,
6840 round_jiffies_up_relative(HZ)))
6841 intel_runtime_pm_get_noresume(dev_priv);
6842 }
6843}
6844
Daniel Vetter3107bd42012-10-31 22:52:31 +01006845static void ibx_init_clock_gating(struct drm_device *dev)
6846{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006847 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006848
6849 /*
6850 * On Ibex Peak and Cougar Point, we need to disable clock
6851 * gating for the panel power sequencer or it will fail to
6852 * start up when no ports are active.
6853 */
6854 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6855}
6856
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006857static void g4x_disable_trickle_feed(struct drm_device *dev)
6858{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006859 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006860 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006861
Damien Lespiau055e3932014-08-18 13:49:10 +01006862 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006863 I915_WRITE(DSPCNTR(pipe),
6864 I915_READ(DSPCNTR(pipe)) |
6865 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006866
6867 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6868 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006869 }
6870}
6871
Ville Syrjälä017636c2013-12-05 15:51:37 +02006872static void ilk_init_lp_watermarks(struct drm_device *dev)
6873{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006874 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006875
6876 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6877 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6878 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6879
6880 /*
6881 * Don't touch WM1S_LP_EN here.
6882 * Doing so could cause underruns.
6883 */
6884}
6885
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006886static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006887{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006888 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006889 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006890
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006891 /*
6892 * Required for FBC
6893 * WaFbcDisableDpfcClockGating:ilk
6894 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006895 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6896 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6897 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006898
6899 I915_WRITE(PCH_3DCGDIS0,
6900 MARIUNIT_CLOCK_GATE_DISABLE |
6901 SVSMUNIT_CLOCK_GATE_DISABLE);
6902 I915_WRITE(PCH_3DCGDIS1,
6903 VFMUNIT_CLOCK_GATE_DISABLE);
6904
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006905 /*
6906 * According to the spec the following bits should be set in
6907 * order to enable memory self-refresh
6908 * The bit 22/21 of 0x42004
6909 * The bit 5 of 0x42020
6910 * The bit 15 of 0x45000
6911 */
6912 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6913 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6914 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006915 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006916 I915_WRITE(DISP_ARB_CTL,
6917 (I915_READ(DISP_ARB_CTL) |
6918 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006919
6920 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006921
6922 /*
6923 * Based on the document from hardware guys the following bits
6924 * should be set unconditionally in order to enable FBC.
6925 * The bit 22 of 0x42000
6926 * The bit 22 of 0x42004
6927 * The bit 7,8,9 of 0x42020.
6928 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006929 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006930 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006931 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6932 I915_READ(ILK_DISPLAY_CHICKEN1) |
6933 ILK_FBCQ_DIS);
6934 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6935 I915_READ(ILK_DISPLAY_CHICKEN2) |
6936 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006937 }
6938
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006939 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6940
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006941 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6942 I915_READ(ILK_DISPLAY_CHICKEN2) |
6943 ILK_ELPIN_409_SELECT);
6944 I915_WRITE(_3D_CHICKEN2,
6945 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6946 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006947
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006948 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006949 I915_WRITE(CACHE_MODE_0,
6950 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006951
Akash Goel4e046322014-04-04 17:14:38 +05306952 /* WaDisable_RenderCache_OperationalFlush:ilk */
6953 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6954
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006955 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006956
Daniel Vetter3107bd42012-10-31 22:52:31 +01006957 ibx_init_clock_gating(dev);
6958}
6959
6960static void cpt_init_clock_gating(struct drm_device *dev)
6961{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006962 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006963 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006964 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006965
6966 /*
6967 * On Ibex Peak and Cougar Point, we need to disable clock
6968 * gating for the panel power sequencer or it will fail to
6969 * start up when no ports are active.
6970 */
Jesse Barnescd664072013-10-02 10:34:19 -07006971 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6972 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6973 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006974 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6975 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006976 /* The below fixes the weird display corruption, a few pixels shifted
6977 * downward, on (only) LVDS of some HP laptops with IVY.
6978 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006979 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006980 val = I915_READ(TRANS_CHICKEN2(pipe));
6981 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6982 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006983 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006984 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006985 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6986 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6987 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006988 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6989 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006990 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006991 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006992 I915_WRITE(TRANS_CHICKEN1(pipe),
6993 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6994 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006995}
6996
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006997static void gen6_check_mch_setup(struct drm_device *dev)
6998{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006999 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007000 uint32_t tmp;
7001
7002 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007003 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7004 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7005 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007006}
7007
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007008static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007009{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007010 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007011 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007012
Damien Lespiau231e54f2012-10-19 17:55:41 +01007013 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007014
7015 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7016 I915_READ(ILK_DISPLAY_CHICKEN2) |
7017 ILK_ELPIN_409_SELECT);
7018
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007019 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007020 I915_WRITE(_3D_CHICKEN,
7021 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7022
Akash Goel4e046322014-04-04 17:14:38 +05307023 /* WaDisable_RenderCache_OperationalFlush:snb */
7024 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7025
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007026 /*
7027 * BSpec recoomends 8x4 when MSAA is used,
7028 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007029 *
7030 * Note that PS/WM thread counts depend on the WIZ hashing
7031 * disable bit, which we don't touch here, but it's good
7032 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007033 */
7034 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007035 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007036
Ville Syrjälä017636c2013-12-05 15:51:37 +02007037 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007038
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007039 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007040 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007041
7042 I915_WRITE(GEN6_UCGCTL1,
7043 I915_READ(GEN6_UCGCTL1) |
7044 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7045 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7046
7047 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7048 * gating disable must be set. Failure to set it results in
7049 * flickering pixels due to Z write ordering failures after
7050 * some amount of runtime in the Mesa "fire" demo, and Unigine
7051 * Sanctuary and Tropics, and apparently anything else with
7052 * alpha test or pixel discard.
7053 *
7054 * According to the spec, bit 11 (RCCUNIT) must also be set,
7055 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007056 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007057 * WaDisableRCCUnitClockGating:snb
7058 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007059 */
7060 I915_WRITE(GEN6_UCGCTL2,
7061 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7062 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7063
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007064 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007065 I915_WRITE(_3D_CHICKEN3,
7066 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007067
7068 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007069 * Bspec says:
7070 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7071 * 3DSTATE_SF number of SF output attributes is more than 16."
7072 */
7073 I915_WRITE(_3D_CHICKEN3,
7074 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7075
7076 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077 * According to the spec the following bits should be
7078 * set in order to enable memory self-refresh and fbc:
7079 * The bit21 and bit22 of 0x42000
7080 * The bit21 and bit22 of 0x42004
7081 * The bit5 and bit7 of 0x42020
7082 * The bit14 of 0x70180
7083 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007084 *
7085 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007086 */
7087 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7088 I915_READ(ILK_DISPLAY_CHICKEN1) |
7089 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7090 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7091 I915_READ(ILK_DISPLAY_CHICKEN2) |
7092 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007093 I915_WRITE(ILK_DSPCLK_GATE_D,
7094 I915_READ(ILK_DSPCLK_GATE_D) |
7095 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7096 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007097
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007098 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007099
Daniel Vetter3107bd42012-10-31 22:52:31 +01007100 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007101
7102 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007103}
7104
7105static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7106{
7107 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7108
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007109 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007110 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007111 *
7112 * This actually overrides the dispatch
7113 * mode for all thread types.
7114 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007115 reg &= ~GEN7_FF_SCHED_MASK;
7116 reg |= GEN7_FF_TS_SCHED_HW;
7117 reg |= GEN7_FF_VS_SCHED_HW;
7118 reg |= GEN7_FF_DS_SCHED_HW;
7119
7120 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7121}
7122
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007123static void lpt_init_clock_gating(struct drm_device *dev)
7124{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007125 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007126
7127 /*
7128 * TODO: this bit should only be enabled when really needed, then
7129 * disabled when not needed anymore in order to save power.
7130 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007131 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007132 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7133 I915_READ(SOUTH_DSPCLK_GATE_D) |
7134 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007135
7136 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007137 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7138 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007139 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007140}
7141
Imre Deak7d708ee2013-04-17 14:04:50 +03007142static void lpt_suspend_hw(struct drm_device *dev)
7143{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007144 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007145
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007146 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007147 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7148
7149 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7150 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7151 }
7152}
7153
Imre Deak450174f2016-05-03 15:54:21 +03007154static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7155 int general_prio_credits,
7156 int high_prio_credits)
7157{
7158 u32 misccpctl;
7159
7160 /* WaTempDisableDOPClkGating:bdw */
7161 misccpctl = I915_READ(GEN7_MISCCPCTL);
7162 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7163
7164 I915_WRITE(GEN8_L3SQCREG1,
7165 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7166 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7167
7168 /*
7169 * Wait at least 100 clocks before re-enabling clock gating.
7170 * See the definition of L3SQCREG1 in BSpec.
7171 */
7172 POSTING_READ(GEN8_L3SQCREG1);
7173 udelay(1);
7174 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7175}
7176
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007177static void kabylake_init_clock_gating(struct drm_device *dev)
7178{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007179 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007180
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007181 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007182
7183 /* WaDisableSDEUnitClockGating:kbl */
7184 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7185 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7186 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007187
7188 /* WaDisableGamClockGating:kbl */
7189 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7190 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7191 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007192
7193 /* WaFbcNukeOnHostModify:kbl */
7194 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7195 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007196}
7197
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007198static void skylake_init_clock_gating(struct drm_device *dev)
7199{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007200 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007201
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007202 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007203
7204 /* WAC6entrylatency:skl */
7205 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7206 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007207
7208 /* WaFbcNukeOnHostModify:skl */
7209 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7210 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007211}
7212
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007213static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007214{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007215 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007216 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007217
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007218 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007219
Ben Widawskyab57fff2013-12-12 15:28:04 -08007220 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007221 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007222
Ben Widawskyab57fff2013-12-12 15:28:04 -08007223 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007224 I915_WRITE(CHICKEN_PAR1_1,
7225 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7226
Ben Widawskyab57fff2013-12-12 15:28:04 -08007227 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007228 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007229 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007230 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007231 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007232 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007233
Ben Widawskyab57fff2013-12-12 15:28:04 -08007234 /* WaVSRefCountFullforceMissDisable:bdw */
7235 /* WaDSRefCountFullforceMissDisable:bdw */
7236 I915_WRITE(GEN7_FF_THREAD_MODE,
7237 I915_READ(GEN7_FF_THREAD_MODE) &
7238 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007239
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007240 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7241 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007242
7243 /* WaDisableSDEUnitClockGating:bdw */
7244 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7245 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007246
Imre Deak450174f2016-05-03 15:54:21 +03007247 /* WaProgramL3SqcReg1Default:bdw */
7248 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007249
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007250 /*
7251 * WaGttCachingOffByDefault:bdw
7252 * GTT cache may not work with big pages, so if those
7253 * are ever enabled GTT cache may need to be disabled.
7254 */
7255 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7256
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007257 /* WaKVMNotificationOnConfigChange:bdw */
7258 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7259 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7260
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007261 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007262}
7263
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007264static void haswell_init_clock_gating(struct drm_device *dev)
7265{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007266 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007267
Ville Syrjälä017636c2013-12-05 15:51:37 +02007268 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007269
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007270 /* L3 caching of data atomics doesn't work -- disable it. */
7271 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7272 I915_WRITE(HSW_ROW_CHICKEN3,
7273 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7274
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007275 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007276 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7277 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7278 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7279
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007280 /* WaVSRefCountFullforceMissDisable:hsw */
7281 I915_WRITE(GEN7_FF_THREAD_MODE,
7282 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007283
Akash Goel4e046322014-04-04 17:14:38 +05307284 /* WaDisable_RenderCache_OperationalFlush:hsw */
7285 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7286
Chia-I Wufe27c602014-01-28 13:29:33 +08007287 /* enable HiZ Raw Stall Optimization */
7288 I915_WRITE(CACHE_MODE_0_GEN7,
7289 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7290
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007291 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007292 I915_WRITE(CACHE_MODE_1,
7293 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007294
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007295 /*
7296 * BSpec recommends 8x4 when MSAA is used,
7297 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007298 *
7299 * Note that PS/WM thread counts depend on the WIZ hashing
7300 * disable bit, which we don't touch here, but it's good
7301 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007302 */
7303 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007304 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007305
Kenneth Graunke94411592014-12-31 16:23:00 -08007306 /* WaSampleCChickenBitEnable:hsw */
7307 I915_WRITE(HALF_SLICE_CHICKEN3,
7308 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7309
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007310 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007311 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7312
Paulo Zanoni90a88642013-05-03 17:23:45 -03007313 /* WaRsPkgCStateDisplayPMReq:hsw */
7314 I915_WRITE(CHICKEN_PAR1_1,
7315 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007316
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007317 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007318}
7319
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007320static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007321{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007322 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007323 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007324
Ville Syrjälä017636c2013-12-05 15:51:37 +02007325 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007326
Damien Lespiau231e54f2012-10-19 17:55:41 +01007327 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007328
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007329 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007330 I915_WRITE(_3D_CHICKEN3,
7331 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7332
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007333 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007334 I915_WRITE(IVB_CHICKEN3,
7335 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7336 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7337
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007338 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007339 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007340 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7341 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007342
Akash Goel4e046322014-04-04 17:14:38 +05307343 /* WaDisable_RenderCache_OperationalFlush:ivb */
7344 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7345
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007346 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007347 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7348 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7349
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007350 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007351 I915_WRITE(GEN7_L3CNTLREG1,
7352 GEN7_WA_FOR_GEN7_L3_CONTROL);
7353 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007354 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007355 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007356 I915_WRITE(GEN7_ROW_CHICKEN2,
7357 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007358 else {
7359 /* must write both registers */
7360 I915_WRITE(GEN7_ROW_CHICKEN2,
7361 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007362 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7363 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007364 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007365
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007366 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007367 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7368 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7369
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007370 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007371 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007372 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007373 */
7374 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007375 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007376
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007377 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007378 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7379 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7380 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7381
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007382 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007383
7384 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007385
Chris Wilson22721342014-03-04 09:41:43 +00007386 if (0) { /* causes HiZ corruption on ivb:gt1 */
7387 /* enable HiZ Raw Stall Optimization */
7388 I915_WRITE(CACHE_MODE_0_GEN7,
7389 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7390 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007391
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007392 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007393 I915_WRITE(CACHE_MODE_1,
7394 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007395
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007396 /*
7397 * BSpec recommends 8x4 when MSAA is used,
7398 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007399 *
7400 * Note that PS/WM thread counts depend on the WIZ hashing
7401 * disable bit, which we don't touch here, but it's good
7402 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007403 */
7404 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007405 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007406
Ben Widawsky20848222012-05-04 18:58:59 -07007407 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7408 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7409 snpcr |= GEN6_MBC_SNPCR_MED;
7410 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007411
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007412 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007413 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007414
7415 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007416}
7417
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007418static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007419{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007420 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007421
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007422 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007423 I915_WRITE(_3D_CHICKEN3,
7424 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7425
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007426 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007427 I915_WRITE(IVB_CHICKEN3,
7428 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7429 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7430
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007431 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007432 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007433 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007434 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7435 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007436
Akash Goel4e046322014-04-04 17:14:38 +05307437 /* WaDisable_RenderCache_OperationalFlush:vlv */
7438 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7439
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007440 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007441 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7442 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7443
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007444 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007445 I915_WRITE(GEN7_ROW_CHICKEN2,
7446 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7447
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007448 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007449 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7450 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7451 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7452
Ville Syrjälä46680e02014-01-22 21:33:01 +02007453 gen7_setup_fixed_func_scheduler(dev_priv);
7454
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007455 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007456 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007457 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007458 */
7459 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007460 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007461
Akash Goelc98f5062014-03-24 23:00:07 +05307462 /* WaDisableL3Bank2xClockGate:vlv
7463 * Disabling L3 clock gating- MMIO 940c[25] = 1
7464 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7465 I915_WRITE(GEN7_UCGCTL4,
7466 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007467
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007468 /*
7469 * BSpec says this must be set, even though
7470 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7471 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007472 I915_WRITE(CACHE_MODE_1,
7473 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007474
7475 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007476 * BSpec recommends 8x4 when MSAA is used,
7477 * however in practice 16x4 seems fastest.
7478 *
7479 * Note that PS/WM thread counts depend on the WIZ hashing
7480 * disable bit, which we don't touch here, but it's good
7481 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7482 */
7483 I915_WRITE(GEN7_GT_MODE,
7484 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7485
7486 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007487 * WaIncreaseL3CreditsForVLVB0:vlv
7488 * This is the hardware default actually.
7489 */
7490 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7491
7492 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007493 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007494 * Disable clock gating on th GCFG unit to prevent a delay
7495 * in the reporting of vblank events.
7496 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007497 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007498}
7499
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007500static void cherryview_init_clock_gating(struct drm_device *dev)
7501{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007502 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007503
Ville Syrjälä232ce332014-04-09 13:28:35 +03007504 /* WaVSRefCountFullforceMissDisable:chv */
7505 /* WaDSRefCountFullforceMissDisable:chv */
7506 I915_WRITE(GEN7_FF_THREAD_MODE,
7507 I915_READ(GEN7_FF_THREAD_MODE) &
7508 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007509
7510 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7511 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7512 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007513
7514 /* WaDisableCSUnitClockGating:chv */
7515 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7516 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007517
7518 /* WaDisableSDEUnitClockGating:chv */
7519 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7520 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007521
7522 /*
Imre Deak450174f2016-05-03 15:54:21 +03007523 * WaProgramL3SqcReg1Default:chv
7524 * See gfxspecs/Related Documents/Performance Guide/
7525 * LSQC Setting Recommendations.
7526 */
7527 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7528
7529 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007530 * GTT cache may not work with big pages, so if those
7531 * are ever enabled GTT cache may need to be disabled.
7532 */
7533 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007534}
7535
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007536static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007537{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007538 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007539 uint32_t dspclk_gate;
7540
7541 I915_WRITE(RENCLK_GATE_D1, 0);
7542 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7543 GS_UNIT_CLOCK_GATE_DISABLE |
7544 CL_UNIT_CLOCK_GATE_DISABLE);
7545 I915_WRITE(RAMCLK_GATE_D, 0);
7546 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7547 OVRUNIT_CLOCK_GATE_DISABLE |
7548 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007549 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007550 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7551 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007552
7553 /* WaDisableRenderCachePipelinedFlush */
7554 I915_WRITE(CACHE_MODE_0,
7555 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007556
Akash Goel4e046322014-04-04 17:14:38 +05307557 /* WaDisable_RenderCache_OperationalFlush:g4x */
7558 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7559
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007560 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007561}
7562
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007563static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007565 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007566
7567 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7568 I915_WRITE(RENCLK_GATE_D2, 0);
7569 I915_WRITE(DSPCLK_GATE_D, 0);
7570 I915_WRITE(RAMCLK_GATE_D, 0);
7571 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007572 I915_WRITE(MI_ARB_STATE,
7573 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307574
7575 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7576 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007577}
7578
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007579static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007580{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007581 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007582
7583 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7584 I965_RCC_CLOCK_GATE_DISABLE |
7585 I965_RCPB_CLOCK_GATE_DISABLE |
7586 I965_ISC_CLOCK_GATE_DISABLE |
7587 I965_FBC_CLOCK_GATE_DISABLE);
7588 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007589 I915_WRITE(MI_ARB_STATE,
7590 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307591
7592 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7593 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007594}
7595
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007596static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007597{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007598 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007599 u32 dstate = I915_READ(D_STATE);
7600
7601 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7602 DSTATE_DOT_CLOCK_GATING;
7603 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007604
7605 if (IS_PINEVIEW(dev))
7606 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007607
7608 /* IIR "flip pending" means done if this bit is set */
7609 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007610
7611 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007612 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007613
7614 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7615 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007616
7617 I915_WRITE(MI_ARB_STATE,
7618 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619}
7620
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007621static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007622{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007623 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007624
7625 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007626
7627 /* interrupts should cause a wake up from C3 */
7628 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7629 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007630
7631 I915_WRITE(MEM_MODE,
7632 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007633}
7634
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007635static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007636{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007637 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007638
7639 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007640
7641 I915_WRITE(MEM_MODE,
7642 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7643 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007644}
7645
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007646void intel_init_clock_gating(struct drm_device *dev)
7647{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007648 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007649
Imre Deakbb400da2016-03-16 13:38:54 +02007650 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007651}
7652
Imre Deak7d708ee2013-04-17 14:04:50 +03007653void intel_suspend_hw(struct drm_device *dev)
7654{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007655 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007656 lpt_suspend_hw(dev);
7657}
7658
Imre Deakbb400da2016-03-16 13:38:54 +02007659static void nop_init_clock_gating(struct drm_device *dev)
7660{
7661 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7662}
7663
7664/**
7665 * intel_init_clock_gating_hooks - setup the clock gating hooks
7666 * @dev_priv: device private
7667 *
7668 * Setup the hooks that configure which clocks of a given platform can be
7669 * gated and also apply various GT and display specific workarounds for these
7670 * platforms. Note that some GT specific workarounds are applied separately
7671 * when GPU contexts or batchbuffers start their execution.
7672 */
7673void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7674{
7675 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007676 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007677 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007678 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007679 else if (IS_BROXTON(dev_priv))
7680 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7681 else if (IS_BROADWELL(dev_priv))
7682 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7683 else if (IS_CHERRYVIEW(dev_priv))
7684 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7685 else if (IS_HASWELL(dev_priv))
7686 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7687 else if (IS_IVYBRIDGE(dev_priv))
7688 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7689 else if (IS_VALLEYVIEW(dev_priv))
7690 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7691 else if (IS_GEN6(dev_priv))
7692 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7693 else if (IS_GEN5(dev_priv))
7694 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7695 else if (IS_G4X(dev_priv))
7696 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7697 else if (IS_CRESTLINE(dev_priv))
7698 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7699 else if (IS_BROADWATER(dev_priv))
7700 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7701 else if (IS_GEN3(dev_priv))
7702 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7703 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7704 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7705 else if (IS_GEN2(dev_priv))
7706 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7707 else {
7708 MISSING_CASE(INTEL_DEVID(dev_priv));
7709 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7710 }
7711}
7712
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007713/* Set up chip specific power management-related functions */
7714void intel_init_pm(struct drm_device *dev)
7715{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007716 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007717
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007718 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007719
Daniel Vetterc921aba2012-04-26 23:28:17 +02007720 /* For cxsr */
7721 if (IS_PINEVIEW(dev))
7722 i915_pineview_get_mem_freq(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007723 else if (IS_GEN5(dev_priv))
Daniel Vetterc921aba2012-04-26 23:28:17 +02007724 i915_ironlake_get_mem_freq(dev);
7725
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007726 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007727 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007728 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007729 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007730 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007731 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007732 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007733
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007734 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007735 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007736 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007737 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007738 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007739 dev_priv->display.compute_intermediate_wm =
7740 ilk_compute_intermediate_wm;
7741 dev_priv->display.initial_watermarks =
7742 ilk_initial_watermarks;
7743 dev_priv->display.optimize_watermarks =
7744 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007745 } else {
7746 DRM_DEBUG_KMS("Failed to read display plane latency. "
7747 "Disable CxSR\n");
7748 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007749 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007750 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007751 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007752 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007753 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007754 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007755 } else if (IS_PINEVIEW(dev)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007756 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007757 dev_priv->is_ddr3,
7758 dev_priv->fsb_freq,
7759 dev_priv->mem_freq)) {
7760 DRM_INFO("failed to find known CxSR latency "
7761 "(found ddr%s fsb freq %d, mem freq %d), "
7762 "disabling CxSR\n",
7763 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7764 dev_priv->fsb_freq, dev_priv->mem_freq);
7765 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007766 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007767 dev_priv->display.update_wm = NULL;
7768 } else
7769 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007770 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007771 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007772 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007773 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007774 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007775 dev_priv->display.update_wm = i9xx_update_wm;
7776 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007777 } else if (IS_GEN2(dev_priv)) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007778 if (INTEL_INFO(dev)->num_pipes == 1) {
7779 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007780 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007781 } else {
7782 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007783 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007784 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007785 } else {
7786 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007787 }
7788}
7789
Lyude87660502016-08-17 15:55:53 -04007790static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7791{
7792 uint32_t flags =
7793 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7794
7795 switch (flags) {
7796 case GEN6_PCODE_SUCCESS:
7797 return 0;
7798 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7799 case GEN6_PCODE_ILLEGAL_CMD:
7800 return -ENXIO;
7801 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007802 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007803 return -EOVERFLOW;
7804 case GEN6_PCODE_TIMEOUT:
7805 return -ETIMEDOUT;
7806 default:
7807 MISSING_CASE(flags)
7808 return 0;
7809 }
7810}
7811
7812static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7813{
7814 uint32_t flags =
7815 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7816
7817 switch (flags) {
7818 case GEN6_PCODE_SUCCESS:
7819 return 0;
7820 case GEN6_PCODE_ILLEGAL_CMD:
7821 return -ENXIO;
7822 case GEN7_PCODE_TIMEOUT:
7823 return -ETIMEDOUT;
7824 case GEN7_PCODE_ILLEGAL_DATA:
7825 return -EINVAL;
7826 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7827 return -EOVERFLOW;
7828 default:
7829 MISSING_CASE(flags);
7830 return 0;
7831 }
7832}
7833
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007834int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007835{
Lyude87660502016-08-17 15:55:53 -04007836 int status;
7837
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007838 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007839
Chris Wilson3f5582d2016-06-30 15:32:45 +01007840 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7841 * use te fw I915_READ variants to reduce the amount of work
7842 * required when reading/writing.
7843 */
7844
7845 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007846 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7847 return -EAGAIN;
7848 }
7849
Chris Wilson3f5582d2016-06-30 15:32:45 +01007850 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7851 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7852 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007853
Chris Wilson3f5582d2016-06-30 15:32:45 +01007854 if (intel_wait_for_register_fw(dev_priv,
7855 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7856 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007857 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7858 return -ETIMEDOUT;
7859 }
7860
Chris Wilson3f5582d2016-06-30 15:32:45 +01007861 *val = I915_READ_FW(GEN6_PCODE_DATA);
7862 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007863
Lyude87660502016-08-17 15:55:53 -04007864 if (INTEL_GEN(dev_priv) > 6)
7865 status = gen7_check_mailbox_status(dev_priv);
7866 else
7867 status = gen6_check_mailbox_status(dev_priv);
7868
7869 if (status) {
7870 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7871 status);
7872 return status;
7873 }
7874
Ben Widawsky42c05262012-09-26 10:34:00 -07007875 return 0;
7876}
7877
Chris Wilson3f5582d2016-06-30 15:32:45 +01007878int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007879 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007880{
Lyude87660502016-08-17 15:55:53 -04007881 int status;
7882
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007883 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007884
Chris Wilson3f5582d2016-06-30 15:32:45 +01007885 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7886 * use te fw I915_READ variants to reduce the amount of work
7887 * required when reading/writing.
7888 */
7889
7890 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007891 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7892 return -EAGAIN;
7893 }
7894
Chris Wilson3f5582d2016-06-30 15:32:45 +01007895 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7896 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007897
Chris Wilson3f5582d2016-06-30 15:32:45 +01007898 if (intel_wait_for_register_fw(dev_priv,
7899 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7900 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007901 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7902 return -ETIMEDOUT;
7903 }
7904
Chris Wilson3f5582d2016-06-30 15:32:45 +01007905 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007906
Lyude87660502016-08-17 15:55:53 -04007907 if (INTEL_GEN(dev_priv) > 6)
7908 status = gen7_check_mailbox_status(dev_priv);
7909 else
7910 status = gen6_check_mailbox_status(dev_priv);
7911
7912 if (status) {
7913 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7914 status);
7915 return status;
7916 }
7917
Ben Widawsky42c05262012-09-26 10:34:00 -07007918 return 0;
7919}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007920
Ville Syrjälädd06f882014-11-10 22:55:12 +02007921static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7922{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007923 /*
7924 * N = val - 0xb7
7925 * Slow = Fast = GPLL ref * N
7926 */
7927 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007928}
7929
Fengguang Wub55dd642014-07-12 11:21:39 +02007930static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007931{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007932 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007933}
7934
Fengguang Wub55dd642014-07-12 11:21:39 +02007935static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307936{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007937 /*
7938 * N = val / 2
7939 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7940 */
7941 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307942}
7943
Fengguang Wub55dd642014-07-12 11:21:39 +02007944static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307945{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007946 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007947 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307948}
7949
Ville Syrjälä616bc822015-01-23 21:04:25 +02007950int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7951{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007952 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007953 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7954 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007955 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007956 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007957 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007958 return byt_gpu_freq(dev_priv, val);
7959 else
7960 return val * GT_FREQUENCY_MULTIPLIER;
7961}
7962
Ville Syrjälä616bc822015-01-23 21:04:25 +02007963int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7964{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007965 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007966 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7967 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007968 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007969 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007970 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007971 return byt_freq_opcode(dev_priv, val);
7972 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007973 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307974}
7975
Chris Wilson6ad790c2015-04-07 16:20:31 +01007976struct request_boost {
7977 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007978 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007979};
7980
7981static void __intel_rps_boost_work(struct work_struct *work)
7982{
7983 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007984 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007985
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007986 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007987 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007988
Chris Wilsone8a261e2016-07-20 13:31:49 +01007989 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007990 kfree(boost);
7991}
7992
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007993void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007994{
7995 struct request_boost *boost;
7996
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007997 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007998 return;
7999
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008000 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008001 return;
8002
Chris Wilson6ad790c2015-04-07 16:20:31 +01008003 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8004 if (boost == NULL)
8005 return;
8006
Chris Wilsone8a261e2016-07-20 13:31:49 +01008007 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008008
8009 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008010 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008011}
8012
Daniel Vetterf742a552013-12-06 10:17:53 +01008013void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008014{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008015 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008016
Daniel Vetterf742a552013-12-06 10:17:53 +01008017 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008018 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008019
Chris Wilson54b4f682016-07-21 21:16:19 +01008020 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8021 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008022 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008023
Paulo Zanoni33688d92014-03-07 20:08:19 -03008024 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008025 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008026}