blob: c4adce6c1540e38bed53e1f40cd85f2d6848cec8 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Sam Ravnborgd0e93592019-01-26 13:25:24 +010028#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010030
31#include <drm/drm_atomic_helper.h>
32#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070033#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010034
Jani Nikuladf0566a2019-06-13 11:44:16 +030035#include "display/intel_atomic.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030036#include "display/intel_display_types.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030037#include "display/intel_fbc.h"
38#include "display/intel_sprite.h"
39
Andi Shyti0dc3c562019-10-20 19:41:39 +010040#include "gt/intel_llc.h"
41
Eugeni Dodonov85208be2012-04-16 22:20:34 -030042#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030043#include "i915_irq.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +030044#include "i915_trace.h"
Jani Nikula696173b2019-04-05 14:00:15 +030045#include "intel_pm.h"
Chris Wilson56c50982019-04-26 09:17:22 +010046#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020047#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030048
Ville Syrjälä46f16e62016-10-31 22:37:22 +020049static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030050{
Ville Syrjälä93564042017-08-24 22:10:51 +030051 if (HAS_LLC(dev_priv)) {
52 /*
53 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080054 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030055 *
56 * Must match Sampler, Pixel Back End, and Media. See
57 * WaCompressedResourceSamplerPbeMediaNewHashMode.
58 */
59 I915_WRITE(CHICKEN_PAR1_1,
60 I915_READ(CHICKEN_PAR1_1) |
61 SKL_DE_COMPRESSED_HASH_MODE);
62 }
63
Rodrigo Vivi82525c12017-06-08 08:50:00 -070064 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030065 I915_WRITE(CHICKEN_PAR1_1,
66 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
67
Rodrigo Vivi82525c12017-06-08 08:50:00 -070068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
73 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
Rodrigo Vivi82525c12017-06-08 08:50:00 -070078 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030079 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053081
82 if (IS_SKYLAKE(dev_priv)) {
83 /* WaDisableDopClockGating */
84 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
85 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
86 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030087}
88
Ville Syrjälä46f16e62016-10-31 22:37:22 +020089static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020090{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020091 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020092
Nick Hoatha7546152015-06-29 14:07:32 +010093 /* WaDisableSDEUnitClockGating:bxt */
94 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
95 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
96
Imre Deak32608ca2015-03-11 11:10:27 +020097 /*
98 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020099 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200100 */
Imre Deak32608ca2015-03-11 11:10:27 +0200101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200102 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200103
104 /*
105 * Wa: Backlight PWM may stop in the asserted state, causing backlight
106 * to stay fully on.
107 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200108 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
109 PWM1_GATING_DIS | PWM2_GATING_DIS);
Uma Shankar1d85a292018-08-07 21:15:35 +0530110
111 /*
112 * Lower the display internal timeout.
113 * This is needed to avoid any hard hangs when DSI port PLL
114 * is off and a MMIO access is attempted by any privilege
115 * application, using batch buffers or any other means.
116 */
117 I915_WRITE(RM_TIMEOUT, MMIO_TIMEOUT_US(950));
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Lucas De Marchi1d218222019-12-24 00:40:04 -0800143static void pnv_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Lucas De Marchi9eae5e22019-12-24 00:40:09 -0800181static void ilk_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +0100185 ddrpll = intel_uncore_read16(&dev_priv->uncore, DDRMPLL1);
186 csipll = intel_uncore_read16(&dev_priv->uncore, CSIPLL0);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300202 drm_dbg(&dev_priv->drm, "unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208 switch (csipll & 0x3ff) {
209 case 0x00c:
210 dev_priv->fsb_freq = 3200;
211 break;
212 case 0x00e:
213 dev_priv->fsb_freq = 3733;
214 break;
215 case 0x010:
216 dev_priv->fsb_freq = 4266;
217 break;
218 case 0x012:
219 dev_priv->fsb_freq = 4800;
220 break;
221 case 0x014:
222 dev_priv->fsb_freq = 5333;
223 break;
224 case 0x016:
225 dev_priv->fsb_freq = 5866;
226 break;
227 case 0x018:
228 dev_priv->fsb_freq = 6400;
229 break;
230 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300231 drm_dbg(&dev_priv->drm, "unknown fsb frequency 0x%04x\n",
232 csipll & 0x3ff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200233 dev_priv->fsb_freq = 0;
234 break;
235 }
Daniel Vetterc921aba2012-04-26 23:28:17 +0200236}
237
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300238static const struct cxsr_latency cxsr_latency_table[] = {
239 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
240 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
241 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
242 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
243 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
244
245 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
246 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
247 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
248 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
249 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
250
251 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
252 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
253 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
254 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
255 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
256
257 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
258 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
259 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
260 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
261 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
262
263 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
264 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
265 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
266 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
267 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
268
269 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
270 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
271 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
272 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
273 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
274};
275
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100276static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
277 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300278 int fsb,
279 int mem)
280{
281 const struct cxsr_latency *latency;
282 int i;
283
284 if (fsb == 0 || mem == 0)
285 return NULL;
286
287 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
288 latency = &cxsr_latency_table[i];
289 if (is_desktop == latency->is_desktop &&
290 is_ddr3 == latency->is_ddr3 &&
291 fsb == latency->fsb_freq && mem == latency->mem_freq)
292 return latency;
293 }
294
295 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
296
297 return NULL;
298}
299
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200300static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
301{
302 u32 val;
303
Chris Wilson337fa6e2019-04-26 09:17:20 +0100304 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200305
306 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
307 if (enable)
308 val &= ~FORCE_DDR_HIGH_FREQ;
309 else
310 val |= FORCE_DDR_HIGH_FREQ;
311 val &= ~FORCE_DDR_LOW_FREQ;
312 val |= FORCE_DDR_FREQ_REQ_ACK;
313 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
314
315 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
316 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300317 drm_err(&dev_priv->drm,
318 "timed out waiting for Punit DDR DVFS request\n");
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200319
Chris Wilson337fa6e2019-04-26 09:17:20 +0100320 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200321}
322
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200323static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
324{
325 u32 val;
326
Chris Wilson337fa6e2019-04-26 09:17:20 +0100327 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200328
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200329 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200330 if (enable)
331 val |= DSP_MAXFIFO_PM5_ENABLE;
332 else
333 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200334 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200335
Chris Wilson337fa6e2019-04-26 09:17:20 +0100336 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200337}
338
Ville Syrjäläf4998962015-03-10 17:02:21 +0200339#define FW_WM(value, plane) \
340 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
341
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200342static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300343{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200344 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300345 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300346
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100347 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200348 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300349 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300350 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200351 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200352 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300354 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200355 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 val = I915_READ(DSPFW3);
357 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
358 if (enable)
359 val |= PINEVIEW_SELF_REFRESH_EN;
360 else
361 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300362 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300363 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100364 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300366 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
367 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
368 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300369 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100370 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300371 /*
372 * FIXME can't find a bit like this for 915G, and
373 * and yet it does have the related watermark in
374 * FW_BLC_SELF. What's going on?
375 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200376 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300377 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
378 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
379 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300380 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300381 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300383 }
384
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200385 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
386
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300387 drm_dbg_kms(&dev_priv->drm, "memory self-refresh is %s (was %s)\n",
388 enableddisabled(enable),
389 enableddisabled(was_enabled));
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200390
391 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300392}
393
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300394/**
395 * intel_set_memory_cxsr - Configure CxSR state
396 * @dev_priv: i915 device
397 * @enable: Allow vs. disallow CxSR
398 *
399 * Allow or disallow the system to enter a special CxSR
400 * (C-state self refresh) state. What typically happens in CxSR mode
401 * is that several display FIFOs may get combined into a single larger
402 * FIFO for a particular plane (so called max FIFO mode) to allow the
403 * system to defer memory fetches longer, and the memory will enter
404 * self refresh.
405 *
406 * Note that enabling CxSR does not guarantee that the system enter
407 * this special mode, nor does it guarantee that the system stays
408 * in that mode once entered. So this just allows/disallows the system
409 * to autonomously utilize the CxSR mode. Other factors such as core
410 * C-states will affect when/if the system actually enters/exits the
411 * CxSR mode.
412 *
413 * Note that on VLV/CHV this actually only controls the max FIFO mode,
414 * and the system is free to enter/exit memory self refresh at any time
415 * even when the use of CxSR has been disallowed.
416 *
417 * While the system is actually in the CxSR/max FIFO mode, some plane
418 * control registers will not get latched on vblank. Thus in order to
419 * guarantee the system will respond to changes in the plane registers
420 * we must always disallow CxSR prior to making changes to those registers.
421 * Unfortunately the system will re-evaluate the CxSR conditions at
422 * frame start which happens after vblank start (which is when the plane
423 * registers would get latched), so we can't proceed with the plane update
424 * during the same frame where we disallowed CxSR.
425 *
426 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
427 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
428 * the hardware w.r.t. HPLL SR when writing to plane registers.
429 * Disallowing just CxSR is sufficient.
430 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200431bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200432{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200433 bool ret;
434
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200435 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200436 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300437 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
438 dev_priv->wm.vlv.cxsr = enable;
439 else if (IS_G4X(dev_priv))
440 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200441 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200442
443 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200445
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300446/*
447 * Latency for FIFO fetches is dependent on several factors:
448 * - memory configuration (speed, channels)
449 * - chipset
450 * - current MCH state
451 * It can be fairly high in some situations, so here we assume a fairly
452 * pessimal value. It's a tradeoff between extra memory fetches (if we
453 * set this value too high, the FIFO will fetch frequently to stay full)
454 * and power consumption (set it too low to save power and we might see
455 * FIFO underruns and display "flicker").
456 *
457 * A value of 5us seems to be a good balance; safe for very low end
458 * platforms but not overly aggressive on lower latency configs.
459 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100460static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300461
Ville Syrjäläb5004722015-03-05 21:19:47 +0200462#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
463 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
464
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200465static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200466{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +0100467 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200469 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200470 enum pipe pipe = crtc->pipe;
471 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200472
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200473 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200474 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200475 case PIPE_A:
476 dsparb = I915_READ(DSPARB);
477 dsparb2 = I915_READ(DSPARB2);
478 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
479 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
480 break;
481 case PIPE_B:
482 dsparb = I915_READ(DSPARB);
483 dsparb2 = I915_READ(DSPARB2);
484 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
485 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
486 break;
487 case PIPE_C:
488 dsparb2 = I915_READ(DSPARB2);
489 dsparb3 = I915_READ(DSPARB3);
490 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
491 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
492 break;
493 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200494 MISSING_CASE(pipe);
495 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200496 }
497
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200498 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
499 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
500 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
501 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200502}
503
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200504static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
505 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300506{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200507 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300508 int size;
509
510 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200511 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
513
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300514 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
515 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516
517 return size;
518}
519
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200520static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
521 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300522{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200523 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524 int size;
525
526 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200527 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
529 size >>= 1; /* Convert to cachelines */
530
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300531 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
532 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533
534 return size;
535}
536
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200537static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
538 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200540 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541 int size;
542
543 size = dsparb & 0x7f;
544 size >>= 2; /* Convert to cachelines */
545
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300546 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
547 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548
549 return size;
550}
551
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552/* Pineview has different values for various configs */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800553static const struct intel_watermark_params pnv_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300554 .fifo_size = PINEVIEW_DISPLAY_FIFO,
555 .max_wm = PINEVIEW_MAX_WM,
556 .default_wm = PINEVIEW_DFT_WM,
557 .guard_size = PINEVIEW_GUARD_WM,
558 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800560
561static const struct intel_watermark_params pnv_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = PINEVIEW_DISPLAY_FIFO,
563 .max_wm = PINEVIEW_MAX_WM,
564 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
565 .guard_size = PINEVIEW_GUARD_WM,
566 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800568
569static const struct intel_watermark_params pnv_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300570 .fifo_size = PINEVIEW_CURSOR_FIFO,
571 .max_wm = PINEVIEW_CURSOR_MAX_WM,
572 .default_wm = PINEVIEW_CURSOR_DFT_WM,
573 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
574 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800576
577static const struct intel_watermark_params pnv_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300578 .fifo_size = PINEVIEW_CURSOR_FIFO,
579 .max_wm = PINEVIEW_CURSOR_MAX_WM,
580 .default_wm = PINEVIEW_CURSOR_DFT_WM,
581 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
582 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300583};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800584
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300586 .fifo_size = I965_CURSOR_FIFO,
587 .max_wm = I965_CURSOR_MAX_WM,
588 .default_wm = I965_CURSOR_DFT_WM,
589 .guard_size = 2,
590 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800592
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300593static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300594 .fifo_size = I945_FIFO_SIZE,
595 .max_wm = I915_MAX_WM,
596 .default_wm = 1,
597 .guard_size = 2,
598 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800600
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300601static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300602 .fifo_size = I915_FIFO_SIZE,
603 .max_wm = I915_MAX_WM,
604 .default_wm = 1,
605 .guard_size = 2,
606 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300607};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800608
Ville Syrjälä9d539102014-08-15 01:21:53 +0300609static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300610 .fifo_size = I855GM_FIFO_SIZE,
611 .max_wm = I915_MAX_WM,
612 .default_wm = 1,
613 .guard_size = 2,
614 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300615};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800616
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_bc_wm_info = {
618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM/2,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
623};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800624
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200625static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300626 .fifo_size = I830_FIFO_SIZE,
627 .max_wm = I915_MAX_WM,
628 .default_wm = 1,
629 .guard_size = 2,
630 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631};
632
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300634 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
635 * @pixel_rate: Pipe pixel rate in kHz
636 * @cpp: Plane bytes per pixel
637 * @latency: Memory wakeup latency in 0.1us units
638 *
639 * Compute the watermark using the method 1 or "small buffer"
640 * formula. The caller may additonally add extra cachelines
641 * to account for TLB misses and clock crossings.
642 *
643 * This method is concerned with the short term drain rate
644 * of the FIFO, ie. it does not account for blanking periods
645 * which would effectively reduce the average drain rate across
646 * a longer period. The name "small" refers to the fact the
647 * FIFO is relatively small compared to the amount of data
648 * fetched.
649 *
650 * The FIFO level vs. time graph might look something like:
651 *
652 * |\ |\
653 * | \ | \
654 * __---__---__ (- plane active, _ blanking)
655 * -> time
656 *
657 * or perhaps like this:
658 *
659 * |\|\ |\|\
660 * __----__----__ (- plane active, _ blanking)
661 * -> time
662 *
663 * Returns:
664 * The watermark in bytes
665 */
666static unsigned int intel_wm_method1(unsigned int pixel_rate,
667 unsigned int cpp,
668 unsigned int latency)
669{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200670 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300671
Ville Syrjäläd492a292019-04-08 18:27:01 +0300672 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300673 ret = DIV_ROUND_UP_ULL(ret, 10000);
674
675 return ret;
676}
677
678/**
679 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
680 * @pixel_rate: Pipe pixel rate in kHz
681 * @htotal: Pipe horizontal total
682 * @width: Plane width in pixels
683 * @cpp: Plane bytes per pixel
684 * @latency: Memory wakeup latency in 0.1us units
685 *
686 * Compute the watermark using the method 2 or "large buffer"
687 * formula. The caller may additonally add extra cachelines
688 * to account for TLB misses and clock crossings.
689 *
690 * This method is concerned with the long term drain rate
691 * of the FIFO, ie. it does account for blanking periods
692 * which effectively reduce the average drain rate across
693 * a longer period. The name "large" refers to the fact the
694 * FIFO is relatively large compared to the amount of data
695 * fetched.
696 *
697 * The FIFO level vs. time graph might look something like:
698 *
699 * |\___ |\___
700 * | \___ | \___
701 * | \ | \
702 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
703 * -> time
704 *
705 * Returns:
706 * The watermark in bytes
707 */
708static unsigned int intel_wm_method2(unsigned int pixel_rate,
709 unsigned int htotal,
710 unsigned int width,
711 unsigned int cpp,
712 unsigned int latency)
713{
714 unsigned int ret;
715
716 /*
717 * FIXME remove once all users are computing
718 * watermarks in the correct place.
719 */
720 if (WARN_ON_ONCE(htotal == 0))
721 htotal = 1;
722
723 ret = (latency * pixel_rate) / (htotal * 10000);
724 ret = (ret + 1) * width * cpp;
725
726 return ret;
727}
728
729/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300731 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000733 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @latency_ns: memory latency for the platform
736 *
737 * Calculate the watermark level (the level at which the display plane will
738 * start fetching from memory again). Each chip has a different display
739 * FIFO size and allocation, so the caller needs to figure that out and pass
740 * in the correct intel_watermark_params structure.
741 *
742 * As the pixel clock runs, the FIFO will be drained at a rate that depends
743 * on the pixel size. When it reaches the watermark level, it'll start
744 * fetching FIFO line sized based chunks from memory until the FIFO fills
745 * past the watermark point. If the FIFO drains completely, a FIFO underrun
746 * will occur, and a display engine hang could result.
747 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300748static unsigned int intel_calculate_wm(int pixel_rate,
749 const struct intel_watermark_params *wm,
750 int fifo_size, int cpp,
751 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300753 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /*
756 * Note: we need to make sure we don't overflow for various clock &
757 * latency values.
758 * clocks go from a few thousand to several hundred thousand.
759 * latency is usually a few thousand
760 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 entries = intel_wm_method1(pixel_rate, cpp,
762 latency_ns / 100);
763 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
764 wm->guard_size;
765 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 wm_size = fifo_size - entries;
768 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
770 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 wm_size = wm->max_wm;
773 if (wm_size <= 0)
774 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300775
776 /*
777 * Bspec seems to indicate that the value shouldn't be lower than
778 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
779 * Lets go for 8 which is the burst size since certain platforms
780 * already use a hardcoded 8 (which is what the spec says should be
781 * done).
782 */
783 if (wm_size <= 8)
784 wm_size = 8;
785
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786 return wm_size;
787}
788
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300789static bool is_disabling(int old, int new, int threshold)
790{
791 return old >= threshold && new < threshold;
792}
793
794static bool is_enabling(int old, int new, int threshold)
795{
796 return old < threshold && new >= threshold;
797}
798
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300799static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
800{
801 return dev_priv->wm.max_level + 1;
802}
803
Ville Syrjälä24304d812017-03-14 17:10:49 +0200804static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
805 const struct intel_plane_state *plane_state)
806{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100807 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä24304d812017-03-14 17:10:49 +0200808
809 /* FIXME check the 'enable' instead */
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100810 if (!crtc_state->hw.active)
Ville Syrjälä24304d812017-03-14 17:10:49 +0200811 return false;
812
813 /*
814 * Treat cursor with fb as always visible since cursor updates
815 * can happen faster than the vrefresh rate, and the current
816 * watermark code doesn't handle that correctly. Cursor updates
817 * which set/clear the fb or change the cursor size are going
818 * to get throttled by intel_legacy_cursor_update() to work
819 * around this problem with the watermark code.
820 */
821 if (plane->id == PLANE_CURSOR)
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +0100822 return plane_state->hw.fb != NULL;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200823 else
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100824 return plane_state->uapi.visible;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200825}
826
Ville Syrjälä04da7b92019-11-27 22:12:11 +0200827static bool intel_crtc_active(struct intel_crtc *crtc)
828{
829 /* Be paranoid as we can arrive here with only partial
830 * state retrieved from the hardware during setup.
831 *
832 * We can ditch the adjusted_mode.crtc_clock check as soon
833 * as Haswell has gained clock readout/fastboot support.
834 *
835 * We can ditch the crtc->primary->state->fb check as soon as we can
836 * properly reconstruct framebuffers.
837 *
838 * FIXME: The intel_crtc->active here should be switched to
839 * crtc->state->active once we have proper CRTC states wired up
840 * for atomic.
841 */
842 return crtc->active && crtc->base.primary->state->fb &&
843 crtc->config->hw.adjusted_mode.crtc_clock;
844}
845
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200846static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200848 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200850 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200851 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852 if (enabled)
853 return NULL;
854 enabled = crtc;
855 }
856 }
857
858 return enabled;
859}
860
Lucas De Marchi1d218222019-12-24 00:40:04 -0800861static void pnv_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200863 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200864 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300865 const struct cxsr_latency *latency;
866 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300867 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000869 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100870 dev_priv->is_ddr3,
871 dev_priv->fsb_freq,
872 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 if (!latency) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300874 drm_dbg_kms(&dev_priv->drm,
875 "Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300876 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300877 return;
878 }
879
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200880 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300881 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200882 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100883 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200884 const struct drm_framebuffer *fb =
885 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200886 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300887 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888
889 /* Display SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800890 wm = intel_calculate_wm(clock, &pnv_display_wm,
891 pnv_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200892 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300893 reg = I915_READ(DSPFW1);
894 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200895 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300896 I915_WRITE(DSPFW1, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300897 drm_dbg_kms(&dev_priv->drm, "DSPFW1 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300898
899 /* cursor SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800900 wm = intel_calculate_wm(clock, &pnv_cursor_wm,
901 pnv_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300902 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 reg = I915_READ(DSPFW3);
904 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200905 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300906 I915_WRITE(DSPFW3, reg);
907
908 /* Display HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800909 wm = intel_calculate_wm(clock, &pnv_display_hplloff_wm,
910 pnv_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200911 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300912 reg = I915_READ(DSPFW3);
913 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200914 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300915 I915_WRITE(DSPFW3, reg);
916
917 /* cursor HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800918 wm = intel_calculate_wm(clock, &pnv_cursor_hplloff_wm,
919 pnv_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300920 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300921 reg = I915_READ(DSPFW3);
922 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200923 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300924 I915_WRITE(DSPFW3, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300925 drm_dbg_kms(&dev_priv->drm, "DSPFW3 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300926
Imre Deak5209b1f2014-07-01 12:36:17 +0300927 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300928 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300929 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930 }
931}
932
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300933/*
934 * Documentation says:
935 * "If the line size is small, the TLB fetches can get in the way of the
936 * data fetches, causing some lag in the pixel data return which is not
937 * accounted for in the above formulas. The following adjustment only
938 * needs to be applied if eight whole lines fit in the buffer at once.
939 * The WM is adjusted upwards by the difference between the FIFO size
940 * and the size of 8 whole lines. This adjustment is always performed
941 * in the actual pixel depth regardless of whether FBC is enabled or not."
942 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000943static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300944{
945 int tlb_miss = fifo_size * 64 - width * cpp * 8;
946
947 return max(0, tlb_miss);
948}
949
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300950static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
951 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300952{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300953 enum pipe pipe;
954
955 for_each_pipe(dev_priv, pipe)
956 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
957
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300958 I915_WRITE(DSPFW1,
959 FW_WM(wm->sr.plane, SR) |
960 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
961 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
962 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
963 I915_WRITE(DSPFW2,
964 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
965 FW_WM(wm->sr.fbc, FBC_SR) |
966 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
967 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
968 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
969 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
970 I915_WRITE(DSPFW3,
971 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
972 FW_WM(wm->sr.cursor, CURSOR_SR) |
973 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
974 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300976 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300977}
978
Ville Syrjälä15665972015-03-10 16:16:28 +0200979#define FW_WM_VLV(value, plane) \
980 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
981
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200982static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200983 const struct vlv_wm_values *wm)
984{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200985 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200986
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200987 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200988 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
989
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200990 I915_WRITE(VLV_DDL(pipe),
991 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
992 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
993 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
994 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
995 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200996
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200997 /*
998 * Zero the (unused) WM1 watermarks, and also clear all the
999 * high order bits so that there are no out of bounds values
1000 * present in the registers during the reprogramming.
1001 */
1002 I915_WRITE(DSPHOWM, 0);
1003 I915_WRITE(DSPHOWM1, 0);
1004 I915_WRITE(DSPFW4, 0);
1005 I915_WRITE(DSPFW5, 0);
1006 I915_WRITE(DSPFW6, 0);
1007
Ville Syrjäläae801522015-03-05 21:19:49 +02001008 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +02001009 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001010 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1011 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1012 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001013 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001014 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1015 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1016 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001017 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001018 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001019
1020 if (IS_CHERRYVIEW(dev_priv)) {
1021 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001022 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001025 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1026 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001027 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001028 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1029 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001030 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001031 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001032 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1033 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1034 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1035 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1036 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1037 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1038 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1039 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1040 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001041 } else {
1042 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001043 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1044 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001045 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001046 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001047 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1048 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1049 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1050 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1051 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1052 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001053 }
1054
1055 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001056}
1057
Ville Syrjälä15665972015-03-10 16:16:28 +02001058#undef FW_WM_VLV
1059
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001060static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1061{
1062 /* all latencies in usec */
1063 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1064 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001065 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001066
Ville Syrjälä79d94302017-04-21 21:14:30 +03001067 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001068}
1069
1070static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1071{
1072 /*
1073 * DSPCNTR[13] supposedly controls whether the
1074 * primary plane can use the FIFO space otherwise
1075 * reserved for the sprite plane. It's not 100% clear
1076 * what the actual FIFO size is, but it looks like we
1077 * can happily set both primary and sprite watermarks
1078 * up to 127 cachelines. So that would seem to mean
1079 * that either DSPCNTR[13] doesn't do anything, or that
1080 * the total FIFO is >= 256 cachelines in size. Either
1081 * way, we don't seem to have to worry about this
1082 * repartitioning as the maximum watermark value the
1083 * register can hold for each plane is lower than the
1084 * minimum FIFO size.
1085 */
1086 switch (plane_id) {
1087 case PLANE_CURSOR:
1088 return 63;
1089 case PLANE_PRIMARY:
1090 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1091 case PLANE_SPRITE0:
1092 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1093 default:
1094 MISSING_CASE(plane_id);
1095 return 0;
1096 }
1097}
1098
1099static int g4x_fbc_fifo_size(int level)
1100{
1101 switch (level) {
1102 case G4X_WM_LEVEL_SR:
1103 return 7;
1104 case G4X_WM_LEVEL_HPLL:
1105 return 15;
1106 default:
1107 MISSING_CASE(level);
1108 return 0;
1109 }
1110}
1111
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001112static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1113 const struct intel_plane_state *plane_state,
1114 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001115{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001116 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001117 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1118 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01001119 &crtc_state->hw.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001120 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1121 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001122
1123 if (latency == 0)
1124 return USHRT_MAX;
1125
1126 if (!intel_wm_plane_visible(crtc_state, plane_state))
1127 return 0;
1128
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001129 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001130
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001131 /*
1132 * Not 100% sure which way ELK should go here as the
1133 * spec only says CL/CTG should assume 32bpp and BW
1134 * doesn't need to. But as these things followed the
1135 * mobile vs. desktop lines on gen3 as well, let's
1136 * assume ELK doesn't need this.
1137 *
1138 * The spec also fails to list such a restriction for
1139 * the HPLL watermark, which seems a little strange.
1140 * Let's use 32bpp for the HPLL watermark as well.
1141 */
1142 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1143 level != G4X_WM_LEVEL_NORMAL)
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001144 cpp = max(cpp, 4u);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001145
1146 clock = adjusted_mode->crtc_clock;
1147 htotal = adjusted_mode->crtc_htotal;
1148
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001149 width = drm_rect_width(&plane_state->uapi.dst);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001150
1151 if (plane->id == PLANE_CURSOR) {
1152 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1153 } else if (plane->id == PLANE_PRIMARY &&
1154 level == G4X_WM_LEVEL_NORMAL) {
1155 wm = intel_wm_method1(clock, cpp, latency);
1156 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001157 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001158
1159 small = intel_wm_method1(clock, cpp, latency);
1160 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1161
1162 wm = min(small, large);
1163 }
1164
1165 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1166 width, cpp);
1167
1168 wm = DIV_ROUND_UP(wm, 64) + 2;
1169
Chris Wilson1a1f1282017-11-07 14:03:38 +00001170 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001171}
1172
1173static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1174 int level, enum plane_id plane_id, u16 value)
1175{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001176 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001177 bool dirty = false;
1178
1179 for (; level < intel_wm_num_levels(dev_priv); level++) {
1180 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1181
1182 dirty |= raw->plane[plane_id] != value;
1183 raw->plane[plane_id] = value;
1184 }
1185
1186 return dirty;
1187}
1188
1189static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1190 int level, u16 value)
1191{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001192 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001193 bool dirty = false;
1194
1195 /* NORMAL level doesn't have an FBC watermark */
1196 level = max(level, G4X_WM_LEVEL_SR);
1197
1198 for (; level < intel_wm_num_levels(dev_priv); level++) {
1199 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1200
1201 dirty |= raw->fbc != value;
1202 raw->fbc = value;
1203 }
1204
1205 return dirty;
1206}
1207
Maarten Lankhorstec193642019-06-28 10:55:17 +02001208static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
1209 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001210 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001211
1212static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1213 const struct intel_plane_state *plane_state)
1214{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001215 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001216 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001217 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1218 enum plane_id plane_id = plane->id;
1219 bool dirty = false;
1220 int level;
1221
1222 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1223 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1224 if (plane_id == PLANE_PRIMARY)
1225 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1226 goto out;
1227 }
1228
1229 for (level = 0; level < num_levels; level++) {
1230 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1231 int wm, max_wm;
1232
1233 wm = g4x_compute_wm(crtc_state, plane_state, level);
1234 max_wm = g4x_plane_fifo_size(plane_id, level);
1235
1236 if (wm > max_wm)
1237 break;
1238
1239 dirty |= raw->plane[plane_id] != wm;
1240 raw->plane[plane_id] = wm;
1241
1242 if (plane_id != PLANE_PRIMARY ||
1243 level == G4X_WM_LEVEL_NORMAL)
1244 continue;
1245
1246 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1247 raw->plane[plane_id]);
1248 max_wm = g4x_fbc_fifo_size(level);
1249
1250 /*
1251 * FBC wm is not mandatory as we
1252 * can always just disable its use.
1253 */
1254 if (wm > max_wm)
1255 wm = USHRT_MAX;
1256
1257 dirty |= raw->fbc != wm;
1258 raw->fbc = wm;
1259 }
1260
1261 /* mark watermarks as invalid */
1262 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1263
1264 if (plane_id == PLANE_PRIMARY)
1265 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1266
1267 out:
1268 if (dirty) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001269 drm_dbg_kms(&dev_priv->drm,
1270 "%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1271 plane->base.name,
1272 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1273 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1274 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001275
1276 if (plane_id == PLANE_PRIMARY)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001277 drm_dbg_kms(&dev_priv->drm,
1278 "FBC watermarks: SR=%d, HPLL=%d\n",
1279 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1280 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001281 }
1282
1283 return dirty;
1284}
1285
1286static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1287 enum plane_id plane_id, int level)
1288{
1289 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1290
1291 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1292}
1293
1294static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1295 int level)
1296{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001297 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001298
1299 if (level > dev_priv->wm.max_level)
1300 return false;
1301
1302 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1303 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1304 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1305}
1306
1307/* mark all levels starting from 'level' as invalid */
1308static void g4x_invalidate_wms(struct intel_crtc *crtc,
1309 struct g4x_wm_state *wm_state, int level)
1310{
1311 if (level <= G4X_WM_LEVEL_NORMAL) {
1312 enum plane_id plane_id;
1313
1314 for_each_plane_id_on_crtc(crtc, plane_id)
1315 wm_state->wm.plane[plane_id] = USHRT_MAX;
1316 }
1317
1318 if (level <= G4X_WM_LEVEL_SR) {
1319 wm_state->cxsr = false;
1320 wm_state->sr.cursor = USHRT_MAX;
1321 wm_state->sr.plane = USHRT_MAX;
1322 wm_state->sr.fbc = USHRT_MAX;
1323 }
1324
1325 if (level <= G4X_WM_LEVEL_HPLL) {
1326 wm_state->hpll_en = false;
1327 wm_state->hpll.cursor = USHRT_MAX;
1328 wm_state->hpll.plane = USHRT_MAX;
1329 wm_state->hpll.fbc = USHRT_MAX;
1330 }
1331}
1332
1333static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1334{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001335 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001337 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001338 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001339 int num_active_planes = hweight8(crtc_state->active_planes &
1340 ~BIT(PLANE_CURSOR));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001341 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001342 const struct intel_plane_state *old_plane_state;
1343 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001344 struct intel_plane *plane;
1345 enum plane_id plane_id;
1346 int i, level;
1347 unsigned int dirty = 0;
1348
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001349 for_each_oldnew_intel_plane_in_state(state, plane,
1350 old_plane_state,
1351 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001352 if (new_plane_state->hw.crtc != &crtc->base &&
1353 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001354 continue;
1355
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001356 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001357 dirty |= BIT(plane->id);
1358 }
1359
1360 if (!dirty)
1361 return 0;
1362
1363 level = G4X_WM_LEVEL_NORMAL;
1364 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1365 goto out;
1366
1367 raw = &crtc_state->wm.g4x.raw[level];
1368 for_each_plane_id_on_crtc(crtc, plane_id)
1369 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1370
1371 level = G4X_WM_LEVEL_SR;
1372
1373 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1374 goto out;
1375
1376 raw = &crtc_state->wm.g4x.raw[level];
1377 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1378 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1379 wm_state->sr.fbc = raw->fbc;
1380
1381 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1382
1383 level = G4X_WM_LEVEL_HPLL;
1384
1385 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1386 goto out;
1387
1388 raw = &crtc_state->wm.g4x.raw[level];
1389 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1390 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1391 wm_state->hpll.fbc = raw->fbc;
1392
1393 wm_state->hpll_en = wm_state->cxsr;
1394
1395 level++;
1396
1397 out:
1398 if (level == G4X_WM_LEVEL_NORMAL)
1399 return -EINVAL;
1400
1401 /* invalidate the higher levels */
1402 g4x_invalidate_wms(crtc, wm_state, level);
1403
1404 /*
1405 * Determine if the FBC watermark(s) can be used. IF
1406 * this isn't the case we prefer to disable the FBC
1407 ( watermark(s) rather than disable the SR/HPLL
1408 * level(s) entirely.
1409 */
1410 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1411
1412 if (level >= G4X_WM_LEVEL_SR &&
1413 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1414 wm_state->fbc_en = false;
1415 else if (level >= G4X_WM_LEVEL_HPLL &&
1416 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1417 wm_state->fbc_en = false;
1418
1419 return 0;
1420}
1421
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001422static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001423{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001424 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1426 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1427 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001428 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001429 const struct intel_crtc_state *old_crtc_state =
1430 intel_atomic_get_old_crtc_state(intel_state, crtc);
1431 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001432 enum plane_id plane_id;
1433
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001434 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001435 *intermediate = *optimal;
1436
1437 intermediate->cxsr = false;
1438 intermediate->hpll_en = false;
1439 goto out;
1440 }
1441
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001442 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001443 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001444 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001445 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001446 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1447
1448 for_each_plane_id_on_crtc(crtc, plane_id) {
1449 intermediate->wm.plane[plane_id] =
1450 max(optimal->wm.plane[plane_id],
1451 active->wm.plane[plane_id]);
1452
1453 WARN_ON(intermediate->wm.plane[plane_id] >
1454 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1455 }
1456
1457 intermediate->sr.plane = max(optimal->sr.plane,
1458 active->sr.plane);
1459 intermediate->sr.cursor = max(optimal->sr.cursor,
1460 active->sr.cursor);
1461 intermediate->sr.fbc = max(optimal->sr.fbc,
1462 active->sr.fbc);
1463
1464 intermediate->hpll.plane = max(optimal->hpll.plane,
1465 active->hpll.plane);
1466 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1467 active->hpll.cursor);
1468 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1469 active->hpll.fbc);
1470
1471 WARN_ON((intermediate->sr.plane >
1472 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1473 intermediate->sr.cursor >
1474 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1475 intermediate->cxsr);
1476 WARN_ON((intermediate->sr.plane >
1477 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1478 intermediate->sr.cursor >
1479 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1480 intermediate->hpll_en);
1481
1482 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1483 intermediate->fbc_en && intermediate->cxsr);
1484 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1485 intermediate->fbc_en && intermediate->hpll_en);
1486
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001487out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001488 /*
1489 * If our intermediate WM are identical to the final WM, then we can
1490 * omit the post-vblank programming; only update if it's different.
1491 */
1492 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001493 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001494
1495 return 0;
1496}
1497
1498static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1499 struct g4x_wm_values *wm)
1500{
1501 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001502 int num_active_pipes = 0;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001503
1504 wm->cxsr = true;
1505 wm->hpll_en = true;
1506 wm->fbc_en = true;
1507
1508 for_each_intel_crtc(&dev_priv->drm, crtc) {
1509 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1510
1511 if (!crtc->active)
1512 continue;
1513
1514 if (!wm_state->cxsr)
1515 wm->cxsr = false;
1516 if (!wm_state->hpll_en)
1517 wm->hpll_en = false;
1518 if (!wm_state->fbc_en)
1519 wm->fbc_en = false;
1520
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001521 num_active_pipes++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001522 }
1523
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001524 if (num_active_pipes != 1) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001525 wm->cxsr = false;
1526 wm->hpll_en = false;
1527 wm->fbc_en = false;
1528 }
1529
1530 for_each_intel_crtc(&dev_priv->drm, crtc) {
1531 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1532 enum pipe pipe = crtc->pipe;
1533
1534 wm->pipe[pipe] = wm_state->wm;
1535 if (crtc->active && wm->cxsr)
1536 wm->sr = wm_state->sr;
1537 if (crtc->active && wm->hpll_en)
1538 wm->hpll = wm_state->hpll;
1539 }
1540}
1541
1542static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1543{
1544 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1545 struct g4x_wm_values new_wm = {};
1546
1547 g4x_merge_wm(dev_priv, &new_wm);
1548
1549 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1550 return;
1551
1552 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1553 _intel_set_memory_cxsr(dev_priv, false);
1554
1555 g4x_write_wm_values(dev_priv, &new_wm);
1556
1557 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1558 _intel_set_memory_cxsr(dev_priv, true);
1559
1560 *old_wm = new_wm;
1561}
1562
1563static void g4x_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001564 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001565{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001566 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1567 const struct intel_crtc_state *crtc_state =
1568 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001569
1570 mutex_lock(&dev_priv->wm.wm_mutex);
1571 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1572 g4x_program_watermarks(dev_priv);
1573 mutex_unlock(&dev_priv->wm.wm_mutex);
1574}
1575
1576static void g4x_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001577 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001578{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001579 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1580 const struct intel_crtc_state *crtc_state =
1581 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001582
1583 if (!crtc_state->wm.need_postvbl_update)
1584 return;
1585
1586 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03001587 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001588 g4x_program_watermarks(dev_priv);
1589 mutex_unlock(&dev_priv->wm.wm_mutex);
1590}
1591
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001592/* latency must be in 0.1us units. */
1593static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001594 unsigned int htotal,
1595 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001596 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001597 unsigned int latency)
1598{
1599 unsigned int ret;
1600
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001601 ret = intel_wm_method2(pixel_rate, htotal,
1602 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 ret = DIV_ROUND_UP(ret, 64);
1604
1605 return ret;
1606}
1607
Ville Syrjäläbb726512016-10-31 22:37:24 +02001608static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001609{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610 /* all latencies in usec */
1611 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1612
Ville Syrjälä58590c12015-09-08 21:05:12 +03001613 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1614
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 if (IS_CHERRYVIEW(dev_priv)) {
1616 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1617 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001618
1619 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001620 }
1621}
1622
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001623static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1624 const struct intel_plane_state *plane_state,
1625 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001626{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001627 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001628 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001629 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01001630 &crtc_state->hw.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001631 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632
1633 if (dev_priv->wm.pri_latency[level] == 0)
1634 return USHRT_MAX;
1635
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001636 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001637 return 0;
1638
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001639 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001640 clock = adjusted_mode->crtc_clock;
1641 htotal = adjusted_mode->crtc_htotal;
1642 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001643
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001644 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001645 /*
1646 * FIXME the formula gives values that are
1647 * too big for the cursor FIFO, and hence we
1648 * would never be able to use cursors. For
1649 * now just hardcode the watermark.
1650 */
1651 wm = 63;
1652 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001653 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001654 dev_priv->wm.pri_latency[level] * 10);
1655 }
1656
Chris Wilson1a1f1282017-11-07 14:03:38 +00001657 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001658}
1659
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001660static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1661{
1662 return (active_planes & (BIT(PLANE_SPRITE0) |
1663 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1664}
1665
Ville Syrjälä5012e602017-03-02 19:14:56 +02001666static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001667{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001668 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001669 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001670 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001671 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001672 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001673 int num_active_planes = hweight8(active_planes);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001675 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001676 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 unsigned int total_rate;
1678 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001680 /*
1681 * When enabling sprite0 after sprite1 has already been enabled
1682 * we tend to get an underrun unless sprite0 already has some
1683 * FIFO space allcoated. Hence we always allocate at least one
1684 * cacheline for sprite0 whenever sprite1 is enabled.
1685 *
1686 * All other plane enable sequences appear immune to this problem.
1687 */
1688 if (vlv_need_sprite0_fifo_workaround(active_planes))
1689 sprite0_fifo_extra = 1;
1690
Ville Syrjälä5012e602017-03-02 19:14:56 +02001691 total_rate = raw->plane[PLANE_PRIMARY] +
1692 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 raw->plane[PLANE_SPRITE1] +
1694 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 if (total_rate > fifo_size)
1697 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001698
Ville Syrjälä5012e602017-03-02 19:14:56 +02001699 if (total_rate == 0)
1700 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001701
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001703 unsigned int rate;
1704
Ville Syrjälä5012e602017-03-02 19:14:56 +02001705 if ((active_planes & BIT(plane_id)) == 0) {
1706 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001707 continue;
1708 }
1709
Ville Syrjälä5012e602017-03-02 19:14:56 +02001710 rate = raw->plane[plane_id];
1711 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1712 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713 }
1714
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001715 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1716 fifo_left -= sprite0_fifo_extra;
1717
Ville Syrjälä5012e602017-03-02 19:14:56 +02001718 fifo_state->plane[PLANE_CURSOR] = 63;
1719
1720 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001721
1722 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001723 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724 int plane_extra;
1725
1726 if (fifo_left == 0)
1727 break;
1728
Ville Syrjälä5012e602017-03-02 19:14:56 +02001729 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001730 continue;
1731
1732 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001733 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001734 fifo_left -= plane_extra;
1735 }
1736
Ville Syrjälä5012e602017-03-02 19:14:56 +02001737 WARN_ON(active_planes != 0 && fifo_left != 0);
1738
1739 /* give it all to the first plane if none are active */
1740 if (active_planes == 0) {
1741 WARN_ON(fifo_left != fifo_size);
1742 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1743 }
1744
1745 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001746}
1747
Ville Syrjäläff32c542017-03-02 19:14:57 +02001748/* mark all levels starting from 'level' as invalid */
1749static void vlv_invalidate_wms(struct intel_crtc *crtc,
1750 struct vlv_wm_state *wm_state, int level)
1751{
1752 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1753
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001754 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001755 enum plane_id plane_id;
1756
1757 for_each_plane_id_on_crtc(crtc, plane_id)
1758 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1759
1760 wm_state->sr[level].cursor = USHRT_MAX;
1761 wm_state->sr[level].plane = USHRT_MAX;
1762 }
1763}
1764
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001765static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1766{
1767 if (wm > fifo_size)
1768 return USHRT_MAX;
1769 else
1770 return fifo_size - wm;
1771}
1772
Ville Syrjäläff32c542017-03-02 19:14:57 +02001773/*
1774 * Starting from 'level' set all higher
1775 * levels to 'value' in the "raw" watermarks.
1776 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001777static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001779{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001780 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001781 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001783
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001785 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001786
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001787 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001789 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001790
1791 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001792}
1793
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001794static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1795 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001796{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001797 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001798 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001799 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001800 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001801 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001802 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001803
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001804 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001805 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1806 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001807 }
1808
1809 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001810 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001811 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1812 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1813
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814 if (wm > max_wm)
1815 break;
1816
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001817 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001818 raw->plane[plane_id] = wm;
1819 }
1820
1821 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001822 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001823
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001824out:
1825 if (dirty)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001826 drm_dbg_kms(&dev_priv->drm,
1827 "%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
1828 plane->base.name,
1829 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1830 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1831 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001832
1833 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001834}
1835
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001836static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1837 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001839 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001840 &crtc_state->wm.vlv.raw[level];
1841 const struct vlv_fifo_state *fifo_state =
1842 &crtc_state->wm.vlv.fifo_state;
1843
1844 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1845}
1846
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001847static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001848{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001849 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1850 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1851 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1852 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001853}
1854
1855static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001856{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001857 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001858 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001859 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001860 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001861 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001862 const struct vlv_fifo_state *fifo_state =
1863 &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001864 int num_active_planes = hweight8(crtc_state->active_planes &
1865 ~BIT(PLANE_CURSOR));
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001866 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->uapi);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001867 const struct intel_plane_state *old_plane_state;
1868 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001869 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001870 enum plane_id plane_id;
1871 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001872 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001873
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001874 for_each_oldnew_intel_plane_in_state(state, plane,
1875 old_plane_state,
1876 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001877 if (new_plane_state->hw.crtc != &crtc->base &&
1878 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001879 continue;
1880
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001881 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001882 dirty |= BIT(plane->id);
1883 }
1884
1885 /*
1886 * DSPARB registers may have been reset due to the
1887 * power well being turned off. Make sure we restore
1888 * them to a consistent state even if no primary/sprite
1889 * planes are initially active.
1890 */
1891 if (needs_modeset)
1892 crtc_state->fifo_changed = true;
1893
1894 if (!dirty)
1895 return 0;
1896
1897 /* cursor changes don't warrant a FIFO recompute */
1898 if (dirty & ~BIT(PLANE_CURSOR)) {
1899 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001900 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001901 const struct vlv_fifo_state *old_fifo_state =
1902 &old_crtc_state->wm.vlv.fifo_state;
1903
1904 ret = vlv_compute_fifo(crtc_state);
1905 if (ret)
1906 return ret;
1907
1908 if (needs_modeset ||
1909 memcmp(old_fifo_state, fifo_state,
1910 sizeof(*fifo_state)) != 0)
1911 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001912 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001913
Ville Syrjäläff32c542017-03-02 19:14:57 +02001914 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001915 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001916 /*
1917 * Note that enabling cxsr with no primary/sprite planes
1918 * enabled can wedge the pipe. Hence we only allow cxsr
1919 * with exactly one enabled primary/sprite plane.
1920 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001921 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001922
Ville Syrjälä5012e602017-03-02 19:14:56 +02001923 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001924 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Jani Nikula24977872019-09-11 12:26:08 +03001925 const int sr_fifo_size = INTEL_NUM_PIPES(dev_priv) * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001926
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001927 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001928 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001929
Ville Syrjäläff32c542017-03-02 19:14:57 +02001930 for_each_plane_id_on_crtc(crtc, plane_id) {
1931 wm_state->wm[level].plane[plane_id] =
1932 vlv_invert_wm_value(raw->plane[plane_id],
1933 fifo_state->plane[plane_id]);
1934 }
1935
1936 wm_state->sr[level].plane =
1937 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001938 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001939 raw->plane[PLANE_SPRITE1]),
1940 sr_fifo_size);
1941
1942 wm_state->sr[level].cursor =
1943 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1944 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001945 }
1946
Ville Syrjäläff32c542017-03-02 19:14:57 +02001947 if (level == 0)
1948 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001949
Ville Syrjäläff32c542017-03-02 19:14:57 +02001950 /* limit to only levels we can actually handle */
1951 wm_state->num_levels = level;
1952
1953 /* invalidate the higher levels */
1954 vlv_invalidate_wms(crtc, wm_state, level);
1955
1956 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001957}
1958
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001959#define VLV_FIFO(plane, value) \
1960 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1961
Ville Syrjäläff32c542017-03-02 19:14:57 +02001962static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001963 struct intel_crtc *crtc)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001964{
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001965 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001966 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001967 const struct intel_crtc_state *crtc_state =
1968 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001969 const struct vlv_fifo_state *fifo_state =
1970 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001971 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001972
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001973 if (!crtc_state->fifo_changed)
1974 return;
1975
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001976 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1977 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1978 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001979
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05301980 drm_WARN_ON(&dev_priv->drm, fifo_state->plane[PLANE_CURSOR] != 63);
1981 drm_WARN_ON(&dev_priv->drm, fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001982
Ville Syrjäläc137d662017-03-02 19:15:06 +02001983 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1984
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001985 /*
1986 * uncore.lock serves a double purpose here. It allows us to
1987 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1988 * it protects the DSPARB registers from getting clobbered by
1989 * parallel updates from multiple pipes.
1990 *
1991 * intel_pipe_update_start() has already disabled interrupts
1992 * for us, so a plain spin_lock() is sufficient here.
1993 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001994 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001995
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001996 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001997 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001998 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001999 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2000 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002001
2002 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
2003 VLV_FIFO(SPRITEB, 0xff));
2004 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
2005 VLV_FIFO(SPRITEB, sprite1_start));
2006
2007 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
2008 VLV_FIFO(SPRITEB_HI, 0x1));
2009 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
2010 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
2011
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002012 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2013 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002014 break;
2015 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002016 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2017 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002018
2019 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2020 VLV_FIFO(SPRITED, 0xff));
2021 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2022 VLV_FIFO(SPRITED, sprite1_start));
2023
2024 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2025 VLV_FIFO(SPRITED_HI, 0xff));
2026 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2027 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2028
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002029 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2030 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031 break;
2032 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002033 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
2034 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002035
2036 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2037 VLV_FIFO(SPRITEF, 0xff));
2038 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2039 VLV_FIFO(SPRITEF, sprite1_start));
2040
2041 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2042 VLV_FIFO(SPRITEF_HI, 0xff));
2043 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2044 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2045
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002046 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2047 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002048 break;
2049 default:
2050 break;
2051 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002052
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002053 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002054
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002055 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002056}
2057
2058#undef VLV_FIFO
2059
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002060static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002061{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002062 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002063 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2064 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2065 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002066 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002067 const struct intel_crtc_state *old_crtc_state =
2068 intel_atomic_get_old_crtc_state(intel_state, crtc);
2069 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002070 int level;
2071
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002072 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002073 *intermediate = *optimal;
2074
2075 intermediate->cxsr = false;
2076 goto out;
2077 }
2078
Ville Syrjälä4841da52017-03-02 19:14:59 +02002079 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002080 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002081 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002082
2083 for (level = 0; level < intermediate->num_levels; level++) {
2084 enum plane_id plane_id;
2085
2086 for_each_plane_id_on_crtc(crtc, plane_id) {
2087 intermediate->wm[level].plane[plane_id] =
2088 min(optimal->wm[level].plane[plane_id],
2089 active->wm[level].plane[plane_id]);
2090 }
2091
2092 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2093 active->sr[level].plane);
2094 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2095 active->sr[level].cursor);
2096 }
2097
2098 vlv_invalidate_wms(crtc, intermediate, level);
2099
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002100out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002101 /*
2102 * If our intermediate WM are identical to the final WM, then we can
2103 * omit the post-vblank programming; only update if it's different.
2104 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002105 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002106 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002107
2108 return 0;
2109}
2110
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002111static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002112 struct vlv_wm_values *wm)
2113{
2114 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002115 int num_active_pipes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002117 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 wm->cxsr = true;
2119
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002120 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002121 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002122
2123 if (!crtc->active)
2124 continue;
2125
2126 if (!wm_state->cxsr)
2127 wm->cxsr = false;
2128
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002129 num_active_pipes++;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002130 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2131 }
2132
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002133 if (num_active_pipes != 1)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134 wm->cxsr = false;
2135
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002136 if (num_active_pipes > 1)
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002137 wm->level = VLV_WM_LEVEL_PM2;
2138
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002139 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002140 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002141 enum pipe pipe = crtc->pipe;
2142
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002143 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002144 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002145 wm->sr = wm_state->sr[wm->level];
2146
Ville Syrjälä1b313892016-11-28 19:37:08 +02002147 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2148 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2149 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2150 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151 }
2152}
2153
Ville Syrjäläff32c542017-03-02 19:14:57 +02002154static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002155{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002156 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2157 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002158
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002159 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002160
Ville Syrjäläff32c542017-03-02 19:14:57 +02002161 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002162 return;
2163
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002164 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002165 chv_set_memory_dvfs(dev_priv, false);
2166
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002167 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002168 chv_set_memory_pm5(dev_priv, false);
2169
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002170 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002171 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002172
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002173 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002174
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002175 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002176 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002177
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002178 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002179 chv_set_memory_pm5(dev_priv, true);
2180
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002181 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002182 chv_set_memory_dvfs(dev_priv, true);
2183
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002184 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002185}
2186
Ville Syrjäläff32c542017-03-02 19:14:57 +02002187static void vlv_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002188 struct intel_crtc *crtc)
Ville Syrjäläff32c542017-03-02 19:14:57 +02002189{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002190 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2191 const struct intel_crtc_state *crtc_state =
2192 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläff32c542017-03-02 19:14:57 +02002193
2194 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002195 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2196 vlv_program_watermarks(dev_priv);
2197 mutex_unlock(&dev_priv->wm.wm_mutex);
2198}
2199
2200static void vlv_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002201 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002202{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002203 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2204 const struct intel_crtc_state *crtc_state =
2205 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002206
2207 if (!crtc_state->wm.need_postvbl_update)
2208 return;
2209
2210 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03002211 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002212 vlv_program_watermarks(dev_priv);
2213 mutex_unlock(&dev_priv->wm.wm_mutex);
2214}
2215
Ville Syrjälä432081b2016-10-31 22:37:03 +02002216static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002217{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002218 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002219 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002220 int srwm = 1;
2221 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002222 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002223
2224 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002225 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002226 if (crtc) {
2227 /* self-refresh has much higher latency */
2228 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002229 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002230 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002231 const struct drm_framebuffer *fb =
2232 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002233 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002234 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002235 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002236 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237 int entries;
2238
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002239 entries = intel_wm_method2(clock, htotal,
2240 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2242 srwm = I965_FIFO_SIZE - entries;
2243 if (srwm < 0)
2244 srwm = 1;
2245 srwm &= 0x1ff;
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002246 drm_dbg_kms(&dev_priv->drm,
2247 "self-refresh entries: %d, wm: %d\n",
2248 entries, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002249
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002250 entries = intel_wm_method2(clock, htotal,
2251 crtc->base.cursor->state->crtc_w, 4,
2252 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002253 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002254 i965_cursor_wm_info.cacheline_size) +
2255 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002256
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002257 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258 if (cursor_sr > i965_cursor_wm_info.max_wm)
2259 cursor_sr = i965_cursor_wm_info.max_wm;
2260
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002261 drm_dbg_kms(&dev_priv->drm,
2262 "self-refresh watermark: display plane %d "
2263 "cursor %d\n", srwm, cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264
Imre Deak98584252014-06-13 14:54:20 +03002265 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002266 } else {
Imre Deak98584252014-06-13 14:54:20 +03002267 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002268 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002269 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002270 }
2271
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002272 drm_dbg_kms(&dev_priv->drm,
2273 "Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2274 srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275
2276 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002277 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2278 FW_WM(8, CURSORB) |
2279 FW_WM(8, PLANEB) |
2280 FW_WM(8, PLANEA));
2281 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2282 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002283 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002284 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002285
2286 if (cxsr_enabled)
2287 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288}
2289
Ville Syrjäläf4998962015-03-10 17:02:21 +02002290#undef FW_WM
2291
Ville Syrjälä432081b2016-10-31 22:37:03 +02002292static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002293{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002294 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002295 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002296 u32 fwater_lo;
2297 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 int cwm, srwm = 1;
2299 int fifo_size;
2300 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002301 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002302
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002303 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002304 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002305 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306 wm_info = &i915_wm_info;
2307 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002308 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002309
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002310 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2311 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002312 if (intel_crtc_active(crtc)) {
2313 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002314 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002315 const struct drm_framebuffer *fb =
2316 crtc->base.primary->state->fb;
2317 int cpp;
2318
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002319 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002320 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002321 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002322 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002323
Damien Lespiau241bfc32013-09-25 16:45:37 +01002324 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002325 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002326 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002327 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002328 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 if (planea_wm > (long)wm_info->max_wm)
2331 planea_wm = wm_info->max_wm;
2332 }
2333
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002334 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002335 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002336
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002337 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2338 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002339 if (intel_crtc_active(crtc)) {
2340 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002341 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002342 const struct drm_framebuffer *fb =
2343 crtc->base.primary->state->fb;
2344 int cpp;
2345
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002346 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002347 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002348 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002349 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002350
Damien Lespiau241bfc32013-09-25 16:45:37 +01002351 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002352 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002353 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002354 if (enabled == NULL)
2355 enabled = crtc;
2356 else
2357 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002358 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002359 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002360 if (planeb_wm > (long)wm_info->max_wm)
2361 planeb_wm = wm_info->max_wm;
2362 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002363
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002364 drm_dbg_kms(&dev_priv->drm,
2365 "FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002367 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002368 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002369
Ville Syrjäläefc26112016-10-31 22:37:04 +02002370 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002371
2372 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002373 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002374 enabled = NULL;
2375 }
2376
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002377 /*
2378 * Overlay gets an aggressive default since video jitter is bad.
2379 */
2380 cwm = 2;
2381
2382 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002383 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384
2385 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002386 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002387 /* self-refresh has much higher latency */
2388 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002389 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002390 &enabled->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002391 const struct drm_framebuffer *fb =
2392 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002393 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002394 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002395 int hdisplay = enabled->config->pipe_src_w;
2396 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002397 int entries;
2398
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002399 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002400 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002401 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002402 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002403
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002404 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2405 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002407 drm_dbg_kms(&dev_priv->drm,
2408 "self-refresh entries: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002409 srwm = wm_info->fifo_size - entries;
2410 if (srwm < 0)
2411 srwm = 1;
2412
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002413 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414 I915_WRITE(FW_BLC_SELF,
2415 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002416 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002417 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2418 }
2419
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002420 drm_dbg_kms(&dev_priv->drm,
2421 "Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2422 planea_wm, planeb_wm, cwm, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002423
2424 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2425 fwater_hi = (cwm & 0x1f);
2426
2427 /* Set request length to 8 cachelines per fetch */
2428 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2429 fwater_hi = fwater_hi | (1 << 8);
2430
2431 I915_WRITE(FW_BLC, fwater_lo);
2432 I915_WRITE(FW_BLC2, fwater_hi);
2433
Imre Deak5209b1f2014-07-01 12:36:17 +03002434 if (enabled)
2435 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002436}
2437
Ville Syrjälä432081b2016-10-31 22:37:03 +02002438static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002439{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002440 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002441 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002442 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002443 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002444 int planea_wm;
2445
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002446 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002447 if (crtc == NULL)
2448 return;
2449
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002450 adjusted_mode = &crtc->config->hw.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002451 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002452 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002453 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002454 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002455 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2456 fwater_lo |= (3<<8) | planea_wm;
2457
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002458 drm_dbg_kms(&dev_priv->drm,
2459 "Setting FIFO watermarks - A: %d\n", planea_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002460
2461 I915_WRITE(FW_BLC, fwater_lo);
2462}
2463
Ville Syrjälä37126462013-08-01 16:18:55 +03002464/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002465static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2466 unsigned int cpp,
2467 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002468{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002469 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002470
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002471 ret = intel_wm_method1(pixel_rate, cpp, latency);
2472 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002473
2474 return ret;
2475}
2476
Ville Syrjälä37126462013-08-01 16:18:55 +03002477/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002478static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2479 unsigned int htotal,
2480 unsigned int width,
2481 unsigned int cpp,
2482 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002483{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002484 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002485
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002486 ret = intel_wm_method2(pixel_rate, htotal,
2487 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002488 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002489
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002490 return ret;
2491}
2492
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002493static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494{
Matt Roper15126882015-12-03 11:37:40 -08002495 /*
2496 * Neither of these should be possible since this function shouldn't be
2497 * called if the CRTC is off or the plane is invisible. But let's be
2498 * extra paranoid to avoid a potential divide-by-zero if we screw up
2499 * elsewhere in the driver.
2500 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002501 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002502 return 0;
2503 if (WARN_ON(!horiz_pixels))
2504 return 0;
2505
Ville Syrjäläac484962016-01-20 21:05:26 +02002506 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002507}
2508
Imre Deak820c1982013-12-17 14:46:36 +02002509struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002510 u16 pri;
2511 u16 spr;
2512 u16 cur;
2513 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002514};
2515
Ville Syrjälä37126462013-08-01 16:18:55 +03002516/*
2517 * For both WM_PIPE and WM_LP.
2518 * mem_value must be in 0.1us units.
2519 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002520static u32 ilk_compute_pri_wm(const struct intel_crtc_state *crtc_state,
2521 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002522 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002524 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002525 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002526
Ville Syrjälä03981c62018-11-14 19:34:40 +02002527 if (mem_value == 0)
2528 return U32_MAX;
2529
Maarten Lankhorstec193642019-06-28 10:55:17 +02002530 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002531 return 0;
2532
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002533 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002534
Maarten Lankhorstec193642019-06-28 10:55:17 +02002535 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002536
2537 if (!is_lp)
2538 return method1;
2539
Maarten Lankhorstec193642019-06-28 10:55:17 +02002540 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002541 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002542 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002543 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002544
2545 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002546}
2547
Ville Syrjälä37126462013-08-01 16:18:55 +03002548/*
2549 * For both WM_PIPE and WM_LP.
2550 * mem_value must be in 0.1us units.
2551 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002552static u32 ilk_compute_spr_wm(const struct intel_crtc_state *crtc_state,
2553 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002554 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002555{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002556 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002557 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002558
Ville Syrjälä03981c62018-11-14 19:34:40 +02002559 if (mem_value == 0)
2560 return U32_MAX;
2561
Maarten Lankhorstec193642019-06-28 10:55:17 +02002562 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002563 return 0;
2564
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002565 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002566
Maarten Lankhorstec193642019-06-28 10:55:17 +02002567 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
2568 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002569 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002570 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002571 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002572 return min(method1, method2);
2573}
2574
Ville Syrjälä37126462013-08-01 16:18:55 +03002575/*
2576 * For both WM_PIPE and WM_LP.
2577 * mem_value must be in 0.1us units.
2578 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002579static u32 ilk_compute_cur_wm(const struct intel_crtc_state *crtc_state,
2580 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002581 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002582{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002583 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002584
Ville Syrjälä03981c62018-11-14 19:34:40 +02002585 if (mem_value == 0)
2586 return U32_MAX;
2587
Maarten Lankhorstec193642019-06-28 10:55:17 +02002588 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002589 return 0;
2590
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002591 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002592
Maarten Lankhorstec193642019-06-28 10:55:17 +02002593 return ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002594 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002595 drm_rect_width(&plane_state->uapi.dst),
Maarten Lankhorst3a612762019-10-04 13:34:54 +02002596 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002597}
2598
Paulo Zanonicca32e92013-05-31 11:45:06 -03002599/* Only for WM_LP. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002600static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
2601 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002602 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603{
Ville Syrjälä83054942016-11-18 21:53:00 +02002604 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002605
Maarten Lankhorstec193642019-06-28 10:55:17 +02002606 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002607 return 0;
2608
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002609 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002610
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002611 return ilk_wm_fbc(pri_val, drm_rect_width(&plane_state->uapi.dst),
2612 cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002613}
2614
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002615static unsigned int
2616ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002617{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002618 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002619 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002620 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002621 return 768;
2622 else
2623 return 512;
2624}
2625
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002626static unsigned int
2627ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2628 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002629{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002630 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002631 /* BDW primary/sprite plane watermarks */
2632 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002633 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002634 /* IVB/HSW primary/sprite plane watermarks */
2635 return level == 0 ? 127 : 1023;
2636 else if (!is_sprite)
2637 /* ILK/SNB primary plane watermarks */
2638 return level == 0 ? 127 : 511;
2639 else
2640 /* ILK/SNB sprite plane watermarks */
2641 return level == 0 ? 63 : 255;
2642}
2643
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002644static unsigned int
2645ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002646{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002647 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002648 return level == 0 ? 63 : 255;
2649 else
2650 return level == 0 ? 31 : 63;
2651}
2652
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002653static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002654{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002655 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002656 return 31;
2657 else
2658 return 15;
2659}
2660
Ville Syrjälä158ae642013-08-07 13:28:19 +03002661/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002662static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002663 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002664 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002665 enum intel_ddb_partitioning ddb_partitioning,
2666 bool is_sprite)
2667{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002668 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002669
2670 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002671 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672 return 0;
2673
2674 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002675 if (level == 0 || config->num_pipes_active > 1) {
Jani Nikula24977872019-09-11 12:26:08 +03002676 fifo_size /= INTEL_NUM_PIPES(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002677
2678 /*
2679 * For some reason the non self refresh
2680 * FIFO size is only half of the self
2681 * refresh FIFO size on ILK/SNB.
2682 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002683 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002684 fifo_size /= 2;
2685 }
2686
Ville Syrjälä240264f2013-08-07 13:29:12 +03002687 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002688 /* level 0 is always calculated with 1:1 split */
2689 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2690 if (is_sprite)
2691 fifo_size *= 5;
2692 fifo_size /= 6;
2693 } else {
2694 fifo_size /= 2;
2695 }
2696 }
2697
2698 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002699 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002700}
2701
2702/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002703static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002704 int level,
2705 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002706{
2707 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002708 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002709 return 64;
2710
2711 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002712 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002713}
2714
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002715static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002716 int level,
2717 const struct intel_wm_config *config,
2718 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002719 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002720{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002721 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2722 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2723 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2724 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002725}
2726
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002727static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002728 int level,
2729 struct ilk_wm_maximums *max)
2730{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002731 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2732 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2733 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2734 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002735}
2736
Ville Syrjäläd9395652013-10-09 19:18:10 +03002737static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002738 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002739 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002740{
2741 bool ret;
2742
2743 /* already determined to be invalid? */
2744 if (!result->enable)
2745 return false;
2746
2747 result->enable = result->pri_val <= max->pri &&
2748 result->spr_val <= max->spr &&
2749 result->cur_val <= max->cur;
2750
2751 ret = result->enable;
2752
2753 /*
2754 * HACK until we can pre-compute everything,
2755 * and thus fail gracefully if LP0 watermarks
2756 * are exceeded...
2757 */
2758 if (level == 0 && !result->enable) {
2759 if (result->pri_val > max->pri)
2760 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2761 level, result->pri_val, max->pri);
2762 if (result->spr_val > max->spr)
2763 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2764 level, result->spr_val, max->spr);
2765 if (result->cur_val > max->cur)
2766 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2767 level, result->cur_val, max->cur);
2768
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002769 result->pri_val = min_t(u32, result->pri_val, max->pri);
2770 result->spr_val = min_t(u32, result->spr_val, max->spr);
2771 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002772 result->enable = true;
2773 }
2774
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002775 return ret;
2776}
2777
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002778static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002779 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002780 int level,
Maarten Lankhorstec193642019-06-28 10:55:17 +02002781 struct intel_crtc_state *crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002782 const struct intel_plane_state *pristate,
2783 const struct intel_plane_state *sprstate,
2784 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002785 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002786{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002787 u16 pri_latency = dev_priv->wm.pri_latency[level];
2788 u16 spr_latency = dev_priv->wm.spr_latency[level];
2789 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002790
2791 /* WM1+ latency values stored in 0.5us units */
2792 if (level > 0) {
2793 pri_latency *= 5;
2794 spr_latency *= 5;
2795 cur_latency *= 5;
2796 }
2797
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002798 if (pristate) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02002799 result->pri_val = ilk_compute_pri_wm(crtc_state, pristate,
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002800 pri_latency, level);
Maarten Lankhorstec193642019-06-28 10:55:17 +02002801 result->fbc_val = ilk_compute_fbc_wm(crtc_state, pristate, result->pri_val);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002802 }
2803
2804 if (sprstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002805 result->spr_val = ilk_compute_spr_wm(crtc_state, sprstate, spr_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002806
2807 if (curstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002808 result->cur_val = ilk_compute_cur_wm(crtc_state, curstate, cur_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002809
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002810 result->enable = true;
2811}
2812
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002813static u32
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02002814hsw_linetime_wm(const struct intel_crtc_state *crtc_state)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002815{
Matt Roperee91a152015-12-03 11:37:39 -08002816 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002817 &crtc_state->hw.adjusted_mode;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002818
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002819 if (!crtc_state->hw.active)
Matt Roperee91a152015-12-03 11:37:39 -08002820 return 0;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02002821
2822 return DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2823 adjusted_mode->crtc_clock);
2824}
2825
2826static u32
2827hsw_ips_linetime_wm(const struct intel_crtc_state *crtc_state)
2828{
2829 const struct intel_atomic_state *state =
2830 to_intel_atomic_state(crtc_state->uapi.state);
2831 const struct drm_display_mode *adjusted_mode =
2832 &crtc_state->hw.adjusted_mode;
2833
2834 if (!crtc_state->hw.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002835 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002836
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02002837 return DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2838 state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002839}
2840
Ville Syrjäläbb726512016-10-31 22:37:24 +02002841static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002842 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002843{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002844 struct intel_uncore *uncore = &dev_priv->uncore;
2845
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002846 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002847 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002848 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002849 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002850
2851 /* read the first set of memory latencies[0:3] */
2852 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002853 ret = sandybridge_pcode_read(dev_priv,
2854 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002855 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002856
2857 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002858 drm_err(&dev_priv->drm,
2859 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002860 return;
2861 }
2862
2863 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2864 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2865 GEN9_MEM_LATENCY_LEVEL_MASK;
2866 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2867 GEN9_MEM_LATENCY_LEVEL_MASK;
2868 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2869 GEN9_MEM_LATENCY_LEVEL_MASK;
2870
2871 /* read the second set of memory latencies[4:7] */
2872 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002873 ret = sandybridge_pcode_read(dev_priv,
2874 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002875 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002876 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002877 drm_err(&dev_priv->drm,
2878 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002879 return;
2880 }
2881
2882 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2883 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2884 GEN9_MEM_LATENCY_LEVEL_MASK;
2885 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2886 GEN9_MEM_LATENCY_LEVEL_MASK;
2887 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2888 GEN9_MEM_LATENCY_LEVEL_MASK;
2889
Vandana Kannan367294b2014-11-04 17:06:46 +00002890 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002891 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2892 * need to be disabled. We make sure to sanitize the values out
2893 * of the punit to satisfy this requirement.
2894 */
2895 for (level = 1; level <= max_level; level++) {
2896 if (wm[level] == 0) {
2897 for (i = level + 1; i <= max_level; i++)
2898 wm[i] = 0;
2899 break;
2900 }
2901 }
2902
2903 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002904 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002905 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002906 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002907 * to add 2us to the various latency levels we retrieve from the
2908 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002909 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002910 if (wm[0] == 0) {
2911 wm[0] += 2;
2912 for (level = 1; level <= max_level; level++) {
2913 if (wm[level] == 0)
2914 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002915 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002916 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002917 }
2918
Mahesh Kumar86b59282018-08-31 16:39:42 +05302919 /*
2920 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2921 * If we could not get dimm info enable this WA to prevent from
2922 * any underrun. If not able to get Dimm info assume 16GB dimm
2923 * to avoid any underrun.
2924 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002925 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302926 wm[0] += 1;
2927
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002928 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002929 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002930
2931 wm[0] = (sskpd >> 56) & 0xFF;
2932 if (wm[0] == 0)
2933 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002934 wm[1] = (sskpd >> 4) & 0xFF;
2935 wm[2] = (sskpd >> 12) & 0xFF;
2936 wm[3] = (sskpd >> 20) & 0x1FF;
2937 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002938 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002939 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002940
2941 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2942 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2943 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2944 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002945 } else if (INTEL_GEN(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002946 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002947
2948 /* ILK primary LP0 latency is 700 ns */
2949 wm[0] = 7;
2950 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2951 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002952 } else {
2953 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002954 }
2955}
2956
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002957static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002958 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002959{
2960 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002961 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002962 wm[0] = 13;
2963}
2964
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002965static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002966 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002967{
2968 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002969 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002970 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002971}
2972
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002973int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002974{
2975 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002976 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002977 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002978 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002979 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002980 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002981 return 3;
2982 else
2983 return 2;
2984}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002985
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002986static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002987 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002988 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002989{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002990 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002991
2992 for (level = 0; level <= max_level; level++) {
2993 unsigned int latency = wm[level];
2994
2995 if (latency == 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002996 drm_dbg_kms(&dev_priv->drm,
2997 "%s WM%d latency not provided\n",
2998 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002999 continue;
3000 }
3001
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003002 /*
3003 * - latencies are in us on gen9.
3004 * - before then, WM1+ latency values are in 0.5us units
3005 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07003006 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003007 latency *= 10;
3008 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003009 latency *= 5;
3010
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003011 drm_dbg_kms(&dev_priv->drm,
3012 "%s WM%d latency %u (%u.%u usec)\n", name, level,
3013 wm[level], latency / 10, latency % 10);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003014 }
3015}
3016
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003017static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003018 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003019{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003020 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003021
3022 if (wm[0] >= min)
3023 return false;
3024
3025 wm[0] = max(wm[0], min);
3026 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003027 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003028
3029 return true;
3030}
3031
Ville Syrjäläbb726512016-10-31 22:37:24 +02003032static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003033{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003034 bool changed;
3035
3036 /*
3037 * The BIOS provided WM memory latency values are often
3038 * inadequate for high resolution displays. Adjust them.
3039 */
3040 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3041 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3042 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3043
3044 if (!changed)
3045 return;
3046
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003047 drm_dbg_kms(&dev_priv->drm,
3048 "WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003049 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3050 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3051 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003052}
3053
Ville Syrjälä03981c62018-11-14 19:34:40 +02003054static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3055{
3056 /*
3057 * On some SNB machines (Thinkpad X220 Tablet at least)
3058 * LP3 usage can cause vblank interrupts to be lost.
3059 * The DEIIR bit will go high but it looks like the CPU
3060 * never gets interrupted.
3061 *
3062 * It's not clear whether other interrupt source could
3063 * be affected or if this is somehow limited to vblank
3064 * interrupts only. To play it safe we disable LP3
3065 * watermarks entirely.
3066 */
3067 if (dev_priv->wm.pri_latency[3] == 0 &&
3068 dev_priv->wm.spr_latency[3] == 0 &&
3069 dev_priv->wm.cur_latency[3] == 0)
3070 return;
3071
3072 dev_priv->wm.pri_latency[3] = 0;
3073 dev_priv->wm.spr_latency[3] = 0;
3074 dev_priv->wm.cur_latency[3] = 0;
3075
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003076 drm_dbg_kms(&dev_priv->drm,
3077 "LP3 watermarks disabled due to potential for lost interrupts\n");
Ville Syrjälä03981c62018-11-14 19:34:40 +02003078 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3079 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3080 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3081}
3082
Ville Syrjäläbb726512016-10-31 22:37:24 +02003083static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003084{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003085 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003086
3087 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3088 sizeof(dev_priv->wm.pri_latency));
3089 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3090 sizeof(dev_priv->wm.pri_latency));
3091
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003092 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003093 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003094
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003095 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3096 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3097 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003098
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003099 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003100 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003101 snb_wm_lp3_irq_quirk(dev_priv);
3102 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003103}
3104
Ville Syrjäläbb726512016-10-31 22:37:24 +02003105static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003106{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003107 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003108 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003109}
3110
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003111static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003112 struct intel_pipe_wm *pipe_wm)
3113{
3114 /* LP0 watermark maximums depend on this pipe alone */
3115 const struct intel_wm_config config = {
3116 .num_pipes_active = 1,
3117 .sprites_enabled = pipe_wm->sprites_enabled,
3118 .sprites_scaled = pipe_wm->sprites_scaled,
3119 };
3120 struct ilk_wm_maximums max;
3121
3122 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003123 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003124
3125 /* At least LP0 must be valid */
3126 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003127 drm_dbg_kms(&dev_priv->drm, "LP0 watermark invalid\n");
Matt Ropered4a6a72016-02-23 17:20:13 -08003128 return false;
3129 }
3130
3131 return true;
3132}
3133
Matt Roper261a27d2015-10-08 15:28:25 -07003134/* Compute new watermarks for the pipe */
Maarten Lankhorstec193642019-06-28 10:55:17 +02003135static int ilk_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Matt Roper261a27d2015-10-08 15:28:25 -07003136{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003137 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
3138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003139 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003140 struct intel_plane *plane;
3141 const struct intel_plane_state *plane_state;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003142 const struct intel_plane_state *pristate = NULL;
3143 const struct intel_plane_state *sprstate = NULL;
3144 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003145 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003146 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003147
Maarten Lankhorstec193642019-06-28 10:55:17 +02003148 pipe_wm = &crtc_state->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003149
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003150 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
3151 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
3152 pristate = plane_state;
3153 else if (plane->base.type == DRM_PLANE_TYPE_OVERLAY)
3154 sprstate = plane_state;
3155 else if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
3156 curstate = plane_state;
Matt Roper43d59ed2015-09-24 15:53:07 -07003157 }
3158
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003159 pipe_wm->pipe_enabled = crtc_state->hw.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003160 if (sprstate) {
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01003161 pipe_wm->sprites_enabled = sprstate->uapi.visible;
3162 pipe_wm->sprites_scaled = sprstate->uapi.visible &&
3163 (drm_rect_width(&sprstate->uapi.dst) != drm_rect_width(&sprstate->uapi.src) >> 16 ||
3164 drm_rect_height(&sprstate->uapi.dst) != drm_rect_height(&sprstate->uapi.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003165 }
3166
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003167 usable_level = max_level;
3168
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003169 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003170 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003171 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003172
3173 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003174 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003175 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003176
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003177 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorstec193642019-06-28 10:55:17 +02003178 ilk_compute_wm_level(dev_priv, intel_crtc, 0, crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003179 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003180
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003181 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3182 pipe_wm->linetime = hsw_linetime_wm(crtc_state);
3183 pipe_wm->ips_linetime = hsw_ips_linetime_wm(crtc_state);
3184 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003185
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003186 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003187 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003188
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003189 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003190
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003191 for (level = 1; level <= usable_level; level++) {
3192 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003193
Maarten Lankhorstec193642019-06-28 10:55:17 +02003194 ilk_compute_wm_level(dev_priv, intel_crtc, level, crtc_state,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003195 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003196
3197 /*
3198 * Disable any watermark level that exceeds the
3199 * register maximums since such watermarks are
3200 * always invalid.
3201 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003202 if (!ilk_validate_wm_level(level, &max, wm)) {
3203 memset(wm, 0, sizeof(*wm));
3204 break;
3205 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003206 }
3207
Matt Roper86c8bbb2015-09-24 15:53:16 -07003208 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003209}
3210
3211/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003212 * Build a set of 'intermediate' watermark values that satisfy both the old
3213 * state and the new state. These can be programmed to the hardware
3214 * immediately.
3215 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003216static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003217{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003218 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->uapi.crtc);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003219 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003220 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003221 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003222 to_intel_atomic_state(newstate->uapi.state);
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003223 const struct intel_crtc_state *oldstate =
3224 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3225 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003226 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003227
3228 /*
3229 * Start with the final, target watermarks, then combine with the
3230 * currently active watermarks to get values that are safe both before
3231 * and after the vblank.
3232 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003233 *a = newstate->wm.ilk.optimal;
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003234 if (!newstate->hw.active || drm_atomic_crtc_needs_modeset(&newstate->uapi) ||
Ville Syrjäläf255c622018-11-08 17:10:13 +02003235 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003236 return 0;
3237
Matt Ropered4a6a72016-02-23 17:20:13 -08003238 a->pipe_enabled |= b->pipe_enabled;
3239 a->sprites_enabled |= b->sprites_enabled;
3240 a->sprites_scaled |= b->sprites_scaled;
3241
3242 for (level = 0; level <= max_level; level++) {
3243 struct intel_wm_level *a_wm = &a->wm[level];
3244 const struct intel_wm_level *b_wm = &b->wm[level];
3245
3246 a_wm->enable &= b_wm->enable;
3247 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3248 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3249 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3250 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3251 }
3252
3253 /*
3254 * We need to make sure that these merged watermark values are
3255 * actually a valid configuration themselves. If they're not,
3256 * there's no safe way to transition from the old state to
3257 * the new state, so we need to fail the atomic transaction.
3258 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003259 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003260 return -EINVAL;
3261
3262 /*
3263 * If our intermediate WM are identical to the final WM, then we can
3264 * omit the post-vblank programming; only update if it's different.
3265 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003266 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3267 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003268
3269 return 0;
3270}
3271
3272/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003273 * Merge the watermarks from all active pipes for a specific level.
3274 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003275static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003276 int level,
3277 struct intel_wm_level *ret_wm)
3278{
3279 const struct intel_crtc *intel_crtc;
3280
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003281 ret_wm->enable = true;
3282
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003283 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003284 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003285 const struct intel_wm_level *wm = &active->wm[level];
3286
3287 if (!active->pipe_enabled)
3288 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003289
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003290 /*
3291 * The watermark values may have been used in the past,
3292 * so we must maintain them in the registers for some
3293 * time even if the level is now disabled.
3294 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003295 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003296 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003297
3298 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3299 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3300 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3301 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3302 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003303}
3304
3305/*
3306 * Merge all low power watermarks for all active pipes.
3307 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003308static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003309 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003310 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003311 struct intel_pipe_wm *merged)
3312{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003313 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003314 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003315
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003316 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003317 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003318 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003319 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003320
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003321 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003322 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003323
3324 /* merge each WM1+ level */
3325 for (level = 1; level <= max_level; level++) {
3326 struct intel_wm_level *wm = &merged->wm[level];
3327
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003328 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003329
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003330 if (level > last_enabled_level)
3331 wm->enable = false;
3332 else if (!ilk_validate_wm_level(level, max, wm))
3333 /* make sure all following levels get disabled */
3334 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003335
3336 /*
3337 * The spec says it is preferred to disable
3338 * FBC WMs instead of disabling a WM level.
3339 */
3340 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003341 if (wm->enable)
3342 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003343 wm->fbc_val = 0;
3344 }
3345 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003346
3347 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3348 /*
3349 * FIXME this is racy. FBC might get enabled later.
3350 * What we should check here is whether FBC can be
3351 * enabled sometime later.
3352 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003353 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003354 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003355 for (level = 2; level <= max_level; level++) {
3356 struct intel_wm_level *wm = &merged->wm[level];
3357
3358 wm->enable = false;
3359 }
3360 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003361}
3362
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003363static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3364{
3365 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3366 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3367}
3368
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003369/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003370static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3371 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003372{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003373 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003374 return 2 * level;
3375 else
3376 return dev_priv->wm.pri_latency[level];
3377}
3378
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003379static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003380 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003381 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003382 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003383{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003384 struct intel_crtc *intel_crtc;
3385 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003386
Ville Syrjälä0362c782013-10-09 19:17:57 +03003387 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003388 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003389
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003390 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003391 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003392 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003393
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003394 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003395
Ville Syrjälä0362c782013-10-09 19:17:57 +03003396 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003397
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003398 /*
3399 * Maintain the watermark values even if the level is
3400 * disabled. Doing otherwise could cause underruns.
3401 */
3402 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003403 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003404 (r->pri_val << WM1_LP_SR_SHIFT) |
3405 r->cur_val;
3406
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003407 if (r->enable)
3408 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3409
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003410 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003411 results->wm_lp[wm_lp - 1] |=
3412 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3413 else
3414 results->wm_lp[wm_lp - 1] |=
3415 r->fbc_val << WM1_LP_FBC_SHIFT;
3416
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003417 /*
3418 * Always set WM1S_LP_EN when spr_val != 0, even if the
3419 * level is disabled. Doing otherwise could cause underruns.
3420 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003421 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303422 drm_WARN_ON(&dev_priv->drm, wm_lp != 1);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003423 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3424 } else
3425 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003426 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003427
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003428 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003429 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003430 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003431 const struct intel_pipe_wm *pipe_wm = &intel_crtc->wm.active.ilk;
3432 const struct intel_wm_level *r = &pipe_wm->wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003433
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303434 if (drm_WARN_ON(&dev_priv->drm, !r->enable))
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003435 continue;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003436 results->wm_linetime[pipe] =
3437 HSW_LINETIME(pipe_wm->linetime) |
3438 HSW_IPS_LINETIME(pipe_wm->ips_linetime);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003439
3440 results->wm_pipe[pipe] =
3441 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3442 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3443 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003444 }
3445}
3446
Paulo Zanoni861f3382013-05-31 10:19:21 -03003447/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3448 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003449static struct intel_pipe_wm *
3450ilk_find_best_result(struct drm_i915_private *dev_priv,
3451 struct intel_pipe_wm *r1,
3452 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003453{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003454 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003455 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003456
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003457 for (level = 1; level <= max_level; level++) {
3458 if (r1->wm[level].enable)
3459 level1 = level;
3460 if (r2->wm[level].enable)
3461 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003462 }
3463
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003464 if (level1 == level2) {
3465 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003466 return r2;
3467 else
3468 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003469 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003470 return r1;
3471 } else {
3472 return r2;
3473 }
3474}
3475
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003476/* dirty bits used to track which watermarks need changes */
3477#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3478#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3479#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3480#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3481#define WM_DIRTY_FBC (1 << 24)
3482#define WM_DIRTY_DDB (1 << 25)
3483
Damien Lespiau055e3932014-08-18 13:49:10 +01003484static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003485 const struct ilk_wm_values *old,
3486 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003487{
3488 unsigned int dirty = 0;
3489 enum pipe pipe;
3490 int wm_lp;
3491
Damien Lespiau055e3932014-08-18 13:49:10 +01003492 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003493 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3494 dirty |= WM_DIRTY_LINETIME(pipe);
3495 /* Must disable LP1+ watermarks too */
3496 dirty |= WM_DIRTY_LP_ALL;
3497 }
3498
3499 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3500 dirty |= WM_DIRTY_PIPE(pipe);
3501 /* Must disable LP1+ watermarks too */
3502 dirty |= WM_DIRTY_LP_ALL;
3503 }
3504 }
3505
3506 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3507 dirty |= WM_DIRTY_FBC;
3508 /* Must disable LP1+ watermarks too */
3509 dirty |= WM_DIRTY_LP_ALL;
3510 }
3511
3512 if (old->partitioning != new->partitioning) {
3513 dirty |= WM_DIRTY_DDB;
3514 /* Must disable LP1+ watermarks too */
3515 dirty |= WM_DIRTY_LP_ALL;
3516 }
3517
3518 /* LP1+ watermarks already deemed dirty, no need to continue */
3519 if (dirty & WM_DIRTY_LP_ALL)
3520 return dirty;
3521
3522 /* Find the lowest numbered LP1+ watermark in need of an update... */
3523 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3524 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3525 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3526 break;
3527 }
3528
3529 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3530 for (; wm_lp <= 3; wm_lp++)
3531 dirty |= WM_DIRTY_LP(wm_lp);
3532
3533 return dirty;
3534}
3535
Ville Syrjälä8553c182013-12-05 15:51:39 +02003536static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3537 unsigned int dirty)
3538{
Imre Deak820c1982013-12-17 14:46:36 +02003539 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003540 bool changed = false;
3541
3542 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3543 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3544 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3545 changed = true;
3546 }
3547 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3548 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3549 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3550 changed = true;
3551 }
3552 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3553 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3554 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3555 changed = true;
3556 }
3557
3558 /*
3559 * Don't touch WM1S_LP_EN here.
3560 * Doing so could cause underruns.
3561 */
3562
3563 return changed;
3564}
3565
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003566/*
3567 * The spec says we shouldn't write when we don't need, because every write
3568 * causes WMs to be re-evaluated, expending some power.
3569 */
Imre Deak820c1982013-12-17 14:46:36 +02003570static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3571 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003572{
Imre Deak820c1982013-12-17 14:46:36 +02003573 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003574 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003575 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003576
Damien Lespiau055e3932014-08-18 13:49:10 +01003577 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003578 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003579 return;
3580
Ville Syrjälä8553c182013-12-05 15:51:39 +02003581 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003582
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003583 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003584 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003585 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003586 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003587 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003588 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3589
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003590 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003591 I915_WRITE(WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003592 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003593 I915_WRITE(WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003594 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003595 I915_WRITE(WM_LINETIME(PIPE_C), results->wm_linetime[2]);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003596
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003597 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003598 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003599 val = I915_READ(WM_MISC);
3600 if (results->partitioning == INTEL_DDB_PART_1_2)
3601 val &= ~WM_MISC_DATA_PARTITION_5_6;
3602 else
3603 val |= WM_MISC_DATA_PARTITION_5_6;
3604 I915_WRITE(WM_MISC, val);
3605 } else {
3606 val = I915_READ(DISP_ARB_CTL2);
3607 if (results->partitioning == INTEL_DDB_PART_1_2)
3608 val &= ~DISP_DATA_PARTITION_5_6;
3609 else
3610 val |= DISP_DATA_PARTITION_5_6;
3611 I915_WRITE(DISP_ARB_CTL2, val);
3612 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003613 }
3614
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003615 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003616 val = I915_READ(DISP_ARB_CTL);
3617 if (results->enable_fbc_wm)
3618 val &= ~DISP_FBC_WM_DIS;
3619 else
3620 val |= DISP_FBC_WM_DIS;
3621 I915_WRITE(DISP_ARB_CTL, val);
3622 }
3623
Imre Deak954911e2013-12-17 14:46:34 +02003624 if (dirty & WM_DIRTY_LP(1) &&
3625 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3626 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3627
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003628 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003629 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3630 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3631 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3632 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3633 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003634
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003635 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003636 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003637 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003638 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003639 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003640 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003641
3642 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003643}
3644
Ville Syrjälä60aca572019-11-27 21:05:51 +02003645bool ilk_disable_lp_wm(struct drm_i915_private *dev_priv)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003646{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003647 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3648}
3649
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303650static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3651{
3652 u8 enabled_slices;
3653
3654 /* Slice 1 will always be enabled */
3655 enabled_slices = 1;
3656
3657 /* Gen prior to GEN11 have only one DBuf slice */
3658 if (INTEL_GEN(dev_priv) < 11)
3659 return enabled_slices;
3660
Imre Deak209d7352019-03-07 12:32:35 +02003661 /*
3662 * FIXME: for now we'll only ever use 1 slice; pretend that we have
3663 * only that 1 slice enabled until we have a proper way for on-demand
3664 * toggling of the second slice.
3665 */
3666 if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303667 enabled_slices++;
3668
3669 return enabled_slices;
3670}
3671
Matt Roper024c9042015-09-24 15:53:11 -07003672/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003673 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3674 * so assume we'll always need it in order to avoid underruns.
3675 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003676static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003677{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003678 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003679}
3680
Paulo Zanoni56feca92016-09-22 18:00:28 -03003681static bool
3682intel_has_sagv(struct drm_i915_private *dev_priv)
3683{
Lucas De Marchi8ffa4392019-09-04 14:34:18 -07003684 /* HACK! */
3685 if (IS_GEN(dev_priv, 12))
3686 return false;
3687
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003688 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3689 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003690}
3691
James Ausmusb068a862019-10-09 10:23:14 -07003692static void
3693skl_setup_sagv_block_time(struct drm_i915_private *dev_priv)
3694{
James Ausmusda80f042019-10-09 10:23:15 -07003695 if (INTEL_GEN(dev_priv) >= 12) {
3696 u32 val = 0;
3697 int ret;
3698
3699 ret = sandybridge_pcode_read(dev_priv,
3700 GEN12_PCODE_READ_SAGV_BLOCK_TIME_US,
3701 &val, NULL);
3702 if (!ret) {
3703 dev_priv->sagv_block_time_us = val;
3704 return;
3705 }
3706
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003707 drm_dbg(&dev_priv->drm, "Couldn't read SAGV block time!\n");
James Ausmusda80f042019-10-09 10:23:15 -07003708 } else if (IS_GEN(dev_priv, 11)) {
James Ausmusb068a862019-10-09 10:23:14 -07003709 dev_priv->sagv_block_time_us = 10;
3710 return;
3711 } else if (IS_GEN(dev_priv, 10)) {
3712 dev_priv->sagv_block_time_us = 20;
3713 return;
3714 } else if (IS_GEN(dev_priv, 9)) {
3715 dev_priv->sagv_block_time_us = 30;
3716 return;
3717 } else {
3718 MISSING_CASE(INTEL_GEN(dev_priv));
3719 }
3720
3721 /* Default to an unusable block time */
3722 dev_priv->sagv_block_time_us = -1;
3723}
3724
Lyude656d1b82016-08-17 15:55:54 -04003725/*
3726 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3727 * depending on power and performance requirements. The display engine access
3728 * to system memory is blocked during the adjustment time. Because of the
3729 * blocking time, having this enabled can cause full system hangs and/or pipe
3730 * underruns if we don't meet all of the following requirements:
3731 *
3732 * - <= 1 pipe enabled
3733 * - All planes can enable watermarks for latencies >= SAGV engine block time
3734 * - We're not using an interlaced display configuration
3735 */
3736int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003737intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003738{
3739 int ret;
3740
Paulo Zanoni56feca92016-09-22 18:00:28 -03003741 if (!intel_has_sagv(dev_priv))
3742 return 0;
3743
3744 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003745 return 0;
3746
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003747 drm_dbg_kms(&dev_priv->drm, "Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003748 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3749 GEN9_SAGV_ENABLE);
3750
Ville Syrjäläff61a972018-12-21 19:14:34 +02003751 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003752
3753 /*
3754 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003755 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003756 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003757 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003758 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003759 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003760 return 0;
3761 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003762 drm_err(&dev_priv->drm, "Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003763 return ret;
3764 }
3765
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003766 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003767 return 0;
3768}
3769
Lyude656d1b82016-08-17 15:55:54 -04003770int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003771intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003772{
Imre Deakb3b8e992016-12-05 18:27:38 +02003773 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003774
Paulo Zanoni56feca92016-09-22 18:00:28 -03003775 if (!intel_has_sagv(dev_priv))
3776 return 0;
3777
3778 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003779 return 0;
3780
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003781 drm_dbg_kms(&dev_priv->drm, "Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003782 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003783 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3784 GEN9_SAGV_DISABLE,
3785 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3786 1);
Lyude656d1b82016-08-17 15:55:54 -04003787 /*
3788 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003789 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003790 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003791 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003792 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003793 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003794 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003795 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003796 drm_err(&dev_priv->drm, "Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003797 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003798 }
3799
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003800 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003801 return 0;
3802}
3803
Maarten Lankhorst855e0d62019-06-28 10:55:13 +02003804bool intel_can_enable_sagv(struct intel_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003805{
Maarten Lankhorst855e0d62019-06-28 10:55:13 +02003806 struct drm_device *dev = state->base.dev;
Lyude656d1b82016-08-17 15:55:54 -04003807 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003808 struct intel_crtc *crtc;
3809 struct intel_plane *plane;
Maarten Lankhorstec193642019-06-28 10:55:17 +02003810 struct intel_crtc_state *crtc_state;
Lyude656d1b82016-08-17 15:55:54 -04003811 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003812 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003813
Paulo Zanoni56feca92016-09-22 18:00:28 -03003814 if (!intel_has_sagv(dev_priv))
3815 return false;
3816
Lyude656d1b82016-08-17 15:55:54 -04003817 /*
Lyude656d1b82016-08-17 15:55:54 -04003818 * If there are no active CRTCs, no additional checks need be performed
3819 */
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003820 if (hweight8(state->active_pipes) == 0)
Lyude656d1b82016-08-17 15:55:54 -04003821 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003822
3823 /*
3824 * SKL+ workaround: bspec recommends we disable SAGV when we have
3825 * more then one pipe enabled
3826 */
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003827 if (hweight8(state->active_pipes) > 1)
Lyude656d1b82016-08-17 15:55:54 -04003828 return false;
3829
3830 /* Since we're now guaranteed to only have one active CRTC... */
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03003831 pipe = ffs(state->active_pipes) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003832 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorstec193642019-06-28 10:55:17 +02003833 crtc_state = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003834
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003835 if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003836 return false;
3837
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003838 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003839 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02003840 &crtc_state->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003841
Lyude656d1b82016-08-17 15:55:54 -04003842 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003843 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003844 continue;
3845
3846 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003847 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003848 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003849 { }
3850
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003851 latency = dev_priv->wm.skl_latency[level];
3852
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003853 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003854 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003855 I915_FORMAT_MOD_X_TILED)
3856 latency += 15;
3857
Lyude656d1b82016-08-17 15:55:54 -04003858 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003859 * If any of the planes on this pipe don't enable wm levels that
3860 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003861 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003862 */
James Ausmusb068a862019-10-09 10:23:14 -07003863 if (latency < dev_priv->sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003864 return false;
3865 }
3866
3867 return true;
3868}
3869
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303870static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
Maarten Lankhorstec193642019-06-28 10:55:17 +02003871 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003872 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303873 const int num_active,
3874 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303875{
3876 const struct drm_display_mode *adjusted_mode;
3877 u64 total_data_bw;
3878 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3879
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303880 drm_WARN_ON(&dev_priv->drm, ddb_size == 0);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303881
3882 if (INTEL_GEN(dev_priv) < 11)
3883 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3884
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003885 adjusted_mode = &crtc_state->hw.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003886 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303887
3888 /*
3889 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003890 *
3891 * FIXME dbuf slice code is broken:
3892 * - must wait for planes to stop using the slice before powering it off
3893 * - plane straddling both slices is illegal in multi-pipe scenarios
3894 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303895 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003896 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303897 ddb->enabled_slices = 2;
3898 } else {
3899 ddb->enabled_slices = 1;
3900 ddb_size /= 2;
3901 }
3902
3903 return ddb_size;
3904}
3905
Damien Lespiaub9cec072014-11-04 17:06:43 +00003906static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003907skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Maarten Lankhorstec193642019-06-28 10:55:17 +02003908 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003909 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303910 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003911 struct skl_ddb_entry *alloc, /* out */
3912 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003913{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003914 struct drm_atomic_state *state = crtc_state->uapi.state;
Matt Roperc107acf2016-05-12 07:06:01 -07003915 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003916 struct drm_crtc *for_crtc = crtc_state->uapi.crtc;
Maarten Lankhorstec193642019-06-28 10:55:17 +02003917 const struct intel_crtc *crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303918 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3919 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3920 u16 ddb_size;
3921 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003922
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303923 if (drm_WARN_ON(&dev_priv->drm, !state) || !crtc_state->hw.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003924 alloc->start = 0;
3925 alloc->end = 0;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003926 *num_active = hweight8(dev_priv->active_pipes);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003927 return;
3928 }
3929
Matt Ropera6d3460e2016-05-12 07:06:04 -07003930 if (intel_state->active_pipe_changes)
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003931 *num_active = hweight8(intel_state->active_pipes);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003932 else
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003933 *num_active = hweight8(dev_priv->active_pipes);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003934
Maarten Lankhorstec193642019-06-28 10:55:17 +02003935 ddb_size = intel_get_ddb_size(dev_priv, crtc_state, total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303936 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003937
Matt Roperc107acf2016-05-12 07:06:01 -07003938 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303939 * If the state doesn't change the active CRTC's or there is no
3940 * modeset request, then there's no need to recalculate;
3941 * the existing pipe allocation limits should remain unchanged.
3942 * Note that we're safe from racing commits since any racing commit
3943 * that changes the active CRTC list or do modeset would need to
3944 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003945 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303946 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003947 /*
3948 * alloc may be cleared by clear_intel_crtc_state,
3949 * copy from old state to be sure
3950 */
3951 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003952 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003953 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003954
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303955 /*
3956 * Watermark/ddb requirement highly depends upon width of the
3957 * framebuffer, So instead of allocating DDB equally among pipes
3958 * distribute DDB based on resolution/width of the display.
3959 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02003960 for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
3961 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003962 &crtc_state->hw.adjusted_mode;
Maarten Lankhorstec193642019-06-28 10:55:17 +02003963 enum pipe pipe = crtc->pipe;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303964 int hdisplay, vdisplay;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303965
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003966 if (!crtc_state->hw.enable)
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303967 continue;
3968
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303969 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3970 total_width += hdisplay;
3971
3972 if (pipe < for_pipe)
3973 width_before_pipe += hdisplay;
3974 else if (pipe == for_pipe)
3975 pipe_width = hdisplay;
3976 }
3977
3978 alloc->start = ddb_size * width_before_pipe / total_width;
3979 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003980}
3981
Ville Syrjälädf331de2019-03-19 18:03:11 +02003982static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
3983 int width, const struct drm_format_info *format,
3984 u64 modifier, unsigned int rotation,
3985 u32 plane_pixel_rate, struct skl_wm_params *wp,
3986 int color_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +02003987static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälädf331de2019-03-19 18:03:11 +02003988 int level,
3989 const struct skl_wm_params *wp,
3990 const struct skl_wm_level *result_prev,
3991 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003992
Ville Syrjälädf331de2019-03-19 18:03:11 +02003993static unsigned int
3994skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
3995 int num_active)
3996{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003997 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälädf331de2019-03-19 18:03:11 +02003998 int level, max_level = ilk_wm_max_level(dev_priv);
3999 struct skl_wm_level wm = {};
4000 int ret, min_ddb_alloc = 0;
4001 struct skl_wm_params wp;
4002
4003 ret = skl_compute_wm_params(crtc_state, 256,
4004 drm_format_info(DRM_FORMAT_ARGB8888),
4005 DRM_FORMAT_MOD_LINEAR,
4006 DRM_MODE_ROTATE_0,
4007 crtc_state->pixel_rate, &wp, 0);
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304008 drm_WARN_ON(&dev_priv->drm, ret);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004009
4010 for (level = 0; level <= max_level; level++) {
Ville Syrjälä6086e472019-03-21 19:51:28 +02004011 skl_compute_plane_wm(crtc_state, level, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004012 if (wm.min_ddb_alloc == U16_MAX)
4013 break;
4014
4015 min_ddb_alloc = wm.min_ddb_alloc;
4016 }
4017
4018 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004019}
4020
Mahesh Kumar37cde112018-04-26 19:55:17 +05304021static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
4022 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00004023{
Mahesh Kumar37cde112018-04-26 19:55:17 +05304024
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02004025 entry->start = reg & DDB_ENTRY_MASK;
4026 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05304027
Damien Lespiau16160e32014-11-04 17:06:53 +00004028 if (entry->end)
4029 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00004030}
4031
Mahesh Kumarddf34312018-04-09 09:11:03 +05304032static void
4033skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
4034 const enum pipe pipe,
4035 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004036 struct skl_ddb_entry *ddb_y,
4037 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05304038{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004039 u32 val, val2;
4040 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05304041
4042 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
4043 if (plane_id == PLANE_CURSOR) {
4044 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004045 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304046 return;
4047 }
4048
4049 val = I915_READ(PLANE_CTL(pipe, plane_id));
4050
4051 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004052 if (val & PLANE_CTL_ENABLE)
4053 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4054 val & PLANE_CTL_ORDER_RGBX,
4055 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304056
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004057 if (INTEL_GEN(dev_priv) >= 11) {
4058 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
4059 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4060 } else {
4061 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07004062 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304063
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004064 if (fourcc &&
4065 drm_format_info_is_yuv_semiplanar(drm_format_info(fourcc)))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004066 swap(val, val2);
4067
4068 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4069 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304070 }
4071}
4072
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004073void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4074 struct skl_ddb_entry *ddb_y,
4075 struct skl_ddb_entry *ddb_uv)
4076{
4077 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4078 enum intel_display_power_domain power_domain;
4079 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004080 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004081 enum plane_id plane_id;
4082
4083 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004084 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4085 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004086 return;
4087
4088 for_each_plane_id_on_crtc(crtc, plane_id)
4089 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4090 plane_id,
4091 &ddb_y[plane_id],
4092 &ddb_uv[plane_id]);
4093
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004094 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004095}
4096
Damien Lespiau08db6652014-11-04 17:06:52 +00004097void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4098 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004099{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304100 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004101}
4102
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004103/*
4104 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4105 * The bspec defines downscale amount as:
4106 *
4107 * """
4108 * Horizontal down scale amount = maximum[1, Horizontal source size /
4109 * Horizontal destination size]
4110 * Vertical down scale amount = maximum[1, Vertical source size /
4111 * Vertical destination size]
4112 * Total down scale amount = Horizontal down scale amount *
4113 * Vertical down scale amount
4114 * """
4115 *
4116 * Return value is provided in 16.16 fixed point form to retain fractional part.
4117 * Caller should take care of dividing & rounding off the value.
4118 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304119static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004120skl_plane_downscale_amount(const struct intel_crtc_state *crtc_state,
4121 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004122{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004123 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304124 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4125 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004126
Maarten Lankhorstec193642019-06-28 10:55:17 +02004127 if (WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304128 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004129
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004130 /*
4131 * Src coordinates are already rotated by 270 degrees for
4132 * the 90/270 degree plane rotation cases (to match the
4133 * GTT mapping), hence no need to account for rotation here.
4134 *
4135 * n.b., src is 16.16 fixed point, dst is whole integer.
4136 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004137 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
4138 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
4139 dst_w = drm_rect_width(&plane_state->uapi.dst);
4140 dst_h = drm_rect_height(&plane_state->uapi.dst);
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004141
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304142 fp_w_ratio = div_fixed16(src_w, dst_w);
4143 fp_h_ratio = div_fixed16(src_h, dst_h);
4144 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4145 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004146
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304147 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004148}
4149
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004150static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004151skl_plane_relative_data_rate(const struct intel_crtc_state *crtc_state,
4152 const struct intel_plane_state *plane_state,
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004153 int color_plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004154{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004155 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004156 const struct drm_framebuffer *fb = plane_state->hw.fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004157 u32 data_rate;
4158 u32 width = 0, height = 0;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304159 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004160 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004161
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004162 if (!plane_state->uapi.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004163 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004164
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004165 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004166 return 0;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004167
4168 if (color_plane == 1 &&
Imre Deak4941f352019-12-21 14:05:43 +02004169 !intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier))
Matt Ropera1de91e2016-05-12 07:05:57 -07004170 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004171
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004172 /*
4173 * Src coordinates are already rotated by 270 degrees for
4174 * the 90/270 degree plane rotation cases (to match the
4175 * GTT mapping), hence no need to account for rotation here.
4176 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004177 width = drm_rect_width(&plane_state->uapi.src) >> 16;
4178 height = drm_rect_height(&plane_state->uapi.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004179
Mahesh Kumarb879d582018-04-09 09:11:01 +05304180 /* UV plane does 1/2 pixel sub-sampling */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004181 if (color_plane == 1) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304182 width /= 2;
4183 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004184 }
4185
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004186 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304187
Maarten Lankhorstec193642019-06-28 10:55:17 +02004188 down_scale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004189
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004190 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4191
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004192 rate *= fb->format->cpp[color_plane];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004193 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004194}
4195
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004196static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004197skl_get_total_relative_data_rate(struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004198 u64 *plane_data_rate,
4199 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004200{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004201 struct drm_atomic_state *state = crtc_state->uapi.state;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004202 struct intel_plane *plane;
4203 const struct intel_plane_state *plane_state;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004204 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004205
4206 if (WARN_ON(!state))
4207 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004208
Matt Ropera1de91e2016-05-12 07:05:57 -07004209 /* Calculate and cache data rate for each plane */
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004210 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
4211 enum plane_id plane_id = plane->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004212 u64 rate;
Matt Roper024c9042015-09-24 15:53:11 -07004213
Mahesh Kumarb879d582018-04-09 09:11:01 +05304214 /* packed/y */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004215 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004216 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004217 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004218
Mahesh Kumarb879d582018-04-09 09:11:01 +05304219 /* uv-plane */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004220 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304221 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004222 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004223 }
4224
4225 return total_data_rate;
4226}
4227
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004228static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004229icl_get_total_relative_data_rate(struct intel_crtc_state *crtc_state,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004230 u64 *plane_data_rate)
4231{
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004232 struct intel_plane *plane;
4233 const struct intel_plane_state *plane_state;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004234 u64 total_data_rate = 0;
4235
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004236 if (WARN_ON(!crtc_state->uapi.state))
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004237 return 0;
4238
4239 /* Calculate and cache data rate for each plane */
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004240 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
4241 enum plane_id plane_id = plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004242 u64 rate;
4243
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004244 if (!plane_state->planar_linked_plane) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02004245 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004246 plane_data_rate[plane_id] = rate;
4247 total_data_rate += rate;
4248 } else {
4249 enum plane_id y_plane_id;
4250
4251 /*
4252 * The slave plane might not iterate in
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004253 * intel_atomic_crtc_state_for_each_plane_state(),
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004254 * and needs the master plane state which may be
4255 * NULL if we try get_new_plane_state(), so we
4256 * always calculate from the master.
4257 */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004258 if (plane_state->planar_slave)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004259 continue;
4260
4261 /* Y plane rate is calculated on the slave */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004262 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004263 y_plane_id = plane_state->planar_linked_plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004264 plane_data_rate[y_plane_id] = rate;
4265 total_data_rate += rate;
4266
Maarten Lankhorstec193642019-06-28 10:55:17 +02004267 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004268 plane_data_rate[plane_id] = rate;
4269 total_data_rate += rate;
4270 }
4271 }
4272
4273 return total_data_rate;
4274}
4275
Matt Roperc107acf2016-05-12 07:06:01 -07004276static int
Maarten Lankhorstec193642019-06-28 10:55:17 +02004277skl_allocate_pipe_ddb(struct intel_crtc_state *crtc_state,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004278 struct skl_ddb_allocation *ddb /* out */)
4279{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004280 struct drm_atomic_state *state = crtc_state->uapi.state;
4281 struct drm_crtc *crtc = crtc_state->uapi.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004282 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004284 struct skl_ddb_entry *alloc = &crtc_state->wm.skl.ddb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004285 u16 alloc_size, start = 0;
4286 u16 total[I915_MAX_PLANES] = {};
4287 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004288 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004289 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004290 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004291 u64 plane_data_rate[I915_MAX_PLANES] = {};
4292 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004293 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004294 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004295
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004296 /* Clear the partitioning for disabled planes. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004297 memset(crtc_state->wm.skl.plane_ddb_y, 0, sizeof(crtc_state->wm.skl.plane_ddb_y));
4298 memset(crtc_state->wm.skl.plane_ddb_uv, 0, sizeof(crtc_state->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004299
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304300 if (drm_WARN_ON(&dev_priv->drm, !state))
Matt Ropera6d3460e2016-05-12 07:06:04 -07004301 return 0;
4302
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004303 if (!crtc_state->hw.active) {
Lyudece0ba282016-09-15 10:46:35 -04004304 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004305 return 0;
4306 }
4307
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004308 if (INTEL_GEN(dev_priv) >= 11)
4309 total_data_rate =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004310 icl_get_total_relative_data_rate(crtc_state,
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004311 plane_data_rate);
4312 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004313 total_data_rate =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004314 skl_get_total_relative_data_rate(crtc_state,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004315 plane_data_rate,
4316 uv_plane_data_rate);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004317
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004318
Maarten Lankhorstec193642019-06-28 10:55:17 +02004319 skl_ddb_get_pipe_allocation_limits(dev_priv, crtc_state, total_data_rate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004320 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004321 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304322 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004323 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004324
Matt Roperd8e87492018-12-11 09:31:07 -08004325 /* Allocate fixed number of blocks for cursor. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004326 total[PLANE_CURSOR] = skl_cursor_allocation(crtc_state, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004327 alloc_size -= total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004328 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
Matt Roperd8e87492018-12-11 09:31:07 -08004329 alloc->end - total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004330 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004331
Matt Ropera1de91e2016-05-12 07:05:57 -07004332 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004333 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004334
Matt Roperd8e87492018-12-11 09:31:07 -08004335 /*
4336 * Find the highest watermark level for which we can satisfy the block
4337 * requirement of active planes.
4338 */
4339 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004340 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004341 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004342 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004343 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004344
4345 if (plane_id == PLANE_CURSOR) {
Vandita Kulkarni4ba48702019-12-16 13:36:19 +05304346 if (wm->wm[level].min_ddb_alloc > total[PLANE_CURSOR]) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304347 drm_WARN_ON(&dev_priv->drm,
4348 wm->wm[level].min_ddb_alloc != U16_MAX);
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004349 blocks = U32_MAX;
4350 break;
4351 }
4352 continue;
4353 }
4354
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004355 blocks += wm->wm[level].min_ddb_alloc;
4356 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004357 }
4358
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004359 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004360 alloc_size -= blocks;
4361 break;
4362 }
4363 }
4364
4365 if (level < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03004366 drm_dbg_kms(&dev_priv->drm,
4367 "Requested display configuration exceeds system DDB limitations");
4368 drm_dbg_kms(&dev_priv->drm, "minimum required %d/%d\n",
4369 blocks, alloc_size);
Matt Roperd8e87492018-12-11 09:31:07 -08004370 return -EINVAL;
4371 }
4372
4373 /*
4374 * Grant each plane the blocks it requires at the highest achievable
4375 * watermark level, plus an extra share of the leftover blocks
4376 * proportional to its relative data rate.
4377 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004378 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004379 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004380 &crtc_state->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004381 u64 rate;
4382 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004383
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004384 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004385 continue;
4386
Damien Lespiaub9cec072014-11-04 17:06:43 +00004387 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004388 * We've accounted for all active planes; remaining planes are
4389 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004390 */
Matt Roperd8e87492018-12-11 09:31:07 -08004391 if (total_data_rate == 0)
4392 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004393
Matt Roperd8e87492018-12-11 09:31:07 -08004394 rate = plane_data_rate[plane_id];
4395 extra = min_t(u16, alloc_size,
4396 DIV64_U64_ROUND_UP(alloc_size * rate,
4397 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004398 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004399 alloc_size -= extra;
4400 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004401
Matt Roperd8e87492018-12-11 09:31:07 -08004402 if (total_data_rate == 0)
4403 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004404
Matt Roperd8e87492018-12-11 09:31:07 -08004405 rate = uv_plane_data_rate[plane_id];
4406 extra = min_t(u16, alloc_size,
4407 DIV64_U64_ROUND_UP(alloc_size * rate,
4408 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004409 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004410 alloc_size -= extra;
4411 total_data_rate -= rate;
4412 }
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304413 drm_WARN_ON(&dev_priv->drm, alloc_size != 0 || total_data_rate != 0);
Matt Roperd8e87492018-12-11 09:31:07 -08004414
4415 /* Set the actual DDB start/end points for each plane */
4416 start = alloc->start;
4417 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004418 struct skl_ddb_entry *plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004419 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004420 struct skl_ddb_entry *uv_plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004421 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004422
4423 if (plane_id == PLANE_CURSOR)
4424 continue;
4425
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004426 /* Gen11+ uses a separate plane for UV watermarks */
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304427 drm_WARN_ON(&dev_priv->drm,
4428 INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004429
Matt Roperd8e87492018-12-11 09:31:07 -08004430 /* Leave disabled planes at (0,0) */
4431 if (total[plane_id]) {
4432 plane_alloc->start = start;
4433 start += total[plane_id];
4434 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004435 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004436
Matt Roperd8e87492018-12-11 09:31:07 -08004437 if (uv_total[plane_id]) {
4438 uv_plane_alloc->start = start;
4439 start += uv_total[plane_id];
4440 uv_plane_alloc->end = start;
4441 }
4442 }
4443
4444 /*
4445 * When we calculated watermark values we didn't know how high
4446 * of a level we'd actually be able to hit, so we just marked
4447 * all levels as "enabled." Go back now and disable the ones
4448 * that aren't actually possible.
4449 */
4450 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4451 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004452 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004453 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004454
4455 /*
4456 * We only disable the watermarks for each plane if
4457 * they exceed the ddb allocation of said plane. This
4458 * is done so that we don't end up touching cursor
4459 * watermarks needlessly when some other plane reduces
4460 * our max possible watermark level.
4461 *
4462 * Bspec has this to say about the PLANE_WM enable bit:
4463 * "All the watermarks at this level for all enabled
4464 * planes must be enabled before the level will be used."
4465 * So this is actually safe to do.
4466 */
4467 if (wm->wm[level].min_ddb_alloc > total[plane_id] ||
4468 wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id])
4469 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02004470
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004471 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07004472 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004473 * Underruns with WM1+ disabled
4474 */
Bob Paauwe39564ae2019-04-12 11:09:20 -07004475 if (IS_GEN(dev_priv, 11) &&
Ville Syrjälä290248c2019-02-13 18:54:24 +02004476 level == 1 && wm->wm[0].plane_en) {
4477 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004478 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
4479 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004480 }
Matt Roperd8e87492018-12-11 09:31:07 -08004481 }
4482 }
4483
4484 /*
4485 * Go back and disable the transition watermark if it turns out we
4486 * don't have enough DDB blocks for it.
4487 */
4488 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004489 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004490 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004491
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004492 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004493 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004494 }
4495
Matt Roperc107acf2016-05-12 07:06:01 -07004496 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004497}
4498
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004499/*
4500 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004501 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004502 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4503 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4504*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004505static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004506skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4507 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004508{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004509 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304510 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004511
4512 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304513 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004514
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304515 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004516 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004517
4518 if (INTEL_GEN(dev_priv) >= 10)
4519 ret = add_fixed16_u32(ret, 1);
4520
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004521 return ret;
4522}
4523
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004524static uint_fixed_16_16_t
4525skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4526 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004527{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004528 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304529 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004530
4531 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304532 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004533
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004534 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304535 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4536 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304537 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004538 return ret;
4539}
4540
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304541static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004542intel_get_linetime_us(const struct intel_crtc_state *crtc_state)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304543{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004544 u32 pixel_rate;
4545 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304546 uint_fixed_16_16_t linetime_us;
4547
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004548 if (!crtc_state->hw.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304549 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304550
Maarten Lankhorstec193642019-06-28 10:55:17 +02004551 pixel_rate = crtc_state->pixel_rate;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304552
4553 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304554 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304555
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004556 crtc_htotal = crtc_state->hw.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304557 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304558
4559 return linetime_us;
4560}
4561
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004562static u32
Maarten Lankhorstec193642019-06-28 10:55:17 +02004563skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *crtc_state,
4564 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004565{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004566 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304567 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004568
4569 /* Shouldn't reach here on disabled planes... */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004570 if (WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004571 return 0;
4572
4573 /*
4574 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4575 * with additional adjustments for plane-specific scaling.
4576 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004577 adjusted_pixel_rate = crtc_state->pixel_rate;
4578 downscale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004579
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304580 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4581 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004582}
4583
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304584static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004585skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4586 int width, const struct drm_format_info *format,
4587 u64 modifier, unsigned int rotation,
4588 u32 plane_pixel_rate, struct skl_wm_params *wp,
4589 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304590{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004591 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004592 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004593 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304594
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304595 /* only planar format has two planes */
Imre Deak4941f352019-12-21 14:05:43 +02004596 if (color_plane == 1 &&
4597 !intel_format_info_is_yuv_semiplanar(format, modifier)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03004598 drm_dbg_kms(&dev_priv->drm,
4599 "Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304600 return -EINVAL;
4601 }
4602
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004603 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
4604 modifier == I915_FORMAT_MOD_Yf_TILED ||
4605 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4606 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4607 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
4608 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4609 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Imre Deak4941f352019-12-21 14:05:43 +02004610 wp->is_planar = intel_format_info_is_yuv_semiplanar(format, modifier);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304611
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004612 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02004613 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304614 wp->width /= 2;
4615
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004616 wp->cpp = format->cpp[color_plane];
4617 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304618
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004619 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004620 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004621 wp->dbuf_block_size = 256;
4622 else
4623 wp->dbuf_block_size = 512;
4624
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004625 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304626 switch (wp->cpp) {
4627 case 1:
4628 wp->y_min_scanlines = 16;
4629 break;
4630 case 2:
4631 wp->y_min_scanlines = 8;
4632 break;
4633 case 4:
4634 wp->y_min_scanlines = 4;
4635 break;
4636 default:
4637 MISSING_CASE(wp->cpp);
4638 return -EINVAL;
4639 }
4640 } else {
4641 wp->y_min_scanlines = 4;
4642 }
4643
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004644 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304645 wp->y_min_scanlines *= 2;
4646
4647 wp->plane_bytes_per_line = wp->width * wp->cpp;
4648 if (wp->y_tiled) {
4649 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004650 wp->y_min_scanlines,
4651 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304652
4653 if (INTEL_GEN(dev_priv) >= 10)
4654 interm_pbpl++;
4655
4656 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4657 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004658 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004659 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4660 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304661 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4662 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004663 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4664 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304665 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4666 }
4667
4668 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4669 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004670
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304671 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004672 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304673
4674 return 0;
4675}
4676
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004677static int
4678skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
4679 const struct intel_plane_state *plane_state,
4680 struct skl_wm_params *wp, int color_plane)
4681{
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004682 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004683 int width;
4684
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004685 /*
4686 * Src coordinates are already rotated by 270 degrees for
4687 * the 90/270 degree plane rotation cases (to match the
4688 * GTT mapping), hence no need to account for rotation here.
4689 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004690 width = drm_rect_width(&plane_state->uapi.src) >> 16;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004691
4692 return skl_compute_wm_params(crtc_state, width,
4693 fb->format, fb->modifier,
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004694 plane_state->hw.rotation,
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004695 skl_adjusted_plane_pixel_rate(crtc_state, plane_state),
4696 wp, color_plane);
4697}
4698
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004699static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4700{
4701 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4702 return true;
4703
4704 /* The number of lines are ignored for the level 0 watermark. */
4705 return level > 0;
4706}
4707
Maarten Lankhorstec193642019-06-28 10:55:17 +02004708static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Matt Roperd8e87492018-12-11 09:31:07 -08004709 int level,
4710 const struct skl_wm_params *wp,
4711 const struct skl_wm_level *result_prev,
4712 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004713{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004714 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004715 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304716 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304717 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004718 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004719
Ville Syrjälä0aded172019-02-05 17:50:53 +02004720 if (latency == 0) {
4721 /* reject it */
4722 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004723 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004724 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004725
Ville Syrjälä25312ef2019-05-03 20:38:05 +03004726 /*
4727 * WaIncreaseLatencyIPCEnabled: kbl,cfl
4728 * Display WA #1141: kbl,cfl
4729 */
Ville Syrjälä5a7d2022019-05-03 20:38:06 +03004730 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) ||
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004731 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304732 latency += 4;
4733
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004734 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004735 latency += 15;
4736
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304737 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004738 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304739 method2 = skl_wm_method2(wp->plane_pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004740 crtc_state->hw.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004741 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304742 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004743
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304744 if (wp->y_tiled) {
4745 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004746 } else {
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004747 if ((wp->cpp * crtc_state->hw.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004748 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004749 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004750 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004751 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004752 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004753 !IS_GEMINILAKE(dev_priv))
4754 selected_result = min_fixed16(method1, method2);
4755 else
4756 selected_result = method2;
4757 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004758 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004759 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004760 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004761
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304762 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304763 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304764 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004765
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004766 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4767 /* Display WA #1125: skl,bxt,kbl */
4768 if (level == 0 && wp->rc_surface)
4769 res_blocks +=
4770 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004771
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004772 /* Display WA #1126: skl,bxt,kbl */
4773 if (level >= 1 && level <= 7) {
4774 if (wp->y_tiled) {
4775 res_blocks +=
4776 fixed16_to_u32_round_up(wp->y_tile_minimum);
4777 res_lines += wp->y_min_scanlines;
4778 } else {
4779 res_blocks++;
4780 }
4781
4782 /*
4783 * Make sure result blocks for higher latency levels are
4784 * atleast as high as level below the current level.
4785 * Assumption in DDB algorithm optimization for special
4786 * cases. Also covers Display WA #1125 for RC.
4787 */
4788 if (result_prev->plane_res_b > res_blocks)
4789 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004790 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004791 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004792
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004793 if (INTEL_GEN(dev_priv) >= 11) {
4794 if (wp->y_tiled) {
4795 int extra_lines;
4796
4797 if (res_lines % wp->y_min_scanlines == 0)
4798 extra_lines = wp->y_min_scanlines;
4799 else
4800 extra_lines = wp->y_min_scanlines * 2 -
4801 res_lines % wp->y_min_scanlines;
4802
4803 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4804 wp->plane_blocks_per_line);
4805 } else {
4806 min_ddb_alloc = res_blocks +
4807 DIV_ROUND_UP(res_blocks, 10);
4808 }
4809 }
4810
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004811 if (!skl_wm_has_lines(dev_priv, level))
4812 res_lines = 0;
4813
Ville Syrjälä0aded172019-02-05 17:50:53 +02004814 if (res_lines > 31) {
4815 /* reject it */
4816 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004817 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004818 }
Matt Roperd8e87492018-12-11 09:31:07 -08004819
4820 /*
4821 * If res_lines is valid, assume we can use this watermark level
4822 * for now. We'll come back and disable it after we calculate the
4823 * DDB allocation if it turns out we don't actually have enough
4824 * blocks to satisfy it.
4825 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304826 result->plane_res_b = res_blocks;
4827 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004828 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4829 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304830 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004831}
4832
Matt Roperd8e87492018-12-11 09:31:07 -08004833static void
Maarten Lankhorstec193642019-06-28 10:55:17 +02004834skl_compute_wm_levels(const struct intel_crtc_state *crtc_state,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304835 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004836 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004837{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004838 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304839 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004840 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004841
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304842 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004843 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304844
Maarten Lankhorstec193642019-06-28 10:55:17 +02004845 skl_compute_plane_wm(crtc_state, level, wm_params,
Matt Roperd8e87492018-12-11 09:31:07 -08004846 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004847
4848 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304849 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004850}
4851
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004852static u32
Maarten Lankhorstec193642019-06-28 10:55:17 +02004853skl_compute_linetime_wm(const struct intel_crtc_state *crtc_state)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004854{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004855 struct drm_atomic_state *state = crtc_state->uapi.state;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304856 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304857 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004858 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004859
Maarten Lankhorstec193642019-06-28 10:55:17 +02004860 linetime_us = intel_get_linetime_us(crtc_state);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304861 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304862
Ville Syrjälä717671c2018-12-21 19:14:36 +02004863 /* Display WA #1135: BXT:ALL GLK:ALL */
4864 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304865 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304866
4867 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004868}
4869
Maarten Lankhorstec193642019-06-28 10:55:17 +02004870static void skl_compute_transition_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004871 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004872 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004873{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004874 struct drm_device *dev = crtc_state->uapi.crtc->dev;
Kumar, Maheshca476672017-08-17 19:15:24 +05304875 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004876 u16 trans_min, trans_y_tile_min;
4877 const u16 trans_amount = 10; /* This is configurable amount */
4878 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004879
Kumar, Maheshca476672017-08-17 19:15:24 +05304880 /* Transition WM are not recommended by HW team for GEN9 */
4881 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004882 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304883
4884 /* Transition WM don't make any sense if ipc is disabled */
4885 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004886 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304887
Paulo Zanoni91961a82018-10-04 16:15:56 -07004888 trans_min = 14;
4889 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304890 trans_min = 4;
4891
4892 trans_offset_b = trans_min + trans_amount;
4893
Paulo Zanonicbacc792018-10-04 16:15:58 -07004894 /*
4895 * The spec asks for Selected Result Blocks for wm0 (the real value),
4896 * not Result Blocks (the integer value). Pay attention to the capital
4897 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4898 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4899 * and since we later will have to get the ceiling of the sum in the
4900 * transition watermarks calculation, we can just pretend Selected
4901 * Result Blocks is Result Blocks minus 1 and it should work for the
4902 * current platforms.
4903 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004904 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004905
Kumar, Maheshca476672017-08-17 19:15:24 +05304906 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004907 trans_y_tile_min =
4908 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004909 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304910 trans_offset_b;
4911 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004912 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304913
4914 /* WA BUG:1938466 add one block for non y-tile planes */
4915 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4916 res_blocks += 1;
4917
4918 }
4919
Matt Roperd8e87492018-12-11 09:31:07 -08004920 /*
4921 * Just assume we can enable the transition watermark. After
4922 * computing the DDB we'll come back and disable it if that
4923 * assumption turns out to be false.
4924 */
4925 wm->trans_wm.plane_res_b = res_blocks + 1;
4926 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004927}
4928
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004929static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004930 const struct intel_plane_state *plane_state,
4931 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004932{
Ville Syrjälä83158472018-11-27 18:57:26 +02004933 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004934 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004935 int ret;
4936
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004937 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004938 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004939 if (ret)
4940 return ret;
4941
Ville Syrjälä67155a62019-03-12 22:58:37 +02004942 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Matt Roperd8e87492018-12-11 09:31:07 -08004943 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004944
4945 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004946}
4947
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004948static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004949 const struct intel_plane_state *plane_state,
4950 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004951{
Ville Syrjälä83158472018-11-27 18:57:26 +02004952 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
4953 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004954 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004955
Ville Syrjälä83158472018-11-27 18:57:26 +02004956 wm->is_planar = true;
4957
4958 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004959 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004960 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004961 if (ret)
4962 return ret;
4963
Ville Syrjälä67155a62019-03-12 22:58:37 +02004964 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004965
4966 return 0;
4967}
4968
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02004969static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004970 const struct intel_plane_state *plane_state)
4971{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004972 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004973 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjälä83158472018-11-27 18:57:26 +02004974 enum plane_id plane_id = plane->id;
4975 int ret;
4976
4977 if (!intel_wm_plane_visible(crtc_state, plane_state))
4978 return 0;
4979
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004980 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004981 plane_id, 0);
4982 if (ret)
4983 return ret;
4984
4985 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004986 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004987 plane_id);
4988 if (ret)
4989 return ret;
4990 }
4991
4992 return 0;
4993}
4994
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02004995static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004996 const struct intel_plane_state *plane_state)
4997{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004998 enum plane_id plane_id = to_intel_plane(plane_state->uapi.plane)->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02004999 int ret;
5000
5001 /* Watermarks calculated in master */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005002 if (plane_state->planar_slave)
Ville Syrjälä83158472018-11-27 18:57:26 +02005003 return 0;
5004
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005005 if (plane_state->planar_linked_plane) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005006 const struct drm_framebuffer *fb = plane_state->hw.fb;
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005007 enum plane_id y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02005008
5009 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
5010 WARN_ON(!fb->format->is_yuv ||
5011 fb->format->num_planes == 1);
5012
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005013 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005014 y_plane_id, 0);
5015 if (ret)
5016 return ret;
5017
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005018 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005019 plane_id, 1);
5020 if (ret)
5021 return ret;
5022 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005023 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005024 plane_id, 0);
5025 if (ret)
5026 return ret;
5027 }
5028
5029 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005030}
5031
Maarten Lankhorstec193642019-06-28 10:55:17 +02005032static int skl_build_pipe_wm(struct intel_crtc_state *crtc_state)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005033{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005034 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Maarten Lankhorstec193642019-06-28 10:55:17 +02005035 struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005036 struct intel_plane *plane;
5037 const struct intel_plane_state *plane_state;
Matt Roper55994c22016-05-12 07:06:08 -07005038 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005039
Lyudea62163e2016-10-04 14:28:20 -04005040 /*
5041 * We'll only calculate watermarks for planes that are actually
5042 * enabled, so make sure all other planes are set as disabled.
5043 */
5044 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5045
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005046 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state,
5047 crtc_state) {
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305048
Ville Syrjälä83158472018-11-27 18:57:26 +02005049 if (INTEL_GEN(dev_priv) >= 11)
Maarten Lankhorstec193642019-06-28 10:55:17 +02005050 ret = icl_build_plane_wm(crtc_state, plane_state);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005051 else
Maarten Lankhorstec193642019-06-28 10:55:17 +02005052 ret = skl_build_plane_wm(crtc_state, plane_state);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305053 if (ret)
5054 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005055 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305056
Maarten Lankhorstec193642019-06-28 10:55:17 +02005057 pipe_wm->linetime = skl_compute_linetime_wm(crtc_state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005058
Matt Roper55994c22016-05-12 07:06:08 -07005059 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005060}
5061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005062static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5063 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005064 const struct skl_ddb_entry *entry)
5065{
5066 if (entry->end)
Jani Nikula9b6320a2020-01-23 16:00:04 +02005067 intel_de_write_fw(dev_priv, reg,
5068 (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005069 else
Jani Nikula9b6320a2020-01-23 16:00:04 +02005070 intel_de_write_fw(dev_priv, reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005071}
5072
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005073static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5074 i915_reg_t reg,
5075 const struct skl_wm_level *level)
5076{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005077 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005078
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005079 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005080 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005081 if (level->ignore_lines)
5082 val |= PLANE_WM_IGNORE_LINES;
5083 val |= level->plane_res_b;
5084 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005085
Jani Nikula9b6320a2020-01-23 16:00:04 +02005086 intel_de_write_fw(dev_priv, reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005087}
5088
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005089void skl_write_plane_wm(struct intel_plane *plane,
5090 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005091{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005092 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005093 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005094 enum plane_id plane_id = plane->id;
5095 enum pipe pipe = plane->pipe;
5096 const struct skl_plane_wm *wm =
5097 &crtc_state->wm.skl.optimal.planes[plane_id];
5098 const struct skl_ddb_entry *ddb_y =
5099 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5100 const struct skl_ddb_entry *ddb_uv =
5101 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005102
5103 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005104 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005105 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005106 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005107 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005108 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005109
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005110 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005111 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005112 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5113 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305114 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005115
5116 if (wm->is_planar)
5117 swap(ddb_y, ddb_uv);
5118
5119 skl_ddb_entry_write(dev_priv,
5120 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5121 skl_ddb_entry_write(dev_priv,
5122 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005123}
5124
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005125void skl_write_cursor_wm(struct intel_plane *plane,
5126 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005127{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005128 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005129 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005130 enum plane_id plane_id = plane->id;
5131 enum pipe pipe = plane->pipe;
5132 const struct skl_plane_wm *wm =
5133 &crtc_state->wm.skl.optimal.planes[plane_id];
5134 const struct skl_ddb_entry *ddb =
5135 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005136
5137 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005138 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5139 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005140 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005141 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005142
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005143 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005144}
5145
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005146bool skl_wm_level_equals(const struct skl_wm_level *l1,
5147 const struct skl_wm_level *l2)
5148{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005149 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005150 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005151 l1->plane_res_l == l2->plane_res_l &&
5152 l1->plane_res_b == l2->plane_res_b;
5153}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005154
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005155static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5156 const struct skl_plane_wm *wm1,
5157 const struct skl_plane_wm *wm2)
5158{
5159 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005160
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005161 for (level = 0; level <= max_level; level++) {
5162 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5163 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5164 return false;
5165 }
5166
5167 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005168}
5169
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005170static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5171 const struct skl_pipe_wm *wm1,
5172 const struct skl_pipe_wm *wm2)
5173{
5174 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5175 enum plane_id plane_id;
5176
5177 for_each_plane_id_on_crtc(crtc, plane_id) {
5178 if (!skl_plane_wm_equals(dev_priv,
5179 &wm1->planes[plane_id],
5180 &wm2->planes[plane_id]))
5181 return false;
5182 }
5183
5184 return wm1->linetime == wm2->linetime;
5185}
5186
Lyude27082492016-08-24 07:48:10 +02005187static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5188 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005189{
Lyude27082492016-08-24 07:48:10 +02005190 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005191}
5192
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005193bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005194 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005195 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005196{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005197 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005198
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005199 for (i = 0; i < num_entries; i++) {
5200 if (i != ignore_idx &&
5201 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005202 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005203 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005204
Lyude27082492016-08-24 07:48:10 +02005205 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005206}
5207
Jani Nikulabb7791b2016-10-04 12:29:17 +03005208static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005209skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5210 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005211{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005212 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->uapi.state);
5213 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005214 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5215 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005216
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005217 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5218 struct intel_plane_state *plane_state;
5219 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005220
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005221 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5222 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5223 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5224 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005225 continue;
5226
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005227 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005228 if (IS_ERR(plane_state))
5229 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005230
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005231 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005232 }
5233
5234 return 0;
5235}
5236
5237static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005238skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005239{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005240 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5241 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005242 struct intel_crtc_state *old_crtc_state;
5243 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305244 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305245 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005246
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005247 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5248
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005249 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005250 new_crtc_state, i) {
5251 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005252 if (ret)
5253 return ret;
5254
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005255 ret = skl_ddb_add_affected_planes(old_crtc_state,
5256 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005257 if (ret)
5258 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005259 }
5260
5261 return 0;
5262}
5263
Ville Syrjäläab98e942019-02-08 22:05:27 +02005264static char enast(bool enable)
5265{
5266 return enable ? '*' : ' ';
5267}
5268
Matt Roper2722efb2016-08-17 15:55:55 -04005269static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005270skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005271{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005272 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5273 const struct intel_crtc_state *old_crtc_state;
5274 const struct intel_crtc_state *new_crtc_state;
5275 struct intel_plane *plane;
5276 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005277 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005278
Jani Nikulabdbf43d2019-10-28 12:38:15 +02005279 if (!drm_debug_enabled(DRM_UT_KMS))
Ville Syrjäläab98e942019-02-08 22:05:27 +02005280 return;
5281
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005282 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5283 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005284 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5285
5286 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5287 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5288
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005289 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5290 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005291 const struct skl_ddb_entry *old, *new;
5292
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005293 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5294 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005295
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005296 if (skl_ddb_entry_equal(old, new))
5297 continue;
5298
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005299 drm_dbg_kms(&dev_priv->drm,
5300 "[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
5301 plane->base.base.id, plane->base.name,
5302 old->start, old->end, new->start, new->end,
5303 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
Ville Syrjäläab98e942019-02-08 22:05:27 +02005304 }
5305
5306 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5307 enum plane_id plane_id = plane->id;
5308 const struct skl_plane_wm *old_wm, *new_wm;
5309
5310 old_wm = &old_pipe_wm->planes[plane_id];
5311 new_wm = &new_pipe_wm->planes[plane_id];
5312
5313 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5314 continue;
5315
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005316 drm_dbg_kms(&dev_priv->drm,
5317 "[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5318 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5319 plane->base.base.id, plane->base.name,
5320 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5321 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5322 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5323 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5324 enast(old_wm->trans_wm.plane_en),
5325 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5326 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5327 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5328 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5329 enast(new_wm->trans_wm.plane_en));
Ville Syrjäläab98e942019-02-08 22:05:27 +02005330
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005331 drm_dbg_kms(&dev_priv->drm,
5332 "[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005333 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005334 plane->base.base.id, plane->base.name,
5335 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5336 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5337 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5338 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5339 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5340 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5341 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5342 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5343 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005344
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005345 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5346 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5347 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5348 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5349 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5350 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5351 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5352 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5353 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005354
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005355 drm_dbg_kms(&dev_priv->drm,
5356 "[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5357 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5358 plane->base.base.id, plane->base.name,
5359 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5360 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5361 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5362 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5363 old_wm->trans_wm.plane_res_b,
5364 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5365 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5366 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5367 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5368 new_wm->trans_wm.plane_res_b);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005369
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005370 drm_dbg_kms(&dev_priv->drm,
5371 "[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5372 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5373 plane->base.base.id, plane->base.name,
5374 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5375 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5376 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5377 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5378 old_wm->trans_wm.min_ddb_alloc,
5379 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5380 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5381 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5382 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5383 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005384 }
5385 }
5386}
5387
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005388static int intel_add_all_pipes(struct intel_atomic_state *state)
5389{
5390 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5391 struct intel_crtc *crtc;
5392
5393 for_each_intel_crtc(&dev_priv->drm, crtc) {
5394 struct intel_crtc_state *crtc_state;
5395
5396 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5397 if (IS_ERR(crtc_state))
5398 return PTR_ERR(crtc_state);
5399 }
5400
5401 return 0;
5402}
5403
Matt Roper98d39492016-05-12 07:06:03 -07005404static int
Ville Syrjäläd7a14582019-10-11 23:09:42 +03005405skl_ddb_add_affected_pipes(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005406{
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005407 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Ville Syrjäläd7a14582019-10-11 23:09:42 +03005408 int ret;
Matt Roper98d39492016-05-12 07:06:03 -07005409
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305410 /*
5411 * If this is our first atomic update following hardware readout,
5412 * we can't trust the DDB that the BIOS programmed for us. Let's
5413 * pretend that all pipes switched active status so that we'll
5414 * ensure a full DDB recompute.
5415 */
5416 if (dev_priv->wm.distrust_bios_wm) {
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005417 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005418 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305419 if (ret)
5420 return ret;
5421
Ville Syrjälä8d9875b2019-10-11 23:09:45 +03005422 state->active_pipe_changes = INTEL_INFO(dev_priv)->pipe_mask;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305423
5424 /*
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03005425 * We usually only initialize state->active_pipes if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305426 * we're doing a modeset; make sure this field is always
5427 * initialized during the sanitization process that happens
5428 * on the first commit too.
5429 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005430 if (!state->modeset)
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03005431 state->active_pipes = dev_priv->active_pipes;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305432 }
5433
5434 /*
5435 * If the modeset changes which CRTC's are active, we need to
5436 * recompute the DDB allocation for *all* active pipes, even
5437 * those that weren't otherwise being modified in any way by this
5438 * atomic commit. Due to the shrinking of the per-pipe allocations
5439 * when new active CRTC's are added, it's possible for a pipe that
5440 * we were already using and aren't changing at all here to suddenly
5441 * become invalid if its DDB needs exceeds its new allocation.
5442 *
5443 * Note that if we wind up doing a full DDB recompute, we can't let
5444 * any other display updates race with this transaction, so we need
5445 * to grab the lock on *all* CRTC's.
5446 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005447 if (state->active_pipe_changes || state->modeset) {
Ville Syrjälä8d9875b2019-10-11 23:09:45 +03005448 state->wm_results.dirty_pipes = INTEL_INFO(dev_priv)->pipe_mask;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305449
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005450 ret = intel_add_all_pipes(state);
5451 if (ret)
5452 return ret;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305453 }
5454
5455 return 0;
5456}
5457
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005458/*
5459 * To make sure the cursor watermark registers are always consistent
5460 * with our computed state the following scenario needs special
5461 * treatment:
5462 *
5463 * 1. enable cursor
5464 * 2. move cursor entirely offscreen
5465 * 3. disable cursor
5466 *
5467 * Step 2. does call .disable_plane() but does not zero the watermarks
5468 * (since we consider an offscreen cursor still active for the purposes
5469 * of watermarks). Step 3. would not normally call .disable_plane()
5470 * because the actual plane visibility isn't changing, and we don't
5471 * deallocate the cursor ddb until the pipe gets disabled. So we must
5472 * force step 3. to call .disable_plane() to update the watermark
5473 * registers properly.
5474 *
5475 * Other planes do not suffer from this issues as their watermarks are
5476 * calculated based on the actual plane visibility. The only time this
5477 * can trigger for the other planes is during the initial readout as the
5478 * default value of the watermarks registers is not zero.
5479 */
5480static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5481 struct intel_crtc *crtc)
5482{
5483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5484 const struct intel_crtc_state *old_crtc_state =
5485 intel_atomic_get_old_crtc_state(state, crtc);
5486 struct intel_crtc_state *new_crtc_state =
5487 intel_atomic_get_new_crtc_state(state, crtc);
5488 struct intel_plane *plane;
5489
5490 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5491 struct intel_plane_state *plane_state;
5492 enum plane_id plane_id = plane->id;
5493
5494 /*
5495 * Force a full wm update for every plane on modeset.
5496 * Required because the reset value of the wm registers
5497 * is non-zero, whereas we want all disabled planes to
5498 * have zero watermarks. So if we turn off the relevant
5499 * power well the hardware state will go out of sync
5500 * with the software state.
5501 */
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005502 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005503 skl_plane_wm_equals(dev_priv,
5504 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5505 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5506 continue;
5507
5508 plane_state = intel_atomic_get_plane_state(state, plane);
5509 if (IS_ERR(plane_state))
5510 return PTR_ERR(plane_state);
5511
5512 new_crtc_state->update_planes |= BIT(plane_id);
5513 }
5514
5515 return 0;
5516}
5517
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305518static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005519skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305520{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005521 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005522 struct intel_crtc_state *new_crtc_state;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005523 struct intel_crtc_state *old_crtc_state;
5524 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305525 int ret, i;
5526
Matt Roper734fa012016-05-12 15:11:40 -07005527 /* Clear all dirty flags */
5528 results->dirty_pipes = 0;
5529
Ville Syrjäläd7a14582019-10-11 23:09:42 +03005530 ret = skl_ddb_add_affected_pipes(state);
5531 if (ret)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305532 return ret;
5533
Matt Roper734fa012016-05-12 15:11:40 -07005534 /*
5535 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005536 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005537 * weren't otherwise being modified (and set bits in dirty_pipes) if
5538 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005539 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005540 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005541 new_crtc_state, i) {
5542 ret = skl_build_pipe_wm(new_crtc_state);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005543 if (ret)
5544 return ret;
5545
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005546 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005547 if (ret)
5548 return ret;
5549
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005550 if (!skl_pipe_wm_equals(crtc,
5551 &old_crtc_state->wm.skl.optimal,
5552 &new_crtc_state->wm.skl.optimal))
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005553 results->dirty_pipes |= BIT(crtc->pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005554 }
5555
Matt Roperd8e87492018-12-11 09:31:07 -08005556 ret = skl_compute_ddb(state);
5557 if (ret)
5558 return ret;
5559
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005560 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005561
Matt Roper98d39492016-05-12 07:06:03 -07005562 return 0;
5563}
5564
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005565static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005566 struct intel_crtc *crtc)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005567{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005568 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5569 const struct intel_crtc_state *crtc_state =
5570 intel_atomic_get_new_crtc_state(state, crtc);
5571 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005572 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005573
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005574 if ((state->wm_results.dirty_pipes & BIT(crtc->pipe)) == 0)
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005575 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005576
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02005577 I915_WRITE(WM_LINETIME(pipe), HSW_LINETIME(pipe_wm->linetime));
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005578}
5579
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005580static void skl_initial_wm(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005581 struct intel_crtc *crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005582{
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005583 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005584 const struct intel_crtc_state *crtc_state =
5585 intel_atomic_get_new_crtc_state(state, crtc);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305586 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005587
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005588 if ((results->dirty_pipes & BIT(crtc->pipe)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005589 return;
5590
Matt Roper734fa012016-05-12 15:11:40 -07005591 mutex_lock(&dev_priv->wm.wm_mutex);
5592
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005593 if (crtc_state->uapi.active_changed)
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005594 skl_atomic_update_crtc_wm(state, crtc);
Lyude27082492016-08-24 07:48:10 +02005595
Matt Roper734fa012016-05-12 15:11:40 -07005596 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005597}
5598
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005599static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005600 struct intel_wm_config *config)
5601{
5602 struct intel_crtc *crtc;
5603
5604 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005605 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005606 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5607
5608 if (!wm->pipe_enabled)
5609 continue;
5610
5611 config->sprites_enabled |= wm->sprites_enabled;
5612 config->sprites_scaled |= wm->sprites_scaled;
5613 config->num_pipes_active++;
5614 }
5615}
5616
Matt Ropered4a6a72016-02-23 17:20:13 -08005617static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005618{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005619 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005620 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005621 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005622 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005623 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005624
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005625 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005626
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005627 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5628 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005629
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005630 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005631 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005632 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005633 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5634 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005635
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005636 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005637 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005638 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005639 }
5640
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005641 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005642 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005643
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005644 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005645
Imre Deak820c1982013-12-17 14:46:36 +02005646 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005647}
5648
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005649static void ilk_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005650 struct intel_crtc *crtc)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005651{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005652 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5653 const struct intel_crtc_state *crtc_state =
5654 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005655
Matt Ropered4a6a72016-02-23 17:20:13 -08005656 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03005657 crtc->wm.active.ilk = crtc_state->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005658 ilk_program_watermarks(dev_priv);
5659 mutex_unlock(&dev_priv->wm.wm_mutex);
5660}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005661
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005662static void ilk_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005663 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08005664{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005665 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5666 const struct intel_crtc_state *crtc_state =
5667 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä88016a92019-07-01 19:05:45 +03005668
5669 if (!crtc_state->wm.need_postvbl_update)
5670 return;
Matt Ropered4a6a72016-02-23 17:20:13 -08005671
5672 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03005673 crtc->wm.active.ilk = crtc_state->wm.ilk.optimal;
5674 ilk_program_watermarks(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08005675 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005676}
5677
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005678static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005679 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005680{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005681 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005682 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005683 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5684 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5685 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005686}
5687
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005688void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005689 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005690{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005691 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5692 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005693 int level, max_level;
5694 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005695 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005696
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005697 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005698
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005699 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005700 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005701
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005702 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005703 if (plane_id != PLANE_CURSOR)
5704 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005705 else
5706 val = I915_READ(CUR_WM(pipe, level));
5707
5708 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5709 }
5710
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005711 if (plane_id != PLANE_CURSOR)
5712 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005713 else
5714 val = I915_READ(CUR_WM_TRANS(pipe));
5715
5716 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5717 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005718
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005719 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005720 return;
5721
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02005722 val = I915_READ(WM_LINETIME(pipe));
5723 out->linetime = REG_FIELD_GET(HSW_LINETIME_MASK, val);
Pradeep Bhat30789992014-11-04 17:06:45 +00005724}
5725
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005726void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005727{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305728 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005729 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005730 struct intel_crtc *crtc;
Maarten Lankhorstec193642019-06-28 10:55:17 +02005731 struct intel_crtc_state *crtc_state;
Pradeep Bhat30789992014-11-04 17:06:45 +00005732
Damien Lespiaua269c582014-11-04 17:06:49 +00005733 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005734 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02005735 crtc_state = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005736
Maarten Lankhorstec193642019-06-28 10:55:17 +02005737 skl_pipe_wm_get_hw_state(crtc, &crtc_state->wm.skl.optimal);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005738
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005739 if (crtc->active)
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005740 hw->dirty_pipes |= BIT(crtc->pipe);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005741 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005742
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03005743 if (dev_priv->active_pipes) {
Matt Roper279e99d2016-05-12 07:06:02 -07005744 /* Fully recompute DDB on first atomic commit */
5745 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005746 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005747}
5748
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005749static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005750{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005751 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005752 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005753 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Maarten Lankhorstec193642019-06-28 10:55:17 +02005754 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
5755 struct intel_pipe_wm *active = &crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005756 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005757 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005758 [PIPE_A] = WM0_PIPEA_ILK,
5759 [PIPE_B] = WM0_PIPEB_ILK,
5760 [PIPE_C] = WM0_PIPEC_IVB,
5761 };
5762
5763 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005764 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02005765 hw->wm_linetime[pipe] = I915_READ(WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005766
Ville Syrjälä15606532016-05-13 17:55:17 +03005767 memset(active, 0, sizeof(*active));
5768
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005769 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005770
5771 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005772 u32 tmp = hw->wm_pipe[pipe];
5773
5774 /*
5775 * For active pipes LP0 watermark is marked as
5776 * enabled, and LP1+ watermaks as disabled since
5777 * we can't really reverse compute them in case
5778 * multiple pipes are active.
5779 */
5780 active->wm[0].enable = true;
5781 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5782 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5783 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02005784 active->linetime = REG_FIELD_GET(HSW_LINETIME_MASK,
5785 hw->wm_linetime[pipe]);
5786 active->ips_linetime = REG_FIELD_GET(HSW_IPS_LINETIME_MASK,
5787 hw->wm_linetime[pipe]);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005788 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005789 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005790
5791 /*
5792 * For inactive pipes, all watermark levels
5793 * should be marked as enabled but zeroed,
5794 * which is what we'd compute them to.
5795 */
5796 for (level = 0; level <= max_level; level++)
5797 active->wm[level].enable = true;
5798 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005799
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005800 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005801}
5802
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005803#define _FW_WM(value, plane) \
5804 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5805#define _FW_WM_VLV(value, plane) \
5806 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5807
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005808static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5809 struct g4x_wm_values *wm)
5810{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005811 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005812
5813 tmp = I915_READ(DSPFW1);
5814 wm->sr.plane = _FW_WM(tmp, SR);
5815 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5816 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5817 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5818
5819 tmp = I915_READ(DSPFW2);
5820 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5821 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5822 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5823 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5824 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5825 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5826
5827 tmp = I915_READ(DSPFW3);
5828 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5829 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5830 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5831 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5832}
5833
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005834static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5835 struct vlv_wm_values *wm)
5836{
5837 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005838 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005839
5840 for_each_pipe(dev_priv, pipe) {
5841 tmp = I915_READ(VLV_DDL(pipe));
5842
Ville Syrjälä1b313892016-11-28 19:37:08 +02005843 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005844 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005845 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005846 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005847 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005848 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005849 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005850 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5851 }
5852
5853 tmp = I915_READ(DSPFW1);
5854 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005855 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5856 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5857 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005858
5859 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005860 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5861 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5862 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005863
5864 tmp = I915_READ(DSPFW3);
5865 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5866
5867 if (IS_CHERRYVIEW(dev_priv)) {
5868 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005869 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5870 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005871
5872 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005873 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5874 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005875
5876 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005877 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5878 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005879
5880 tmp = I915_READ(DSPHOWM);
5881 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005882 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5883 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5884 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5885 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5886 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5887 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5888 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5889 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5890 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005891 } else {
5892 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005893 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5894 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005895
5896 tmp = I915_READ(DSPHOWM);
5897 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005898 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5899 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5900 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5901 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5902 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5903 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005904 }
5905}
5906
5907#undef _FW_WM
5908#undef _FW_WM_VLV
5909
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005910void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005911{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005912 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5913 struct intel_crtc *crtc;
5914
5915 g4x_read_wm_values(dev_priv, wm);
5916
5917 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5918
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005919 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005920 struct intel_crtc_state *crtc_state =
5921 to_intel_crtc_state(crtc->base.state);
5922 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5923 struct g4x_pipe_wm *raw;
5924 enum pipe pipe = crtc->pipe;
5925 enum plane_id plane_id;
5926 int level, max_level;
5927
5928 active->cxsr = wm->cxsr;
5929 active->hpll_en = wm->hpll_en;
5930 active->fbc_en = wm->fbc_en;
5931
5932 active->sr = wm->sr;
5933 active->hpll = wm->hpll;
5934
5935 for_each_plane_id_on_crtc(crtc, plane_id) {
5936 active->wm.plane[plane_id] =
5937 wm->pipe[pipe].plane[plane_id];
5938 }
5939
5940 if (wm->cxsr && wm->hpll_en)
5941 max_level = G4X_WM_LEVEL_HPLL;
5942 else if (wm->cxsr)
5943 max_level = G4X_WM_LEVEL_SR;
5944 else
5945 max_level = G4X_WM_LEVEL_NORMAL;
5946
5947 level = G4X_WM_LEVEL_NORMAL;
5948 raw = &crtc_state->wm.g4x.raw[level];
5949 for_each_plane_id_on_crtc(crtc, plane_id)
5950 raw->plane[plane_id] = active->wm.plane[plane_id];
5951
5952 if (++level > max_level)
5953 goto out;
5954
5955 raw = &crtc_state->wm.g4x.raw[level];
5956 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5957 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5958 raw->plane[PLANE_SPRITE0] = 0;
5959 raw->fbc = active->sr.fbc;
5960
5961 if (++level > max_level)
5962 goto out;
5963
5964 raw = &crtc_state->wm.g4x.raw[level];
5965 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5966 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5967 raw->plane[PLANE_SPRITE0] = 0;
5968 raw->fbc = active->hpll.fbc;
5969
5970 out:
5971 for_each_plane_id_on_crtc(crtc, plane_id)
5972 g4x_raw_plane_wm_set(crtc_state, level,
5973 plane_id, USHRT_MAX);
5974 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5975
5976 crtc_state->wm.g4x.optimal = *active;
5977 crtc_state->wm.g4x.intermediate = *active;
5978
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005979 drm_dbg_kms(&dev_priv->drm,
5980 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5981 pipe_name(pipe),
5982 wm->pipe[pipe].plane[PLANE_PRIMARY],
5983 wm->pipe[pipe].plane[PLANE_CURSOR],
5984 wm->pipe[pipe].plane[PLANE_SPRITE0]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005985 }
5986
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005987 drm_dbg_kms(&dev_priv->drm,
5988 "Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5989 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5990 drm_dbg_kms(&dev_priv->drm,
5991 "Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5992 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5993 drm_dbg_kms(&dev_priv->drm, "Initial SR=%s HPLL=%s FBC=%s\n",
5994 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005995}
5996
5997void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5998{
5999 struct intel_plane *plane;
6000 struct intel_crtc *crtc;
6001
6002 mutex_lock(&dev_priv->wm.wm_mutex);
6003
6004 for_each_intel_plane(&dev_priv->drm, plane) {
6005 struct intel_crtc *crtc =
6006 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6007 struct intel_crtc_state *crtc_state =
6008 to_intel_crtc_state(crtc->base.state);
6009 struct intel_plane_state *plane_state =
6010 to_intel_plane_state(plane->base.state);
6011 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6012 enum plane_id plane_id = plane->id;
6013 int level;
6014
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006015 if (plane_state->uapi.visible)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006016 continue;
6017
6018 for (level = 0; level < 3; level++) {
6019 struct g4x_pipe_wm *raw =
6020 &crtc_state->wm.g4x.raw[level];
6021
6022 raw->plane[plane_id] = 0;
6023 wm_state->wm.plane[plane_id] = 0;
6024 }
6025
6026 if (plane_id == PLANE_PRIMARY) {
6027 for (level = 0; level < 3; level++) {
6028 struct g4x_pipe_wm *raw =
6029 &crtc_state->wm.g4x.raw[level];
6030 raw->fbc = 0;
6031 }
6032
6033 wm_state->sr.fbc = 0;
6034 wm_state->hpll.fbc = 0;
6035 wm_state->fbc_en = false;
6036 }
6037 }
6038
6039 for_each_intel_crtc(&dev_priv->drm, crtc) {
6040 struct intel_crtc_state *crtc_state =
6041 to_intel_crtc_state(crtc->base.state);
6042
6043 crtc_state->wm.g4x.intermediate =
6044 crtc_state->wm.g4x.optimal;
6045 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6046 }
6047
6048 g4x_program_watermarks(dev_priv);
6049
6050 mutex_unlock(&dev_priv->wm.wm_mutex);
6051}
6052
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006053void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006054{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006055 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006056 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006057 u32 val;
6058
6059 vlv_read_wm_values(dev_priv, wm);
6060
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006061 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6062 wm->level = VLV_WM_LEVEL_PM2;
6063
6064 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006065 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006066
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006067 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006068 if (val & DSP_MAXFIFO_PM5_ENABLE)
6069 wm->level = VLV_WM_LEVEL_PM5;
6070
Ville Syrjälä58590c12015-09-08 21:05:12 +03006071 /*
6072 * If DDR DVFS is disabled in the BIOS, Punit
6073 * will never ack the request. So if that happens
6074 * assume we don't have to enable/disable DDR DVFS
6075 * dynamically. To test that just set the REQ_ACK
6076 * bit to poke the Punit, but don't change the
6077 * HIGH/LOW bits so that we don't actually change
6078 * the current state.
6079 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006080 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006081 val |= FORCE_DDR_FREQ_REQ_ACK;
6082 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6083
6084 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6085 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006086 drm_dbg_kms(&dev_priv->drm,
6087 "Punit not acking DDR DVFS request, "
6088 "assuming DDR DVFS is disabled\n");
Ville Syrjälä58590c12015-09-08 21:05:12 +03006089 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6090 } else {
6091 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6092 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6093 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6094 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006095
Chris Wilson337fa6e2019-04-26 09:17:20 +01006096 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006097 }
6098
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006099 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006100 struct intel_crtc_state *crtc_state =
6101 to_intel_crtc_state(crtc->base.state);
6102 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6103 const struct vlv_fifo_state *fifo_state =
6104 &crtc_state->wm.vlv.fifo_state;
6105 enum pipe pipe = crtc->pipe;
6106 enum plane_id plane_id;
6107 int level;
6108
6109 vlv_get_fifo_size(crtc_state);
6110
6111 active->num_levels = wm->level + 1;
6112 active->cxsr = wm->cxsr;
6113
Ville Syrjäläff32c542017-03-02 19:14:57 +02006114 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006115 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006116 &crtc_state->wm.vlv.raw[level];
6117
6118 active->sr[level].plane = wm->sr.plane;
6119 active->sr[level].cursor = wm->sr.cursor;
6120
6121 for_each_plane_id_on_crtc(crtc, plane_id) {
6122 active->wm[level].plane[plane_id] =
6123 wm->pipe[pipe].plane[plane_id];
6124
6125 raw->plane[plane_id] =
6126 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6127 fifo_state->plane[plane_id]);
6128 }
6129 }
6130
6131 for_each_plane_id_on_crtc(crtc, plane_id)
6132 vlv_raw_plane_wm_set(crtc_state, level,
6133 plane_id, USHRT_MAX);
6134 vlv_invalidate_wms(crtc, active, level);
6135
6136 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006137 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006138
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006139 drm_dbg_kms(&dev_priv->drm,
6140 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
6141 pipe_name(pipe),
6142 wm->pipe[pipe].plane[PLANE_PRIMARY],
6143 wm->pipe[pipe].plane[PLANE_CURSOR],
6144 wm->pipe[pipe].plane[PLANE_SPRITE0],
6145 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006146 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006147
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006148 drm_dbg_kms(&dev_priv->drm,
6149 "Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6150 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006151}
6152
Ville Syrjälä602ae832017-03-02 19:15:02 +02006153void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6154{
6155 struct intel_plane *plane;
6156 struct intel_crtc *crtc;
6157
6158 mutex_lock(&dev_priv->wm.wm_mutex);
6159
6160 for_each_intel_plane(&dev_priv->drm, plane) {
6161 struct intel_crtc *crtc =
6162 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6163 struct intel_crtc_state *crtc_state =
6164 to_intel_crtc_state(crtc->base.state);
6165 struct intel_plane_state *plane_state =
6166 to_intel_plane_state(plane->base.state);
6167 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6168 const struct vlv_fifo_state *fifo_state =
6169 &crtc_state->wm.vlv.fifo_state;
6170 enum plane_id plane_id = plane->id;
6171 int level;
6172
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006173 if (plane_state->uapi.visible)
Ville Syrjälä602ae832017-03-02 19:15:02 +02006174 continue;
6175
6176 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006177 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006178 &crtc_state->wm.vlv.raw[level];
6179
6180 raw->plane[plane_id] = 0;
6181
6182 wm_state->wm[level].plane[plane_id] =
6183 vlv_invert_wm_value(raw->plane[plane_id],
6184 fifo_state->plane[plane_id]);
6185 }
6186 }
6187
6188 for_each_intel_crtc(&dev_priv->drm, crtc) {
6189 struct intel_crtc_state *crtc_state =
6190 to_intel_crtc_state(crtc->base.state);
6191
6192 crtc_state->wm.vlv.intermediate =
6193 crtc_state->wm.vlv.optimal;
6194 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6195 }
6196
6197 vlv_program_watermarks(dev_priv);
6198
6199 mutex_unlock(&dev_priv->wm.wm_mutex);
6200}
6201
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006202/*
6203 * FIXME should probably kill this and improve
6204 * the real watermark readout/sanitation instead
6205 */
6206static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6207{
6208 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6209 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6210 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6211
6212 /*
6213 * Don't touch WM1S_LP_EN here.
6214 * Doing so could cause underruns.
6215 */
6216}
6217
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006218void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006219{
Imre Deak820c1982013-12-17 14:46:36 +02006220 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006221 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006222
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006223 ilk_init_lp_watermarks(dev_priv);
6224
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006225 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006226 ilk_pipe_wm_get_hw_state(crtc);
6227
6228 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6229 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6230 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6231
6232 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006233 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006234 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6235 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6236 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006237
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006238 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006239 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6240 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006241 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006242 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6243 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006244
6245 hw->enable_fbc_wm =
6246 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6247}
6248
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006249/**
6250 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006251 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006252 *
6253 * Calculate watermark values for the various WM regs based on current mode
6254 * and plane configuration.
6255 *
6256 * There are several cases to deal with here:
6257 * - normal (i.e. non-self-refresh)
6258 * - self-refresh (SR) mode
6259 * - lines are large relative to FIFO size (buffer can hold up to 2)
6260 * - lines are small relative to FIFO size (buffer can hold more than 2
6261 * lines), so need to account for TLB latency
6262 *
6263 * The normal calculation is:
6264 * watermark = dotclock * bytes per pixel * latency
6265 * where latency is platform & configuration dependent (we assume pessimal
6266 * values here).
6267 *
6268 * The SR calculation is:
6269 * watermark = (trunc(latency/line time)+1) * surface width *
6270 * bytes per pixel
6271 * where
6272 * line time = htotal / dotclock
6273 * surface width = hdisplay for normal plane and 64 for cursor
6274 * and latency is assumed to be high, as above.
6275 *
6276 * The final value programmed to the register should always be rounded up,
6277 * and include an extra 2 entries to account for clock crossings.
6278 *
6279 * We don't use the sprite, so we can ignore that. And on Crestline we have
6280 * to set the non-SR watermarks to 8.
6281 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006282void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006283{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006284 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006285
6286 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006287 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006288}
6289
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306290void intel_enable_ipc(struct drm_i915_private *dev_priv)
6291{
6292 u32 val;
6293
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006294 if (!HAS_IPC(dev_priv))
6295 return;
6296
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306297 val = I915_READ(DISP_ARB_CTL2);
6298
6299 if (dev_priv->ipc_enabled)
6300 val |= DISP_IPC_ENABLE;
6301 else
6302 val &= ~DISP_IPC_ENABLE;
6303
6304 I915_WRITE(DISP_ARB_CTL2, val);
6305}
6306
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006307static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
6308{
6309 /* Display WA #0477 WaDisableIPC: skl */
6310 if (IS_SKYLAKE(dev_priv))
6311 return false;
6312
6313 /* Display WA #1141: SKL:all KBL:all CFL */
6314 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6315 return dev_priv->dram_info.symmetric_memory;
6316
6317 return true;
6318}
6319
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306320void intel_init_ipc(struct drm_i915_private *dev_priv)
6321{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306322 if (!HAS_IPC(dev_priv))
6323 return;
6324
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006325 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006326
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306327 intel_enable_ipc(dev_priv);
6328}
6329
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006330static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006331{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006332 /*
6333 * On Ibex Peak and Cougar Point, we need to disable clock
6334 * gating for the panel power sequencer or it will fail to
6335 * start up when no ports are active.
6336 */
6337 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6338}
6339
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006340static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006341{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006342 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006343
Damien Lespiau055e3932014-08-18 13:49:10 +01006344 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006345 I915_WRITE(DSPCNTR(pipe),
6346 I915_READ(DSPCNTR(pipe)) |
6347 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006348
6349 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6350 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006351 }
6352}
6353
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006354static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006355{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006356 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006357
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006358 /*
6359 * Required for FBC
6360 * WaFbcDisableDpfcClockGating:ilk
6361 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006362 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6363 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6364 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006365
6366 I915_WRITE(PCH_3DCGDIS0,
6367 MARIUNIT_CLOCK_GATE_DISABLE |
6368 SVSMUNIT_CLOCK_GATE_DISABLE);
6369 I915_WRITE(PCH_3DCGDIS1,
6370 VFMUNIT_CLOCK_GATE_DISABLE);
6371
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006372 /*
6373 * According to the spec the following bits should be set in
6374 * order to enable memory self-refresh
6375 * The bit 22/21 of 0x42004
6376 * The bit 5 of 0x42020
6377 * The bit 15 of 0x45000
6378 */
6379 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6380 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6381 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006382 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006383 I915_WRITE(DISP_ARB_CTL,
6384 (I915_READ(DISP_ARB_CTL) |
6385 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006386
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006387 /*
6388 * Based on the document from hardware guys the following bits
6389 * should be set unconditionally in order to enable FBC.
6390 * The bit 22 of 0x42000
6391 * The bit 22 of 0x42004
6392 * The bit 7,8,9 of 0x42020.
6393 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006394 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006395 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006396 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6397 I915_READ(ILK_DISPLAY_CHICKEN1) |
6398 ILK_FBCQ_DIS);
6399 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6400 I915_READ(ILK_DISPLAY_CHICKEN2) |
6401 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006402 }
6403
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006404 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6405
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006406 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6407 I915_READ(ILK_DISPLAY_CHICKEN2) |
6408 ILK_ELPIN_409_SELECT);
6409 I915_WRITE(_3D_CHICKEN2,
6410 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6411 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006412
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006413 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006414 I915_WRITE(CACHE_MODE_0,
6415 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006416
Akash Goel4e046322014-04-04 17:14:38 +05306417 /* WaDisable_RenderCache_OperationalFlush:ilk */
6418 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6419
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006420 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006421
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006422 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006423}
6424
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006425static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006426{
Ville Syrjäläd048a262019-08-21 20:30:31 +03006427 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006428 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006429
6430 /*
6431 * On Ibex Peak and Cougar Point, we need to disable clock
6432 * gating for the panel power sequencer or it will fail to
6433 * start up when no ports are active.
6434 */
Jesse Barnescd664072013-10-02 10:34:19 -07006435 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6436 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6437 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006438 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6439 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006440 /* The below fixes the weird display corruption, a few pixels shifted
6441 * downward, on (only) LVDS of some HP laptops with IVY.
6442 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006443 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006444 val = I915_READ(TRANS_CHICKEN2(pipe));
6445 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6446 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006447 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006448 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006449 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6450 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006451 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6452 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006453 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006454 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006455 I915_WRITE(TRANS_CHICKEN1(pipe),
6456 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6457 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006458}
6459
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006460static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006461{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006462 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006463
6464 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006465 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006466 drm_dbg_kms(&dev_priv->drm,
6467 "Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6468 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006469}
6470
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006471static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006472{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006473 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006474
Damien Lespiau231e54f2012-10-19 17:55:41 +01006475 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006476
6477 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6478 I915_READ(ILK_DISPLAY_CHICKEN2) |
6479 ILK_ELPIN_409_SELECT);
6480
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006481 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006482 I915_WRITE(_3D_CHICKEN,
6483 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6484
Akash Goel4e046322014-04-04 17:14:38 +05306485 /* WaDisable_RenderCache_OperationalFlush:snb */
6486 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6487
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006488 /*
6489 * BSpec recoomends 8x4 when MSAA is used,
6490 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006491 *
6492 * Note that PS/WM thread counts depend on the WIZ hashing
6493 * disable bit, which we don't touch here, but it's good
6494 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006495 */
6496 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006497 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006498
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006499 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006500 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006501
6502 I915_WRITE(GEN6_UCGCTL1,
6503 I915_READ(GEN6_UCGCTL1) |
6504 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6505 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6506
6507 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6508 * gating disable must be set. Failure to set it results in
6509 * flickering pixels due to Z write ordering failures after
6510 * some amount of runtime in the Mesa "fire" demo, and Unigine
6511 * Sanctuary and Tropics, and apparently anything else with
6512 * alpha test or pixel discard.
6513 *
6514 * According to the spec, bit 11 (RCCUNIT) must also be set,
6515 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006516 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006517 * WaDisableRCCUnitClockGating:snb
6518 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006519 */
6520 I915_WRITE(GEN6_UCGCTL2,
6521 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6522 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6523
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006524 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006525 I915_WRITE(_3D_CHICKEN3,
6526 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006527
6528 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006529 * Bspec says:
6530 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6531 * 3DSTATE_SF number of SF output attributes is more than 16."
6532 */
6533 I915_WRITE(_3D_CHICKEN3,
6534 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6535
6536 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006537 * According to the spec the following bits should be
6538 * set in order to enable memory self-refresh and fbc:
6539 * The bit21 and bit22 of 0x42000
6540 * The bit21 and bit22 of 0x42004
6541 * The bit5 and bit7 of 0x42020
6542 * The bit14 of 0x70180
6543 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006544 *
6545 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006546 */
6547 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6548 I915_READ(ILK_DISPLAY_CHICKEN1) |
6549 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6550 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6551 I915_READ(ILK_DISPLAY_CHICKEN2) |
6552 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006553 I915_WRITE(ILK_DSPCLK_GATE_D,
6554 I915_READ(ILK_DSPCLK_GATE_D) |
6555 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6556 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006557
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006558 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006559
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006560 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006561
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006562 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006563}
6564
6565static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6566{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006567 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006568
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006569 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006570 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006571 *
6572 * This actually overrides the dispatch
6573 * mode for all thread types.
6574 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006575 reg &= ~GEN7_FF_SCHED_MASK;
6576 reg |= GEN7_FF_TS_SCHED_HW;
6577 reg |= GEN7_FF_VS_SCHED_HW;
6578 reg |= GEN7_FF_DS_SCHED_HW;
6579
6580 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6581}
6582
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006583static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006584{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006585 /*
6586 * TODO: this bit should only be enabled when really needed, then
6587 * disabled when not needed anymore in order to save power.
6588 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006589 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006590 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6591 I915_READ(SOUTH_DSPCLK_GATE_D) |
6592 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006593
6594 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006595 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6596 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006597 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006598}
6599
Ville Syrjälä712bf362016-10-31 22:37:23 +02006600static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03006601{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006602 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006603 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03006604
6605 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6606 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6607 }
6608}
6609
Imre Deak450174f2016-05-03 15:54:21 +03006610static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
6611 int general_prio_credits,
6612 int high_prio_credits)
6613{
6614 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07006615 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03006616
6617 /* WaTempDisableDOPClkGating:bdw */
6618 misccpctl = I915_READ(GEN7_MISCCPCTL);
6619 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6620
Oscar Mateo930a7842017-10-17 13:25:45 -07006621 val = I915_READ(GEN8_L3SQCREG1);
6622 val &= ~L3_PRIO_CREDITS_MASK;
6623 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
6624 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
6625 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03006626
6627 /*
6628 * Wait at least 100 clocks before re-enabling clock gating.
6629 * See the definition of L3SQCREG1 in BSpec.
6630 */
6631 POSTING_READ(GEN8_L3SQCREG1);
6632 udelay(1);
6633 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6634}
6635
Oscar Mateod65dc3e2018-05-08 14:29:24 -07006636static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
6637{
6638 /* This is not an Wa. Enable to reduce Sampler power */
6639 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
6640 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07006641
6642 /* WaEnable32PlaneMode:icl */
6643 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
6644 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Matt Roperb9cf9da2019-12-23 17:20:25 -08006645
6646 /*
6647 * Wa_1408615072:icl,ehl (vsunit)
6648 * Wa_1407596294:icl,ehl (hsunit)
6649 */
6650 intel_uncore_rmw(&dev_priv->uncore, UNSLICE_UNIT_LEVEL_CLKGATE,
6651 0, VSUNIT_CLKGATE_DIS | HSUNIT_CLKGATE_DIS);
6652
Matt Roper1cd21a72019-12-31 11:07:13 -08006653 /* Wa_1407352427:icl,ehl */
6654 intel_uncore_rmw(&dev_priv->uncore, UNSLICE_UNIT_LEVEL_CLKGATE2,
6655 0, PSDUNIT_CLKGATE_DIS);
Matt Atwood6f4194c2020-01-13 23:11:28 -05006656
6657 /*Wa_14010594013:icl, ehl */
6658 intel_uncore_rmw(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
6659 0, CNL_DELAY_PMRSP);
Oscar Mateod65dc3e2018-05-08 14:29:24 -07006660}
6661
Michel Thierry5d869232019-08-23 01:20:34 -07006662static void tgl_init_clock_gating(struct drm_i915_private *dev_priv)
6663{
6664 u32 vd_pg_enable = 0;
6665 unsigned int i;
6666
Matt Roper4ca15382019-12-23 17:20:26 -08006667 /* Wa_1408615072:tgl */
6668 intel_uncore_rmw(&dev_priv->uncore, UNSLICE_UNIT_LEVEL_CLKGATE2,
6669 0, VSUNIT_CLKGATE_DIS_TGL);
6670
Michel Thierry5d869232019-08-23 01:20:34 -07006671 /* This is not a WA. Enable VD HCP & MFX_ENC powergate */
6672 for (i = 0; i < I915_MAX_VCS; i++) {
6673 if (HAS_ENGINE(dev_priv, _VCS(i)))
6674 vd_pg_enable |= VDN_HCP_POWERGATE_ENABLE(i) |
6675 VDN_MFX_POWERGATE_ENABLE(i);
6676 }
6677
6678 I915_WRITE(POWERGATE_ENABLE,
6679 I915_READ(POWERGATE_ENABLE) | vd_pg_enable);
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08006680
6681 /* Wa_1409825376:tgl (pre-prod)*/
6682 if (IS_TGL_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0))
6683 I915_WRITE(GEN9_CLKGATE_DIS_3, I915_READ(GEN9_CLKGATE_DIS_3) |
6684 TGL_VRH_GATING_DIS);
Michel Thierry5d869232019-08-23 01:20:34 -07006685}
6686
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006687static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
6688{
6689 if (!HAS_PCH_CNP(dev_priv))
6690 return;
6691
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08006692 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07006693 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
6694 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006695}
6696
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006697static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006698{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07006699 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006700 cnp_init_clock_gating(dev_priv);
6701
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07006702 /* This is not an Wa. Enable for better image quality */
6703 I915_WRITE(_3D_CHICKEN3,
6704 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
6705
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006706 /* WaEnableChickenDCPR:cnl */
6707 I915_WRITE(GEN8_CHICKEN_DCPR_1,
6708 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
6709
6710 /* WaFbcWakeMemOn:cnl */
6711 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
6712 DISP_FBC_MEMORY_WAKE);
6713
Chris Wilson34991bd2017-11-11 10:03:36 +00006714 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
6715 /* ReadHitWriteOnlyDisable:cnl */
6716 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006717 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
6718 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00006719 val |= SARBUNIT_CLKGATE_DIS;
6720 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08006721
Rodrigo Vivia4713c52018-03-07 14:09:12 -08006722 /* Wa_2201832410:cnl */
6723 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
6724 val |= GWUNIT_CLKGATE_DIS;
6725 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
6726
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08006727 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08006728 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08006729 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
6730 val |= VFUNIT_CLKGATE_DIS;
6731 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006732}
6733
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006734static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
6735{
6736 cnp_init_clock_gating(dev_priv);
6737 gen9_init_clock_gating(dev_priv);
6738
6739 /* WaFbcNukeOnHostModify:cfl */
6740 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
6741 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
6742}
6743
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006744static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006745{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006746 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006747
6748 /* WaDisableSDEUnitClockGating:kbl */
6749 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6750 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6751 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03006752
6753 /* WaDisableGamClockGating:kbl */
6754 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6755 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6756 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03006757
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006758 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03006759 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
6760 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006761}
6762
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006763static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006764{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006765 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03006766
6767 /* WAC6entrylatency:skl */
6768 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
6769 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03006770
6771 /* WaFbcNukeOnHostModify:skl */
6772 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
6773 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006774}
6775
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006776static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006777{
Damien Lespiau07d27e22014-03-03 17:31:46 +00006778 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006779
Ben Widawskyab57fff2013-12-12 15:28:04 -08006780 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006781 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006782
Ben Widawskyab57fff2013-12-12 15:28:04 -08006783 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006784 I915_WRITE(CHICKEN_PAR1_1,
6785 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6786
Ben Widawskyab57fff2013-12-12 15:28:04 -08006787 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006788 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006789 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006790 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006791 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006792 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006793
Ben Widawskyab57fff2013-12-12 15:28:04 -08006794 /* WaVSRefCountFullforceMissDisable:bdw */
6795 /* WaDSRefCountFullforceMissDisable:bdw */
6796 I915_WRITE(GEN7_FF_THREAD_MODE,
6797 I915_READ(GEN7_FF_THREAD_MODE) &
6798 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006799
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006800 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6801 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006802
6803 /* WaDisableSDEUnitClockGating:bdw */
6804 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6805 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006806
Imre Deak450174f2016-05-03 15:54:21 +03006807 /* WaProgramL3SqcReg1Default:bdw */
6808 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006809
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006810 /* WaKVMNotificationOnConfigChange:bdw */
6811 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
6812 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
6813
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006814 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00006815
6816 /* WaDisableDopClockGating:bdw
6817 *
6818 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
6819 * clock gating.
6820 */
6821 I915_WRITE(GEN6_UCGCTL1,
6822 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006823}
6824
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006825static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006826{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006827 /* L3 caching of data atomics doesn't work -- disable it. */
6828 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6829 I915_WRITE(HSW_ROW_CHICKEN3,
6830 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6831
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006832 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006833 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6834 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6835 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6836
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006837 /* WaVSRefCountFullforceMissDisable:hsw */
6838 I915_WRITE(GEN7_FF_THREAD_MODE,
6839 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006840
Akash Goel4e046322014-04-04 17:14:38 +05306841 /* WaDisable_RenderCache_OperationalFlush:hsw */
6842 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6843
Chia-I Wufe27c602014-01-28 13:29:33 +08006844 /* enable HiZ Raw Stall Optimization */
6845 I915_WRITE(CACHE_MODE_0_GEN7,
6846 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6847
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006848 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006849 I915_WRITE(CACHE_MODE_1,
6850 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006851
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006852 /*
6853 * BSpec recommends 8x4 when MSAA is used,
6854 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006855 *
6856 * Note that PS/WM thread counts depend on the WIZ hashing
6857 * disable bit, which we don't touch here, but it's good
6858 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006859 */
6860 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006861 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006862
Kenneth Graunke94411592014-12-31 16:23:00 -08006863 /* WaSampleCChickenBitEnable:hsw */
6864 I915_WRITE(HALF_SLICE_CHICKEN3,
6865 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6866
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006867 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006868 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6869
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006870 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006871}
6872
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006873static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006874{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006875 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006876
Damien Lespiau231e54f2012-10-19 17:55:41 +01006877 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006878
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006879 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006880 I915_WRITE(_3D_CHICKEN3,
6881 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6882
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006883 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006884 I915_WRITE(IVB_CHICKEN3,
6885 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6886 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6887
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006888 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006889 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07006890 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6891 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006892
Akash Goel4e046322014-04-04 17:14:38 +05306893 /* WaDisable_RenderCache_OperationalFlush:ivb */
6894 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6895
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006896 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006897 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6898 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6899
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006900 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006901 I915_WRITE(GEN7_L3CNTLREG1,
6902 GEN7_WA_FOR_GEN7_L3_CONTROL);
6903 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006904 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006905 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07006906 I915_WRITE(GEN7_ROW_CHICKEN2,
6907 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006908 else {
6909 /* must write both registers */
6910 I915_WRITE(GEN7_ROW_CHICKEN2,
6911 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006912 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6913 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006914 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006915
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006916 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006917 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6918 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6919
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006920 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006921 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006922 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006923 */
6924 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006925 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006926
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006927 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006928 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6929 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6930 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6931
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006932 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006933
6934 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006935
Chris Wilson22721342014-03-04 09:41:43 +00006936 if (0) { /* causes HiZ corruption on ivb:gt1 */
6937 /* enable HiZ Raw Stall Optimization */
6938 I915_WRITE(CACHE_MODE_0_GEN7,
6939 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6940 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006941
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006942 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006943 I915_WRITE(CACHE_MODE_1,
6944 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006945
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006946 /*
6947 * BSpec recommends 8x4 when MSAA is used,
6948 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006949 *
6950 * Note that PS/WM thread counts depend on the WIZ hashing
6951 * disable bit, which we don't touch here, but it's good
6952 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006953 */
6954 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006955 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006956
Ben Widawsky20848222012-05-04 18:58:59 -07006957 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6958 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6959 snpcr |= GEN6_MBC_SNPCR_MED;
6960 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006961
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006962 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006963 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006964
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006965 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006966}
6967
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006968static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006969{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006970 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006971 I915_WRITE(_3D_CHICKEN3,
6972 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6973
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006974 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006975 I915_WRITE(IVB_CHICKEN3,
6976 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6977 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6978
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006979 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006980 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006981 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006982 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6983 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006984
Akash Goel4e046322014-04-04 17:14:38 +05306985 /* WaDisable_RenderCache_OperationalFlush:vlv */
6986 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6987
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006988 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006989 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6990 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6991
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006992 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006993 I915_WRITE(GEN7_ROW_CHICKEN2,
6994 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6995
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006996 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006997 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6998 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6999 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7000
Ville Syrjälä46680e02014-01-22 21:33:01 +02007001 gen7_setup_fixed_func_scheduler(dev_priv);
7002
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007003 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007004 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007005 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007006 */
7007 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007008 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007009
Akash Goelc98f5062014-03-24 23:00:07 +05307010 /* WaDisableL3Bank2xClockGate:vlv
7011 * Disabling L3 clock gating- MMIO 940c[25] = 1
7012 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7013 I915_WRITE(GEN7_UCGCTL4,
7014 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007015
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007016 /*
7017 * BSpec says this must be set, even though
7018 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7019 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007020 I915_WRITE(CACHE_MODE_1,
7021 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007022
7023 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007024 * BSpec recommends 8x4 when MSAA is used,
7025 * however in practice 16x4 seems fastest.
7026 *
7027 * Note that PS/WM thread counts depend on the WIZ hashing
7028 * disable bit, which we don't touch here, but it's good
7029 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7030 */
7031 I915_WRITE(GEN7_GT_MODE,
7032 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7033
7034 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007035 * WaIncreaseL3CreditsForVLVB0:vlv
7036 * This is the hardware default actually.
7037 */
7038 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7039
7040 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007041 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007042 * Disable clock gating on th GCFG unit to prevent a delay
7043 * in the reporting of vblank events.
7044 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007045 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007046}
7047
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007048static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007049{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007050 /* WaVSRefCountFullforceMissDisable:chv */
7051 /* WaDSRefCountFullforceMissDisable:chv */
7052 I915_WRITE(GEN7_FF_THREAD_MODE,
7053 I915_READ(GEN7_FF_THREAD_MODE) &
7054 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007055
7056 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7057 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7058 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007059
7060 /* WaDisableCSUnitClockGating:chv */
7061 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7062 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007063
7064 /* WaDisableSDEUnitClockGating:chv */
7065 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7066 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007067
7068 /*
Imre Deak450174f2016-05-03 15:54:21 +03007069 * WaProgramL3SqcReg1Default:chv
7070 * See gfxspecs/Related Documents/Performance Guide/
7071 * LSQC Setting Recommendations.
7072 */
7073 gen8_set_l3sqc_credits(dev_priv, 38, 2);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007074}
7075
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007076static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007078 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007079
7080 I915_WRITE(RENCLK_GATE_D1, 0);
7081 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7082 GS_UNIT_CLOCK_GATE_DISABLE |
7083 CL_UNIT_CLOCK_GATE_DISABLE);
7084 I915_WRITE(RAMCLK_GATE_D, 0);
7085 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7086 OVRUNIT_CLOCK_GATE_DISABLE |
7087 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007088 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007089 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7090 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007091
7092 /* WaDisableRenderCachePipelinedFlush */
7093 I915_WRITE(CACHE_MODE_0,
7094 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007095
Akash Goel4e046322014-04-04 17:14:38 +05307096 /* WaDisable_RenderCache_OperationalFlush:g4x */
7097 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7098
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007099 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007100}
7101
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007102static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007103{
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007104 struct intel_uncore *uncore = &dev_priv->uncore;
7105
7106 intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7107 intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
7108 intel_uncore_write(uncore, DSPCLK_GATE_D, 0);
7109 intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
7110 intel_uncore_write16(uncore, DEUC, 0);
7111 intel_uncore_write(uncore,
7112 MI_ARB_STATE,
7113 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307114
7115 /* WaDisable_RenderCache_OperationalFlush:gen4 */
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007116 intel_uncore_write(uncore,
7117 CACHE_MODE_0,
7118 _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007119}
7120
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007121static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007122{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007123 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7124 I965_RCC_CLOCK_GATE_DISABLE |
7125 I965_RCPB_CLOCK_GATE_DISABLE |
7126 I965_ISC_CLOCK_GATE_DISABLE |
7127 I965_FBC_CLOCK_GATE_DISABLE);
7128 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007129 I915_WRITE(MI_ARB_STATE,
7130 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307131
7132 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7133 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007134}
7135
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007136static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007137{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007138 u32 dstate = I915_READ(D_STATE);
7139
7140 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7141 DSTATE_DOT_CLOCK_GATING;
7142 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007143
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007144 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007145 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007146
7147 /* IIR "flip pending" means done if this bit is set */
7148 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007149
7150 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007151 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007152
7153 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7154 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007155
7156 I915_WRITE(MI_ARB_STATE,
7157 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007158}
7159
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007160static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007161{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007162 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007163
7164 /* interrupts should cause a wake up from C3 */
7165 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7166 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007167
7168 I915_WRITE(MEM_MODE,
7169 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007170}
7171
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007172static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007173{
Ville Syrjälä10383922014-08-15 01:21:54 +03007174 I915_WRITE(MEM_MODE,
7175 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7176 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007177}
7178
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007179void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007180{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007181 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007182}
7183
Ville Syrjälä712bf362016-10-31 22:37:23 +02007184void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007185{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007186 if (HAS_PCH_LPT(dev_priv))
7187 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007188}
7189
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007190static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007191{
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007192 drm_dbg_kms(&dev_priv->drm,
7193 "No clock gating settings or workarounds applied.\n");
Imre Deakbb400da2016-03-16 13:38:54 +02007194}
7195
7196/**
7197 * intel_init_clock_gating_hooks - setup the clock gating hooks
7198 * @dev_priv: device private
7199 *
7200 * Setup the hooks that configure which clocks of a given platform can be
7201 * gated and also apply various GT and display specific workarounds for these
7202 * platforms. Note that some GT specific workarounds are applied separately
7203 * when GPU contexts or batchbuffers start their execution.
7204 */
7205void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7206{
Lucas De Marchi13e53c52019-08-17 02:38:42 -07007207 if (IS_GEN(dev_priv, 12))
Michel Thierry5d869232019-08-23 01:20:34 -07007208 dev_priv->display.init_clock_gating = tgl_init_clock_gating;
Lucas De Marchi13e53c52019-08-17 02:38:42 -07007209 else if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007210 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07007211 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007212 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007213 else if (IS_COFFEELAKE(dev_priv))
7214 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007215 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007216 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007217 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007218 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007219 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007220 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007221 else if (IS_GEMINILAKE(dev_priv))
7222 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007223 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007224 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007225 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007226 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007227 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007228 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007229 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007230 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007231 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007232 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007233 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02007234 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007235 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007236 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007237 else if (IS_G4X(dev_priv))
7238 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007239 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007240 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007241 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007242 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007243 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02007244 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7245 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7246 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007247 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02007248 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7249 else {
7250 MISSING_CASE(INTEL_DEVID(dev_priv));
7251 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7252 }
7253}
7254
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007255/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007256void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007257{
Daniel Vetterc921aba2012-04-26 23:28:17 +02007258 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007259 if (IS_PINEVIEW(dev_priv))
Lucas De Marchi1d218222019-12-24 00:40:04 -08007260 pnv_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007261 else if (IS_GEN(dev_priv, 5))
Lucas De Marchi9eae5e22019-12-24 00:40:09 -08007262 ilk_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007263
James Ausmusb068a862019-10-09 10:23:14 -07007264 if (intel_has_sagv(dev_priv))
7265 skl_setup_sagv_block_time(dev_priv);
7266
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007267 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007268 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007269 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007270 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007271 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007272 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007273 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007274 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007275
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007276 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007277 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007278 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007279 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007280 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007281 dev_priv->display.compute_intermediate_wm =
7282 ilk_compute_intermediate_wm;
7283 dev_priv->display.initial_watermarks =
7284 ilk_initial_watermarks;
7285 dev_priv->display.optimize_watermarks =
7286 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007287 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007288 drm_dbg_kms(&dev_priv->drm,
7289 "Failed to read display plane latency. "
7290 "Disable CxSR\n");
Ville Syrjäläbd602542014-01-07 16:14:10 +02007291 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007292 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007293 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007294 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007295 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007296 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007297 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007298 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03007299 } else if (IS_G4X(dev_priv)) {
7300 g4x_setup_wm_latency(dev_priv);
7301 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
7302 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
7303 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
7304 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007305 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00007306 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007307 dev_priv->is_ddr3,
7308 dev_priv->fsb_freq,
7309 dev_priv->mem_freq)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007310 drm_info(&dev_priv->drm,
7311 "failed to find known CxSR latency "
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007312 "(found ddr%s fsb freq %d, mem freq %d), "
7313 "disabling CxSR\n",
7314 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7315 dev_priv->fsb_freq, dev_priv->mem_freq);
7316 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007317 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007318 dev_priv->display.update_wm = NULL;
7319 } else
Lucas De Marchi1d218222019-12-24 00:40:04 -08007320 dev_priv->display.update_wm = pnv_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007321 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007322 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007323 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007324 dev_priv->display.update_wm = i9xx_update_wm;
7325 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007326 } else if (IS_GEN(dev_priv, 2)) {
Jani Nikula24977872019-09-11 12:26:08 +03007327 if (INTEL_NUM_PIPES(dev_priv) == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007328 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007329 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007330 } else {
7331 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007332 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007333 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007334 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007335 drm_err(&dev_priv->drm,
7336 "unexpected fall-through in %s\n", __func__);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007337 }
7338}
7339
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00007340void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01007341{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01007342 dev_priv->runtime_pm.suspended = false;
7343 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007344}