blob: 669d45e6e6d7ceca13793e32e11eb003b0700030 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Sam Ravnborgd0e93592019-01-26 13:25:24 +010028#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010030
31#include <drm/drm_atomic_helper.h>
32#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070033#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010034
Jani Nikuladf0566a2019-06-13 11:44:16 +030035#include "display/intel_atomic.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030036#include "display/intel_display_types.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030037#include "display/intel_fbc.h"
38#include "display/intel_sprite.h"
39
Andi Shyti0dc3c562019-10-20 19:41:39 +010040#include "gt/intel_llc.h"
41
Eugeni Dodonov85208be2012-04-16 22:20:34 -030042#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030043#include "i915_irq.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +030044#include "i915_trace.h"
Jani Nikula696173b2019-04-05 14:00:15 +030045#include "intel_pm.h"
Chris Wilson56c50982019-04-26 09:17:22 +010046#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020047#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030048
Ville Syrjälä46f16e62016-10-31 22:37:22 +020049static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030050{
Ville Syrjälä93564042017-08-24 22:10:51 +030051 if (HAS_LLC(dev_priv)) {
52 /*
53 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080054 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030055 *
56 * Must match Sampler, Pixel Back End, and Media. See
57 * WaCompressedResourceSamplerPbeMediaNewHashMode.
58 */
59 I915_WRITE(CHICKEN_PAR1_1,
60 I915_READ(CHICKEN_PAR1_1) |
61 SKL_DE_COMPRESSED_HASH_MODE);
62 }
63
Rodrigo Vivi82525c12017-06-08 08:50:00 -070064 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030065 I915_WRITE(CHICKEN_PAR1_1,
66 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
67
Rodrigo Vivi82525c12017-06-08 08:50:00 -070068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
Rodrigo Vivi82525c12017-06-08 08:50:00 -070072 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
73 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
Rodrigo Vivi82525c12017-06-08 08:50:00 -070078 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030079 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053081
82 if (IS_SKYLAKE(dev_priv)) {
83 /* WaDisableDopClockGating */
84 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
85 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
86 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030087}
88
Ville Syrjälä46f16e62016-10-31 22:37:22 +020089static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020090{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020091 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020092
Nick Hoatha7546152015-06-29 14:07:32 +010093 /* WaDisableSDEUnitClockGating:bxt */
94 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
95 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
96
Imre Deak32608ca2015-03-11 11:10:27 +020097 /*
98 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020099 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200100 */
Imre Deak32608ca2015-03-11 11:10:27 +0200101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200102 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200103
104 /*
105 * Wa: Backlight PWM may stop in the asserted state, causing backlight
106 * to stay fully on.
107 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200108 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
109 PWM1_GATING_DIS | PWM2_GATING_DIS);
Uma Shankar1d85a292018-08-07 21:15:35 +0530110
111 /*
112 * Lower the display internal timeout.
113 * This is needed to avoid any hard hangs when DSI port PLL
114 * is off and a MMIO access is attempted by any privilege
115 * application, using batch buffers or any other means.
116 */
117 I915_WRITE(RM_TIMEOUT, MMIO_TIMEOUT_US(950));
Imre Deaka82abe42015-03-27 14:00:04 +0200118}
119
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200120static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
121{
122 gen9_init_clock_gating(dev_priv);
123
124 /*
125 * WaDisablePWMClockGating:glk
126 * Backlight PWM may stop in the asserted state, causing backlight
127 * to stay fully on.
128 */
129 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
130 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200131
132 /* WaDDIIOTimeout:glk */
133 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
134 u32 val = I915_READ(CHICKEN_MISC_2);
135 val &= ~(GLK_CL0_PWR_DOWN |
136 GLK_CL1_PWR_DOWN |
137 GLK_CL2_PWR_DOWN);
138 I915_WRITE(CHICKEN_MISC_2, val);
139 }
140
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200141}
142
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200143static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145 u32 tmp;
146
147 tmp = I915_READ(CLKCFG);
148
149 switch (tmp & CLKCFG_FSB_MASK) {
150 case CLKCFG_FSB_533:
151 dev_priv->fsb_freq = 533; /* 133*4 */
152 break;
153 case CLKCFG_FSB_800:
154 dev_priv->fsb_freq = 800; /* 200*4 */
155 break;
156 case CLKCFG_FSB_667:
157 dev_priv->fsb_freq = 667; /* 167*4 */
158 break;
159 case CLKCFG_FSB_400:
160 dev_priv->fsb_freq = 400; /* 100*4 */
161 break;
162 }
163
164 switch (tmp & CLKCFG_MEM_MASK) {
165 case CLKCFG_MEM_533:
166 dev_priv->mem_freq = 533;
167 break;
168 case CLKCFG_MEM_667:
169 dev_priv->mem_freq = 667;
170 break;
171 case CLKCFG_MEM_800:
172 dev_priv->mem_freq = 800;
173 break;
174 }
175
176 /* detect pineview DDR3 setting */
177 tmp = I915_READ(CSHRDDR3CTL);
178 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
179}
180
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200181static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 u16 ddrpll, csipll;
184
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +0100185 ddrpll = intel_uncore_read16(&dev_priv->uncore, DDRMPLL1);
186 csipll = intel_uncore_read16(&dev_priv->uncore, CSIPLL0);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200187
188 switch (ddrpll & 0xff) {
189 case 0xc:
190 dev_priv->mem_freq = 800;
191 break;
192 case 0x10:
193 dev_priv->mem_freq = 1066;
194 break;
195 case 0x14:
196 dev_priv->mem_freq = 1333;
197 break;
198 case 0x18:
199 dev_priv->mem_freq = 1600;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
203 ddrpll & 0xff);
204 dev_priv->mem_freq = 0;
205 break;
206 }
207
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208 switch (csipll & 0x3ff) {
209 case 0x00c:
210 dev_priv->fsb_freq = 3200;
211 break;
212 case 0x00e:
213 dev_priv->fsb_freq = 3733;
214 break;
215 case 0x010:
216 dev_priv->fsb_freq = 4266;
217 break;
218 case 0x012:
219 dev_priv->fsb_freq = 4800;
220 break;
221 case 0x014:
222 dev_priv->fsb_freq = 5333;
223 break;
224 case 0x016:
225 dev_priv->fsb_freq = 5866;
226 break;
227 case 0x018:
228 dev_priv->fsb_freq = 6400;
229 break;
230 default:
231 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
232 csipll & 0x3ff);
233 dev_priv->fsb_freq = 0;
234 break;
235 }
Daniel Vetterc921aba2012-04-26 23:28:17 +0200236}
237
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300238static const struct cxsr_latency cxsr_latency_table[] = {
239 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
240 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
241 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
242 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
243 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
244
245 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
246 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
247 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
248 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
249 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
250
251 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
252 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
253 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
254 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
255 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
256
257 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
258 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
259 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
260 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
261 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
262
263 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
264 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
265 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
266 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
267 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
268
269 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
270 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
271 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
272 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
273 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
274};
275
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100276static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
277 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300278 int fsb,
279 int mem)
280{
281 const struct cxsr_latency *latency;
282 int i;
283
284 if (fsb == 0 || mem == 0)
285 return NULL;
286
287 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
288 latency = &cxsr_latency_table[i];
289 if (is_desktop == latency->is_desktop &&
290 is_ddr3 == latency->is_ddr3 &&
291 fsb == latency->fsb_freq && mem == latency->mem_freq)
292 return latency;
293 }
294
295 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
296
297 return NULL;
298}
299
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200300static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
301{
302 u32 val;
303
Chris Wilson337fa6e2019-04-26 09:17:20 +0100304 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200305
306 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
307 if (enable)
308 val &= ~FORCE_DDR_HIGH_FREQ;
309 else
310 val |= FORCE_DDR_HIGH_FREQ;
311 val &= ~FORCE_DDR_LOW_FREQ;
312 val |= FORCE_DDR_FREQ_REQ_ACK;
313 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
314
315 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
316 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
317 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
318
Chris Wilson337fa6e2019-04-26 09:17:20 +0100319 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200320}
321
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200322static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
323{
324 u32 val;
325
Chris Wilson337fa6e2019-04-26 09:17:20 +0100326 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200327
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200328 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200329 if (enable)
330 val |= DSP_MAXFIFO_PM5_ENABLE;
331 else
332 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200333 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200334
Chris Wilson337fa6e2019-04-26 09:17:20 +0100335 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336}
337
Ville Syrjäläf4998962015-03-10 17:02:21 +0200338#define FW_WM(value, plane) \
339 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
340
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200341static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300342{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300345
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100346 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200350 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300352 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300353 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200354 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200355 val = I915_READ(DSPFW3);
356 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
357 if (enable)
358 val |= PINEVIEW_SELF_REFRESH_EN;
359 else
360 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100363 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300365 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
366 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
367 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300368 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100369 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300370 /*
371 * FIXME can't find a bit like this for 915G, and
372 * and yet it does have the related watermark in
373 * FW_BLC_SELF. What's going on?
374 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200375 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
377 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
378 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300379 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300380 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200381 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300382 }
383
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200384 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
385
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200386 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
387 enableddisabled(enable),
388 enableddisabled(was_enabled));
389
390 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300391}
392
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300393/**
394 * intel_set_memory_cxsr - Configure CxSR state
395 * @dev_priv: i915 device
396 * @enable: Allow vs. disallow CxSR
397 *
398 * Allow or disallow the system to enter a special CxSR
399 * (C-state self refresh) state. What typically happens in CxSR mode
400 * is that several display FIFOs may get combined into a single larger
401 * FIFO for a particular plane (so called max FIFO mode) to allow the
402 * system to defer memory fetches longer, and the memory will enter
403 * self refresh.
404 *
405 * Note that enabling CxSR does not guarantee that the system enter
406 * this special mode, nor does it guarantee that the system stays
407 * in that mode once entered. So this just allows/disallows the system
408 * to autonomously utilize the CxSR mode. Other factors such as core
409 * C-states will affect when/if the system actually enters/exits the
410 * CxSR mode.
411 *
412 * Note that on VLV/CHV this actually only controls the max FIFO mode,
413 * and the system is free to enter/exit memory self refresh at any time
414 * even when the use of CxSR has been disallowed.
415 *
416 * While the system is actually in the CxSR/max FIFO mode, some plane
417 * control registers will not get latched on vblank. Thus in order to
418 * guarantee the system will respond to changes in the plane registers
419 * we must always disallow CxSR prior to making changes to those registers.
420 * Unfortunately the system will re-evaluate the CxSR conditions at
421 * frame start which happens after vblank start (which is when the plane
422 * registers would get latched), so we can't proceed with the plane update
423 * during the same frame where we disallowed CxSR.
424 *
425 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
426 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
427 * the hardware w.r.t. HPLL SR when writing to plane registers.
428 * Disallowing just CxSR is sufficient.
429 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200430bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200431{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200432 bool ret;
433
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200434 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200435 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300436 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
437 dev_priv->wm.vlv.cxsr = enable;
438 else if (IS_G4X(dev_priv))
439 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200440 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200441
442 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200443}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200444
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300445/*
446 * Latency for FIFO fetches is dependent on several factors:
447 * - memory configuration (speed, channels)
448 * - chipset
449 * - current MCH state
450 * It can be fairly high in some situations, so here we assume a fairly
451 * pessimal value. It's a tradeoff between extra memory fetches (if we
452 * set this value too high, the FIFO will fetch frequently to stay full)
453 * and power consumption (set it too low to save power and we might see
454 * FIFO underruns and display "flicker").
455 *
456 * A value of 5us seems to be a good balance; safe for very low end
457 * platforms but not overly aggressive on lower latency configs.
458 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100459static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300460
Ville Syrjäläb5004722015-03-05 21:19:47 +0200461#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
462 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
463
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200464static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200465{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +0100466 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200467 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200468 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200469 enum pipe pipe = crtc->pipe;
470 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200471
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200472 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200473 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474 case PIPE_A:
475 dsparb = I915_READ(DSPARB);
476 dsparb2 = I915_READ(DSPARB2);
477 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
478 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
479 break;
480 case PIPE_B:
481 dsparb = I915_READ(DSPARB);
482 dsparb2 = I915_READ(DSPARB2);
483 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
484 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
485 break;
486 case PIPE_C:
487 dsparb2 = I915_READ(DSPARB2);
488 dsparb3 = I915_READ(DSPARB3);
489 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
490 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
491 break;
492 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200493 MISSING_CASE(pipe);
494 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200495 }
496
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200497 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
498 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
499 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
500 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200501}
502
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200503static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
504 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300505{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200506 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507 int size;
508
509 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200510 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300511 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
512
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200513 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
514 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515
516 return size;
517}
518
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
520 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200522 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523 int size;
524
525 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200526 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300527 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
528 size >>= 1; /* Convert to cachelines */
529
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200530 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
531 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532
533 return size;
534}
535
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200536static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
537 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300538{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200539 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540 int size;
541
542 size = dsparb & 0x7f;
543 size >>= 2; /* Convert to cachelines */
544
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
546 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547
548 return size;
549}
550
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551/* Pineview has different values for various configs */
552static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300553 .fifo_size = PINEVIEW_DISPLAY_FIFO,
554 .max_wm = PINEVIEW_MAX_WM,
555 .default_wm = PINEVIEW_DFT_WM,
556 .guard_size = PINEVIEW_GUARD_WM,
557 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300558};
559static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300560 .fifo_size = PINEVIEW_DISPLAY_FIFO,
561 .max_wm = PINEVIEW_MAX_WM,
562 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
563 .guard_size = PINEVIEW_GUARD_WM,
564 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565};
566static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300567 .fifo_size = PINEVIEW_CURSOR_FIFO,
568 .max_wm = PINEVIEW_CURSOR_MAX_WM,
569 .default_wm = PINEVIEW_CURSOR_DFT_WM,
570 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
571 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300572};
573static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300574 .fifo_size = PINEVIEW_CURSOR_FIFO,
575 .max_wm = PINEVIEW_CURSOR_MAX_WM,
576 .default_wm = PINEVIEW_CURSOR_DFT_WM,
577 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
578 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300579};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300580static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300581 .fifo_size = I965_CURSOR_FIFO,
582 .max_wm = I965_CURSOR_MAX_WM,
583 .default_wm = I965_CURSOR_DFT_WM,
584 .guard_size = 2,
585 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300586};
587static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300588 .fifo_size = I945_FIFO_SIZE,
589 .max_wm = I915_MAX_WM,
590 .default_wm = 1,
591 .guard_size = 2,
592 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300593};
594static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300595 .fifo_size = I915_FIFO_SIZE,
596 .max_wm = I915_MAX_WM,
597 .default_wm = 1,
598 .guard_size = 2,
599 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300601static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300602 .fifo_size = I855GM_FIFO_SIZE,
603 .max_wm = I915_MAX_WM,
604 .default_wm = 1,
605 .guard_size = 2,
606 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300607};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300608static const struct intel_watermark_params i830_bc_wm_info = {
609 .fifo_size = I855GM_FIFO_SIZE,
610 .max_wm = I915_MAX_WM/2,
611 .default_wm = 1,
612 .guard_size = 2,
613 .cacheline_size = I830_FIFO_LINE_SIZE,
614};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200615static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300616 .fifo_size = I830_FIFO_SIZE,
617 .max_wm = I915_MAX_WM,
618 .default_wm = 1,
619 .guard_size = 2,
620 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300621};
622
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300623/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300624 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
625 * @pixel_rate: Pipe pixel rate in kHz
626 * @cpp: Plane bytes per pixel
627 * @latency: Memory wakeup latency in 0.1us units
628 *
629 * Compute the watermark using the method 1 or "small buffer"
630 * formula. The caller may additonally add extra cachelines
631 * to account for TLB misses and clock crossings.
632 *
633 * This method is concerned with the short term drain rate
634 * of the FIFO, ie. it does not account for blanking periods
635 * which would effectively reduce the average drain rate across
636 * a longer period. The name "small" refers to the fact the
637 * FIFO is relatively small compared to the amount of data
638 * fetched.
639 *
640 * The FIFO level vs. time graph might look something like:
641 *
642 * |\ |\
643 * | \ | \
644 * __---__---__ (- plane active, _ blanking)
645 * -> time
646 *
647 * or perhaps like this:
648 *
649 * |\|\ |\|\
650 * __----__----__ (- plane active, _ blanking)
651 * -> time
652 *
653 * Returns:
654 * The watermark in bytes
655 */
656static unsigned int intel_wm_method1(unsigned int pixel_rate,
657 unsigned int cpp,
658 unsigned int latency)
659{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200660 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300661
Ville Syrjäläd492a292019-04-08 18:27:01 +0300662 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300663 ret = DIV_ROUND_UP_ULL(ret, 10000);
664
665 return ret;
666}
667
668/**
669 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
670 * @pixel_rate: Pipe pixel rate in kHz
671 * @htotal: Pipe horizontal total
672 * @width: Plane width in pixels
673 * @cpp: Plane bytes per pixel
674 * @latency: Memory wakeup latency in 0.1us units
675 *
676 * Compute the watermark using the method 2 or "large buffer"
677 * formula. The caller may additonally add extra cachelines
678 * to account for TLB misses and clock crossings.
679 *
680 * This method is concerned with the long term drain rate
681 * of the FIFO, ie. it does account for blanking periods
682 * which effectively reduce the average drain rate across
683 * a longer period. The name "large" refers to the fact the
684 * FIFO is relatively large compared to the amount of data
685 * fetched.
686 *
687 * The FIFO level vs. time graph might look something like:
688 *
689 * |\___ |\___
690 * | \___ | \___
691 * | \ | \
692 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
693 * -> time
694 *
695 * Returns:
696 * The watermark in bytes
697 */
698static unsigned int intel_wm_method2(unsigned int pixel_rate,
699 unsigned int htotal,
700 unsigned int width,
701 unsigned int cpp,
702 unsigned int latency)
703{
704 unsigned int ret;
705
706 /*
707 * FIXME remove once all users are computing
708 * watermarks in the correct place.
709 */
710 if (WARN_ON_ONCE(htotal == 0))
711 htotal = 1;
712
713 ret = (latency * pixel_rate) / (htotal * 10000);
714 ret = (ret + 1) * width * cpp;
715
716 return ret;
717}
718
719/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300721 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000723 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200724 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300725 * @latency_ns: memory latency for the platform
726 *
727 * Calculate the watermark level (the level at which the display plane will
728 * start fetching from memory again). Each chip has a different display
729 * FIFO size and allocation, so the caller needs to figure that out and pass
730 * in the correct intel_watermark_params structure.
731 *
732 * As the pixel clock runs, the FIFO will be drained at a rate that depends
733 * on the pixel size. When it reaches the watermark level, it'll start
734 * fetching FIFO line sized based chunks from memory until the FIFO fills
735 * past the watermark point. If the FIFO drains completely, a FIFO underrun
736 * will occur, and a display engine hang could result.
737 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300738static unsigned int intel_calculate_wm(int pixel_rate,
739 const struct intel_watermark_params *wm,
740 int fifo_size, int cpp,
741 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300742{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300743 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744
745 /*
746 * Note: we need to make sure we don't overflow for various clock &
747 * latency values.
748 * clocks go from a few thousand to several hundred thousand.
749 * latency is usually a few thousand
750 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300751 entries = intel_wm_method1(pixel_rate, cpp,
752 latency_ns / 100);
753 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
754 wm->guard_size;
755 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300756
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300757 wm_size = fifo_size - entries;
758 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300759
760 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762 wm_size = wm->max_wm;
763 if (wm_size <= 0)
764 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300765
766 /*
767 * Bspec seems to indicate that the value shouldn't be lower than
768 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
769 * Lets go for 8 which is the burst size since certain platforms
770 * already use a hardcoded 8 (which is what the spec says should be
771 * done).
772 */
773 if (wm_size <= 8)
774 wm_size = 8;
775
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300776 return wm_size;
777}
778
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300779static bool is_disabling(int old, int new, int threshold)
780{
781 return old >= threshold && new < threshold;
782}
783
784static bool is_enabling(int old, int new, int threshold)
785{
786 return old < threshold && new >= threshold;
787}
788
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300789static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
790{
791 return dev_priv->wm.max_level + 1;
792}
793
Ville Syrjälä24304d812017-03-14 17:10:49 +0200794static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
795 const struct intel_plane_state *plane_state)
796{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100797 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä24304d812017-03-14 17:10:49 +0200798
799 /* FIXME check the 'enable' instead */
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100800 if (!crtc_state->hw.active)
Ville Syrjälä24304d812017-03-14 17:10:49 +0200801 return false;
802
803 /*
804 * Treat cursor with fb as always visible since cursor updates
805 * can happen faster than the vrefresh rate, and the current
806 * watermark code doesn't handle that correctly. Cursor updates
807 * which set/clear the fb or change the cursor size are going
808 * to get throttled by intel_legacy_cursor_update() to work
809 * around this problem with the watermark code.
810 */
811 if (plane->id == PLANE_CURSOR)
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +0100812 return plane_state->hw.fb != NULL;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200813 else
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100814 return plane_state->uapi.visible;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200815}
816
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200817static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300818{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200819 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200821 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200822 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300823 if (enabled)
824 return NULL;
825 enabled = crtc;
826 }
827 }
828
829 return enabled;
830}
831
Ville Syrjälä432081b2016-10-31 22:37:03 +0200832static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200834 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200835 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836 const struct cxsr_latency *latency;
837 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300838 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000840 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100841 dev_priv->is_ddr3,
842 dev_priv->fsb_freq,
843 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300844 if (!latency) {
845 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300846 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847 return;
848 }
849
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200850 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300851 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200852 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100853 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200854 const struct drm_framebuffer *fb =
855 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200856 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300857 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300858
859 /* Display SR */
860 wm = intel_calculate_wm(clock, &pineview_display_wm,
861 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200862 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300863 reg = I915_READ(DSPFW1);
864 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200865 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866 I915_WRITE(DSPFW1, reg);
867 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
868
869 /* cursor SR */
870 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
871 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300872 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 reg = I915_READ(DSPFW3);
874 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200875 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 I915_WRITE(DSPFW3, reg);
877
878 /* Display HPLL off SR */
879 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
880 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200881 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW3);
883 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW3, reg);
886
887 /* cursor HPLL off SR */
888 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
889 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300890 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 reg = I915_READ(DSPFW3);
892 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200893 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 I915_WRITE(DSPFW3, reg);
895 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
896
Imre Deak5209b1f2014-07-01 12:36:17 +0300897 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300898 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300899 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 }
901}
902
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300903/*
904 * Documentation says:
905 * "If the line size is small, the TLB fetches can get in the way of the
906 * data fetches, causing some lag in the pixel data return which is not
907 * accounted for in the above formulas. The following adjustment only
908 * needs to be applied if eight whole lines fit in the buffer at once.
909 * The WM is adjusted upwards by the difference between the FIFO size
910 * and the size of 8 whole lines. This adjustment is always performed
911 * in the actual pixel depth regardless of whether FBC is enabled or not."
912 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000913static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300914{
915 int tlb_miss = fifo_size * 64 - width * cpp * 8;
916
917 return max(0, tlb_miss);
918}
919
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300920static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
921 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300922{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300923 enum pipe pipe;
924
925 for_each_pipe(dev_priv, pipe)
926 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
927
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300928 I915_WRITE(DSPFW1,
929 FW_WM(wm->sr.plane, SR) |
930 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
931 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
932 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
933 I915_WRITE(DSPFW2,
934 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
935 FW_WM(wm->sr.fbc, FBC_SR) |
936 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
937 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
938 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
939 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
940 I915_WRITE(DSPFW3,
941 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
942 FW_WM(wm->sr.cursor, CURSOR_SR) |
943 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
944 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300946 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300947}
948
Ville Syrjälä15665972015-03-10 16:16:28 +0200949#define FW_WM_VLV(value, plane) \
950 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
951
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200952static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200953 const struct vlv_wm_values *wm)
954{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200955 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200956
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200957 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200958 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
959
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200960 I915_WRITE(VLV_DDL(pipe),
961 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
962 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
963 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
964 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
965 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200967 /*
968 * Zero the (unused) WM1 watermarks, and also clear all the
969 * high order bits so that there are no out of bounds values
970 * present in the registers during the reprogramming.
971 */
972 I915_WRITE(DSPHOWM, 0);
973 I915_WRITE(DSPHOWM1, 0);
974 I915_WRITE(DSPFW4, 0);
975 I915_WRITE(DSPFW5, 0);
976 I915_WRITE(DSPFW6, 0);
977
Ville Syrjäläae801522015-03-05 21:19:49 +0200978 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200979 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200980 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
981 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
982 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200983 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200984 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
985 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
986 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200988 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200989
990 if (IS_CHERRYVIEW(dev_priv)) {
991 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200992 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
993 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200994 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200995 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
996 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200998 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
999 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001000 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001001 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1003 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1004 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1005 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1006 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1007 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1008 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1009 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1010 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001011 } else {
1012 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001013 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1014 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001015 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001016 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001017 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1018 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1019 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1020 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1021 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1022 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001023 }
1024
1025 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001026}
1027
Ville Syrjälä15665972015-03-10 16:16:28 +02001028#undef FW_WM_VLV
1029
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001030static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1031{
1032 /* all latencies in usec */
1033 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1034 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001035 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001036
Ville Syrjälä79d94302017-04-21 21:14:30 +03001037 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001038}
1039
1040static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1041{
1042 /*
1043 * DSPCNTR[13] supposedly controls whether the
1044 * primary plane can use the FIFO space otherwise
1045 * reserved for the sprite plane. It's not 100% clear
1046 * what the actual FIFO size is, but it looks like we
1047 * can happily set both primary and sprite watermarks
1048 * up to 127 cachelines. So that would seem to mean
1049 * that either DSPCNTR[13] doesn't do anything, or that
1050 * the total FIFO is >= 256 cachelines in size. Either
1051 * way, we don't seem to have to worry about this
1052 * repartitioning as the maximum watermark value the
1053 * register can hold for each plane is lower than the
1054 * minimum FIFO size.
1055 */
1056 switch (plane_id) {
1057 case PLANE_CURSOR:
1058 return 63;
1059 case PLANE_PRIMARY:
1060 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1061 case PLANE_SPRITE0:
1062 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1063 default:
1064 MISSING_CASE(plane_id);
1065 return 0;
1066 }
1067}
1068
1069static int g4x_fbc_fifo_size(int level)
1070{
1071 switch (level) {
1072 case G4X_WM_LEVEL_SR:
1073 return 7;
1074 case G4X_WM_LEVEL_HPLL:
1075 return 15;
1076 default:
1077 MISSING_CASE(level);
1078 return 0;
1079 }
1080}
1081
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001082static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1083 const struct intel_plane_state *plane_state,
1084 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001085{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001086 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001087 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1088 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01001089 &crtc_state->hw.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001090 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1091 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001092
1093 if (latency == 0)
1094 return USHRT_MAX;
1095
1096 if (!intel_wm_plane_visible(crtc_state, plane_state))
1097 return 0;
1098
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001099 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001100
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101 /*
1102 * Not 100% sure which way ELK should go here as the
1103 * spec only says CL/CTG should assume 32bpp and BW
1104 * doesn't need to. But as these things followed the
1105 * mobile vs. desktop lines on gen3 as well, let's
1106 * assume ELK doesn't need this.
1107 *
1108 * The spec also fails to list such a restriction for
1109 * the HPLL watermark, which seems a little strange.
1110 * Let's use 32bpp for the HPLL watermark as well.
1111 */
1112 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1113 level != G4X_WM_LEVEL_NORMAL)
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001114 cpp = max(cpp, 4u);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001115
1116 clock = adjusted_mode->crtc_clock;
1117 htotal = adjusted_mode->crtc_htotal;
1118
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001119 width = drm_rect_width(&plane_state->uapi.dst);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001120
1121 if (plane->id == PLANE_CURSOR) {
1122 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1123 } else if (plane->id == PLANE_PRIMARY &&
1124 level == G4X_WM_LEVEL_NORMAL) {
1125 wm = intel_wm_method1(clock, cpp, latency);
1126 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001127 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001128
1129 small = intel_wm_method1(clock, cpp, latency);
1130 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1131
1132 wm = min(small, large);
1133 }
1134
1135 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1136 width, cpp);
1137
1138 wm = DIV_ROUND_UP(wm, 64) + 2;
1139
Chris Wilson1a1f1282017-11-07 14:03:38 +00001140 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001141}
1142
1143static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1144 int level, enum plane_id plane_id, u16 value)
1145{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001146 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001147 bool dirty = false;
1148
1149 for (; level < intel_wm_num_levels(dev_priv); level++) {
1150 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1151
1152 dirty |= raw->plane[plane_id] != value;
1153 raw->plane[plane_id] = value;
1154 }
1155
1156 return dirty;
1157}
1158
1159static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1160 int level, u16 value)
1161{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001162 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001163 bool dirty = false;
1164
1165 /* NORMAL level doesn't have an FBC watermark */
1166 level = max(level, G4X_WM_LEVEL_SR);
1167
1168 for (; level < intel_wm_num_levels(dev_priv); level++) {
1169 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1170
1171 dirty |= raw->fbc != value;
1172 raw->fbc = value;
1173 }
1174
1175 return dirty;
1176}
1177
Maarten Lankhorstec193642019-06-28 10:55:17 +02001178static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
1179 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001180 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001181
1182static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1183 const struct intel_plane_state *plane_state)
1184{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001185 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001186 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1187 enum plane_id plane_id = plane->id;
1188 bool dirty = false;
1189 int level;
1190
1191 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1192 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1193 if (plane_id == PLANE_PRIMARY)
1194 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1195 goto out;
1196 }
1197
1198 for (level = 0; level < num_levels; level++) {
1199 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1200 int wm, max_wm;
1201
1202 wm = g4x_compute_wm(crtc_state, plane_state, level);
1203 max_wm = g4x_plane_fifo_size(plane_id, level);
1204
1205 if (wm > max_wm)
1206 break;
1207
1208 dirty |= raw->plane[plane_id] != wm;
1209 raw->plane[plane_id] = wm;
1210
1211 if (plane_id != PLANE_PRIMARY ||
1212 level == G4X_WM_LEVEL_NORMAL)
1213 continue;
1214
1215 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1216 raw->plane[plane_id]);
1217 max_wm = g4x_fbc_fifo_size(level);
1218
1219 /*
1220 * FBC wm is not mandatory as we
1221 * can always just disable its use.
1222 */
1223 if (wm > max_wm)
1224 wm = USHRT_MAX;
1225
1226 dirty |= raw->fbc != wm;
1227 raw->fbc = wm;
1228 }
1229
1230 /* mark watermarks as invalid */
1231 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1232
1233 if (plane_id == PLANE_PRIMARY)
1234 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1235
1236 out:
1237 if (dirty) {
1238 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1239 plane->base.name,
1240 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1241 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1242 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1243
1244 if (plane_id == PLANE_PRIMARY)
1245 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1246 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1247 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1248 }
1249
1250 return dirty;
1251}
1252
1253static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1254 enum plane_id plane_id, int level)
1255{
1256 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1257
1258 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1259}
1260
1261static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1262 int level)
1263{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001264 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001265
1266 if (level > dev_priv->wm.max_level)
1267 return false;
1268
1269 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1270 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1271 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1272}
1273
1274/* mark all levels starting from 'level' as invalid */
1275static void g4x_invalidate_wms(struct intel_crtc *crtc,
1276 struct g4x_wm_state *wm_state, int level)
1277{
1278 if (level <= G4X_WM_LEVEL_NORMAL) {
1279 enum plane_id plane_id;
1280
1281 for_each_plane_id_on_crtc(crtc, plane_id)
1282 wm_state->wm.plane[plane_id] = USHRT_MAX;
1283 }
1284
1285 if (level <= G4X_WM_LEVEL_SR) {
1286 wm_state->cxsr = false;
1287 wm_state->sr.cursor = USHRT_MAX;
1288 wm_state->sr.plane = USHRT_MAX;
1289 wm_state->sr.fbc = USHRT_MAX;
1290 }
1291
1292 if (level <= G4X_WM_LEVEL_HPLL) {
1293 wm_state->hpll_en = false;
1294 wm_state->hpll.cursor = USHRT_MAX;
1295 wm_state->hpll.plane = USHRT_MAX;
1296 wm_state->hpll.fbc = USHRT_MAX;
1297 }
1298}
1299
1300static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1301{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001302 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001303 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001304 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001305 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001306 int num_active_planes = hweight8(crtc_state->active_planes &
1307 ~BIT(PLANE_CURSOR));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001308 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001309 const struct intel_plane_state *old_plane_state;
1310 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001311 struct intel_plane *plane;
1312 enum plane_id plane_id;
1313 int i, level;
1314 unsigned int dirty = 0;
1315
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001316 for_each_oldnew_intel_plane_in_state(state, plane,
1317 old_plane_state,
1318 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001319 if (new_plane_state->hw.crtc != &crtc->base &&
1320 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001321 continue;
1322
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001323 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001324 dirty |= BIT(plane->id);
1325 }
1326
1327 if (!dirty)
1328 return 0;
1329
1330 level = G4X_WM_LEVEL_NORMAL;
1331 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1332 goto out;
1333
1334 raw = &crtc_state->wm.g4x.raw[level];
1335 for_each_plane_id_on_crtc(crtc, plane_id)
1336 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1337
1338 level = G4X_WM_LEVEL_SR;
1339
1340 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1341 goto out;
1342
1343 raw = &crtc_state->wm.g4x.raw[level];
1344 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1345 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1346 wm_state->sr.fbc = raw->fbc;
1347
1348 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1349
1350 level = G4X_WM_LEVEL_HPLL;
1351
1352 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1353 goto out;
1354
1355 raw = &crtc_state->wm.g4x.raw[level];
1356 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1357 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1358 wm_state->hpll.fbc = raw->fbc;
1359
1360 wm_state->hpll_en = wm_state->cxsr;
1361
1362 level++;
1363
1364 out:
1365 if (level == G4X_WM_LEVEL_NORMAL)
1366 return -EINVAL;
1367
1368 /* invalidate the higher levels */
1369 g4x_invalidate_wms(crtc, wm_state, level);
1370
1371 /*
1372 * Determine if the FBC watermark(s) can be used. IF
1373 * this isn't the case we prefer to disable the FBC
1374 ( watermark(s) rather than disable the SR/HPLL
1375 * level(s) entirely.
1376 */
1377 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1378
1379 if (level >= G4X_WM_LEVEL_SR &&
1380 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1381 wm_state->fbc_en = false;
1382 else if (level >= G4X_WM_LEVEL_HPLL &&
1383 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1384 wm_state->fbc_en = false;
1385
1386 return 0;
1387}
1388
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001389static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001390{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001391 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001392 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1393 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1394 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001395 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001396 const struct intel_crtc_state *old_crtc_state =
1397 intel_atomic_get_old_crtc_state(intel_state, crtc);
1398 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001399 enum plane_id plane_id;
1400
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001401 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001402 *intermediate = *optimal;
1403
1404 intermediate->cxsr = false;
1405 intermediate->hpll_en = false;
1406 goto out;
1407 }
1408
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001409 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001410 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001411 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001412 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001413 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1414
1415 for_each_plane_id_on_crtc(crtc, plane_id) {
1416 intermediate->wm.plane[plane_id] =
1417 max(optimal->wm.plane[plane_id],
1418 active->wm.plane[plane_id]);
1419
1420 WARN_ON(intermediate->wm.plane[plane_id] >
1421 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1422 }
1423
1424 intermediate->sr.plane = max(optimal->sr.plane,
1425 active->sr.plane);
1426 intermediate->sr.cursor = max(optimal->sr.cursor,
1427 active->sr.cursor);
1428 intermediate->sr.fbc = max(optimal->sr.fbc,
1429 active->sr.fbc);
1430
1431 intermediate->hpll.plane = max(optimal->hpll.plane,
1432 active->hpll.plane);
1433 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1434 active->hpll.cursor);
1435 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1436 active->hpll.fbc);
1437
1438 WARN_ON((intermediate->sr.plane >
1439 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1440 intermediate->sr.cursor >
1441 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1442 intermediate->cxsr);
1443 WARN_ON((intermediate->sr.plane >
1444 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1445 intermediate->sr.cursor >
1446 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1447 intermediate->hpll_en);
1448
1449 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1450 intermediate->fbc_en && intermediate->cxsr);
1451 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1452 intermediate->fbc_en && intermediate->hpll_en);
1453
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001454out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001455 /*
1456 * If our intermediate WM are identical to the final WM, then we can
1457 * omit the post-vblank programming; only update if it's different.
1458 */
1459 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001460 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001461
1462 return 0;
1463}
1464
1465static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1466 struct g4x_wm_values *wm)
1467{
1468 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001469 int num_active_pipes = 0;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001470
1471 wm->cxsr = true;
1472 wm->hpll_en = true;
1473 wm->fbc_en = true;
1474
1475 for_each_intel_crtc(&dev_priv->drm, crtc) {
1476 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1477
1478 if (!crtc->active)
1479 continue;
1480
1481 if (!wm_state->cxsr)
1482 wm->cxsr = false;
1483 if (!wm_state->hpll_en)
1484 wm->hpll_en = false;
1485 if (!wm_state->fbc_en)
1486 wm->fbc_en = false;
1487
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001488 num_active_pipes++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001489 }
1490
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001491 if (num_active_pipes != 1) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001492 wm->cxsr = false;
1493 wm->hpll_en = false;
1494 wm->fbc_en = false;
1495 }
1496
1497 for_each_intel_crtc(&dev_priv->drm, crtc) {
1498 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1499 enum pipe pipe = crtc->pipe;
1500
1501 wm->pipe[pipe] = wm_state->wm;
1502 if (crtc->active && wm->cxsr)
1503 wm->sr = wm_state->sr;
1504 if (crtc->active && wm->hpll_en)
1505 wm->hpll = wm_state->hpll;
1506 }
1507}
1508
1509static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1510{
1511 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1512 struct g4x_wm_values new_wm = {};
1513
1514 g4x_merge_wm(dev_priv, &new_wm);
1515
1516 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1517 return;
1518
1519 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1520 _intel_set_memory_cxsr(dev_priv, false);
1521
1522 g4x_write_wm_values(dev_priv, &new_wm);
1523
1524 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1525 _intel_set_memory_cxsr(dev_priv, true);
1526
1527 *old_wm = new_wm;
1528}
1529
1530static void g4x_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001531 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001532{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001533 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1534 const struct intel_crtc_state *crtc_state =
1535 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001536
1537 mutex_lock(&dev_priv->wm.wm_mutex);
1538 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1539 g4x_program_watermarks(dev_priv);
1540 mutex_unlock(&dev_priv->wm.wm_mutex);
1541}
1542
1543static void g4x_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001544 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001545{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001546 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1547 const struct intel_crtc_state *crtc_state =
1548 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001549
1550 if (!crtc_state->wm.need_postvbl_update)
1551 return;
1552
1553 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03001554 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001555 g4x_program_watermarks(dev_priv);
1556 mutex_unlock(&dev_priv->wm.wm_mutex);
1557}
1558
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001559/* latency must be in 0.1us units. */
1560static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001561 unsigned int htotal,
1562 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001563 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001564 unsigned int latency)
1565{
1566 unsigned int ret;
1567
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001568 ret = intel_wm_method2(pixel_rate, htotal,
1569 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570 ret = DIV_ROUND_UP(ret, 64);
1571
1572 return ret;
1573}
1574
Ville Syrjäläbb726512016-10-31 22:37:24 +02001575static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001577 /* all latencies in usec */
1578 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1579
Ville Syrjälä58590c12015-09-08 21:05:12 +03001580 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1581
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001582 if (IS_CHERRYVIEW(dev_priv)) {
1583 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1584 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001585
1586 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587 }
1588}
1589
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001590static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1591 const struct intel_plane_state *plane_state,
1592 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001594 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001595 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001596 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01001597 &crtc_state->hw.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001598 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599
1600 if (dev_priv->wm.pri_latency[level] == 0)
1601 return USHRT_MAX;
1602
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001603 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 return 0;
1605
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001606 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 clock = adjusted_mode->crtc_clock;
1608 htotal = adjusted_mode->crtc_htotal;
1609 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001611 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001612 /*
1613 * FIXME the formula gives values that are
1614 * too big for the cursor FIFO, and hence we
1615 * would never be able to use cursors. For
1616 * now just hardcode the watermark.
1617 */
1618 wm = 63;
1619 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001620 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621 dev_priv->wm.pri_latency[level] * 10);
1622 }
1623
Chris Wilson1a1f1282017-11-07 14:03:38 +00001624 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001625}
1626
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001627static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1628{
1629 return (active_planes & (BIT(PLANE_SPRITE0) |
1630 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1631}
1632
Ville Syrjälä5012e602017-03-02 19:14:56 +02001633static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001634{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001635 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001636 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001637 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001638 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001639 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001640 int num_active_planes = hweight8(active_planes);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001641 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001642 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001643 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644 unsigned int total_rate;
1645 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001646
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001647 /*
1648 * When enabling sprite0 after sprite1 has already been enabled
1649 * we tend to get an underrun unless sprite0 already has some
1650 * FIFO space allcoated. Hence we always allocate at least one
1651 * cacheline for sprite0 whenever sprite1 is enabled.
1652 *
1653 * All other plane enable sequences appear immune to this problem.
1654 */
1655 if (vlv_need_sprite0_fifo_workaround(active_planes))
1656 sprite0_fifo_extra = 1;
1657
Ville Syrjälä5012e602017-03-02 19:14:56 +02001658 total_rate = raw->plane[PLANE_PRIMARY] +
1659 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001660 raw->plane[PLANE_SPRITE1] +
1661 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001662
Ville Syrjälä5012e602017-03-02 19:14:56 +02001663 if (total_rate > fifo_size)
1664 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001665
Ville Syrjälä5012e602017-03-02 19:14:56 +02001666 if (total_rate == 0)
1667 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001670 unsigned int rate;
1671
Ville Syrjälä5012e602017-03-02 19:14:56 +02001672 if ((active_planes & BIT(plane_id)) == 0) {
1673 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001674 continue;
1675 }
1676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 rate = raw->plane[plane_id];
1678 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1679 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001680 }
1681
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001682 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1683 fifo_left -= sprite0_fifo_extra;
1684
Ville Syrjälä5012e602017-03-02 19:14:56 +02001685 fifo_state->plane[PLANE_CURSOR] = 63;
1686
1687 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001688
1689 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001690 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 int plane_extra;
1692
1693 if (fifo_left == 0)
1694 break;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001697 continue;
1698
1699 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001700 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001701 fifo_left -= plane_extra;
1702 }
1703
Ville Syrjälä5012e602017-03-02 19:14:56 +02001704 WARN_ON(active_planes != 0 && fifo_left != 0);
1705
1706 /* give it all to the first plane if none are active */
1707 if (active_planes == 0) {
1708 WARN_ON(fifo_left != fifo_size);
1709 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1710 }
1711
1712 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713}
1714
Ville Syrjäläff32c542017-03-02 19:14:57 +02001715/* mark all levels starting from 'level' as invalid */
1716static void vlv_invalidate_wms(struct intel_crtc *crtc,
1717 struct vlv_wm_state *wm_state, int level)
1718{
1719 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1720
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001721 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001722 enum plane_id plane_id;
1723
1724 for_each_plane_id_on_crtc(crtc, plane_id)
1725 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1726
1727 wm_state->sr[level].cursor = USHRT_MAX;
1728 wm_state->sr[level].plane = USHRT_MAX;
1729 }
1730}
1731
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001732static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1733{
1734 if (wm > fifo_size)
1735 return USHRT_MAX;
1736 else
1737 return fifo_size - wm;
1738}
1739
Ville Syrjäläff32c542017-03-02 19:14:57 +02001740/*
1741 * Starting from 'level' set all higher
1742 * levels to 'value' in the "raw" watermarks.
1743 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001744static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001745 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001746{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001747 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001748 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001749 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001752 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001753
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001754 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001755 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001756 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001757
1758 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001759}
1760
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001761static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1762 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001763{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001764 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001765 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001766 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001767 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001769
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001770 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001771 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1772 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001773 }
1774
1775 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001776 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001777 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1778 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1779
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780 if (wm > max_wm)
1781 break;
1782
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001783 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 raw->plane[plane_id] = wm;
1785 }
1786
1787 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001788 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001790out:
1791 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001792 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001793 plane->base.name,
1794 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1795 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1796 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1797
1798 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001799}
1800
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001801static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1802 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001803{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001804 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001805 &crtc_state->wm.vlv.raw[level];
1806 const struct vlv_fifo_state *fifo_state =
1807 &crtc_state->wm.vlv.fifo_state;
1808
1809 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001813{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001814 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1815 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1816 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1817 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001818}
1819
1820static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001821{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001822 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001823 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824 struct intel_atomic_state *state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001825 to_intel_atomic_state(crtc_state->uapi.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001826 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001827 const struct vlv_fifo_state *fifo_state =
1828 &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001829 int num_active_planes = hweight8(crtc_state->active_planes &
1830 ~BIT(PLANE_CURSOR));
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001831 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->uapi);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001832 const struct intel_plane_state *old_plane_state;
1833 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001834 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 enum plane_id plane_id;
1836 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001837 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001838
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001839 for_each_oldnew_intel_plane_in_state(state, plane,
1840 old_plane_state,
1841 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001842 if (new_plane_state->hw.crtc != &crtc->base &&
1843 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001844 continue;
1845
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001846 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001847 dirty |= BIT(plane->id);
1848 }
1849
1850 /*
1851 * DSPARB registers may have been reset due to the
1852 * power well being turned off. Make sure we restore
1853 * them to a consistent state even if no primary/sprite
1854 * planes are initially active.
1855 */
1856 if (needs_modeset)
1857 crtc_state->fifo_changed = true;
1858
1859 if (!dirty)
1860 return 0;
1861
1862 /* cursor changes don't warrant a FIFO recompute */
1863 if (dirty & ~BIT(PLANE_CURSOR)) {
1864 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001865 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001866 const struct vlv_fifo_state *old_fifo_state =
1867 &old_crtc_state->wm.vlv.fifo_state;
1868
1869 ret = vlv_compute_fifo(crtc_state);
1870 if (ret)
1871 return ret;
1872
1873 if (needs_modeset ||
1874 memcmp(old_fifo_state, fifo_state,
1875 sizeof(*fifo_state)) != 0)
1876 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001877 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001878
Ville Syrjäläff32c542017-03-02 19:14:57 +02001879 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001880 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001881 /*
1882 * Note that enabling cxsr with no primary/sprite planes
1883 * enabled can wedge the pipe. Hence we only allow cxsr
1884 * with exactly one enabled primary/sprite plane.
1885 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001886 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001887
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001889 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Jani Nikula24977872019-09-11 12:26:08 +03001890 const int sr_fifo_size = INTEL_NUM_PIPES(dev_priv) * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001891
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001892 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001893 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001894
Ville Syrjäläff32c542017-03-02 19:14:57 +02001895 for_each_plane_id_on_crtc(crtc, plane_id) {
1896 wm_state->wm[level].plane[plane_id] =
1897 vlv_invert_wm_value(raw->plane[plane_id],
1898 fifo_state->plane[plane_id]);
1899 }
1900
1901 wm_state->sr[level].plane =
1902 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001903 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 raw->plane[PLANE_SPRITE1]),
1905 sr_fifo_size);
1906
1907 wm_state->sr[level].cursor =
1908 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1909 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001910 }
1911
Ville Syrjäläff32c542017-03-02 19:14:57 +02001912 if (level == 0)
1913 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001914
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 /* limit to only levels we can actually handle */
1916 wm_state->num_levels = level;
1917
1918 /* invalidate the higher levels */
1919 vlv_invalidate_wms(crtc, wm_state, level);
1920
1921 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001922}
1923
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001924#define VLV_FIFO(plane, value) \
1925 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1926
Ville Syrjäläff32c542017-03-02 19:14:57 +02001927static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001928 struct intel_crtc *crtc)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001929{
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001930 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001931 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001932 const struct intel_crtc_state *crtc_state =
1933 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001934 const struct vlv_fifo_state *fifo_state =
1935 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001936 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001937
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001938 if (!crtc_state->fifo_changed)
1939 return;
1940
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001941 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1942 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1943 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001944
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1946 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001947
Ville Syrjäläc137d662017-03-02 19:15:06 +02001948 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1949
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001950 /*
1951 * uncore.lock serves a double purpose here. It allows us to
1952 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1953 * it protects the DSPARB registers from getting clobbered by
1954 * parallel updates from multiple pipes.
1955 *
1956 * intel_pipe_update_start() has already disabled interrupts
1957 * for us, so a plain spin_lock() is sufficient here.
1958 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001959 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001960
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001961 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001962 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001963 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001964 dsparb = intel_uncore_read_fw(uncore, DSPARB);
1965 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001966
1967 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1968 VLV_FIFO(SPRITEB, 0xff));
1969 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1970 VLV_FIFO(SPRITEB, sprite1_start));
1971
1972 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1973 VLV_FIFO(SPRITEB_HI, 0x1));
1974 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1975 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1976
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001977 intel_uncore_write_fw(uncore, DSPARB, dsparb);
1978 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001979 break;
1980 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001981 dsparb = intel_uncore_read_fw(uncore, DSPARB);
1982 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001983
1984 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1985 VLV_FIFO(SPRITED, 0xff));
1986 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1987 VLV_FIFO(SPRITED, sprite1_start));
1988
1989 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1990 VLV_FIFO(SPRITED_HI, 0xff));
1991 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1992 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1993
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001994 intel_uncore_write_fw(uncore, DSPARB, dsparb);
1995 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001996 break;
1997 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01001998 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
1999 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002000
2001 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2002 VLV_FIFO(SPRITEF, 0xff));
2003 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2004 VLV_FIFO(SPRITEF, sprite1_start));
2005
2006 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2007 VLV_FIFO(SPRITEF_HI, 0xff));
2008 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2009 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2010
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002011 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2012 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002013 break;
2014 default:
2015 break;
2016 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002017
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002018 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002019
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002020 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002021}
2022
2023#undef VLV_FIFO
2024
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002025static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002026{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002027 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002028 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2029 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2030 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002031 to_intel_atomic_state(new_crtc_state->uapi.state);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002032 const struct intel_crtc_state *old_crtc_state =
2033 intel_atomic_get_old_crtc_state(intel_state, crtc);
2034 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002035 int level;
2036
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002037 if (!new_crtc_state->hw.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002038 *intermediate = *optimal;
2039
2040 intermediate->cxsr = false;
2041 goto out;
2042 }
2043
Ville Syrjälä4841da52017-03-02 19:14:59 +02002044 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002045 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002046 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002047
2048 for (level = 0; level < intermediate->num_levels; level++) {
2049 enum plane_id plane_id;
2050
2051 for_each_plane_id_on_crtc(crtc, plane_id) {
2052 intermediate->wm[level].plane[plane_id] =
2053 min(optimal->wm[level].plane[plane_id],
2054 active->wm[level].plane[plane_id]);
2055 }
2056
2057 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2058 active->sr[level].plane);
2059 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2060 active->sr[level].cursor);
2061 }
2062
2063 vlv_invalidate_wms(crtc, intermediate, level);
2064
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002065out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002066 /*
2067 * If our intermediate WM are identical to the final WM, then we can
2068 * omit the post-vblank programming; only update if it's different.
2069 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002070 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002071 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002072
2073 return 0;
2074}
2075
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002076static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002077 struct vlv_wm_values *wm)
2078{
2079 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002080 int num_active_pipes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002081
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002082 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002083 wm->cxsr = true;
2084
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002085 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002086 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002087
2088 if (!crtc->active)
2089 continue;
2090
2091 if (!wm_state->cxsr)
2092 wm->cxsr = false;
2093
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002094 num_active_pipes++;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002095 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2096 }
2097
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002098 if (num_active_pipes != 1)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002099 wm->cxsr = false;
2100
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002101 if (num_active_pipes > 1)
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002102 wm->level = VLV_WM_LEVEL_PM2;
2103
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002104 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002105 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002106 enum pipe pipe = crtc->pipe;
2107
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002108 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002109 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002110 wm->sr = wm_state->sr[wm->level];
2111
Ville Syrjälä1b313892016-11-28 19:37:08 +02002112 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2113 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2114 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2115 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 }
2117}
2118
Ville Syrjäläff32c542017-03-02 19:14:57 +02002119static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002121 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2122 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002123
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002124 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002125
Ville Syrjäläff32c542017-03-02 19:14:57 +02002126 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002127 return;
2128
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002129 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002130 chv_set_memory_dvfs(dev_priv, false);
2131
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002132 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002133 chv_set_memory_pm5(dev_priv, false);
2134
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002135 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002136 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002138 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002139
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002140 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002141 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002143 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002144 chv_set_memory_pm5(dev_priv, true);
2145
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002146 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147 chv_set_memory_dvfs(dev_priv, true);
2148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002150}
2151
Ville Syrjäläff32c542017-03-02 19:14:57 +02002152static void vlv_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002153 struct intel_crtc *crtc)
Ville Syrjäläff32c542017-03-02 19:14:57 +02002154{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002155 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2156 const struct intel_crtc_state *crtc_state =
2157 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläff32c542017-03-02 19:14:57 +02002158
2159 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002160 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2161 vlv_program_watermarks(dev_priv);
2162 mutex_unlock(&dev_priv->wm.wm_mutex);
2163}
2164
2165static void vlv_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002166 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002167{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002168 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2169 const struct intel_crtc_state *crtc_state =
2170 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002171
2172 if (!crtc_state->wm.need_postvbl_update)
2173 return;
2174
2175 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03002176 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002177 vlv_program_watermarks(dev_priv);
2178 mutex_unlock(&dev_priv->wm.wm_mutex);
2179}
2180
Ville Syrjälä432081b2016-10-31 22:37:03 +02002181static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002182{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002183 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002184 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002185 int srwm = 1;
2186 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002187 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002188
2189 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002190 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002191 if (crtc) {
2192 /* self-refresh has much higher latency */
2193 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002194 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002195 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002196 const struct drm_framebuffer *fb =
2197 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002198 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002199 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002200 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002201 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002202 int entries;
2203
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002204 entries = intel_wm_method2(clock, htotal,
2205 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002206 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2207 srwm = I965_FIFO_SIZE - entries;
2208 if (srwm < 0)
2209 srwm = 1;
2210 srwm &= 0x1ff;
2211 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2212 entries, srwm);
2213
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002214 entries = intel_wm_method2(clock, htotal,
2215 crtc->base.cursor->state->crtc_w, 4,
2216 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002217 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002218 i965_cursor_wm_info.cacheline_size) +
2219 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002220
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002221 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002222 if (cursor_sr > i965_cursor_wm_info.max_wm)
2223 cursor_sr = i965_cursor_wm_info.max_wm;
2224
2225 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2226 "cursor %d\n", srwm, cursor_sr);
2227
Imre Deak98584252014-06-13 14:54:20 +03002228 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229 } else {
Imre Deak98584252014-06-13 14:54:20 +03002230 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002231 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002232 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002233 }
2234
2235 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2236 srwm);
2237
2238 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002239 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2240 FW_WM(8, CURSORB) |
2241 FW_WM(8, PLANEB) |
2242 FW_WM(8, PLANEA));
2243 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2244 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002245 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002246 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002247
2248 if (cxsr_enabled)
2249 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002250}
2251
Ville Syrjäläf4998962015-03-10 17:02:21 +02002252#undef FW_WM
2253
Ville Syrjälä432081b2016-10-31 22:37:03 +02002254static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002255{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002256 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002257 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002258 u32 fwater_lo;
2259 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002260 int cwm, srwm = 1;
2261 int fifo_size;
2262 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002263 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002265 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002266 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002267 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002268 wm_info = &i915_wm_info;
2269 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002270 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002271
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002272 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2273 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002274 if (intel_crtc_active(crtc)) {
2275 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002276 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002277 const struct drm_framebuffer *fb =
2278 crtc->base.primary->state->fb;
2279 int cpp;
2280
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002281 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002282 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002283 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002284 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002285
Damien Lespiau241bfc32013-09-25 16:45:37 +01002286 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002287 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002288 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002289 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002290 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002291 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002292 if (planea_wm > (long)wm_info->max_wm)
2293 planea_wm = wm_info->max_wm;
2294 }
2295
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002296 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002297 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002299 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2300 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002301 if (intel_crtc_active(crtc)) {
2302 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002303 &crtc->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002304 const struct drm_framebuffer *fb =
2305 crtc->base.primary->state->fb;
2306 int cpp;
2307
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002308 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002309 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002310 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002311 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002312
Damien Lespiau241bfc32013-09-25 16:45:37 +01002313 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002314 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002315 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002316 if (enabled == NULL)
2317 enabled = crtc;
2318 else
2319 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002320 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002321 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002322 if (planeb_wm > (long)wm_info->max_wm)
2323 planeb_wm = wm_info->max_wm;
2324 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002325
2326 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2327
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002328 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002329 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002330
Ville Syrjäläefc26112016-10-31 22:37:04 +02002331 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002332
2333 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002334 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002335 enabled = NULL;
2336 }
2337
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002338 /*
2339 * Overlay gets an aggressive default since video jitter is bad.
2340 */
2341 cwm = 2;
2342
2343 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002344 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002345
2346 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002347 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002348 /* self-refresh has much higher latency */
2349 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002350 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002351 &enabled->config->hw.adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002352 const struct drm_framebuffer *fb =
2353 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002354 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002355 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002356 int hdisplay = enabled->config->pipe_src_w;
2357 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002358 int entries;
2359
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002360 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002361 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002362 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002363 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002364
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002365 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2366 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002367 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2368 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2369 srwm = wm_info->fifo_size - entries;
2370 if (srwm < 0)
2371 srwm = 1;
2372
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002373 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002374 I915_WRITE(FW_BLC_SELF,
2375 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002376 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002377 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2378 }
2379
2380 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2381 planea_wm, planeb_wm, cwm, srwm);
2382
2383 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2384 fwater_hi = (cwm & 0x1f);
2385
2386 /* Set request length to 8 cachelines per fetch */
2387 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2388 fwater_hi = fwater_hi | (1 << 8);
2389
2390 I915_WRITE(FW_BLC, fwater_lo);
2391 I915_WRITE(FW_BLC2, fwater_hi);
2392
Imre Deak5209b1f2014-07-01 12:36:17 +03002393 if (enabled)
2394 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002395}
2396
Ville Syrjälä432081b2016-10-31 22:37:03 +02002397static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002398{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002399 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002400 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002401 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002402 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002403 int planea_wm;
2404
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002405 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406 if (crtc == NULL)
2407 return;
2408
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002409 adjusted_mode = &crtc->config->hw.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002410 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002411 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002412 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002413 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2415 fwater_lo |= (3<<8) | planea_wm;
2416
2417 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2418
2419 I915_WRITE(FW_BLC, fwater_lo);
2420}
2421
Ville Syrjälä37126462013-08-01 16:18:55 +03002422/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002423static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2424 unsigned int cpp,
2425 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002426{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002427 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002428
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002429 ret = intel_wm_method1(pixel_rate, cpp, latency);
2430 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002431
2432 return ret;
2433}
2434
Ville Syrjälä37126462013-08-01 16:18:55 +03002435/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2437 unsigned int htotal,
2438 unsigned int width,
2439 unsigned int cpp,
2440 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002441{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002442 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002443
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002444 ret = intel_wm_method2(pixel_rate, htotal,
2445 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002446 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002447
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002448 return ret;
2449}
2450
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002451static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002452{
Matt Roper15126882015-12-03 11:37:40 -08002453 /*
2454 * Neither of these should be possible since this function shouldn't be
2455 * called if the CRTC is off or the plane is invisible. But let's be
2456 * extra paranoid to avoid a potential divide-by-zero if we screw up
2457 * elsewhere in the driver.
2458 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002459 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002460 return 0;
2461 if (WARN_ON(!horiz_pixels))
2462 return 0;
2463
Ville Syrjäläac484962016-01-20 21:05:26 +02002464 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002465}
2466
Imre Deak820c1982013-12-17 14:46:36 +02002467struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002468 u16 pri;
2469 u16 spr;
2470 u16 cur;
2471 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002472};
2473
Ville Syrjälä37126462013-08-01 16:18:55 +03002474/*
2475 * For both WM_PIPE and WM_LP.
2476 * mem_value must be in 0.1us units.
2477 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002478static u32 ilk_compute_pri_wm(const struct intel_crtc_state *crtc_state,
2479 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002480 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002481{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002482 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002483 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002484
Ville Syrjälä03981c62018-11-14 19:34:40 +02002485 if (mem_value == 0)
2486 return U32_MAX;
2487
Maarten Lankhorstec193642019-06-28 10:55:17 +02002488 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002489 return 0;
2490
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002491 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002492
Maarten Lankhorstec193642019-06-28 10:55:17 +02002493 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
2495 if (!is_lp)
2496 return method1;
2497
Maarten Lankhorstec193642019-06-28 10:55:17 +02002498 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002499 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002500 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002501 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002502
2503 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002504}
2505
Ville Syrjälä37126462013-08-01 16:18:55 +03002506/*
2507 * For both WM_PIPE and WM_LP.
2508 * mem_value must be in 0.1us units.
2509 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002510static u32 ilk_compute_spr_wm(const struct intel_crtc_state *crtc_state,
2511 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002512 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002513{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002514 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002515 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002516
Ville Syrjälä03981c62018-11-14 19:34:40 +02002517 if (mem_value == 0)
2518 return U32_MAX;
2519
Maarten Lankhorstec193642019-06-28 10:55:17 +02002520 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002521 return 0;
2522
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002523 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002524
Maarten Lankhorstec193642019-06-28 10:55:17 +02002525 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
2526 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002527 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002528 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002529 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002530 return min(method1, method2);
2531}
2532
Ville Syrjälä37126462013-08-01 16:18:55 +03002533/*
2534 * For both WM_PIPE and WM_LP.
2535 * mem_value must be in 0.1us units.
2536 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002537static u32 ilk_compute_cur_wm(const struct intel_crtc_state *crtc_state,
2538 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002539 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002540{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002541 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002542
Ville Syrjälä03981c62018-11-14 19:34:40 +02002543 if (mem_value == 0)
2544 return U32_MAX;
2545
Maarten Lankhorstec193642019-06-28 10:55:17 +02002546 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002547 return 0;
2548
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002549 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002550
Maarten Lankhorstec193642019-06-28 10:55:17 +02002551 return ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002552 crtc_state->hw.adjusted_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002553 drm_rect_width(&plane_state->uapi.dst),
Maarten Lankhorst3a612762019-10-04 13:34:54 +02002554 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002555}
2556
Paulo Zanonicca32e92013-05-31 11:45:06 -03002557/* Only for WM_LP. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002558static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
2559 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002560 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561{
Ville Syrjälä83054942016-11-18 21:53:00 +02002562 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002563
Maarten Lankhorstec193642019-06-28 10:55:17 +02002564 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565 return 0;
2566
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002567 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002568
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002569 return ilk_wm_fbc(pri_val, drm_rect_width(&plane_state->uapi.dst),
2570 cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002571}
2572
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002573static unsigned int
2574ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002575{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002576 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002577 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002578 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002579 return 768;
2580 else
2581 return 512;
2582}
2583
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584static unsigned int
2585ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2586 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002587{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002589 /* BDW primary/sprite plane watermarks */
2590 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002591 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002592 /* IVB/HSW primary/sprite plane watermarks */
2593 return level == 0 ? 127 : 1023;
2594 else if (!is_sprite)
2595 /* ILK/SNB primary plane watermarks */
2596 return level == 0 ? 127 : 511;
2597 else
2598 /* ILK/SNB sprite plane watermarks */
2599 return level == 0 ? 63 : 255;
2600}
2601
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002602static unsigned int
2603ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002604{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002605 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002606 return level == 0 ? 63 : 255;
2607 else
2608 return level == 0 ? 31 : 63;
2609}
2610
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002611static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002612{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002613 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002614 return 31;
2615 else
2616 return 15;
2617}
2618
Ville Syrjälä158ae642013-08-07 13:28:19 +03002619/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002620static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002621 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002622 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002623 enum intel_ddb_partitioning ddb_partitioning,
2624 bool is_sprite)
2625{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002626 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002627
2628 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 return 0;
2631
2632 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 if (level == 0 || config->num_pipes_active > 1) {
Jani Nikula24977872019-09-11 12:26:08 +03002634 fifo_size /= INTEL_NUM_PIPES(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635
2636 /*
2637 * For some reason the non self refresh
2638 * FIFO size is only half of the self
2639 * refresh FIFO size on ILK/SNB.
2640 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642 fifo_size /= 2;
2643 }
2644
Ville Syrjälä240264f2013-08-07 13:29:12 +03002645 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646 /* level 0 is always calculated with 1:1 split */
2647 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2648 if (is_sprite)
2649 fifo_size *= 5;
2650 fifo_size /= 6;
2651 } else {
2652 fifo_size /= 2;
2653 }
2654 }
2655
2656 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002657 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002658}
2659
2660/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002661static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002662 int level,
2663 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002664{
2665 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002666 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667 return 64;
2668
2669 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002670 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671}
2672
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002673static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002674 int level,
2675 const struct intel_wm_config *config,
2676 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002677 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002679 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2680 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2681 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2682 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002683}
2684
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002686 int level,
2687 struct ilk_wm_maximums *max)
2688{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002689 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2690 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2691 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2692 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002693}
2694
Ville Syrjäläd9395652013-10-09 19:18:10 +03002695static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002696 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002697 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002698{
2699 bool ret;
2700
2701 /* already determined to be invalid? */
2702 if (!result->enable)
2703 return false;
2704
2705 result->enable = result->pri_val <= max->pri &&
2706 result->spr_val <= max->spr &&
2707 result->cur_val <= max->cur;
2708
2709 ret = result->enable;
2710
2711 /*
2712 * HACK until we can pre-compute everything,
2713 * and thus fail gracefully if LP0 watermarks
2714 * are exceeded...
2715 */
2716 if (level == 0 && !result->enable) {
2717 if (result->pri_val > max->pri)
2718 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2719 level, result->pri_val, max->pri);
2720 if (result->spr_val > max->spr)
2721 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2722 level, result->spr_val, max->spr);
2723 if (result->cur_val > max->cur)
2724 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2725 level, result->cur_val, max->cur);
2726
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002727 result->pri_val = min_t(u32, result->pri_val, max->pri);
2728 result->spr_val = min_t(u32, result->spr_val, max->spr);
2729 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002730 result->enable = true;
2731 }
2732
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002733 return ret;
2734}
2735
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002736static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002737 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002738 int level,
Maarten Lankhorstec193642019-06-28 10:55:17 +02002739 struct intel_crtc_state *crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002740 const struct intel_plane_state *pristate,
2741 const struct intel_plane_state *sprstate,
2742 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002743 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002744{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002745 u16 pri_latency = dev_priv->wm.pri_latency[level];
2746 u16 spr_latency = dev_priv->wm.spr_latency[level];
2747 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002748
2749 /* WM1+ latency values stored in 0.5us units */
2750 if (level > 0) {
2751 pri_latency *= 5;
2752 spr_latency *= 5;
2753 cur_latency *= 5;
2754 }
2755
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002756 if (pristate) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02002757 result->pri_val = ilk_compute_pri_wm(crtc_state, pristate,
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002758 pri_latency, level);
Maarten Lankhorstec193642019-06-28 10:55:17 +02002759 result->fbc_val = ilk_compute_fbc_wm(crtc_state, pristate, result->pri_val);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002760 }
2761
2762 if (sprstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002763 result->spr_val = ilk_compute_spr_wm(crtc_state, sprstate, spr_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002764
2765 if (curstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002766 result->cur_val = ilk_compute_cur_wm(crtc_state, curstate, cur_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002767
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002768 result->enable = true;
2769}
2770
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002771static u32
Maarten Lankhorstec193642019-06-28 10:55:17 +02002772hsw_compute_linetime_wm(const struct intel_crtc_state *crtc_state)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002773{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002774 const struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01002775 to_intel_atomic_state(crtc_state->uapi.state);
Matt Roperee91a152015-12-03 11:37:39 -08002776 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002777 &crtc_state->hw.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002778 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002779
Maarten Lankhorst1326a922019-10-31 12:26:02 +01002780 if (!crtc_state->hw.active)
Matt Roperee91a152015-12-03 11:37:39 -08002781 return 0;
2782 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2783 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002784 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002786
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787 /* The WM are computed with base on how long it takes to fill a single
2788 * row at the given clock rate, multiplied by 8.
2789 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002790 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2791 adjusted_mode->crtc_clock);
2792 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002793 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2796 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797}
2798
Ville Syrjäläbb726512016-10-31 22:37:24 +02002799static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002800 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002801{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002802 struct intel_uncore *uncore = &dev_priv->uncore;
2803
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002804 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002805 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002806 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002807 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002808
2809 /* read the first set of memory latencies[0:3] */
2810 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002811 ret = sandybridge_pcode_read(dev_priv,
2812 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002813 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002814
2815 if (ret) {
2816 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2817 return;
2818 }
2819
2820 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2821 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2822 GEN9_MEM_LATENCY_LEVEL_MASK;
2823 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2824 GEN9_MEM_LATENCY_LEVEL_MASK;
2825 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2826 GEN9_MEM_LATENCY_LEVEL_MASK;
2827
2828 /* read the second set of memory latencies[4:7] */
2829 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002830 ret = sandybridge_pcode_read(dev_priv,
2831 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002832 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002833 if (ret) {
2834 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2835 return;
2836 }
2837
2838 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2839 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2840 GEN9_MEM_LATENCY_LEVEL_MASK;
2841 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2842 GEN9_MEM_LATENCY_LEVEL_MASK;
2843 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2844 GEN9_MEM_LATENCY_LEVEL_MASK;
2845
Vandana Kannan367294b2014-11-04 17:06:46 +00002846 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002847 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2848 * need to be disabled. We make sure to sanitize the values out
2849 * of the punit to satisfy this requirement.
2850 */
2851 for (level = 1; level <= max_level; level++) {
2852 if (wm[level] == 0) {
2853 for (i = level + 1; i <= max_level; i++)
2854 wm[i] = 0;
2855 break;
2856 }
2857 }
2858
2859 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002860 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002861 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002862 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002863 * to add 2us to the various latency levels we retrieve from the
2864 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002865 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002866 if (wm[0] == 0) {
2867 wm[0] += 2;
2868 for (level = 1; level <= max_level; level++) {
2869 if (wm[level] == 0)
2870 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002871 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002872 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002873 }
2874
Mahesh Kumar86b59282018-08-31 16:39:42 +05302875 /*
2876 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2877 * If we could not get dimm info enable this WA to prevent from
2878 * any underrun. If not able to get Dimm info assume 16GB dimm
2879 * to avoid any underrun.
2880 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002881 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302882 wm[0] += 1;
2883
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002884 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002885 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002886
2887 wm[0] = (sskpd >> 56) & 0xFF;
2888 if (wm[0] == 0)
2889 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002890 wm[1] = (sskpd >> 4) & 0xFF;
2891 wm[2] = (sskpd >> 12) & 0xFF;
2892 wm[3] = (sskpd >> 20) & 0x1FF;
2893 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002894 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002895 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002896
2897 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2898 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2899 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2900 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002901 } else if (INTEL_GEN(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002902 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002903
2904 /* ILK primary LP0 latency is 700 ns */
2905 wm[0] = 7;
2906 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2907 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002908 } else {
2909 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002910 }
2911}
2912
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002913static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002914 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002915{
2916 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002917 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002918 wm[0] = 13;
2919}
2920
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002921static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002922 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002923{
2924 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002925 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002926 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002927}
2928
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002929int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002930{
2931 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002932 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002933 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002934 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002935 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002936 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002937 return 3;
2938 else
2939 return 2;
2940}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002941
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002942static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002943 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002944 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002945{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002946 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002947
2948 for (level = 0; level <= max_level; level++) {
2949 unsigned int latency = wm[level];
2950
2951 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002952 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2953 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002954 continue;
2955 }
2956
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002957 /*
2958 * - latencies are in us on gen9.
2959 * - before then, WM1+ latency values are in 0.5us units
2960 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002961 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002962 latency *= 10;
2963 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002964 latency *= 5;
2965
2966 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2967 name, level, wm[level],
2968 latency / 10, latency % 10);
2969 }
2970}
2971
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002972static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002973 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002974{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002975 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002976
2977 if (wm[0] >= min)
2978 return false;
2979
2980 wm[0] = max(wm[0], min);
2981 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002982 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002983
2984 return true;
2985}
2986
Ville Syrjäläbb726512016-10-31 22:37:24 +02002987static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002988{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002989 bool changed;
2990
2991 /*
2992 * The BIOS provided WM memory latency values are often
2993 * inadequate for high resolution displays. Adjust them.
2994 */
2995 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2996 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2997 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2998
2999 if (!changed)
3000 return;
3001
3002 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003003 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3004 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3005 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003006}
3007
Ville Syrjälä03981c62018-11-14 19:34:40 +02003008static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3009{
3010 /*
3011 * On some SNB machines (Thinkpad X220 Tablet at least)
3012 * LP3 usage can cause vblank interrupts to be lost.
3013 * The DEIIR bit will go high but it looks like the CPU
3014 * never gets interrupted.
3015 *
3016 * It's not clear whether other interrupt source could
3017 * be affected or if this is somehow limited to vblank
3018 * interrupts only. To play it safe we disable LP3
3019 * watermarks entirely.
3020 */
3021 if (dev_priv->wm.pri_latency[3] == 0 &&
3022 dev_priv->wm.spr_latency[3] == 0 &&
3023 dev_priv->wm.cur_latency[3] == 0)
3024 return;
3025
3026 dev_priv->wm.pri_latency[3] = 0;
3027 dev_priv->wm.spr_latency[3] = 0;
3028 dev_priv->wm.cur_latency[3] = 0;
3029
3030 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3031 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3032 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3033 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3034}
3035
Ville Syrjäläbb726512016-10-31 22:37:24 +02003036static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003037{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003038 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003039
3040 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3041 sizeof(dev_priv->wm.pri_latency));
3042 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3043 sizeof(dev_priv->wm.pri_latency));
3044
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003045 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003046 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003047
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003048 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3049 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3050 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003051
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003052 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003053 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003054 snb_wm_lp3_irq_quirk(dev_priv);
3055 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003056}
3057
Ville Syrjäläbb726512016-10-31 22:37:24 +02003058static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003059{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003060 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003061 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003062}
3063
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003064static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003065 struct intel_pipe_wm *pipe_wm)
3066{
3067 /* LP0 watermark maximums depend on this pipe alone */
3068 const struct intel_wm_config config = {
3069 .num_pipes_active = 1,
3070 .sprites_enabled = pipe_wm->sprites_enabled,
3071 .sprites_scaled = pipe_wm->sprites_scaled,
3072 };
3073 struct ilk_wm_maximums max;
3074
3075 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003076 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003077
3078 /* At least LP0 must be valid */
3079 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3080 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3081 return false;
3082 }
3083
3084 return true;
3085}
3086
Matt Roper261a27d2015-10-08 15:28:25 -07003087/* Compute new watermarks for the pipe */
Maarten Lankhorstec193642019-06-28 10:55:17 +02003088static int ilk_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Matt Roper261a27d2015-10-08 15:28:25 -07003089{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003090 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
3091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003092 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003093 struct intel_plane *plane;
3094 const struct intel_plane_state *plane_state;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003095 const struct intel_plane_state *pristate = NULL;
3096 const struct intel_plane_state *sprstate = NULL;
3097 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003098 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003099 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003100
Maarten Lankhorstec193642019-06-28 10:55:17 +02003101 pipe_wm = &crtc_state->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003102
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003103 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
3104 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
3105 pristate = plane_state;
3106 else if (plane->base.type == DRM_PLANE_TYPE_OVERLAY)
3107 sprstate = plane_state;
3108 else if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
3109 curstate = plane_state;
Matt Roper43d59ed2015-09-24 15:53:07 -07003110 }
3111
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003112 pipe_wm->pipe_enabled = crtc_state->hw.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003113 if (sprstate) {
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01003114 pipe_wm->sprites_enabled = sprstate->uapi.visible;
3115 pipe_wm->sprites_scaled = sprstate->uapi.visible &&
3116 (drm_rect_width(&sprstate->uapi.dst) != drm_rect_width(&sprstate->uapi.src) >> 16 ||
3117 drm_rect_height(&sprstate->uapi.dst) != drm_rect_height(&sprstate->uapi.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003118 }
3119
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003120 usable_level = max_level;
3121
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003122 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003123 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003124 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003125
3126 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003127 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003128 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003129
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003130 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorstec193642019-06-28 10:55:17 +02003131 ilk_compute_wm_level(dev_priv, intel_crtc, 0, crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003132 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003133
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003134 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Maarten Lankhorstec193642019-06-28 10:55:17 +02003135 pipe_wm->linetime = hsw_compute_linetime_wm(crtc_state);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003136
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003137 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003138 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003139
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003140 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003141
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003142 for (level = 1; level <= usable_level; level++) {
3143 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003144
Maarten Lankhorstec193642019-06-28 10:55:17 +02003145 ilk_compute_wm_level(dev_priv, intel_crtc, level, crtc_state,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003146 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003147
3148 /*
3149 * Disable any watermark level that exceeds the
3150 * register maximums since such watermarks are
3151 * always invalid.
3152 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003153 if (!ilk_validate_wm_level(level, &max, wm)) {
3154 memset(wm, 0, sizeof(*wm));
3155 break;
3156 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003157 }
3158
Matt Roper86c8bbb2015-09-24 15:53:16 -07003159 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003160}
3161
3162/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003163 * Build a set of 'intermediate' watermark values that satisfy both the old
3164 * state and the new state. These can be programmed to the hardware
3165 * immediately.
3166 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003167static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003168{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003169 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->uapi.crtc);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003170 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003171 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003172 struct intel_atomic_state *intel_state =
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003173 to_intel_atomic_state(newstate->uapi.state);
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003174 const struct intel_crtc_state *oldstate =
3175 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3176 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003177 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003178
3179 /*
3180 * Start with the final, target watermarks, then combine with the
3181 * currently active watermarks to get values that are safe both before
3182 * and after the vblank.
3183 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003184 *a = newstate->wm.ilk.optimal;
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003185 if (!newstate->hw.active || drm_atomic_crtc_needs_modeset(&newstate->uapi) ||
Ville Syrjäläf255c622018-11-08 17:10:13 +02003186 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003187 return 0;
3188
Matt Ropered4a6a72016-02-23 17:20:13 -08003189 a->pipe_enabled |= b->pipe_enabled;
3190 a->sprites_enabled |= b->sprites_enabled;
3191 a->sprites_scaled |= b->sprites_scaled;
3192
3193 for (level = 0; level <= max_level; level++) {
3194 struct intel_wm_level *a_wm = &a->wm[level];
3195 const struct intel_wm_level *b_wm = &b->wm[level];
3196
3197 a_wm->enable &= b_wm->enable;
3198 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3199 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3200 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3201 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3202 }
3203
3204 /*
3205 * We need to make sure that these merged watermark values are
3206 * actually a valid configuration themselves. If they're not,
3207 * there's no safe way to transition from the old state to
3208 * the new state, so we need to fail the atomic transaction.
3209 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003210 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003211 return -EINVAL;
3212
3213 /*
3214 * If our intermediate WM are identical to the final WM, then we can
3215 * omit the post-vblank programming; only update if it's different.
3216 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003217 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3218 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003219
3220 return 0;
3221}
3222
3223/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003224 * Merge the watermarks from all active pipes for a specific level.
3225 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003226static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003227 int level,
3228 struct intel_wm_level *ret_wm)
3229{
3230 const struct intel_crtc *intel_crtc;
3231
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003232 ret_wm->enable = true;
3233
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003234 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003235 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003236 const struct intel_wm_level *wm = &active->wm[level];
3237
3238 if (!active->pipe_enabled)
3239 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003240
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003241 /*
3242 * The watermark values may have been used in the past,
3243 * so we must maintain them in the registers for some
3244 * time even if the level is now disabled.
3245 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003246 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003247 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003248
3249 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3250 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3251 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3252 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3253 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003254}
3255
3256/*
3257 * Merge all low power watermarks for all active pipes.
3258 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003259static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003260 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003261 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003262 struct intel_pipe_wm *merged)
3263{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003264 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003265 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003266
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003267 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003268 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003269 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003270 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003271
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003272 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003273 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003274
3275 /* merge each WM1+ level */
3276 for (level = 1; level <= max_level; level++) {
3277 struct intel_wm_level *wm = &merged->wm[level];
3278
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003279 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003280
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003281 if (level > last_enabled_level)
3282 wm->enable = false;
3283 else if (!ilk_validate_wm_level(level, max, wm))
3284 /* make sure all following levels get disabled */
3285 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003286
3287 /*
3288 * The spec says it is preferred to disable
3289 * FBC WMs instead of disabling a WM level.
3290 */
3291 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003292 if (wm->enable)
3293 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003294 wm->fbc_val = 0;
3295 }
3296 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003297
3298 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3299 /*
3300 * FIXME this is racy. FBC might get enabled later.
3301 * What we should check here is whether FBC can be
3302 * enabled sometime later.
3303 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003304 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003305 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003306 for (level = 2; level <= max_level; level++) {
3307 struct intel_wm_level *wm = &merged->wm[level];
3308
3309 wm->enable = false;
3310 }
3311 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003312}
3313
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003314static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3315{
3316 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3317 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3318}
3319
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003320/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003321static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3322 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003323{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003324 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003325 return 2 * level;
3326 else
3327 return dev_priv->wm.pri_latency[level];
3328}
3329
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003330static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003331 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003332 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003333 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003334{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003335 struct intel_crtc *intel_crtc;
3336 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003337
Ville Syrjälä0362c782013-10-09 19:17:57 +03003338 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003339 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003340
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003341 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003342 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003343 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003344
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003345 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003346
Ville Syrjälä0362c782013-10-09 19:17:57 +03003347 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003348
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003349 /*
3350 * Maintain the watermark values even if the level is
3351 * disabled. Doing otherwise could cause underruns.
3352 */
3353 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003354 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003355 (r->pri_val << WM1_LP_SR_SHIFT) |
3356 r->cur_val;
3357
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003358 if (r->enable)
3359 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3360
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003361 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003362 results->wm_lp[wm_lp - 1] |=
3363 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3364 else
3365 results->wm_lp[wm_lp - 1] |=
3366 r->fbc_val << WM1_LP_FBC_SHIFT;
3367
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003368 /*
3369 * Always set WM1S_LP_EN when spr_val != 0, even if the
3370 * level is disabled. Doing otherwise could cause underruns.
3371 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003372 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003373 WARN_ON(wm_lp != 1);
3374 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3375 } else
3376 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003377 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003378
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003379 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003380 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003381 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003382 const struct intel_wm_level *r =
3383 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003384
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003385 if (WARN_ON(!r->enable))
3386 continue;
3387
Matt Ropered4a6a72016-02-23 17:20:13 -08003388 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003389
3390 results->wm_pipe[pipe] =
3391 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3392 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3393 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003394 }
3395}
3396
Paulo Zanoni861f3382013-05-31 10:19:21 -03003397/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3398 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003399static struct intel_pipe_wm *
3400ilk_find_best_result(struct drm_i915_private *dev_priv,
3401 struct intel_pipe_wm *r1,
3402 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003403{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003404 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003405 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003406
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003407 for (level = 1; level <= max_level; level++) {
3408 if (r1->wm[level].enable)
3409 level1 = level;
3410 if (r2->wm[level].enable)
3411 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003412 }
3413
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003414 if (level1 == level2) {
3415 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003416 return r2;
3417 else
3418 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003419 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003420 return r1;
3421 } else {
3422 return r2;
3423 }
3424}
3425
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003426/* dirty bits used to track which watermarks need changes */
3427#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3428#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3429#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3430#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3431#define WM_DIRTY_FBC (1 << 24)
3432#define WM_DIRTY_DDB (1 << 25)
3433
Damien Lespiau055e3932014-08-18 13:49:10 +01003434static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003435 const struct ilk_wm_values *old,
3436 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003437{
3438 unsigned int dirty = 0;
3439 enum pipe pipe;
3440 int wm_lp;
3441
Damien Lespiau055e3932014-08-18 13:49:10 +01003442 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003443 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3444 dirty |= WM_DIRTY_LINETIME(pipe);
3445 /* Must disable LP1+ watermarks too */
3446 dirty |= WM_DIRTY_LP_ALL;
3447 }
3448
3449 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3450 dirty |= WM_DIRTY_PIPE(pipe);
3451 /* Must disable LP1+ watermarks too */
3452 dirty |= WM_DIRTY_LP_ALL;
3453 }
3454 }
3455
3456 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3457 dirty |= WM_DIRTY_FBC;
3458 /* Must disable LP1+ watermarks too */
3459 dirty |= WM_DIRTY_LP_ALL;
3460 }
3461
3462 if (old->partitioning != new->partitioning) {
3463 dirty |= WM_DIRTY_DDB;
3464 /* Must disable LP1+ watermarks too */
3465 dirty |= WM_DIRTY_LP_ALL;
3466 }
3467
3468 /* LP1+ watermarks already deemed dirty, no need to continue */
3469 if (dirty & WM_DIRTY_LP_ALL)
3470 return dirty;
3471
3472 /* Find the lowest numbered LP1+ watermark in need of an update... */
3473 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3474 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3475 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3476 break;
3477 }
3478
3479 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3480 for (; wm_lp <= 3; wm_lp++)
3481 dirty |= WM_DIRTY_LP(wm_lp);
3482
3483 return dirty;
3484}
3485
Ville Syrjälä8553c182013-12-05 15:51:39 +02003486static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3487 unsigned int dirty)
3488{
Imre Deak820c1982013-12-17 14:46:36 +02003489 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003490 bool changed = false;
3491
3492 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3493 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3494 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3495 changed = true;
3496 }
3497 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3498 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3499 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3500 changed = true;
3501 }
3502 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3503 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3504 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3505 changed = true;
3506 }
3507
3508 /*
3509 * Don't touch WM1S_LP_EN here.
3510 * Doing so could cause underruns.
3511 */
3512
3513 return changed;
3514}
3515
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003516/*
3517 * The spec says we shouldn't write when we don't need, because every write
3518 * causes WMs to be re-evaluated, expending some power.
3519 */
Imre Deak820c1982013-12-17 14:46:36 +02003520static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3521 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003522{
Imre Deak820c1982013-12-17 14:46:36 +02003523 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003524 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003525 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003526
Damien Lespiau055e3932014-08-18 13:49:10 +01003527 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003528 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003529 return;
3530
Ville Syrjälä8553c182013-12-05 15:51:39 +02003531 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003532
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003533 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003534 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003535 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003536 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003537 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003538 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3539
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003540 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003541 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003542 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003543 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003544 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003545 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3546
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003547 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003548 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003549 val = I915_READ(WM_MISC);
3550 if (results->partitioning == INTEL_DDB_PART_1_2)
3551 val &= ~WM_MISC_DATA_PARTITION_5_6;
3552 else
3553 val |= WM_MISC_DATA_PARTITION_5_6;
3554 I915_WRITE(WM_MISC, val);
3555 } else {
3556 val = I915_READ(DISP_ARB_CTL2);
3557 if (results->partitioning == INTEL_DDB_PART_1_2)
3558 val &= ~DISP_DATA_PARTITION_5_6;
3559 else
3560 val |= DISP_DATA_PARTITION_5_6;
3561 I915_WRITE(DISP_ARB_CTL2, val);
3562 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003563 }
3564
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003565 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003566 val = I915_READ(DISP_ARB_CTL);
3567 if (results->enable_fbc_wm)
3568 val &= ~DISP_FBC_WM_DIS;
3569 else
3570 val |= DISP_FBC_WM_DIS;
3571 I915_WRITE(DISP_ARB_CTL, val);
3572 }
3573
Imre Deak954911e2013-12-17 14:46:34 +02003574 if (dirty & WM_DIRTY_LP(1) &&
3575 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3576 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3577
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003578 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003579 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3580 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3581 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3582 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3583 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003584
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003585 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003586 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003587 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003588 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003589 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003590 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003591
3592 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003593}
3594
Ville Syrjälä60aca572019-11-27 21:05:51 +02003595bool ilk_disable_lp_wm(struct drm_i915_private *dev_priv)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003596{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003597 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3598}
3599
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303600static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3601{
3602 u8 enabled_slices;
3603
3604 /* Slice 1 will always be enabled */
3605 enabled_slices = 1;
3606
3607 /* Gen prior to GEN11 have only one DBuf slice */
3608 if (INTEL_GEN(dev_priv) < 11)
3609 return enabled_slices;
3610
Imre Deak209d7352019-03-07 12:32:35 +02003611 /*
3612 * FIXME: for now we'll only ever use 1 slice; pretend that we have
3613 * only that 1 slice enabled until we have a proper way for on-demand
3614 * toggling of the second slice.
3615 */
3616 if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303617 enabled_slices++;
3618
3619 return enabled_slices;
3620}
3621
Matt Roper024c9042015-09-24 15:53:11 -07003622/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003623 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3624 * so assume we'll always need it in order to avoid underruns.
3625 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003626static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003627{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003628 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003629}
3630
Paulo Zanoni56feca92016-09-22 18:00:28 -03003631static bool
3632intel_has_sagv(struct drm_i915_private *dev_priv)
3633{
Lucas De Marchi8ffa4392019-09-04 14:34:18 -07003634 /* HACK! */
3635 if (IS_GEN(dev_priv, 12))
3636 return false;
3637
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003638 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3639 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003640}
3641
James Ausmusb068a862019-10-09 10:23:14 -07003642static void
3643skl_setup_sagv_block_time(struct drm_i915_private *dev_priv)
3644{
James Ausmusda80f042019-10-09 10:23:15 -07003645 if (INTEL_GEN(dev_priv) >= 12) {
3646 u32 val = 0;
3647 int ret;
3648
3649 ret = sandybridge_pcode_read(dev_priv,
3650 GEN12_PCODE_READ_SAGV_BLOCK_TIME_US,
3651 &val, NULL);
3652 if (!ret) {
3653 dev_priv->sagv_block_time_us = val;
3654 return;
3655 }
3656
3657 DRM_DEBUG_DRIVER("Couldn't read SAGV block time!\n");
3658 } else if (IS_GEN(dev_priv, 11)) {
James Ausmusb068a862019-10-09 10:23:14 -07003659 dev_priv->sagv_block_time_us = 10;
3660 return;
3661 } else if (IS_GEN(dev_priv, 10)) {
3662 dev_priv->sagv_block_time_us = 20;
3663 return;
3664 } else if (IS_GEN(dev_priv, 9)) {
3665 dev_priv->sagv_block_time_us = 30;
3666 return;
3667 } else {
3668 MISSING_CASE(INTEL_GEN(dev_priv));
3669 }
3670
3671 /* Default to an unusable block time */
3672 dev_priv->sagv_block_time_us = -1;
3673}
3674
Lyude656d1b82016-08-17 15:55:54 -04003675/*
3676 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3677 * depending on power and performance requirements. The display engine access
3678 * to system memory is blocked during the adjustment time. Because of the
3679 * blocking time, having this enabled can cause full system hangs and/or pipe
3680 * underruns if we don't meet all of the following requirements:
3681 *
3682 * - <= 1 pipe enabled
3683 * - All planes can enable watermarks for latencies >= SAGV engine block time
3684 * - We're not using an interlaced display configuration
3685 */
3686int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003687intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003688{
3689 int ret;
3690
Paulo Zanoni56feca92016-09-22 18:00:28 -03003691 if (!intel_has_sagv(dev_priv))
3692 return 0;
3693
3694 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003695 return 0;
3696
Ville Syrjäläff61a972018-12-21 19:14:34 +02003697 DRM_DEBUG_KMS("Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003698 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3699 GEN9_SAGV_ENABLE);
3700
Ville Syrjäläff61a972018-12-21 19:14:34 +02003701 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003702
3703 /*
3704 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003705 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003706 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003707 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003708 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003709 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003710 return 0;
3711 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003712 DRM_ERROR("Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003713 return ret;
3714 }
3715
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003716 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003717 return 0;
3718}
3719
Lyude656d1b82016-08-17 15:55:54 -04003720int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003721intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003722{
Imre Deakb3b8e992016-12-05 18:27:38 +02003723 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003724
Paulo Zanoni56feca92016-09-22 18:00:28 -03003725 if (!intel_has_sagv(dev_priv))
3726 return 0;
3727
3728 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003729 return 0;
3730
Ville Syrjäläff61a972018-12-21 19:14:34 +02003731 DRM_DEBUG_KMS("Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003732 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003733 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3734 GEN9_SAGV_DISABLE,
3735 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3736 1);
Lyude656d1b82016-08-17 15:55:54 -04003737 /*
3738 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003739 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003740 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003741 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003742 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003743 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003744 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003745 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003746 DRM_ERROR("Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003747 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003748 }
3749
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003750 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003751 return 0;
3752}
3753
Maarten Lankhorst855e0d62019-06-28 10:55:13 +02003754bool intel_can_enable_sagv(struct intel_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003755{
Maarten Lankhorst855e0d62019-06-28 10:55:13 +02003756 struct drm_device *dev = state->base.dev;
Lyude656d1b82016-08-17 15:55:54 -04003757 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003758 struct intel_crtc *crtc;
3759 struct intel_plane *plane;
Maarten Lankhorstec193642019-06-28 10:55:17 +02003760 struct intel_crtc_state *crtc_state;
Lyude656d1b82016-08-17 15:55:54 -04003761 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003762 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003763
Paulo Zanoni56feca92016-09-22 18:00:28 -03003764 if (!intel_has_sagv(dev_priv))
3765 return false;
3766
Lyude656d1b82016-08-17 15:55:54 -04003767 /*
Lyude656d1b82016-08-17 15:55:54 -04003768 * If there are no active CRTCs, no additional checks need be performed
3769 */
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003770 if (hweight8(state->active_pipes) == 0)
Lyude656d1b82016-08-17 15:55:54 -04003771 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003772
3773 /*
3774 * SKL+ workaround: bspec recommends we disable SAGV when we have
3775 * more then one pipe enabled
3776 */
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003777 if (hweight8(state->active_pipes) > 1)
Lyude656d1b82016-08-17 15:55:54 -04003778 return false;
3779
3780 /* Since we're now guaranteed to only have one active CRTC... */
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03003781 pipe = ffs(state->active_pipes) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003782 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorstec193642019-06-28 10:55:17 +02003783 crtc_state = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003784
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003785 if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003786 return false;
3787
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003788 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003789 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02003790 &crtc_state->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003791
Lyude656d1b82016-08-17 15:55:54 -04003792 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003793 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003794 continue;
3795
3796 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003797 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003798 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003799 { }
3800
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003801 latency = dev_priv->wm.skl_latency[level];
3802
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003803 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003804 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003805 I915_FORMAT_MOD_X_TILED)
3806 latency += 15;
3807
Lyude656d1b82016-08-17 15:55:54 -04003808 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003809 * If any of the planes on this pipe don't enable wm levels that
3810 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003811 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003812 */
James Ausmusb068a862019-10-09 10:23:14 -07003813 if (latency < dev_priv->sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003814 return false;
3815 }
3816
3817 return true;
3818}
3819
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303820static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
Maarten Lankhorstec193642019-06-28 10:55:17 +02003821 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003822 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303823 const int num_active,
3824 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303825{
3826 const struct drm_display_mode *adjusted_mode;
3827 u64 total_data_bw;
3828 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3829
3830 WARN_ON(ddb_size == 0);
3831
3832 if (INTEL_GEN(dev_priv) < 11)
3833 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3834
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003835 adjusted_mode = &crtc_state->hw.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003836 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303837
3838 /*
3839 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003840 *
3841 * FIXME dbuf slice code is broken:
3842 * - must wait for planes to stop using the slice before powering it off
3843 * - plane straddling both slices is illegal in multi-pipe scenarios
3844 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303845 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003846 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303847 ddb->enabled_slices = 2;
3848 } else {
3849 ddb->enabled_slices = 1;
3850 ddb_size /= 2;
3851 }
3852
3853 return ddb_size;
3854}
3855
Damien Lespiaub9cec072014-11-04 17:06:43 +00003856static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003857skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Maarten Lankhorstec193642019-06-28 10:55:17 +02003858 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003859 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303860 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003861 struct skl_ddb_entry *alloc, /* out */
3862 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003863{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003864 struct drm_atomic_state *state = crtc_state->uapi.state;
Matt Roperc107acf2016-05-12 07:06:01 -07003865 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003866 struct drm_crtc *for_crtc = crtc_state->uapi.crtc;
Maarten Lankhorstec193642019-06-28 10:55:17 +02003867 const struct intel_crtc *crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303868 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3869 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3870 u16 ddb_size;
3871 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003872
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003873 if (WARN_ON(!state) || !crtc_state->hw.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003874 alloc->start = 0;
3875 alloc->end = 0;
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003876 *num_active = hweight8(dev_priv->active_pipes);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003877 return;
3878 }
3879
Matt Ropera6d3460e2016-05-12 07:06:04 -07003880 if (intel_state->active_pipe_changes)
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003881 *num_active = hweight8(intel_state->active_pipes);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003882 else
Ville Syrjälä0b14d962019-08-21 20:30:33 +03003883 *num_active = hweight8(dev_priv->active_pipes);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003884
Maarten Lankhorstec193642019-06-28 10:55:17 +02003885 ddb_size = intel_get_ddb_size(dev_priv, crtc_state, total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303886 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003887
Matt Roperc107acf2016-05-12 07:06:01 -07003888 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303889 * If the state doesn't change the active CRTC's or there is no
3890 * modeset request, then there's no need to recalculate;
3891 * the existing pipe allocation limits should remain unchanged.
3892 * Note that we're safe from racing commits since any racing commit
3893 * that changes the active CRTC list or do modeset would need to
3894 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003895 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303896 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003897 /*
3898 * alloc may be cleared by clear_intel_crtc_state,
3899 * copy from old state to be sure
3900 */
3901 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003902 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003903 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003904
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303905 /*
3906 * Watermark/ddb requirement highly depends upon width of the
3907 * framebuffer, So instead of allocating DDB equally among pipes
3908 * distribute DDB based on resolution/width of the display.
3909 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02003910 for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
3911 const struct drm_display_mode *adjusted_mode =
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003912 &crtc_state->hw.adjusted_mode;
Maarten Lankhorstec193642019-06-28 10:55:17 +02003913 enum pipe pipe = crtc->pipe;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303914 int hdisplay, vdisplay;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303915
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003916 if (!crtc_state->hw.enable)
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303917 continue;
3918
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303919 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3920 total_width += hdisplay;
3921
3922 if (pipe < for_pipe)
3923 width_before_pipe += hdisplay;
3924 else if (pipe == for_pipe)
3925 pipe_width = hdisplay;
3926 }
3927
3928 alloc->start = ddb_size * width_before_pipe / total_width;
3929 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003930}
3931
Ville Syrjälädf331de2019-03-19 18:03:11 +02003932static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
3933 int width, const struct drm_format_info *format,
3934 u64 modifier, unsigned int rotation,
3935 u32 plane_pixel_rate, struct skl_wm_params *wp,
3936 int color_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +02003937static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälädf331de2019-03-19 18:03:11 +02003938 int level,
3939 const struct skl_wm_params *wp,
3940 const struct skl_wm_level *result_prev,
3941 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003942
Ville Syrjälädf331de2019-03-19 18:03:11 +02003943static unsigned int
3944skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
3945 int num_active)
3946{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01003947 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälädf331de2019-03-19 18:03:11 +02003948 int level, max_level = ilk_wm_max_level(dev_priv);
3949 struct skl_wm_level wm = {};
3950 int ret, min_ddb_alloc = 0;
3951 struct skl_wm_params wp;
3952
3953 ret = skl_compute_wm_params(crtc_state, 256,
3954 drm_format_info(DRM_FORMAT_ARGB8888),
3955 DRM_FORMAT_MOD_LINEAR,
3956 DRM_MODE_ROTATE_0,
3957 crtc_state->pixel_rate, &wp, 0);
3958 WARN_ON(ret);
3959
3960 for (level = 0; level <= max_level; level++) {
Ville Syrjälä6086e472019-03-21 19:51:28 +02003961 skl_compute_plane_wm(crtc_state, level, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02003962 if (wm.min_ddb_alloc == U16_MAX)
3963 break;
3964
3965 min_ddb_alloc = wm.min_ddb_alloc;
3966 }
3967
3968 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003969}
3970
Mahesh Kumar37cde112018-04-26 19:55:17 +05303971static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3972 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003973{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303974
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02003975 entry->start = reg & DDB_ENTRY_MASK;
3976 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05303977
Damien Lespiau16160e32014-11-04 17:06:53 +00003978 if (entry->end)
3979 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003980}
3981
Mahesh Kumarddf34312018-04-09 09:11:03 +05303982static void
3983skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3984 const enum pipe pipe,
3985 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003986 struct skl_ddb_entry *ddb_y,
3987 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303988{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003989 u32 val, val2;
3990 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303991
3992 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3993 if (plane_id == PLANE_CURSOR) {
3994 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003995 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303996 return;
3997 }
3998
3999 val = I915_READ(PLANE_CTL(pipe, plane_id));
4000
4001 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004002 if (val & PLANE_CTL_ENABLE)
4003 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4004 val & PLANE_CTL_ORDER_RGBX,
4005 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304006
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004007 if (INTEL_GEN(dev_priv) >= 11) {
4008 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
4009 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4010 } else {
4011 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07004012 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304013
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004014 if (fourcc &&
4015 drm_format_info_is_yuv_semiplanar(drm_format_info(fourcc)))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004016 swap(val, val2);
4017
4018 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4019 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304020 }
4021}
4022
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004023void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4024 struct skl_ddb_entry *ddb_y,
4025 struct skl_ddb_entry *ddb_uv)
4026{
4027 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4028 enum intel_display_power_domain power_domain;
4029 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004030 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004031 enum plane_id plane_id;
4032
4033 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004034 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4035 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004036 return;
4037
4038 for_each_plane_id_on_crtc(crtc, plane_id)
4039 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4040 plane_id,
4041 &ddb_y[plane_id],
4042 &ddb_uv[plane_id]);
4043
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004044 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004045}
4046
Damien Lespiau08db6652014-11-04 17:06:52 +00004047void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4048 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004049{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304050 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004051}
4052
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004053/*
4054 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4055 * The bspec defines downscale amount as:
4056 *
4057 * """
4058 * Horizontal down scale amount = maximum[1, Horizontal source size /
4059 * Horizontal destination size]
4060 * Vertical down scale amount = maximum[1, Vertical source size /
4061 * Vertical destination size]
4062 * Total down scale amount = Horizontal down scale amount *
4063 * Vertical down scale amount
4064 * """
4065 *
4066 * Return value is provided in 16.16 fixed point form to retain fractional part.
4067 * Caller should take care of dividing & rounding off the value.
4068 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304069static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004070skl_plane_downscale_amount(const struct intel_crtc_state *crtc_state,
4071 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004072{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004073 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304074 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4075 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004076
Maarten Lankhorstec193642019-06-28 10:55:17 +02004077 if (WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304078 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004079
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004080 /*
4081 * Src coordinates are already rotated by 270 degrees for
4082 * the 90/270 degree plane rotation cases (to match the
4083 * GTT mapping), hence no need to account for rotation here.
4084 *
4085 * n.b., src is 16.16 fixed point, dst is whole integer.
4086 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004087 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
4088 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
4089 dst_w = drm_rect_width(&plane_state->uapi.dst);
4090 dst_h = drm_rect_height(&plane_state->uapi.dst);
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004091
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304092 fp_w_ratio = div_fixed16(src_w, dst_w);
4093 fp_h_ratio = div_fixed16(src_h, dst_h);
4094 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4095 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004096
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304097 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004098}
4099
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004100static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004101skl_plane_relative_data_rate(const struct intel_crtc_state *crtc_state,
4102 const struct intel_plane_state *plane_state,
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004103 int color_plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004104{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004105 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004106 const struct drm_framebuffer *fb = plane_state->hw.fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004107 u32 data_rate;
4108 u32 width = 0, height = 0;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304109 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004110 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004111
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004112 if (!plane_state->uapi.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004113 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004114
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004115 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004116 return 0;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004117
4118 if (color_plane == 1 &&
4119 !drm_format_info_is_yuv_semiplanar(fb->format))
Matt Ropera1de91e2016-05-12 07:05:57 -07004120 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004121
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004122 /*
4123 * Src coordinates are already rotated by 270 degrees for
4124 * the 90/270 degree plane rotation cases (to match the
4125 * GTT mapping), hence no need to account for rotation here.
4126 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004127 width = drm_rect_width(&plane_state->uapi.src) >> 16;
4128 height = drm_rect_height(&plane_state->uapi.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004129
Mahesh Kumarb879d582018-04-09 09:11:01 +05304130 /* UV plane does 1/2 pixel sub-sampling */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004131 if (color_plane == 1) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304132 width /= 2;
4133 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004134 }
4135
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004136 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304137
Maarten Lankhorstec193642019-06-28 10:55:17 +02004138 down_scale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004139
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004140 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4141
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004142 rate *= fb->format->cpp[color_plane];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004143 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004144}
4145
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004146static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004147skl_get_total_relative_data_rate(struct intel_crtc_state *crtc_state,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004148 u64 *plane_data_rate,
4149 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004150{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004151 struct drm_atomic_state *state = crtc_state->uapi.state;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004152 struct intel_plane *plane;
4153 const struct intel_plane_state *plane_state;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004154 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004155
4156 if (WARN_ON(!state))
4157 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004158
Matt Ropera1de91e2016-05-12 07:05:57 -07004159 /* Calculate and cache data rate for each plane */
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004160 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
4161 enum plane_id plane_id = plane->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004162 u64 rate;
Matt Roper024c9042015-09-24 15:53:11 -07004163
Mahesh Kumarb879d582018-04-09 09:11:01 +05304164 /* packed/y */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004165 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004166 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004167 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004168
Mahesh Kumarb879d582018-04-09 09:11:01 +05304169 /* uv-plane */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004170 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304171 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004172 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004173 }
4174
4175 return total_data_rate;
4176}
4177
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004178static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004179icl_get_total_relative_data_rate(struct intel_crtc_state *crtc_state,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004180 u64 *plane_data_rate)
4181{
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004182 struct intel_plane *plane;
4183 const struct intel_plane_state *plane_state;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004184 u64 total_data_rate = 0;
4185
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004186 if (WARN_ON(!crtc_state->uapi.state))
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004187 return 0;
4188
4189 /* Calculate and cache data rate for each plane */
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004190 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
4191 enum plane_id plane_id = plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004192 u64 rate;
4193
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004194 if (!plane_state->planar_linked_plane) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02004195 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004196 plane_data_rate[plane_id] = rate;
4197 total_data_rate += rate;
4198 } else {
4199 enum plane_id y_plane_id;
4200
4201 /*
4202 * The slave plane might not iterate in
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004203 * intel_atomic_crtc_state_for_each_plane_state(),
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004204 * and needs the master plane state which may be
4205 * NULL if we try get_new_plane_state(), so we
4206 * always calculate from the master.
4207 */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004208 if (plane_state->planar_slave)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004209 continue;
4210
4211 /* Y plane rate is calculated on the slave */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004212 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004213 y_plane_id = plane_state->planar_linked_plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004214 plane_data_rate[y_plane_id] = rate;
4215 total_data_rate += rate;
4216
Maarten Lankhorstec193642019-06-28 10:55:17 +02004217 rate = skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004218 plane_data_rate[plane_id] = rate;
4219 total_data_rate += rate;
4220 }
4221 }
4222
4223 return total_data_rate;
4224}
4225
Matt Roperc107acf2016-05-12 07:06:01 -07004226static int
Maarten Lankhorstec193642019-06-28 10:55:17 +02004227skl_allocate_pipe_ddb(struct intel_crtc_state *crtc_state,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004228 struct skl_ddb_allocation *ddb /* out */)
4229{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004230 struct drm_atomic_state *state = crtc_state->uapi.state;
4231 struct drm_crtc *crtc = crtc_state->uapi.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004232 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004234 struct skl_ddb_entry *alloc = &crtc_state->wm.skl.ddb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004235 u16 alloc_size, start = 0;
4236 u16 total[I915_MAX_PLANES] = {};
4237 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004238 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004239 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004240 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004241 u64 plane_data_rate[I915_MAX_PLANES] = {};
4242 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004243 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004244 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004245
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004246 /* Clear the partitioning for disabled planes. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004247 memset(crtc_state->wm.skl.plane_ddb_y, 0, sizeof(crtc_state->wm.skl.plane_ddb_y));
4248 memset(crtc_state->wm.skl.plane_ddb_uv, 0, sizeof(crtc_state->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004249
Matt Ropera6d3460e2016-05-12 07:06:04 -07004250 if (WARN_ON(!state))
4251 return 0;
4252
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004253 if (!crtc_state->hw.active) {
Lyudece0ba282016-09-15 10:46:35 -04004254 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004255 return 0;
4256 }
4257
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004258 if (INTEL_GEN(dev_priv) >= 11)
4259 total_data_rate =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004260 icl_get_total_relative_data_rate(crtc_state,
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004261 plane_data_rate);
4262 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004263 total_data_rate =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004264 skl_get_total_relative_data_rate(crtc_state,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004265 plane_data_rate,
4266 uv_plane_data_rate);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004267
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004268
Maarten Lankhorstec193642019-06-28 10:55:17 +02004269 skl_ddb_get_pipe_allocation_limits(dev_priv, crtc_state, total_data_rate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004270 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004271 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304272 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004273 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004274
Matt Roperd8e87492018-12-11 09:31:07 -08004275 /* Allocate fixed number of blocks for cursor. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004276 total[PLANE_CURSOR] = skl_cursor_allocation(crtc_state, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004277 alloc_size -= total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004278 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
Matt Roperd8e87492018-12-11 09:31:07 -08004279 alloc->end - total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02004280 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004281
Matt Ropera1de91e2016-05-12 07:05:57 -07004282 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004283 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004284
Matt Roperd8e87492018-12-11 09:31:07 -08004285 /*
4286 * Find the highest watermark level for which we can satisfy the block
4287 * requirement of active planes.
4288 */
4289 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004290 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004291 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004292 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004293 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004294
4295 if (plane_id == PLANE_CURSOR) {
4296 if (WARN_ON(wm->wm[level].min_ddb_alloc >
4297 total[PLANE_CURSOR])) {
4298 blocks = U32_MAX;
4299 break;
4300 }
4301 continue;
4302 }
4303
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004304 blocks += wm->wm[level].min_ddb_alloc;
4305 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004306 }
4307
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004308 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004309 alloc_size -= blocks;
4310 break;
4311 }
4312 }
4313
4314 if (level < 0) {
4315 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4316 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4317 alloc_size);
4318 return -EINVAL;
4319 }
4320
4321 /*
4322 * Grant each plane the blocks it requires at the highest achievable
4323 * watermark level, plus an extra share of the leftover blocks
4324 * proportional to its relative data rate.
4325 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004326 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004327 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004328 &crtc_state->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004329 u64 rate;
4330 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004331
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004332 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004333 continue;
4334
Damien Lespiaub9cec072014-11-04 17:06:43 +00004335 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004336 * We've accounted for all active planes; remaining planes are
4337 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004338 */
Matt Roperd8e87492018-12-11 09:31:07 -08004339 if (total_data_rate == 0)
4340 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004341
Matt Roperd8e87492018-12-11 09:31:07 -08004342 rate = plane_data_rate[plane_id];
4343 extra = min_t(u16, alloc_size,
4344 DIV64_U64_ROUND_UP(alloc_size * rate,
4345 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004346 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004347 alloc_size -= extra;
4348 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004349
Matt Roperd8e87492018-12-11 09:31:07 -08004350 if (total_data_rate == 0)
4351 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004352
Matt Roperd8e87492018-12-11 09:31:07 -08004353 rate = uv_plane_data_rate[plane_id];
4354 extra = min_t(u16, alloc_size,
4355 DIV64_U64_ROUND_UP(alloc_size * rate,
4356 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004357 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004358 alloc_size -= extra;
4359 total_data_rate -= rate;
4360 }
4361 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4362
4363 /* Set the actual DDB start/end points for each plane */
4364 start = alloc->start;
4365 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004366 struct skl_ddb_entry *plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004367 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004368 struct skl_ddb_entry *uv_plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004369 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004370
4371 if (plane_id == PLANE_CURSOR)
4372 continue;
4373
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004374 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004375 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004376
Matt Roperd8e87492018-12-11 09:31:07 -08004377 /* Leave disabled planes at (0,0) */
4378 if (total[plane_id]) {
4379 plane_alloc->start = start;
4380 start += total[plane_id];
4381 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004382 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004383
Matt Roperd8e87492018-12-11 09:31:07 -08004384 if (uv_total[plane_id]) {
4385 uv_plane_alloc->start = start;
4386 start += uv_total[plane_id];
4387 uv_plane_alloc->end = start;
4388 }
4389 }
4390
4391 /*
4392 * When we calculated watermark values we didn't know how high
4393 * of a level we'd actually be able to hit, so we just marked
4394 * all levels as "enabled." Go back now and disable the ones
4395 * that aren't actually possible.
4396 */
4397 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4398 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004399 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004400 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004401
4402 /*
4403 * We only disable the watermarks for each plane if
4404 * they exceed the ddb allocation of said plane. This
4405 * is done so that we don't end up touching cursor
4406 * watermarks needlessly when some other plane reduces
4407 * our max possible watermark level.
4408 *
4409 * Bspec has this to say about the PLANE_WM enable bit:
4410 * "All the watermarks at this level for all enabled
4411 * planes must be enabled before the level will be used."
4412 * So this is actually safe to do.
4413 */
4414 if (wm->wm[level].min_ddb_alloc > total[plane_id] ||
4415 wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id])
4416 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02004417
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004418 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07004419 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004420 * Underruns with WM1+ disabled
4421 */
Bob Paauwe39564ae2019-04-12 11:09:20 -07004422 if (IS_GEN(dev_priv, 11) &&
Ville Syrjälä290248c2019-02-13 18:54:24 +02004423 level == 1 && wm->wm[0].plane_en) {
4424 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004425 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
4426 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004427 }
Matt Roperd8e87492018-12-11 09:31:07 -08004428 }
4429 }
4430
4431 /*
4432 * Go back and disable the transition watermark if it turns out we
4433 * don't have enough DDB blocks for it.
4434 */
4435 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004436 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02004437 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004438
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004439 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004440 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004441 }
4442
Matt Roperc107acf2016-05-12 07:06:01 -07004443 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004444}
4445
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004446/*
4447 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004448 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004449 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4450 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4451*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004452static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004453skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4454 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004455{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004456 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304457 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004458
4459 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304460 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004461
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304462 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004463 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004464
4465 if (INTEL_GEN(dev_priv) >= 10)
4466 ret = add_fixed16_u32(ret, 1);
4467
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004468 return ret;
4469}
4470
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004471static uint_fixed_16_16_t
4472skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4473 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004474{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004475 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304476 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004477
4478 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304479 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004480
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004481 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304482 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4483 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304484 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004485 return ret;
4486}
4487
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304488static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004489intel_get_linetime_us(const struct intel_crtc_state *crtc_state)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304490{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004491 u32 pixel_rate;
4492 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304493 uint_fixed_16_16_t linetime_us;
4494
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004495 if (!crtc_state->hw.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304496 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304497
Maarten Lankhorstec193642019-06-28 10:55:17 +02004498 pixel_rate = crtc_state->pixel_rate;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304499
4500 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304501 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304502
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004503 crtc_htotal = crtc_state->hw.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304504 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304505
4506 return linetime_us;
4507}
4508
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004509static u32
Maarten Lankhorstec193642019-06-28 10:55:17 +02004510skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *crtc_state,
4511 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004512{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004513 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304514 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004515
4516 /* Shouldn't reach here on disabled planes... */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004517 if (WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004518 return 0;
4519
4520 /*
4521 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4522 * with additional adjustments for plane-specific scaling.
4523 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02004524 adjusted_pixel_rate = crtc_state->pixel_rate;
4525 downscale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004526
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304527 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4528 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004529}
4530
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304531static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004532skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4533 int width, const struct drm_format_info *format,
4534 u64 modifier, unsigned int rotation,
4535 u32 plane_pixel_rate, struct skl_wm_params *wp,
4536 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304537{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004538 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004539 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004540 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304541
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304542 /* only planar format has two planes */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004543 if (color_plane == 1 && !drm_format_info_is_yuv_semiplanar(format)) {
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304544 DRM_DEBUG_KMS("Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304545 return -EINVAL;
4546 }
4547
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004548 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
4549 modifier == I915_FORMAT_MOD_Yf_TILED ||
4550 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4551 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4552 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
4553 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4554 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004555 wp->is_planar = drm_format_info_is_yuv_semiplanar(format);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304556
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004557 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02004558 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304559 wp->width /= 2;
4560
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004561 wp->cpp = format->cpp[color_plane];
4562 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304563
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004564 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004565 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004566 wp->dbuf_block_size = 256;
4567 else
4568 wp->dbuf_block_size = 512;
4569
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004570 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304571 switch (wp->cpp) {
4572 case 1:
4573 wp->y_min_scanlines = 16;
4574 break;
4575 case 2:
4576 wp->y_min_scanlines = 8;
4577 break;
4578 case 4:
4579 wp->y_min_scanlines = 4;
4580 break;
4581 default:
4582 MISSING_CASE(wp->cpp);
4583 return -EINVAL;
4584 }
4585 } else {
4586 wp->y_min_scanlines = 4;
4587 }
4588
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004589 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304590 wp->y_min_scanlines *= 2;
4591
4592 wp->plane_bytes_per_line = wp->width * wp->cpp;
4593 if (wp->y_tiled) {
4594 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004595 wp->y_min_scanlines,
4596 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304597
4598 if (INTEL_GEN(dev_priv) >= 10)
4599 interm_pbpl++;
4600
4601 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4602 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004603 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004604 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4605 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304606 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4607 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004608 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4609 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304610 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4611 }
4612
4613 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4614 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004615
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304616 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004617 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304618
4619 return 0;
4620}
4621
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004622static int
4623skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
4624 const struct intel_plane_state *plane_state,
4625 struct skl_wm_params *wp, int color_plane)
4626{
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004627 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004628 int width;
4629
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004630 /*
4631 * Src coordinates are already rotated by 270 degrees for
4632 * the 90/270 degree plane rotation cases (to match the
4633 * GTT mapping), hence no need to account for rotation here.
4634 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004635 width = drm_rect_width(&plane_state->uapi.src) >> 16;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004636
4637 return skl_compute_wm_params(crtc_state, width,
4638 fb->format, fb->modifier,
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004639 plane_state->hw.rotation,
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004640 skl_adjusted_plane_pixel_rate(crtc_state, plane_state),
4641 wp, color_plane);
4642}
4643
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004644static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4645{
4646 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4647 return true;
4648
4649 /* The number of lines are ignored for the level 0 watermark. */
4650 return level > 0;
4651}
4652
Maarten Lankhorstec193642019-06-28 10:55:17 +02004653static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Matt Roperd8e87492018-12-11 09:31:07 -08004654 int level,
4655 const struct skl_wm_params *wp,
4656 const struct skl_wm_level *result_prev,
4657 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004658{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004659 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004660 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304661 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304662 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004663 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004664
Ville Syrjälä0aded172019-02-05 17:50:53 +02004665 if (latency == 0) {
4666 /* reject it */
4667 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004668 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004669 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004670
Ville Syrjälä25312ef2019-05-03 20:38:05 +03004671 /*
4672 * WaIncreaseLatencyIPCEnabled: kbl,cfl
4673 * Display WA #1141: kbl,cfl
4674 */
Ville Syrjälä5a7d2022019-05-03 20:38:06 +03004675 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) ||
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004676 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304677 latency += 4;
4678
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004679 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004680 latency += 15;
4681
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304682 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004683 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304684 method2 = skl_wm_method2(wp->plane_pixel_rate,
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004685 crtc_state->hw.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004686 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304687 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004688
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304689 if (wp->y_tiled) {
4690 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004691 } else {
Maarten Lankhorst1326a922019-10-31 12:26:02 +01004692 if ((wp->cpp * crtc_state->hw.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004693 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004694 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004695 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004696 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004697 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004698 !IS_GEMINILAKE(dev_priv))
4699 selected_result = min_fixed16(method1, method2);
4700 else
4701 selected_result = method2;
4702 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004703 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004704 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004705 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004706
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304707 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304708 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304709 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004710
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004711 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4712 /* Display WA #1125: skl,bxt,kbl */
4713 if (level == 0 && wp->rc_surface)
4714 res_blocks +=
4715 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004716
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004717 /* Display WA #1126: skl,bxt,kbl */
4718 if (level >= 1 && level <= 7) {
4719 if (wp->y_tiled) {
4720 res_blocks +=
4721 fixed16_to_u32_round_up(wp->y_tile_minimum);
4722 res_lines += wp->y_min_scanlines;
4723 } else {
4724 res_blocks++;
4725 }
4726
4727 /*
4728 * Make sure result blocks for higher latency levels are
4729 * atleast as high as level below the current level.
4730 * Assumption in DDB algorithm optimization for special
4731 * cases. Also covers Display WA #1125 for RC.
4732 */
4733 if (result_prev->plane_res_b > res_blocks)
4734 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004735 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004736 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004737
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004738 if (INTEL_GEN(dev_priv) >= 11) {
4739 if (wp->y_tiled) {
4740 int extra_lines;
4741
4742 if (res_lines % wp->y_min_scanlines == 0)
4743 extra_lines = wp->y_min_scanlines;
4744 else
4745 extra_lines = wp->y_min_scanlines * 2 -
4746 res_lines % wp->y_min_scanlines;
4747
4748 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4749 wp->plane_blocks_per_line);
4750 } else {
4751 min_ddb_alloc = res_blocks +
4752 DIV_ROUND_UP(res_blocks, 10);
4753 }
4754 }
4755
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004756 if (!skl_wm_has_lines(dev_priv, level))
4757 res_lines = 0;
4758
Ville Syrjälä0aded172019-02-05 17:50:53 +02004759 if (res_lines > 31) {
4760 /* reject it */
4761 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004762 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004763 }
Matt Roperd8e87492018-12-11 09:31:07 -08004764
4765 /*
4766 * If res_lines is valid, assume we can use this watermark level
4767 * for now. We'll come back and disable it after we calculate the
4768 * DDB allocation if it turns out we don't actually have enough
4769 * blocks to satisfy it.
4770 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304771 result->plane_res_b = res_blocks;
4772 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004773 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4774 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304775 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004776}
4777
Matt Roperd8e87492018-12-11 09:31:07 -08004778static void
Maarten Lankhorstec193642019-06-28 10:55:17 +02004779skl_compute_wm_levels(const struct intel_crtc_state *crtc_state,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304780 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004781 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004782{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004783 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304784 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004785 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004786
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304787 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004788 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304789
Maarten Lankhorstec193642019-06-28 10:55:17 +02004790 skl_compute_plane_wm(crtc_state, level, wm_params,
Matt Roperd8e87492018-12-11 09:31:07 -08004791 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004792
4793 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304794 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004795}
4796
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004797static u32
Maarten Lankhorstec193642019-06-28 10:55:17 +02004798skl_compute_linetime_wm(const struct intel_crtc_state *crtc_state)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004799{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004800 struct drm_atomic_state *state = crtc_state->uapi.state;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304801 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304802 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004803 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004804
Maarten Lankhorstec193642019-06-28 10:55:17 +02004805 linetime_us = intel_get_linetime_us(crtc_state);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304806 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304807
Ville Syrjälä717671c2018-12-21 19:14:36 +02004808 /* Display WA #1135: BXT:ALL GLK:ALL */
4809 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304810 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304811
4812 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004813}
4814
Maarten Lankhorstec193642019-06-28 10:55:17 +02004815static void skl_compute_transition_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004816 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004817 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004818{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004819 struct drm_device *dev = crtc_state->uapi.crtc->dev;
Kumar, Maheshca476672017-08-17 19:15:24 +05304820 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004821 u16 trans_min, trans_y_tile_min;
4822 const u16 trans_amount = 10; /* This is configurable amount */
4823 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004824
Kumar, Maheshca476672017-08-17 19:15:24 +05304825 /* Transition WM are not recommended by HW team for GEN9 */
4826 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004827 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304828
4829 /* Transition WM don't make any sense if ipc is disabled */
4830 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004831 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304832
Paulo Zanoni91961a82018-10-04 16:15:56 -07004833 trans_min = 14;
4834 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304835 trans_min = 4;
4836
4837 trans_offset_b = trans_min + trans_amount;
4838
Paulo Zanonicbacc792018-10-04 16:15:58 -07004839 /*
4840 * The spec asks for Selected Result Blocks for wm0 (the real value),
4841 * not Result Blocks (the integer value). Pay attention to the capital
4842 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4843 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4844 * and since we later will have to get the ceiling of the sum in the
4845 * transition watermarks calculation, we can just pretend Selected
4846 * Result Blocks is Result Blocks minus 1 and it should work for the
4847 * current platforms.
4848 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004849 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004850
Kumar, Maheshca476672017-08-17 19:15:24 +05304851 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004852 trans_y_tile_min =
4853 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004854 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304855 trans_offset_b;
4856 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004857 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304858
4859 /* WA BUG:1938466 add one block for non y-tile planes */
4860 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4861 res_blocks += 1;
4862
4863 }
4864
Matt Roperd8e87492018-12-11 09:31:07 -08004865 /*
4866 * Just assume we can enable the transition watermark. After
4867 * computing the DDB we'll come back and disable it if that
4868 * assumption turns out to be false.
4869 */
4870 wm->trans_wm.plane_res_b = res_blocks + 1;
4871 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004872}
4873
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004874static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004875 const struct intel_plane_state *plane_state,
4876 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004877{
Ville Syrjälä83158472018-11-27 18:57:26 +02004878 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004879 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004880 int ret;
4881
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004882 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004883 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004884 if (ret)
4885 return ret;
4886
Ville Syrjälä67155a62019-03-12 22:58:37 +02004887 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Matt Roperd8e87492018-12-11 09:31:07 -08004888 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004889
4890 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004891}
4892
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004893static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004894 const struct intel_plane_state *plane_state,
4895 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004896{
Ville Syrjälä83158472018-11-27 18:57:26 +02004897 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
4898 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004899 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004900
Ville Syrjälä83158472018-11-27 18:57:26 +02004901 wm->is_planar = true;
4902
4903 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004904 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004905 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004906 if (ret)
4907 return ret;
4908
Ville Syrjälä67155a62019-03-12 22:58:37 +02004909 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004910
4911 return 0;
4912}
4913
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02004914static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004915 const struct intel_plane_state *plane_state)
4916{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004917 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004918 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjälä83158472018-11-27 18:57:26 +02004919 enum plane_id plane_id = plane->id;
4920 int ret;
4921
4922 if (!intel_wm_plane_visible(crtc_state, plane_state))
4923 return 0;
4924
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004925 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004926 plane_id, 0);
4927 if (ret)
4928 return ret;
4929
4930 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004931 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004932 plane_id);
4933 if (ret)
4934 return ret;
4935 }
4936
4937 return 0;
4938}
4939
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02004940static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004941 const struct intel_plane_state *plane_state)
4942{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004943 enum plane_id plane_id = to_intel_plane(plane_state->uapi.plane)->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02004944 int ret;
4945
4946 /* Watermarks calculated in master */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004947 if (plane_state->planar_slave)
Ville Syrjälä83158472018-11-27 18:57:26 +02004948 return 0;
4949
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004950 if (plane_state->planar_linked_plane) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004951 const struct drm_framebuffer *fb = plane_state->hw.fb;
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004952 enum plane_id y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02004953
4954 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
4955 WARN_ON(!fb->format->is_yuv ||
4956 fb->format->num_planes == 1);
4957
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004958 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004959 y_plane_id, 0);
4960 if (ret)
4961 return ret;
4962
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004963 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004964 plane_id, 1);
4965 if (ret)
4966 return ret;
4967 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004968 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004969 plane_id, 0);
4970 if (ret)
4971 return ret;
4972 }
4973
4974 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004975}
4976
Maarten Lankhorstec193642019-06-28 10:55:17 +02004977static int skl_build_pipe_wm(struct intel_crtc_state *crtc_state)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004978{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004979 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004980 struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004981 struct intel_plane *plane;
4982 const struct intel_plane_state *plane_state;
Matt Roper55994c22016-05-12 07:06:08 -07004983 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004984
Lyudea62163e2016-10-04 14:28:20 -04004985 /*
4986 * We'll only calculate watermarks for planes that are actually
4987 * enabled, so make sure all other planes are set as disabled.
4988 */
4989 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4990
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004991 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state,
4992 crtc_state) {
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304993
Ville Syrjälä83158472018-11-27 18:57:26 +02004994 if (INTEL_GEN(dev_priv) >= 11)
Maarten Lankhorstec193642019-06-28 10:55:17 +02004995 ret = icl_build_plane_wm(crtc_state, plane_state);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004996 else
Maarten Lankhorstec193642019-06-28 10:55:17 +02004997 ret = skl_build_plane_wm(crtc_state, plane_state);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304998 if (ret)
4999 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005000 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305001
Maarten Lankhorstec193642019-06-28 10:55:17 +02005002 pipe_wm->linetime = skl_compute_linetime_wm(crtc_state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005003
Matt Roper55994c22016-05-12 07:06:08 -07005004 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005005}
5006
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005007static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5008 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005009 const struct skl_ddb_entry *entry)
5010{
5011 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005012 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005013 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005014 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005015}
5016
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005017static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5018 i915_reg_t reg,
5019 const struct skl_wm_level *level)
5020{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005021 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005022
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005023 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005024 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005025 if (level->ignore_lines)
5026 val |= PLANE_WM_IGNORE_LINES;
5027 val |= level->plane_res_b;
5028 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005029
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005030 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005031}
5032
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005033void skl_write_plane_wm(struct intel_plane *plane,
5034 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005035{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005036 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005037 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005038 enum plane_id plane_id = plane->id;
5039 enum pipe pipe = plane->pipe;
5040 const struct skl_plane_wm *wm =
5041 &crtc_state->wm.skl.optimal.planes[plane_id];
5042 const struct skl_ddb_entry *ddb_y =
5043 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5044 const struct skl_ddb_entry *ddb_uv =
5045 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005046
5047 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005048 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005049 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005050 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005051 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005052 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005053
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005054 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005055 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005056 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5057 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305058 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005059
5060 if (wm->is_planar)
5061 swap(ddb_y, ddb_uv);
5062
5063 skl_ddb_entry_write(dev_priv,
5064 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5065 skl_ddb_entry_write(dev_priv,
5066 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005067}
5068
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005069void skl_write_cursor_wm(struct intel_plane *plane,
5070 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005071{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005072 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005073 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005074 enum plane_id plane_id = plane->id;
5075 enum pipe pipe = plane->pipe;
5076 const struct skl_plane_wm *wm =
5077 &crtc_state->wm.skl.optimal.planes[plane_id];
5078 const struct skl_ddb_entry *ddb =
5079 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005080
5081 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005082 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5083 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005084 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005085 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005086
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005087 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005088}
5089
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005090bool skl_wm_level_equals(const struct skl_wm_level *l1,
5091 const struct skl_wm_level *l2)
5092{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005093 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005094 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005095 l1->plane_res_l == l2->plane_res_l &&
5096 l1->plane_res_b == l2->plane_res_b;
5097}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005098
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005099static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5100 const struct skl_plane_wm *wm1,
5101 const struct skl_plane_wm *wm2)
5102{
5103 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005104
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005105 for (level = 0; level <= max_level; level++) {
5106 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5107 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5108 return false;
5109 }
5110
5111 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005112}
5113
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005114static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5115 const struct skl_pipe_wm *wm1,
5116 const struct skl_pipe_wm *wm2)
5117{
5118 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5119 enum plane_id plane_id;
5120
5121 for_each_plane_id_on_crtc(crtc, plane_id) {
5122 if (!skl_plane_wm_equals(dev_priv,
5123 &wm1->planes[plane_id],
5124 &wm2->planes[plane_id]))
5125 return false;
5126 }
5127
5128 return wm1->linetime == wm2->linetime;
5129}
5130
Lyude27082492016-08-24 07:48:10 +02005131static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5132 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005133{
Lyude27082492016-08-24 07:48:10 +02005134 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005135}
5136
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005137bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005138 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005139 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005140{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005141 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005142
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005143 for (i = 0; i < num_entries; i++) {
5144 if (i != ignore_idx &&
5145 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005146 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005147 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005148
Lyude27082492016-08-24 07:48:10 +02005149 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005150}
5151
Jani Nikulabb7791b2016-10-04 12:29:17 +03005152static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005153skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5154 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005155{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005156 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->uapi.state);
5157 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005158 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5159 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005160
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005161 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5162 struct intel_plane_state *plane_state;
5163 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005164
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005165 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5166 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5167 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5168 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005169 continue;
5170
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005171 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005172 if (IS_ERR(plane_state))
5173 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005174
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005175 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005176 }
5177
5178 return 0;
5179}
5180
5181static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005182skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005183{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005184 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5185 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005186 struct intel_crtc_state *old_crtc_state;
5187 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305188 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305189 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005190
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005191 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5192
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005193 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005194 new_crtc_state, i) {
5195 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005196 if (ret)
5197 return ret;
5198
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005199 ret = skl_ddb_add_affected_planes(old_crtc_state,
5200 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005201 if (ret)
5202 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005203 }
5204
5205 return 0;
5206}
5207
Ville Syrjäläab98e942019-02-08 22:05:27 +02005208static char enast(bool enable)
5209{
5210 return enable ? '*' : ' ';
5211}
5212
Matt Roper2722efb2016-08-17 15:55:55 -04005213static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005214skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005215{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005216 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5217 const struct intel_crtc_state *old_crtc_state;
5218 const struct intel_crtc_state *new_crtc_state;
5219 struct intel_plane *plane;
5220 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005221 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005222
Ville Syrjäläab98e942019-02-08 22:05:27 +02005223 if ((drm_debug & DRM_UT_KMS) == 0)
5224 return;
5225
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005226 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5227 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005228 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5229
5230 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5231 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5232
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005233 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5234 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005235 const struct skl_ddb_entry *old, *new;
5236
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005237 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5238 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005239
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005240 if (skl_ddb_entry_equal(old, new))
5241 continue;
5242
Ville Syrjäläab98e942019-02-08 22:05:27 +02005243 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005244 plane->base.base.id, plane->base.name,
Ville Syrjäläab98e942019-02-08 22:05:27 +02005245 old->start, old->end, new->start, new->end,
5246 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
5247 }
5248
5249 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5250 enum plane_id plane_id = plane->id;
5251 const struct skl_plane_wm *old_wm, *new_wm;
5252
5253 old_wm = &old_pipe_wm->planes[plane_id];
5254 new_wm = &new_pipe_wm->planes[plane_id];
5255
5256 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5257 continue;
5258
5259 DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5260 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5261 plane->base.base.id, plane->base.name,
5262 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5263 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5264 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5265 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5266 enast(old_wm->trans_wm.plane_en),
5267 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5268 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5269 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5270 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5271 enast(new_wm->trans_wm.plane_en));
5272
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005273 DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5274 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Ville Syrjäläab98e942019-02-08 22:05:27 +02005275 plane->base.base.id, plane->base.name,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005276 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5277 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5278 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5279 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5280 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5281 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5282 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5283 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5284 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
5285
5286 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5287 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5288 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5289 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5290 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5291 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5292 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5293 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5294 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005295
5296 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5297 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5298 plane->base.base.id, plane->base.name,
5299 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5300 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5301 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5302 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5303 old_wm->trans_wm.plane_res_b,
5304 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5305 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5306 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5307 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5308 new_wm->trans_wm.plane_res_b);
5309
5310 DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5311 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5312 plane->base.base.id, plane->base.name,
5313 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5314 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5315 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5316 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5317 old_wm->trans_wm.min_ddb_alloc,
5318 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5319 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5320 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5321 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5322 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005323 }
5324 }
5325}
5326
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005327static int intel_add_all_pipes(struct intel_atomic_state *state)
5328{
5329 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5330 struct intel_crtc *crtc;
5331
5332 for_each_intel_crtc(&dev_priv->drm, crtc) {
5333 struct intel_crtc_state *crtc_state;
5334
5335 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5336 if (IS_ERR(crtc_state))
5337 return PTR_ERR(crtc_state);
5338 }
5339
5340 return 0;
5341}
5342
Matt Roper98d39492016-05-12 07:06:03 -07005343static int
Ville Syrjäläd7a14582019-10-11 23:09:42 +03005344skl_ddb_add_affected_pipes(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005345{
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005346 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Ville Syrjäläd7a14582019-10-11 23:09:42 +03005347 int ret;
Matt Roper98d39492016-05-12 07:06:03 -07005348
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305349 /*
5350 * If this is our first atomic update following hardware readout,
5351 * we can't trust the DDB that the BIOS programmed for us. Let's
5352 * pretend that all pipes switched active status so that we'll
5353 * ensure a full DDB recompute.
5354 */
5355 if (dev_priv->wm.distrust_bios_wm) {
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005356 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005357 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305358 if (ret)
5359 return ret;
5360
Ville Syrjälä8d9875b2019-10-11 23:09:45 +03005361 state->active_pipe_changes = INTEL_INFO(dev_priv)->pipe_mask;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305362
5363 /*
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03005364 * We usually only initialize state->active_pipes if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305365 * we're doing a modeset; make sure this field is always
5366 * initialized during the sanitization process that happens
5367 * on the first commit too.
5368 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005369 if (!state->modeset)
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03005370 state->active_pipes = dev_priv->active_pipes;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305371 }
5372
5373 /*
5374 * If the modeset changes which CRTC's are active, we need to
5375 * recompute the DDB allocation for *all* active pipes, even
5376 * those that weren't otherwise being modified in any way by this
5377 * atomic commit. Due to the shrinking of the per-pipe allocations
5378 * when new active CRTC's are added, it's possible for a pipe that
5379 * we were already using and aren't changing at all here to suddenly
5380 * become invalid if its DDB needs exceeds its new allocation.
5381 *
5382 * Note that if we wind up doing a full DDB recompute, we can't let
5383 * any other display updates race with this transaction, so we need
5384 * to grab the lock on *all* CRTC's.
5385 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005386 if (state->active_pipe_changes || state->modeset) {
Ville Syrjälä8d9875b2019-10-11 23:09:45 +03005387 state->wm_results.dirty_pipes = INTEL_INFO(dev_priv)->pipe_mask;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305388
Ville Syrjälä49e0ed32019-10-11 23:09:43 +03005389 ret = intel_add_all_pipes(state);
5390 if (ret)
5391 return ret;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305392 }
5393
5394 return 0;
5395}
5396
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005397/*
5398 * To make sure the cursor watermark registers are always consistent
5399 * with our computed state the following scenario needs special
5400 * treatment:
5401 *
5402 * 1. enable cursor
5403 * 2. move cursor entirely offscreen
5404 * 3. disable cursor
5405 *
5406 * Step 2. does call .disable_plane() but does not zero the watermarks
5407 * (since we consider an offscreen cursor still active for the purposes
5408 * of watermarks). Step 3. would not normally call .disable_plane()
5409 * because the actual plane visibility isn't changing, and we don't
5410 * deallocate the cursor ddb until the pipe gets disabled. So we must
5411 * force step 3. to call .disable_plane() to update the watermark
5412 * registers properly.
5413 *
5414 * Other planes do not suffer from this issues as their watermarks are
5415 * calculated based on the actual plane visibility. The only time this
5416 * can trigger for the other planes is during the initial readout as the
5417 * default value of the watermarks registers is not zero.
5418 */
5419static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5420 struct intel_crtc *crtc)
5421{
5422 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5423 const struct intel_crtc_state *old_crtc_state =
5424 intel_atomic_get_old_crtc_state(state, crtc);
5425 struct intel_crtc_state *new_crtc_state =
5426 intel_atomic_get_new_crtc_state(state, crtc);
5427 struct intel_plane *plane;
5428
5429 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5430 struct intel_plane_state *plane_state;
5431 enum plane_id plane_id = plane->id;
5432
5433 /*
5434 * Force a full wm update for every plane on modeset.
5435 * Required because the reset value of the wm registers
5436 * is non-zero, whereas we want all disabled planes to
5437 * have zero watermarks. So if we turn off the relevant
5438 * power well the hardware state will go out of sync
5439 * with the software state.
5440 */
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005441 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005442 skl_plane_wm_equals(dev_priv,
5443 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5444 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5445 continue;
5446
5447 plane_state = intel_atomic_get_plane_state(state, plane);
5448 if (IS_ERR(plane_state))
5449 return PTR_ERR(plane_state);
5450
5451 new_crtc_state->update_planes |= BIT(plane_id);
5452 }
5453
5454 return 0;
5455}
5456
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305457static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005458skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305459{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005460 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005461 struct intel_crtc_state *new_crtc_state;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005462 struct intel_crtc_state *old_crtc_state;
5463 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305464 int ret, i;
5465
Matt Roper734fa012016-05-12 15:11:40 -07005466 /* Clear all dirty flags */
5467 results->dirty_pipes = 0;
5468
Ville Syrjäläd7a14582019-10-11 23:09:42 +03005469 ret = skl_ddb_add_affected_pipes(state);
5470 if (ret)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305471 return ret;
5472
Matt Roper734fa012016-05-12 15:11:40 -07005473 /*
5474 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005475 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005476 * weren't otherwise being modified (and set bits in dirty_pipes) if
5477 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005478 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005479 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005480 new_crtc_state, i) {
5481 ret = skl_build_pipe_wm(new_crtc_state);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005482 if (ret)
5483 return ret;
5484
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005485 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005486 if (ret)
5487 return ret;
5488
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005489 if (!skl_pipe_wm_equals(crtc,
5490 &old_crtc_state->wm.skl.optimal,
5491 &new_crtc_state->wm.skl.optimal))
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005492 results->dirty_pipes |= BIT(crtc->pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005493 }
5494
Matt Roperd8e87492018-12-11 09:31:07 -08005495 ret = skl_compute_ddb(state);
5496 if (ret)
5497 return ret;
5498
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005499 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005500
Matt Roper98d39492016-05-12 07:06:03 -07005501 return 0;
5502}
5503
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005504static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005505 struct intel_crtc *crtc)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005506{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005507 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5508 const struct intel_crtc_state *crtc_state =
5509 intel_atomic_get_new_crtc_state(state, crtc);
5510 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005511 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005512
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005513 if ((state->wm_results.dirty_pipes & BIT(crtc->pipe)) == 0)
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005514 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005515
5516 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5517}
5518
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005519static void skl_initial_wm(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005520 struct intel_crtc *crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005521{
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005522 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005523 const struct intel_crtc_state *crtc_state =
5524 intel_atomic_get_new_crtc_state(state, crtc);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305525 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005526
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005527 if ((results->dirty_pipes & BIT(crtc->pipe)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005528 return;
5529
Matt Roper734fa012016-05-12 15:11:40 -07005530 mutex_lock(&dev_priv->wm.wm_mutex);
5531
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005532 if (crtc_state->uapi.active_changed)
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005533 skl_atomic_update_crtc_wm(state, crtc);
Lyude27082492016-08-24 07:48:10 +02005534
Matt Roper734fa012016-05-12 15:11:40 -07005535 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005536}
5537
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005538static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005539 struct intel_wm_config *config)
5540{
5541 struct intel_crtc *crtc;
5542
5543 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005544 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005545 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5546
5547 if (!wm->pipe_enabled)
5548 continue;
5549
5550 config->sprites_enabled |= wm->sprites_enabled;
5551 config->sprites_scaled |= wm->sprites_scaled;
5552 config->num_pipes_active++;
5553 }
5554}
5555
Matt Ropered4a6a72016-02-23 17:20:13 -08005556static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005557{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005558 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005559 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005560 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005561 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005562 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005563
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005564 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005565
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005566 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5567 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005568
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005569 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005570 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005571 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005572 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5573 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005574
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005575 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005576 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005577 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005578 }
5579
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005580 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005581 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005582
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005583 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005584
Imre Deak820c1982013-12-17 14:46:36 +02005585 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005586}
5587
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005588static void ilk_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005589 struct intel_crtc *crtc)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005590{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005591 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5592 const struct intel_crtc_state *crtc_state =
5593 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005594
Matt Ropered4a6a72016-02-23 17:20:13 -08005595 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03005596 crtc->wm.active.ilk = crtc_state->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005597 ilk_program_watermarks(dev_priv);
5598 mutex_unlock(&dev_priv->wm.wm_mutex);
5599}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005600
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005601static void ilk_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005602 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08005603{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02005604 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5605 const struct intel_crtc_state *crtc_state =
5606 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä88016a92019-07-01 19:05:45 +03005607
5608 if (!crtc_state->wm.need_postvbl_update)
5609 return;
Matt Ropered4a6a72016-02-23 17:20:13 -08005610
5611 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03005612 crtc->wm.active.ilk = crtc_state->wm.ilk.optimal;
5613 ilk_program_watermarks(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08005614 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005615}
5616
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005617static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005618 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005619{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005620 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005621 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005622 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5623 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5624 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005625}
5626
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005627void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005628 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005629{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005630 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5631 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005632 int level, max_level;
5633 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005634 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005635
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005636 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005637
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005638 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005639 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005640
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005641 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005642 if (plane_id != PLANE_CURSOR)
5643 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005644 else
5645 val = I915_READ(CUR_WM(pipe, level));
5646
5647 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5648 }
5649
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005650 if (plane_id != PLANE_CURSOR)
5651 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005652 else
5653 val = I915_READ(CUR_WM_TRANS(pipe));
5654
5655 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5656 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005657
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005658 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005659 return;
5660
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005661 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005662}
5663
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005664void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005665{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305666 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005667 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005668 struct intel_crtc *crtc;
Maarten Lankhorstec193642019-06-28 10:55:17 +02005669 struct intel_crtc_state *crtc_state;
Pradeep Bhat30789992014-11-04 17:06:45 +00005670
Damien Lespiaua269c582014-11-04 17:06:49 +00005671 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005672 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02005673 crtc_state = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005674
Maarten Lankhorstec193642019-06-28 10:55:17 +02005675 skl_pipe_wm_get_hw_state(crtc, &crtc_state->wm.skl.optimal);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005676
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005677 if (crtc->active)
Ville Syrjälä36b53a22019-10-11 23:09:44 +03005678 hw->dirty_pipes |= BIT(crtc->pipe);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005679 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005680
Ville Syrjäläd06a79d2019-08-21 20:30:29 +03005681 if (dev_priv->active_pipes) {
Matt Roper279e99d2016-05-12 07:06:02 -07005682 /* Fully recompute DDB on first atomic commit */
5683 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005684 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005685}
5686
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005687static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005688{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005689 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005690 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005691 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Maarten Lankhorstec193642019-06-28 10:55:17 +02005692 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
5693 struct intel_pipe_wm *active = &crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005694 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005695 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005696 [PIPE_A] = WM0_PIPEA_ILK,
5697 [PIPE_B] = WM0_PIPEB_ILK,
5698 [PIPE_C] = WM0_PIPEC_IVB,
5699 };
5700
5701 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005702 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005703 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005704
Ville Syrjälä15606532016-05-13 17:55:17 +03005705 memset(active, 0, sizeof(*active));
5706
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005707 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005708
5709 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005710 u32 tmp = hw->wm_pipe[pipe];
5711
5712 /*
5713 * For active pipes LP0 watermark is marked as
5714 * enabled, and LP1+ watermaks as disabled since
5715 * we can't really reverse compute them in case
5716 * multiple pipes are active.
5717 */
5718 active->wm[0].enable = true;
5719 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5720 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5721 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5722 active->linetime = hw->wm_linetime[pipe];
5723 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005724 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005725
5726 /*
5727 * For inactive pipes, all watermark levels
5728 * should be marked as enabled but zeroed,
5729 * which is what we'd compute them to.
5730 */
5731 for (level = 0; level <= max_level; level++)
5732 active->wm[level].enable = true;
5733 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005734
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005735 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005736}
5737
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005738#define _FW_WM(value, plane) \
5739 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5740#define _FW_WM_VLV(value, plane) \
5741 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5742
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005743static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5744 struct g4x_wm_values *wm)
5745{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005746 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005747
5748 tmp = I915_READ(DSPFW1);
5749 wm->sr.plane = _FW_WM(tmp, SR);
5750 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5751 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5752 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5753
5754 tmp = I915_READ(DSPFW2);
5755 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5756 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5757 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5758 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5759 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5760 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5761
5762 tmp = I915_READ(DSPFW3);
5763 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5764 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5765 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5766 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5767}
5768
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005769static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5770 struct vlv_wm_values *wm)
5771{
5772 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005773 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005774
5775 for_each_pipe(dev_priv, pipe) {
5776 tmp = I915_READ(VLV_DDL(pipe));
5777
Ville Syrjälä1b313892016-11-28 19:37:08 +02005778 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005779 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005780 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005781 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005782 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005783 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005784 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005785 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5786 }
5787
5788 tmp = I915_READ(DSPFW1);
5789 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005790 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5791 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5792 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005793
5794 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005795 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5796 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5797 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005798
5799 tmp = I915_READ(DSPFW3);
5800 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5801
5802 if (IS_CHERRYVIEW(dev_priv)) {
5803 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005804 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5805 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005806
5807 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005808 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5809 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005810
5811 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005812 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5813 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005814
5815 tmp = I915_READ(DSPHOWM);
5816 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005817 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5818 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5819 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5820 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5821 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5822 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5823 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5824 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5825 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005826 } else {
5827 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005828 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5829 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005830
5831 tmp = I915_READ(DSPHOWM);
5832 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005833 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5834 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5835 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5836 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5837 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5838 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005839 }
5840}
5841
5842#undef _FW_WM
5843#undef _FW_WM_VLV
5844
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005845void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005846{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005847 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5848 struct intel_crtc *crtc;
5849
5850 g4x_read_wm_values(dev_priv, wm);
5851
5852 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5853
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005854 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005855 struct intel_crtc_state *crtc_state =
5856 to_intel_crtc_state(crtc->base.state);
5857 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5858 struct g4x_pipe_wm *raw;
5859 enum pipe pipe = crtc->pipe;
5860 enum plane_id plane_id;
5861 int level, max_level;
5862
5863 active->cxsr = wm->cxsr;
5864 active->hpll_en = wm->hpll_en;
5865 active->fbc_en = wm->fbc_en;
5866
5867 active->sr = wm->sr;
5868 active->hpll = wm->hpll;
5869
5870 for_each_plane_id_on_crtc(crtc, plane_id) {
5871 active->wm.plane[plane_id] =
5872 wm->pipe[pipe].plane[plane_id];
5873 }
5874
5875 if (wm->cxsr && wm->hpll_en)
5876 max_level = G4X_WM_LEVEL_HPLL;
5877 else if (wm->cxsr)
5878 max_level = G4X_WM_LEVEL_SR;
5879 else
5880 max_level = G4X_WM_LEVEL_NORMAL;
5881
5882 level = G4X_WM_LEVEL_NORMAL;
5883 raw = &crtc_state->wm.g4x.raw[level];
5884 for_each_plane_id_on_crtc(crtc, plane_id)
5885 raw->plane[plane_id] = active->wm.plane[plane_id];
5886
5887 if (++level > max_level)
5888 goto out;
5889
5890 raw = &crtc_state->wm.g4x.raw[level];
5891 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5892 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5893 raw->plane[PLANE_SPRITE0] = 0;
5894 raw->fbc = active->sr.fbc;
5895
5896 if (++level > max_level)
5897 goto out;
5898
5899 raw = &crtc_state->wm.g4x.raw[level];
5900 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5901 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5902 raw->plane[PLANE_SPRITE0] = 0;
5903 raw->fbc = active->hpll.fbc;
5904
5905 out:
5906 for_each_plane_id_on_crtc(crtc, plane_id)
5907 g4x_raw_plane_wm_set(crtc_state, level,
5908 plane_id, USHRT_MAX);
5909 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5910
5911 crtc_state->wm.g4x.optimal = *active;
5912 crtc_state->wm.g4x.intermediate = *active;
5913
5914 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5915 pipe_name(pipe),
5916 wm->pipe[pipe].plane[PLANE_PRIMARY],
5917 wm->pipe[pipe].plane[PLANE_CURSOR],
5918 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5919 }
5920
5921 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5922 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5923 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5924 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5925 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5926 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5927}
5928
5929void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5930{
5931 struct intel_plane *plane;
5932 struct intel_crtc *crtc;
5933
5934 mutex_lock(&dev_priv->wm.wm_mutex);
5935
5936 for_each_intel_plane(&dev_priv->drm, plane) {
5937 struct intel_crtc *crtc =
5938 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5939 struct intel_crtc_state *crtc_state =
5940 to_intel_crtc_state(crtc->base.state);
5941 struct intel_plane_state *plane_state =
5942 to_intel_plane_state(plane->base.state);
5943 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5944 enum plane_id plane_id = plane->id;
5945 int level;
5946
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005947 if (plane_state->uapi.visible)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005948 continue;
5949
5950 for (level = 0; level < 3; level++) {
5951 struct g4x_pipe_wm *raw =
5952 &crtc_state->wm.g4x.raw[level];
5953
5954 raw->plane[plane_id] = 0;
5955 wm_state->wm.plane[plane_id] = 0;
5956 }
5957
5958 if (plane_id == PLANE_PRIMARY) {
5959 for (level = 0; level < 3; level++) {
5960 struct g4x_pipe_wm *raw =
5961 &crtc_state->wm.g4x.raw[level];
5962 raw->fbc = 0;
5963 }
5964
5965 wm_state->sr.fbc = 0;
5966 wm_state->hpll.fbc = 0;
5967 wm_state->fbc_en = false;
5968 }
5969 }
5970
5971 for_each_intel_crtc(&dev_priv->drm, crtc) {
5972 struct intel_crtc_state *crtc_state =
5973 to_intel_crtc_state(crtc->base.state);
5974
5975 crtc_state->wm.g4x.intermediate =
5976 crtc_state->wm.g4x.optimal;
5977 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5978 }
5979
5980 g4x_program_watermarks(dev_priv);
5981
5982 mutex_unlock(&dev_priv->wm.wm_mutex);
5983}
5984
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005985void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005986{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005987 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005988 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005989 u32 val;
5990
5991 vlv_read_wm_values(dev_priv, wm);
5992
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005993 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5994 wm->level = VLV_WM_LEVEL_PM2;
5995
5996 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01005997 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005998
Ville Syrjäläc11b8132018-11-29 19:55:03 +02005999 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006000 if (val & DSP_MAXFIFO_PM5_ENABLE)
6001 wm->level = VLV_WM_LEVEL_PM5;
6002
Ville Syrjälä58590c12015-09-08 21:05:12 +03006003 /*
6004 * If DDR DVFS is disabled in the BIOS, Punit
6005 * will never ack the request. So if that happens
6006 * assume we don't have to enable/disable DDR DVFS
6007 * dynamically. To test that just set the REQ_ACK
6008 * bit to poke the Punit, but don't change the
6009 * HIGH/LOW bits so that we don't actually change
6010 * the current state.
6011 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006012 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006013 val |= FORCE_DDR_FREQ_REQ_ACK;
6014 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6015
6016 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6017 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6018 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6019 "assuming DDR DVFS is disabled\n");
6020 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6021 } else {
6022 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6023 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6024 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6025 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006026
Chris Wilson337fa6e2019-04-26 09:17:20 +01006027 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006028 }
6029
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006030 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006031 struct intel_crtc_state *crtc_state =
6032 to_intel_crtc_state(crtc->base.state);
6033 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6034 const struct vlv_fifo_state *fifo_state =
6035 &crtc_state->wm.vlv.fifo_state;
6036 enum pipe pipe = crtc->pipe;
6037 enum plane_id plane_id;
6038 int level;
6039
6040 vlv_get_fifo_size(crtc_state);
6041
6042 active->num_levels = wm->level + 1;
6043 active->cxsr = wm->cxsr;
6044
Ville Syrjäläff32c542017-03-02 19:14:57 +02006045 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006046 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006047 &crtc_state->wm.vlv.raw[level];
6048
6049 active->sr[level].plane = wm->sr.plane;
6050 active->sr[level].cursor = wm->sr.cursor;
6051
6052 for_each_plane_id_on_crtc(crtc, plane_id) {
6053 active->wm[level].plane[plane_id] =
6054 wm->pipe[pipe].plane[plane_id];
6055
6056 raw->plane[plane_id] =
6057 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6058 fifo_state->plane[plane_id]);
6059 }
6060 }
6061
6062 for_each_plane_id_on_crtc(crtc, plane_id)
6063 vlv_raw_plane_wm_set(crtc_state, level,
6064 plane_id, USHRT_MAX);
6065 vlv_invalidate_wms(crtc, active, level);
6066
6067 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006068 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006069
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006070 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006071 pipe_name(pipe),
6072 wm->pipe[pipe].plane[PLANE_PRIMARY],
6073 wm->pipe[pipe].plane[PLANE_CURSOR],
6074 wm->pipe[pipe].plane[PLANE_SPRITE0],
6075 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006076 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006077
6078 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6079 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6080}
6081
Ville Syrjälä602ae832017-03-02 19:15:02 +02006082void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6083{
6084 struct intel_plane *plane;
6085 struct intel_crtc *crtc;
6086
6087 mutex_lock(&dev_priv->wm.wm_mutex);
6088
6089 for_each_intel_plane(&dev_priv->drm, plane) {
6090 struct intel_crtc *crtc =
6091 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6092 struct intel_crtc_state *crtc_state =
6093 to_intel_crtc_state(crtc->base.state);
6094 struct intel_plane_state *plane_state =
6095 to_intel_plane_state(plane->base.state);
6096 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6097 const struct vlv_fifo_state *fifo_state =
6098 &crtc_state->wm.vlv.fifo_state;
6099 enum plane_id plane_id = plane->id;
6100 int level;
6101
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006102 if (plane_state->uapi.visible)
Ville Syrjälä602ae832017-03-02 19:15:02 +02006103 continue;
6104
6105 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006106 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006107 &crtc_state->wm.vlv.raw[level];
6108
6109 raw->plane[plane_id] = 0;
6110
6111 wm_state->wm[level].plane[plane_id] =
6112 vlv_invert_wm_value(raw->plane[plane_id],
6113 fifo_state->plane[plane_id]);
6114 }
6115 }
6116
6117 for_each_intel_crtc(&dev_priv->drm, crtc) {
6118 struct intel_crtc_state *crtc_state =
6119 to_intel_crtc_state(crtc->base.state);
6120
6121 crtc_state->wm.vlv.intermediate =
6122 crtc_state->wm.vlv.optimal;
6123 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6124 }
6125
6126 vlv_program_watermarks(dev_priv);
6127
6128 mutex_unlock(&dev_priv->wm.wm_mutex);
6129}
6130
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006131/*
6132 * FIXME should probably kill this and improve
6133 * the real watermark readout/sanitation instead
6134 */
6135static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6136{
6137 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6138 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6139 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6140
6141 /*
6142 * Don't touch WM1S_LP_EN here.
6143 * Doing so could cause underruns.
6144 */
6145}
6146
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006147void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006148{
Imre Deak820c1982013-12-17 14:46:36 +02006149 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006150 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006151
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006152 ilk_init_lp_watermarks(dev_priv);
6153
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006154 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006155 ilk_pipe_wm_get_hw_state(crtc);
6156
6157 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6158 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6159 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6160
6161 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006162 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006163 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6164 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6165 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006166
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006167 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006168 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6169 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006170 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006171 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6172 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006173
6174 hw->enable_fbc_wm =
6175 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6176}
6177
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006178/**
6179 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006180 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006181 *
6182 * Calculate watermark values for the various WM regs based on current mode
6183 * and plane configuration.
6184 *
6185 * There are several cases to deal with here:
6186 * - normal (i.e. non-self-refresh)
6187 * - self-refresh (SR) mode
6188 * - lines are large relative to FIFO size (buffer can hold up to 2)
6189 * - lines are small relative to FIFO size (buffer can hold more than 2
6190 * lines), so need to account for TLB latency
6191 *
6192 * The normal calculation is:
6193 * watermark = dotclock * bytes per pixel * latency
6194 * where latency is platform & configuration dependent (we assume pessimal
6195 * values here).
6196 *
6197 * The SR calculation is:
6198 * watermark = (trunc(latency/line time)+1) * surface width *
6199 * bytes per pixel
6200 * where
6201 * line time = htotal / dotclock
6202 * surface width = hdisplay for normal plane and 64 for cursor
6203 * and latency is assumed to be high, as above.
6204 *
6205 * The final value programmed to the register should always be rounded up,
6206 * and include an extra 2 entries to account for clock crossings.
6207 *
6208 * We don't use the sprite, so we can ignore that. And on Crestline we have
6209 * to set the non-SR watermarks to 8.
6210 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006211void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006212{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006213 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006214
6215 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006216 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006217}
6218
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306219void intel_enable_ipc(struct drm_i915_private *dev_priv)
6220{
6221 u32 val;
6222
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006223 if (!HAS_IPC(dev_priv))
6224 return;
6225
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306226 val = I915_READ(DISP_ARB_CTL2);
6227
6228 if (dev_priv->ipc_enabled)
6229 val |= DISP_IPC_ENABLE;
6230 else
6231 val &= ~DISP_IPC_ENABLE;
6232
6233 I915_WRITE(DISP_ARB_CTL2, val);
6234}
6235
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006236static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
6237{
6238 /* Display WA #0477 WaDisableIPC: skl */
6239 if (IS_SKYLAKE(dev_priv))
6240 return false;
6241
6242 /* Display WA #1141: SKL:all KBL:all CFL */
6243 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6244 return dev_priv->dram_info.symmetric_memory;
6245
6246 return true;
6247}
6248
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306249void intel_init_ipc(struct drm_i915_private *dev_priv)
6250{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306251 if (!HAS_IPC(dev_priv))
6252 return;
6253
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006254 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006255
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306256 intel_enable_ipc(dev_priv);
6257}
6258
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006259static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006260{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006261 /*
6262 * On Ibex Peak and Cougar Point, we need to disable clock
6263 * gating for the panel power sequencer or it will fail to
6264 * start up when no ports are active.
6265 */
6266 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6267}
6268
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006269static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006270{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006271 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006272
Damien Lespiau055e3932014-08-18 13:49:10 +01006273 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006274 I915_WRITE(DSPCNTR(pipe),
6275 I915_READ(DSPCNTR(pipe)) |
6276 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006277
6278 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6279 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006280 }
6281}
6282
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006283static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006284{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006285 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006286
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006287 /*
6288 * Required for FBC
6289 * WaFbcDisableDpfcClockGating:ilk
6290 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006291 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6292 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6293 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006294
6295 I915_WRITE(PCH_3DCGDIS0,
6296 MARIUNIT_CLOCK_GATE_DISABLE |
6297 SVSMUNIT_CLOCK_GATE_DISABLE);
6298 I915_WRITE(PCH_3DCGDIS1,
6299 VFMUNIT_CLOCK_GATE_DISABLE);
6300
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006301 /*
6302 * According to the spec the following bits should be set in
6303 * order to enable memory self-refresh
6304 * The bit 22/21 of 0x42004
6305 * The bit 5 of 0x42020
6306 * The bit 15 of 0x45000
6307 */
6308 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6309 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6310 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006311 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006312 I915_WRITE(DISP_ARB_CTL,
6313 (I915_READ(DISP_ARB_CTL) |
6314 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006315
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006316 /*
6317 * Based on the document from hardware guys the following bits
6318 * should be set unconditionally in order to enable FBC.
6319 * The bit 22 of 0x42000
6320 * The bit 22 of 0x42004
6321 * The bit 7,8,9 of 0x42020.
6322 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006323 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006324 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006325 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6326 I915_READ(ILK_DISPLAY_CHICKEN1) |
6327 ILK_FBCQ_DIS);
6328 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6329 I915_READ(ILK_DISPLAY_CHICKEN2) |
6330 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006331 }
6332
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006333 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6334
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006335 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6336 I915_READ(ILK_DISPLAY_CHICKEN2) |
6337 ILK_ELPIN_409_SELECT);
6338 I915_WRITE(_3D_CHICKEN2,
6339 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6340 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006341
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006342 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006343 I915_WRITE(CACHE_MODE_0,
6344 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006345
Akash Goel4e046322014-04-04 17:14:38 +05306346 /* WaDisable_RenderCache_OperationalFlush:ilk */
6347 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6348
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006349 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006350
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006351 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006352}
6353
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006354static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006355{
Ville Syrjäläd048a262019-08-21 20:30:31 +03006356 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006357 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006358
6359 /*
6360 * On Ibex Peak and Cougar Point, we need to disable clock
6361 * gating for the panel power sequencer or it will fail to
6362 * start up when no ports are active.
6363 */
Jesse Barnescd664072013-10-02 10:34:19 -07006364 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6365 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6366 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006367 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6368 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006369 /* The below fixes the weird display corruption, a few pixels shifted
6370 * downward, on (only) LVDS of some HP laptops with IVY.
6371 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006372 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006373 val = I915_READ(TRANS_CHICKEN2(pipe));
6374 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6375 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006376 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006377 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006378 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6379 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006380 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6381 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006382 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006383 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006384 I915_WRITE(TRANS_CHICKEN1(pipe),
6385 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6386 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006387}
6388
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006389static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006390{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006391 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006392
6393 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006394 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6395 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6396 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006397}
6398
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006399static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006400{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006401 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006402
Damien Lespiau231e54f2012-10-19 17:55:41 +01006403 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006404
6405 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6406 I915_READ(ILK_DISPLAY_CHICKEN2) |
6407 ILK_ELPIN_409_SELECT);
6408
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006409 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006410 I915_WRITE(_3D_CHICKEN,
6411 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6412
Akash Goel4e046322014-04-04 17:14:38 +05306413 /* WaDisable_RenderCache_OperationalFlush:snb */
6414 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6415
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006416 /*
6417 * BSpec recoomends 8x4 when MSAA is used,
6418 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006419 *
6420 * Note that PS/WM thread counts depend on the WIZ hashing
6421 * disable bit, which we don't touch here, but it's good
6422 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006423 */
6424 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006425 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006426
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006427 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006428 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006429
6430 I915_WRITE(GEN6_UCGCTL1,
6431 I915_READ(GEN6_UCGCTL1) |
6432 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6433 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6434
6435 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6436 * gating disable must be set. Failure to set it results in
6437 * flickering pixels due to Z write ordering failures after
6438 * some amount of runtime in the Mesa "fire" demo, and Unigine
6439 * Sanctuary and Tropics, and apparently anything else with
6440 * alpha test or pixel discard.
6441 *
6442 * According to the spec, bit 11 (RCCUNIT) must also be set,
6443 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006444 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006445 * WaDisableRCCUnitClockGating:snb
6446 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006447 */
6448 I915_WRITE(GEN6_UCGCTL2,
6449 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6450 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6451
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006452 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006453 I915_WRITE(_3D_CHICKEN3,
6454 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006455
6456 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006457 * Bspec says:
6458 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6459 * 3DSTATE_SF number of SF output attributes is more than 16."
6460 */
6461 I915_WRITE(_3D_CHICKEN3,
6462 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6463
6464 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006465 * According to the spec the following bits should be
6466 * set in order to enable memory self-refresh and fbc:
6467 * The bit21 and bit22 of 0x42000
6468 * The bit21 and bit22 of 0x42004
6469 * The bit5 and bit7 of 0x42020
6470 * The bit14 of 0x70180
6471 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006472 *
6473 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006474 */
6475 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6476 I915_READ(ILK_DISPLAY_CHICKEN1) |
6477 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6478 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6479 I915_READ(ILK_DISPLAY_CHICKEN2) |
6480 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006481 I915_WRITE(ILK_DSPCLK_GATE_D,
6482 I915_READ(ILK_DSPCLK_GATE_D) |
6483 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6484 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006485
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006486 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006487
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006488 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006489
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006490 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006491}
6492
6493static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6494{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006495 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006496
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006497 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006498 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006499 *
6500 * This actually overrides the dispatch
6501 * mode for all thread types.
6502 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006503 reg &= ~GEN7_FF_SCHED_MASK;
6504 reg |= GEN7_FF_TS_SCHED_HW;
6505 reg |= GEN7_FF_VS_SCHED_HW;
6506 reg |= GEN7_FF_DS_SCHED_HW;
6507
6508 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6509}
6510
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006511static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006512{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006513 /*
6514 * TODO: this bit should only be enabled when really needed, then
6515 * disabled when not needed anymore in order to save power.
6516 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006517 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006518 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6519 I915_READ(SOUTH_DSPCLK_GATE_D) |
6520 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006521
6522 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006523 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6524 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006525 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006526}
6527
Ville Syrjälä712bf362016-10-31 22:37:23 +02006528static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03006529{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006530 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006531 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03006532
6533 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6534 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6535 }
6536}
6537
Imre Deak450174f2016-05-03 15:54:21 +03006538static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
6539 int general_prio_credits,
6540 int high_prio_credits)
6541{
6542 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07006543 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03006544
6545 /* WaTempDisableDOPClkGating:bdw */
6546 misccpctl = I915_READ(GEN7_MISCCPCTL);
6547 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6548
Oscar Mateo930a7842017-10-17 13:25:45 -07006549 val = I915_READ(GEN8_L3SQCREG1);
6550 val &= ~L3_PRIO_CREDITS_MASK;
6551 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
6552 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
6553 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03006554
6555 /*
6556 * Wait at least 100 clocks before re-enabling clock gating.
6557 * See the definition of L3SQCREG1 in BSpec.
6558 */
6559 POSTING_READ(GEN8_L3SQCREG1);
6560 udelay(1);
6561 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6562}
6563
Oscar Mateod65dc3e2018-05-08 14:29:24 -07006564static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
6565{
6566 /* This is not an Wa. Enable to reduce Sampler power */
6567 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
6568 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07006569
6570 /* WaEnable32PlaneMode:icl */
6571 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
6572 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07006573}
6574
Michel Thierry5d869232019-08-23 01:20:34 -07006575static void tgl_init_clock_gating(struct drm_i915_private *dev_priv)
6576{
6577 u32 vd_pg_enable = 0;
6578 unsigned int i;
6579
6580 /* This is not a WA. Enable VD HCP & MFX_ENC powergate */
6581 for (i = 0; i < I915_MAX_VCS; i++) {
6582 if (HAS_ENGINE(dev_priv, _VCS(i)))
6583 vd_pg_enable |= VDN_HCP_POWERGATE_ENABLE(i) |
6584 VDN_MFX_POWERGATE_ENABLE(i);
6585 }
6586
6587 I915_WRITE(POWERGATE_ENABLE,
6588 I915_READ(POWERGATE_ENABLE) | vd_pg_enable);
6589}
6590
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006591static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
6592{
6593 if (!HAS_PCH_CNP(dev_priv))
6594 return;
6595
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08006596 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07006597 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
6598 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006599}
6600
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006601static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006602{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07006603 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006604 cnp_init_clock_gating(dev_priv);
6605
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07006606 /* This is not an Wa. Enable for better image quality */
6607 I915_WRITE(_3D_CHICKEN3,
6608 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
6609
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006610 /* WaEnableChickenDCPR:cnl */
6611 I915_WRITE(GEN8_CHICKEN_DCPR_1,
6612 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
6613
6614 /* WaFbcWakeMemOn:cnl */
6615 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
6616 DISP_FBC_MEMORY_WAKE);
6617
Chris Wilson34991bd2017-11-11 10:03:36 +00006618 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
6619 /* ReadHitWriteOnlyDisable:cnl */
6620 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006621 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
6622 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00006623 val |= SARBUNIT_CLKGATE_DIS;
6624 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08006625
Rodrigo Vivia4713c52018-03-07 14:09:12 -08006626 /* Wa_2201832410:cnl */
6627 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
6628 val |= GWUNIT_CLKGATE_DIS;
6629 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
6630
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08006631 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08006632 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08006633 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
6634 val |= VFUNIT_CLKGATE_DIS;
6635 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07006636}
6637
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006638static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
6639{
6640 cnp_init_clock_gating(dev_priv);
6641 gen9_init_clock_gating(dev_priv);
6642
6643 /* WaFbcNukeOnHostModify:cfl */
6644 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
6645 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
6646}
6647
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006648static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006649{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006650 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006651
6652 /* WaDisableSDEUnitClockGating:kbl */
6653 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6654 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6655 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03006656
6657 /* WaDisableGamClockGating:kbl */
6658 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6659 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6660 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03006661
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07006662 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03006663 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
6664 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006665}
6666
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006667static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006668{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006669 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03006670
6671 /* WAC6entrylatency:skl */
6672 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
6673 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03006674
6675 /* WaFbcNukeOnHostModify:skl */
6676 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
6677 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006678}
6679
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006680static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006681{
Damien Lespiau07d27e22014-03-03 17:31:46 +00006682 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006683
Ben Widawskyab57fff2013-12-12 15:28:04 -08006684 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006685 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006686
Ben Widawskyab57fff2013-12-12 15:28:04 -08006687 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006688 I915_WRITE(CHICKEN_PAR1_1,
6689 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6690
Ben Widawskyab57fff2013-12-12 15:28:04 -08006691 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006692 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006693 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006694 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006695 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006696 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006697
Ben Widawskyab57fff2013-12-12 15:28:04 -08006698 /* WaVSRefCountFullforceMissDisable:bdw */
6699 /* WaDSRefCountFullforceMissDisable:bdw */
6700 I915_WRITE(GEN7_FF_THREAD_MODE,
6701 I915_READ(GEN7_FF_THREAD_MODE) &
6702 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006703
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006704 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6705 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006706
6707 /* WaDisableSDEUnitClockGating:bdw */
6708 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6709 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006710
Imre Deak450174f2016-05-03 15:54:21 +03006711 /* WaProgramL3SqcReg1Default:bdw */
6712 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006713
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006714 /* WaKVMNotificationOnConfigChange:bdw */
6715 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
6716 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
6717
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006718 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00006719
6720 /* WaDisableDopClockGating:bdw
6721 *
6722 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
6723 * clock gating.
6724 */
6725 I915_WRITE(GEN6_UCGCTL1,
6726 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006727}
6728
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006729static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006730{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006731 /* L3 caching of data atomics doesn't work -- disable it. */
6732 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6733 I915_WRITE(HSW_ROW_CHICKEN3,
6734 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6735
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006736 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006737 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6738 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6739 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6740
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006741 /* WaVSRefCountFullforceMissDisable:hsw */
6742 I915_WRITE(GEN7_FF_THREAD_MODE,
6743 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006744
Akash Goel4e046322014-04-04 17:14:38 +05306745 /* WaDisable_RenderCache_OperationalFlush:hsw */
6746 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6747
Chia-I Wufe27c602014-01-28 13:29:33 +08006748 /* enable HiZ Raw Stall Optimization */
6749 I915_WRITE(CACHE_MODE_0_GEN7,
6750 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6751
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006752 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006753 I915_WRITE(CACHE_MODE_1,
6754 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006755
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006756 /*
6757 * BSpec recommends 8x4 when MSAA is used,
6758 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006759 *
6760 * Note that PS/WM thread counts depend on the WIZ hashing
6761 * disable bit, which we don't touch here, but it's good
6762 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006763 */
6764 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006765 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006766
Kenneth Graunke94411592014-12-31 16:23:00 -08006767 /* WaSampleCChickenBitEnable:hsw */
6768 I915_WRITE(HALF_SLICE_CHICKEN3,
6769 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6770
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006771 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006772 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6773
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006774 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006775}
6776
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006777static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006778{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006779 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006780
Damien Lespiau231e54f2012-10-19 17:55:41 +01006781 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006782
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006783 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006784 I915_WRITE(_3D_CHICKEN3,
6785 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6786
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006787 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006788 I915_WRITE(IVB_CHICKEN3,
6789 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6790 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6791
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006792 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006793 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07006794 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6795 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006796
Akash Goel4e046322014-04-04 17:14:38 +05306797 /* WaDisable_RenderCache_OperationalFlush:ivb */
6798 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6799
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006800 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006801 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6802 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6803
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006804 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006805 I915_WRITE(GEN7_L3CNTLREG1,
6806 GEN7_WA_FOR_GEN7_L3_CONTROL);
6807 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006808 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006809 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07006810 I915_WRITE(GEN7_ROW_CHICKEN2,
6811 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006812 else {
6813 /* must write both registers */
6814 I915_WRITE(GEN7_ROW_CHICKEN2,
6815 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006816 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6817 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006818 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006819
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006820 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006821 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6822 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6823
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006824 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006825 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006826 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006827 */
6828 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006829 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006830
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006831 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006832 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6833 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6834 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6835
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006836 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006837
6838 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006839
Chris Wilson22721342014-03-04 09:41:43 +00006840 if (0) { /* causes HiZ corruption on ivb:gt1 */
6841 /* enable HiZ Raw Stall Optimization */
6842 I915_WRITE(CACHE_MODE_0_GEN7,
6843 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6844 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006845
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006846 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006847 I915_WRITE(CACHE_MODE_1,
6848 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006849
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006850 /*
6851 * BSpec recommends 8x4 when MSAA is used,
6852 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006853 *
6854 * Note that PS/WM thread counts depend on the WIZ hashing
6855 * disable bit, which we don't touch here, but it's good
6856 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006857 */
6858 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006859 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006860
Ben Widawsky20848222012-05-04 18:58:59 -07006861 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6862 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6863 snpcr |= GEN6_MBC_SNPCR_MED;
6864 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006865
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006866 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006867 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006868
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006869 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006870}
6871
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006872static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006873{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006874 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006875 I915_WRITE(_3D_CHICKEN3,
6876 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6877
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006878 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006879 I915_WRITE(IVB_CHICKEN3,
6880 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6881 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6882
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006883 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006884 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006885 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006886 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6887 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006888
Akash Goel4e046322014-04-04 17:14:38 +05306889 /* WaDisable_RenderCache_OperationalFlush:vlv */
6890 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6891
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006892 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006893 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6894 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6895
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006896 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006897 I915_WRITE(GEN7_ROW_CHICKEN2,
6898 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6899
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006900 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006901 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6902 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6903 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6904
Ville Syrjälä46680e02014-01-22 21:33:01 +02006905 gen7_setup_fixed_func_scheduler(dev_priv);
6906
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006907 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006908 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006909 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006910 */
6911 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006912 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006913
Akash Goelc98f5062014-03-24 23:00:07 +05306914 /* WaDisableL3Bank2xClockGate:vlv
6915 * Disabling L3 clock gating- MMIO 940c[25] = 1
6916 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6917 I915_WRITE(GEN7_UCGCTL4,
6918 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006919
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006920 /*
6921 * BSpec says this must be set, even though
6922 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6923 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006924 I915_WRITE(CACHE_MODE_1,
6925 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006926
6927 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006928 * BSpec recommends 8x4 when MSAA is used,
6929 * however in practice 16x4 seems fastest.
6930 *
6931 * Note that PS/WM thread counts depend on the WIZ hashing
6932 * disable bit, which we don't touch here, but it's good
6933 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6934 */
6935 I915_WRITE(GEN7_GT_MODE,
6936 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6937
6938 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006939 * WaIncreaseL3CreditsForVLVB0:vlv
6940 * This is the hardware default actually.
6941 */
6942 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6943
6944 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006945 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006946 * Disable clock gating on th GCFG unit to prevent a delay
6947 * in the reporting of vblank events.
6948 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006949 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006950}
6951
Rodrigo Vivi91200c02017-08-28 22:20:26 -07006952static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006953{
Ville Syrjälä232ce332014-04-09 13:28:35 +03006954 /* WaVSRefCountFullforceMissDisable:chv */
6955 /* WaDSRefCountFullforceMissDisable:chv */
6956 I915_WRITE(GEN7_FF_THREAD_MODE,
6957 I915_READ(GEN7_FF_THREAD_MODE) &
6958 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006959
6960 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6961 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6962 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006963
6964 /* WaDisableCSUnitClockGating:chv */
6965 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6966 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006967
6968 /* WaDisableSDEUnitClockGating:chv */
6969 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6970 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006971
6972 /*
Imre Deak450174f2016-05-03 15:54:21 +03006973 * WaProgramL3SqcReg1Default:chv
6974 * See gfxspecs/Related Documents/Performance Guide/
6975 * LSQC Setting Recommendations.
6976 */
6977 gen8_set_l3sqc_credits(dev_priv, 38, 2);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006978}
6979
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006980static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006981{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006982 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006983
6984 I915_WRITE(RENCLK_GATE_D1, 0);
6985 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6986 GS_UNIT_CLOCK_GATE_DISABLE |
6987 CL_UNIT_CLOCK_GATE_DISABLE);
6988 I915_WRITE(RAMCLK_GATE_D, 0);
6989 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6990 OVRUNIT_CLOCK_GATE_DISABLE |
6991 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006992 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006993 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6994 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006995
6996 /* WaDisableRenderCachePipelinedFlush */
6997 I915_WRITE(CACHE_MODE_0,
6998 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006999
Akash Goel4e046322014-04-04 17:14:38 +05307000 /* WaDisable_RenderCache_OperationalFlush:g4x */
7001 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7002
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007003 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007004}
7005
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007006static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007007{
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007008 struct intel_uncore *uncore = &dev_priv->uncore;
7009
7010 intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7011 intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
7012 intel_uncore_write(uncore, DSPCLK_GATE_D, 0);
7013 intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
7014 intel_uncore_write16(uncore, DEUC, 0);
7015 intel_uncore_write(uncore,
7016 MI_ARB_STATE,
7017 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307018
7019 /* WaDisable_RenderCache_OperationalFlush:gen4 */
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007020 intel_uncore_write(uncore,
7021 CACHE_MODE_0,
7022 _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007023}
7024
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007025static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007026{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007027 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7028 I965_RCC_CLOCK_GATE_DISABLE |
7029 I965_RCPB_CLOCK_GATE_DISABLE |
7030 I965_ISC_CLOCK_GATE_DISABLE |
7031 I965_FBC_CLOCK_GATE_DISABLE);
7032 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007033 I915_WRITE(MI_ARB_STATE,
7034 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307035
7036 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7037 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007038}
7039
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007040static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007041{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007042 u32 dstate = I915_READ(D_STATE);
7043
7044 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7045 DSTATE_DOT_CLOCK_GATING;
7046 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007047
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007048 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007049 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007050
7051 /* IIR "flip pending" means done if this bit is set */
7052 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007053
7054 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007055 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007056
7057 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7058 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007059
7060 I915_WRITE(MI_ARB_STATE,
7061 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007062}
7063
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007064static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007065{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007066 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007067
7068 /* interrupts should cause a wake up from C3 */
7069 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7070 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007071
7072 I915_WRITE(MEM_MODE,
7073 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007074}
7075
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007076static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077{
Ville Syrjälä10383922014-08-15 01:21:54 +03007078 I915_WRITE(MEM_MODE,
7079 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7080 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007081}
7082
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007083void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007085 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007086}
7087
Ville Syrjälä712bf362016-10-31 22:37:23 +02007088void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007089{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007090 if (HAS_PCH_LPT(dev_priv))
7091 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007092}
7093
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007094static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007095{
7096 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7097}
7098
7099/**
7100 * intel_init_clock_gating_hooks - setup the clock gating hooks
7101 * @dev_priv: device private
7102 *
7103 * Setup the hooks that configure which clocks of a given platform can be
7104 * gated and also apply various GT and display specific workarounds for these
7105 * platforms. Note that some GT specific workarounds are applied separately
7106 * when GPU contexts or batchbuffers start their execution.
7107 */
7108void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7109{
Lucas De Marchi13e53c52019-08-17 02:38:42 -07007110 if (IS_GEN(dev_priv, 12))
Michel Thierry5d869232019-08-23 01:20:34 -07007111 dev_priv->display.init_clock_gating = tgl_init_clock_gating;
Lucas De Marchi13e53c52019-08-17 02:38:42 -07007112 else if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007113 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07007114 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007115 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007116 else if (IS_COFFEELAKE(dev_priv))
7117 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007118 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007119 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007120 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007121 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007122 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007123 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007124 else if (IS_GEMINILAKE(dev_priv))
7125 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007126 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007127 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007128 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007129 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007130 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007131 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007132 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007133 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007134 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007135 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007136 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02007137 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007138 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007139 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007140 else if (IS_G4X(dev_priv))
7141 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007142 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007143 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007144 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007145 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007146 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02007147 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7148 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7149 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007150 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02007151 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7152 else {
7153 MISSING_CASE(INTEL_DEVID(dev_priv));
7154 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7155 }
7156}
7157
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007158/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007159void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007160{
Daniel Vetterc921aba2012-04-26 23:28:17 +02007161 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007162 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007163 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007164 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007165 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007166
James Ausmusb068a862019-10-09 10:23:14 -07007167 if (intel_has_sagv(dev_priv))
7168 skl_setup_sagv_block_time(dev_priv);
7169
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007170 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007171 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007172 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007173 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007174 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007175 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007176 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007177 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007178
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007179 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007180 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007181 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007182 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007183 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007184 dev_priv->display.compute_intermediate_wm =
7185 ilk_compute_intermediate_wm;
7186 dev_priv->display.initial_watermarks =
7187 ilk_initial_watermarks;
7188 dev_priv->display.optimize_watermarks =
7189 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007190 } else {
7191 DRM_DEBUG_KMS("Failed to read display plane latency. "
7192 "Disable CxSR\n");
7193 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007194 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007195 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007196 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007197 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007198 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007199 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007200 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03007201 } else if (IS_G4X(dev_priv)) {
7202 g4x_setup_wm_latency(dev_priv);
7203 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
7204 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
7205 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
7206 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007207 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00007208 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007209 dev_priv->is_ddr3,
7210 dev_priv->fsb_freq,
7211 dev_priv->mem_freq)) {
7212 DRM_INFO("failed to find known CxSR latency "
7213 "(found ddr%s fsb freq %d, mem freq %d), "
7214 "disabling CxSR\n",
7215 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7216 dev_priv->fsb_freq, dev_priv->mem_freq);
7217 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007218 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007219 dev_priv->display.update_wm = NULL;
7220 } else
7221 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007222 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007223 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007224 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007225 dev_priv->display.update_wm = i9xx_update_wm;
7226 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007227 } else if (IS_GEN(dev_priv, 2)) {
Jani Nikula24977872019-09-11 12:26:08 +03007228 if (INTEL_NUM_PIPES(dev_priv) == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007229 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007230 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007231 } else {
7232 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007233 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007234 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007235 } else {
7236 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007237 }
7238}
7239
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00007240void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01007241{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01007242 dev_priv->runtime_pm.suspended = false;
7243 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007244}